13859Sml29623 /* 23859Sml29623 * CDDL HEADER START 33859Sml29623 * 43859Sml29623 * The contents of this file are subject to the terms of the 53859Sml29623 * Common Development and Distribution License (the "License"). 63859Sml29623 * You may not use this file except in compliance with the License. 73859Sml29623 * 83859Sml29623 * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 93859Sml29623 * or http://www.opensolaris.org/os/licensing. 103859Sml29623 * See the License for the specific language governing permissions 113859Sml29623 * and limitations under the License. 123859Sml29623 * 133859Sml29623 * When distributing Covered Code, include this CDDL HEADER in each 143859Sml29623 * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 153859Sml29623 * If applicable, add the following below this CDDL HEADER, with the 163859Sml29623 * fields enclosed by brackets "[]" replaced with your own identifying 173859Sml29623 * information: Portions Copyright [yyyy] [name of copyright owner] 183859Sml29623 * 193859Sml29623 * CDDL HEADER END 203859Sml29623 */ 213859Sml29623 /* 225770Sml29623 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 233859Sml29623 * Use is subject to license terms. 243859Sml29623 */ 253859Sml29623 263859Sml29623 #pragma ident "%Z%%M% %I% %E% SMI" 273859Sml29623 283859Sml29623 /* 293859Sml29623 * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver. 303859Sml29623 */ 313859Sml29623 #include <sys/nxge/nxge_impl.h> 323859Sml29623 #include <sys/pcie.h> 333859Sml29623 343859Sml29623 uint32_t nxge_use_partition = 0; /* debug partition flag */ 353859Sml29623 uint32_t nxge_dma_obp_props_only = 1; /* use obp published props */ 363859Sml29623 uint32_t nxge_use_rdc_intr = 1; /* debug to assign rdc intr */ 373859Sml29623 /* 385013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override 395013Sml29623 * (This PSARC case is limited to MSI-X vectors 405013Sml29623 * and SPARC platforms only). 413859Sml29623 */ 425013Sml29623 #if defined(_BIG_ENDIAN) 435013Sml29623 uint32_t nxge_msi_enable = 2; 445013Sml29623 #else 455013Sml29623 uint32_t nxge_msi_enable = 1; 465013Sml29623 #endif 473859Sml29623 483859Sml29623 /* 493859Sml29623 * Globals: tunable parameters (/etc/system or adb) 503859Sml29623 * 513859Sml29623 */ 523859Sml29623 uint32_t nxge_rbr_size = NXGE_RBR_RBB_DEFAULT; 533859Sml29623 uint32_t nxge_rbr_spare_size = 0; 543859Sml29623 uint32_t nxge_rcr_size = NXGE_RCR_DEFAULT; 553859Sml29623 uint32_t nxge_tx_ring_size = NXGE_TX_RING_DEFAULT; 564193Sspeer boolean_t nxge_no_msg = B_TRUE; /* control message display */ 573859Sml29623 uint32_t nxge_no_link_notify = 0; /* control DL_NOTIFY */ 583859Sml29623 uint32_t nxge_bcopy_thresh = TX_BCOPY_MAX; 593859Sml29623 uint32_t nxge_dvma_thresh = TX_FASTDVMA_MIN; 603859Sml29623 uint32_t nxge_dma_stream_thresh = TX_STREAM_MIN; 613859Sml29623 uint32_t nxge_jumbo_mtu = TX_JUMBO_MTU; 623859Sml29623 boolean_t nxge_jumbo_enable = B_FALSE; 633859Sml29623 uint16_t nxge_rcr_timeout = NXGE_RDC_RCR_TIMEOUT; 643859Sml29623 uint16_t nxge_rcr_threshold = NXGE_RDC_RCR_THRESHOLD; 653952Sml29623 nxge_tx_mode_t nxge_tx_scheme = NXGE_USE_SERIAL; 663859Sml29623 675770Sml29623 /* MAX LSO size */ 685770Sml29623 #define NXGE_LSO_MAXLEN 65535 695770Sml29623 /* Enable Software LSO flag */ 705770Sml29623 uint32_t nxge_lso_enable = 1; 715770Sml29623 uint32_t nxge_lso_max = NXGE_LSO_MAXLEN; 725770Sml29623 733859Sml29623 /* 743859Sml29623 * Debugging flags: 753859Sml29623 * nxge_no_tx_lb : transmit load balancing 763859Sml29623 * nxge_tx_lb_policy: 0 - TCP port (default) 773859Sml29623 * 3 - DEST MAC 783859Sml29623 */ 793859Sml29623 uint32_t nxge_no_tx_lb = 0; 803859Sml29623 uint32_t nxge_tx_lb_policy = NXGE_TX_LB_TCPUDP; 813859Sml29623 823859Sml29623 /* 833859Sml29623 * Add tunable to reduce the amount of time spent in the 843859Sml29623 * ISR doing Rx Processing. 853859Sml29623 */ 863859Sml29623 uint32_t nxge_max_rx_pkts = 1024; 873859Sml29623 883859Sml29623 /* 893859Sml29623 * Tunables to manage the receive buffer blocks. 903859Sml29623 * 913859Sml29623 * nxge_rx_threshold_hi: copy all buffers. 923859Sml29623 * nxge_rx_bcopy_size_type: receive buffer block size type. 933859Sml29623 * nxge_rx_threshold_lo: copy only up to tunable block size type. 943859Sml29623 */ 953859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6; 963859Sml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0; 973859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3; 983859Sml29623 993859Sml29623 rtrace_t npi_rtracebuf; 1003859Sml29623 1013859Sml29623 #if defined(sun4v) 1023859Sml29623 /* 1033859Sml29623 * Hypervisor N2/NIU services information. 1043859Sml29623 */ 1053859Sml29623 static hsvc_info_t niu_hsvc = { 1063859Sml29623 HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER, 1073859Sml29623 NIU_MINOR_VER, "nxge" 1083859Sml29623 }; 1093859Sml29623 #endif 1103859Sml29623 1113859Sml29623 /* 1123859Sml29623 * Function Prototypes 1133859Sml29623 */ 1143859Sml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t); 1153859Sml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t); 1163859Sml29623 static void nxge_unattach(p_nxge_t); 1173859Sml29623 1183859Sml29623 #if NXGE_PROPERTY 1193859Sml29623 static void nxge_remove_hard_properties(p_nxge_t); 1203859Sml29623 #endif 1213859Sml29623 1223859Sml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t); 1233859Sml29623 1243859Sml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t); 1253859Sml29623 static void nxge_destroy_mutexes(p_nxge_t); 1263859Sml29623 1273859Sml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep); 1283859Sml29623 static void nxge_unmap_regs(p_nxge_t nxgep); 1293859Sml29623 #ifdef NXGE_DEBUG 1303859Sml29623 static void nxge_test_map_regs(p_nxge_t nxgep); 1313859Sml29623 #endif 1323859Sml29623 1333859Sml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep); 1343859Sml29623 static nxge_status_t nxge_add_soft_intrs(p_nxge_t nxgep); 1353859Sml29623 static void nxge_remove_intrs(p_nxge_t nxgep); 1363859Sml29623 static void nxge_remove_soft_intrs(p_nxge_t nxgep); 1373859Sml29623 1383859Sml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep); 1393859Sml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t); 1403859Sml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t); 1413859Sml29623 static void nxge_intrs_enable(p_nxge_t nxgep); 1423859Sml29623 static void nxge_intrs_disable(p_nxge_t nxgep); 1433859Sml29623 1443859Sml29623 static void nxge_suspend(p_nxge_t); 1453859Sml29623 static nxge_status_t nxge_resume(p_nxge_t); 1463859Sml29623 1473859Sml29623 static nxge_status_t nxge_setup_dev(p_nxge_t); 1483859Sml29623 static void nxge_destroy_dev(p_nxge_t); 1493859Sml29623 1503859Sml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t); 1513859Sml29623 static void nxge_free_mem_pool(p_nxge_t); 1523859Sml29623 1533859Sml29623 static nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t); 1543859Sml29623 static void nxge_free_rx_mem_pool(p_nxge_t); 1553859Sml29623 1563859Sml29623 static nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t); 1573859Sml29623 static void nxge_free_tx_mem_pool(p_nxge_t); 1583859Sml29623 1593859Sml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t, 1603859Sml29623 struct ddi_dma_attr *, 1613859Sml29623 size_t, ddi_device_acc_attr_t *, uint_t, 1623859Sml29623 p_nxge_dma_common_t); 1633859Sml29623 1643859Sml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t); 1653859Sml29623 1663859Sml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t, 1673859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 1683859Sml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 1693859Sml29623 1703859Sml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t, 1713859Sml29623 p_nxge_dma_common_t *, size_t); 1723859Sml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 1733859Sml29623 1743859Sml29623 static nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t, 1753859Sml29623 p_nxge_dma_common_t *, size_t, size_t, uint32_t *); 1763859Sml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t); 1773859Sml29623 1783859Sml29623 static nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t, 1793859Sml29623 p_nxge_dma_common_t *, 1803859Sml29623 size_t); 1813859Sml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t); 1823859Sml29623 1833859Sml29623 static int nxge_init_common_dev(p_nxge_t); 1843859Sml29623 static void nxge_uninit_common_dev(p_nxge_t); 1853859Sml29623 1863859Sml29623 /* 1873859Sml29623 * The next declarations are for the GLDv3 interface. 1883859Sml29623 */ 1893859Sml29623 static int nxge_m_start(void *); 1903859Sml29623 static void nxge_m_stop(void *); 1913859Sml29623 static int nxge_m_unicst(void *, const uint8_t *); 1923859Sml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *); 1933859Sml29623 static int nxge_m_promisc(void *, boolean_t); 1943859Sml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *); 1953859Sml29623 static void nxge_m_resources(void *); 1963859Sml29623 mblk_t *nxge_m_tx(void *arg, mblk_t *); 1973859Sml29623 static nxge_status_t nxge_mac_register(p_nxge_t); 1983859Sml29623 static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr, 1993859Sml29623 mac_addr_slot_t slot); 2003859Sml29623 static void nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, 2013859Sml29623 boolean_t factory); 2023859Sml29623 static int nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr); 2033859Sml29623 static int nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr); 2043859Sml29623 static int nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot); 2053859Sml29623 static int nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr); 2063859Sml29623 static int nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr); 2073859Sml29623 2083859Sml29623 #define NXGE_NEPTUNE_MAGIC 0x4E584745UL 2093859Sml29623 #define MAX_DUMP_SZ 256 2103859Sml29623 2113859Sml29623 #define NXGE_M_CALLBACK_FLAGS (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB) 2123859Sml29623 2133859Sml29623 static boolean_t nxge_m_getcapab(void *, mac_capab_t, void *); 2143859Sml29623 static mac_callbacks_t nxge_m_callbacks = { 2153859Sml29623 NXGE_M_CALLBACK_FLAGS, 2163859Sml29623 nxge_m_stat, 2173859Sml29623 nxge_m_start, 2183859Sml29623 nxge_m_stop, 2193859Sml29623 nxge_m_promisc, 2203859Sml29623 nxge_m_multicst, 2213859Sml29623 nxge_m_unicst, 2223859Sml29623 nxge_m_tx, 2233859Sml29623 nxge_m_resources, 2243859Sml29623 nxge_m_ioctl, 2253859Sml29623 nxge_m_getcapab 2263859Sml29623 }; 2273859Sml29623 2283859Sml29623 void 2293859Sml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *); 2303859Sml29623 2315013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override. */ 2325013Sml29623 #define NXGE_MSIX_REQUEST_10G 8 2335013Sml29623 #define NXGE_MSIX_REQUEST_1G 2 2345013Sml29623 static int nxge_create_msi_property(p_nxge_t); 2355013Sml29623 2363859Sml29623 /* 2373859Sml29623 * These global variables control the message 2383859Sml29623 * output. 2393859Sml29623 */ 2403859Sml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG; 2413859Sml29623 uint64_t nxge_debug_level = 0; 2423859Sml29623 2433859Sml29623 /* 2443859Sml29623 * This list contains the instance structures for the Neptune 2453859Sml29623 * devices present in the system. The lock exists to guarantee 2463859Sml29623 * mutually exclusive access to the list. 2473859Sml29623 */ 2483859Sml29623 void *nxge_list = NULL; 2493859Sml29623 2503859Sml29623 void *nxge_hw_list = NULL; 2513859Sml29623 nxge_os_mutex_t nxge_common_lock; 2523859Sml29623 2533859Sml29623 extern uint64_t npi_debug_level; 2543859Sml29623 2553859Sml29623 extern nxge_status_t nxge_ldgv_init(p_nxge_t, int *, int *); 2563859Sml29623 extern nxge_status_t nxge_ldgv_init_n2(p_nxge_t, int *, int *); 2573859Sml29623 extern nxge_status_t nxge_ldgv_uninit(p_nxge_t); 2583859Sml29623 extern nxge_status_t nxge_intr_ldgv_init(p_nxge_t); 2593859Sml29623 extern void nxge_fm_init(p_nxge_t, 2603859Sml29623 ddi_device_acc_attr_t *, 2613859Sml29623 ddi_device_acc_attr_t *, 2623859Sml29623 ddi_dma_attr_t *); 2633859Sml29623 extern void nxge_fm_fini(p_nxge_t); 2643859Sml29623 extern npi_status_t npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t); 2653859Sml29623 2663859Sml29623 /* 2673859Sml29623 * Count used to maintain the number of buffers being used 2683859Sml29623 * by Neptune instances and loaned up to the upper layers. 2693859Sml29623 */ 2703859Sml29623 uint32_t nxge_mblks_pending = 0; 2713859Sml29623 2723859Sml29623 /* 2733859Sml29623 * Device register access attributes for PIO. 2743859Sml29623 */ 2753859Sml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = { 2763859Sml29623 DDI_DEVICE_ATTR_V0, 2773859Sml29623 DDI_STRUCTURE_LE_ACC, 2783859Sml29623 DDI_STRICTORDER_ACC, 2793859Sml29623 }; 2803859Sml29623 2813859Sml29623 /* 2823859Sml29623 * Device descriptor access attributes for DMA. 2833859Sml29623 */ 2843859Sml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = { 2853859Sml29623 DDI_DEVICE_ATTR_V0, 2863859Sml29623 DDI_STRUCTURE_LE_ACC, 2873859Sml29623 DDI_STRICTORDER_ACC 2883859Sml29623 }; 2893859Sml29623 2903859Sml29623 /* 2913859Sml29623 * Device buffer access attributes for DMA. 2923859Sml29623 */ 2933859Sml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = { 2943859Sml29623 DDI_DEVICE_ATTR_V0, 2953859Sml29623 DDI_STRUCTURE_BE_ACC, 2963859Sml29623 DDI_STRICTORDER_ACC 2973859Sml29623 }; 2983859Sml29623 2993859Sml29623 ddi_dma_attr_t nxge_desc_dma_attr = { 3003859Sml29623 DMA_ATTR_V0, /* version number. */ 3013859Sml29623 0, /* low address */ 3023859Sml29623 0xffffffffffffffff, /* high address */ 3033859Sml29623 0xffffffffffffffff, /* address counter max */ 3043859Sml29623 #ifndef NIU_PA_WORKAROUND 3053859Sml29623 0x100000, /* alignment */ 3063859Sml29623 #else 3073859Sml29623 0x2000, 3083859Sml29623 #endif 3093859Sml29623 0xfc00fc, /* dlim_burstsizes */ 3103859Sml29623 0x1, /* minimum transfer size */ 3113859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 3123859Sml29623 0xffffffffffffffff, /* maximum segment size */ 3133859Sml29623 1, /* scatter/gather list length */ 3143859Sml29623 (unsigned int) 1, /* granularity */ 3153859Sml29623 0 /* attribute flags */ 3163859Sml29623 }; 3173859Sml29623 3183859Sml29623 ddi_dma_attr_t nxge_tx_dma_attr = { 3193859Sml29623 DMA_ATTR_V0, /* version number. */ 3203859Sml29623 0, /* low address */ 3213859Sml29623 0xffffffffffffffff, /* high address */ 3223859Sml29623 0xffffffffffffffff, /* address counter max */ 3233859Sml29623 #if defined(_BIG_ENDIAN) 3243859Sml29623 0x2000, /* alignment */ 3253859Sml29623 #else 3263859Sml29623 0x1000, /* alignment */ 3273859Sml29623 #endif 3283859Sml29623 0xfc00fc, /* dlim_burstsizes */ 3293859Sml29623 0x1, /* minimum transfer size */ 3303859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 3313859Sml29623 0xffffffffffffffff, /* maximum segment size */ 3323859Sml29623 5, /* scatter/gather list length */ 3333859Sml29623 (unsigned int) 1, /* granularity */ 3343859Sml29623 0 /* attribute flags */ 3353859Sml29623 }; 3363859Sml29623 3373859Sml29623 ddi_dma_attr_t nxge_rx_dma_attr = { 3383859Sml29623 DMA_ATTR_V0, /* version number. */ 3393859Sml29623 0, /* low address */ 3403859Sml29623 0xffffffffffffffff, /* high address */ 3413859Sml29623 0xffffffffffffffff, /* address counter max */ 3423859Sml29623 0x2000, /* alignment */ 3433859Sml29623 0xfc00fc, /* dlim_burstsizes */ 3443859Sml29623 0x1, /* minimum transfer size */ 3453859Sml29623 0xffffffffffffffff, /* maximum transfer size */ 3463859Sml29623 0xffffffffffffffff, /* maximum segment size */ 3473859Sml29623 1, /* scatter/gather list length */ 3483859Sml29623 (unsigned int) 1, /* granularity */ 3494781Ssbehera DDI_DMA_RELAXED_ORDERING /* attribute flags */ 3503859Sml29623 }; 3513859Sml29623 3523859Sml29623 ddi_dma_lim_t nxge_dma_limits = { 3533859Sml29623 (uint_t)0, /* dlim_addr_lo */ 3543859Sml29623 (uint_t)0xffffffff, /* dlim_addr_hi */ 3553859Sml29623 (uint_t)0xffffffff, /* dlim_cntr_max */ 3563859Sml29623 (uint_t)0xfc00fc, /* dlim_burstsizes for 32 and 64 bit xfers */ 3573859Sml29623 0x1, /* dlim_minxfer */ 3583859Sml29623 1024 /* dlim_speed */ 3593859Sml29623 }; 3603859Sml29623 3613859Sml29623 dma_method_t nxge_force_dma = DVMA; 3623859Sml29623 3633859Sml29623 /* 3643859Sml29623 * dma chunk sizes. 3653859Sml29623 * 3663859Sml29623 * Try to allocate the largest possible size 3673859Sml29623 * so that fewer number of dma chunks would be managed 3683859Sml29623 */ 3693859Sml29623 #ifdef NIU_PA_WORKAROUND 3703859Sml29623 size_t alloc_sizes [] = {0x2000}; 3713859Sml29623 #else 3723859Sml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000, 3733859Sml29623 0x10000, 0x20000, 0x40000, 0x80000, 3745770Sml29623 0x100000, 0x200000, 0x400000, 0x800000, 3755770Sml29623 0x1000000, 0x2000000, 0x4000000}; 3763859Sml29623 #endif 3773859Sml29623 3783859Sml29623 /* 3793859Sml29623 * Translate "dev_t" to a pointer to the associated "dev_info_t". 3803859Sml29623 */ 3813859Sml29623 3823859Sml29623 static int 3833859Sml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd) 3843859Sml29623 { 3853859Sml29623 p_nxge_t nxgep = NULL; 3863859Sml29623 int instance; 3873859Sml29623 int status = DDI_SUCCESS; 3883859Sml29623 uint8_t portn; 3893859Sml29623 nxge_mmac_t *mmac_info; 3903859Sml29623 3913859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach")); 3923859Sml29623 3933859Sml29623 /* 3943859Sml29623 * Get the device instance since we'll need to setup 3953859Sml29623 * or retrieve a soft state for this instance. 3963859Sml29623 */ 3973859Sml29623 instance = ddi_get_instance(dip); 3983859Sml29623 3993859Sml29623 switch (cmd) { 4003859Sml29623 case DDI_ATTACH: 4013859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH")); 4023859Sml29623 break; 4033859Sml29623 4043859Sml29623 case DDI_RESUME: 4053859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME")); 4063859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 4073859Sml29623 if (nxgep == NULL) { 4083859Sml29623 status = DDI_FAILURE; 4093859Sml29623 break; 4103859Sml29623 } 4113859Sml29623 if (nxgep->dip != dip) { 4123859Sml29623 status = DDI_FAILURE; 4133859Sml29623 break; 4143859Sml29623 } 4153859Sml29623 if (nxgep->suspended == DDI_PM_SUSPEND) { 4163859Sml29623 status = ddi_dev_is_needed(nxgep->dip, 0, 1); 4173859Sml29623 } else { 4184185Sspeer status = nxge_resume(nxgep); 4193859Sml29623 } 4203859Sml29623 goto nxge_attach_exit; 4213859Sml29623 4223859Sml29623 case DDI_PM_RESUME: 4233859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME")); 4243859Sml29623 nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance); 4253859Sml29623 if (nxgep == NULL) { 4263859Sml29623 status = DDI_FAILURE; 4273859Sml29623 break; 4283859Sml29623 } 4293859Sml29623 if (nxgep->dip != dip) { 4303859Sml29623 status = DDI_FAILURE; 4313859Sml29623 break; 4323859Sml29623 } 4334185Sspeer status = nxge_resume(nxgep); 4343859Sml29623 goto nxge_attach_exit; 4353859Sml29623 4363859Sml29623 default: 4373859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown")); 4383859Sml29623 status = DDI_FAILURE; 4393859Sml29623 goto nxge_attach_exit; 4403859Sml29623 } 4413859Sml29623 4423859Sml29623 4433859Sml29623 if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) { 4443859Sml29623 status = DDI_FAILURE; 4453859Sml29623 goto nxge_attach_exit; 4463859Sml29623 } 4473859Sml29623 4483859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 4493859Sml29623 if (nxgep == NULL) { 4504977Sraghus status = NXGE_ERROR; 4514977Sraghus goto nxge_attach_fail2; 4523859Sml29623 } 4533859Sml29623 4544693Stm144005 nxgep->nxge_magic = NXGE_MAGIC; 4554693Stm144005 4563859Sml29623 nxgep->drv_state = 0; 4573859Sml29623 nxgep->dip = dip; 4583859Sml29623 nxgep->instance = instance; 4593859Sml29623 nxgep->p_dip = ddi_get_parent(dip); 4603859Sml29623 nxgep->nxge_debug_level = nxge_debug_level; 4613859Sml29623 npi_debug_level = nxge_debug_level; 4623859Sml29623 4633859Sml29623 nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, &nxge_dev_desc_dma_acc_attr, 4643859Sml29623 &nxge_rx_dma_attr); 4653859Sml29623 4663859Sml29623 status = nxge_map_regs(nxgep); 4673859Sml29623 if (status != NXGE_OK) { 4683859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed")); 4694977Sraghus goto nxge_attach_fail3; 4703859Sml29623 } 4713859Sml29623 4723859Sml29623 status = nxge_init_common_dev(nxgep); 4733859Sml29623 if (status != NXGE_OK) { 4743859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 4753859Sml29623 "nxge_init_common_dev failed")); 4764977Sraghus goto nxge_attach_fail4; 4773859Sml29623 } 4783859Sml29623 4794732Sdavemq if (nxgep->niu_type == NEPTUNE_2_10GF) { 4804732Sdavemq if (nxgep->function_num > 1) { 4814732Sdavemq NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "Unsupported" 4824732Sdavemq " function %d. Only functions 0 and 1 are " 4834732Sdavemq "supported for this card.", nxgep->function_num)); 4844732Sdavemq status = NXGE_ERROR; 4854977Sraghus goto nxge_attach_fail4; 4864732Sdavemq } 4874732Sdavemq } 4884732Sdavemq 4893859Sml29623 portn = NXGE_GET_PORT_NUM(nxgep->function_num); 4903859Sml29623 nxgep->mac.portnum = portn; 4913859Sml29623 if ((portn == 0) || (portn == 1)) 4923859Sml29623 nxgep->mac.porttype = PORT_TYPE_XMAC; 4933859Sml29623 else 4943859Sml29623 nxgep->mac.porttype = PORT_TYPE_BMAC; 4953859Sml29623 /* 4963859Sml29623 * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC) 4973859Sml29623 * internally, the rest 2 ports use BMAC (1G "Big" MAC). 4983859Sml29623 * The two types of MACs have different characterizations. 4993859Sml29623 */ 5003859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 5013859Sml29623 if (nxgep->function_num < 2) { 5023859Sml29623 mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY; 5033859Sml29623 mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY; 5043859Sml29623 } else { 5053859Sml29623 mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY; 5063859Sml29623 mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY; 5073859Sml29623 } 5083859Sml29623 /* 5093859Sml29623 * Setup the Ndd parameters for the this instance. 5103859Sml29623 */ 5113859Sml29623 nxge_init_param(nxgep); 5123859Sml29623 5133859Sml29623 /* 5143859Sml29623 * Setup Register Tracing Buffer. 5153859Sml29623 */ 5163859Sml29623 npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf); 5173859Sml29623 5183859Sml29623 /* init stats ptr */ 5193859Sml29623 nxge_init_statsp(nxgep); 5204185Sspeer 5214977Sraghus /* 5224977Sraghus * read the vpd info from the eeprom into local data 5234977Sraghus * structure and check for the VPD info validity 5244977Sraghus */ 5254977Sraghus nxge_vpd_info_get(nxgep); 5264977Sraghus 5274977Sraghus status = nxge_xcvr_find(nxgep); 5283859Sml29623 5293859Sml29623 if (status != NXGE_OK) { 5304185Sspeer NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: " 5313859Sml29623 " Couldn't determine card type" 5323859Sml29623 " .... exit ")); 5334977Sraghus goto nxge_attach_fail5; 5343859Sml29623 } 5353859Sml29623 5363859Sml29623 status = nxge_get_config_properties(nxgep); 5373859Sml29623 5383859Sml29623 if (status != NXGE_OK) { 5393859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "get_hw create failed")); 5403859Sml29623 goto nxge_attach_fail; 5413859Sml29623 } 5423859Sml29623 5433859Sml29623 /* 5443859Sml29623 * Setup the Kstats for the driver. 5453859Sml29623 */ 5463859Sml29623 nxge_setup_kstats(nxgep); 5473859Sml29623 5483859Sml29623 nxge_setup_param(nxgep); 5493859Sml29623 5503859Sml29623 status = nxge_setup_system_dma_pages(nxgep); 5513859Sml29623 if (status != NXGE_OK) { 5523859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed")); 5533859Sml29623 goto nxge_attach_fail; 5543859Sml29623 } 5553859Sml29623 5563859Sml29623 #if defined(sun4v) 5573859Sml29623 if (nxgep->niu_type == N2_NIU) { 5583859Sml29623 nxgep->niu_hsvc_available = B_FALSE; 5593859Sml29623 bcopy(&niu_hsvc, &nxgep->niu_hsvc, sizeof (hsvc_info_t)); 5603859Sml29623 if ((status = 5613859Sml29623 hsvc_register(&nxgep->niu_hsvc, 5623859Sml29623 &nxgep->niu_min_ver)) != 0) { 5633859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 5643859Sml29623 "nxge_attach: " 5653859Sml29623 "%s: cannot negotiate " 5663859Sml29623 "hypervisor services " 5673859Sml29623 "revision %d " 5683859Sml29623 "group: 0x%lx " 5693859Sml29623 "major: 0x%lx minor: 0x%lx " 5703859Sml29623 "errno: %d", 5713859Sml29623 niu_hsvc.hsvc_modname, 5723859Sml29623 niu_hsvc.hsvc_rev, 5733859Sml29623 niu_hsvc.hsvc_group, 5743859Sml29623 niu_hsvc.hsvc_major, 5753859Sml29623 niu_hsvc.hsvc_minor, 5763859Sml29623 status)); 5773859Sml29623 status = DDI_FAILURE; 5783859Sml29623 goto nxge_attach_fail; 5793859Sml29623 } 5803859Sml29623 5813859Sml29623 nxgep->niu_hsvc_available = B_TRUE; 5823859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 5833859Sml29623 "NIU Hypervisor service enabled")); 5843859Sml29623 } 5853859Sml29623 #endif 5863859Sml29623 5873859Sml29623 nxge_hw_id_init(nxgep); 5883859Sml29623 nxge_hw_init_niu_common(nxgep); 5893859Sml29623 5903859Sml29623 status = nxge_setup_mutexes(nxgep); 5913859Sml29623 if (status != NXGE_OK) { 5923859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed")); 5933859Sml29623 goto nxge_attach_fail; 5943859Sml29623 } 5953859Sml29623 5963859Sml29623 status = nxge_setup_dev(nxgep); 5973859Sml29623 if (status != DDI_SUCCESS) { 5983859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed")); 5993859Sml29623 goto nxge_attach_fail; 6003859Sml29623 } 6013859Sml29623 6023859Sml29623 status = nxge_add_intrs(nxgep); 6033859Sml29623 if (status != DDI_SUCCESS) { 6043859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed")); 6053859Sml29623 goto nxge_attach_fail; 6063859Sml29623 } 6073859Sml29623 status = nxge_add_soft_intrs(nxgep); 6083859Sml29623 if (status != DDI_SUCCESS) { 6093859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "add_soft_intr failed")); 6103859Sml29623 goto nxge_attach_fail; 6113859Sml29623 } 6123859Sml29623 6133859Sml29623 /* 6143859Sml29623 * Enable interrupts. 6153859Sml29623 */ 6163859Sml29623 nxge_intrs_enable(nxgep); 6173859Sml29623 6184977Sraghus if ((status = nxge_mac_register(nxgep)) != NXGE_OK) { 6193859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 6203859Sml29623 "unable to register to mac layer (%d)", status)); 6213859Sml29623 goto nxge_attach_fail; 6223859Sml29623 } 6233859Sml29623 6243859Sml29623 mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN); 6253859Sml29623 6263859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "registered to mac (instance %d)", 6273859Sml29623 instance)); 6283859Sml29623 6293859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 6303859Sml29623 6313859Sml29623 goto nxge_attach_exit; 6323859Sml29623 6333859Sml29623 nxge_attach_fail: 6343859Sml29623 nxge_unattach(nxgep); 6354977Sraghus goto nxge_attach_fail1; 6364977Sraghus 6374977Sraghus nxge_attach_fail5: 6384977Sraghus /* 6394977Sraghus * Tear down the ndd parameters setup. 6404977Sraghus */ 6414977Sraghus nxge_destroy_param(nxgep); 6424977Sraghus 6434977Sraghus /* 6444977Sraghus * Tear down the kstat setup. 6454977Sraghus */ 6464977Sraghus nxge_destroy_kstats(nxgep); 6474977Sraghus 6484977Sraghus nxge_attach_fail4: 6494977Sraghus if (nxgep->nxge_hw_p) { 6504977Sraghus nxge_uninit_common_dev(nxgep); 6514977Sraghus nxgep->nxge_hw_p = NULL; 6524977Sraghus } 6534977Sraghus 6544977Sraghus nxge_attach_fail3: 6554977Sraghus /* 6564977Sraghus * Unmap the register setup. 6574977Sraghus */ 6584977Sraghus nxge_unmap_regs(nxgep); 6594977Sraghus 6604977Sraghus nxge_fm_fini(nxgep); 6614977Sraghus 6624977Sraghus nxge_attach_fail2: 6634977Sraghus ddi_soft_state_free(nxge_list, nxgep->instance); 6644977Sraghus 6654977Sraghus nxge_attach_fail1: 6664185Sspeer if (status != NXGE_OK) 6674185Sspeer status = (NXGE_ERROR | NXGE_DDI_FAILED); 6683859Sml29623 nxgep = NULL; 6693859Sml29623 6703859Sml29623 nxge_attach_exit: 6713859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x", 6723859Sml29623 status)); 6733859Sml29623 6743859Sml29623 return (status); 6753859Sml29623 } 6763859Sml29623 6773859Sml29623 static int 6783859Sml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd) 6793859Sml29623 { 6803859Sml29623 int status = DDI_SUCCESS; 6813859Sml29623 int instance; 6823859Sml29623 p_nxge_t nxgep = NULL; 6833859Sml29623 6843859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach")); 6853859Sml29623 instance = ddi_get_instance(dip); 6863859Sml29623 nxgep = ddi_get_soft_state(nxge_list, instance); 6873859Sml29623 if (nxgep == NULL) { 6883859Sml29623 status = DDI_FAILURE; 6893859Sml29623 goto nxge_detach_exit; 6903859Sml29623 } 6913859Sml29623 6923859Sml29623 switch (cmd) { 6933859Sml29623 case DDI_DETACH: 6943859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH")); 6953859Sml29623 break; 6963859Sml29623 6973859Sml29623 case DDI_PM_SUSPEND: 6983859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND")); 6993859Sml29623 nxgep->suspended = DDI_PM_SUSPEND; 7003859Sml29623 nxge_suspend(nxgep); 7013859Sml29623 break; 7023859Sml29623 7033859Sml29623 case DDI_SUSPEND: 7043859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND")); 7053859Sml29623 if (nxgep->suspended != DDI_PM_SUSPEND) { 7063859Sml29623 nxgep->suspended = DDI_SUSPEND; 7073859Sml29623 nxge_suspend(nxgep); 7083859Sml29623 } 7093859Sml29623 break; 7103859Sml29623 7113859Sml29623 default: 7123859Sml29623 status = DDI_FAILURE; 7133859Sml29623 } 7143859Sml29623 7153859Sml29623 if (cmd != DDI_DETACH) 7163859Sml29623 goto nxge_detach_exit; 7173859Sml29623 7183859Sml29623 /* 7193859Sml29623 * Stop the xcvr polling. 7203859Sml29623 */ 7213859Sml29623 nxgep->suspended = cmd; 7223859Sml29623 7233859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 7243859Sml29623 7253859Sml29623 if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) { 7263859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 7273859Sml29623 "<== nxge_detach status = 0x%08X", status)); 7283859Sml29623 return (DDI_FAILURE); 7293859Sml29623 } 7303859Sml29623 7313859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 7323859Sml29623 "<== nxge_detach (mac_unregister) status = 0x%08X", status)); 7333859Sml29623 7343859Sml29623 nxge_unattach(nxgep); 7353859Sml29623 nxgep = NULL; 7363859Sml29623 7373859Sml29623 nxge_detach_exit: 7383859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X", 7393859Sml29623 status)); 7403859Sml29623 7413859Sml29623 return (status); 7423859Sml29623 } 7433859Sml29623 7443859Sml29623 static void 7453859Sml29623 nxge_unattach(p_nxge_t nxgep) 7463859Sml29623 { 7473859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach")); 7483859Sml29623 7493859Sml29623 if (nxgep == NULL || nxgep->dev_regs == NULL) { 7503859Sml29623 return; 7513859Sml29623 } 7523859Sml29623 7534693Stm144005 nxgep->nxge_magic = 0; 7544693Stm144005 755*5780Ssbehera if (nxgep->nxge_timerid) { 756*5780Ssbehera nxge_stop_timer(nxgep, nxgep->nxge_timerid); 757*5780Ssbehera nxgep->nxge_timerid = 0; 758*5780Ssbehera } 759*5780Ssbehera 7603859Sml29623 if (nxgep->nxge_hw_p) { 7613859Sml29623 nxge_uninit_common_dev(nxgep); 7623859Sml29623 nxgep->nxge_hw_p = NULL; 7633859Sml29623 } 7643859Sml29623 7653859Sml29623 #if defined(sun4v) 7663859Sml29623 if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) { 7673859Sml29623 (void) hsvc_unregister(&nxgep->niu_hsvc); 7683859Sml29623 nxgep->niu_hsvc_available = B_FALSE; 7693859Sml29623 } 7703859Sml29623 #endif 7713859Sml29623 /* 7723859Sml29623 * Stop any further interrupts. 7733859Sml29623 */ 7743859Sml29623 nxge_remove_intrs(nxgep); 7753859Sml29623 7763859Sml29623 /* remove soft interrups */ 7773859Sml29623 nxge_remove_soft_intrs(nxgep); 7783859Sml29623 7793859Sml29623 /* 7803859Sml29623 * Stop the device and free resources. 7813859Sml29623 */ 7823859Sml29623 nxge_destroy_dev(nxgep); 7833859Sml29623 7843859Sml29623 /* 7853859Sml29623 * Tear down the ndd parameters setup. 7863859Sml29623 */ 7873859Sml29623 nxge_destroy_param(nxgep); 7883859Sml29623 7893859Sml29623 /* 7903859Sml29623 * Tear down the kstat setup. 7913859Sml29623 */ 7923859Sml29623 nxge_destroy_kstats(nxgep); 7933859Sml29623 7943859Sml29623 /* 7953859Sml29623 * Destroy all mutexes. 7963859Sml29623 */ 7973859Sml29623 nxge_destroy_mutexes(nxgep); 7983859Sml29623 7993859Sml29623 /* 8003859Sml29623 * Remove the list of ndd parameters which 8013859Sml29623 * were setup during attach. 8023859Sml29623 */ 8033859Sml29623 if (nxgep->dip) { 8043859Sml29623 NXGE_DEBUG_MSG((nxgep, OBP_CTL, 8053859Sml29623 " nxge_unattach: remove all properties")); 8063859Sml29623 8073859Sml29623 (void) ddi_prop_remove_all(nxgep->dip); 8083859Sml29623 } 8093859Sml29623 8103859Sml29623 #if NXGE_PROPERTY 8113859Sml29623 nxge_remove_hard_properties(nxgep); 8123859Sml29623 #endif 8133859Sml29623 8143859Sml29623 /* 8153859Sml29623 * Unmap the register setup. 8163859Sml29623 */ 8173859Sml29623 nxge_unmap_regs(nxgep); 8183859Sml29623 8193859Sml29623 nxge_fm_fini(nxgep); 8203859Sml29623 8213859Sml29623 ddi_soft_state_free(nxge_list, nxgep->instance); 8223859Sml29623 8233859Sml29623 NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach")); 8243859Sml29623 } 8253859Sml29623 8263859Sml29623 static char n2_siu_name[] = "niu"; 8273859Sml29623 8283859Sml29623 static nxge_status_t 8293859Sml29623 nxge_map_regs(p_nxge_t nxgep) 8303859Sml29623 { 8313859Sml29623 int ddi_status = DDI_SUCCESS; 8323859Sml29623 p_dev_regs_t dev_regs; 8333859Sml29623 char buf[MAXPATHLEN + 1]; 8343859Sml29623 char *devname; 8353859Sml29623 #ifdef NXGE_DEBUG 8363859Sml29623 char *sysname; 8373859Sml29623 #endif 8383859Sml29623 off_t regsize; 8393859Sml29623 nxge_status_t status = NXGE_OK; 8403859Sml29623 #if !defined(_BIG_ENDIAN) 8413859Sml29623 off_t pci_offset; 8423859Sml29623 uint16_t pcie_devctl; 8433859Sml29623 #endif 8443859Sml29623 8453859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs")); 8463859Sml29623 nxgep->dev_regs = NULL; 8473859Sml29623 dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP); 8483859Sml29623 dev_regs->nxge_regh = NULL; 8493859Sml29623 dev_regs->nxge_pciregh = NULL; 8503859Sml29623 dev_regs->nxge_msix_regh = NULL; 8513859Sml29623 dev_regs->nxge_vir_regh = NULL; 8523859Sml29623 dev_regs->nxge_vir2_regh = NULL; 8534732Sdavemq nxgep->niu_type = NIU_TYPE_NONE; 8543859Sml29623 8553859Sml29623 devname = ddi_pathname(nxgep->dip, buf); 8563859Sml29623 ASSERT(strlen(devname) > 0); 8573859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8583859Sml29623 "nxge_map_regs: pathname devname %s", devname)); 8593859Sml29623 8603859Sml29623 if (strstr(devname, n2_siu_name)) { 8613859Sml29623 /* N2/NIU */ 8623859Sml29623 nxgep->niu_type = N2_NIU; 8633859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8643859Sml29623 "nxge_map_regs: N2/NIU devname %s", devname)); 8653859Sml29623 /* get function number */ 8663859Sml29623 nxgep->function_num = 8673859Sml29623 (devname[strlen(devname) -1] == '1' ? 1 : 0); 8683859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8693859Sml29623 "nxge_map_regs: N2/NIU function number %d", 8703859Sml29623 nxgep->function_num)); 8713859Sml29623 } else { 8723859Sml29623 int *prop_val; 8733859Sml29623 uint_t prop_len; 8743859Sml29623 uint8_t func_num; 8753859Sml29623 8763859Sml29623 if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip, 8773859Sml29623 0, "reg", 8783859Sml29623 &prop_val, &prop_len) != DDI_PROP_SUCCESS) { 8793859Sml29623 NXGE_DEBUG_MSG((nxgep, VPD_CTL, 8803859Sml29623 "Reg property not found")); 8813859Sml29623 ddi_status = DDI_FAILURE; 8823859Sml29623 goto nxge_map_regs_fail0; 8833859Sml29623 8843859Sml29623 } else { 8853859Sml29623 func_num = (prop_val[0] >> 8) & 0x7; 8863859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8873859Sml29623 "Reg property found: fun # %d", 8883859Sml29623 func_num)); 8893859Sml29623 nxgep->function_num = func_num; 8903859Sml29623 ddi_prop_free(prop_val); 8913859Sml29623 } 8923859Sml29623 } 8933859Sml29623 8943859Sml29623 switch (nxgep->niu_type) { 8953859Sml29623 default: 8963859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 0, ®size); 8973859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 8983859Sml29623 "nxge_map_regs: pci config size 0x%x", regsize)); 8993859Sml29623 9003859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 0, 9013859Sml29623 (caddr_t *)&(dev_regs->nxge_pciregp), 0, 0, 9023859Sml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh); 9033859Sml29623 if (ddi_status != DDI_SUCCESS) { 9043859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9053859Sml29623 "ddi_map_regs, nxge bus config regs failed")); 9063859Sml29623 goto nxge_map_regs_fail0; 9073859Sml29623 } 9083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9093859Sml29623 "nxge_map_reg: PCI config addr 0x%0llx " 9103859Sml29623 " handle 0x%0llx", dev_regs->nxge_pciregp, 9113859Sml29623 dev_regs->nxge_pciregh)); 9123859Sml29623 /* 9133859Sml29623 * IMP IMP 9143859Sml29623 * workaround for bit swapping bug in HW 9153859Sml29623 * which ends up in no-snoop = yes 9163859Sml29623 * resulting, in DMA not synched properly 9173859Sml29623 */ 9183859Sml29623 #if !defined(_BIG_ENDIAN) 9193859Sml29623 /* workarounds for x86 systems */ 9203859Sml29623 pci_offset = 0x80 + PCIE_DEVCTL; 9213859Sml29623 pcie_devctl = 0x0; 9223859Sml29623 pcie_devctl &= PCIE_DEVCTL_ENABLE_NO_SNOOP; 9233859Sml29623 pcie_devctl |= PCIE_DEVCTL_RO_EN; 9243859Sml29623 pci_config_put16(dev_regs->nxge_pciregh, pci_offset, 9253859Sml29623 pcie_devctl); 9263859Sml29623 #endif 9273859Sml29623 9283859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 9293859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9303859Sml29623 "nxge_map_regs: pio size 0x%x", regsize)); 9313859Sml29623 /* set up the device mapped register */ 9323859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 9333859Sml29623 (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 9343859Sml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 9353859Sml29623 if (ddi_status != DDI_SUCCESS) { 9363859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9373859Sml29623 "ddi_map_regs for Neptune global reg failed")); 9383859Sml29623 goto nxge_map_regs_fail1; 9393859Sml29623 } 9403859Sml29623 9413859Sml29623 /* set up the msi/msi-x mapped register */ 9423859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 9433859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9443859Sml29623 "nxge_map_regs: msix size 0x%x", regsize)); 9453859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 9463859Sml29623 (caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0, 9473859Sml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh); 9483859Sml29623 if (ddi_status != DDI_SUCCESS) { 9493859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9503859Sml29623 "ddi_map_regs for msi reg failed")); 9513859Sml29623 goto nxge_map_regs_fail2; 9523859Sml29623 } 9533859Sml29623 9543859Sml29623 /* set up the vio region mapped register */ 9553859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 9563859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9573859Sml29623 "nxge_map_regs: vio size 0x%x", regsize)); 9583859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 9593859Sml29623 (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 9603859Sml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 9613859Sml29623 9623859Sml29623 if (ddi_status != DDI_SUCCESS) { 9633859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 9643859Sml29623 "ddi_map_regs for nxge vio reg failed")); 9653859Sml29623 goto nxge_map_regs_fail3; 9663859Sml29623 } 9673859Sml29623 nxgep->dev_regs = dev_regs; 9683859Sml29623 9693859Sml29623 NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh); 9703859Sml29623 NPI_PCI_ADD_HANDLE_SET(nxgep, 9713859Sml29623 (npi_reg_ptr_t)dev_regs->nxge_pciregp); 9723859Sml29623 NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh); 9733859Sml29623 NPI_MSI_ADD_HANDLE_SET(nxgep, 9743859Sml29623 (npi_reg_ptr_t)dev_regs->nxge_msix_regp); 9753859Sml29623 9763859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 9773859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 9783859Sml29623 9793859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 9803859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 9813859Sml29623 (npi_reg_ptr_t)dev_regs->nxge_regp); 9823859Sml29623 9833859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 9843859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 9853859Sml29623 (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 9863859Sml29623 9873859Sml29623 break; 9883859Sml29623 9893859Sml29623 case N2_NIU: 9903859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU")); 9913859Sml29623 /* 9923859Sml29623 * Set up the device mapped register (FWARC 2006/556) 9933859Sml29623 * (changed back to 1: reg starts at 1!) 9943859Sml29623 */ 9953859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 1, ®size); 9963859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 9973859Sml29623 "nxge_map_regs: dev size 0x%x", regsize)); 9983859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 1, 9993859Sml29623 (caddr_t *)&(dev_regs->nxge_regp), 0, 0, 10003859Sml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh); 10013859Sml29623 10023859Sml29623 if (ddi_status != DDI_SUCCESS) { 10033859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 10043859Sml29623 "ddi_map_regs for N2/NIU, global reg failed ")); 10053859Sml29623 goto nxge_map_regs_fail1; 10063859Sml29623 } 10073859Sml29623 10083859Sml29623 /* set up the vio region mapped register */ 10093859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 2, ®size); 10103859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 10113859Sml29623 "nxge_map_regs: vio (1) size 0x%x", regsize)); 10123859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 2, 10133859Sml29623 (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0, 10143859Sml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh); 10153859Sml29623 10163859Sml29623 if (ddi_status != DDI_SUCCESS) { 10173859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 10183859Sml29623 "ddi_map_regs for nxge vio reg failed")); 10193859Sml29623 goto nxge_map_regs_fail2; 10203859Sml29623 } 10213859Sml29623 /* set up the vio region mapped register */ 10223859Sml29623 (void) ddi_dev_regsize(nxgep->dip, 3, ®size); 10233859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 10243859Sml29623 "nxge_map_regs: vio (3) size 0x%x", regsize)); 10253859Sml29623 ddi_status = ddi_regs_map_setup(nxgep->dip, 3, 10263859Sml29623 (caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0, 10273859Sml29623 &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh); 10283859Sml29623 10293859Sml29623 if (ddi_status != DDI_SUCCESS) { 10303859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 10313859Sml29623 "ddi_map_regs for nxge vio2 reg failed")); 10323859Sml29623 goto nxge_map_regs_fail3; 10333859Sml29623 } 10343859Sml29623 nxgep->dev_regs = dev_regs; 10353859Sml29623 10363859Sml29623 NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 10373859Sml29623 NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp); 10383859Sml29623 10393859Sml29623 NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh); 10403859Sml29623 NPI_REG_ADD_HANDLE_SET(nxgep, 10413859Sml29623 (npi_reg_ptr_t)dev_regs->nxge_regp); 10423859Sml29623 10433859Sml29623 NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh); 10443859Sml29623 NPI_VREG_ADD_HANDLE_SET(nxgep, 10453859Sml29623 (npi_reg_ptr_t)dev_regs->nxge_vir_regp); 10463859Sml29623 10473859Sml29623 NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh); 10483859Sml29623 NPI_V2REG_ADD_HANDLE_SET(nxgep, 10493859Sml29623 (npi_reg_ptr_t)dev_regs->nxge_vir2_regp); 10503859Sml29623 10513859Sml29623 break; 10523859Sml29623 } 10533859Sml29623 10543859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx " 10553859Sml29623 " handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh)); 10563859Sml29623 10573859Sml29623 goto nxge_map_regs_exit; 10583859Sml29623 nxge_map_regs_fail3: 10593859Sml29623 if (dev_regs->nxge_msix_regh) { 10603859Sml29623 ddi_regs_map_free(&dev_regs->nxge_msix_regh); 10613859Sml29623 } 10623859Sml29623 if (dev_regs->nxge_vir_regh) { 10633859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 10643859Sml29623 } 10653859Sml29623 nxge_map_regs_fail2: 10663859Sml29623 if (dev_regs->nxge_regh) { 10673859Sml29623 ddi_regs_map_free(&dev_regs->nxge_regh); 10683859Sml29623 } 10693859Sml29623 nxge_map_regs_fail1: 10703859Sml29623 if (dev_regs->nxge_pciregh) { 10713859Sml29623 ddi_regs_map_free(&dev_regs->nxge_pciregh); 10723859Sml29623 } 10733859Sml29623 nxge_map_regs_fail0: 10743859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory")); 10753859Sml29623 kmem_free(dev_regs, sizeof (dev_regs_t)); 10763859Sml29623 10773859Sml29623 nxge_map_regs_exit: 10783859Sml29623 if (ddi_status != DDI_SUCCESS) 10793859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 10803859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs")); 10813859Sml29623 return (status); 10823859Sml29623 } 10833859Sml29623 10843859Sml29623 static void 10853859Sml29623 nxge_unmap_regs(p_nxge_t nxgep) 10863859Sml29623 { 10873859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs")); 10883859Sml29623 if (nxgep->dev_regs) { 10893859Sml29623 if (nxgep->dev_regs->nxge_pciregh) { 10903859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 10913859Sml29623 "==> nxge_unmap_regs: bus")); 10923859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh); 10933859Sml29623 nxgep->dev_regs->nxge_pciregh = NULL; 10943859Sml29623 } 10953859Sml29623 if (nxgep->dev_regs->nxge_regh) { 10963859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 10973859Sml29623 "==> nxge_unmap_regs: device registers")); 10983859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_regh); 10993859Sml29623 nxgep->dev_regs->nxge_regh = NULL; 11003859Sml29623 } 11013859Sml29623 if (nxgep->dev_regs->nxge_msix_regh) { 11023859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11033859Sml29623 "==> nxge_unmap_regs: device interrupts")); 11043859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh); 11053859Sml29623 nxgep->dev_regs->nxge_msix_regh = NULL; 11063859Sml29623 } 11073859Sml29623 if (nxgep->dev_regs->nxge_vir_regh) { 11083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11093859Sml29623 "==> nxge_unmap_regs: vio region")); 11103859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh); 11113859Sml29623 nxgep->dev_regs->nxge_vir_regh = NULL; 11123859Sml29623 } 11133859Sml29623 if (nxgep->dev_regs->nxge_vir2_regh) { 11143859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11153859Sml29623 "==> nxge_unmap_regs: vio2 region")); 11163859Sml29623 ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh); 11173859Sml29623 nxgep->dev_regs->nxge_vir2_regh = NULL; 11183859Sml29623 } 11193859Sml29623 11203859Sml29623 kmem_free(nxgep->dev_regs, sizeof (dev_regs_t)); 11213859Sml29623 nxgep->dev_regs = NULL; 11223859Sml29623 } 11233859Sml29623 11243859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs")); 11253859Sml29623 } 11263859Sml29623 11273859Sml29623 static nxge_status_t 11283859Sml29623 nxge_setup_mutexes(p_nxge_t nxgep) 11293859Sml29623 { 11303859Sml29623 int ddi_status = DDI_SUCCESS; 11313859Sml29623 nxge_status_t status = NXGE_OK; 11323859Sml29623 nxge_classify_t *classify_ptr; 11333859Sml29623 int partition; 11343859Sml29623 11353859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes")); 11363859Sml29623 11373859Sml29623 /* 11383859Sml29623 * Get the interrupt cookie so the mutexes can be 11393859Sml29623 * Initialized. 11403859Sml29623 */ 11413859Sml29623 ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0, 11423859Sml29623 &nxgep->interrupt_cookie); 11433859Sml29623 if (ddi_status != DDI_SUCCESS) { 11443859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 11453859Sml29623 "<== nxge_setup_mutexes: failed 0x%x", ddi_status)); 11463859Sml29623 goto nxge_setup_mutexes_exit; 11473859Sml29623 } 11483859Sml29623 11494693Stm144005 cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL); 11504693Stm144005 MUTEX_INIT(&nxgep->poll_lock, NULL, 11514693Stm144005 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 11524693Stm144005 11533859Sml29623 /* 11544693Stm144005 * Initialize mutexes for this device. 11553859Sml29623 */ 11563859Sml29623 MUTEX_INIT(nxgep->genlock, NULL, 11573859Sml29623 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 11583859Sml29623 MUTEX_INIT(&nxgep->ouraddr_lock, NULL, 11593859Sml29623 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 11603859Sml29623 MUTEX_INIT(&nxgep->mif_lock, NULL, 11613859Sml29623 MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 11623859Sml29623 RW_INIT(&nxgep->filter_lock, NULL, 11633859Sml29623 RW_DRIVER, (void *)nxgep->interrupt_cookie); 11643859Sml29623 11653859Sml29623 classify_ptr = &nxgep->classifier; 11663859Sml29623 /* 11673859Sml29623 * FFLP Mutexes are never used in interrupt context 11683859Sml29623 * as fflp operation can take very long time to 11693859Sml29623 * complete and hence not suitable to invoke from interrupt 11703859Sml29623 * handlers. 11713859Sml29623 */ 11723859Sml29623 MUTEX_INIT(&classify_ptr->tcam_lock, NULL, 11734732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 11744977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 11753859Sml29623 MUTEX_INIT(&classify_ptr->fcram_lock, NULL, 11764732Sdavemq NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 11773859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 11783859Sml29623 MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL, 11793859Sml29623 NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie); 11803859Sml29623 } 11813859Sml29623 } 11823859Sml29623 11833859Sml29623 nxge_setup_mutexes_exit: 11843859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 11854732Sdavemq "<== nxge_setup_mutexes status = %x", status)); 11863859Sml29623 11873859Sml29623 if (ddi_status != DDI_SUCCESS) 11883859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 11893859Sml29623 11903859Sml29623 return (status); 11913859Sml29623 } 11923859Sml29623 11933859Sml29623 static void 11943859Sml29623 nxge_destroy_mutexes(p_nxge_t nxgep) 11953859Sml29623 { 11963859Sml29623 int partition; 11973859Sml29623 nxge_classify_t *classify_ptr; 11983859Sml29623 11993859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes")); 12003859Sml29623 RW_DESTROY(&nxgep->filter_lock); 12013859Sml29623 MUTEX_DESTROY(&nxgep->mif_lock); 12023859Sml29623 MUTEX_DESTROY(&nxgep->ouraddr_lock); 12033859Sml29623 MUTEX_DESTROY(nxgep->genlock); 12043859Sml29623 12053859Sml29623 classify_ptr = &nxgep->classifier; 12063859Sml29623 MUTEX_DESTROY(&classify_ptr->tcam_lock); 12073859Sml29623 12084693Stm144005 /* Destroy all polling resources. */ 12094693Stm144005 MUTEX_DESTROY(&nxgep->poll_lock); 12104693Stm144005 cv_destroy(&nxgep->poll_cv); 12114693Stm144005 12124693Stm144005 /* free data structures, based on HW type */ 12134977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 12143859Sml29623 MUTEX_DESTROY(&classify_ptr->fcram_lock); 12153859Sml29623 for (partition = 0; partition < MAX_PARTITION; partition++) { 12163859Sml29623 MUTEX_DESTROY(&classify_ptr->hash_lock[partition]); 12173859Sml29623 } 12183859Sml29623 } 12193859Sml29623 12203859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes")); 12213859Sml29623 } 12223859Sml29623 12233859Sml29623 nxge_status_t 12243859Sml29623 nxge_init(p_nxge_t nxgep) 12253859Sml29623 { 12263859Sml29623 nxge_status_t status = NXGE_OK; 12273859Sml29623 12283859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init")); 12293859Sml29623 12303859Sml29623 if (nxgep->drv_state & STATE_HW_INITIALIZED) { 12313859Sml29623 return (status); 12323859Sml29623 } 12333859Sml29623 12343859Sml29623 /* 12353859Sml29623 * Allocate system memory for the receive/transmit buffer blocks 12363859Sml29623 * and receive/transmit descriptor rings. 12373859Sml29623 */ 12383859Sml29623 status = nxge_alloc_mem_pool(nxgep); 12393859Sml29623 if (status != NXGE_OK) { 12403859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n")); 12413859Sml29623 goto nxge_init_fail1; 12423859Sml29623 } 12433859Sml29623 12443859Sml29623 /* 12453859Sml29623 * Initialize and enable TXC registers 12463859Sml29623 * (Globally enable TX controller, 12473859Sml29623 * enable a port, configure dma channel bitmap, 12483859Sml29623 * configure the max burst size). 12493859Sml29623 */ 12503859Sml29623 status = nxge_txc_init(nxgep); 12513859Sml29623 if (status != NXGE_OK) { 12523859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txc failed\n")); 12533859Sml29623 goto nxge_init_fail2; 12543859Sml29623 } 12553859Sml29623 12563859Sml29623 /* 12573859Sml29623 * Initialize and enable TXDMA channels. 12583859Sml29623 */ 12593859Sml29623 status = nxge_init_txdma_channels(nxgep); 12603859Sml29623 if (status != NXGE_OK) { 12613859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n")); 12623859Sml29623 goto nxge_init_fail3; 12633859Sml29623 } 12643859Sml29623 12653859Sml29623 /* 12663859Sml29623 * Initialize and enable RXDMA channels. 12673859Sml29623 */ 12683859Sml29623 status = nxge_init_rxdma_channels(nxgep); 12693859Sml29623 if (status != NXGE_OK) { 12703859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n")); 12713859Sml29623 goto nxge_init_fail4; 12723859Sml29623 } 12733859Sml29623 12743859Sml29623 /* 12753859Sml29623 * Initialize TCAM and FCRAM (Neptune). 12763859Sml29623 */ 12773859Sml29623 status = nxge_classify_init(nxgep); 12783859Sml29623 if (status != NXGE_OK) { 12793859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n")); 12803859Sml29623 goto nxge_init_fail5; 12813859Sml29623 } 12823859Sml29623 12833859Sml29623 /* 12843859Sml29623 * Initialize ZCP 12853859Sml29623 */ 12863859Sml29623 status = nxge_zcp_init(nxgep); 12873859Sml29623 if (status != NXGE_OK) { 12883859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n")); 12893859Sml29623 goto nxge_init_fail5; 12903859Sml29623 } 12913859Sml29623 12923859Sml29623 /* 12933859Sml29623 * Initialize IPP. 12943859Sml29623 */ 12953859Sml29623 status = nxge_ipp_init(nxgep); 12963859Sml29623 if (status != NXGE_OK) { 12973859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n")); 12983859Sml29623 goto nxge_init_fail5; 12993859Sml29623 } 13003859Sml29623 13013859Sml29623 /* 13023859Sml29623 * Initialize the MAC block. 13033859Sml29623 */ 13043859Sml29623 status = nxge_mac_init(nxgep); 13053859Sml29623 if (status != NXGE_OK) { 13063859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n")); 13073859Sml29623 goto nxge_init_fail5; 13083859Sml29623 } 13093859Sml29623 13103859Sml29623 nxge_intrs_enable(nxgep); 13113859Sml29623 13123859Sml29623 /* 13133859Sml29623 * Enable hardware interrupts. 13143859Sml29623 */ 13153859Sml29623 nxge_intr_hw_enable(nxgep); 13163859Sml29623 nxgep->drv_state |= STATE_HW_INITIALIZED; 13173859Sml29623 13183859Sml29623 goto nxge_init_exit; 13193859Sml29623 13203859Sml29623 nxge_init_fail5: 13213859Sml29623 nxge_uninit_rxdma_channels(nxgep); 13223859Sml29623 nxge_init_fail4: 13233859Sml29623 nxge_uninit_txdma_channels(nxgep); 13243859Sml29623 nxge_init_fail3: 13253859Sml29623 (void) nxge_txc_uninit(nxgep); 13263859Sml29623 nxge_init_fail2: 13273859Sml29623 nxge_free_mem_pool(nxgep); 13283859Sml29623 nxge_init_fail1: 13293859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 13303859Sml29623 "<== nxge_init status (failed) = 0x%08x", status)); 13313859Sml29623 return (status); 13323859Sml29623 13333859Sml29623 nxge_init_exit: 13343859Sml29623 13353859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x", 13363859Sml29623 status)); 13373859Sml29623 return (status); 13383859Sml29623 } 13393859Sml29623 13403859Sml29623 13413859Sml29623 timeout_id_t 13423859Sml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec) 13433859Sml29623 { 13443859Sml29623 if ((nxgep->suspended == 0) || 13453859Sml29623 (nxgep->suspended == DDI_RESUME)) { 13463859Sml29623 return (timeout(func, (caddr_t)nxgep, 13473859Sml29623 drv_usectohz(1000 * msec))); 13483859Sml29623 } 13493859Sml29623 return (NULL); 13503859Sml29623 } 13513859Sml29623 13523859Sml29623 /*ARGSUSED*/ 13533859Sml29623 void 13543859Sml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid) 13553859Sml29623 { 13563859Sml29623 if (timerid) { 13573859Sml29623 (void) untimeout(timerid); 13583859Sml29623 } 13593859Sml29623 } 13603859Sml29623 13613859Sml29623 void 13623859Sml29623 nxge_uninit(p_nxge_t nxgep) 13633859Sml29623 { 13643859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit")); 13653859Sml29623 13663859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 13673859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13683859Sml29623 "==> nxge_uninit: not initialized")); 13693859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 13703859Sml29623 "<== nxge_uninit")); 13713859Sml29623 return; 13723859Sml29623 } 13733859Sml29623 13743859Sml29623 /* stop timer */ 13753859Sml29623 if (nxgep->nxge_timerid) { 13763859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 13773859Sml29623 nxgep->nxge_timerid = 0; 13783859Sml29623 } 13793859Sml29623 13803859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 13813859Sml29623 (void) nxge_intr_hw_disable(nxgep); 13823859Sml29623 13833859Sml29623 /* 13843859Sml29623 * Reset the receive MAC side. 13853859Sml29623 */ 13863859Sml29623 (void) nxge_rx_mac_disable(nxgep); 13873859Sml29623 13883859Sml29623 /* Disable and soft reset the IPP */ 13893859Sml29623 (void) nxge_ipp_disable(nxgep); 13903859Sml29623 13913859Sml29623 /* Free classification resources */ 13923859Sml29623 (void) nxge_classify_uninit(nxgep); 13933859Sml29623 13943859Sml29623 /* 13953859Sml29623 * Reset the transmit/receive DMA side. 13963859Sml29623 */ 13973859Sml29623 (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP); 13983859Sml29623 (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP); 13993859Sml29623 14003859Sml29623 nxge_uninit_txdma_channels(nxgep); 14013859Sml29623 nxge_uninit_rxdma_channels(nxgep); 14023859Sml29623 14033859Sml29623 /* 14043859Sml29623 * Reset the transmit MAC side. 14053859Sml29623 */ 14063859Sml29623 (void) nxge_tx_mac_disable(nxgep); 14073859Sml29623 14083859Sml29623 nxge_free_mem_pool(nxgep); 14093859Sml29623 14103859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 14113859Sml29623 14123859Sml29623 nxgep->drv_state &= ~STATE_HW_INITIALIZED; 14133859Sml29623 14143859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: " 14153859Sml29623 "nxge_mblks_pending %d", nxge_mblks_pending)); 14163859Sml29623 } 14173859Sml29623 14183859Sml29623 void 14193859Sml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp) 14203859Sml29623 { 14215125Sjoycey #if defined(__i386) 14225125Sjoycey size_t reg; 14235125Sjoycey #else 14243859Sml29623 uint64_t reg; 14255125Sjoycey #endif 14263859Sml29623 uint64_t regdata; 14273859Sml29623 int i, retry; 14283859Sml29623 14293859Sml29623 bcopy((char *)mp->b_rptr, (char *)®, sizeof (uint64_t)); 14303859Sml29623 regdata = 0; 14313859Sml29623 retry = 1; 14323859Sml29623 14333859Sml29623 for (i = 0; i < retry; i++) { 14343859Sml29623 NXGE_REG_RD64(nxgep->npi_handle, reg, ®data); 14353859Sml29623 } 14363859Sml29623 bcopy((char *)®data, (char *)mp->b_rptr, sizeof (uint64_t)); 14373859Sml29623 } 14383859Sml29623 14393859Sml29623 void 14403859Sml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp) 14413859Sml29623 { 14425125Sjoycey #if defined(__i386) 14435125Sjoycey size_t reg; 14445125Sjoycey #else 14453859Sml29623 uint64_t reg; 14465125Sjoycey #endif 14473859Sml29623 uint64_t buf[2]; 14483859Sml29623 14493859Sml29623 bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t)); 14505133Sjoycey #if defined(__i386) 14515133Sjoycey reg = (size_t)buf[0]; 14525133Sjoycey #else 14533859Sml29623 reg = buf[0]; 14545133Sjoycey #endif 14553859Sml29623 14563859Sml29623 NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]); 14573859Sml29623 } 14583859Sml29623 14593859Sml29623 14603859Sml29623 nxge_os_mutex_t nxgedebuglock; 14613859Sml29623 int nxge_debug_init = 0; 14623859Sml29623 14633859Sml29623 /*ARGSUSED*/ 14643859Sml29623 /*VARARGS*/ 14653859Sml29623 void 14663859Sml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...) 14673859Sml29623 { 14683859Sml29623 char msg_buffer[1048]; 14693859Sml29623 char prefix_buffer[32]; 14703859Sml29623 int instance; 14713859Sml29623 uint64_t debug_level; 14723859Sml29623 int cmn_level = CE_CONT; 14733859Sml29623 va_list ap; 14743859Sml29623 14753859Sml29623 debug_level = (nxgep == NULL) ? nxge_debug_level : 14763859Sml29623 nxgep->nxge_debug_level; 14773859Sml29623 14783859Sml29623 if ((level & debug_level) || 14793859Sml29623 (level == NXGE_NOTE) || 14803859Sml29623 (level == NXGE_ERR_CTL)) { 14813859Sml29623 /* do the msg processing */ 14823859Sml29623 if (nxge_debug_init == 0) { 14833859Sml29623 MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL); 14843859Sml29623 nxge_debug_init = 1; 14853859Sml29623 } 14863859Sml29623 14873859Sml29623 MUTEX_ENTER(&nxgedebuglock); 14883859Sml29623 14893859Sml29623 if ((level & NXGE_NOTE)) { 14903859Sml29623 cmn_level = CE_NOTE; 14913859Sml29623 } 14923859Sml29623 14933859Sml29623 if (level & NXGE_ERR_CTL) { 14943859Sml29623 cmn_level = CE_WARN; 14953859Sml29623 } 14963859Sml29623 14973859Sml29623 va_start(ap, fmt); 14983859Sml29623 (void) vsprintf(msg_buffer, fmt, ap); 14993859Sml29623 va_end(ap); 15003859Sml29623 if (nxgep == NULL) { 15013859Sml29623 instance = -1; 15023859Sml29623 (void) sprintf(prefix_buffer, "%s :", "nxge"); 15033859Sml29623 } else { 15043859Sml29623 instance = nxgep->instance; 15053859Sml29623 (void) sprintf(prefix_buffer, 15063859Sml29623 "%s%d :", "nxge", instance); 15073859Sml29623 } 15083859Sml29623 15093859Sml29623 MUTEX_EXIT(&nxgedebuglock); 15103859Sml29623 cmn_err(cmn_level, "!%s %s\n", 15113859Sml29623 prefix_buffer, msg_buffer); 15123859Sml29623 15133859Sml29623 } 15143859Sml29623 } 15153859Sml29623 15163859Sml29623 char * 15173859Sml29623 nxge_dump_packet(char *addr, int size) 15183859Sml29623 { 15193859Sml29623 uchar_t *ap = (uchar_t *)addr; 15203859Sml29623 int i; 15213859Sml29623 static char etherbuf[1024]; 15223859Sml29623 char *cp = etherbuf; 15233859Sml29623 char digits[] = "0123456789abcdef"; 15243859Sml29623 15253859Sml29623 if (!size) 15263859Sml29623 size = 60; 15273859Sml29623 15283859Sml29623 if (size > MAX_DUMP_SZ) { 15293859Sml29623 /* Dump the leading bytes */ 15303859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 15313859Sml29623 if (*ap > 0x0f) 15323859Sml29623 *cp++ = digits[*ap >> 4]; 15333859Sml29623 *cp++ = digits[*ap++ & 0xf]; 15343859Sml29623 *cp++ = ':'; 15353859Sml29623 } 15363859Sml29623 for (i = 0; i < 20; i++) 15373859Sml29623 *cp++ = '.'; 15383859Sml29623 /* Dump the last MAX_DUMP_SZ/2 bytes */ 15393859Sml29623 ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2)); 15403859Sml29623 for (i = 0; i < MAX_DUMP_SZ/2; i++) { 15413859Sml29623 if (*ap > 0x0f) 15423859Sml29623 *cp++ = digits[*ap >> 4]; 15433859Sml29623 *cp++ = digits[*ap++ & 0xf]; 15443859Sml29623 *cp++ = ':'; 15453859Sml29623 } 15463859Sml29623 } else { 15473859Sml29623 for (i = 0; i < size; i++) { 15483859Sml29623 if (*ap > 0x0f) 15493859Sml29623 *cp++ = digits[*ap >> 4]; 15503859Sml29623 *cp++ = digits[*ap++ & 0xf]; 15513859Sml29623 *cp++ = ':'; 15523859Sml29623 } 15533859Sml29623 } 15543859Sml29623 *--cp = 0; 15553859Sml29623 return (etherbuf); 15563859Sml29623 } 15573859Sml29623 15583859Sml29623 #ifdef NXGE_DEBUG 15593859Sml29623 static void 15603859Sml29623 nxge_test_map_regs(p_nxge_t nxgep) 15613859Sml29623 { 15623859Sml29623 ddi_acc_handle_t cfg_handle; 15633859Sml29623 p_pci_cfg_t cfg_ptr; 15643859Sml29623 ddi_acc_handle_t dev_handle; 15653859Sml29623 char *dev_ptr; 15663859Sml29623 ddi_acc_handle_t pci_config_handle; 15673859Sml29623 uint32_t regval; 15683859Sml29623 int i; 15693859Sml29623 15703859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs")); 15713859Sml29623 15723859Sml29623 dev_handle = nxgep->dev_regs->nxge_regh; 15733859Sml29623 dev_ptr = (char *)nxgep->dev_regs->nxge_regp; 15743859Sml29623 15754977Sraghus if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) { 15763859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 15773859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 15783859Sml29623 15793859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 15804732Sdavemq "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr)); 15813859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 15824732Sdavemq "Neptune PCI cfg_ptr vendor id ptr 0x%llx", 15834732Sdavemq &cfg_ptr->vendorid)); 15843859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 15854732Sdavemq "\tvendorid 0x%x devid 0x%x", 15864732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0), 15874732Sdavemq NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid, 0))); 15883859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 15894732Sdavemq "PCI BAR: base 0x%x base14 0x%x base 18 0x%x " 15904732Sdavemq "bar1c 0x%x", 15914732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base, 0), 15924732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0), 15934732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0), 15944732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0))); 15953859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 15964732Sdavemq "\nNeptune PCI BAR: base20 0x%x base24 0x%x " 15974732Sdavemq "base 28 0x%x bar2c 0x%x\n", 15984732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0), 15994732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0), 16004732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0), 16014732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0))); 16023859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16034732Sdavemq "\nNeptune PCI BAR: base30 0x%x\n", 16044732Sdavemq NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0))); 16053859Sml29623 16063859Sml29623 cfg_handle = nxgep->dev_regs->nxge_pciregh; 16073859Sml29623 cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp; 16083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16094732Sdavemq "first 0x%llx second 0x%llx third 0x%llx " 16104732Sdavemq "last 0x%llx ", 16114732Sdavemq NXGE_PIO_READ64(dev_handle, 16124732Sdavemq (uint64_t *)(dev_ptr + 0), 0), 16134732Sdavemq NXGE_PIO_READ64(dev_handle, 16144732Sdavemq (uint64_t *)(dev_ptr + 8), 0), 16154732Sdavemq NXGE_PIO_READ64(dev_handle, 16164732Sdavemq (uint64_t *)(dev_ptr + 16), 0), 16174732Sdavemq NXGE_PIO_READ64(cfg_handle, 16184732Sdavemq (uint64_t *)(dev_ptr + 24), 0))); 16193859Sml29623 } 16203859Sml29623 } 16213859Sml29623 16223859Sml29623 #endif 16233859Sml29623 16243859Sml29623 static void 16253859Sml29623 nxge_suspend(p_nxge_t nxgep) 16263859Sml29623 { 16273859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend")); 16283859Sml29623 16293859Sml29623 nxge_intrs_disable(nxgep); 16303859Sml29623 nxge_destroy_dev(nxgep); 16313859Sml29623 16323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend")); 16333859Sml29623 } 16343859Sml29623 16353859Sml29623 static nxge_status_t 16363859Sml29623 nxge_resume(p_nxge_t nxgep) 16373859Sml29623 { 16383859Sml29623 nxge_status_t status = NXGE_OK; 16393859Sml29623 16403859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume")); 16414587Sjoycey 16423859Sml29623 nxgep->suspended = DDI_RESUME; 16434587Sjoycey (void) nxge_link_monitor(nxgep, LINK_MONITOR_START); 16444587Sjoycey (void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START); 16454587Sjoycey (void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START); 16464587Sjoycey (void) nxge_rx_mac_enable(nxgep); 16474587Sjoycey (void) nxge_tx_mac_enable(nxgep); 16484587Sjoycey nxge_intrs_enable(nxgep); 16493859Sml29623 nxgep->suspended = 0; 16503859Sml29623 16513859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16523859Sml29623 "<== nxge_resume status = 0x%x", status)); 16533859Sml29623 return (status); 16543859Sml29623 } 16553859Sml29623 16563859Sml29623 static nxge_status_t 16573859Sml29623 nxge_setup_dev(p_nxge_t nxgep) 16583859Sml29623 { 16593859Sml29623 nxge_status_t status = NXGE_OK; 16603859Sml29623 16613859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d", 16624732Sdavemq nxgep->mac.portnum)); 16633859Sml29623 16643859Sml29623 status = nxge_link_init(nxgep); 16653859Sml29623 16663859Sml29623 if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) { 16673859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 16683859Sml29623 "port%d Bad register acc handle", nxgep->mac.portnum)); 16693859Sml29623 status = NXGE_ERROR; 16703859Sml29623 } 16713859Sml29623 16723859Sml29623 if (status != NXGE_OK) { 16733859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 16743859Sml29623 " nxge_setup_dev status " 16753859Sml29623 "(xcvr init 0x%08x)", status)); 16763859Sml29623 goto nxge_setup_dev_exit; 16773859Sml29623 } 16783859Sml29623 16793859Sml29623 nxge_setup_dev_exit: 16803859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 16813859Sml29623 "<== nxge_setup_dev port %d status = 0x%08x", 16823859Sml29623 nxgep->mac.portnum, status)); 16833859Sml29623 16843859Sml29623 return (status); 16853859Sml29623 } 16863859Sml29623 16873859Sml29623 static void 16883859Sml29623 nxge_destroy_dev(p_nxge_t nxgep) 16893859Sml29623 { 16903859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev")); 16913859Sml29623 16923859Sml29623 (void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP); 16933859Sml29623 16943859Sml29623 (void) nxge_hw_stop(nxgep); 16953859Sml29623 16963859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev")); 16973859Sml29623 } 16983859Sml29623 16993859Sml29623 static nxge_status_t 17003859Sml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep) 17013859Sml29623 { 17023859Sml29623 int ddi_status = DDI_SUCCESS; 17033859Sml29623 uint_t count; 17043859Sml29623 ddi_dma_cookie_t cookie; 17053859Sml29623 uint_t iommu_pagesize; 17063859Sml29623 nxge_status_t status = NXGE_OK; 17073859Sml29623 17083859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages")); 17093859Sml29623 nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1); 17103859Sml29623 if (nxgep->niu_type != N2_NIU) { 17113859Sml29623 iommu_pagesize = dvma_pagesize(nxgep->dip); 17123859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 17133859Sml29623 " nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 17143859Sml29623 " default_block_size %d iommu_pagesize %d", 17153859Sml29623 nxgep->sys_page_sz, 17163859Sml29623 ddi_ptob(nxgep->dip, (ulong_t)1), 17173859Sml29623 nxgep->rx_default_block_size, 17183859Sml29623 iommu_pagesize)); 17193859Sml29623 17203859Sml29623 if (iommu_pagesize != 0) { 17213859Sml29623 if (nxgep->sys_page_sz == iommu_pagesize) { 17223859Sml29623 if (iommu_pagesize > 0x4000) 17233859Sml29623 nxgep->sys_page_sz = 0x4000; 17243859Sml29623 } else { 17253859Sml29623 if (nxgep->sys_page_sz > iommu_pagesize) 17263859Sml29623 nxgep->sys_page_sz = iommu_pagesize; 17273859Sml29623 } 17283859Sml29623 } 17293859Sml29623 } 17303859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 17313859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 17323859Sml29623 "==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) " 17333859Sml29623 "default_block_size %d page mask %d", 17343859Sml29623 nxgep->sys_page_sz, 17353859Sml29623 ddi_ptob(nxgep->dip, (ulong_t)1), 17363859Sml29623 nxgep->rx_default_block_size, 17373859Sml29623 nxgep->sys_page_mask)); 17383859Sml29623 17393859Sml29623 17403859Sml29623 switch (nxgep->sys_page_sz) { 17413859Sml29623 default: 17423859Sml29623 nxgep->sys_page_sz = 0x1000; 17433859Sml29623 nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1); 17443859Sml29623 nxgep->rx_default_block_size = 0x1000; 17453859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 17463859Sml29623 break; 17473859Sml29623 case 0x1000: 17483859Sml29623 nxgep->rx_default_block_size = 0x1000; 17493859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_4K; 17503859Sml29623 break; 17513859Sml29623 case 0x2000: 17523859Sml29623 nxgep->rx_default_block_size = 0x2000; 17533859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 17543859Sml29623 break; 17553859Sml29623 case 0x4000: 17563859Sml29623 nxgep->rx_default_block_size = 0x4000; 17573859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_16K; 17583859Sml29623 break; 17593859Sml29623 case 0x8000: 17603859Sml29623 nxgep->rx_default_block_size = 0x8000; 17613859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_32K; 17623859Sml29623 break; 17633859Sml29623 } 17643859Sml29623 17653859Sml29623 #ifndef USE_RX_BIG_BUF 17663859Sml29623 nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz; 17673859Sml29623 #else 17683859Sml29623 nxgep->rx_default_block_size = 0x2000; 17693859Sml29623 nxgep->rx_bksize_code = RBR_BKSIZE_8K; 17703859Sml29623 #endif 17713859Sml29623 /* 17723859Sml29623 * Get the system DMA burst size. 17733859Sml29623 */ 17743859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr, 17753859Sml29623 DDI_DMA_DONTWAIT, 0, 17763859Sml29623 &nxgep->dmasparehandle); 17773859Sml29623 if (ddi_status != DDI_SUCCESS) { 17783859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 17793859Sml29623 "ddi_dma_alloc_handle: failed " 17803859Sml29623 " status 0x%x", ddi_status)); 17813859Sml29623 goto nxge_get_soft_properties_exit; 17823859Sml29623 } 17833859Sml29623 17843859Sml29623 ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL, 17853859Sml29623 (caddr_t)nxgep->dmasparehandle, 17863859Sml29623 sizeof (nxgep->dmasparehandle), 17873859Sml29623 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 17883859Sml29623 DDI_DMA_DONTWAIT, 0, 17893859Sml29623 &cookie, &count); 17903859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 17913859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 17923859Sml29623 "Binding spare handle to find system" 17933859Sml29623 " burstsize failed.")); 17943859Sml29623 ddi_status = DDI_FAILURE; 17953859Sml29623 goto nxge_get_soft_properties_fail1; 17963859Sml29623 } 17973859Sml29623 17983859Sml29623 nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle); 17993859Sml29623 (void) ddi_dma_unbind_handle(nxgep->dmasparehandle); 18003859Sml29623 18013859Sml29623 nxge_get_soft_properties_fail1: 18023859Sml29623 ddi_dma_free_handle(&nxgep->dmasparehandle); 18033859Sml29623 18043859Sml29623 nxge_get_soft_properties_exit: 18053859Sml29623 18063859Sml29623 if (ddi_status != DDI_SUCCESS) 18073859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 18083859Sml29623 18093859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 18103859Sml29623 "<== nxge_setup_system_dma_pages status = 0x%08x", status)); 18113859Sml29623 return (status); 18123859Sml29623 } 18133859Sml29623 18143859Sml29623 static nxge_status_t 18153859Sml29623 nxge_alloc_mem_pool(p_nxge_t nxgep) 18163859Sml29623 { 18173859Sml29623 nxge_status_t status = NXGE_OK; 18183859Sml29623 18193859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool")); 18203859Sml29623 18213859Sml29623 status = nxge_alloc_rx_mem_pool(nxgep); 18223859Sml29623 if (status != NXGE_OK) { 18233859Sml29623 return (NXGE_ERROR); 18243859Sml29623 } 18253859Sml29623 18263859Sml29623 status = nxge_alloc_tx_mem_pool(nxgep); 18273859Sml29623 if (status != NXGE_OK) { 18283859Sml29623 nxge_free_rx_mem_pool(nxgep); 18293859Sml29623 return (NXGE_ERROR); 18303859Sml29623 } 18313859Sml29623 18323859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool")); 18333859Sml29623 return (NXGE_OK); 18343859Sml29623 } 18353859Sml29623 18363859Sml29623 static void 18373859Sml29623 nxge_free_mem_pool(p_nxge_t nxgep) 18383859Sml29623 { 18393859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool")); 18403859Sml29623 18413859Sml29623 nxge_free_rx_mem_pool(nxgep); 18423859Sml29623 nxge_free_tx_mem_pool(nxgep); 18433859Sml29623 18443859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool")); 18453859Sml29623 } 18463859Sml29623 18473859Sml29623 static nxge_status_t 18483859Sml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep) 18493859Sml29623 { 18503859Sml29623 int i, j; 18513859Sml29623 uint32_t ndmas, st_rdc; 18523859Sml29623 p_nxge_dma_pt_cfg_t p_all_cfgp; 18533859Sml29623 p_nxge_hw_pt_cfg_t p_cfgp; 18543859Sml29623 p_nxge_dma_pool_t dma_poolp; 18553859Sml29623 p_nxge_dma_common_t *dma_buf_p; 18563859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 18573859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 18583859Sml29623 size_t rx_buf_alloc_size; 18593859Sml29623 size_t rx_cntl_alloc_size; 18603859Sml29623 uint32_t *num_chunks; /* per dma */ 18613859Sml29623 nxge_status_t status = NXGE_OK; 18623859Sml29623 18633859Sml29623 uint32_t nxge_port_rbr_size; 18643859Sml29623 uint32_t nxge_port_rbr_spare_size; 18653859Sml29623 uint32_t nxge_port_rcr_size; 18663859Sml29623 18673859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool")); 18683859Sml29623 18693859Sml29623 p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 18703859Sml29623 p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config; 18713859Sml29623 st_rdc = p_cfgp->start_rdc; 18723859Sml29623 ndmas = p_cfgp->max_rdcs; 18733859Sml29623 18743859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 18753859Sml29623 " nxge_alloc_rx_mem_pool st_rdc %d ndmas %d", st_rdc, ndmas)); 18763859Sml29623 18773859Sml29623 /* 18783859Sml29623 * Allocate memory for each receive DMA channel. 18793859Sml29623 */ 18803859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 18813859Sml29623 KM_SLEEP); 18823859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 18833859Sml29623 sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP); 18843859Sml29623 18853859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 18863859Sml29623 KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 18873859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 18883859Sml29623 sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP); 18893859Sml29623 18903859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 18913859Sml29623 sizeof (uint32_t) * ndmas, KM_SLEEP); 18923859Sml29623 18933859Sml29623 /* 18943859Sml29623 * Assume that each DMA channel will be configured with default 18953859Sml29623 * block size. 18963859Sml29623 * rbr block counts are mod of batch count (16). 18973859Sml29623 */ 18983859Sml29623 nxge_port_rbr_size = p_all_cfgp->rbr_size; 18993859Sml29623 nxge_port_rcr_size = p_all_cfgp->rcr_size; 19003859Sml29623 19013859Sml29623 if (!nxge_port_rbr_size) { 19023859Sml29623 nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT; 19033859Sml29623 } 19043859Sml29623 if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) { 19053859Sml29623 nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH * 19063859Sml29623 (nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1)); 19073859Sml29623 } 19083859Sml29623 19093859Sml29623 p_all_cfgp->rbr_size = nxge_port_rbr_size; 19103859Sml29623 nxge_port_rbr_spare_size = nxge_rbr_spare_size; 19113859Sml29623 19123859Sml29623 if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) { 19133859Sml29623 nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH * 19143859Sml29623 (nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1)); 19153859Sml29623 } 19165770Sml29623 if (nxge_port_rbr_size > RBR_DEFAULT_MAX_BLKS) { 19175770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 19185770Sml29623 "nxge_alloc_rx_mem_pool: RBR size too high %d, " 19195770Sml29623 "set to default %d", 19205770Sml29623 nxge_port_rbr_size, RBR_DEFAULT_MAX_BLKS)); 19215770Sml29623 nxge_port_rbr_size = RBR_DEFAULT_MAX_BLKS; 19225770Sml29623 } 19235770Sml29623 if (nxge_port_rcr_size > RCR_DEFAULT_MAX) { 19245770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 19255770Sml29623 "nxge_alloc_rx_mem_pool: RCR too high %d, " 19265770Sml29623 "set to default %d", 19275770Sml29623 nxge_port_rcr_size, RCR_DEFAULT_MAX)); 19285770Sml29623 nxge_port_rcr_size = RCR_DEFAULT_MAX; 19295770Sml29623 } 19303859Sml29623 19313859Sml29623 /* 19323859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 19333859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 19343859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 19353859Sml29623 * function). 19363859Sml29623 */ 19373859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 19383859Sml29623 if (nxgep->niu_type == N2_NIU) { 19393859Sml29623 nxge_port_rbr_spare_size = 0; 19403859Sml29623 if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) || 19413859Sml29623 (!ISP2(nxge_port_rbr_size))) { 19423859Sml29623 nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX; 19433859Sml29623 } 19443859Sml29623 if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) || 19453859Sml29623 (!ISP2(nxge_port_rcr_size))) { 19463859Sml29623 nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX; 19473859Sml29623 } 19483859Sml29623 } 19493859Sml29623 #endif 19503859Sml29623 19513859Sml29623 rx_buf_alloc_size = (nxgep->rx_default_block_size * 19523859Sml29623 (nxge_port_rbr_size + nxge_port_rbr_spare_size)); 19533859Sml29623 19543859Sml29623 /* 19553859Sml29623 * Addresses of receive block ring, receive completion ring and the 19563859Sml29623 * mailbox must be all cache-aligned (64 bytes). 19573859Sml29623 */ 19583859Sml29623 rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size; 19593859Sml29623 rx_cntl_alloc_size *= (sizeof (rx_desc_t)); 19603859Sml29623 rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size); 19613859Sml29623 rx_cntl_alloc_size += sizeof (rxdma_mailbox_t); 19623859Sml29623 19633859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: " 19643859Sml29623 "nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d " 19653859Sml29623 "nxge_port_rcr_size = %d " 19663859Sml29623 "rx_cntl_alloc_size = %d", 19673859Sml29623 nxge_port_rbr_size, nxge_port_rbr_spare_size, 19683859Sml29623 nxge_port_rcr_size, 19693859Sml29623 rx_cntl_alloc_size)); 19703859Sml29623 19713859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 19723859Sml29623 if (nxgep->niu_type == N2_NIU) { 19733859Sml29623 if (!ISP2(rx_buf_alloc_size)) { 19743859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 19753859Sml29623 "==> nxge_alloc_rx_mem_pool: " 19763859Sml29623 " must be power of 2")); 19773859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 19783859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 19793859Sml29623 } 19803859Sml29623 19813859Sml29623 if (rx_buf_alloc_size > (1 << 22)) { 19823859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 19833859Sml29623 "==> nxge_alloc_rx_mem_pool: " 19843859Sml29623 " limit size to 4M")); 19853859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 19863859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 19873859Sml29623 } 19883859Sml29623 19893859Sml29623 if (rx_cntl_alloc_size < 0x2000) { 19903859Sml29623 rx_cntl_alloc_size = 0x2000; 19913859Sml29623 } 19923859Sml29623 } 19933859Sml29623 #endif 19943859Sml29623 nxgep->nxge_port_rbr_size = nxge_port_rbr_size; 19953859Sml29623 nxgep->nxge_port_rcr_size = nxge_port_rcr_size; 19963859Sml29623 19973859Sml29623 /* 19983859Sml29623 * Allocate memory for receive buffers and descriptor rings. 19993859Sml29623 * Replace allocation functions with interface functions provided 20003859Sml29623 * by the partition manager when it is available. 20013859Sml29623 */ 20023859Sml29623 /* 20033859Sml29623 * Allocate memory for the receive buffer blocks. 20043859Sml29623 */ 20053859Sml29623 for (i = 0; i < ndmas; i++) { 20063859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 20073859Sml29623 " nxge_alloc_rx_mem_pool to alloc mem: " 20083859Sml29623 " dma %d dma_buf_p %llx &dma_buf_p %llx", 20093859Sml29623 i, dma_buf_p[i], &dma_buf_p[i])); 20103859Sml29623 num_chunks[i] = 0; 20113859Sml29623 status = nxge_alloc_rx_buf_dma(nxgep, st_rdc, &dma_buf_p[i], 20123859Sml29623 rx_buf_alloc_size, 20133859Sml29623 nxgep->rx_default_block_size, &num_chunks[i]); 20143859Sml29623 if (status != NXGE_OK) { 20153859Sml29623 break; 20163859Sml29623 } 20173859Sml29623 st_rdc++; 20183859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 20193859Sml29623 " nxge_alloc_rx_mem_pool DONE alloc mem: " 20203859Sml29623 "dma %d dma_buf_p %llx &dma_buf_p %llx", i, 20213859Sml29623 dma_buf_p[i], &dma_buf_p[i])); 20223859Sml29623 } 20233859Sml29623 if (i < ndmas) { 20243859Sml29623 goto nxge_alloc_rx_mem_fail1; 20253859Sml29623 } 20263859Sml29623 /* 20273859Sml29623 * Allocate memory for descriptor rings and mailbox. 20283859Sml29623 */ 20293859Sml29623 st_rdc = p_cfgp->start_rdc; 20303859Sml29623 for (j = 0; j < ndmas; j++) { 20313859Sml29623 status = nxge_alloc_rx_cntl_dma(nxgep, st_rdc, &dma_cntl_p[j], 20323859Sml29623 rx_cntl_alloc_size); 20333859Sml29623 if (status != NXGE_OK) { 20343859Sml29623 break; 20353859Sml29623 } 20363859Sml29623 st_rdc++; 20373859Sml29623 } 20383859Sml29623 if (j < ndmas) { 20393859Sml29623 goto nxge_alloc_rx_mem_fail2; 20403859Sml29623 } 20413859Sml29623 20423859Sml29623 dma_poolp->ndmas = ndmas; 20433859Sml29623 dma_poolp->num_chunks = num_chunks; 20443859Sml29623 dma_poolp->buf_allocated = B_TRUE; 20453859Sml29623 nxgep->rx_buf_pool_p = dma_poolp; 20463859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 20473859Sml29623 20483859Sml29623 dma_cntl_poolp->ndmas = ndmas; 20493859Sml29623 dma_cntl_poolp->buf_allocated = B_TRUE; 20503859Sml29623 nxgep->rx_cntl_pool_p = dma_cntl_poolp; 20513859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 20523859Sml29623 20533859Sml29623 goto nxge_alloc_rx_mem_pool_exit; 20543859Sml29623 20553859Sml29623 nxge_alloc_rx_mem_fail2: 20563859Sml29623 /* Free control buffers */ 20573859Sml29623 j--; 20583859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 20593859Sml29623 "==> nxge_alloc_rx_mem_pool: freeing control bufs (%d)", j)); 20603859Sml29623 for (; j >= 0; j--) { 20613859Sml29623 nxge_free_rx_cntl_dma(nxgep, 20624185Sspeer (p_nxge_dma_common_t)dma_cntl_p[j]); 20633859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 20643859Sml29623 "==> nxge_alloc_rx_mem_pool: control bufs freed (%d)", 20653859Sml29623 j)); 20663859Sml29623 } 20673859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 20683859Sml29623 "==> nxge_alloc_rx_mem_pool: control bufs freed (%d)", j)); 20693859Sml29623 20703859Sml29623 nxge_alloc_rx_mem_fail1: 20713859Sml29623 /* Free data buffers */ 20723859Sml29623 i--; 20733859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 20743859Sml29623 "==> nxge_alloc_rx_mem_pool: freeing data bufs (%d)", i)); 20753859Sml29623 for (; i >= 0; i--) { 20763859Sml29623 nxge_free_rx_buf_dma(nxgep, (p_nxge_dma_common_t)dma_buf_p[i], 20773859Sml29623 num_chunks[i]); 20783859Sml29623 } 20793859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 20803859Sml29623 "==> nxge_alloc_rx_mem_pool: data bufs freed (%d)", i)); 20813859Sml29623 20823859Sml29623 KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas); 20833859Sml29623 KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t)); 20843859Sml29623 KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t)); 20853859Sml29623 KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t)); 20863859Sml29623 KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t)); 20873859Sml29623 20883859Sml29623 nxge_alloc_rx_mem_pool_exit: 20893859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 20903859Sml29623 "<== nxge_alloc_rx_mem_pool:status 0x%08x", status)); 20913859Sml29623 20923859Sml29623 return (status); 20933859Sml29623 } 20943859Sml29623 20953859Sml29623 static void 20963859Sml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep) 20973859Sml29623 { 20983859Sml29623 uint32_t i, ndmas; 20993859Sml29623 p_nxge_dma_pool_t dma_poolp; 21003859Sml29623 p_nxge_dma_common_t *dma_buf_p; 21013859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 21023859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 21033859Sml29623 uint32_t *num_chunks; 21043859Sml29623 21053859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool")); 21063859Sml29623 21073859Sml29623 dma_poolp = nxgep->rx_buf_pool_p; 21083859Sml29623 if (dma_poolp == NULL || (!dma_poolp->buf_allocated)) { 21093859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 21103859Sml29623 "<== nxge_free_rx_mem_pool " 21113859Sml29623 "(null rx buf pool or buf not allocated")); 21123859Sml29623 return; 21133859Sml29623 } 21143859Sml29623 21153859Sml29623 dma_cntl_poolp = nxgep->rx_cntl_pool_p; 21163859Sml29623 if (dma_cntl_poolp == NULL || (!dma_cntl_poolp->buf_allocated)) { 21173859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 21183859Sml29623 "<== nxge_free_rx_mem_pool " 21193859Sml29623 "(null rx cntl buf pool or cntl buf not allocated")); 21203859Sml29623 return; 21213859Sml29623 } 21223859Sml29623 21233859Sml29623 dma_buf_p = dma_poolp->dma_buf_pool_p; 21243859Sml29623 num_chunks = dma_poolp->num_chunks; 21253859Sml29623 21263859Sml29623 dma_cntl_p = dma_cntl_poolp->dma_buf_pool_p; 21273859Sml29623 ndmas = dma_cntl_poolp->ndmas; 21283859Sml29623 21293859Sml29623 for (i = 0; i < ndmas; i++) { 21303859Sml29623 nxge_free_rx_buf_dma(nxgep, dma_buf_p[i], num_chunks[i]); 21313859Sml29623 } 21323859Sml29623 21333859Sml29623 for (i = 0; i < ndmas; i++) { 21343859Sml29623 nxge_free_rx_cntl_dma(nxgep, dma_cntl_p[i]); 21353859Sml29623 } 21363859Sml29623 21373859Sml29623 for (i = 0; i < ndmas; i++) { 21383859Sml29623 KMEM_FREE(dma_buf_p[i], 21393859Sml29623 sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 21403859Sml29623 KMEM_FREE(dma_cntl_p[i], sizeof (nxge_dma_common_t)); 21413859Sml29623 } 21423859Sml29623 21433859Sml29623 KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas); 21443859Sml29623 KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t)); 21453859Sml29623 KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t)); 21463859Sml29623 KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t)); 21473859Sml29623 KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t)); 21483859Sml29623 21493859Sml29623 nxgep->rx_buf_pool_p = NULL; 21503859Sml29623 nxgep->rx_cntl_pool_p = NULL; 21513859Sml29623 21523859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool")); 21533859Sml29623 } 21543859Sml29623 21553859Sml29623 21563859Sml29623 static nxge_status_t 21573859Sml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 21583859Sml29623 p_nxge_dma_common_t *dmap, 21593859Sml29623 size_t alloc_size, size_t block_size, uint32_t *num_chunks) 21603859Sml29623 { 21613859Sml29623 p_nxge_dma_common_t rx_dmap; 21623859Sml29623 nxge_status_t status = NXGE_OK; 21633859Sml29623 size_t total_alloc_size; 21643859Sml29623 size_t allocated = 0; 21653859Sml29623 int i, size_index, array_size; 21663859Sml29623 21673859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma")); 21683859Sml29623 21693859Sml29623 rx_dmap = (p_nxge_dma_common_t) 21703859Sml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 21713859Sml29623 KM_SLEEP); 21723859Sml29623 21733859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 21743859Sml29623 " alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ", 21753859Sml29623 dma_channel, alloc_size, block_size, dmap)); 21763859Sml29623 21773859Sml29623 total_alloc_size = alloc_size; 21783859Sml29623 21793859Sml29623 #if defined(RX_USE_RECLAIM_POST) 21803859Sml29623 total_alloc_size = alloc_size + alloc_size/4; 21813859Sml29623 #endif 21823859Sml29623 21833859Sml29623 i = 0; 21843859Sml29623 size_index = 0; 21853859Sml29623 array_size = sizeof (alloc_sizes)/sizeof (size_t); 21863859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 21873859Sml29623 (size_index < array_size)) 21883859Sml29623 size_index++; 21893859Sml29623 if (size_index >= array_size) { 21903859Sml29623 size_index = array_size - 1; 21913859Sml29623 } 21923859Sml29623 21933859Sml29623 while ((allocated < total_alloc_size) && 21943859Sml29623 (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 21953859Sml29623 rx_dmap[i].dma_chunk_index = i; 21963859Sml29623 rx_dmap[i].block_size = block_size; 21973859Sml29623 rx_dmap[i].alength = alloc_sizes[size_index]; 21983859Sml29623 rx_dmap[i].orig_alength = rx_dmap[i].alength; 21993859Sml29623 rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 22003859Sml29623 rx_dmap[i].dma_channel = dma_channel; 22013859Sml29623 rx_dmap[i].contig_alloc_type = B_FALSE; 22023859Sml29623 22033859Sml29623 /* 22043859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 22053859Sml29623 * needs to call Hypervisor api to set up 22063859Sml29623 * logical pages. 22073859Sml29623 */ 22083859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 22093859Sml29623 rx_dmap[i].contig_alloc_type = B_TRUE; 22103859Sml29623 } 22113859Sml29623 22123859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 22133859Sml29623 "alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x " 22143859Sml29623 "i %d nblocks %d alength %d", 22153859Sml29623 dma_channel, i, &rx_dmap[i], block_size, 22163859Sml29623 i, rx_dmap[i].nblocks, 22173859Sml29623 rx_dmap[i].alength)); 22183859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 22193859Sml29623 &nxge_rx_dma_attr, 22203859Sml29623 rx_dmap[i].alength, 22213859Sml29623 &nxge_dev_buf_dma_acc_attr, 22223859Sml29623 DDI_DMA_READ | DDI_DMA_STREAMING, 22233859Sml29623 (p_nxge_dma_common_t)(&rx_dmap[i])); 22243859Sml29623 if (status != NXGE_OK) { 22253859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 22263859Sml29623 " nxge_alloc_rx_buf_dma: Alloc Failed ")); 22273859Sml29623 size_index--; 22283859Sml29623 } else { 22293859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 22303859Sml29623 " alloc_rx_buf_dma allocated rdc %d " 22313859Sml29623 "chunk %d size %x dvma %x bufp %llx ", 22323859Sml29623 dma_channel, i, rx_dmap[i].alength, 22333859Sml29623 rx_dmap[i].ioaddr_pp, &rx_dmap[i])); 22343859Sml29623 i++; 22353859Sml29623 allocated += alloc_sizes[size_index]; 22363859Sml29623 } 22373859Sml29623 } 22383859Sml29623 22393859Sml29623 22403859Sml29623 if (allocated < total_alloc_size) { 22415770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 22425770Sml29623 "==> nxge_alloc_rx_buf_dma: not enough for channe %d " 22435770Sml29623 "allocated 0x%x requested 0x%x", 22445770Sml29623 dma_channel, 22455770Sml29623 allocated, total_alloc_size)); 22465770Sml29623 status = NXGE_ERROR; 22473859Sml29623 goto nxge_alloc_rx_mem_fail1; 22483859Sml29623 } 22493859Sml29623 22505770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 22515770Sml29623 "==> nxge_alloc_rx_buf_dma: Allocated for channe %d " 22525770Sml29623 "allocated 0x%x requested 0x%x", 22535770Sml29623 dma_channel, 22545770Sml29623 allocated, total_alloc_size)); 22555770Sml29623 22563859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 22573859Sml29623 " alloc_rx_buf_dma rdc %d allocated %d chunks", 22583859Sml29623 dma_channel, i)); 22593859Sml29623 *num_chunks = i; 22603859Sml29623 *dmap = rx_dmap; 22613859Sml29623 22623859Sml29623 goto nxge_alloc_rx_mem_exit; 22633859Sml29623 22643859Sml29623 nxge_alloc_rx_mem_fail1: 22653859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 22663859Sml29623 22673859Sml29623 nxge_alloc_rx_mem_exit: 22683859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 22693859Sml29623 "<== nxge_alloc_rx_buf_dma status 0x%08x", status)); 22703859Sml29623 22713859Sml29623 return (status); 22723859Sml29623 } 22733859Sml29623 22743859Sml29623 /*ARGSUSED*/ 22753859Sml29623 static void 22763859Sml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 22773859Sml29623 uint32_t num_chunks) 22783859Sml29623 { 22793859Sml29623 int i; 22803859Sml29623 22813859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 22823859Sml29623 "==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks)); 22833859Sml29623 22843859Sml29623 for (i = 0; i < num_chunks; i++) { 22853859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 22863859Sml29623 "==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx", 22873859Sml29623 i, dmap)); 22883859Sml29623 nxge_dma_mem_free(dmap++); 22893859Sml29623 } 22903859Sml29623 22913859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma")); 22923859Sml29623 } 22933859Sml29623 22943859Sml29623 /*ARGSUSED*/ 22953859Sml29623 static nxge_status_t 22963859Sml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 22973859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 22983859Sml29623 { 22993859Sml29623 p_nxge_dma_common_t rx_dmap; 23003859Sml29623 nxge_status_t status = NXGE_OK; 23013859Sml29623 23023859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma")); 23033859Sml29623 23043859Sml29623 rx_dmap = (p_nxge_dma_common_t) 23053859Sml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 23063859Sml29623 23073859Sml29623 rx_dmap->contig_alloc_type = B_FALSE; 23083859Sml29623 23093859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 23103859Sml29623 &nxge_desc_dma_attr, 23113859Sml29623 size, 23123859Sml29623 &nxge_dev_desc_dma_acc_attr, 23133859Sml29623 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 23143859Sml29623 rx_dmap); 23153859Sml29623 if (status != NXGE_OK) { 23163859Sml29623 goto nxge_alloc_rx_cntl_dma_fail1; 23173859Sml29623 } 23183859Sml29623 23193859Sml29623 *dmap = rx_dmap; 23203859Sml29623 goto nxge_alloc_rx_cntl_dma_exit; 23213859Sml29623 23223859Sml29623 nxge_alloc_rx_cntl_dma_fail1: 23233859Sml29623 KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t)); 23243859Sml29623 23253859Sml29623 nxge_alloc_rx_cntl_dma_exit: 23263859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 23273859Sml29623 "<== nxge_alloc_rx_cntl_dma status 0x%08x", status)); 23283859Sml29623 23293859Sml29623 return (status); 23303859Sml29623 } 23313859Sml29623 23323859Sml29623 /*ARGSUSED*/ 23333859Sml29623 static void 23343859Sml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 23353859Sml29623 { 23363859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma")); 23373859Sml29623 23383859Sml29623 nxge_dma_mem_free(dmap); 23393859Sml29623 23403859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma")); 23413859Sml29623 } 23423859Sml29623 23433859Sml29623 static nxge_status_t 23443859Sml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep) 23453859Sml29623 { 23463859Sml29623 nxge_status_t status = NXGE_OK; 23473859Sml29623 int i, j; 23483859Sml29623 uint32_t ndmas, st_tdc; 23493859Sml29623 p_nxge_dma_pt_cfg_t p_all_cfgp; 23503859Sml29623 p_nxge_hw_pt_cfg_t p_cfgp; 23513859Sml29623 p_nxge_dma_pool_t dma_poolp; 23523859Sml29623 p_nxge_dma_common_t *dma_buf_p; 23533859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 23543859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 23553859Sml29623 size_t tx_buf_alloc_size; 23563859Sml29623 size_t tx_cntl_alloc_size; 23573859Sml29623 uint32_t *num_chunks; /* per dma */ 23583952Sml29623 uint32_t bcopy_thresh; 23593859Sml29623 23603859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool")); 23613859Sml29623 23623859Sml29623 p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config; 23633859Sml29623 p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config; 23643859Sml29623 st_tdc = p_cfgp->start_tdc; 23653859Sml29623 ndmas = p_cfgp->max_tdcs; 23663859Sml29623 23673859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool: " 23683859Sml29623 "p_cfgp 0x%016llx start_tdc %d ndmas %d nxgep->max_tdcs %d", 23693859Sml29623 p_cfgp, p_cfgp->start_tdc, p_cfgp->max_tdcs, nxgep->max_tdcs)); 23703859Sml29623 /* 23713859Sml29623 * Allocate memory for each transmit DMA channel. 23723859Sml29623 */ 23733859Sml29623 dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t), 23743859Sml29623 KM_SLEEP); 23753859Sml29623 dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 23763859Sml29623 sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP); 23773859Sml29623 23783859Sml29623 dma_cntl_poolp = (p_nxge_dma_pool_t) 23793859Sml29623 KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP); 23803859Sml29623 dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC( 23813859Sml29623 sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP); 23823859Sml29623 23835770Sml29623 if (nxge_tx_ring_size > TDC_DEFAULT_MAX) { 23845770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 23855770Sml29623 "nxge_alloc_tx_mem_pool: TDC too high %d, " 23865770Sml29623 "set to default %d", 23875770Sml29623 nxge_tx_ring_size, TDC_DEFAULT_MAX)); 23885770Sml29623 nxge_tx_ring_size = TDC_DEFAULT_MAX; 23895770Sml29623 } 23905770Sml29623 23913859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 23923859Sml29623 /* 23933859Sml29623 * N2/NIU has limitation on the descriptor sizes (contiguous 23943859Sml29623 * memory allocation on data buffers to 4M (contig_mem_alloc) 23953859Sml29623 * and little endian for control buffers (must use the ddi/dki mem alloc 23963859Sml29623 * function). The transmit ring is limited to 8K (includes the 23973859Sml29623 * mailbox). 23983859Sml29623 */ 23993859Sml29623 if (nxgep->niu_type == N2_NIU) { 24003859Sml29623 if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) || 24013859Sml29623 (!ISP2(nxge_tx_ring_size))) { 24023859Sml29623 nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX; 24033859Sml29623 } 24043859Sml29623 } 24053859Sml29623 #endif 24063859Sml29623 24073859Sml29623 nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size; 24083859Sml29623 24093859Sml29623 /* 24103859Sml29623 * Assume that each DMA channel will be configured with default 24113859Sml29623 * transmit bufer size for copying transmit data. 24123859Sml29623 * (For packet payload over this limit, packets will not be 24133859Sml29623 * copied.) 24143859Sml29623 */ 24153952Sml29623 if (nxgep->niu_type == N2_NIU) { 24163952Sml29623 bcopy_thresh = TX_BCOPY_SIZE; 24173952Sml29623 } else { 24183952Sml29623 bcopy_thresh = nxge_bcopy_thresh; 24193952Sml29623 } 24203952Sml29623 tx_buf_alloc_size = (bcopy_thresh * nxge_tx_ring_size); 24213859Sml29623 24223859Sml29623 /* 24233859Sml29623 * Addresses of transmit descriptor ring and the 24243859Sml29623 * mailbox must be all cache-aligned (64 bytes). 24253859Sml29623 */ 24263859Sml29623 tx_cntl_alloc_size = nxge_tx_ring_size; 24273859Sml29623 tx_cntl_alloc_size *= (sizeof (tx_desc_t)); 24283859Sml29623 tx_cntl_alloc_size += sizeof (txdma_mailbox_t); 24293859Sml29623 24303859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 24313859Sml29623 if (nxgep->niu_type == N2_NIU) { 24323859Sml29623 if (!ISP2(tx_buf_alloc_size)) { 24333859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 24343859Sml29623 "==> nxge_alloc_tx_mem_pool: " 24353859Sml29623 " must be power of 2")); 24363859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 24373859Sml29623 goto nxge_alloc_tx_mem_pool_exit; 24383859Sml29623 } 24393859Sml29623 24403859Sml29623 if (tx_buf_alloc_size > (1 << 22)) { 24413859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 24423859Sml29623 "==> nxge_alloc_tx_mem_pool: " 24433859Sml29623 " limit size to 4M")); 24443859Sml29623 status |= (NXGE_ERROR | NXGE_DDI_FAILED); 24453859Sml29623 goto nxge_alloc_tx_mem_pool_exit; 24463859Sml29623 } 24473859Sml29623 24483859Sml29623 if (tx_cntl_alloc_size < 0x2000) { 24493859Sml29623 tx_cntl_alloc_size = 0x2000; 24503859Sml29623 } 24513859Sml29623 } 24523859Sml29623 #endif 24533859Sml29623 24543859Sml29623 num_chunks = (uint32_t *)KMEM_ZALLOC( 24553859Sml29623 sizeof (uint32_t) * ndmas, KM_SLEEP); 24563859Sml29623 24573859Sml29623 /* 24583859Sml29623 * Allocate memory for transmit buffers and descriptor rings. 24593859Sml29623 * Replace allocation functions with interface functions provided 24603859Sml29623 * by the partition manager when it is available. 24613859Sml29623 * 24623859Sml29623 * Allocate memory for the transmit buffer pool. 24633859Sml29623 */ 24643859Sml29623 for (i = 0; i < ndmas; i++) { 24653859Sml29623 num_chunks[i] = 0; 24663859Sml29623 status = nxge_alloc_tx_buf_dma(nxgep, st_tdc, &dma_buf_p[i], 24673859Sml29623 tx_buf_alloc_size, 24683952Sml29623 bcopy_thresh, &num_chunks[i]); 24693859Sml29623 if (status != NXGE_OK) { 24703859Sml29623 break; 24713859Sml29623 } 24723859Sml29623 st_tdc++; 24733859Sml29623 } 24743859Sml29623 if (i < ndmas) { 24753859Sml29623 goto nxge_alloc_tx_mem_pool_fail1; 24763859Sml29623 } 24773859Sml29623 24783859Sml29623 st_tdc = p_cfgp->start_tdc; 24793859Sml29623 /* 24803859Sml29623 * Allocate memory for descriptor rings and mailbox. 24813859Sml29623 */ 24823859Sml29623 for (j = 0; j < ndmas; j++) { 24833859Sml29623 status = nxge_alloc_tx_cntl_dma(nxgep, st_tdc, &dma_cntl_p[j], 24843859Sml29623 tx_cntl_alloc_size); 24853859Sml29623 if (status != NXGE_OK) { 24863859Sml29623 break; 24873859Sml29623 } 24883859Sml29623 st_tdc++; 24893859Sml29623 } 24903859Sml29623 if (j < ndmas) { 24913859Sml29623 goto nxge_alloc_tx_mem_pool_fail2; 24923859Sml29623 } 24933859Sml29623 24943859Sml29623 dma_poolp->ndmas = ndmas; 24953859Sml29623 dma_poolp->num_chunks = num_chunks; 24963859Sml29623 dma_poolp->buf_allocated = B_TRUE; 24973859Sml29623 dma_poolp->dma_buf_pool_p = dma_buf_p; 24983859Sml29623 nxgep->tx_buf_pool_p = dma_poolp; 24993859Sml29623 25003859Sml29623 dma_cntl_poolp->ndmas = ndmas; 25013859Sml29623 dma_cntl_poolp->buf_allocated = B_TRUE; 25023859Sml29623 dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p; 25033859Sml29623 nxgep->tx_cntl_pool_p = dma_cntl_poolp; 25043859Sml29623 25053859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 25063859Sml29623 "==> nxge_alloc_tx_mem_pool: start_tdc %d " 25073859Sml29623 "ndmas %d poolp->ndmas %d", 25083859Sml29623 st_tdc, ndmas, dma_poolp->ndmas)); 25093859Sml29623 25103859Sml29623 goto nxge_alloc_tx_mem_pool_exit; 25113859Sml29623 25123859Sml29623 nxge_alloc_tx_mem_pool_fail2: 25133859Sml29623 /* Free control buffers */ 25143859Sml29623 j--; 25153859Sml29623 for (; j >= 0; j--) { 25163859Sml29623 nxge_free_tx_cntl_dma(nxgep, 25174185Sspeer (p_nxge_dma_common_t)dma_cntl_p[j]); 25183859Sml29623 } 25193859Sml29623 25203859Sml29623 nxge_alloc_tx_mem_pool_fail1: 25213859Sml29623 /* Free data buffers */ 25223859Sml29623 i--; 25233859Sml29623 for (; i >= 0; i--) { 25243859Sml29623 nxge_free_tx_buf_dma(nxgep, (p_nxge_dma_common_t)dma_buf_p[i], 25253859Sml29623 num_chunks[i]); 25263859Sml29623 } 25273859Sml29623 25283859Sml29623 KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t)); 25293859Sml29623 KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t)); 25303859Sml29623 KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t)); 25313859Sml29623 KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t)); 25323859Sml29623 KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas); 25333859Sml29623 25343859Sml29623 nxge_alloc_tx_mem_pool_exit: 25353859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, 25363859Sml29623 "<== nxge_alloc_tx_mem_pool:status 0x%08x", status)); 25373859Sml29623 25383859Sml29623 return (status); 25393859Sml29623 } 25403859Sml29623 25413859Sml29623 static nxge_status_t 25423859Sml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel, 25433859Sml29623 p_nxge_dma_common_t *dmap, size_t alloc_size, 25443859Sml29623 size_t block_size, uint32_t *num_chunks) 25453859Sml29623 { 25463859Sml29623 p_nxge_dma_common_t tx_dmap; 25473859Sml29623 nxge_status_t status = NXGE_OK; 25483859Sml29623 size_t total_alloc_size; 25493859Sml29623 size_t allocated = 0; 25503859Sml29623 int i, size_index, array_size; 25513859Sml29623 25523859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma")); 25533859Sml29623 25543859Sml29623 tx_dmap = (p_nxge_dma_common_t) 25553859Sml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK, 25563859Sml29623 KM_SLEEP); 25573859Sml29623 25583859Sml29623 total_alloc_size = alloc_size; 25593859Sml29623 i = 0; 25603859Sml29623 size_index = 0; 25613859Sml29623 array_size = sizeof (alloc_sizes) / sizeof (size_t); 25623859Sml29623 while ((alloc_sizes[size_index] < alloc_size) && 25633859Sml29623 (size_index < array_size)) 25643859Sml29623 size_index++; 25653859Sml29623 if (size_index >= array_size) { 25663859Sml29623 size_index = array_size - 1; 25673859Sml29623 } 25683859Sml29623 25693859Sml29623 while ((allocated < total_alloc_size) && 25703859Sml29623 (size_index >= 0) && (i < NXGE_DMA_BLOCK)) { 25713859Sml29623 25723859Sml29623 tx_dmap[i].dma_chunk_index = i; 25733859Sml29623 tx_dmap[i].block_size = block_size; 25743859Sml29623 tx_dmap[i].alength = alloc_sizes[size_index]; 25753859Sml29623 tx_dmap[i].orig_alength = tx_dmap[i].alength; 25763859Sml29623 tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size; 25773859Sml29623 tx_dmap[i].dma_channel = dma_channel; 25783859Sml29623 tx_dmap[i].contig_alloc_type = B_FALSE; 25793859Sml29623 25803859Sml29623 /* 25813859Sml29623 * N2/NIU: data buffers must be contiguous as the driver 25823859Sml29623 * needs to call Hypervisor api to set up 25833859Sml29623 * logical pages. 25843859Sml29623 */ 25853859Sml29623 if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) { 25863859Sml29623 tx_dmap[i].contig_alloc_type = B_TRUE; 25873859Sml29623 } 25883859Sml29623 25893859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 25903859Sml29623 &nxge_tx_dma_attr, 25913859Sml29623 tx_dmap[i].alength, 25923859Sml29623 &nxge_dev_buf_dma_acc_attr, 25933859Sml29623 DDI_DMA_WRITE | DDI_DMA_STREAMING, 25943859Sml29623 (p_nxge_dma_common_t)(&tx_dmap[i])); 25953859Sml29623 if (status != NXGE_OK) { 25963859Sml29623 size_index--; 25973859Sml29623 } else { 25983859Sml29623 i++; 25993859Sml29623 allocated += alloc_sizes[size_index]; 26003859Sml29623 } 26013859Sml29623 } 26023859Sml29623 26033859Sml29623 if (allocated < total_alloc_size) { 26045770Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 26055770Sml29623 "==> nxge_alloc_tx_buf_dma: not enough channel %d: " 26065770Sml29623 "allocated 0x%x requested 0x%x", 26075770Sml29623 dma_channel, 26085770Sml29623 allocated, total_alloc_size)); 26095770Sml29623 status = NXGE_ERROR; 26103859Sml29623 goto nxge_alloc_tx_mem_fail1; 26113859Sml29623 } 26123859Sml29623 26135770Sml29623 NXGE_DEBUG_MSG((nxgep, MEM2_CTL, 26145770Sml29623 "==> nxge_alloc_tx_buf_dma: Allocated for channel %d: " 26155770Sml29623 "allocated 0x%x requested 0x%x", 26165770Sml29623 dma_channel, 26175770Sml29623 allocated, total_alloc_size)); 26185770Sml29623 26193859Sml29623 *num_chunks = i; 26203859Sml29623 *dmap = tx_dmap; 26213859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26223859Sml29623 "==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d", 26233859Sml29623 *dmap, i)); 26243859Sml29623 goto nxge_alloc_tx_mem_exit; 26253859Sml29623 26263859Sml29623 nxge_alloc_tx_mem_fail1: 26273859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 26283859Sml29623 26293859Sml29623 nxge_alloc_tx_mem_exit: 26303859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26313859Sml29623 "<== nxge_alloc_tx_buf_dma status 0x%08x", status)); 26323859Sml29623 26333859Sml29623 return (status); 26343859Sml29623 } 26353859Sml29623 26363859Sml29623 /*ARGSUSED*/ 26373859Sml29623 static void 26383859Sml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap, 26393859Sml29623 uint32_t num_chunks) 26403859Sml29623 { 26413859Sml29623 int i; 26423859Sml29623 26433859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma")); 26443859Sml29623 26453859Sml29623 for (i = 0; i < num_chunks; i++) { 26463859Sml29623 nxge_dma_mem_free(dmap++); 26473859Sml29623 } 26483859Sml29623 26493859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma")); 26503859Sml29623 } 26513859Sml29623 26523859Sml29623 /*ARGSUSED*/ 26533859Sml29623 static nxge_status_t 26543859Sml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel, 26553859Sml29623 p_nxge_dma_common_t *dmap, size_t size) 26563859Sml29623 { 26573859Sml29623 p_nxge_dma_common_t tx_dmap; 26583859Sml29623 nxge_status_t status = NXGE_OK; 26593859Sml29623 26603859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma")); 26613859Sml29623 tx_dmap = (p_nxge_dma_common_t) 26623859Sml29623 KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP); 26633859Sml29623 26643859Sml29623 tx_dmap->contig_alloc_type = B_FALSE; 26653859Sml29623 26663859Sml29623 status = nxge_dma_mem_alloc(nxgep, nxge_force_dma, 26673859Sml29623 &nxge_desc_dma_attr, 26683859Sml29623 size, 26693859Sml29623 &nxge_dev_desc_dma_acc_attr, 26703859Sml29623 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 26713859Sml29623 tx_dmap); 26723859Sml29623 if (status != NXGE_OK) { 26733859Sml29623 goto nxge_alloc_tx_cntl_dma_fail1; 26743859Sml29623 } 26753859Sml29623 26763859Sml29623 *dmap = tx_dmap; 26773859Sml29623 goto nxge_alloc_tx_cntl_dma_exit; 26783859Sml29623 26793859Sml29623 nxge_alloc_tx_cntl_dma_fail1: 26803859Sml29623 KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t)); 26813859Sml29623 26823859Sml29623 nxge_alloc_tx_cntl_dma_exit: 26833859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 26843859Sml29623 "<== nxge_alloc_tx_cntl_dma status 0x%08x", status)); 26853859Sml29623 26863859Sml29623 return (status); 26873859Sml29623 } 26883859Sml29623 26893859Sml29623 /*ARGSUSED*/ 26903859Sml29623 static void 26913859Sml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap) 26923859Sml29623 { 26933859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma")); 26943859Sml29623 26953859Sml29623 nxge_dma_mem_free(dmap); 26963859Sml29623 26973859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma")); 26983859Sml29623 } 26993859Sml29623 27003859Sml29623 static void 27013859Sml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep) 27023859Sml29623 { 27033859Sml29623 uint32_t i, ndmas; 27043859Sml29623 p_nxge_dma_pool_t dma_poolp; 27053859Sml29623 p_nxge_dma_common_t *dma_buf_p; 27063859Sml29623 p_nxge_dma_pool_t dma_cntl_poolp; 27073859Sml29623 p_nxge_dma_common_t *dma_cntl_p; 27083859Sml29623 uint32_t *num_chunks; 27093859Sml29623 27103859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_free_tx_mem_pool")); 27113859Sml29623 27123859Sml29623 dma_poolp = nxgep->tx_buf_pool_p; 27133859Sml29623 if (dma_poolp == NULL || (!dma_poolp->buf_allocated)) { 27143859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27153859Sml29623 "<== nxge_free_tx_mem_pool " 27163859Sml29623 "(null rx buf pool or buf not allocated")); 27173859Sml29623 return; 27183859Sml29623 } 27193859Sml29623 27203859Sml29623 dma_cntl_poolp = nxgep->tx_cntl_pool_p; 27213859Sml29623 if (dma_cntl_poolp == NULL || (!dma_cntl_poolp->buf_allocated)) { 27223859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, 27233859Sml29623 "<== nxge_free_tx_mem_pool " 27243859Sml29623 "(null tx cntl buf pool or cntl buf not allocated")); 27253859Sml29623 return; 27263859Sml29623 } 27273859Sml29623 27283859Sml29623 dma_buf_p = dma_poolp->dma_buf_pool_p; 27293859Sml29623 num_chunks = dma_poolp->num_chunks; 27303859Sml29623 27313859Sml29623 dma_cntl_p = dma_cntl_poolp->dma_buf_pool_p; 27323859Sml29623 ndmas = dma_cntl_poolp->ndmas; 27333859Sml29623 27343859Sml29623 for (i = 0; i < ndmas; i++) { 27353859Sml29623 nxge_free_tx_buf_dma(nxgep, dma_buf_p[i], num_chunks[i]); 27363859Sml29623 } 27373859Sml29623 27383859Sml29623 for (i = 0; i < ndmas; i++) { 27393859Sml29623 nxge_free_tx_cntl_dma(nxgep, dma_cntl_p[i]); 27403859Sml29623 } 27413859Sml29623 27423859Sml29623 for (i = 0; i < ndmas; i++) { 27433859Sml29623 KMEM_FREE(dma_buf_p[i], 27443859Sml29623 sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK); 27453859Sml29623 KMEM_FREE(dma_cntl_p[i], sizeof (nxge_dma_common_t)); 27463859Sml29623 } 27473859Sml29623 27483859Sml29623 KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas); 27493859Sml29623 KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t)); 27503859Sml29623 KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t)); 27513859Sml29623 KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t)); 27523859Sml29623 KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t)); 27533859Sml29623 27543859Sml29623 nxgep->tx_buf_pool_p = NULL; 27553859Sml29623 nxgep->tx_cntl_pool_p = NULL; 27563859Sml29623 27573859Sml29623 NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_free_tx_mem_pool")); 27583859Sml29623 } 27593859Sml29623 27603859Sml29623 /*ARGSUSED*/ 27613859Sml29623 static nxge_status_t 27623859Sml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method, 27633859Sml29623 struct ddi_dma_attr *dma_attrp, 27643859Sml29623 size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags, 27653859Sml29623 p_nxge_dma_common_t dma_p) 27663859Sml29623 { 27673859Sml29623 caddr_t kaddrp; 27683859Sml29623 int ddi_status = DDI_SUCCESS; 27693859Sml29623 boolean_t contig_alloc_type; 27703859Sml29623 27713859Sml29623 contig_alloc_type = dma_p->contig_alloc_type; 27723859Sml29623 27733859Sml29623 if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) { 27743859Sml29623 /* 27753859Sml29623 * contig_alloc_type for contiguous memory only allowed 27763859Sml29623 * for N2/NIU. 27773859Sml29623 */ 27783859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 27793859Sml29623 "nxge_dma_mem_alloc: alloc type not allows (%d)", 27803859Sml29623 dma_p->contig_alloc_type)); 27813859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 27823859Sml29623 } 27833859Sml29623 27843859Sml29623 dma_p->dma_handle = NULL; 27853859Sml29623 dma_p->acc_handle = NULL; 27863859Sml29623 dma_p->kaddrp = dma_p->last_kaddrp = NULL; 27873859Sml29623 dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL; 27883859Sml29623 ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp, 27893859Sml29623 DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle); 27903859Sml29623 if (ddi_status != DDI_SUCCESS) { 27913859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 27923859Sml29623 "nxge_dma_mem_alloc:ddi_dma_alloc_handle failed.")); 27933859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 27943859Sml29623 } 27953859Sml29623 27963859Sml29623 switch (contig_alloc_type) { 27973859Sml29623 case B_FALSE: 27983859Sml29623 ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle, length, 27993859Sml29623 acc_attr_p, 28003859Sml29623 xfer_flags, 28013859Sml29623 DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength, 28023859Sml29623 &dma_p->acc_handle); 28033859Sml29623 if (ddi_status != DDI_SUCCESS) { 28043859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28053859Sml29623 "nxge_dma_mem_alloc:ddi_dma_mem_alloc failed")); 28063859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 28073859Sml29623 dma_p->dma_handle = NULL; 28083859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 28093859Sml29623 } 28103859Sml29623 if (dma_p->alength < length) { 28113859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28123859Sml29623 "nxge_dma_mem_alloc:ddi_dma_mem_alloc " 28133859Sml29623 "< length.")); 28143859Sml29623 ddi_dma_mem_free(&dma_p->acc_handle); 28153859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 28163859Sml29623 dma_p->acc_handle = NULL; 28173859Sml29623 dma_p->dma_handle = NULL; 28183859Sml29623 return (NXGE_ERROR); 28193859Sml29623 } 28203859Sml29623 28213859Sml29623 ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL, 28223859Sml29623 kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0, 28233859Sml29623 &dma_p->dma_cookie, &dma_p->ncookies); 28243859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 28253859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28263859Sml29623 "nxge_dma_mem_alloc:di_dma_addr_bind failed " 28273859Sml29623 "(staus 0x%x ncookies %d.)", ddi_status, 28283859Sml29623 dma_p->ncookies)); 28293859Sml29623 if (dma_p->acc_handle) { 28303859Sml29623 ddi_dma_mem_free(&dma_p->acc_handle); 28313859Sml29623 dma_p->acc_handle = NULL; 28323859Sml29623 } 28333859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 28343859Sml29623 dma_p->dma_handle = NULL; 28353859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 28363859Sml29623 } 28373859Sml29623 28383859Sml29623 if (dma_p->ncookies != 1) { 28393859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 28403859Sml29623 "nxge_dma_mem_alloc:ddi_dma_addr_bind " 28413859Sml29623 "> 1 cookie" 28423859Sml29623 "(staus 0x%x ncookies %d.)", ddi_status, 28433859Sml29623 dma_p->ncookies)); 28443859Sml29623 if (dma_p->acc_handle) { 28453859Sml29623 ddi_dma_mem_free(&dma_p->acc_handle); 28463859Sml29623 dma_p->acc_handle = NULL; 28473859Sml29623 } 28484185Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 28493859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 28503859Sml29623 dma_p->dma_handle = NULL; 28513859Sml29623 return (NXGE_ERROR); 28523859Sml29623 } 28533859Sml29623 break; 28543859Sml29623 28553859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 28563859Sml29623 case B_TRUE: 28573859Sml29623 kaddrp = (caddr_t)contig_mem_alloc(length); 28583859Sml29623 if (kaddrp == NULL) { 28593859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28603859Sml29623 "nxge_dma_mem_alloc:contig_mem_alloc failed.")); 28613859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 28623859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 28633859Sml29623 } 28643859Sml29623 28653859Sml29623 dma_p->alength = length; 28663859Sml29623 ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL, 28673859Sml29623 kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0, 28683859Sml29623 &dma_p->dma_cookie, &dma_p->ncookies); 28693859Sml29623 if (ddi_status != DDI_DMA_MAPPED) { 28703859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28713859Sml29623 "nxge_dma_mem_alloc:di_dma_addr_bind failed " 28723859Sml29623 "(status 0x%x ncookies %d.)", ddi_status, 28733859Sml29623 dma_p->ncookies)); 28743859Sml29623 28753859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, 28763859Sml29623 "==> nxge_dma_mem_alloc: (not mapped)" 28773859Sml29623 "length %lu (0x%x) " 28783859Sml29623 "free contig kaddrp $%p " 28793859Sml29623 "va_to_pa $%p", 28803859Sml29623 length, length, 28813859Sml29623 kaddrp, 28823859Sml29623 va_to_pa(kaddrp))); 28833859Sml29623 28843859Sml29623 28853859Sml29623 contig_mem_free((void *)kaddrp, length); 28863859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 28873859Sml29623 28883859Sml29623 dma_p->dma_handle = NULL; 28893859Sml29623 dma_p->acc_handle = NULL; 28903859Sml29623 dma_p->alength = NULL; 28913859Sml29623 dma_p->kaddrp = NULL; 28923859Sml29623 28933859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 28943859Sml29623 } 28953859Sml29623 28963859Sml29623 if (dma_p->ncookies != 1 || 28973859Sml29623 (dma_p->dma_cookie.dmac_laddress == NULL)) { 28983859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 28993859Sml29623 "nxge_dma_mem_alloc:di_dma_addr_bind > 1 " 29003859Sml29623 "cookie or " 29013859Sml29623 "dmac_laddress is NULL $%p size %d " 29023859Sml29623 " (status 0x%x ncookies %d.)", 29033859Sml29623 ddi_status, 29043859Sml29623 dma_p->dma_cookie.dmac_laddress, 29053859Sml29623 dma_p->dma_cookie.dmac_size, 29063859Sml29623 dma_p->ncookies)); 29073859Sml29623 29083859Sml29623 contig_mem_free((void *)kaddrp, length); 29094185Sspeer (void) ddi_dma_unbind_handle(dma_p->dma_handle); 29103859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 29113859Sml29623 29123859Sml29623 dma_p->alength = 0; 29133859Sml29623 dma_p->dma_handle = NULL; 29143859Sml29623 dma_p->acc_handle = NULL; 29153859Sml29623 dma_p->kaddrp = NULL; 29163859Sml29623 29173859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 29183859Sml29623 } 29193859Sml29623 break; 29203859Sml29623 29213859Sml29623 #else 29223859Sml29623 case B_TRUE: 29233859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 29243859Sml29623 "nxge_dma_mem_alloc: invalid alloc type for !sun4v")); 29253859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 29263859Sml29623 #endif 29273859Sml29623 } 29283859Sml29623 29293859Sml29623 dma_p->kaddrp = kaddrp; 29303859Sml29623 dma_p->last_kaddrp = (unsigned char *)kaddrp + 29313859Sml29623 dma_p->alength - RXBUF_64B_ALIGNED; 29325125Sjoycey #if defined(__i386) 29335125Sjoycey dma_p->ioaddr_pp = 29345125Sjoycey (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress; 29355125Sjoycey #else 29363859Sml29623 dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress; 29375125Sjoycey #endif 29383859Sml29623 dma_p->last_ioaddr_pp = 29395125Sjoycey #if defined(__i386) 29405125Sjoycey (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress + 29415125Sjoycey #else 29423859Sml29623 (unsigned char *)dma_p->dma_cookie.dmac_laddress + 29435125Sjoycey #endif 29443859Sml29623 dma_p->alength - RXBUF_64B_ALIGNED; 29453859Sml29623 29463859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle); 29473859Sml29623 29483859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 29493859Sml29623 dma_p->orig_ioaddr_pp = 29503859Sml29623 (unsigned char *)dma_p->dma_cookie.dmac_laddress; 29513859Sml29623 dma_p->orig_alength = length; 29523859Sml29623 dma_p->orig_kaddrp = kaddrp; 29533859Sml29623 dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp); 29543859Sml29623 #endif 29553859Sml29623 29563859Sml29623 NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: " 29573859Sml29623 "dma buffer allocated: dma_p $%p " 29583859Sml29623 "return dmac_ladress from cookie $%p cookie dmac_size %d " 29593859Sml29623 "dma_p->ioaddr_p $%p " 29603859Sml29623 "dma_p->orig_ioaddr_p $%p " 29613859Sml29623 "orig_vatopa $%p " 29623859Sml29623 "alength %d (0x%x) " 29633859Sml29623 "kaddrp $%p " 29643859Sml29623 "length %d (0x%x)", 29653859Sml29623 dma_p, 29663859Sml29623 dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size, 29673859Sml29623 dma_p->ioaddr_pp, 29683859Sml29623 dma_p->orig_ioaddr_pp, 29693859Sml29623 dma_p->orig_vatopa, 29703859Sml29623 dma_p->alength, dma_p->alength, 29713859Sml29623 kaddrp, 29723859Sml29623 length, length)); 29733859Sml29623 29743859Sml29623 return (NXGE_OK); 29753859Sml29623 } 29763859Sml29623 29773859Sml29623 static void 29783859Sml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p) 29793859Sml29623 { 29803859Sml29623 if (dma_p->dma_handle != NULL) { 29813859Sml29623 if (dma_p->ncookies) { 29823859Sml29623 (void) ddi_dma_unbind_handle(dma_p->dma_handle); 29833859Sml29623 dma_p->ncookies = 0; 29843859Sml29623 } 29853859Sml29623 ddi_dma_free_handle(&dma_p->dma_handle); 29863859Sml29623 dma_p->dma_handle = NULL; 29873859Sml29623 } 29883859Sml29623 29893859Sml29623 if (dma_p->acc_handle != NULL) { 29903859Sml29623 ddi_dma_mem_free(&dma_p->acc_handle); 29913859Sml29623 dma_p->acc_handle = NULL; 29923859Sml29623 NPI_DMA_ACC_HANDLE_SET(dma_p, NULL); 29933859Sml29623 } 29943859Sml29623 29953859Sml29623 #if defined(sun4v) && defined(NIU_LP_WORKAROUND) 29963859Sml29623 if (dma_p->contig_alloc_type && 29973859Sml29623 dma_p->orig_kaddrp && dma_p->orig_alength) { 29983859Sml29623 NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: " 29993859Sml29623 "kaddrp $%p (orig_kaddrp $%p)" 30003859Sml29623 "mem type %d ", 30013859Sml29623 "orig_alength %d " 30023859Sml29623 "alength 0x%x (%d)", 30033859Sml29623 dma_p->kaddrp, 30043859Sml29623 dma_p->orig_kaddrp, 30053859Sml29623 dma_p->contig_alloc_type, 30063859Sml29623 dma_p->orig_alength, 30073859Sml29623 dma_p->alength, dma_p->alength)); 30083859Sml29623 30093859Sml29623 contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength); 30103859Sml29623 dma_p->orig_alength = NULL; 30113859Sml29623 dma_p->orig_kaddrp = NULL; 30123859Sml29623 dma_p->contig_alloc_type = B_FALSE; 30133859Sml29623 } 30143859Sml29623 #endif 30153859Sml29623 dma_p->kaddrp = NULL; 30163859Sml29623 dma_p->alength = NULL; 30173859Sml29623 } 30183859Sml29623 30193859Sml29623 /* 30203859Sml29623 * nxge_m_start() -- start transmitting and receiving. 30213859Sml29623 * 30223859Sml29623 * This function is called by the MAC layer when the first 30233859Sml29623 * stream is open to prepare the hardware ready for sending 30243859Sml29623 * and transmitting packets. 30253859Sml29623 */ 30263859Sml29623 static int 30273859Sml29623 nxge_m_start(void *arg) 30283859Sml29623 { 30293859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 30303859Sml29623 30313859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start")); 30323859Sml29623 30333859Sml29623 MUTEX_ENTER(nxgep->genlock); 30343859Sml29623 if (nxge_init(nxgep) != NXGE_OK) { 30353859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30363859Sml29623 "<== nxge_m_start: initialization failed")); 30373859Sml29623 MUTEX_EXIT(nxgep->genlock); 30383859Sml29623 return (EIO); 30393859Sml29623 } 30403859Sml29623 30413859Sml29623 if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) 30423859Sml29623 goto nxge_m_start_exit; 30433859Sml29623 /* 30443859Sml29623 * Start timer to check the system error and tx hangs 30453859Sml29623 */ 30463859Sml29623 nxgep->nxge_timerid = nxge_start_timer(nxgep, nxge_check_hw_state, 30473859Sml29623 NXGE_CHECK_TIMER); 30483859Sml29623 30493859Sml29623 nxgep->link_notify = B_TRUE; 30503859Sml29623 30513859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STARTED; 30523859Sml29623 30533859Sml29623 nxge_m_start_exit: 30543859Sml29623 MUTEX_EXIT(nxgep->genlock); 30553859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start")); 30563859Sml29623 return (0); 30573859Sml29623 } 30583859Sml29623 30593859Sml29623 /* 30603859Sml29623 * nxge_m_stop(): stop transmitting and receiving. 30613859Sml29623 */ 30623859Sml29623 static void 30633859Sml29623 nxge_m_stop(void *arg) 30643859Sml29623 { 30653859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 30663859Sml29623 30673859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop")); 30683859Sml29623 30693859Sml29623 if (nxgep->nxge_timerid) { 30703859Sml29623 nxge_stop_timer(nxgep, nxgep->nxge_timerid); 30713859Sml29623 nxgep->nxge_timerid = 0; 30723859Sml29623 } 30733859Sml29623 30743859Sml29623 MUTEX_ENTER(nxgep->genlock); 30753859Sml29623 nxge_uninit(nxgep); 30763859Sml29623 30773859Sml29623 nxgep->nxge_mac_state = NXGE_MAC_STOPPED; 30783859Sml29623 30793859Sml29623 MUTEX_EXIT(nxgep->genlock); 30803859Sml29623 30813859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop")); 30823859Sml29623 } 30833859Sml29623 30843859Sml29623 static int 30853859Sml29623 nxge_m_unicst(void *arg, const uint8_t *macaddr) 30863859Sml29623 { 30873859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 30883859Sml29623 struct ether_addr addrp; 30893859Sml29623 30903859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "==> nxge_m_unicst")); 30913859Sml29623 30923859Sml29623 bcopy(macaddr, (uint8_t *)&addrp, ETHERADDRL); 30933859Sml29623 if (nxge_set_mac_addr(nxgep, &addrp)) { 30943859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 30953859Sml29623 "<== nxge_m_unicst: set unitcast failed")); 30963859Sml29623 return (EINVAL); 30973859Sml29623 } 30983859Sml29623 30993859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_unicst")); 31003859Sml29623 31013859Sml29623 return (0); 31023859Sml29623 } 31033859Sml29623 31043859Sml29623 static int 31053859Sml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 31063859Sml29623 { 31073859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 31083859Sml29623 struct ether_addr addrp; 31093859Sml29623 31103859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 31113859Sml29623 "==> nxge_m_multicst: add %d", add)); 31123859Sml29623 31133859Sml29623 bcopy(mca, (uint8_t *)&addrp, ETHERADDRL); 31143859Sml29623 if (add) { 31153859Sml29623 if (nxge_add_mcast_addr(nxgep, &addrp)) { 31163859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 31173859Sml29623 "<== nxge_m_multicst: add multicast failed")); 31183859Sml29623 return (EINVAL); 31193859Sml29623 } 31203859Sml29623 } else { 31213859Sml29623 if (nxge_del_mcast_addr(nxgep, &addrp)) { 31223859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 31233859Sml29623 "<== nxge_m_multicst: del multicast failed")); 31243859Sml29623 return (EINVAL); 31253859Sml29623 } 31263859Sml29623 } 31273859Sml29623 31283859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst")); 31293859Sml29623 31303859Sml29623 return (0); 31313859Sml29623 } 31323859Sml29623 31333859Sml29623 static int 31343859Sml29623 nxge_m_promisc(void *arg, boolean_t on) 31353859Sml29623 { 31363859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 31373859Sml29623 31383859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 31393859Sml29623 "==> nxge_m_promisc: on %d", on)); 31403859Sml29623 31413859Sml29623 if (nxge_set_promisc(nxgep, on)) { 31423859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 31433859Sml29623 "<== nxge_m_promisc: set promisc failed")); 31443859Sml29623 return (EINVAL); 31453859Sml29623 } 31463859Sml29623 31473859Sml29623 NXGE_DEBUG_MSG((nxgep, MAC_CTL, 31483859Sml29623 "<== nxge_m_promisc: on %d", on)); 31493859Sml29623 31503859Sml29623 return (0); 31513859Sml29623 } 31523859Sml29623 31533859Sml29623 static void 31543859Sml29623 nxge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 31553859Sml29623 { 31563859Sml29623 p_nxge_t nxgep = (p_nxge_t)arg; 31574185Sspeer struct iocblk *iocp; 31583859Sml29623 boolean_t need_privilege; 31593859Sml29623 int err; 31603859Sml29623 int cmd; 31613859Sml29623 31623859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl")); 31633859Sml29623 31643859Sml29623 iocp = (struct iocblk *)mp->b_rptr; 31653859Sml29623 iocp->ioc_error = 0; 31663859Sml29623 need_privilege = B_TRUE; 31673859Sml29623 cmd = iocp->ioc_cmd; 31683859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd)); 31693859Sml29623 switch (cmd) { 31703859Sml29623 default: 31713859Sml29623 miocnak(wq, mp, 0, EINVAL); 31723859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid")); 31733859Sml29623 return; 31743859Sml29623 31753859Sml29623 case LB_GET_INFO_SIZE: 31763859Sml29623 case LB_GET_INFO: 31773859Sml29623 case LB_GET_MODE: 31783859Sml29623 need_privilege = B_FALSE; 31793859Sml29623 break; 31803859Sml29623 case LB_SET_MODE: 31813859Sml29623 break; 31823859Sml29623 31833859Sml29623 case ND_GET: 31843859Sml29623 need_privilege = B_FALSE; 31853859Sml29623 break; 31863859Sml29623 case ND_SET: 31873859Sml29623 break; 31883859Sml29623 31893859Sml29623 case NXGE_GET_MII: 31903859Sml29623 case NXGE_PUT_MII: 31913859Sml29623 case NXGE_GET64: 31923859Sml29623 case NXGE_PUT64: 31933859Sml29623 case NXGE_GET_TX_RING_SZ: 31943859Sml29623 case NXGE_GET_TX_DESC: 31953859Sml29623 case NXGE_TX_SIDE_RESET: 31963859Sml29623 case NXGE_RX_SIDE_RESET: 31973859Sml29623 case NXGE_GLOBAL_RESET: 31983859Sml29623 case NXGE_RESET_MAC: 31993859Sml29623 case NXGE_TX_REGS_DUMP: 32003859Sml29623 case NXGE_RX_REGS_DUMP: 32013859Sml29623 case NXGE_INT_REGS_DUMP: 32023859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 32033859Sml29623 case NXGE_PUT_TCAM: 32043859Sml29623 case NXGE_GET_TCAM: 32053859Sml29623 case NXGE_RTRACE: 32063859Sml29623 case NXGE_RDUMP: 32073859Sml29623 32083859Sml29623 need_privilege = B_FALSE; 32093859Sml29623 break; 32103859Sml29623 case NXGE_INJECT_ERR: 32113859Sml29623 cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n"); 32123859Sml29623 nxge_err_inject(nxgep, wq, mp); 32133859Sml29623 break; 32143859Sml29623 } 32153859Sml29623 32163859Sml29623 if (need_privilege) { 32174185Sspeer err = secpolicy_net_config(iocp->ioc_cr, B_FALSE); 32183859Sml29623 if (err != 0) { 32193859Sml29623 miocnak(wq, mp, 0, err); 32203859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 32213859Sml29623 "<== nxge_m_ioctl: no priv")); 32223859Sml29623 return; 32233859Sml29623 } 32243859Sml29623 } 32253859Sml29623 32263859Sml29623 switch (cmd) { 32273859Sml29623 case ND_GET: 32283859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "ND_GET command")); 32293859Sml29623 case ND_SET: 32303859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "ND_SET command")); 32313859Sml29623 nxge_param_ioctl(nxgep, wq, mp, iocp); 32323859Sml29623 break; 32333859Sml29623 32343859Sml29623 case LB_GET_MODE: 32353859Sml29623 case LB_SET_MODE: 32363859Sml29623 case LB_GET_INFO_SIZE: 32373859Sml29623 case LB_GET_INFO: 32383859Sml29623 nxge_loopback_ioctl(nxgep, wq, mp, iocp); 32393859Sml29623 break; 32403859Sml29623 32413859Sml29623 case NXGE_GET_MII: 32423859Sml29623 case NXGE_PUT_MII: 32433859Sml29623 case NXGE_PUT_TCAM: 32443859Sml29623 case NXGE_GET_TCAM: 32453859Sml29623 case NXGE_GET64: 32463859Sml29623 case NXGE_PUT64: 32473859Sml29623 case NXGE_GET_TX_RING_SZ: 32483859Sml29623 case NXGE_GET_TX_DESC: 32493859Sml29623 case NXGE_TX_SIDE_RESET: 32503859Sml29623 case NXGE_RX_SIDE_RESET: 32513859Sml29623 case NXGE_GLOBAL_RESET: 32523859Sml29623 case NXGE_RESET_MAC: 32533859Sml29623 case NXGE_TX_REGS_DUMP: 32543859Sml29623 case NXGE_RX_REGS_DUMP: 32553859Sml29623 case NXGE_INT_REGS_DUMP: 32563859Sml29623 case NXGE_VIR_INT_REGS_DUMP: 32573859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 32583859Sml29623 "==> nxge_m_ioctl: cmd 0x%x", cmd)); 32593859Sml29623 nxge_hw_ioctl(nxgep, wq, mp, iocp); 32603859Sml29623 break; 32613859Sml29623 } 32623859Sml29623 32633859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl")); 32643859Sml29623 } 32653859Sml29623 32663859Sml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count); 32673859Sml29623 32683859Sml29623 static void 32693859Sml29623 nxge_m_resources(void *arg) 32703859Sml29623 { 32713859Sml29623 p_nxge_t nxgep = arg; 32723859Sml29623 mac_rx_fifo_t mrf; 32733859Sml29623 p_rx_rcr_rings_t rcr_rings; 32743859Sml29623 p_rx_rcr_ring_t *rcr_p; 32753859Sml29623 uint32_t i, ndmas; 32763859Sml29623 nxge_status_t status; 32773859Sml29623 32783859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "==> nxge_m_resources")); 32793859Sml29623 32803859Sml29623 MUTEX_ENTER(nxgep->genlock); 32813859Sml29623 32823859Sml29623 /* 32833859Sml29623 * CR 6492541 Check to see if the drv_state has been initialized, 32843859Sml29623 * if not * call nxge_init(). 32853859Sml29623 */ 32863859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 32873859Sml29623 status = nxge_init(nxgep); 32883859Sml29623 if (status != NXGE_OK) 32893859Sml29623 goto nxge_m_resources_exit; 32903859Sml29623 } 32913859Sml29623 32923859Sml29623 mrf.mrf_type = MAC_RX_FIFO; 32933859Sml29623 mrf.mrf_blank = nxge_rx_hw_blank; 32943859Sml29623 mrf.mrf_arg = (void *)nxgep; 32953859Sml29623 32963859Sml29623 mrf.mrf_normal_blank_time = 128; 32973859Sml29623 mrf.mrf_normal_pkt_count = 8; 32983859Sml29623 rcr_rings = nxgep->rx_rcr_rings; 32993859Sml29623 rcr_p = rcr_rings->rcr_rings; 33003859Sml29623 ndmas = rcr_rings->ndmas; 33013859Sml29623 33023859Sml29623 /* 33033859Sml29623 * Export our receive resources to the MAC layer. 33043859Sml29623 */ 33053859Sml29623 for (i = 0; i < ndmas; i++) { 33063859Sml29623 ((p_rx_rcr_ring_t)rcr_p[i])->rcr_mac_handle = 33073859Sml29623 mac_resource_add(nxgep->mach, 33083859Sml29623 (mac_resource_t *)&mrf); 33093859Sml29623 33103859Sml29623 NXGE_DEBUG_MSG((nxgep, NXGE_CTL, 33113859Sml29623 "==> nxge_m_resources: vdma %d dma %d " 33123859Sml29623 "rcrptr 0x%016llx mac_handle 0x%016llx", 33133859Sml29623 i, ((p_rx_rcr_ring_t)rcr_p[i])->rdc, 33143859Sml29623 rcr_p[i], 33153859Sml29623 ((p_rx_rcr_ring_t)rcr_p[i])->rcr_mac_handle)); 33163859Sml29623 } 33173859Sml29623 33183859Sml29623 nxge_m_resources_exit: 33193859Sml29623 MUTEX_EXIT(nxgep->genlock); 33203859Sml29623 NXGE_DEBUG_MSG((nxgep, RX_CTL, "<== nxge_m_resources")); 33213859Sml29623 } 33223859Sml29623 33233859Sml29623 static void 33243859Sml29623 nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, boolean_t factory) 33253859Sml29623 { 33263859Sml29623 p_nxge_mmac_stats_t mmac_stats; 33273859Sml29623 int i; 33283859Sml29623 nxge_mmac_t *mmac_info; 33293859Sml29623 33303859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 33313859Sml29623 33323859Sml29623 mmac_stats = &nxgep->statsp->mmac_stats; 33333859Sml29623 mmac_stats->mmac_max_cnt = mmac_info->num_mmac; 33343859Sml29623 mmac_stats->mmac_avail_cnt = mmac_info->naddrfree; 33353859Sml29623 33363859Sml29623 for (i = 0; i < ETHERADDRL; i++) { 33373859Sml29623 if (factory) { 33383859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 33393859Sml29623 = mmac_info->factory_mac_pool[slot][(ETHERADDRL-1) - i]; 33403859Sml29623 } else { 33413859Sml29623 mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i] 33423859Sml29623 = mmac_info->mac_pool[slot].addr[(ETHERADDRL - 1) - i]; 33433859Sml29623 } 33443859Sml29623 } 33453859Sml29623 } 33463859Sml29623 33473859Sml29623 /* 33483859Sml29623 * nxge_altmac_set() -- Set an alternate MAC address 33493859Sml29623 */ 33503859Sml29623 static int 33513859Sml29623 nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, mac_addr_slot_t slot) 33523859Sml29623 { 33533859Sml29623 uint8_t addrn; 33543859Sml29623 uint8_t portn; 33553859Sml29623 npi_mac_addr_t altmac; 33564484Sspeer hostinfo_t mac_rdc; 33574484Sspeer p_nxge_class_pt_cfg_t clscfgp; 33583859Sml29623 33593859Sml29623 altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff); 33603859Sml29623 altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff); 33613859Sml29623 altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff); 33623859Sml29623 33633859Sml29623 portn = nxgep->mac.portnum; 33643859Sml29623 addrn = (uint8_t)slot - 1; 33653859Sml29623 33663859Sml29623 if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET, portn, 33673859Sml29623 addrn, &altmac) != NPI_SUCCESS) 33683859Sml29623 return (EIO); 33694484Sspeer 33704484Sspeer /* 33714484Sspeer * Set the rdc table number for the host info entry 33724484Sspeer * for this mac address slot. 33734484Sspeer */ 33744484Sspeer clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config; 33754484Sspeer mac_rdc.value = 0; 33764484Sspeer mac_rdc.bits.w0.rdc_tbl_num = clscfgp->mac_host_info[addrn].rdctbl; 33774484Sspeer mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr; 33784484Sspeer 33794484Sspeer if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET, 33804484Sspeer nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) { 33814484Sspeer return (EIO); 33824484Sspeer } 33834484Sspeer 33843859Sml29623 /* 33853859Sml29623 * Enable comparison with the alternate MAC address. 33863859Sml29623 * While the first alternate addr is enabled by bit 1 of register 33873859Sml29623 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register 33883859Sml29623 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn 33893859Sml29623 * accordingly before calling npi_mac_altaddr_entry. 33903859Sml29623 */ 33913859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 33923859Sml29623 addrn = (uint8_t)slot - 1; 33933859Sml29623 else 33943859Sml29623 addrn = (uint8_t)slot; 33953859Sml29623 33963859Sml29623 if (npi_mac_altaddr_enable(nxgep->npi_handle, portn, addrn) 33973859Sml29623 != NPI_SUCCESS) 33983859Sml29623 return (EIO); 33993859Sml29623 34003859Sml29623 return (0); 34013859Sml29623 } 34023859Sml29623 34033859Sml29623 /* 34043859Sml29623 * nxeg_m_mmac_add() - find an unused address slot, set the address 34053859Sml29623 * value to the one specified, enable the port to start filtering on 34063859Sml29623 * the new MAC address. Returns 0 on success. 34073859Sml29623 */ 34083859Sml29623 static int 34093859Sml29623 nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr) 34103859Sml29623 { 34113859Sml29623 p_nxge_t nxgep = arg; 34123859Sml29623 mac_addr_slot_t slot; 34133859Sml29623 nxge_mmac_t *mmac_info; 34143859Sml29623 int err; 34153859Sml29623 nxge_status_t status; 34163859Sml29623 34173859Sml29623 mutex_enter(nxgep->genlock); 34183859Sml29623 34193859Sml29623 /* 34203859Sml29623 * Make sure that nxge is initialized, if _start() has 34213859Sml29623 * not been called. 34223859Sml29623 */ 34233859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 34243859Sml29623 status = nxge_init(nxgep); 34253859Sml29623 if (status != NXGE_OK) { 34263859Sml29623 mutex_exit(nxgep->genlock); 34273859Sml29623 return (ENXIO); 34283859Sml29623 } 34293859Sml29623 } 34303859Sml29623 34313859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 34323859Sml29623 if (mmac_info->naddrfree == 0) { 34333859Sml29623 mutex_exit(nxgep->genlock); 34343859Sml29623 return (ENOSPC); 34353859Sml29623 } 34363859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 34373859Sml29623 maddr->mma_addrlen)) { 34383859Sml29623 mutex_exit(nxgep->genlock); 34393859Sml29623 return (EINVAL); 34403859Sml29623 } 34413859Sml29623 /* 34423859Sml29623 * Search for the first available slot. Because naddrfree 34433859Sml29623 * is not zero, we are guaranteed to find one. 34443859Sml29623 * Slot 0 is for unique (primary) MAC. The first alternate 34453859Sml29623 * MAC slot is slot 1. 34463859Sml29623 * Each of the first two ports of Neptune has 16 alternate 34474185Sspeer * MAC slots but only the first 7 (or 15) slots have assigned factory 34483859Sml29623 * MAC addresses. We first search among the slots without bundled 34493859Sml29623 * factory MACs. If we fail to find one in that range, then we 34503859Sml29623 * search the slots with bundled factory MACs. A factory MAC 34513859Sml29623 * will be wasted while the slot is used with a user MAC address. 34523859Sml29623 * But the slot could be used by factory MAC again after calling 34533859Sml29623 * nxge_m_mmac_remove and nxge_m_mmac_reserve. 34543859Sml29623 */ 34553859Sml29623 if (mmac_info->num_factory_mmac < mmac_info->num_mmac) { 34563859Sml29623 for (slot = mmac_info->num_factory_mmac + 1; 34573859Sml29623 slot <= mmac_info->num_mmac; slot++) { 34583859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 34593859Sml29623 break; 34603859Sml29623 } 34613859Sml29623 if (slot > mmac_info->num_mmac) { 34623859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; 34633859Sml29623 slot++) { 34643859Sml29623 if (!(mmac_info->mac_pool[slot].flags 34653859Sml29623 & MMAC_SLOT_USED)) 34663859Sml29623 break; 34673859Sml29623 } 34683859Sml29623 } 34693859Sml29623 } else { 34703859Sml29623 for (slot = 1; slot <= mmac_info->num_mmac; slot++) { 34713859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 34723859Sml29623 break; 34733859Sml29623 } 34743859Sml29623 } 34753859Sml29623 ASSERT(slot <= mmac_info->num_mmac); 34763859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) != 0) { 34773859Sml29623 mutex_exit(nxgep->genlock); 34783859Sml29623 return (err); 34793859Sml29623 } 34803859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, ETHERADDRL); 34813859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED; 34823859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 34833859Sml29623 mmac_info->naddrfree--; 34843859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 34853859Sml29623 34863859Sml29623 maddr->mma_slot = slot; 34873859Sml29623 34883859Sml29623 mutex_exit(nxgep->genlock); 34893859Sml29623 return (0); 34903859Sml29623 } 34913859Sml29623 34923859Sml29623 /* 34933859Sml29623 * This function reserves an unused slot and programs the slot and the HW 34943859Sml29623 * with a factory mac address. 34953859Sml29623 */ 34963859Sml29623 static int 34973859Sml29623 nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr) 34983859Sml29623 { 34993859Sml29623 p_nxge_t nxgep = arg; 35003859Sml29623 mac_addr_slot_t slot; 35013859Sml29623 nxge_mmac_t *mmac_info; 35023859Sml29623 int err; 35033859Sml29623 nxge_status_t status; 35043859Sml29623 35053859Sml29623 mutex_enter(nxgep->genlock); 35063859Sml29623 35073859Sml29623 /* 35083859Sml29623 * Make sure that nxge is initialized, if _start() has 35093859Sml29623 * not been called. 35103859Sml29623 */ 35113859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 35123859Sml29623 status = nxge_init(nxgep); 35133859Sml29623 if (status != NXGE_OK) { 35143859Sml29623 mutex_exit(nxgep->genlock); 35153859Sml29623 return (ENXIO); 35163859Sml29623 } 35173859Sml29623 } 35183859Sml29623 35193859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 35203859Sml29623 if (mmac_info->naddrfree == 0) { 35213859Sml29623 mutex_exit(nxgep->genlock); 35223859Sml29623 return (ENOSPC); 35233859Sml29623 } 35243859Sml29623 35253859Sml29623 slot = maddr->mma_slot; 35263859Sml29623 if (slot == -1) { /* -1: Take the first available slot */ 35273859Sml29623 for (slot = 1; slot <= mmac_info->num_factory_mmac; slot++) { 35283859Sml29623 if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)) 35293859Sml29623 break; 35303859Sml29623 } 35313859Sml29623 if (slot > mmac_info->num_factory_mmac) { 35323859Sml29623 mutex_exit(nxgep->genlock); 35333859Sml29623 return (ENOSPC); 35343859Sml29623 } 35353859Sml29623 } 35363859Sml29623 if (slot < 1 || slot > mmac_info->num_factory_mmac) { 35373859Sml29623 /* 35383859Sml29623 * Do not support factory MAC at a slot greater than 35393859Sml29623 * num_factory_mmac even when there are available factory 35403859Sml29623 * MAC addresses because the alternate MACs are bundled with 35413859Sml29623 * slot[1] through slot[num_factory_mmac] 35423859Sml29623 */ 35433859Sml29623 mutex_exit(nxgep->genlock); 35443859Sml29623 return (EINVAL); 35453859Sml29623 } 35463859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 35473859Sml29623 mutex_exit(nxgep->genlock); 35483859Sml29623 return (EBUSY); 35493859Sml29623 } 35503859Sml29623 /* Verify the address to be reserved */ 35513859Sml29623 if (!mac_unicst_verify(nxgep->mach, 35523859Sml29623 mmac_info->factory_mac_pool[slot], ETHERADDRL)) { 35533859Sml29623 mutex_exit(nxgep->genlock); 35543859Sml29623 return (EINVAL); 35553859Sml29623 } 35563859Sml29623 if (err = nxge_altmac_set(nxgep, 35573859Sml29623 mmac_info->factory_mac_pool[slot], slot)) { 35583859Sml29623 mutex_exit(nxgep->genlock); 35593859Sml29623 return (err); 35603859Sml29623 } 35613859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], maddr->mma_addr, ETHERADDRL); 35623859Sml29623 mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 35633859Sml29623 mmac_info->naddrfree--; 35643859Sml29623 35653859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_TRUE); 35663859Sml29623 mutex_exit(nxgep->genlock); 35673859Sml29623 35683859Sml29623 /* Pass info back to the caller */ 35693859Sml29623 maddr->mma_slot = slot; 35703859Sml29623 maddr->mma_addrlen = ETHERADDRL; 35713859Sml29623 maddr->mma_flags = MMAC_SLOT_USED | MMAC_VENDOR_ADDR; 35723859Sml29623 35733859Sml29623 return (0); 35743859Sml29623 } 35753859Sml29623 35763859Sml29623 /* 35773859Sml29623 * Remove the specified mac address and update the HW not to filter 35783859Sml29623 * the mac address anymore. 35793859Sml29623 */ 35803859Sml29623 static int 35813859Sml29623 nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot) 35823859Sml29623 { 35833859Sml29623 p_nxge_t nxgep = arg; 35843859Sml29623 nxge_mmac_t *mmac_info; 35853859Sml29623 uint8_t addrn; 35863859Sml29623 uint8_t portn; 35873859Sml29623 int err = 0; 35883859Sml29623 nxge_status_t status; 35893859Sml29623 35903859Sml29623 mutex_enter(nxgep->genlock); 35913859Sml29623 35923859Sml29623 /* 35933859Sml29623 * Make sure that nxge is initialized, if _start() has 35943859Sml29623 * not been called. 35953859Sml29623 */ 35963859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 35973859Sml29623 status = nxge_init(nxgep); 35983859Sml29623 if (status != NXGE_OK) { 35993859Sml29623 mutex_exit(nxgep->genlock); 36003859Sml29623 return (ENXIO); 36013859Sml29623 } 36023859Sml29623 } 36033859Sml29623 36043859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 36053859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 36063859Sml29623 mutex_exit(nxgep->genlock); 36073859Sml29623 return (EINVAL); 36083859Sml29623 } 36093859Sml29623 36103859Sml29623 portn = nxgep->mac.portnum; 36113859Sml29623 if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1) 36123859Sml29623 addrn = (uint8_t)slot - 1; 36133859Sml29623 else 36143859Sml29623 addrn = (uint8_t)slot; 36153859Sml29623 36163859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 36173859Sml29623 if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn) 36183859Sml29623 == NPI_SUCCESS) { 36193859Sml29623 mmac_info->naddrfree++; 36203859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED; 36213859Sml29623 /* 36223859Sml29623 * Regardless if the MAC we just stopped filtering 36233859Sml29623 * is a user addr or a facory addr, we must set 36243859Sml29623 * the MMAC_VENDOR_ADDR flag if this slot has an 36253859Sml29623 * associated factory MAC to indicate that a factory 36263859Sml29623 * MAC is available. 36273859Sml29623 */ 36283859Sml29623 if (slot <= mmac_info->num_factory_mmac) { 36293859Sml29623 mmac_info->mac_pool[slot].flags 36303859Sml29623 |= MMAC_VENDOR_ADDR; 36313859Sml29623 } 36323859Sml29623 /* 36333859Sml29623 * Clear mac_pool[slot].addr so that kstat shows 0 36343859Sml29623 * alternate MAC address if the slot is not used. 36353859Sml29623 * (But nxge_m_mmac_get returns the factory MAC even 36363859Sml29623 * when the slot is not used!) 36373859Sml29623 */ 36383859Sml29623 bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL); 36393859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 36403859Sml29623 } else { 36413859Sml29623 err = EIO; 36423859Sml29623 } 36433859Sml29623 } else { 36443859Sml29623 err = EINVAL; 36453859Sml29623 } 36463859Sml29623 36473859Sml29623 mutex_exit(nxgep->genlock); 36483859Sml29623 return (err); 36493859Sml29623 } 36503859Sml29623 36513859Sml29623 36523859Sml29623 /* 36533859Sml29623 * Modify a mac address added by nxge_m_mmac_add or nxge_m_mmac_reserve(). 36543859Sml29623 */ 36553859Sml29623 static int 36563859Sml29623 nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr) 36573859Sml29623 { 36583859Sml29623 p_nxge_t nxgep = arg; 36593859Sml29623 mac_addr_slot_t slot; 36603859Sml29623 nxge_mmac_t *mmac_info; 36613859Sml29623 int err = 0; 36623859Sml29623 nxge_status_t status; 36633859Sml29623 36643859Sml29623 if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr, 36653859Sml29623 maddr->mma_addrlen)) 36663859Sml29623 return (EINVAL); 36673859Sml29623 36683859Sml29623 slot = maddr->mma_slot; 36693859Sml29623 36703859Sml29623 mutex_enter(nxgep->genlock); 36713859Sml29623 36723859Sml29623 /* 36733859Sml29623 * Make sure that nxge is initialized, if _start() has 36743859Sml29623 * not been called. 36753859Sml29623 */ 36763859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 36773859Sml29623 status = nxge_init(nxgep); 36783859Sml29623 if (status != NXGE_OK) { 36793859Sml29623 mutex_exit(nxgep->genlock); 36803859Sml29623 return (ENXIO); 36813859Sml29623 } 36823859Sml29623 } 36833859Sml29623 36843859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 36853859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 36863859Sml29623 mutex_exit(nxgep->genlock); 36873859Sml29623 return (EINVAL); 36883859Sml29623 } 36893859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) { 36903859Sml29623 if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) 36913859Sml29623 != 0) { 36923859Sml29623 bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, 36933859Sml29623 ETHERADDRL); 36943859Sml29623 /* 36953859Sml29623 * Assume that the MAC passed down from the caller 36963859Sml29623 * is not a factory MAC address (The user should 36973859Sml29623 * call mmac_remove followed by mmac_reserve if 36983859Sml29623 * he wants to use the factory MAC for this slot). 36993859Sml29623 */ 37003859Sml29623 mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR; 37013859Sml29623 nxge_mmac_kstat_update(nxgep, slot, B_FALSE); 37023859Sml29623 } 37033859Sml29623 } else { 37043859Sml29623 err = EINVAL; 37053859Sml29623 } 37063859Sml29623 mutex_exit(nxgep->genlock); 37073859Sml29623 return (err); 37083859Sml29623 } 37093859Sml29623 37103859Sml29623 /* 37113859Sml29623 * nxge_m_mmac_get() - Get the MAC address and other information 37123859Sml29623 * related to the slot. mma_flags should be set to 0 in the call. 37133859Sml29623 * Note: although kstat shows MAC address as zero when a slot is 37143859Sml29623 * not used, Crossbow expects nxge_m_mmac_get to copy factory MAC 37153859Sml29623 * to the caller as long as the slot is not using a user MAC address. 37163859Sml29623 * The following table shows the rules, 37173859Sml29623 * 37183859Sml29623 * USED VENDOR mma_addr 37193859Sml29623 * ------------------------------------------------------------ 37203859Sml29623 * (1) Slot uses a user MAC: yes no user MAC 37213859Sml29623 * (2) Slot uses a factory MAC: yes yes factory MAC 37223859Sml29623 * (3) Slot is not used but is 37233859Sml29623 * factory MAC capable: no yes factory MAC 37243859Sml29623 * (4) Slot is not used and is 37253859Sml29623 * not factory MAC capable: no no 0 37263859Sml29623 * ------------------------------------------------------------ 37273859Sml29623 */ 37283859Sml29623 static int 37293859Sml29623 nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr) 37303859Sml29623 { 37313859Sml29623 nxge_t *nxgep = arg; 37323859Sml29623 mac_addr_slot_t slot; 37333859Sml29623 nxge_mmac_t *mmac_info; 37343859Sml29623 nxge_status_t status; 37353859Sml29623 37363859Sml29623 slot = maddr->mma_slot; 37373859Sml29623 37383859Sml29623 mutex_enter(nxgep->genlock); 37393859Sml29623 37403859Sml29623 /* 37413859Sml29623 * Make sure that nxge is initialized, if _start() has 37423859Sml29623 * not been called. 37433859Sml29623 */ 37443859Sml29623 if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) { 37453859Sml29623 status = nxge_init(nxgep); 37463859Sml29623 if (status != NXGE_OK) { 37473859Sml29623 mutex_exit(nxgep->genlock); 37483859Sml29623 return (ENXIO); 37493859Sml29623 } 37503859Sml29623 } 37513859Sml29623 37523859Sml29623 mmac_info = &nxgep->nxge_mmac_info; 37533859Sml29623 37543859Sml29623 if (slot < 1 || slot > mmac_info->num_mmac) { 37553859Sml29623 mutex_exit(nxgep->genlock); 37563859Sml29623 return (EINVAL); 37573859Sml29623 } 37583859Sml29623 maddr->mma_flags = 0; 37593859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) 37603859Sml29623 maddr->mma_flags |= MMAC_SLOT_USED; 37613859Sml29623 37623859Sml29623 if (mmac_info->mac_pool[slot].flags & MMAC_VENDOR_ADDR) { 37633859Sml29623 maddr->mma_flags |= MMAC_VENDOR_ADDR; 37643859Sml29623 bcopy(mmac_info->factory_mac_pool[slot], 37653859Sml29623 maddr->mma_addr, ETHERADDRL); 37663859Sml29623 maddr->mma_addrlen = ETHERADDRL; 37673859Sml29623 } else { 37683859Sml29623 if (maddr->mma_flags & MMAC_SLOT_USED) { 37693859Sml29623 bcopy(mmac_info->mac_pool[slot].addr, 37703859Sml29623 maddr->mma_addr, ETHERADDRL); 37713859Sml29623 maddr->mma_addrlen = ETHERADDRL; 37723859Sml29623 } else { 37733859Sml29623 bzero(maddr->mma_addr, ETHERADDRL); 37743859Sml29623 maddr->mma_addrlen = 0; 37753859Sml29623 } 37763859Sml29623 } 37773859Sml29623 mutex_exit(nxgep->genlock); 37783859Sml29623 return (0); 37793859Sml29623 } 37803859Sml29623 37813859Sml29623 37823859Sml29623 static boolean_t 37833859Sml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data) 37843859Sml29623 { 37853859Sml29623 nxge_t *nxgep = arg; 37863859Sml29623 uint32_t *txflags = cap_data; 37873859Sml29623 multiaddress_capab_t *mmacp = cap_data; 37883859Sml29623 37893859Sml29623 switch (cap) { 37903859Sml29623 case MAC_CAPAB_HCKSUM: 37913859Sml29623 *txflags = HCKSUM_INET_PARTIAL; 37923859Sml29623 break; 37933859Sml29623 case MAC_CAPAB_POLL: 37943859Sml29623 /* 37953859Sml29623 * There's nothing for us to fill in, simply returning 37963859Sml29623 * B_TRUE stating that we support polling is sufficient. 37973859Sml29623 */ 37983859Sml29623 break; 37993859Sml29623 38003859Sml29623 case MAC_CAPAB_MULTIADDRESS: 38013859Sml29623 mutex_enter(nxgep->genlock); 38023859Sml29623 38033859Sml29623 mmacp->maddr_naddr = nxgep->nxge_mmac_info.num_mmac; 38043859Sml29623 mmacp->maddr_naddrfree = nxgep->nxge_mmac_info.naddrfree; 38053859Sml29623 mmacp->maddr_flag = 0; /* 0 is requried by PSARC2006/265 */ 38063859Sml29623 /* 38073859Sml29623 * maddr_handle is driver's private data, passed back to 38083859Sml29623 * entry point functions as arg. 38093859Sml29623 */ 38103859Sml29623 mmacp->maddr_handle = nxgep; 38113859Sml29623 mmacp->maddr_add = nxge_m_mmac_add; 38123859Sml29623 mmacp->maddr_remove = nxge_m_mmac_remove; 38133859Sml29623 mmacp->maddr_modify = nxge_m_mmac_modify; 38143859Sml29623 mmacp->maddr_get = nxge_m_mmac_get; 38153859Sml29623 mmacp->maddr_reserve = nxge_m_mmac_reserve; 38163859Sml29623 38173859Sml29623 mutex_exit(nxgep->genlock); 38183859Sml29623 break; 38195770Sml29623 case MAC_CAPAB_LSO: { 38205770Sml29623 mac_capab_lso_t *cap_lso = cap_data; 38215770Sml29623 38225770Sml29623 if (nxge_lso_enable) { 38235770Sml29623 cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4; 38245770Sml29623 if (nxge_lso_max > NXGE_LSO_MAXLEN) { 38255770Sml29623 nxge_lso_max = NXGE_LSO_MAXLEN; 38265770Sml29623 } 38275770Sml29623 cap_lso->lso_basic_tcp_ipv4.lso_max = nxge_lso_max; 38285770Sml29623 break; 38295770Sml29623 } else { 38305770Sml29623 return (B_FALSE); 38315770Sml29623 } 38325770Sml29623 } 38335770Sml29623 38343859Sml29623 default: 38353859Sml29623 return (B_FALSE); 38363859Sml29623 } 38373859Sml29623 return (B_TRUE); 38383859Sml29623 } 38393859Sml29623 38403859Sml29623 /* 38413859Sml29623 * Module loading and removing entry points. 38423859Sml29623 */ 38433859Sml29623 38443859Sml29623 static struct cb_ops nxge_cb_ops = { 38453859Sml29623 nodev, /* cb_open */ 38463859Sml29623 nodev, /* cb_close */ 38473859Sml29623 nodev, /* cb_strategy */ 38483859Sml29623 nodev, /* cb_print */ 38493859Sml29623 nodev, /* cb_dump */ 38503859Sml29623 nodev, /* cb_read */ 38513859Sml29623 nodev, /* cb_write */ 38523859Sml29623 nodev, /* cb_ioctl */ 38533859Sml29623 nodev, /* cb_devmap */ 38543859Sml29623 nodev, /* cb_mmap */ 38553859Sml29623 nodev, /* cb_segmap */ 38563859Sml29623 nochpoll, /* cb_chpoll */ 38573859Sml29623 ddi_prop_op, /* cb_prop_op */ 38583859Sml29623 NULL, 38593859Sml29623 D_MP, /* cb_flag */ 38603859Sml29623 CB_REV, /* rev */ 38613859Sml29623 nodev, /* int (*cb_aread)() */ 38623859Sml29623 nodev /* int (*cb_awrite)() */ 38633859Sml29623 }; 38643859Sml29623 38653859Sml29623 static struct dev_ops nxge_dev_ops = { 38663859Sml29623 DEVO_REV, /* devo_rev */ 38673859Sml29623 0, /* devo_refcnt */ 38683859Sml29623 nulldev, 38693859Sml29623 nulldev, /* devo_identify */ 38703859Sml29623 nulldev, /* devo_probe */ 38713859Sml29623 nxge_attach, /* devo_attach */ 38723859Sml29623 nxge_detach, /* devo_detach */ 38733859Sml29623 nodev, /* devo_reset */ 38743859Sml29623 &nxge_cb_ops, /* devo_cb_ops */ 38753859Sml29623 (struct bus_ops *)NULL, /* devo_bus_ops */ 38763859Sml29623 ddi_power /* devo_power */ 38773859Sml29623 }; 38783859Sml29623 38793859Sml29623 extern struct mod_ops mod_driverops; 38803859Sml29623 38814977Sraghus #define NXGE_DESC_VER "Sun NIU 10Gb Ethernet" 38823859Sml29623 38833859Sml29623 /* 38843859Sml29623 * Module linkage information for the kernel. 38853859Sml29623 */ 38863859Sml29623 static struct modldrv nxge_modldrv = { 38873859Sml29623 &mod_driverops, 38883859Sml29623 NXGE_DESC_VER, 38893859Sml29623 &nxge_dev_ops 38903859Sml29623 }; 38913859Sml29623 38923859Sml29623 static struct modlinkage modlinkage = { 38933859Sml29623 MODREV_1, (void *) &nxge_modldrv, NULL 38943859Sml29623 }; 38953859Sml29623 38963859Sml29623 int 38973859Sml29623 _init(void) 38983859Sml29623 { 38993859Sml29623 int status; 39003859Sml29623 39013859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init")); 39023859Sml29623 mac_init_ops(&nxge_dev_ops, "nxge"); 39033859Sml29623 status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0); 39043859Sml29623 if (status != 0) { 39053859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, 39063859Sml29623 "failed to init device soft state")); 39073859Sml29623 goto _init_exit; 39083859Sml29623 } 39093859Sml29623 status = mod_install(&modlinkage); 39103859Sml29623 if (status != 0) { 39113859Sml29623 ddi_soft_state_fini(&nxge_list); 39123859Sml29623 NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed")); 39133859Sml29623 goto _init_exit; 39143859Sml29623 } 39153859Sml29623 39163859Sml29623 MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL); 39173859Sml29623 39183859Sml29623 _init_exit: 39193859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_init status = 0x%X", status)); 39203859Sml29623 39213859Sml29623 return (status); 39223859Sml29623 } 39233859Sml29623 39243859Sml29623 int 39253859Sml29623 _fini(void) 39263859Sml29623 { 39273859Sml29623 int status; 39283859Sml29623 39293859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini")); 39303859Sml29623 39313859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove")); 39323859Sml29623 39333859Sml29623 if (nxge_mblks_pending) 39343859Sml29623 return (EBUSY); 39353859Sml29623 39363859Sml29623 status = mod_remove(&modlinkage); 39373859Sml29623 if (status != DDI_SUCCESS) { 39383859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, 39393859Sml29623 "Module removal failed 0x%08x", 39403859Sml29623 status)); 39413859Sml29623 goto _fini_exit; 39423859Sml29623 } 39433859Sml29623 39443859Sml29623 mac_fini_ops(&nxge_dev_ops); 39453859Sml29623 39463859Sml29623 ddi_soft_state_fini(&nxge_list); 39473859Sml29623 39483859Sml29623 MUTEX_DESTROY(&nxge_common_lock); 39493859Sml29623 _fini_exit: 39503859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "_fini status = 0x%08x", status)); 39513859Sml29623 39523859Sml29623 return (status); 39533859Sml29623 } 39543859Sml29623 39553859Sml29623 int 39563859Sml29623 _info(struct modinfo *modinfop) 39573859Sml29623 { 39583859Sml29623 int status; 39593859Sml29623 39603859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info")); 39613859Sml29623 status = mod_info(&modlinkage, modinfop); 39623859Sml29623 NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status)); 39633859Sml29623 39643859Sml29623 return (status); 39653859Sml29623 } 39663859Sml29623 39673859Sml29623 /*ARGSUSED*/ 39683859Sml29623 static nxge_status_t 39693859Sml29623 nxge_add_intrs(p_nxge_t nxgep) 39703859Sml29623 { 39713859Sml29623 39723859Sml29623 int intr_types; 39733859Sml29623 int type = 0; 39743859Sml29623 int ddi_status = DDI_SUCCESS; 39753859Sml29623 nxge_status_t status = NXGE_OK; 39763859Sml29623 39773859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs")); 39783859Sml29623 39793859Sml29623 nxgep->nxge_intr_type.intr_registered = B_FALSE; 39803859Sml29623 nxgep->nxge_intr_type.intr_enabled = B_FALSE; 39813859Sml29623 nxgep->nxge_intr_type.msi_intx_cnt = 0; 39823859Sml29623 nxgep->nxge_intr_type.intr_added = 0; 39833859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_FALSE; 39843859Sml29623 nxgep->nxge_intr_type.intr_type = 0; 39853859Sml29623 39863859Sml29623 if (nxgep->niu_type == N2_NIU) { 39873859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 39883859Sml29623 } else if (nxge_msi_enable) { 39893859Sml29623 nxgep->nxge_intr_type.niu_msi_enable = B_TRUE; 39903859Sml29623 } 39913859Sml29623 39923859Sml29623 /* Get the supported interrupt types */ 39933859Sml29623 if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types)) 39943859Sml29623 != DDI_SUCCESS) { 39953859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: " 39963859Sml29623 "ddi_intr_get_supported_types failed: status 0x%08x", 39973859Sml29623 ddi_status)); 39983859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 39993859Sml29623 } 40003859Sml29623 nxgep->nxge_intr_type.intr_types = intr_types; 40013859Sml29623 40023859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 40033859Sml29623 "ddi_intr_get_supported_types: 0x%08x", intr_types)); 40043859Sml29623 40053859Sml29623 /* 40063859Sml29623 * Solaris MSIX is not supported yet. use MSI for now. 40073859Sml29623 * nxge_msi_enable (1): 40083859Sml29623 * 1 - MSI 2 - MSI-X others - FIXED 40093859Sml29623 */ 40103859Sml29623 switch (nxge_msi_enable) { 40113859Sml29623 default: 40123859Sml29623 type = DDI_INTR_TYPE_FIXED; 40133859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 40143859Sml29623 "use fixed (intx emulation) type %08x", 40153859Sml29623 type)); 40163859Sml29623 break; 40173859Sml29623 40183859Sml29623 case 2: 40193859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 40203859Sml29623 "ddi_intr_get_supported_types: 0x%08x", intr_types)); 40213859Sml29623 if (intr_types & DDI_INTR_TYPE_MSIX) { 40223859Sml29623 type = DDI_INTR_TYPE_MSIX; 40233859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 40243859Sml29623 "ddi_intr_get_supported_types: MSIX 0x%08x", 40253859Sml29623 type)); 40263859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSI) { 40273859Sml29623 type = DDI_INTR_TYPE_MSI; 40283859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 40293859Sml29623 "ddi_intr_get_supported_types: MSI 0x%08x", 40303859Sml29623 type)); 40313859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 40323859Sml29623 type = DDI_INTR_TYPE_FIXED; 40333859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 40343859Sml29623 "ddi_intr_get_supported_types: MSXED0x%08x", 40353859Sml29623 type)); 40363859Sml29623 } 40373859Sml29623 break; 40383859Sml29623 40393859Sml29623 case 1: 40403859Sml29623 if (intr_types & DDI_INTR_TYPE_MSI) { 40413859Sml29623 type = DDI_INTR_TYPE_MSI; 40423859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: " 40433859Sml29623 "ddi_intr_get_supported_types: MSI 0x%08x", 40443859Sml29623 type)); 40453859Sml29623 } else if (intr_types & DDI_INTR_TYPE_MSIX) { 40463859Sml29623 type = DDI_INTR_TYPE_MSIX; 40473859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 40483859Sml29623 "ddi_intr_get_supported_types: MSIX 0x%08x", 40493859Sml29623 type)); 40503859Sml29623 } else if (intr_types & DDI_INTR_TYPE_FIXED) { 40513859Sml29623 type = DDI_INTR_TYPE_FIXED; 40523859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 40533859Sml29623 "ddi_intr_get_supported_types: MSXED0x%08x", 40543859Sml29623 type)); 40553859Sml29623 } 40563859Sml29623 } 40573859Sml29623 40583859Sml29623 nxgep->nxge_intr_type.intr_type = type; 40593859Sml29623 if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI || 40603859Sml29623 type == DDI_INTR_TYPE_FIXED) && 40613859Sml29623 nxgep->nxge_intr_type.niu_msi_enable) { 40623859Sml29623 if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) { 40633859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 40643859Sml29623 " nxge_add_intrs: " 40653859Sml29623 " nxge_add_intrs_adv failed: status 0x%08x", 40663859Sml29623 status)); 40673859Sml29623 return (status); 40683859Sml29623 } else { 40693859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: " 40703859Sml29623 "interrupts registered : type %d", type)); 40713859Sml29623 nxgep->nxge_intr_type.intr_registered = B_TRUE; 40723859Sml29623 40733859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 40743859Sml29623 "\nAdded advanced nxge add_intr_adv " 40753859Sml29623 "intr type 0x%x\n", type)); 40763859Sml29623 40773859Sml29623 return (status); 40783859Sml29623 } 40793859Sml29623 } 40803859Sml29623 40813859Sml29623 if (!nxgep->nxge_intr_type.intr_registered) { 40823859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: " 40833859Sml29623 "failed to register interrupts")); 40843859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 40853859Sml29623 } 40863859Sml29623 40873859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs")); 40883859Sml29623 return (status); 40893859Sml29623 } 40903859Sml29623 40913859Sml29623 /*ARGSUSED*/ 40923859Sml29623 static nxge_status_t 40933859Sml29623 nxge_add_soft_intrs(p_nxge_t nxgep) 40943859Sml29623 { 40953859Sml29623 40963859Sml29623 int ddi_status = DDI_SUCCESS; 40973859Sml29623 nxge_status_t status = NXGE_OK; 40983859Sml29623 40993859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_soft_intrs")); 41003859Sml29623 41013859Sml29623 nxgep->resched_id = NULL; 41023859Sml29623 nxgep->resched_running = B_FALSE; 41033859Sml29623 ddi_status = ddi_add_softintr(nxgep->dip, DDI_SOFTINT_LOW, 41043859Sml29623 &nxgep->resched_id, 41053859Sml29623 NULL, NULL, nxge_reschedule, (caddr_t)nxgep); 41063859Sml29623 if (ddi_status != DDI_SUCCESS) { 41073859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_soft_intrs: " 41083859Sml29623 "ddi_add_softintrs failed: status 0x%08x", 41093859Sml29623 ddi_status)); 41103859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 41113859Sml29623 } 41123859Sml29623 41133859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_ddi_add_soft_intrs")); 41143859Sml29623 41153859Sml29623 return (status); 41163859Sml29623 } 41173859Sml29623 41183859Sml29623 static nxge_status_t 41193859Sml29623 nxge_add_intrs_adv(p_nxge_t nxgep) 41203859Sml29623 { 41213859Sml29623 int intr_type; 41223859Sml29623 p_nxge_intr_t intrp; 41233859Sml29623 41243859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv")); 41253859Sml29623 41263859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 41273859Sml29623 intr_type = intrp->intr_type; 41283859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x", 41293859Sml29623 intr_type)); 41303859Sml29623 41313859Sml29623 switch (intr_type) { 41323859Sml29623 case DDI_INTR_TYPE_MSI: /* 0x2 */ 41333859Sml29623 case DDI_INTR_TYPE_MSIX: /* 0x4 */ 41343859Sml29623 return (nxge_add_intrs_adv_type(nxgep, intr_type)); 41353859Sml29623 41363859Sml29623 case DDI_INTR_TYPE_FIXED: /* 0x1 */ 41373859Sml29623 return (nxge_add_intrs_adv_type_fix(nxgep, intr_type)); 41383859Sml29623 41393859Sml29623 default: 41403859Sml29623 return (NXGE_ERROR); 41413859Sml29623 } 41423859Sml29623 } 41433859Sml29623 41443859Sml29623 41453859Sml29623 /*ARGSUSED*/ 41463859Sml29623 static nxge_status_t 41473859Sml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type) 41483859Sml29623 { 41493859Sml29623 dev_info_t *dip = nxgep->dip; 41503859Sml29623 p_nxge_ldg_t ldgp; 41513859Sml29623 p_nxge_intr_t intrp; 41523859Sml29623 uint_t *inthandler; 41533859Sml29623 void *arg1, *arg2; 41543859Sml29623 int behavior; 41555013Sml29623 int nintrs, navail, nrequest; 41563859Sml29623 int nactual, nrequired; 41573859Sml29623 int inum = 0; 41583859Sml29623 int x, y; 41593859Sml29623 int ddi_status = DDI_SUCCESS; 41603859Sml29623 nxge_status_t status = NXGE_OK; 41613859Sml29623 41623859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type")); 41633859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 41643859Sml29623 intrp->start_inum = 0; 41653859Sml29623 41663859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 41673859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 41683859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 41693859Sml29623 "ddi_intr_get_nintrs() failed, status: 0x%x%, " 41703859Sml29623 "nintrs: %d", ddi_status, nintrs)); 41713859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 41723859Sml29623 } 41733859Sml29623 41743859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 41753859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 41763859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 41773859Sml29623 "ddi_intr_get_navail() failed, status: 0x%x%, " 41783859Sml29623 "nintrs: %d", ddi_status, navail)); 41793859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 41803859Sml29623 } 41813859Sml29623 41823859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 41833859Sml29623 "ddi_intr_get_navail() returned: nintrs %d, navail %d", 41843859Sml29623 nintrs, navail)); 41853859Sml29623 41865013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override */ 41875013Sml29623 if (int_type == DDI_INTR_TYPE_MSIX) { 41885013Sml29623 nrequest = nxge_create_msi_property(nxgep); 41895013Sml29623 if (nrequest < navail) { 41905013Sml29623 navail = nrequest; 41915013Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 41925013Sml29623 "nxge_add_intrs_adv_type: nintrs %d " 41935013Sml29623 "navail %d (nrequest %d)", 41945013Sml29623 nintrs, navail, nrequest)); 41955013Sml29623 } 41965013Sml29623 } 41975013Sml29623 41983859Sml29623 if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) { 41993859Sml29623 /* MSI must be power of 2 */ 42003859Sml29623 if ((navail & 16) == 16) { 42013859Sml29623 navail = 16; 42023859Sml29623 } else if ((navail & 8) == 8) { 42033859Sml29623 navail = 8; 42043859Sml29623 } else if ((navail & 4) == 4) { 42053859Sml29623 navail = 4; 42063859Sml29623 } else if ((navail & 2) == 2) { 42073859Sml29623 navail = 2; 42083859Sml29623 } else { 42093859Sml29623 navail = 1; 42103859Sml29623 } 42113859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 42123859Sml29623 "ddi_intr_get_navail(): (msi power of 2) nintrs %d, " 42133859Sml29623 "navail %d", nintrs, navail)); 42143859Sml29623 } 42153859Sml29623 42163859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 42173859Sml29623 DDI_INTR_ALLOC_NORMAL); 42183859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 42193859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 42203859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 42213859Sml29623 navail, &nactual, behavior); 42223859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 42233859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 42243859Sml29623 " ddi_intr_alloc() failed: %d", 42253859Sml29623 ddi_status)); 42263859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 42273859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 42283859Sml29623 } 42293859Sml29623 42303859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 42313859Sml29623 (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 42323859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 42333859Sml29623 " ddi_intr_get_pri() failed: %d", 42343859Sml29623 ddi_status)); 42353859Sml29623 /* Free already allocated interrupts */ 42363859Sml29623 for (y = 0; y < nactual; y++) { 42373859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 42383859Sml29623 } 42393859Sml29623 42403859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 42413859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 42423859Sml29623 } 42433859Sml29623 42443859Sml29623 nrequired = 0; 42453859Sml29623 switch (nxgep->niu_type) { 42463859Sml29623 default: 42473859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 42483859Sml29623 break; 42493859Sml29623 42503859Sml29623 case N2_NIU: 42513859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 42523859Sml29623 break; 42533859Sml29623 } 42543859Sml29623 42553859Sml29623 if (status != NXGE_OK) { 42563859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 42573859Sml29623 "nxge_add_intrs_adv_typ:nxge_ldgv_init " 42583859Sml29623 "failed: 0x%x", status)); 42593859Sml29623 /* Free already allocated interrupts */ 42603859Sml29623 for (y = 0; y < nactual; y++) { 42613859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 42623859Sml29623 } 42633859Sml29623 42643859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 42653859Sml29623 return (status); 42663859Sml29623 } 42673859Sml29623 42683859Sml29623 ldgp = nxgep->ldgvp->ldgp; 42693859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 42703859Sml29623 ldgp->vector = (uint8_t)x; 42713859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 42723859Sml29623 arg1 = ldgp->ldvp; 42733859Sml29623 arg2 = nxgep; 42743859Sml29623 if (ldgp->nldvs == 1) { 42753859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 42763859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 42773859Sml29623 "nxge_add_intrs_adv_type: " 42783859Sml29623 "arg1 0x%x arg2 0x%x: " 42793859Sml29623 "1-1 int handler (entry %d intdata 0x%x)\n", 42803859Sml29623 arg1, arg2, 42813859Sml29623 x, ldgp->intdata)); 42823859Sml29623 } else if (ldgp->nldvs > 1) { 42833859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 42843859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 42853859Sml29623 "nxge_add_intrs_adv_type: " 42863859Sml29623 "arg1 0x%x arg2 0x%x: " 42873859Sml29623 "nldevs %d int handler " 42883859Sml29623 "(entry %d intdata 0x%x)\n", 42893859Sml29623 arg1, arg2, 42903859Sml29623 ldgp->nldvs, x, ldgp->intdata)); 42913859Sml29623 } 42923859Sml29623 42933859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 42943859Sml29623 "==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d " 42953859Sml29623 "htable 0x%llx", x, intrp->htable[x])); 42963859Sml29623 42973859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 42983859Sml29623 (ddi_intr_handler_t *)inthandler, arg1, arg2)) 42993859Sml29623 != DDI_SUCCESS) { 43003859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 43013859Sml29623 "==> nxge_add_intrs_adv_type: failed #%d " 43023859Sml29623 "status 0x%x", x, ddi_status)); 43033859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 43043859Sml29623 (void) ddi_intr_remove_handler( 43053859Sml29623 intrp->htable[y]); 43063859Sml29623 } 43073859Sml29623 /* Free already allocated intr */ 43083859Sml29623 for (y = 0; y < nactual; y++) { 43093859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 43103859Sml29623 } 43113859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 43123859Sml29623 43133859Sml29623 (void) nxge_ldgv_uninit(nxgep); 43143859Sml29623 43153859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 43163859Sml29623 } 43173859Sml29623 intrp->intr_added++; 43183859Sml29623 } 43193859Sml29623 43203859Sml29623 intrp->msi_intx_cnt = nactual; 43213859Sml29623 43223859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 43233859Sml29623 "Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d", 43243859Sml29623 navail, nactual, 43253859Sml29623 intrp->msi_intx_cnt, 43263859Sml29623 intrp->intr_added)); 43273859Sml29623 43283859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 43293859Sml29623 43303859Sml29623 (void) nxge_intr_ldgv_init(nxgep); 43313859Sml29623 43323859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type")); 43333859Sml29623 43343859Sml29623 return (status); 43353859Sml29623 } 43363859Sml29623 43373859Sml29623 /*ARGSUSED*/ 43383859Sml29623 static nxge_status_t 43393859Sml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type) 43403859Sml29623 { 43413859Sml29623 dev_info_t *dip = nxgep->dip; 43423859Sml29623 p_nxge_ldg_t ldgp; 43433859Sml29623 p_nxge_intr_t intrp; 43443859Sml29623 uint_t *inthandler; 43453859Sml29623 void *arg1, *arg2; 43463859Sml29623 int behavior; 43473859Sml29623 int nintrs, navail; 43483859Sml29623 int nactual, nrequired; 43493859Sml29623 int inum = 0; 43503859Sml29623 int x, y; 43513859Sml29623 int ddi_status = DDI_SUCCESS; 43523859Sml29623 nxge_status_t status = NXGE_OK; 43533859Sml29623 43543859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix")); 43553859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 43563859Sml29623 intrp->start_inum = 0; 43573859Sml29623 43583859Sml29623 ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs); 43593859Sml29623 if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) { 43603859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 43613859Sml29623 "ddi_intr_get_nintrs() failed, status: 0x%x%, " 43623859Sml29623 "nintrs: %d", status, nintrs)); 43633859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 43643859Sml29623 } 43653859Sml29623 43663859Sml29623 ddi_status = ddi_intr_get_navail(dip, int_type, &navail); 43673859Sml29623 if ((ddi_status != DDI_SUCCESS) || (navail == 0)) { 43683859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 43693859Sml29623 "ddi_intr_get_navail() failed, status: 0x%x%, " 43703859Sml29623 "nintrs: %d", ddi_status, navail)); 43713859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 43723859Sml29623 } 43733859Sml29623 43743859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 43753859Sml29623 "ddi_intr_get_navail() returned: nintrs %d, naavail %d", 43763859Sml29623 nintrs, navail)); 43773859Sml29623 43783859Sml29623 behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT : 43793859Sml29623 DDI_INTR_ALLOC_NORMAL); 43803859Sml29623 intrp->intr_size = navail * sizeof (ddi_intr_handle_t); 43813859Sml29623 intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP); 43823859Sml29623 ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum, 43833859Sml29623 navail, &nactual, behavior); 43843859Sml29623 if (ddi_status != DDI_SUCCESS || nactual == 0) { 43853859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 43863859Sml29623 " ddi_intr_alloc() failed: %d", 43873859Sml29623 ddi_status)); 43883859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 43893859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 43903859Sml29623 } 43913859Sml29623 43923859Sml29623 if ((ddi_status = ddi_intr_get_pri(intrp->htable[0], 43933859Sml29623 (uint_t *)&intrp->pri)) != DDI_SUCCESS) { 43943859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 43953859Sml29623 " ddi_intr_get_pri() failed: %d", 43963859Sml29623 ddi_status)); 43973859Sml29623 /* Free already allocated interrupts */ 43983859Sml29623 for (y = 0; y < nactual; y++) { 43993859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 44003859Sml29623 } 44013859Sml29623 44023859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 44033859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 44043859Sml29623 } 44053859Sml29623 44063859Sml29623 nrequired = 0; 44073859Sml29623 switch (nxgep->niu_type) { 44083859Sml29623 default: 44093859Sml29623 status = nxge_ldgv_init(nxgep, &nactual, &nrequired); 44103859Sml29623 break; 44113859Sml29623 44123859Sml29623 case N2_NIU: 44133859Sml29623 status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired); 44143859Sml29623 break; 44153859Sml29623 } 44163859Sml29623 44173859Sml29623 if (status != NXGE_OK) { 44183859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 44193859Sml29623 "nxge_add_intrs_adv_type_fix:nxge_ldgv_init " 44203859Sml29623 "failed: 0x%x", status)); 44213859Sml29623 /* Free already allocated interrupts */ 44223859Sml29623 for (y = 0; y < nactual; y++) { 44233859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 44243859Sml29623 } 44253859Sml29623 44263859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 44273859Sml29623 return (status); 44283859Sml29623 } 44293859Sml29623 44303859Sml29623 ldgp = nxgep->ldgvp->ldgp; 44313859Sml29623 for (x = 0; x < nrequired; x++, ldgp++) { 44323859Sml29623 ldgp->vector = (uint8_t)x; 44333859Sml29623 if (nxgep->niu_type != N2_NIU) { 44343859Sml29623 ldgp->intdata = SID_DATA(ldgp->func, x); 44353859Sml29623 } 44363859Sml29623 44373859Sml29623 arg1 = ldgp->ldvp; 44383859Sml29623 arg2 = nxgep; 44393859Sml29623 if (ldgp->nldvs == 1) { 44403859Sml29623 inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler; 44413859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 44423859Sml29623 "nxge_add_intrs_adv_type_fix: " 44433859Sml29623 "1-1 int handler(%d) ldg %d ldv %d " 44443859Sml29623 "arg1 $%p arg2 $%p\n", 44453859Sml29623 x, ldgp->ldg, ldgp->ldvp->ldv, 44463859Sml29623 arg1, arg2)); 44473859Sml29623 } else if (ldgp->nldvs > 1) { 44483859Sml29623 inthandler = (uint_t *)ldgp->sys_intr_handler; 44493859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 44503859Sml29623 "nxge_add_intrs_adv_type_fix: " 44513859Sml29623 "shared ldv %d int handler(%d) ldv %d ldg %d" 44523859Sml29623 "arg1 0x%016llx arg2 0x%016llx\n", 44533859Sml29623 x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv, 44543859Sml29623 arg1, arg2)); 44553859Sml29623 } 44563859Sml29623 44573859Sml29623 if ((ddi_status = ddi_intr_add_handler(intrp->htable[x], 44583859Sml29623 (ddi_intr_handler_t *)inthandler, arg1, arg2)) 44593859Sml29623 != DDI_SUCCESS) { 44603859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, 44613859Sml29623 "==> nxge_add_intrs_adv_type_fix: failed #%d " 44623859Sml29623 "status 0x%x", x, ddi_status)); 44633859Sml29623 for (y = 0; y < intrp->intr_added; y++) { 44643859Sml29623 (void) ddi_intr_remove_handler( 44653859Sml29623 intrp->htable[y]); 44663859Sml29623 } 44673859Sml29623 for (y = 0; y < nactual; y++) { 44683859Sml29623 (void) ddi_intr_free(intrp->htable[y]); 44693859Sml29623 } 44703859Sml29623 /* Free already allocated intr */ 44713859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 44723859Sml29623 44733859Sml29623 (void) nxge_ldgv_uninit(nxgep); 44743859Sml29623 44753859Sml29623 return (NXGE_ERROR | NXGE_DDI_FAILED); 44763859Sml29623 } 44773859Sml29623 intrp->intr_added++; 44783859Sml29623 } 44793859Sml29623 44803859Sml29623 intrp->msi_intx_cnt = nactual; 44813859Sml29623 44823859Sml29623 (void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap); 44833859Sml29623 44843859Sml29623 status = nxge_intr_ldgv_init(nxgep); 44853859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix")); 44863859Sml29623 44873859Sml29623 return (status); 44883859Sml29623 } 44893859Sml29623 44903859Sml29623 static void 44913859Sml29623 nxge_remove_intrs(p_nxge_t nxgep) 44923859Sml29623 { 44933859Sml29623 int i, inum; 44943859Sml29623 p_nxge_intr_t intrp; 44953859Sml29623 44963859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs")); 44973859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 44983859Sml29623 if (!intrp->intr_registered) { 44993859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 45003859Sml29623 "<== nxge_remove_intrs: interrupts not registered")); 45013859Sml29623 return; 45023859Sml29623 } 45033859Sml29623 45043859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced")); 45053859Sml29623 45063859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 45073859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 45083859Sml29623 intrp->intr_added); 45093859Sml29623 } else { 45103859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 45113859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 45123859Sml29623 } 45133859Sml29623 } 45143859Sml29623 45153859Sml29623 for (inum = 0; inum < intrp->intr_added; inum++) { 45163859Sml29623 if (intrp->htable[inum]) { 45173859Sml29623 (void) ddi_intr_remove_handler(intrp->htable[inum]); 45183859Sml29623 } 45193859Sml29623 } 45203859Sml29623 45213859Sml29623 for (inum = 0; inum < intrp->msi_intx_cnt; inum++) { 45223859Sml29623 if (intrp->htable[inum]) { 45233859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, 45243859Sml29623 "nxge_remove_intrs: ddi_intr_free inum %d " 45253859Sml29623 "msi_intx_cnt %d intr_added %d", 45263859Sml29623 inum, 45273859Sml29623 intrp->msi_intx_cnt, 45283859Sml29623 intrp->intr_added)); 45293859Sml29623 45303859Sml29623 (void) ddi_intr_free(intrp->htable[inum]); 45313859Sml29623 } 45323859Sml29623 } 45333859Sml29623 45343859Sml29623 kmem_free(intrp->htable, intrp->intr_size); 45353859Sml29623 intrp->intr_registered = B_FALSE; 45363859Sml29623 intrp->intr_enabled = B_FALSE; 45373859Sml29623 intrp->msi_intx_cnt = 0; 45383859Sml29623 intrp->intr_added = 0; 45393859Sml29623 45403859Sml29623 (void) nxge_ldgv_uninit(nxgep); 45413859Sml29623 45425013Sml29623 (void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip, 45435013Sml29623 "#msix-request"); 45445013Sml29623 45453859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs")); 45463859Sml29623 } 45473859Sml29623 45483859Sml29623 /*ARGSUSED*/ 45493859Sml29623 static void 45503859Sml29623 nxge_remove_soft_intrs(p_nxge_t nxgep) 45513859Sml29623 { 45523859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_soft_intrs")); 45533859Sml29623 if (nxgep->resched_id) { 45543859Sml29623 ddi_remove_softintr(nxgep->resched_id); 45553859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 45563859Sml29623 "==> nxge_remove_soft_intrs: removed")); 45573859Sml29623 nxgep->resched_id = NULL; 45583859Sml29623 } 45593859Sml29623 45603859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_soft_intrs")); 45613859Sml29623 } 45623859Sml29623 45633859Sml29623 /*ARGSUSED*/ 45643859Sml29623 static void 45653859Sml29623 nxge_intrs_enable(p_nxge_t nxgep) 45663859Sml29623 { 45673859Sml29623 p_nxge_intr_t intrp; 45683859Sml29623 int i; 45693859Sml29623 int status; 45703859Sml29623 45713859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable")); 45723859Sml29623 45733859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 45743859Sml29623 45753859Sml29623 if (!intrp->intr_registered) { 45763859Sml29623 NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: " 45773859Sml29623 "interrupts are not registered")); 45783859Sml29623 return; 45793859Sml29623 } 45803859Sml29623 45813859Sml29623 if (intrp->intr_enabled) { 45823859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, 45833859Sml29623 "<== nxge_intrs_enable: already enabled")); 45843859Sml29623 return; 45853859Sml29623 } 45863859Sml29623 45873859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 45883859Sml29623 status = ddi_intr_block_enable(intrp->htable, 45893859Sml29623 intrp->intr_added); 45903859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 45913859Sml29623 "block enable - status 0x%x total inums #%d\n", 45923859Sml29623 status, intrp->intr_added)); 45933859Sml29623 } else { 45943859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 45953859Sml29623 status = ddi_intr_enable(intrp->htable[i]); 45963859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable " 45973859Sml29623 "ddi_intr_enable:enable - status 0x%x " 45983859Sml29623 "total inums %d enable inum #%d\n", 45993859Sml29623 status, intrp->intr_added, i)); 46003859Sml29623 if (status == DDI_SUCCESS) { 46013859Sml29623 intrp->intr_enabled = B_TRUE; 46023859Sml29623 } 46033859Sml29623 } 46043859Sml29623 } 46053859Sml29623 46063859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable")); 46073859Sml29623 } 46083859Sml29623 46093859Sml29623 /*ARGSUSED*/ 46103859Sml29623 static void 46113859Sml29623 nxge_intrs_disable(p_nxge_t nxgep) 46123859Sml29623 { 46133859Sml29623 p_nxge_intr_t intrp; 46143859Sml29623 int i; 46153859Sml29623 46163859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable")); 46173859Sml29623 46183859Sml29623 intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type; 46193859Sml29623 46203859Sml29623 if (!intrp->intr_registered) { 46213859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: " 46223859Sml29623 "interrupts are not registered")); 46233859Sml29623 return; 46243859Sml29623 } 46253859Sml29623 46263859Sml29623 if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) { 46273859Sml29623 (void) ddi_intr_block_disable(intrp->htable, 46283859Sml29623 intrp->intr_added); 46293859Sml29623 } else { 46303859Sml29623 for (i = 0; i < intrp->intr_added; i++) { 46313859Sml29623 (void) ddi_intr_disable(intrp->htable[i]); 46323859Sml29623 } 46333859Sml29623 } 46343859Sml29623 46353859Sml29623 intrp->intr_enabled = B_FALSE; 46363859Sml29623 NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable")); 46373859Sml29623 } 46383859Sml29623 46393859Sml29623 static nxge_status_t 46403859Sml29623 nxge_mac_register(p_nxge_t nxgep) 46413859Sml29623 { 46423859Sml29623 mac_register_t *macp; 46433859Sml29623 int status; 46443859Sml29623 46453859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register")); 46463859Sml29623 46473859Sml29623 if ((macp = mac_alloc(MAC_VERSION)) == NULL) 46483859Sml29623 return (NXGE_ERROR); 46493859Sml29623 46503859Sml29623 macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER; 46513859Sml29623 macp->m_driver = nxgep; 46523859Sml29623 macp->m_dip = nxgep->dip; 46533859Sml29623 macp->m_src_addr = nxgep->ouraddr.ether_addr_octet; 46543859Sml29623 macp->m_callbacks = &nxge_m_callbacks; 46553859Sml29623 macp->m_min_sdu = 0; 46563859Sml29623 macp->m_max_sdu = nxgep->mac.maxframesize - 46573859Sml29623 sizeof (struct ether_header) - ETHERFCSL - 4; 46583859Sml29623 46593859Sml29623 status = mac_register(macp, &nxgep->mach); 46603859Sml29623 mac_free(macp); 46613859Sml29623 46623859Sml29623 if (status != 0) { 46633859Sml29623 cmn_err(CE_WARN, 46643859Sml29623 "!nxge_mac_register failed (status %d instance %d)", 46653859Sml29623 status, nxgep->instance); 46663859Sml29623 return (NXGE_ERROR); 46673859Sml29623 } 46683859Sml29623 46693859Sml29623 NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success " 46703859Sml29623 "(instance %d)", nxgep->instance)); 46713859Sml29623 46723859Sml29623 return (NXGE_OK); 46733859Sml29623 } 46743859Sml29623 46753859Sml29623 void 46763859Sml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp) 46773859Sml29623 { 46783859Sml29623 ssize_t size; 46793859Sml29623 mblk_t *nmp; 46803859Sml29623 uint8_t blk_id; 46813859Sml29623 uint8_t chan; 46823859Sml29623 uint32_t err_id; 46833859Sml29623 err_inject_t *eip; 46843859Sml29623 46853859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject")); 46863859Sml29623 46873859Sml29623 size = 1024; 46883859Sml29623 nmp = mp->b_cont; 46893859Sml29623 eip = (err_inject_t *)nmp->b_rptr; 46903859Sml29623 blk_id = eip->blk_id; 46913859Sml29623 err_id = eip->err_id; 46923859Sml29623 chan = eip->chan; 46933859Sml29623 cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id); 46943859Sml29623 cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id); 46953859Sml29623 cmn_err(CE_NOTE, "!chan = 0x%x\n", chan); 46963859Sml29623 switch (blk_id) { 46973859Sml29623 case MAC_BLK_ID: 46983859Sml29623 break; 46993859Sml29623 case TXMAC_BLK_ID: 47003859Sml29623 break; 47013859Sml29623 case RXMAC_BLK_ID: 47023859Sml29623 break; 47033859Sml29623 case MIF_BLK_ID: 47043859Sml29623 break; 47053859Sml29623 case IPP_BLK_ID: 47063859Sml29623 nxge_ipp_inject_err(nxgep, err_id); 47073859Sml29623 break; 47083859Sml29623 case TXC_BLK_ID: 47093859Sml29623 nxge_txc_inject_err(nxgep, err_id); 47103859Sml29623 break; 47113859Sml29623 case TXDMA_BLK_ID: 47123859Sml29623 nxge_txdma_inject_err(nxgep, err_id, chan); 47133859Sml29623 break; 47143859Sml29623 case RXDMA_BLK_ID: 47153859Sml29623 nxge_rxdma_inject_err(nxgep, err_id, chan); 47163859Sml29623 break; 47173859Sml29623 case ZCP_BLK_ID: 47183859Sml29623 nxge_zcp_inject_err(nxgep, err_id); 47193859Sml29623 break; 47203859Sml29623 case ESPC_BLK_ID: 47213859Sml29623 break; 47223859Sml29623 case FFLP_BLK_ID: 47233859Sml29623 break; 47243859Sml29623 case PHY_BLK_ID: 47253859Sml29623 break; 47263859Sml29623 case ETHER_SERDES_BLK_ID: 47273859Sml29623 break; 47283859Sml29623 case PCIE_SERDES_BLK_ID: 47293859Sml29623 break; 47303859Sml29623 case VIR_BLK_ID: 47313859Sml29623 break; 47323859Sml29623 } 47333859Sml29623 47343859Sml29623 nmp->b_wptr = nmp->b_rptr + size; 47353859Sml29623 NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject")); 47363859Sml29623 47373859Sml29623 miocack(wq, mp, (int)size, 0); 47383859Sml29623 } 47393859Sml29623 47403859Sml29623 static int 47413859Sml29623 nxge_init_common_dev(p_nxge_t nxgep) 47423859Sml29623 { 47433859Sml29623 p_nxge_hw_list_t hw_p; 47443859Sml29623 dev_info_t *p_dip; 47453859Sml29623 47463859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device")); 47473859Sml29623 47483859Sml29623 p_dip = nxgep->p_dip; 47493859Sml29623 MUTEX_ENTER(&nxge_common_lock); 47503859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 47513859Sml29623 "==> nxge_init_common_dev:func # %d", 47523859Sml29623 nxgep->function_num)); 47533859Sml29623 /* 47543859Sml29623 * Loop through existing per neptune hardware list. 47553859Sml29623 */ 47563859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 47573859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 47583859Sml29623 "==> nxge_init_common_device:func # %d " 47593859Sml29623 "hw_p $%p parent dip $%p", 47603859Sml29623 nxgep->function_num, 47613859Sml29623 hw_p, 47623859Sml29623 p_dip)); 47633859Sml29623 if (hw_p->parent_devp == p_dip) { 47643859Sml29623 nxgep->nxge_hw_p = hw_p; 47653859Sml29623 hw_p->ndevs++; 47663859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 47673859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 47683859Sml29623 "==> nxge_init_common_device:func # %d " 47693859Sml29623 "hw_p $%p parent dip $%p " 47703859Sml29623 "ndevs %d (found)", 47713859Sml29623 nxgep->function_num, 47723859Sml29623 hw_p, 47733859Sml29623 p_dip, 47743859Sml29623 hw_p->ndevs)); 47753859Sml29623 break; 47763859Sml29623 } 47773859Sml29623 } 47783859Sml29623 47793859Sml29623 if (hw_p == NULL) { 47803859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 47813859Sml29623 "==> nxge_init_common_device:func # %d " 47823859Sml29623 "parent dip $%p (new)", 47833859Sml29623 nxgep->function_num, 47843859Sml29623 p_dip)); 47853859Sml29623 hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP); 47863859Sml29623 hw_p->parent_devp = p_dip; 47873859Sml29623 hw_p->magic = NXGE_NEPTUNE_MAGIC; 47883859Sml29623 nxgep->nxge_hw_p = hw_p; 47893859Sml29623 hw_p->ndevs++; 47903859Sml29623 hw_p->nxge_p[nxgep->function_num] = nxgep; 47913859Sml29623 hw_p->next = nxge_hw_list; 47924732Sdavemq if (nxgep->niu_type == N2_NIU) { 47934732Sdavemq hw_p->niu_type = N2_NIU; 47944732Sdavemq hw_p->platform_type = P_NEPTUNE_NIU; 47954732Sdavemq } else { 47964732Sdavemq hw_p->niu_type = NIU_TYPE_NONE; 47974977Sraghus hw_p->platform_type = P_NEPTUNE_NONE; 47984732Sdavemq } 47993859Sml29623 48003859Sml29623 MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL); 48013859Sml29623 MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL); 48023859Sml29623 MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL); 48033859Sml29623 MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL); 48043859Sml29623 MUTEX_INIT(&hw_p->nxge_mii_lock, NULL, MUTEX_DRIVER, NULL); 48053859Sml29623 48063859Sml29623 nxge_hw_list = hw_p; 48074732Sdavemq 48084732Sdavemq (void) nxge_scan_ports_phy(nxgep, nxge_hw_list); 48093859Sml29623 } 48103859Sml29623 48113859Sml29623 MUTEX_EXIT(&nxge_common_lock); 48124732Sdavemq 48134977Sraghus nxgep->platform_type = hw_p->platform_type; 48144732Sdavemq if (nxgep->niu_type != N2_NIU) { 48154732Sdavemq nxgep->niu_type = hw_p->niu_type; 48164732Sdavemq } 48174732Sdavemq 48183859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 48193859Sml29623 "==> nxge_init_common_device (nxge_hw_list) $%p", 48203859Sml29623 nxge_hw_list)); 48213859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device")); 48223859Sml29623 48233859Sml29623 return (NXGE_OK); 48243859Sml29623 } 48253859Sml29623 48263859Sml29623 static void 48273859Sml29623 nxge_uninit_common_dev(p_nxge_t nxgep) 48283859Sml29623 { 48293859Sml29623 p_nxge_hw_list_t hw_p, h_hw_p; 48303859Sml29623 dev_info_t *p_dip; 48313859Sml29623 48323859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device")); 48333859Sml29623 if (nxgep->nxge_hw_p == NULL) { 48343859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 48353859Sml29623 "<== nxge_uninit_common_device (no common)")); 48363859Sml29623 return; 48373859Sml29623 } 48383859Sml29623 48393859Sml29623 MUTEX_ENTER(&nxge_common_lock); 48403859Sml29623 h_hw_p = nxge_hw_list; 48413859Sml29623 for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) { 48423859Sml29623 p_dip = hw_p->parent_devp; 48433859Sml29623 if (nxgep->nxge_hw_p == hw_p && 48443859Sml29623 p_dip == nxgep->p_dip && 48453859Sml29623 nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC && 48463859Sml29623 hw_p->magic == NXGE_NEPTUNE_MAGIC) { 48473859Sml29623 48483859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 48493859Sml29623 "==> nxge_uninit_common_device:func # %d " 48503859Sml29623 "hw_p $%p parent dip $%p " 48513859Sml29623 "ndevs %d (found)", 48523859Sml29623 nxgep->function_num, 48533859Sml29623 hw_p, 48543859Sml29623 p_dip, 48553859Sml29623 hw_p->ndevs)); 48563859Sml29623 48573859Sml29623 nxgep->nxge_hw_p = NULL; 48583859Sml29623 if (hw_p->ndevs) { 48593859Sml29623 hw_p->ndevs--; 48603859Sml29623 } 48613859Sml29623 hw_p->nxge_p[nxgep->function_num] = NULL; 48623859Sml29623 if (!hw_p->ndevs) { 48633859Sml29623 MUTEX_DESTROY(&hw_p->nxge_vlan_lock); 48643859Sml29623 MUTEX_DESTROY(&hw_p->nxge_tcam_lock); 48653859Sml29623 MUTEX_DESTROY(&hw_p->nxge_cfg_lock); 48663859Sml29623 MUTEX_DESTROY(&hw_p->nxge_mdio_lock); 48673859Sml29623 MUTEX_DESTROY(&hw_p->nxge_mii_lock); 48683859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 48693859Sml29623 "==> nxge_uninit_common_device: " 48703859Sml29623 "func # %d " 48713859Sml29623 "hw_p $%p parent dip $%p " 48723859Sml29623 "ndevs %d (last)", 48733859Sml29623 nxgep->function_num, 48743859Sml29623 hw_p, 48753859Sml29623 p_dip, 48763859Sml29623 hw_p->ndevs)); 48773859Sml29623 48783859Sml29623 if (hw_p == nxge_hw_list) { 48793859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 48803859Sml29623 "==> nxge_uninit_common_device:" 48813859Sml29623 "remove head func # %d " 48823859Sml29623 "hw_p $%p parent dip $%p " 48833859Sml29623 "ndevs %d (head)", 48843859Sml29623 nxgep->function_num, 48853859Sml29623 hw_p, 48863859Sml29623 p_dip, 48873859Sml29623 hw_p->ndevs)); 48883859Sml29623 nxge_hw_list = hw_p->next; 48893859Sml29623 } else { 48903859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 48913859Sml29623 "==> nxge_uninit_common_device:" 48923859Sml29623 "remove middle func # %d " 48933859Sml29623 "hw_p $%p parent dip $%p " 48943859Sml29623 "ndevs %d (middle)", 48953859Sml29623 nxgep->function_num, 48963859Sml29623 hw_p, 48973859Sml29623 p_dip, 48983859Sml29623 hw_p->ndevs)); 48993859Sml29623 h_hw_p->next = hw_p->next; 49003859Sml29623 } 49013859Sml29623 49023859Sml29623 KMEM_FREE(hw_p, sizeof (nxge_hw_list_t)); 49033859Sml29623 } 49043859Sml29623 break; 49053859Sml29623 } else { 49063859Sml29623 h_hw_p = hw_p; 49073859Sml29623 } 49083859Sml29623 } 49093859Sml29623 49103859Sml29623 MUTEX_EXIT(&nxge_common_lock); 49113859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 49123859Sml29623 "==> nxge_uninit_common_device (nxge_hw_list) $%p", 49133859Sml29623 nxge_hw_list)); 49143859Sml29623 49153859Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device")); 49163859Sml29623 } 49174732Sdavemq 49184732Sdavemq /* 49194977Sraghus * Determines the number of ports from the niu_type or the platform type. 49204732Sdavemq * Returns the number of ports, or returns zero on failure. 49214732Sdavemq */ 49224732Sdavemq 49234732Sdavemq int 49244977Sraghus nxge_get_nports(p_nxge_t nxgep) 49254732Sdavemq { 49264732Sdavemq int nports = 0; 49274732Sdavemq 49284977Sraghus switch (nxgep->niu_type) { 49294732Sdavemq case N2_NIU: 49304732Sdavemq case NEPTUNE_2_10GF: 49314732Sdavemq nports = 2; 49324732Sdavemq break; 49334732Sdavemq case NEPTUNE_4_1GC: 49344732Sdavemq case NEPTUNE_2_10GF_2_1GC: 49354732Sdavemq case NEPTUNE_1_10GF_3_1GC: 49364732Sdavemq case NEPTUNE_1_1GC_1_10GF_2_1GC: 49374732Sdavemq nports = 4; 49384732Sdavemq break; 49394732Sdavemq default: 49404977Sraghus switch (nxgep->platform_type) { 49414977Sraghus case P_NEPTUNE_NIU: 49424977Sraghus case P_NEPTUNE_ATLAS_2PORT: 49434977Sraghus nports = 2; 49444977Sraghus break; 49454977Sraghus case P_NEPTUNE_ATLAS_4PORT: 49464977Sraghus case P_NEPTUNE_MARAMBA_P0: 49474977Sraghus case P_NEPTUNE_MARAMBA_P1: 49485196Ssbehera case P_NEPTUNE_ALONSO: 49494977Sraghus nports = 4; 49504977Sraghus break; 49514977Sraghus default: 49524977Sraghus break; 49534977Sraghus } 49544732Sdavemq break; 49554732Sdavemq } 49564732Sdavemq 49574732Sdavemq return (nports); 49584732Sdavemq } 49595013Sml29623 49605013Sml29623 /* 49615013Sml29623 * The following two functions are to support 49625013Sml29623 * PSARC/2007/453 MSI-X interrupt limit override. 49635013Sml29623 */ 49645013Sml29623 static int 49655013Sml29623 nxge_create_msi_property(p_nxge_t nxgep) 49665013Sml29623 { 49675013Sml29623 int nmsi; 49685013Sml29623 extern int ncpus; 49695013Sml29623 49705013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==>nxge_create_msi_property")); 49715013Sml29623 49725013Sml29623 switch (nxgep->mac.portmode) { 49735013Sml29623 case PORT_10G_COPPER: 49745013Sml29623 case PORT_10G_FIBER: 49755013Sml29623 (void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip, 49765013Sml29623 DDI_PROP_CANSLEEP, "#msix-request", NULL, 0); 49775013Sml29623 /* 49785013Sml29623 * The maximum MSI-X requested will be 8. 49795013Sml29623 * If the # of CPUs is less than 8, we will reqeust 49805013Sml29623 * # MSI-X based on the # of CPUs. 49815013Sml29623 */ 49825013Sml29623 if (ncpus >= NXGE_MSIX_REQUEST_10G) { 49835013Sml29623 nmsi = NXGE_MSIX_REQUEST_10G; 49845013Sml29623 } else { 49855013Sml29623 nmsi = ncpus; 49865013Sml29623 } 49875013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 49885013Sml29623 "==>nxge_create_msi_property(10G): exists 0x%x (nmsi %d)", 49895013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 49905013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 49915013Sml29623 break; 49925013Sml29623 49935013Sml29623 default: 49945013Sml29623 nmsi = NXGE_MSIX_REQUEST_1G; 49955013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, 49965013Sml29623 "==>nxge_create_msi_property(1G): exists 0x%x (nmsi %d)", 49975013Sml29623 ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip, 49985013Sml29623 DDI_PROP_CANSLEEP, "#msix-request"), nmsi)); 49995013Sml29623 break; 50005013Sml29623 } 50015013Sml29623 50025013Sml29623 NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<==nxge_create_msi_property")); 50035013Sml29623 return (nmsi); 50045013Sml29623 } 5005