xref: /onnv-gate/usr/src/uts/common/io/nxge/nxge_main.c (revision 4732:4edaffb4494b)
13859Sml29623 /*
23859Sml29623  * CDDL HEADER START
33859Sml29623  *
43859Sml29623  * The contents of this file are subject to the terms of the
53859Sml29623  * Common Development and Distribution License (the "License").
63859Sml29623  * You may not use this file except in compliance with the License.
73859Sml29623  *
83859Sml29623  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
93859Sml29623  * or http://www.opensolaris.org/os/licensing.
103859Sml29623  * See the License for the specific language governing permissions
113859Sml29623  * and limitations under the License.
123859Sml29623  *
133859Sml29623  * When distributing Covered Code, include this CDDL HEADER in each
143859Sml29623  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
153859Sml29623  * If applicable, add the following below this CDDL HEADER, with the
163859Sml29623  * fields enclosed by brackets "[]" replaced with your own identifying
173859Sml29623  * information: Portions Copyright [yyyy] [name of copyright owner]
183859Sml29623  *
193859Sml29623  * CDDL HEADER END
203859Sml29623  */
213859Sml29623 /*
223859Sml29623  * Copyright 2007 Sun Microsystems, Inc.  All rights reserved.
233859Sml29623  * Use is subject to license terms.
243859Sml29623  */
253859Sml29623 
263859Sml29623 #pragma ident	"%Z%%M%	%I%	%E% SMI"
273859Sml29623 
283859Sml29623 /*
293859Sml29623  * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver.
303859Sml29623  */
313859Sml29623 #include	<sys/nxge/nxge_impl.h>
323859Sml29623 #include	<sys/pcie.h>
333859Sml29623 
343859Sml29623 uint32_t 	nxge_use_partition = 0;		/* debug partition flag */
353859Sml29623 uint32_t 	nxge_dma_obp_props_only = 1;	/* use obp published props */
363859Sml29623 uint32_t 	nxge_use_rdc_intr = 1;		/* debug to assign rdc intr */
373859Sml29623 /*
383859Sml29623  * until MSIX supported, assume msi, use 2 for msix
393859Sml29623  */
403859Sml29623 uint32_t	nxge_msi_enable = 1;		/* debug: turn msi off */
413859Sml29623 
423859Sml29623 /*
433859Sml29623  * Globals: tunable parameters (/etc/system or adb)
443859Sml29623  *
453859Sml29623  */
463859Sml29623 uint32_t 	nxge_rbr_size = NXGE_RBR_RBB_DEFAULT;
473859Sml29623 uint32_t 	nxge_rbr_spare_size = 0;
483859Sml29623 uint32_t 	nxge_rcr_size = NXGE_RCR_DEFAULT;
493859Sml29623 uint32_t 	nxge_tx_ring_size = NXGE_TX_RING_DEFAULT;
504193Sspeer boolean_t 	nxge_no_msg = B_TRUE;		/* control message display */
513859Sml29623 uint32_t 	nxge_no_link_notify = 0;	/* control DL_NOTIFY */
523859Sml29623 uint32_t 	nxge_bcopy_thresh = TX_BCOPY_MAX;
533859Sml29623 uint32_t 	nxge_dvma_thresh = TX_FASTDVMA_MIN;
543859Sml29623 uint32_t 	nxge_dma_stream_thresh = TX_STREAM_MIN;
553859Sml29623 uint32_t	nxge_jumbo_mtu	= TX_JUMBO_MTU;
563859Sml29623 boolean_t	nxge_jumbo_enable = B_FALSE;
573859Sml29623 uint16_t	nxge_rcr_timeout = NXGE_RDC_RCR_TIMEOUT;
583859Sml29623 uint16_t	nxge_rcr_threshold = NXGE_RDC_RCR_THRESHOLD;
593952Sml29623 nxge_tx_mode_t	nxge_tx_scheme = NXGE_USE_SERIAL;
603859Sml29623 
613859Sml29623 /*
623859Sml29623  * Debugging flags:
633859Sml29623  *		nxge_no_tx_lb : transmit load balancing
643859Sml29623  *		nxge_tx_lb_policy: 0 - TCP port (default)
653859Sml29623  *				   3 - DEST MAC
663859Sml29623  */
673859Sml29623 uint32_t 	nxge_no_tx_lb = 0;
683859Sml29623 uint32_t 	nxge_tx_lb_policy = NXGE_TX_LB_TCPUDP;
693859Sml29623 
703859Sml29623 /*
713859Sml29623  * Add tunable to reduce the amount of time spent in the
723859Sml29623  * ISR doing Rx Processing.
733859Sml29623  */
743859Sml29623 uint32_t nxge_max_rx_pkts = 1024;
753859Sml29623 
763859Sml29623 /*
773859Sml29623  * Tunables to manage the receive buffer blocks.
783859Sml29623  *
793859Sml29623  * nxge_rx_threshold_hi: copy all buffers.
803859Sml29623  * nxge_rx_bcopy_size_type: receive buffer block size type.
813859Sml29623  * nxge_rx_threshold_lo: copy only up to tunable block size type.
823859Sml29623  */
833859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6;
843859Sml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0;
853859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3;
863859Sml29623 
873859Sml29623 rtrace_t npi_rtracebuf;
883859Sml29623 
893859Sml29623 #if	defined(sun4v)
903859Sml29623 /*
913859Sml29623  * Hypervisor N2/NIU services information.
923859Sml29623  */
933859Sml29623 static hsvc_info_t niu_hsvc = {
943859Sml29623 	HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER,
953859Sml29623 	NIU_MINOR_VER, "nxge"
963859Sml29623 };
973859Sml29623 #endif
983859Sml29623 
993859Sml29623 /*
1003859Sml29623  * Function Prototypes
1013859Sml29623  */
1023859Sml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t);
1033859Sml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t);
1043859Sml29623 static void nxge_unattach(p_nxge_t);
1053859Sml29623 
1063859Sml29623 #if NXGE_PROPERTY
1073859Sml29623 static void nxge_remove_hard_properties(p_nxge_t);
1083859Sml29623 #endif
1093859Sml29623 
1103859Sml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t);
1113859Sml29623 
1123859Sml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t);
1133859Sml29623 static void nxge_destroy_mutexes(p_nxge_t);
1143859Sml29623 
1153859Sml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep);
1163859Sml29623 static void nxge_unmap_regs(p_nxge_t nxgep);
1173859Sml29623 #ifdef	NXGE_DEBUG
1183859Sml29623 static void nxge_test_map_regs(p_nxge_t nxgep);
1193859Sml29623 #endif
1203859Sml29623 
1213859Sml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep);
1223859Sml29623 static nxge_status_t nxge_add_soft_intrs(p_nxge_t nxgep);
1233859Sml29623 static void nxge_remove_intrs(p_nxge_t nxgep);
1243859Sml29623 static void nxge_remove_soft_intrs(p_nxge_t nxgep);
1253859Sml29623 
1263859Sml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep);
1273859Sml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t);
1283859Sml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t);
1293859Sml29623 static void nxge_intrs_enable(p_nxge_t nxgep);
1303859Sml29623 static void nxge_intrs_disable(p_nxge_t nxgep);
1313859Sml29623 
1323859Sml29623 static void nxge_suspend(p_nxge_t);
1333859Sml29623 static nxge_status_t nxge_resume(p_nxge_t);
1343859Sml29623 
1353859Sml29623 static nxge_status_t nxge_setup_dev(p_nxge_t);
1363859Sml29623 static void nxge_destroy_dev(p_nxge_t);
1373859Sml29623 
1383859Sml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t);
1393859Sml29623 static void nxge_free_mem_pool(p_nxge_t);
1403859Sml29623 
1413859Sml29623 static nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t);
1423859Sml29623 static void nxge_free_rx_mem_pool(p_nxge_t);
1433859Sml29623 
1443859Sml29623 static nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t);
1453859Sml29623 static void nxge_free_tx_mem_pool(p_nxge_t);
1463859Sml29623 
1473859Sml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t,
1483859Sml29623 	struct ddi_dma_attr *,
1493859Sml29623 	size_t, ddi_device_acc_attr_t *, uint_t,
1503859Sml29623 	p_nxge_dma_common_t);
1513859Sml29623 
1523859Sml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t);
1533859Sml29623 
1543859Sml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t,
1553859Sml29623 	p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
1563859Sml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
1573859Sml29623 
1583859Sml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t,
1593859Sml29623 	p_nxge_dma_common_t *, size_t);
1603859Sml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
1613859Sml29623 
1623859Sml29623 static nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t,
1633859Sml29623 	p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
1643859Sml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
1653859Sml29623 
1663859Sml29623 static nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t,
1673859Sml29623 	p_nxge_dma_common_t *,
1683859Sml29623 	size_t);
1693859Sml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
1703859Sml29623 
1713859Sml29623 static int nxge_init_common_dev(p_nxge_t);
1723859Sml29623 static void nxge_uninit_common_dev(p_nxge_t);
1733859Sml29623 
1743859Sml29623 /*
1753859Sml29623  * The next declarations are for the GLDv3 interface.
1763859Sml29623  */
1773859Sml29623 static int nxge_m_start(void *);
1783859Sml29623 static void nxge_m_stop(void *);
1793859Sml29623 static int nxge_m_unicst(void *, const uint8_t *);
1803859Sml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *);
1813859Sml29623 static int nxge_m_promisc(void *, boolean_t);
1823859Sml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *);
1833859Sml29623 static void nxge_m_resources(void *);
1843859Sml29623 mblk_t *nxge_m_tx(void *arg, mblk_t *);
1853859Sml29623 static nxge_status_t nxge_mac_register(p_nxge_t);
1863859Sml29623 static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr,
1873859Sml29623 	mac_addr_slot_t slot);
1883859Sml29623 static void nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot,
1893859Sml29623 	boolean_t factory);
1903859Sml29623 static int nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr);
1913859Sml29623 static int nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr);
1923859Sml29623 static int nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot);
1933859Sml29623 static int nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr);
1943859Sml29623 static int nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr);
1953859Sml29623 
1963859Sml29623 #define	NXGE_NEPTUNE_MAGIC	0x4E584745UL
1973859Sml29623 #define	MAX_DUMP_SZ 256
1983859Sml29623 
1993859Sml29623 #define	NXGE_M_CALLBACK_FLAGS	(MC_RESOURCES | MC_IOCTL | MC_GETCAPAB)
2003859Sml29623 
2013859Sml29623 static	boolean_t	nxge_m_getcapab(void *, mac_capab_t, void *);
2023859Sml29623 static mac_callbacks_t nxge_m_callbacks = {
2033859Sml29623 	NXGE_M_CALLBACK_FLAGS,
2043859Sml29623 	nxge_m_stat,
2053859Sml29623 	nxge_m_start,
2063859Sml29623 	nxge_m_stop,
2073859Sml29623 	nxge_m_promisc,
2083859Sml29623 	nxge_m_multicst,
2093859Sml29623 	nxge_m_unicst,
2103859Sml29623 	nxge_m_tx,
2113859Sml29623 	nxge_m_resources,
2123859Sml29623 	nxge_m_ioctl,
2133859Sml29623 	nxge_m_getcapab
2143859Sml29623 };
2153859Sml29623 
2163859Sml29623 void
2173859Sml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *);
2183859Sml29623 
2193859Sml29623 /*
2203859Sml29623  * These global variables control the message
2213859Sml29623  * output.
2223859Sml29623  */
2233859Sml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG;
2243859Sml29623 uint64_t nxge_debug_level = 0;
2253859Sml29623 
2263859Sml29623 /*
2273859Sml29623  * This list contains the instance structures for the Neptune
2283859Sml29623  * devices present in the system. The lock exists to guarantee
2293859Sml29623  * mutually exclusive access to the list.
2303859Sml29623  */
2313859Sml29623 void 			*nxge_list = NULL;
2323859Sml29623 
2333859Sml29623 void			*nxge_hw_list = NULL;
2343859Sml29623 nxge_os_mutex_t 	nxge_common_lock;
2353859Sml29623 
2363859Sml29623 nxge_os_mutex_t		nxge_mii_lock;
2373859Sml29623 static uint32_t		nxge_mii_lock_init = 0;
2383859Sml29623 nxge_os_mutex_t		nxge_mdio_lock;
2393859Sml29623 static uint32_t		nxge_mdio_lock_init = 0;
2403859Sml29623 
2413859Sml29623 extern uint64_t 	npi_debug_level;
2423859Sml29623 
2433859Sml29623 extern nxge_status_t	nxge_ldgv_init(p_nxge_t, int *, int *);
2443859Sml29623 extern nxge_status_t	nxge_ldgv_init_n2(p_nxge_t, int *, int *);
2453859Sml29623 extern nxge_status_t	nxge_ldgv_uninit(p_nxge_t);
2463859Sml29623 extern nxge_status_t	nxge_intr_ldgv_init(p_nxge_t);
2473859Sml29623 extern void		nxge_fm_init(p_nxge_t,
2483859Sml29623 					ddi_device_acc_attr_t *,
2493859Sml29623 					ddi_device_acc_attr_t *,
2503859Sml29623 					ddi_dma_attr_t *);
2513859Sml29623 extern void		nxge_fm_fini(p_nxge_t);
2523859Sml29623 extern npi_status_t	npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t);
2533859Sml29623 
2543859Sml29623 /*
2553859Sml29623  * Count used to maintain the number of buffers being used
2563859Sml29623  * by Neptune instances and loaned up to the upper layers.
2573859Sml29623  */
2583859Sml29623 uint32_t nxge_mblks_pending = 0;
2593859Sml29623 
2603859Sml29623 /*
2613859Sml29623  * Device register access attributes for PIO.
2623859Sml29623  */
2633859Sml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = {
2643859Sml29623 	DDI_DEVICE_ATTR_V0,
2653859Sml29623 	DDI_STRUCTURE_LE_ACC,
2663859Sml29623 	DDI_STRICTORDER_ACC,
2673859Sml29623 };
2683859Sml29623 
2693859Sml29623 /*
2703859Sml29623  * Device descriptor access attributes for DMA.
2713859Sml29623  */
2723859Sml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = {
2733859Sml29623 	DDI_DEVICE_ATTR_V0,
2743859Sml29623 	DDI_STRUCTURE_LE_ACC,
2753859Sml29623 	DDI_STRICTORDER_ACC
2763859Sml29623 };
2773859Sml29623 
2783859Sml29623 /*
2793859Sml29623  * Device buffer access attributes for DMA.
2803859Sml29623  */
2813859Sml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = {
2823859Sml29623 	DDI_DEVICE_ATTR_V0,
2833859Sml29623 	DDI_STRUCTURE_BE_ACC,
2843859Sml29623 	DDI_STRICTORDER_ACC
2853859Sml29623 };
2863859Sml29623 
2873859Sml29623 ddi_dma_attr_t nxge_desc_dma_attr = {
2883859Sml29623 	DMA_ATTR_V0,		/* version number. */
2893859Sml29623 	0,			/* low address */
2903859Sml29623 	0xffffffffffffffff,	/* high address */
2913859Sml29623 	0xffffffffffffffff,	/* address counter max */
2923859Sml29623 #ifndef NIU_PA_WORKAROUND
2933859Sml29623 	0x100000,		/* alignment */
2943859Sml29623 #else
2953859Sml29623 	0x2000,
2963859Sml29623 #endif
2973859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
2983859Sml29623 	0x1,			/* minimum transfer size */
2993859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
3003859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
3013859Sml29623 	1,			/* scatter/gather list length */
3023859Sml29623 	(unsigned int) 1,	/* granularity */
3033859Sml29623 	0			/* attribute flags */
3043859Sml29623 };
3053859Sml29623 
3063859Sml29623 ddi_dma_attr_t nxge_tx_dma_attr = {
3073859Sml29623 	DMA_ATTR_V0,		/* version number. */
3083859Sml29623 	0,			/* low address */
3093859Sml29623 	0xffffffffffffffff,	/* high address */
3103859Sml29623 	0xffffffffffffffff,	/* address counter max */
3113859Sml29623 #if defined(_BIG_ENDIAN)
3123859Sml29623 	0x2000,			/* alignment */
3133859Sml29623 #else
3143859Sml29623 	0x1000,			/* alignment */
3153859Sml29623 #endif
3163859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
3173859Sml29623 	0x1,			/* minimum transfer size */
3183859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
3193859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
3203859Sml29623 	5,			/* scatter/gather list length */
3213859Sml29623 	(unsigned int) 1,	/* granularity */
3223859Sml29623 	0			/* attribute flags */
3233859Sml29623 };
3243859Sml29623 
3253859Sml29623 ddi_dma_attr_t nxge_rx_dma_attr = {
3263859Sml29623 	DMA_ATTR_V0,		/* version number. */
3273859Sml29623 	0,			/* low address */
3283859Sml29623 	0xffffffffffffffff,	/* high address */
3293859Sml29623 	0xffffffffffffffff,	/* address counter max */
3303859Sml29623 	0x2000,			/* alignment */
3313859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
3323859Sml29623 	0x1,			/* minimum transfer size */
3333859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
3343859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
3353859Sml29623 	1,			/* scatter/gather list length */
3363859Sml29623 	(unsigned int) 1,	/* granularity */
337*4732Sdavemq 	0			/* attribute flags */
3383859Sml29623 };
3393859Sml29623 
3403859Sml29623 ddi_dma_lim_t nxge_dma_limits = {
3413859Sml29623 	(uint_t)0,		/* dlim_addr_lo */
3423859Sml29623 	(uint_t)0xffffffff,	/* dlim_addr_hi */
3433859Sml29623 	(uint_t)0xffffffff,	/* dlim_cntr_max */
3443859Sml29623 	(uint_t)0xfc00fc,	/* dlim_burstsizes for 32 and 64 bit xfers */
3453859Sml29623 	0x1,			/* dlim_minxfer */
3463859Sml29623 	1024			/* dlim_speed */
3473859Sml29623 };
3483859Sml29623 
3493859Sml29623 dma_method_t nxge_force_dma = DVMA;
3503859Sml29623 
3513859Sml29623 /*
3523859Sml29623  * dma chunk sizes.
3533859Sml29623  *
3543859Sml29623  * Try to allocate the largest possible size
3553859Sml29623  * so that fewer number of dma chunks would be managed
3563859Sml29623  */
3573859Sml29623 #ifdef NIU_PA_WORKAROUND
3583859Sml29623 size_t alloc_sizes [] = {0x2000};
3593859Sml29623 #else
3603859Sml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000,
3613859Sml29623 		0x10000, 0x20000, 0x40000, 0x80000,
3623859Sml29623 		0x100000, 0x200000, 0x400000, 0x800000, 0x1000000};
3633859Sml29623 #endif
3643859Sml29623 
3653859Sml29623 /*
3663859Sml29623  * Translate "dev_t" to a pointer to the associated "dev_info_t".
3673859Sml29623  */
3683859Sml29623 
3693859Sml29623 static int
3703859Sml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd)
3713859Sml29623 {
3723859Sml29623 	p_nxge_t	nxgep = NULL;
3733859Sml29623 	int		instance;
3743859Sml29623 	int		status = DDI_SUCCESS;
3753859Sml29623 	uint8_t		portn;
3763859Sml29623 	nxge_mmac_t	*mmac_info;
3773859Sml29623 
3783859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach"));
3793859Sml29623 
3803859Sml29623 	/*
3813859Sml29623 	 * Get the device instance since we'll need to setup
3823859Sml29623 	 * or retrieve a soft state for this instance.
3833859Sml29623 	 */
3843859Sml29623 	instance = ddi_get_instance(dip);
3853859Sml29623 
3863859Sml29623 	switch (cmd) {
3873859Sml29623 	case DDI_ATTACH:
3883859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH"));
3893859Sml29623 		break;
3903859Sml29623 
3913859Sml29623 	case DDI_RESUME:
3923859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME"));
3933859Sml29623 		nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
3943859Sml29623 		if (nxgep == NULL) {
3953859Sml29623 			status = DDI_FAILURE;
3963859Sml29623 			break;
3973859Sml29623 		}
3983859Sml29623 		if (nxgep->dip != dip) {
3993859Sml29623 			status = DDI_FAILURE;
4003859Sml29623 			break;
4013859Sml29623 		}
4023859Sml29623 		if (nxgep->suspended == DDI_PM_SUSPEND) {
4033859Sml29623 			status = ddi_dev_is_needed(nxgep->dip, 0, 1);
4043859Sml29623 		} else {
4054185Sspeer 			status = nxge_resume(nxgep);
4063859Sml29623 		}
4073859Sml29623 		goto nxge_attach_exit;
4083859Sml29623 
4093859Sml29623 	case DDI_PM_RESUME:
4103859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME"));
4113859Sml29623 		nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
4123859Sml29623 		if (nxgep == NULL) {
4133859Sml29623 			status = DDI_FAILURE;
4143859Sml29623 			break;
4153859Sml29623 		}
4163859Sml29623 		if (nxgep->dip != dip) {
4173859Sml29623 			status = DDI_FAILURE;
4183859Sml29623 			break;
4193859Sml29623 		}
4204185Sspeer 		status = nxge_resume(nxgep);
4213859Sml29623 		goto nxge_attach_exit;
4223859Sml29623 
4233859Sml29623 	default:
4243859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown"));
4253859Sml29623 		status = DDI_FAILURE;
4263859Sml29623 		goto nxge_attach_exit;
4273859Sml29623 	}
4283859Sml29623 
4293859Sml29623 
4303859Sml29623 	if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) {
4313859Sml29623 		status = DDI_FAILURE;
4323859Sml29623 		goto nxge_attach_exit;
4333859Sml29623 	}
4343859Sml29623 
4353859Sml29623 	nxgep = ddi_get_soft_state(nxge_list, instance);
4363859Sml29623 	if (nxgep == NULL) {
4373859Sml29623 		goto nxge_attach_fail;
4383859Sml29623 	}
4393859Sml29623 
4404693Stm144005 	nxgep->nxge_magic = NXGE_MAGIC;
4414693Stm144005 
4423859Sml29623 	nxgep->drv_state = 0;
4433859Sml29623 	nxgep->dip = dip;
4443859Sml29623 	nxgep->instance = instance;
4453859Sml29623 	nxgep->p_dip = ddi_get_parent(dip);
4463859Sml29623 	nxgep->nxge_debug_level = nxge_debug_level;
4473859Sml29623 	npi_debug_level = nxge_debug_level;
4483859Sml29623 
4493859Sml29623 	nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, &nxge_dev_desc_dma_acc_attr,
4503859Sml29623 				&nxge_rx_dma_attr);
4513859Sml29623 
4523859Sml29623 	status = nxge_map_regs(nxgep);
4533859Sml29623 	if (status != NXGE_OK) {
4543859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed"));
4553859Sml29623 		goto nxge_attach_fail;
4563859Sml29623 	}
4573859Sml29623 
4583859Sml29623 	status = nxge_init_common_dev(nxgep);
4593859Sml29623 	if (status != NXGE_OK) {
4603859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
4613859Sml29623 			"nxge_init_common_dev failed"));
4623859Sml29623 		goto nxge_attach_fail;
4633859Sml29623 	}
4643859Sml29623 
465*4732Sdavemq 	if (nxgep->niu_type == NEPTUNE_2_10GF) {
466*4732Sdavemq 		if (nxgep->function_num > 1) {
467*4732Sdavemq 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "Unsupported"
468*4732Sdavemq 			    " function %d. Only functions 0 and 1 are "
469*4732Sdavemq 			    "supported for this card.", nxgep->function_num));
470*4732Sdavemq 			status = NXGE_ERROR;
471*4732Sdavemq 			goto nxge_attach_fail;
472*4732Sdavemq 		}
473*4732Sdavemq 	}
474*4732Sdavemq 
4753859Sml29623 	portn = NXGE_GET_PORT_NUM(nxgep->function_num);
4763859Sml29623 	nxgep->mac.portnum = portn;
4773859Sml29623 	if ((portn == 0) || (portn == 1))
4783859Sml29623 		nxgep->mac.porttype = PORT_TYPE_XMAC;
4793859Sml29623 	else
4803859Sml29623 		nxgep->mac.porttype = PORT_TYPE_BMAC;
4813859Sml29623 	/*
4823859Sml29623 	 * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC)
4833859Sml29623 	 * internally, the rest 2 ports use BMAC (1G "Big" MAC).
4843859Sml29623 	 * The two types of MACs have different characterizations.
4853859Sml29623 	 */
4863859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
4873859Sml29623 	if (nxgep->function_num < 2) {
4883859Sml29623 		mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY;
4893859Sml29623 		mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY;
4903859Sml29623 	} else {
4913859Sml29623 		mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY;
4923859Sml29623 		mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY;
4933859Sml29623 	}
4943859Sml29623 	/*
4953859Sml29623 	 * Setup the Ndd parameters for the this instance.
4963859Sml29623 	 */
4973859Sml29623 	nxge_init_param(nxgep);
4983859Sml29623 
4993859Sml29623 	/*
5003859Sml29623 	 * Setup Register Tracing Buffer.
5013859Sml29623 	 */
5023859Sml29623 	npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf);
5033859Sml29623 
5043859Sml29623 	/* init stats ptr */
5053859Sml29623 	nxge_init_statsp(nxgep);
5064185Sspeer 
507*4732Sdavemq 	if (nxgep->nxge_hw_p->platform_type == P_NEPTUNE_ATLAS) {
5084185Sspeer 		/*
5094185Sspeer 		 * read the vpd info from the eeprom into local data
5104185Sspeer 		 * structure and check for the VPD info validity
5114185Sspeer 		 */
5124185Sspeer 		(void) nxge_vpd_info_get(nxgep);
5134185Sspeer 	}
5144185Sspeer 
515*4732Sdavemq 	status = nxge_setup_xcvr_table(nxgep);
5163859Sml29623 
5173859Sml29623 	if (status != NXGE_OK) {
5184185Sspeer 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: "
5193859Sml29623 				    " Couldn't determine card type"
5203859Sml29623 				    " .... exit "));
5213859Sml29623 		goto nxge_attach_fail;
5223859Sml29623 	}
5233859Sml29623 
5243859Sml29623 	status = nxge_get_config_properties(nxgep);
5253859Sml29623 
5263859Sml29623 	if (status != NXGE_OK) {
5273859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "get_hw create failed"));
5283859Sml29623 		goto nxge_attach_fail;
5293859Sml29623 	}
5303859Sml29623 
5313859Sml29623 	/*
5323859Sml29623 	 * Setup the Kstats for the driver.
5333859Sml29623 	 */
5343859Sml29623 	nxge_setup_kstats(nxgep);
5353859Sml29623 
5363859Sml29623 	nxge_setup_param(nxgep);
5373859Sml29623 
5383859Sml29623 	status = nxge_setup_system_dma_pages(nxgep);
5393859Sml29623 	if (status != NXGE_OK) {
5403859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed"));
5413859Sml29623 		goto nxge_attach_fail;
5423859Sml29623 	}
5433859Sml29623 
5443859Sml29623 #if	defined(sun4v)
5453859Sml29623 	if (nxgep->niu_type == N2_NIU) {
5463859Sml29623 		nxgep->niu_hsvc_available = B_FALSE;
5473859Sml29623 		bcopy(&niu_hsvc, &nxgep->niu_hsvc, sizeof (hsvc_info_t));
5483859Sml29623 		if ((status =
5493859Sml29623 			hsvc_register(&nxgep->niu_hsvc,
5503859Sml29623 					&nxgep->niu_min_ver)) != 0) {
5513859Sml29623 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
5523859Sml29623 					"nxge_attach: "
5533859Sml29623 					"%s: cannot negotiate "
5543859Sml29623 					"hypervisor services "
5553859Sml29623 					"revision %d "
5563859Sml29623 					"group: 0x%lx "
5573859Sml29623 					"major: 0x%lx minor: 0x%lx "
5583859Sml29623 					"errno: %d",
5593859Sml29623 					niu_hsvc.hsvc_modname,
5603859Sml29623 					niu_hsvc.hsvc_rev,
5613859Sml29623 					niu_hsvc.hsvc_group,
5623859Sml29623 					niu_hsvc.hsvc_major,
5633859Sml29623 					niu_hsvc.hsvc_minor,
5643859Sml29623 					status));
5653859Sml29623 				status = DDI_FAILURE;
5663859Sml29623 				goto nxge_attach_fail;
5673859Sml29623 		}
5683859Sml29623 
5693859Sml29623 		nxgep->niu_hsvc_available = B_TRUE;
5703859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
5713859Sml29623 			"NIU Hypervisor service enabled"));
5723859Sml29623 	}
5733859Sml29623 #endif
5743859Sml29623 
5753859Sml29623 	nxge_hw_id_init(nxgep);
5763859Sml29623 	nxge_hw_init_niu_common(nxgep);
5773859Sml29623 
5783859Sml29623 	status = nxge_setup_mutexes(nxgep);
5793859Sml29623 	if (status != NXGE_OK) {
5803859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed"));
5813859Sml29623 		goto nxge_attach_fail;
5823859Sml29623 	}
5833859Sml29623 
5843859Sml29623 	status = nxge_setup_dev(nxgep);
5853859Sml29623 	if (status != DDI_SUCCESS) {
5863859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed"));
5873859Sml29623 		goto nxge_attach_fail;
5883859Sml29623 	}
5893859Sml29623 
5903859Sml29623 	status = nxge_add_intrs(nxgep);
5913859Sml29623 	if (status != DDI_SUCCESS) {
5923859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed"));
5933859Sml29623 		goto nxge_attach_fail;
5943859Sml29623 	}
5953859Sml29623 	status = nxge_add_soft_intrs(nxgep);
5963859Sml29623 	if (status != DDI_SUCCESS) {
5973859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "add_soft_intr failed"));
5983859Sml29623 		goto nxge_attach_fail;
5993859Sml29623 	}
6003859Sml29623 
6013859Sml29623 	/*
6023859Sml29623 	 * Enable interrupts.
6033859Sml29623 	 */
6043859Sml29623 	nxge_intrs_enable(nxgep);
6053859Sml29623 
6063859Sml29623 	if ((status = nxge_mac_register(nxgep)) != DDI_SUCCESS) {
6073859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
6083859Sml29623 			"unable to register to mac layer (%d)", status));
6093859Sml29623 		goto nxge_attach_fail;
6103859Sml29623 	}
6113859Sml29623 
6123859Sml29623 	mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN);
6133859Sml29623 
6143859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "registered to mac (instance %d)",
6153859Sml29623 		instance));
6163859Sml29623 
6173859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
6183859Sml29623 
6193859Sml29623 	goto nxge_attach_exit;
6203859Sml29623 
6213859Sml29623 nxge_attach_fail:
6223859Sml29623 	nxge_unattach(nxgep);
6234185Sspeer 	if (status != NXGE_OK)
6244185Sspeer 		status = (NXGE_ERROR | NXGE_DDI_FAILED);
6253859Sml29623 	nxgep = NULL;
6263859Sml29623 
6273859Sml29623 nxge_attach_exit:
6283859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x",
6293859Sml29623 		status));
6303859Sml29623 
6313859Sml29623 	return (status);
6323859Sml29623 }
6333859Sml29623 
6343859Sml29623 static int
6353859Sml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd)
6363859Sml29623 {
6373859Sml29623 	int 		status = DDI_SUCCESS;
6383859Sml29623 	int 		instance;
6393859Sml29623 	p_nxge_t 	nxgep = NULL;
6403859Sml29623 
6413859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach"));
6423859Sml29623 	instance = ddi_get_instance(dip);
6433859Sml29623 	nxgep = ddi_get_soft_state(nxge_list, instance);
6443859Sml29623 	if (nxgep == NULL) {
6453859Sml29623 		status = DDI_FAILURE;
6463859Sml29623 		goto nxge_detach_exit;
6473859Sml29623 	}
6483859Sml29623 
6493859Sml29623 	switch (cmd) {
6503859Sml29623 	case DDI_DETACH:
6513859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH"));
6523859Sml29623 		break;
6533859Sml29623 
6543859Sml29623 	case DDI_PM_SUSPEND:
6553859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND"));
6563859Sml29623 		nxgep->suspended = DDI_PM_SUSPEND;
6573859Sml29623 		nxge_suspend(nxgep);
6583859Sml29623 		break;
6593859Sml29623 
6603859Sml29623 	case DDI_SUSPEND:
6613859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND"));
6623859Sml29623 		if (nxgep->suspended != DDI_PM_SUSPEND) {
6633859Sml29623 			nxgep->suspended = DDI_SUSPEND;
6643859Sml29623 			nxge_suspend(nxgep);
6653859Sml29623 		}
6663859Sml29623 		break;
6673859Sml29623 
6683859Sml29623 	default:
6693859Sml29623 		status = DDI_FAILURE;
6703859Sml29623 	}
6713859Sml29623 
6723859Sml29623 	if (cmd != DDI_DETACH)
6733859Sml29623 		goto nxge_detach_exit;
6743859Sml29623 
6753859Sml29623 	/*
6763859Sml29623 	 * Stop the xcvr polling.
6773859Sml29623 	 */
6783859Sml29623 	nxgep->suspended = cmd;
6793859Sml29623 
6803859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
6813859Sml29623 
6823859Sml29623 	if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) {
6833859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
6843859Sml29623 			"<== nxge_detach status = 0x%08X", status));
6853859Sml29623 		return (DDI_FAILURE);
6863859Sml29623 	}
6873859Sml29623 
6883859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
6893859Sml29623 		"<== nxge_detach (mac_unregister) status = 0x%08X", status));
6903859Sml29623 
6913859Sml29623 	nxge_unattach(nxgep);
6923859Sml29623 	nxgep = NULL;
6933859Sml29623 
6943859Sml29623 nxge_detach_exit:
6953859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X",
6963859Sml29623 		status));
6973859Sml29623 
6983859Sml29623 	return (status);
6993859Sml29623 }
7003859Sml29623 
7013859Sml29623 static void
7023859Sml29623 nxge_unattach(p_nxge_t nxgep)
7033859Sml29623 {
7043859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach"));
7053859Sml29623 
7063859Sml29623 	if (nxgep == NULL || nxgep->dev_regs == NULL) {
7073859Sml29623 		return;
7083859Sml29623 	}
7093859Sml29623 
7104693Stm144005 	nxgep->nxge_magic = 0;
7114693Stm144005 
7123859Sml29623 	if (nxgep->nxge_hw_p) {
7133859Sml29623 		nxge_uninit_common_dev(nxgep);
7143859Sml29623 		nxgep->nxge_hw_p = NULL;
7153859Sml29623 	}
7163859Sml29623 
7173859Sml29623 	if (nxgep->nxge_timerid) {
7183859Sml29623 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
7193859Sml29623 		nxgep->nxge_timerid = 0;
7203859Sml29623 	}
7213859Sml29623 
7223859Sml29623 #if	defined(sun4v)
7233859Sml29623 	if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) {
7243859Sml29623 		(void) hsvc_unregister(&nxgep->niu_hsvc);
7253859Sml29623 		nxgep->niu_hsvc_available = B_FALSE;
7263859Sml29623 	}
7273859Sml29623 #endif
7283859Sml29623 	/*
7293859Sml29623 	 * Stop any further interrupts.
7303859Sml29623 	 */
7313859Sml29623 	nxge_remove_intrs(nxgep);
7323859Sml29623 
7333859Sml29623 	/* remove soft interrups */
7343859Sml29623 	nxge_remove_soft_intrs(nxgep);
7353859Sml29623 
7363859Sml29623 	/*
7373859Sml29623 	 * Stop the device and free resources.
7383859Sml29623 	 */
7393859Sml29623 	nxge_destroy_dev(nxgep);
7403859Sml29623 
7413859Sml29623 	/*
7423859Sml29623 	 * Tear down the ndd parameters setup.
7433859Sml29623 	 */
7443859Sml29623 	nxge_destroy_param(nxgep);
7453859Sml29623 
7463859Sml29623 	/*
7473859Sml29623 	 * Tear down the kstat setup.
7483859Sml29623 	 */
7493859Sml29623 	nxge_destroy_kstats(nxgep);
7503859Sml29623 
7513859Sml29623 	/*
7523859Sml29623 	 * Destroy all mutexes.
7533859Sml29623 	 */
7543859Sml29623 	nxge_destroy_mutexes(nxgep);
7553859Sml29623 
7563859Sml29623 	/*
7573859Sml29623 	 * Remove the list of ndd parameters which
7583859Sml29623 	 * were setup during attach.
7593859Sml29623 	 */
7603859Sml29623 	if (nxgep->dip) {
7613859Sml29623 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
7623859Sml29623 				    " nxge_unattach: remove all properties"));
7633859Sml29623 
7643859Sml29623 		(void) ddi_prop_remove_all(nxgep->dip);
7653859Sml29623 	}
7663859Sml29623 
7673859Sml29623 #if NXGE_PROPERTY
7683859Sml29623 	nxge_remove_hard_properties(nxgep);
7693859Sml29623 #endif
7703859Sml29623 
7713859Sml29623 	/*
7723859Sml29623 	 * Unmap the register setup.
7733859Sml29623 	 */
7743859Sml29623 	nxge_unmap_regs(nxgep);
7753859Sml29623 
7763859Sml29623 	nxge_fm_fini(nxgep);
7773859Sml29623 
7783859Sml29623 	ddi_soft_state_free(nxge_list, nxgep->instance);
7793859Sml29623 
7803859Sml29623 	NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach"));
7813859Sml29623 }
7823859Sml29623 
7833859Sml29623 static char n2_siu_name[] = "niu";
7843859Sml29623 
7853859Sml29623 static nxge_status_t
7863859Sml29623 nxge_map_regs(p_nxge_t nxgep)
7873859Sml29623 {
7883859Sml29623 	int		ddi_status = DDI_SUCCESS;
7893859Sml29623 	p_dev_regs_t 	dev_regs;
7903859Sml29623 	char		buf[MAXPATHLEN + 1];
7913859Sml29623 	char 		*devname;
7923859Sml29623 #ifdef	NXGE_DEBUG
7933859Sml29623 	char 		*sysname;
7943859Sml29623 #endif
7953859Sml29623 	off_t		regsize;
7963859Sml29623 	nxge_status_t	status = NXGE_OK;
7973859Sml29623 #if !defined(_BIG_ENDIAN)
7983859Sml29623 	off_t pci_offset;
7993859Sml29623 	uint16_t pcie_devctl;
8003859Sml29623 #endif
8013859Sml29623 
8023859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs"));
8033859Sml29623 	nxgep->dev_regs = NULL;
8043859Sml29623 	dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP);
8053859Sml29623 	dev_regs->nxge_regh = NULL;
8063859Sml29623 	dev_regs->nxge_pciregh = NULL;
8073859Sml29623 	dev_regs->nxge_msix_regh = NULL;
8083859Sml29623 	dev_regs->nxge_vir_regh = NULL;
8093859Sml29623 	dev_regs->nxge_vir2_regh = NULL;
810*4732Sdavemq 	nxgep->niu_type = NIU_TYPE_NONE;
8113859Sml29623 
8123859Sml29623 	devname = ddi_pathname(nxgep->dip, buf);
8133859Sml29623 	ASSERT(strlen(devname) > 0);
8143859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8153859Sml29623 		"nxge_map_regs: pathname devname %s", devname));
8163859Sml29623 
8173859Sml29623 	if (strstr(devname, n2_siu_name)) {
8183859Sml29623 		/* N2/NIU */
8193859Sml29623 		nxgep->niu_type = N2_NIU;
8203859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8213859Sml29623 			"nxge_map_regs: N2/NIU devname %s", devname));
8223859Sml29623 		/* get function number */
8233859Sml29623 		nxgep->function_num =
8243859Sml29623 			(devname[strlen(devname) -1] == '1' ? 1 : 0);
8253859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8263859Sml29623 			"nxge_map_regs: N2/NIU function number %d",
8273859Sml29623 			nxgep->function_num));
8283859Sml29623 	} else {
8293859Sml29623 		int		*prop_val;
8303859Sml29623 		uint_t 		prop_len;
8313859Sml29623 		uint8_t 	func_num;
8323859Sml29623 
8333859Sml29623 		if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip,
8343859Sml29623 				0, "reg",
8353859Sml29623 				&prop_val, &prop_len) != DDI_PROP_SUCCESS) {
8363859Sml29623 			NXGE_DEBUG_MSG((nxgep, VPD_CTL,
8373859Sml29623 				"Reg property not found"));
8383859Sml29623 			ddi_status = DDI_FAILURE;
8393859Sml29623 			goto nxge_map_regs_fail0;
8403859Sml29623 
8413859Sml29623 		} else {
8423859Sml29623 			func_num = (prop_val[0] >> 8) & 0x7;
8433859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8443859Sml29623 				"Reg property found: fun # %d",
8453859Sml29623 				func_num));
8463859Sml29623 			nxgep->function_num = func_num;
8473859Sml29623 			ddi_prop_free(prop_val);
8483859Sml29623 		}
8493859Sml29623 	}
8503859Sml29623 
8513859Sml29623 	switch (nxgep->niu_type) {
8523859Sml29623 	default:
8533859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 0, &regsize);
8543859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8553859Sml29623 			"nxge_map_regs: pci config size 0x%x", regsize));
8563859Sml29623 
8573859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 0,
8583859Sml29623 			(caddr_t *)&(dev_regs->nxge_pciregp), 0, 0,
8593859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh);
8603859Sml29623 		if (ddi_status != DDI_SUCCESS) {
8613859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
8623859Sml29623 				"ddi_map_regs, nxge bus config regs failed"));
8633859Sml29623 			goto nxge_map_regs_fail0;
8643859Sml29623 		}
8653859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8663859Sml29623 			"nxge_map_reg: PCI config addr 0x%0llx "
8673859Sml29623 			" handle 0x%0llx", dev_regs->nxge_pciregp,
8683859Sml29623 			dev_regs->nxge_pciregh));
8693859Sml29623 			/*
8703859Sml29623 			 * IMP IMP
8713859Sml29623 			 * workaround  for bit swapping bug in HW
8723859Sml29623 			 * which ends up in no-snoop = yes
8733859Sml29623 			 * resulting, in DMA not synched properly
8743859Sml29623 			 */
8753859Sml29623 #if !defined(_BIG_ENDIAN)
8763859Sml29623 		/* workarounds for x86 systems */
8773859Sml29623 		pci_offset = 0x80 + PCIE_DEVCTL;
8783859Sml29623 		pcie_devctl = 0x0;
8793859Sml29623 		pcie_devctl &= PCIE_DEVCTL_ENABLE_NO_SNOOP;
8803859Sml29623 		pcie_devctl |= PCIE_DEVCTL_RO_EN;
8813859Sml29623 		pci_config_put16(dev_regs->nxge_pciregh, pci_offset,
8823859Sml29623 				    pcie_devctl);
8833859Sml29623 #endif
8843859Sml29623 
8853859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 1, &regsize);
8863859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8873859Sml29623 			"nxge_map_regs: pio size 0x%x", regsize));
8883859Sml29623 		/* set up the device mapped register */
8893859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
8903859Sml29623 			(caddr_t *)&(dev_regs->nxge_regp), 0, 0,
8913859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
8923859Sml29623 		if (ddi_status != DDI_SUCCESS) {
8933859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
8943859Sml29623 				"ddi_map_regs for Neptune global reg failed"));
8953859Sml29623 			goto nxge_map_regs_fail1;
8963859Sml29623 		}
8973859Sml29623 
8983859Sml29623 		/* set up the msi/msi-x mapped register */
8993859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 2, &regsize);
9003859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9013859Sml29623 			"nxge_map_regs: msix size 0x%x", regsize));
9023859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
9033859Sml29623 			(caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0,
9043859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh);
9053859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9063859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9073859Sml29623 				"ddi_map_regs for msi reg failed"));
9083859Sml29623 			goto nxge_map_regs_fail2;
9093859Sml29623 		}
9103859Sml29623 
9113859Sml29623 		/* set up the vio region mapped register */
9123859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 3, &regsize);
9133859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9143859Sml29623 			"nxge_map_regs: vio size 0x%x", regsize));
9153859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
9163859Sml29623 			(caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
9173859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
9183859Sml29623 
9193859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9203859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9213859Sml29623 				"ddi_map_regs for nxge vio reg failed"));
9223859Sml29623 			goto nxge_map_regs_fail3;
9233859Sml29623 		}
9243859Sml29623 		nxgep->dev_regs = dev_regs;
9253859Sml29623 
9263859Sml29623 		NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh);
9273859Sml29623 		NPI_PCI_ADD_HANDLE_SET(nxgep,
9283859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_pciregp);
9293859Sml29623 		NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh);
9303859Sml29623 		NPI_MSI_ADD_HANDLE_SET(nxgep,
9313859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_msix_regp);
9323859Sml29623 
9333859Sml29623 		NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
9343859Sml29623 		NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
9353859Sml29623 
9363859Sml29623 		NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
9373859Sml29623 		NPI_REG_ADD_HANDLE_SET(nxgep,
9383859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_regp);
9393859Sml29623 
9403859Sml29623 		NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
9413859Sml29623 		NPI_VREG_ADD_HANDLE_SET(nxgep,
9423859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_vir_regp);
9433859Sml29623 
9443859Sml29623 		break;
9453859Sml29623 
9463859Sml29623 	case N2_NIU:
9473859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU"));
9483859Sml29623 		/*
9493859Sml29623 		 * Set up the device mapped register (FWARC 2006/556)
9503859Sml29623 		 * (changed back to 1: reg starts at 1!)
9513859Sml29623 		 */
9523859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 1, &regsize);
9533859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9543859Sml29623 			"nxge_map_regs: dev size 0x%x", regsize));
9553859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
9563859Sml29623 				(caddr_t *)&(dev_regs->nxge_regp), 0, 0,
9573859Sml29623 				&nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
9583859Sml29623 
9593859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9603859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9613859Sml29623 				"ddi_map_regs for N2/NIU, global reg failed "));
9623859Sml29623 			goto nxge_map_regs_fail1;
9633859Sml29623 		}
9643859Sml29623 
9653859Sml29623 		/* set up the vio region mapped register */
9663859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 2, &regsize);
9673859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9683859Sml29623 			"nxge_map_regs: vio (1) size 0x%x", regsize));
9693859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
9703859Sml29623 			(caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
9713859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
9723859Sml29623 
9733859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9743859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9753859Sml29623 				"ddi_map_regs for nxge vio reg failed"));
9763859Sml29623 			goto nxge_map_regs_fail2;
9773859Sml29623 		}
9783859Sml29623 		/* set up the vio region mapped register */
9793859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 3, &regsize);
9803859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9813859Sml29623 			"nxge_map_regs: vio (3) size 0x%x", regsize));
9823859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
9833859Sml29623 			(caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0,
9843859Sml29623 			&nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh);
9853859Sml29623 
9863859Sml29623 		if (ddi_status != DDI_SUCCESS) {
9873859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9883859Sml29623 				"ddi_map_regs for nxge vio2 reg failed"));
9893859Sml29623 			goto nxge_map_regs_fail3;
9903859Sml29623 		}
9913859Sml29623 		nxgep->dev_regs = dev_regs;
9923859Sml29623 
9933859Sml29623 		NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
9943859Sml29623 		NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
9953859Sml29623 
9963859Sml29623 		NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
9973859Sml29623 		NPI_REG_ADD_HANDLE_SET(nxgep,
9983859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_regp);
9993859Sml29623 
10003859Sml29623 		NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
10013859Sml29623 		NPI_VREG_ADD_HANDLE_SET(nxgep,
10023859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_vir_regp);
10033859Sml29623 
10043859Sml29623 		NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh);
10053859Sml29623 		NPI_V2REG_ADD_HANDLE_SET(nxgep,
10063859Sml29623 			(npi_reg_ptr_t)dev_regs->nxge_vir2_regp);
10073859Sml29623 
10083859Sml29623 		break;
10093859Sml29623 	}
10103859Sml29623 
10113859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx "
10123859Sml29623 		" handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh));
10133859Sml29623 
10143859Sml29623 	goto nxge_map_regs_exit;
10153859Sml29623 nxge_map_regs_fail3:
10163859Sml29623 	if (dev_regs->nxge_msix_regh) {
10173859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_msix_regh);
10183859Sml29623 	}
10193859Sml29623 	if (dev_regs->nxge_vir_regh) {
10203859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_regh);
10213859Sml29623 	}
10223859Sml29623 nxge_map_regs_fail2:
10233859Sml29623 	if (dev_regs->nxge_regh) {
10243859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_regh);
10253859Sml29623 	}
10263859Sml29623 nxge_map_regs_fail1:
10273859Sml29623 	if (dev_regs->nxge_pciregh) {
10283859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_pciregh);
10293859Sml29623 	}
10303859Sml29623 nxge_map_regs_fail0:
10313859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory"));
10323859Sml29623 	kmem_free(dev_regs, sizeof (dev_regs_t));
10333859Sml29623 
10343859Sml29623 nxge_map_regs_exit:
10353859Sml29623 	if (ddi_status != DDI_SUCCESS)
10363859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
10373859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs"));
10383859Sml29623 	return (status);
10393859Sml29623 }
10403859Sml29623 
10413859Sml29623 static void
10423859Sml29623 nxge_unmap_regs(p_nxge_t nxgep)
10433859Sml29623 {
10443859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs"));
10453859Sml29623 	if (nxgep->dev_regs) {
10463859Sml29623 		if (nxgep->dev_regs->nxge_pciregh) {
10473859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10483859Sml29623 				"==> nxge_unmap_regs: bus"));
10493859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh);
10503859Sml29623 			nxgep->dev_regs->nxge_pciregh = NULL;
10513859Sml29623 		}
10523859Sml29623 		if (nxgep->dev_regs->nxge_regh) {
10533859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10543859Sml29623 				"==> nxge_unmap_regs: device registers"));
10553859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_regh);
10563859Sml29623 			nxgep->dev_regs->nxge_regh = NULL;
10573859Sml29623 		}
10583859Sml29623 		if (nxgep->dev_regs->nxge_msix_regh) {
10593859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10603859Sml29623 				"==> nxge_unmap_regs: device interrupts"));
10613859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh);
10623859Sml29623 			nxgep->dev_regs->nxge_msix_regh = NULL;
10633859Sml29623 		}
10643859Sml29623 		if (nxgep->dev_regs->nxge_vir_regh) {
10653859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10663859Sml29623 				"==> nxge_unmap_regs: vio region"));
10673859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh);
10683859Sml29623 			nxgep->dev_regs->nxge_vir_regh = NULL;
10693859Sml29623 		}
10703859Sml29623 		if (nxgep->dev_regs->nxge_vir2_regh) {
10713859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
10723859Sml29623 				"==> nxge_unmap_regs: vio2 region"));
10733859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh);
10743859Sml29623 			nxgep->dev_regs->nxge_vir2_regh = NULL;
10753859Sml29623 		}
10763859Sml29623 
10773859Sml29623 		kmem_free(nxgep->dev_regs, sizeof (dev_regs_t));
10783859Sml29623 		nxgep->dev_regs = NULL;
10793859Sml29623 	}
10803859Sml29623 
10813859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs"));
10823859Sml29623 }
10833859Sml29623 
10843859Sml29623 static nxge_status_t
10853859Sml29623 nxge_setup_mutexes(p_nxge_t nxgep)
10863859Sml29623 {
10873859Sml29623 	int ddi_status = DDI_SUCCESS;
10883859Sml29623 	nxge_status_t status = NXGE_OK;
10893859Sml29623 	nxge_classify_t *classify_ptr;
10903859Sml29623 	int partition;
10913859Sml29623 
10923859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes"));
10933859Sml29623 
10943859Sml29623 	/*
10953859Sml29623 	 * Get the interrupt cookie so the mutexes can be
10963859Sml29623 	 * Initialized.
10973859Sml29623 	 */
10983859Sml29623 	ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0,
10993859Sml29623 					&nxgep->interrupt_cookie);
11003859Sml29623 	if (ddi_status != DDI_SUCCESS) {
11013859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
11023859Sml29623 			"<== nxge_setup_mutexes: failed 0x%x", ddi_status));
11033859Sml29623 		goto nxge_setup_mutexes_exit;
11043859Sml29623 	}
11053859Sml29623 
11063859Sml29623 	/* Initialize global mutex */
11073859Sml29623 
11083859Sml29623 	if (nxge_mdio_lock_init == 0) {
11093859Sml29623 		MUTEX_INIT(&nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL);
11103859Sml29623 	}
11113859Sml29623 	atomic_add_32(&nxge_mdio_lock_init, 1);
11123859Sml29623 
11133859Sml29623 	if (nxge_mii_lock_init == 0) {
11143859Sml29623 		MUTEX_INIT(&nxge_mii_lock, NULL, MUTEX_DRIVER, NULL);
11153859Sml29623 	}
11163859Sml29623 	atomic_add_32(&nxge_mii_lock_init, 1);
11173859Sml29623 
11183859Sml29623 	nxgep->drv_state |= STATE_MDIO_LOCK_INIT;
11193859Sml29623 	nxgep->drv_state |= STATE_MII_LOCK_INIT;
11203859Sml29623 
11214693Stm144005 	cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL);
11224693Stm144005 	MUTEX_INIT(&nxgep->poll_lock, NULL,
11234693Stm144005 	    MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11244693Stm144005 
11253859Sml29623 	/*
11264693Stm144005 	 * Initialize mutexes for this device.
11273859Sml29623 	 */
11283859Sml29623 	MUTEX_INIT(nxgep->genlock, NULL,
11293859Sml29623 		MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11303859Sml29623 	MUTEX_INIT(&nxgep->ouraddr_lock, NULL,
11313859Sml29623 		MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11323859Sml29623 	MUTEX_INIT(&nxgep->mif_lock, NULL,
11333859Sml29623 		MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11343859Sml29623 	RW_INIT(&nxgep->filter_lock, NULL,
11353859Sml29623 		RW_DRIVER, (void *)nxgep->interrupt_cookie);
11363859Sml29623 
11373859Sml29623 	classify_ptr = &nxgep->classifier;
11383859Sml29623 		/*
11393859Sml29623 		 * FFLP Mutexes are never used in interrupt context
11403859Sml29623 		 * as fflp operation can take very long time to
11413859Sml29623 		 * complete and hence not suitable to invoke from interrupt
11423859Sml29623 		 * handlers.
11433859Sml29623 		 */
11443859Sml29623 	MUTEX_INIT(&classify_ptr->tcam_lock, NULL,
1145*4732Sdavemq 	    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
1146*4732Sdavemq 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep->niu_type)) {
11473859Sml29623 		MUTEX_INIT(&classify_ptr->fcram_lock, NULL,
1148*4732Sdavemq 		    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11493859Sml29623 		for (partition = 0; partition < MAX_PARTITION; partition++) {
11503859Sml29623 			MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL,
11513859Sml29623 			    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
11523859Sml29623 		}
11533859Sml29623 	}
11543859Sml29623 
11553859Sml29623 nxge_setup_mutexes_exit:
11563859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1157*4732Sdavemq 	    "<== nxge_setup_mutexes status = %x", status));
11583859Sml29623 
11593859Sml29623 	if (ddi_status != DDI_SUCCESS)
11603859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
11613859Sml29623 
11623859Sml29623 	return (status);
11633859Sml29623 }
11643859Sml29623 
11653859Sml29623 static void
11663859Sml29623 nxge_destroy_mutexes(p_nxge_t nxgep)
11673859Sml29623 {
11683859Sml29623 	int partition;
11693859Sml29623 	nxge_classify_t *classify_ptr;
11703859Sml29623 
11713859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes"));
11723859Sml29623 	RW_DESTROY(&nxgep->filter_lock);
11733859Sml29623 	MUTEX_DESTROY(&nxgep->mif_lock);
11743859Sml29623 	MUTEX_DESTROY(&nxgep->ouraddr_lock);
11753859Sml29623 	MUTEX_DESTROY(nxgep->genlock);
11763859Sml29623 
11773859Sml29623 	classify_ptr = &nxgep->classifier;
11783859Sml29623 	MUTEX_DESTROY(&classify_ptr->tcam_lock);
11793859Sml29623 
11804693Stm144005 	/* Destroy all polling resources. */
11814693Stm144005 	MUTEX_DESTROY(&nxgep->poll_lock);
11824693Stm144005 	cv_destroy(&nxgep->poll_cv);
11834693Stm144005 
11844693Stm144005 	/* free data structures, based on HW type */
1185*4732Sdavemq 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep->niu_type)) {
11863859Sml29623 		MUTEX_DESTROY(&classify_ptr->fcram_lock);
11873859Sml29623 		for (partition = 0; partition < MAX_PARTITION; partition++) {
11883859Sml29623 			MUTEX_DESTROY(&classify_ptr->hash_lock[partition]);
11893859Sml29623 		}
11903859Sml29623 	}
11913859Sml29623 	if (nxgep->drv_state & STATE_MDIO_LOCK_INIT) {
11923859Sml29623 		if (nxge_mdio_lock_init == 1) {
11933859Sml29623 			MUTEX_DESTROY(&nxge_mdio_lock);
11943859Sml29623 		}
11953859Sml29623 		atomic_add_32(&nxge_mdio_lock_init, -1);
11963859Sml29623 	}
11973859Sml29623 	if (nxgep->drv_state & STATE_MII_LOCK_INIT) {
11983859Sml29623 		if (nxge_mii_lock_init == 1) {
11993859Sml29623 			MUTEX_DESTROY(&nxge_mii_lock);
12003859Sml29623 		}
12013859Sml29623 		atomic_add_32(&nxge_mii_lock_init, -1);
12023859Sml29623 	}
12033859Sml29623 
12043859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes"));
12053859Sml29623 }
12063859Sml29623 
12073859Sml29623 nxge_status_t
12083859Sml29623 nxge_init(p_nxge_t nxgep)
12093859Sml29623 {
12103859Sml29623 	nxge_status_t	status = NXGE_OK;
12113859Sml29623 
12123859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init"));
12133859Sml29623 
12143859Sml29623 	if (nxgep->drv_state & STATE_HW_INITIALIZED) {
12153859Sml29623 		return (status);
12163859Sml29623 	}
12173859Sml29623 
12183859Sml29623 	/*
12193859Sml29623 	 * Allocate system memory for the receive/transmit buffer blocks
12203859Sml29623 	 * and receive/transmit descriptor rings.
12213859Sml29623 	 */
12223859Sml29623 	status = nxge_alloc_mem_pool(nxgep);
12233859Sml29623 	if (status != NXGE_OK) {
12243859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n"));
12253859Sml29623 		goto nxge_init_fail1;
12263859Sml29623 	}
12273859Sml29623 
12283859Sml29623 	/*
12293859Sml29623 	 * Initialize and enable TXC registers
12303859Sml29623 	 * (Globally enable TX controller,
12313859Sml29623 	 *  enable a port, configure dma channel bitmap,
12323859Sml29623 	 *  configure the max burst size).
12333859Sml29623 	 */
12343859Sml29623 	status = nxge_txc_init(nxgep);
12353859Sml29623 	if (status != NXGE_OK) {
12363859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txc failed\n"));
12373859Sml29623 		goto nxge_init_fail2;
12383859Sml29623 	}
12393859Sml29623 
12403859Sml29623 	/*
12413859Sml29623 	 * Initialize and enable TXDMA channels.
12423859Sml29623 	 */
12433859Sml29623 	status = nxge_init_txdma_channels(nxgep);
12443859Sml29623 	if (status != NXGE_OK) {
12453859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n"));
12463859Sml29623 		goto nxge_init_fail3;
12473859Sml29623 	}
12483859Sml29623 
12493859Sml29623 	/*
12503859Sml29623 	 * Initialize and enable RXDMA channels.
12513859Sml29623 	 */
12523859Sml29623 	status = nxge_init_rxdma_channels(nxgep);
12533859Sml29623 	if (status != NXGE_OK) {
12543859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n"));
12553859Sml29623 		goto nxge_init_fail4;
12563859Sml29623 	}
12573859Sml29623 
12583859Sml29623 	/*
12593859Sml29623 	 * Initialize TCAM and FCRAM (Neptune).
12603859Sml29623 	 */
12613859Sml29623 	status = nxge_classify_init(nxgep);
12623859Sml29623 	if (status != NXGE_OK) {
12633859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n"));
12643859Sml29623 		goto nxge_init_fail5;
12653859Sml29623 	}
12663859Sml29623 
12673859Sml29623 	/*
12683859Sml29623 	 * Initialize ZCP
12693859Sml29623 	 */
12703859Sml29623 	status = nxge_zcp_init(nxgep);
12713859Sml29623 	if (status != NXGE_OK) {
12723859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n"));
12733859Sml29623 		goto nxge_init_fail5;
12743859Sml29623 	}
12753859Sml29623 
12763859Sml29623 	/*
12773859Sml29623 	 * Initialize IPP.
12783859Sml29623 	 */
12793859Sml29623 	status = nxge_ipp_init(nxgep);
12803859Sml29623 	if (status != NXGE_OK) {
12813859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n"));
12823859Sml29623 		goto nxge_init_fail5;
12833859Sml29623 	}
12843859Sml29623 
12853859Sml29623 	/*
12863859Sml29623 	 * Initialize the MAC block.
12873859Sml29623 	 */
12883859Sml29623 	status = nxge_mac_init(nxgep);
12893859Sml29623 	if (status != NXGE_OK) {
12903859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n"));
12913859Sml29623 		goto nxge_init_fail5;
12923859Sml29623 	}
12933859Sml29623 
12943859Sml29623 	nxge_intrs_enable(nxgep);
12953859Sml29623 
12963859Sml29623 	/*
12973859Sml29623 	 * Enable hardware interrupts.
12983859Sml29623 	 */
12993859Sml29623 	nxge_intr_hw_enable(nxgep);
13003859Sml29623 	nxgep->drv_state |= STATE_HW_INITIALIZED;
13013859Sml29623 
13023859Sml29623 	goto nxge_init_exit;
13033859Sml29623 
13043859Sml29623 nxge_init_fail5:
13053859Sml29623 	nxge_uninit_rxdma_channels(nxgep);
13063859Sml29623 nxge_init_fail4:
13073859Sml29623 	nxge_uninit_txdma_channels(nxgep);
13083859Sml29623 nxge_init_fail3:
13093859Sml29623 	(void) nxge_txc_uninit(nxgep);
13103859Sml29623 nxge_init_fail2:
13113859Sml29623 	nxge_free_mem_pool(nxgep);
13123859Sml29623 nxge_init_fail1:
13133859Sml29623 	NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13143859Sml29623 		"<== nxge_init status (failed) = 0x%08x", status));
13153859Sml29623 	return (status);
13163859Sml29623 
13173859Sml29623 nxge_init_exit:
13183859Sml29623 
13193859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x",
13203859Sml29623 		status));
13213859Sml29623 	return (status);
13223859Sml29623 }
13233859Sml29623 
13243859Sml29623 
13253859Sml29623 timeout_id_t
13263859Sml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec)
13273859Sml29623 {
13283859Sml29623 	if ((nxgep->suspended == 0) ||
13293859Sml29623 			(nxgep->suspended == DDI_RESUME)) {
13303859Sml29623 		return (timeout(func, (caddr_t)nxgep,
13313859Sml29623 			drv_usectohz(1000 * msec)));
13323859Sml29623 	}
13333859Sml29623 	return (NULL);
13343859Sml29623 }
13353859Sml29623 
13363859Sml29623 /*ARGSUSED*/
13373859Sml29623 void
13383859Sml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid)
13393859Sml29623 {
13403859Sml29623 	if (timerid) {
13413859Sml29623 		(void) untimeout(timerid);
13423859Sml29623 	}
13433859Sml29623 }
13443859Sml29623 
13453859Sml29623 void
13463859Sml29623 nxge_uninit(p_nxge_t nxgep)
13473859Sml29623 {
13483859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit"));
13493859Sml29623 
13503859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
13513859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13523859Sml29623 			"==> nxge_uninit: not initialized"));
13533859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13543859Sml29623 			"<== nxge_uninit"));
13553859Sml29623 		return;
13563859Sml29623 	}
13573859Sml29623 
13583859Sml29623 	/* stop timer */
13593859Sml29623 	if (nxgep->nxge_timerid) {
13603859Sml29623 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
13613859Sml29623 		nxgep->nxge_timerid = 0;
13623859Sml29623 	}
13633859Sml29623 
13643859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
13653859Sml29623 	(void) nxge_intr_hw_disable(nxgep);
13663859Sml29623 
13673859Sml29623 	/*
13683859Sml29623 	 * Reset the receive MAC side.
13693859Sml29623 	 */
13703859Sml29623 	(void) nxge_rx_mac_disable(nxgep);
13713859Sml29623 
13723859Sml29623 	/* Disable and soft reset the IPP */
13733859Sml29623 	(void) nxge_ipp_disable(nxgep);
13743859Sml29623 
13753859Sml29623 	/* Free classification resources */
13763859Sml29623 	(void) nxge_classify_uninit(nxgep);
13773859Sml29623 
13783859Sml29623 	/*
13793859Sml29623 	 * Reset the transmit/receive DMA side.
13803859Sml29623 	 */
13813859Sml29623 	(void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP);
13823859Sml29623 	(void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP);
13833859Sml29623 
13843859Sml29623 	nxge_uninit_txdma_channels(nxgep);
13853859Sml29623 	nxge_uninit_rxdma_channels(nxgep);
13863859Sml29623 
13873859Sml29623 	/*
13883859Sml29623 	 * Reset the transmit MAC side.
13893859Sml29623 	 */
13903859Sml29623 	(void) nxge_tx_mac_disable(nxgep);
13913859Sml29623 
13923859Sml29623 	nxge_free_mem_pool(nxgep);
13933859Sml29623 
13943859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
13953859Sml29623 
13963859Sml29623 	nxgep->drv_state &= ~STATE_HW_INITIALIZED;
13973859Sml29623 
13983859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: "
13993859Sml29623 		"nxge_mblks_pending %d", nxge_mblks_pending));
14003859Sml29623 }
14013859Sml29623 
14023859Sml29623 void
14033859Sml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp)
14043859Sml29623 {
14053859Sml29623 	uint64_t	reg;
14063859Sml29623 	uint64_t	regdata;
14073859Sml29623 	int		i, retry;
14083859Sml29623 
14093859Sml29623 	bcopy((char *)mp->b_rptr, (char *)&reg, sizeof (uint64_t));
14103859Sml29623 	regdata = 0;
14113859Sml29623 	retry = 1;
14123859Sml29623 
14133859Sml29623 	for (i = 0; i < retry; i++) {
14143859Sml29623 		NXGE_REG_RD64(nxgep->npi_handle, reg, &regdata);
14153859Sml29623 	}
14163859Sml29623 	bcopy((char *)&regdata, (char *)mp->b_rptr, sizeof (uint64_t));
14173859Sml29623 }
14183859Sml29623 
14193859Sml29623 void
14203859Sml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp)
14213859Sml29623 {
14223859Sml29623 	uint64_t	reg;
14233859Sml29623 	uint64_t	buf[2];
14243859Sml29623 
14253859Sml29623 	bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t));
14263859Sml29623 	reg = buf[0];
14273859Sml29623 
14283859Sml29623 	NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]);
14293859Sml29623 }
14303859Sml29623 
14313859Sml29623 
14323859Sml29623 nxge_os_mutex_t nxgedebuglock;
14333859Sml29623 int nxge_debug_init = 0;
14343859Sml29623 
14353859Sml29623 /*ARGSUSED*/
14363859Sml29623 /*VARARGS*/
14373859Sml29623 void
14383859Sml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...)
14393859Sml29623 {
14403859Sml29623 	char msg_buffer[1048];
14413859Sml29623 	char prefix_buffer[32];
14423859Sml29623 	int instance;
14433859Sml29623 	uint64_t debug_level;
14443859Sml29623 	int cmn_level = CE_CONT;
14453859Sml29623 	va_list ap;
14463859Sml29623 
14473859Sml29623 	debug_level = (nxgep == NULL) ? nxge_debug_level :
14483859Sml29623 		nxgep->nxge_debug_level;
14493859Sml29623 
14503859Sml29623 	if ((level & debug_level) ||
14513859Sml29623 		(level == NXGE_NOTE) ||
14523859Sml29623 		(level == NXGE_ERR_CTL)) {
14533859Sml29623 		/* do the msg processing */
14543859Sml29623 		if (nxge_debug_init == 0) {
14553859Sml29623 			MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL);
14563859Sml29623 			nxge_debug_init = 1;
14573859Sml29623 		}
14583859Sml29623 
14593859Sml29623 		MUTEX_ENTER(&nxgedebuglock);
14603859Sml29623 
14613859Sml29623 		if ((level & NXGE_NOTE)) {
14623859Sml29623 			cmn_level = CE_NOTE;
14633859Sml29623 		}
14643859Sml29623 
14653859Sml29623 		if (level & NXGE_ERR_CTL) {
14663859Sml29623 			cmn_level = CE_WARN;
14673859Sml29623 		}
14683859Sml29623 
14693859Sml29623 		va_start(ap, fmt);
14703859Sml29623 		(void) vsprintf(msg_buffer, fmt, ap);
14713859Sml29623 		va_end(ap);
14723859Sml29623 		if (nxgep == NULL) {
14733859Sml29623 			instance = -1;
14743859Sml29623 			(void) sprintf(prefix_buffer, "%s :", "nxge");
14753859Sml29623 		} else {
14763859Sml29623 			instance = nxgep->instance;
14773859Sml29623 			(void) sprintf(prefix_buffer,
14783859Sml29623 						    "%s%d :", "nxge", instance);
14793859Sml29623 		}
14803859Sml29623 
14813859Sml29623 		MUTEX_EXIT(&nxgedebuglock);
14823859Sml29623 		cmn_err(cmn_level, "!%s %s\n",
14833859Sml29623 				prefix_buffer, msg_buffer);
14843859Sml29623 
14853859Sml29623 	}
14863859Sml29623 }
14873859Sml29623 
14883859Sml29623 char *
14893859Sml29623 nxge_dump_packet(char *addr, int size)
14903859Sml29623 {
14913859Sml29623 	uchar_t *ap = (uchar_t *)addr;
14923859Sml29623 	int i;
14933859Sml29623 	static char etherbuf[1024];
14943859Sml29623 	char *cp = etherbuf;
14953859Sml29623 	char digits[] = "0123456789abcdef";
14963859Sml29623 
14973859Sml29623 	if (!size)
14983859Sml29623 		size = 60;
14993859Sml29623 
15003859Sml29623 	if (size > MAX_DUMP_SZ) {
15013859Sml29623 		/* Dump the leading bytes */
15023859Sml29623 		for (i = 0; i < MAX_DUMP_SZ/2; i++) {
15033859Sml29623 			if (*ap > 0x0f)
15043859Sml29623 				*cp++ = digits[*ap >> 4];
15053859Sml29623 			*cp++ = digits[*ap++ & 0xf];
15063859Sml29623 			*cp++ = ':';
15073859Sml29623 		}
15083859Sml29623 		for (i = 0; i < 20; i++)
15093859Sml29623 			*cp++ = '.';
15103859Sml29623 		/* Dump the last MAX_DUMP_SZ/2 bytes */
15113859Sml29623 		ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2));
15123859Sml29623 		for (i = 0; i < MAX_DUMP_SZ/2; i++) {
15133859Sml29623 			if (*ap > 0x0f)
15143859Sml29623 				*cp++ = digits[*ap >> 4];
15153859Sml29623 			*cp++ = digits[*ap++ & 0xf];
15163859Sml29623 			*cp++ = ':';
15173859Sml29623 		}
15183859Sml29623 	} else {
15193859Sml29623 		for (i = 0; i < size; i++) {
15203859Sml29623 			if (*ap > 0x0f)
15213859Sml29623 				*cp++ = digits[*ap >> 4];
15223859Sml29623 			*cp++ = digits[*ap++ & 0xf];
15233859Sml29623 			*cp++ = ':';
15243859Sml29623 		}
15253859Sml29623 	}
15263859Sml29623 	*--cp = 0;
15273859Sml29623 	return (etherbuf);
15283859Sml29623 }
15293859Sml29623 
15303859Sml29623 #ifdef	NXGE_DEBUG
15313859Sml29623 static void
15323859Sml29623 nxge_test_map_regs(p_nxge_t nxgep)
15333859Sml29623 {
15343859Sml29623 	ddi_acc_handle_t cfg_handle;
15353859Sml29623 	p_pci_cfg_t	cfg_ptr;
15363859Sml29623 	ddi_acc_handle_t dev_handle;
15373859Sml29623 	char		*dev_ptr;
15383859Sml29623 	ddi_acc_handle_t pci_config_handle;
15393859Sml29623 	uint32_t	regval;
15403859Sml29623 	int		i;
15413859Sml29623 
15423859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs"));
15433859Sml29623 
15443859Sml29623 	dev_handle = nxgep->dev_regs->nxge_regh;
15453859Sml29623 	dev_ptr = (char *)nxgep->dev_regs->nxge_regp;
15463859Sml29623 
1547*4732Sdavemq 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep->niu_type)) {
15483859Sml29623 		cfg_handle = nxgep->dev_regs->nxge_pciregh;
15493859Sml29623 		cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
15503859Sml29623 
15513859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1552*4732Sdavemq 		    "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr));
15533859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1554*4732Sdavemq 		    "Neptune PCI cfg_ptr vendor id ptr 0x%llx",
1555*4732Sdavemq 		    &cfg_ptr->vendorid));
15563859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1557*4732Sdavemq 		    "\tvendorid 0x%x devid 0x%x",
1558*4732Sdavemq 		    NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0),
1559*4732Sdavemq 		    NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid,    0)));
15603859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1561*4732Sdavemq 		    "PCI BAR: base 0x%x base14 0x%x base 18 0x%x "
1562*4732Sdavemq 		    "bar1c 0x%x",
1563*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base,   0),
1564*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0),
1565*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0),
1566*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0)));
15673859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1568*4732Sdavemq 		    "\nNeptune PCI BAR: base20 0x%x base24 0x%x "
1569*4732Sdavemq 		    "base 28 0x%x bar2c 0x%x\n",
1570*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0),
1571*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0),
1572*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0),
1573*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0)));
15743859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1575*4732Sdavemq 		    "\nNeptune PCI BAR: base30 0x%x\n",
1576*4732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0)));
15773859Sml29623 
15783859Sml29623 		cfg_handle = nxgep->dev_regs->nxge_pciregh;
15793859Sml29623 		cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
15803859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
1581*4732Sdavemq 		    "first  0x%llx second 0x%llx third 0x%llx "
1582*4732Sdavemq 		    "last 0x%llx ",
1583*4732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
1584*4732Sdavemq 		    (uint64_t *)(dev_ptr + 0),  0),
1585*4732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
1586*4732Sdavemq 		    (uint64_t *)(dev_ptr + 8),  0),
1587*4732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
1588*4732Sdavemq 		    (uint64_t *)(dev_ptr + 16), 0),
1589*4732Sdavemq 		    NXGE_PIO_READ64(cfg_handle,
1590*4732Sdavemq 		    (uint64_t *)(dev_ptr + 24), 0)));
15913859Sml29623 	}
15923859Sml29623 }
15933859Sml29623 
15943859Sml29623 #endif
15953859Sml29623 
15963859Sml29623 static void
15973859Sml29623 nxge_suspend(p_nxge_t nxgep)
15983859Sml29623 {
15993859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend"));
16003859Sml29623 
16013859Sml29623 	nxge_intrs_disable(nxgep);
16023859Sml29623 	nxge_destroy_dev(nxgep);
16033859Sml29623 
16043859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend"));
16053859Sml29623 }
16063859Sml29623 
16073859Sml29623 static nxge_status_t
16083859Sml29623 nxge_resume(p_nxge_t nxgep)
16093859Sml29623 {
16103859Sml29623 	nxge_status_t status = NXGE_OK;
16113859Sml29623 
16123859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume"));
16134587Sjoycey 
16143859Sml29623 	nxgep->suspended = DDI_RESUME;
16154587Sjoycey 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
16164587Sjoycey 	(void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START);
16174587Sjoycey 	(void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START);
16184587Sjoycey 	(void) nxge_rx_mac_enable(nxgep);
16194587Sjoycey 	(void) nxge_tx_mac_enable(nxgep);
16204587Sjoycey 	nxge_intrs_enable(nxgep);
16213859Sml29623 	nxgep->suspended = 0;
16223859Sml29623 
16233859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16243859Sml29623 			"<== nxge_resume status = 0x%x", status));
16253859Sml29623 	return (status);
16263859Sml29623 }
16273859Sml29623 
16283859Sml29623 static nxge_status_t
16293859Sml29623 nxge_setup_dev(p_nxge_t nxgep)
16303859Sml29623 {
16313859Sml29623 	nxge_status_t	status = NXGE_OK;
16323859Sml29623 
16333859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d",
1634*4732Sdavemq 	    nxgep->mac.portnum));
16353859Sml29623 
16363859Sml29623 	status = nxge_link_init(nxgep);
16373859Sml29623 
16383859Sml29623 	if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) {
16393859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
16403859Sml29623 			"port%d Bad register acc handle", nxgep->mac.portnum));
16413859Sml29623 		status = NXGE_ERROR;
16423859Sml29623 	}
16433859Sml29623 
16443859Sml29623 	if (status != NXGE_OK) {
16453859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
16463859Sml29623 			    " nxge_setup_dev status "
16473859Sml29623 			    "(xcvr init 0x%08x)", status));
16483859Sml29623 		goto nxge_setup_dev_exit;
16493859Sml29623 	}
16503859Sml29623 
16513859Sml29623 nxge_setup_dev_exit:
16523859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16533859Sml29623 		"<== nxge_setup_dev port %d status = 0x%08x",
16543859Sml29623 		nxgep->mac.portnum, status));
16553859Sml29623 
16563859Sml29623 	return (status);
16573859Sml29623 }
16583859Sml29623 
16593859Sml29623 static void
16603859Sml29623 nxge_destroy_dev(p_nxge_t nxgep)
16613859Sml29623 {
16623859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev"));
16633859Sml29623 
16643859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
16653859Sml29623 
16663859Sml29623 	(void) nxge_hw_stop(nxgep);
16673859Sml29623 
16683859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev"));
16693859Sml29623 }
16703859Sml29623 
16713859Sml29623 static nxge_status_t
16723859Sml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep)
16733859Sml29623 {
16743859Sml29623 	int 			ddi_status = DDI_SUCCESS;
16753859Sml29623 	uint_t 			count;
16763859Sml29623 	ddi_dma_cookie_t 	cookie;
16773859Sml29623 	uint_t 			iommu_pagesize;
16783859Sml29623 	nxge_status_t		status = NXGE_OK;
16793859Sml29623 
16803859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages"));
16813859Sml29623 	nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1);
16823859Sml29623 	if (nxgep->niu_type != N2_NIU) {
16833859Sml29623 		iommu_pagesize = dvma_pagesize(nxgep->dip);
16843859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
16853859Sml29623 			" nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
16863859Sml29623 			" default_block_size %d iommu_pagesize %d",
16873859Sml29623 			nxgep->sys_page_sz,
16883859Sml29623 			ddi_ptob(nxgep->dip, (ulong_t)1),
16893859Sml29623 			nxgep->rx_default_block_size,
16903859Sml29623 			iommu_pagesize));
16913859Sml29623 
16923859Sml29623 		if (iommu_pagesize != 0) {
16933859Sml29623 			if (nxgep->sys_page_sz == iommu_pagesize) {
16943859Sml29623 				if (iommu_pagesize > 0x4000)
16953859Sml29623 					nxgep->sys_page_sz = 0x4000;
16963859Sml29623 			} else {
16973859Sml29623 				if (nxgep->sys_page_sz > iommu_pagesize)
16983859Sml29623 					nxgep->sys_page_sz = iommu_pagesize;
16993859Sml29623 			}
17003859Sml29623 		}
17013859Sml29623 	}
17023859Sml29623 	nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
17033859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17043859Sml29623 		"==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
17053859Sml29623 		"default_block_size %d page mask %d",
17063859Sml29623 		nxgep->sys_page_sz,
17073859Sml29623 		ddi_ptob(nxgep->dip, (ulong_t)1),
17083859Sml29623 		nxgep->rx_default_block_size,
17093859Sml29623 		nxgep->sys_page_mask));
17103859Sml29623 
17113859Sml29623 
17123859Sml29623 	switch (nxgep->sys_page_sz) {
17133859Sml29623 	default:
17143859Sml29623 		nxgep->sys_page_sz = 0x1000;
17153859Sml29623 		nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
17163859Sml29623 		nxgep->rx_default_block_size = 0x1000;
17173859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_4K;
17183859Sml29623 		break;
17193859Sml29623 	case 0x1000:
17203859Sml29623 		nxgep->rx_default_block_size = 0x1000;
17213859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_4K;
17223859Sml29623 		break;
17233859Sml29623 	case 0x2000:
17243859Sml29623 		nxgep->rx_default_block_size = 0x2000;
17253859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_8K;
17263859Sml29623 		break;
17273859Sml29623 	case 0x4000:
17283859Sml29623 		nxgep->rx_default_block_size = 0x4000;
17293859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_16K;
17303859Sml29623 		break;
17313859Sml29623 	case 0x8000:
17323859Sml29623 		nxgep->rx_default_block_size = 0x8000;
17333859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_32K;
17343859Sml29623 		break;
17353859Sml29623 	}
17363859Sml29623 
17373859Sml29623 #ifndef USE_RX_BIG_BUF
17383859Sml29623 	nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz;
17393859Sml29623 #else
17403859Sml29623 		nxgep->rx_default_block_size = 0x2000;
17413859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_8K;
17423859Sml29623 #endif
17433859Sml29623 	/*
17443859Sml29623 	 * Get the system DMA burst size.
17453859Sml29623 	 */
17463859Sml29623 	ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr,
17473859Sml29623 			DDI_DMA_DONTWAIT, 0,
17483859Sml29623 			&nxgep->dmasparehandle);
17493859Sml29623 	if (ddi_status != DDI_SUCCESS) {
17503859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
17513859Sml29623 			"ddi_dma_alloc_handle: failed "
17523859Sml29623 			" status 0x%x", ddi_status));
17533859Sml29623 		goto nxge_get_soft_properties_exit;
17543859Sml29623 	}
17553859Sml29623 
17563859Sml29623 	ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL,
17573859Sml29623 				(caddr_t)nxgep->dmasparehandle,
17583859Sml29623 				sizeof (nxgep->dmasparehandle),
17593859Sml29623 				DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
17603859Sml29623 				DDI_DMA_DONTWAIT, 0,
17613859Sml29623 				&cookie, &count);
17623859Sml29623 	if (ddi_status != DDI_DMA_MAPPED) {
17633859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
17643859Sml29623 			"Binding spare handle to find system"
17653859Sml29623 			" burstsize failed."));
17663859Sml29623 		ddi_status = DDI_FAILURE;
17673859Sml29623 		goto nxge_get_soft_properties_fail1;
17683859Sml29623 	}
17693859Sml29623 
17703859Sml29623 	nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle);
17713859Sml29623 	(void) ddi_dma_unbind_handle(nxgep->dmasparehandle);
17723859Sml29623 
17733859Sml29623 nxge_get_soft_properties_fail1:
17743859Sml29623 	ddi_dma_free_handle(&nxgep->dmasparehandle);
17753859Sml29623 
17763859Sml29623 nxge_get_soft_properties_exit:
17773859Sml29623 
17783859Sml29623 	if (ddi_status != DDI_SUCCESS)
17793859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
17803859Sml29623 
17813859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17823859Sml29623 		"<== nxge_setup_system_dma_pages status = 0x%08x", status));
17833859Sml29623 	return (status);
17843859Sml29623 }
17853859Sml29623 
17863859Sml29623 static nxge_status_t
17873859Sml29623 nxge_alloc_mem_pool(p_nxge_t nxgep)
17883859Sml29623 {
17893859Sml29623 	nxge_status_t	status = NXGE_OK;
17903859Sml29623 
17913859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool"));
17923859Sml29623 
17933859Sml29623 	status = nxge_alloc_rx_mem_pool(nxgep);
17943859Sml29623 	if (status != NXGE_OK) {
17953859Sml29623 		return (NXGE_ERROR);
17963859Sml29623 	}
17973859Sml29623 
17983859Sml29623 	status = nxge_alloc_tx_mem_pool(nxgep);
17993859Sml29623 	if (status != NXGE_OK) {
18003859Sml29623 		nxge_free_rx_mem_pool(nxgep);
18013859Sml29623 		return (NXGE_ERROR);
18023859Sml29623 	}
18033859Sml29623 
18043859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool"));
18053859Sml29623 	return (NXGE_OK);
18063859Sml29623 }
18073859Sml29623 
18083859Sml29623 static void
18093859Sml29623 nxge_free_mem_pool(p_nxge_t nxgep)
18103859Sml29623 {
18113859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool"));
18123859Sml29623 
18133859Sml29623 	nxge_free_rx_mem_pool(nxgep);
18143859Sml29623 	nxge_free_tx_mem_pool(nxgep);
18153859Sml29623 
18163859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool"));
18173859Sml29623 }
18183859Sml29623 
18193859Sml29623 static nxge_status_t
18203859Sml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep)
18213859Sml29623 {
18223859Sml29623 	int			i, j;
18233859Sml29623 	uint32_t		ndmas, st_rdc;
18243859Sml29623 	p_nxge_dma_pt_cfg_t	p_all_cfgp;
18253859Sml29623 	p_nxge_hw_pt_cfg_t	p_cfgp;
18263859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
18273859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
18283859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
18293859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
18303859Sml29623 	size_t			rx_buf_alloc_size;
18313859Sml29623 	size_t			rx_cntl_alloc_size;
18323859Sml29623 	uint32_t 		*num_chunks; /* per dma */
18333859Sml29623 	nxge_status_t		status = NXGE_OK;
18343859Sml29623 
18353859Sml29623 	uint32_t		nxge_port_rbr_size;
18363859Sml29623 	uint32_t		nxge_port_rbr_spare_size;
18373859Sml29623 	uint32_t		nxge_port_rcr_size;
18383859Sml29623 
18393859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool"));
18403859Sml29623 
18413859Sml29623 	p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
18423859Sml29623 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config;
18433859Sml29623 	st_rdc = p_cfgp->start_rdc;
18443859Sml29623 	ndmas = p_cfgp->max_rdcs;
18453859Sml29623 
18463859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
18473859Sml29623 		" nxge_alloc_rx_mem_pool st_rdc %d ndmas %d", st_rdc, ndmas));
18483859Sml29623 
18493859Sml29623 	/*
18503859Sml29623 	 * Allocate memory for each receive DMA channel.
18513859Sml29623 	 */
18523859Sml29623 	dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
18533859Sml29623 			KM_SLEEP);
18543859Sml29623 	dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
18553859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
18563859Sml29623 
18573859Sml29623 	dma_cntl_poolp = (p_nxge_dma_pool_t)
18583859Sml29623 				KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
18593859Sml29623 	dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
18603859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
18613859Sml29623 
18623859Sml29623 	num_chunks = (uint32_t *)KMEM_ZALLOC(
18633859Sml29623 			sizeof (uint32_t) * ndmas, KM_SLEEP);
18643859Sml29623 
18653859Sml29623 	/*
18663859Sml29623 	 * Assume that each DMA channel will be configured with default
18673859Sml29623 	 * block size.
18683859Sml29623 	 * rbr block counts are mod of batch count (16).
18693859Sml29623 	 */
18703859Sml29623 	nxge_port_rbr_size = p_all_cfgp->rbr_size;
18713859Sml29623 	nxge_port_rcr_size = p_all_cfgp->rcr_size;
18723859Sml29623 
18733859Sml29623 	if (!nxge_port_rbr_size) {
18743859Sml29623 		nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT;
18753859Sml29623 	}
18763859Sml29623 	if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) {
18773859Sml29623 		nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH *
18783859Sml29623 			(nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1));
18793859Sml29623 	}
18803859Sml29623 
18813859Sml29623 	p_all_cfgp->rbr_size = nxge_port_rbr_size;
18823859Sml29623 	nxge_port_rbr_spare_size = nxge_rbr_spare_size;
18833859Sml29623 
18843859Sml29623 	if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) {
18853859Sml29623 		nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH *
18863859Sml29623 			(nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1));
18873859Sml29623 	}
18883859Sml29623 
18893859Sml29623 	/*
18903859Sml29623 	 * N2/NIU has limitation on the descriptor sizes (contiguous
18913859Sml29623 	 * memory allocation on data buffers to 4M (contig_mem_alloc)
18923859Sml29623 	 * and little endian for control buffers (must use the ddi/dki mem alloc
18933859Sml29623 	 * function).
18943859Sml29623 	 */
18953859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
18963859Sml29623 	if (nxgep->niu_type == N2_NIU) {
18973859Sml29623 		nxge_port_rbr_spare_size = 0;
18983859Sml29623 		if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) ||
18993859Sml29623 				(!ISP2(nxge_port_rbr_size))) {
19003859Sml29623 			nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX;
19013859Sml29623 		}
19023859Sml29623 		if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) ||
19033859Sml29623 				(!ISP2(nxge_port_rcr_size))) {
19043859Sml29623 			nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX;
19053859Sml29623 		}
19063859Sml29623 	}
19073859Sml29623 #endif
19083859Sml29623 
19093859Sml29623 	rx_buf_alloc_size = (nxgep->rx_default_block_size *
19103859Sml29623 		(nxge_port_rbr_size + nxge_port_rbr_spare_size));
19113859Sml29623 
19123859Sml29623 	/*
19133859Sml29623 	 * Addresses of receive block ring, receive completion ring and the
19143859Sml29623 	 * mailbox must be all cache-aligned (64 bytes).
19153859Sml29623 	 */
19163859Sml29623 	rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size;
19173859Sml29623 	rx_cntl_alloc_size *= (sizeof (rx_desc_t));
19183859Sml29623 	rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size);
19193859Sml29623 	rx_cntl_alloc_size += sizeof (rxdma_mailbox_t);
19203859Sml29623 
19213859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: "
19223859Sml29623 		"nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d "
19233859Sml29623 		"nxge_port_rcr_size = %d "
19243859Sml29623 		"rx_cntl_alloc_size = %d",
19253859Sml29623 		nxge_port_rbr_size, nxge_port_rbr_spare_size,
19263859Sml29623 		nxge_port_rcr_size,
19273859Sml29623 		rx_cntl_alloc_size));
19283859Sml29623 
19293859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
19303859Sml29623 	if (nxgep->niu_type == N2_NIU) {
19313859Sml29623 		if (!ISP2(rx_buf_alloc_size)) {
19323859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
19333859Sml29623 				"==> nxge_alloc_rx_mem_pool: "
19343859Sml29623 				" must be power of 2"));
19353859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
19363859Sml29623 			goto nxge_alloc_rx_mem_pool_exit;
19373859Sml29623 		}
19383859Sml29623 
19393859Sml29623 		if (rx_buf_alloc_size > (1 << 22)) {
19403859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
19413859Sml29623 				"==> nxge_alloc_rx_mem_pool: "
19423859Sml29623 				" limit size to 4M"));
19433859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
19443859Sml29623 			goto nxge_alloc_rx_mem_pool_exit;
19453859Sml29623 		}
19463859Sml29623 
19473859Sml29623 		if (rx_cntl_alloc_size < 0x2000) {
19483859Sml29623 			rx_cntl_alloc_size = 0x2000;
19493859Sml29623 		}
19503859Sml29623 	}
19513859Sml29623 #endif
19523859Sml29623 	nxgep->nxge_port_rbr_size = nxge_port_rbr_size;
19533859Sml29623 	nxgep->nxge_port_rcr_size = nxge_port_rcr_size;
19543859Sml29623 
19553859Sml29623 	/*
19563859Sml29623 	 * Allocate memory for receive buffers and descriptor rings.
19573859Sml29623 	 * Replace allocation functions with interface functions provided
19583859Sml29623 	 * by the partition manager when it is available.
19593859Sml29623 	 */
19603859Sml29623 	/*
19613859Sml29623 	 * Allocate memory for the receive buffer blocks.
19623859Sml29623 	 */
19633859Sml29623 	for (i = 0; i < ndmas; i++) {
19643859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
19653859Sml29623 			" nxge_alloc_rx_mem_pool to alloc mem: "
19663859Sml29623 			" dma %d dma_buf_p %llx &dma_buf_p %llx",
19673859Sml29623 			i, dma_buf_p[i], &dma_buf_p[i]));
19683859Sml29623 		num_chunks[i] = 0;
19693859Sml29623 		status = nxge_alloc_rx_buf_dma(nxgep, st_rdc, &dma_buf_p[i],
19703859Sml29623 				rx_buf_alloc_size,
19713859Sml29623 				nxgep->rx_default_block_size, &num_chunks[i]);
19723859Sml29623 		if (status != NXGE_OK) {
19733859Sml29623 			break;
19743859Sml29623 		}
19753859Sml29623 		st_rdc++;
19763859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
19773859Sml29623 			" nxge_alloc_rx_mem_pool DONE  alloc mem: "
19783859Sml29623 			"dma %d dma_buf_p %llx &dma_buf_p %llx", i,
19793859Sml29623 			dma_buf_p[i], &dma_buf_p[i]));
19803859Sml29623 	}
19813859Sml29623 	if (i < ndmas) {
19823859Sml29623 		goto nxge_alloc_rx_mem_fail1;
19833859Sml29623 	}
19843859Sml29623 	/*
19853859Sml29623 	 * Allocate memory for descriptor rings and mailbox.
19863859Sml29623 	 */
19873859Sml29623 	st_rdc = p_cfgp->start_rdc;
19883859Sml29623 	for (j = 0; j < ndmas; j++) {
19893859Sml29623 		status = nxge_alloc_rx_cntl_dma(nxgep, st_rdc, &dma_cntl_p[j],
19903859Sml29623 					rx_cntl_alloc_size);
19913859Sml29623 		if (status != NXGE_OK) {
19923859Sml29623 			break;
19933859Sml29623 		}
19943859Sml29623 		st_rdc++;
19953859Sml29623 	}
19963859Sml29623 	if (j < ndmas) {
19973859Sml29623 		goto nxge_alloc_rx_mem_fail2;
19983859Sml29623 	}
19993859Sml29623 
20003859Sml29623 	dma_poolp->ndmas = ndmas;
20013859Sml29623 	dma_poolp->num_chunks = num_chunks;
20023859Sml29623 	dma_poolp->buf_allocated = B_TRUE;
20033859Sml29623 	nxgep->rx_buf_pool_p = dma_poolp;
20043859Sml29623 	dma_poolp->dma_buf_pool_p = dma_buf_p;
20053859Sml29623 
20063859Sml29623 	dma_cntl_poolp->ndmas = ndmas;
20073859Sml29623 	dma_cntl_poolp->buf_allocated = B_TRUE;
20083859Sml29623 	nxgep->rx_cntl_pool_p = dma_cntl_poolp;
20093859Sml29623 	dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
20103859Sml29623 
20113859Sml29623 	goto nxge_alloc_rx_mem_pool_exit;
20123859Sml29623 
20133859Sml29623 nxge_alloc_rx_mem_fail2:
20143859Sml29623 	/* Free control buffers */
20153859Sml29623 	j--;
20163859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20173859Sml29623 		"==> nxge_alloc_rx_mem_pool: freeing control bufs (%d)", j));
20183859Sml29623 	for (; j >= 0; j--) {
20193859Sml29623 		nxge_free_rx_cntl_dma(nxgep,
20204185Sspeer 			(p_nxge_dma_common_t)dma_cntl_p[j]);
20213859Sml29623 		NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20223859Sml29623 			"==> nxge_alloc_rx_mem_pool: control bufs freed (%d)",
20233859Sml29623 			j));
20243859Sml29623 	}
20253859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20263859Sml29623 		"==> nxge_alloc_rx_mem_pool: control bufs freed (%d)", j));
20273859Sml29623 
20283859Sml29623 nxge_alloc_rx_mem_fail1:
20293859Sml29623 	/* Free data buffers */
20303859Sml29623 	i--;
20313859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20323859Sml29623 		"==> nxge_alloc_rx_mem_pool: freeing data bufs (%d)", i));
20333859Sml29623 	for (; i >= 0; i--) {
20343859Sml29623 		nxge_free_rx_buf_dma(nxgep, (p_nxge_dma_common_t)dma_buf_p[i],
20353859Sml29623 			num_chunks[i]);
20363859Sml29623 	}
20373859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20383859Sml29623 		"==> nxge_alloc_rx_mem_pool: data bufs freed (%d)", i));
20393859Sml29623 
20403859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
20413859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
20423859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
20433859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
20443859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
20453859Sml29623 
20463859Sml29623 nxge_alloc_rx_mem_pool_exit:
20473859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
20483859Sml29623 		"<== nxge_alloc_rx_mem_pool:status 0x%08x", status));
20493859Sml29623 
20503859Sml29623 	return (status);
20513859Sml29623 }
20523859Sml29623 
20533859Sml29623 static void
20543859Sml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep)
20553859Sml29623 {
20563859Sml29623 	uint32_t		i, ndmas;
20573859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
20583859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
20593859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
20603859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
20613859Sml29623 	uint32_t 		*num_chunks;
20623859Sml29623 
20633859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool"));
20643859Sml29623 
20653859Sml29623 	dma_poolp = nxgep->rx_buf_pool_p;
20663859Sml29623 	if (dma_poolp == NULL || (!dma_poolp->buf_allocated)) {
20673859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
20683859Sml29623 			"<== nxge_free_rx_mem_pool "
20693859Sml29623 			"(null rx buf pool or buf not allocated"));
20703859Sml29623 		return;
20713859Sml29623 	}
20723859Sml29623 
20733859Sml29623 	dma_cntl_poolp = nxgep->rx_cntl_pool_p;
20743859Sml29623 	if (dma_cntl_poolp == NULL || (!dma_cntl_poolp->buf_allocated)) {
20753859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
20763859Sml29623 			"<== nxge_free_rx_mem_pool "
20773859Sml29623 			"(null rx cntl buf pool or cntl buf not allocated"));
20783859Sml29623 		return;
20793859Sml29623 	}
20803859Sml29623 
20813859Sml29623 	dma_buf_p = dma_poolp->dma_buf_pool_p;
20823859Sml29623 	num_chunks = dma_poolp->num_chunks;
20833859Sml29623 
20843859Sml29623 	dma_cntl_p = dma_cntl_poolp->dma_buf_pool_p;
20853859Sml29623 	ndmas = dma_cntl_poolp->ndmas;
20863859Sml29623 
20873859Sml29623 	for (i = 0; i < ndmas; i++) {
20883859Sml29623 		nxge_free_rx_buf_dma(nxgep, dma_buf_p[i], num_chunks[i]);
20893859Sml29623 	}
20903859Sml29623 
20913859Sml29623 	for (i = 0; i < ndmas; i++) {
20923859Sml29623 		nxge_free_rx_cntl_dma(nxgep, dma_cntl_p[i]);
20933859Sml29623 	}
20943859Sml29623 
20953859Sml29623 	for (i = 0; i < ndmas; i++) {
20963859Sml29623 		KMEM_FREE(dma_buf_p[i],
20973859Sml29623 			sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
20983859Sml29623 		KMEM_FREE(dma_cntl_p[i], sizeof (nxge_dma_common_t));
20993859Sml29623 	}
21003859Sml29623 
21013859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
21023859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
21033859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
21043859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
21053859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
21063859Sml29623 
21073859Sml29623 	nxgep->rx_buf_pool_p = NULL;
21083859Sml29623 	nxgep->rx_cntl_pool_p = NULL;
21093859Sml29623 
21103859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool"));
21113859Sml29623 }
21123859Sml29623 
21133859Sml29623 
21143859Sml29623 static nxge_status_t
21153859Sml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
21163859Sml29623 	p_nxge_dma_common_t *dmap,
21173859Sml29623 	size_t alloc_size, size_t block_size, uint32_t *num_chunks)
21183859Sml29623 {
21193859Sml29623 	p_nxge_dma_common_t 	rx_dmap;
21203859Sml29623 	nxge_status_t		status = NXGE_OK;
21213859Sml29623 	size_t			total_alloc_size;
21223859Sml29623 	size_t			allocated = 0;
21233859Sml29623 	int			i, size_index, array_size;
21243859Sml29623 
21253859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma"));
21263859Sml29623 
21273859Sml29623 	rx_dmap = (p_nxge_dma_common_t)
21283859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
21293859Sml29623 			KM_SLEEP);
21303859Sml29623 
21313859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
21323859Sml29623 		" alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ",
21333859Sml29623 		dma_channel, alloc_size, block_size, dmap));
21343859Sml29623 
21353859Sml29623 	total_alloc_size = alloc_size;
21363859Sml29623 
21373859Sml29623 #if defined(RX_USE_RECLAIM_POST)
21383859Sml29623 	total_alloc_size = alloc_size + alloc_size/4;
21393859Sml29623 #endif
21403859Sml29623 
21413859Sml29623 	i = 0;
21423859Sml29623 	size_index = 0;
21433859Sml29623 	array_size =  sizeof (alloc_sizes)/sizeof (size_t);
21443859Sml29623 	while ((alloc_sizes[size_index] < alloc_size) &&
21453859Sml29623 			(size_index < array_size))
21463859Sml29623 			size_index++;
21473859Sml29623 	if (size_index >= array_size) {
21483859Sml29623 		size_index = array_size - 1;
21493859Sml29623 	}
21503859Sml29623 
21513859Sml29623 	while ((allocated < total_alloc_size) &&
21523859Sml29623 			(size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
21533859Sml29623 		rx_dmap[i].dma_chunk_index = i;
21543859Sml29623 		rx_dmap[i].block_size = block_size;
21553859Sml29623 		rx_dmap[i].alength = alloc_sizes[size_index];
21563859Sml29623 		rx_dmap[i].orig_alength = rx_dmap[i].alength;
21573859Sml29623 		rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
21583859Sml29623 		rx_dmap[i].dma_channel = dma_channel;
21593859Sml29623 		rx_dmap[i].contig_alloc_type = B_FALSE;
21603859Sml29623 
21613859Sml29623 		/*
21623859Sml29623 		 * N2/NIU: data buffers must be contiguous as the driver
21633859Sml29623 		 *	   needs to call Hypervisor api to set up
21643859Sml29623 		 *	   logical pages.
21653859Sml29623 		 */
21663859Sml29623 		if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
21673859Sml29623 			rx_dmap[i].contig_alloc_type = B_TRUE;
21683859Sml29623 		}
21693859Sml29623 
21703859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
21713859Sml29623 			"alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x "
21723859Sml29623 			"i %d nblocks %d alength %d",
21733859Sml29623 			dma_channel, i, &rx_dmap[i], block_size,
21743859Sml29623 			i, rx_dmap[i].nblocks,
21753859Sml29623 			rx_dmap[i].alength));
21763859Sml29623 		status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
21773859Sml29623 			&nxge_rx_dma_attr,
21783859Sml29623 			rx_dmap[i].alength,
21793859Sml29623 			&nxge_dev_buf_dma_acc_attr,
21803859Sml29623 			DDI_DMA_READ | DDI_DMA_STREAMING,
21813859Sml29623 			(p_nxge_dma_common_t)(&rx_dmap[i]));
21823859Sml29623 		if (status != NXGE_OK) {
21833859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
21843859Sml29623 				" nxge_alloc_rx_buf_dma: Alloc Failed "));
21853859Sml29623 			size_index--;
21863859Sml29623 		} else {
21873859Sml29623 			NXGE_DEBUG_MSG((nxgep, DMA_CTL,
21883859Sml29623 				" alloc_rx_buf_dma allocated rdc %d "
21893859Sml29623 				"chunk %d size %x dvma %x bufp %llx ",
21903859Sml29623 				dma_channel, i, rx_dmap[i].alength,
21913859Sml29623 				rx_dmap[i].ioaddr_pp, &rx_dmap[i]));
21923859Sml29623 			i++;
21933859Sml29623 			allocated += alloc_sizes[size_index];
21943859Sml29623 		}
21953859Sml29623 	}
21963859Sml29623 
21973859Sml29623 
21983859Sml29623 	if (allocated < total_alloc_size) {
21993859Sml29623 		goto nxge_alloc_rx_mem_fail1;
22003859Sml29623 	}
22013859Sml29623 
22023859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
22033859Sml29623 		" alloc_rx_buf_dma rdc %d allocated %d chunks",
22043859Sml29623 		dma_channel, i));
22053859Sml29623 	*num_chunks = i;
22063859Sml29623 	*dmap = rx_dmap;
22073859Sml29623 
22083859Sml29623 	goto nxge_alloc_rx_mem_exit;
22093859Sml29623 
22103859Sml29623 nxge_alloc_rx_mem_fail1:
22113859Sml29623 	KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
22123859Sml29623 
22133859Sml29623 nxge_alloc_rx_mem_exit:
22143859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
22153859Sml29623 		"<== nxge_alloc_rx_buf_dma status 0x%08x", status));
22163859Sml29623 
22173859Sml29623 	return (status);
22183859Sml29623 }
22193859Sml29623 
22203859Sml29623 /*ARGSUSED*/
22213859Sml29623 static void
22223859Sml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
22233859Sml29623     uint32_t num_chunks)
22243859Sml29623 {
22253859Sml29623 	int		i;
22263859Sml29623 
22273859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
22283859Sml29623 		"==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks));
22293859Sml29623 
22303859Sml29623 	for (i = 0; i < num_chunks; i++) {
22313859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
22323859Sml29623 			"==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx",
22333859Sml29623 				i, dmap));
22343859Sml29623 		nxge_dma_mem_free(dmap++);
22353859Sml29623 	}
22363859Sml29623 
22373859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma"));
22383859Sml29623 }
22393859Sml29623 
22403859Sml29623 /*ARGSUSED*/
22413859Sml29623 static nxge_status_t
22423859Sml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
22433859Sml29623     p_nxge_dma_common_t *dmap, size_t size)
22443859Sml29623 {
22453859Sml29623 	p_nxge_dma_common_t 	rx_dmap;
22463859Sml29623 	nxge_status_t		status = NXGE_OK;
22473859Sml29623 
22483859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma"));
22493859Sml29623 
22503859Sml29623 	rx_dmap = (p_nxge_dma_common_t)
22513859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
22523859Sml29623 
22533859Sml29623 	rx_dmap->contig_alloc_type = B_FALSE;
22543859Sml29623 
22553859Sml29623 	status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
22563859Sml29623 			&nxge_desc_dma_attr,
22573859Sml29623 			size,
22583859Sml29623 			&nxge_dev_desc_dma_acc_attr,
22593859Sml29623 			DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
22603859Sml29623 			rx_dmap);
22613859Sml29623 	if (status != NXGE_OK) {
22623859Sml29623 		goto nxge_alloc_rx_cntl_dma_fail1;
22633859Sml29623 	}
22643859Sml29623 
22653859Sml29623 	*dmap = rx_dmap;
22663859Sml29623 	goto nxge_alloc_rx_cntl_dma_exit;
22673859Sml29623 
22683859Sml29623 nxge_alloc_rx_cntl_dma_fail1:
22693859Sml29623 	KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t));
22703859Sml29623 
22713859Sml29623 nxge_alloc_rx_cntl_dma_exit:
22723859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
22733859Sml29623 		"<== nxge_alloc_rx_cntl_dma status 0x%08x", status));
22743859Sml29623 
22753859Sml29623 	return (status);
22763859Sml29623 }
22773859Sml29623 
22783859Sml29623 /*ARGSUSED*/
22793859Sml29623 static void
22803859Sml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
22813859Sml29623 {
22823859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma"));
22833859Sml29623 
22843859Sml29623 	nxge_dma_mem_free(dmap);
22853859Sml29623 
22863859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma"));
22873859Sml29623 }
22883859Sml29623 
22893859Sml29623 static nxge_status_t
22903859Sml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep)
22913859Sml29623 {
22923859Sml29623 	nxge_status_t		status = NXGE_OK;
22933859Sml29623 	int			i, j;
22943859Sml29623 	uint32_t		ndmas, st_tdc;
22953859Sml29623 	p_nxge_dma_pt_cfg_t	p_all_cfgp;
22963859Sml29623 	p_nxge_hw_pt_cfg_t	p_cfgp;
22973859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
22983859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
22993859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
23003859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
23013859Sml29623 	size_t			tx_buf_alloc_size;
23023859Sml29623 	size_t			tx_cntl_alloc_size;
23033859Sml29623 	uint32_t		*num_chunks; /* per dma */
23043952Sml29623 	uint32_t		bcopy_thresh;
23053859Sml29623 
23063859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool"));
23073859Sml29623 
23083859Sml29623 	p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
23093859Sml29623 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config;
23103859Sml29623 	st_tdc = p_cfgp->start_tdc;
23113859Sml29623 	ndmas = p_cfgp->max_tdcs;
23123859Sml29623 
23133859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool: "
23143859Sml29623 		"p_cfgp 0x%016llx start_tdc %d ndmas %d nxgep->max_tdcs %d",
23153859Sml29623 		p_cfgp, p_cfgp->start_tdc, p_cfgp->max_tdcs, nxgep->max_tdcs));
23163859Sml29623 	/*
23173859Sml29623 	 * Allocate memory for each transmit DMA channel.
23183859Sml29623 	 */
23193859Sml29623 	dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
23203859Sml29623 			KM_SLEEP);
23213859Sml29623 	dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
23223859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
23233859Sml29623 
23243859Sml29623 	dma_cntl_poolp = (p_nxge_dma_pool_t)
23253859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
23263859Sml29623 	dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
23273859Sml29623 			sizeof (p_nxge_dma_common_t) * ndmas, KM_SLEEP);
23283859Sml29623 
23293859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
23303859Sml29623 	/*
23313859Sml29623 	 * N2/NIU has limitation on the descriptor sizes (contiguous
23323859Sml29623 	 * memory allocation on data buffers to 4M (contig_mem_alloc)
23333859Sml29623 	 * and little endian for control buffers (must use the ddi/dki mem alloc
23343859Sml29623 	 * function). The transmit ring is limited to 8K (includes the
23353859Sml29623 	 * mailbox).
23363859Sml29623 	 */
23373859Sml29623 	if (nxgep->niu_type == N2_NIU) {
23383859Sml29623 		if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) ||
23393859Sml29623 			(!ISP2(nxge_tx_ring_size))) {
23403859Sml29623 			nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX;
23413859Sml29623 		}
23423859Sml29623 	}
23433859Sml29623 #endif
23443859Sml29623 
23453859Sml29623 	nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size;
23463859Sml29623 
23473859Sml29623 	/*
23483859Sml29623 	 * Assume that each DMA channel will be configured with default
23493859Sml29623 	 * transmit bufer size for copying transmit data.
23503859Sml29623 	 * (For packet payload over this limit, packets will not be
23513859Sml29623 	 *  copied.)
23523859Sml29623 	 */
23533952Sml29623 	if (nxgep->niu_type == N2_NIU) {
23543952Sml29623 		bcopy_thresh = TX_BCOPY_SIZE;
23553952Sml29623 	} else {
23563952Sml29623 		bcopy_thresh = nxge_bcopy_thresh;
23573952Sml29623 	}
23583952Sml29623 	tx_buf_alloc_size = (bcopy_thresh * nxge_tx_ring_size);
23593859Sml29623 
23603859Sml29623 	/*
23613859Sml29623 	 * Addresses of transmit descriptor ring and the
23623859Sml29623 	 * mailbox must be all cache-aligned (64 bytes).
23633859Sml29623 	 */
23643859Sml29623 	tx_cntl_alloc_size = nxge_tx_ring_size;
23653859Sml29623 	tx_cntl_alloc_size *= (sizeof (tx_desc_t));
23663859Sml29623 	tx_cntl_alloc_size += sizeof (txdma_mailbox_t);
23673859Sml29623 
23683859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
23693859Sml29623 	if (nxgep->niu_type == N2_NIU) {
23703859Sml29623 		if (!ISP2(tx_buf_alloc_size)) {
23713859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
23723859Sml29623 				"==> nxge_alloc_tx_mem_pool: "
23733859Sml29623 				" must be power of 2"));
23743859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
23753859Sml29623 			goto nxge_alloc_tx_mem_pool_exit;
23763859Sml29623 		}
23773859Sml29623 
23783859Sml29623 		if (tx_buf_alloc_size > (1 << 22)) {
23793859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
23803859Sml29623 				"==> nxge_alloc_tx_mem_pool: "
23813859Sml29623 				" limit size to 4M"));
23823859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
23833859Sml29623 			goto nxge_alloc_tx_mem_pool_exit;
23843859Sml29623 		}
23853859Sml29623 
23863859Sml29623 		if (tx_cntl_alloc_size < 0x2000) {
23873859Sml29623 			tx_cntl_alloc_size = 0x2000;
23883859Sml29623 		}
23893859Sml29623 	}
23903859Sml29623 #endif
23913859Sml29623 
23923859Sml29623 	num_chunks = (uint32_t *)KMEM_ZALLOC(
23933859Sml29623 			sizeof (uint32_t) * ndmas, KM_SLEEP);
23943859Sml29623 
23953859Sml29623 	/*
23963859Sml29623 	 * Allocate memory for transmit buffers and descriptor rings.
23973859Sml29623 	 * Replace allocation functions with interface functions provided
23983859Sml29623 	 * by the partition manager when it is available.
23993859Sml29623 	 *
24003859Sml29623 	 * Allocate memory for the transmit buffer pool.
24013859Sml29623 	 */
24023859Sml29623 	for (i = 0; i < ndmas; i++) {
24033859Sml29623 		num_chunks[i] = 0;
24043859Sml29623 		status = nxge_alloc_tx_buf_dma(nxgep, st_tdc, &dma_buf_p[i],
24053859Sml29623 					tx_buf_alloc_size,
24063952Sml29623 					bcopy_thresh, &num_chunks[i]);
24073859Sml29623 		if (status != NXGE_OK) {
24083859Sml29623 			break;
24093859Sml29623 		}
24103859Sml29623 		st_tdc++;
24113859Sml29623 	}
24123859Sml29623 	if (i < ndmas) {
24133859Sml29623 		goto nxge_alloc_tx_mem_pool_fail1;
24143859Sml29623 	}
24153859Sml29623 
24163859Sml29623 	st_tdc = p_cfgp->start_tdc;
24173859Sml29623 	/*
24183859Sml29623 	 * Allocate memory for descriptor rings and mailbox.
24193859Sml29623 	 */
24203859Sml29623 	for (j = 0; j < ndmas; j++) {
24213859Sml29623 		status = nxge_alloc_tx_cntl_dma(nxgep, st_tdc, &dma_cntl_p[j],
24223859Sml29623 					tx_cntl_alloc_size);
24233859Sml29623 		if (status != NXGE_OK) {
24243859Sml29623 			break;
24253859Sml29623 		}
24263859Sml29623 		st_tdc++;
24273859Sml29623 	}
24283859Sml29623 	if (j < ndmas) {
24293859Sml29623 		goto nxge_alloc_tx_mem_pool_fail2;
24303859Sml29623 	}
24313859Sml29623 
24323859Sml29623 	dma_poolp->ndmas = ndmas;
24333859Sml29623 	dma_poolp->num_chunks = num_chunks;
24343859Sml29623 	dma_poolp->buf_allocated = B_TRUE;
24353859Sml29623 	dma_poolp->dma_buf_pool_p = dma_buf_p;
24363859Sml29623 	nxgep->tx_buf_pool_p = dma_poolp;
24373859Sml29623 
24383859Sml29623 	dma_cntl_poolp->ndmas = ndmas;
24393859Sml29623 	dma_cntl_poolp->buf_allocated = B_TRUE;
24403859Sml29623 	dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
24413859Sml29623 	nxgep->tx_cntl_pool_p = dma_cntl_poolp;
24423859Sml29623 
24433859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL,
24443859Sml29623 		"==> nxge_alloc_tx_mem_pool: start_tdc %d "
24453859Sml29623 		"ndmas %d poolp->ndmas %d",
24463859Sml29623 		st_tdc, ndmas, dma_poolp->ndmas));
24473859Sml29623 
24483859Sml29623 	goto nxge_alloc_tx_mem_pool_exit;
24493859Sml29623 
24503859Sml29623 nxge_alloc_tx_mem_pool_fail2:
24513859Sml29623 	/* Free control buffers */
24523859Sml29623 	j--;
24533859Sml29623 	for (; j >= 0; j--) {
24543859Sml29623 		nxge_free_tx_cntl_dma(nxgep,
24554185Sspeer 			(p_nxge_dma_common_t)dma_cntl_p[j]);
24563859Sml29623 	}
24573859Sml29623 
24583859Sml29623 nxge_alloc_tx_mem_pool_fail1:
24593859Sml29623 	/* Free data buffers */
24603859Sml29623 	i--;
24613859Sml29623 	for (; i >= 0; i--) {
24623859Sml29623 		nxge_free_tx_buf_dma(nxgep, (p_nxge_dma_common_t)dma_buf_p[i],
24633859Sml29623 			num_chunks[i]);
24643859Sml29623 	}
24653859Sml29623 
24663859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
24673859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
24683859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
24693859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
24703859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
24713859Sml29623 
24723859Sml29623 nxge_alloc_tx_mem_pool_exit:
24733859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL,
24743859Sml29623 		"<== nxge_alloc_tx_mem_pool:status 0x%08x", status));
24753859Sml29623 
24763859Sml29623 	return (status);
24773859Sml29623 }
24783859Sml29623 
24793859Sml29623 static nxge_status_t
24803859Sml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
24813859Sml29623     p_nxge_dma_common_t *dmap, size_t alloc_size,
24823859Sml29623     size_t block_size, uint32_t *num_chunks)
24833859Sml29623 {
24843859Sml29623 	p_nxge_dma_common_t 	tx_dmap;
24853859Sml29623 	nxge_status_t		status = NXGE_OK;
24863859Sml29623 	size_t			total_alloc_size;
24873859Sml29623 	size_t			allocated = 0;
24883859Sml29623 	int			i, size_index, array_size;
24893859Sml29623 
24903859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma"));
24913859Sml29623 
24923859Sml29623 	tx_dmap = (p_nxge_dma_common_t)
24933859Sml29623 		KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
24943859Sml29623 			KM_SLEEP);
24953859Sml29623 
24963859Sml29623 	total_alloc_size = alloc_size;
24973859Sml29623 	i = 0;
24983859Sml29623 	size_index = 0;
24993859Sml29623 	array_size =  sizeof (alloc_sizes) /  sizeof (size_t);
25003859Sml29623 	while ((alloc_sizes[size_index] < alloc_size) &&
25013859Sml29623 		(size_index < array_size))
25023859Sml29623 		size_index++;
25033859Sml29623 	if (size_index >= array_size) {
25043859Sml29623 		size_index = array_size - 1;
25053859Sml29623 	}
25063859Sml29623 
25073859Sml29623 	while ((allocated < total_alloc_size) &&
25083859Sml29623 			(size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
25093859Sml29623 
25103859Sml29623 		tx_dmap[i].dma_chunk_index = i;
25113859Sml29623 		tx_dmap[i].block_size = block_size;
25123859Sml29623 		tx_dmap[i].alength = alloc_sizes[size_index];
25133859Sml29623 		tx_dmap[i].orig_alength = tx_dmap[i].alength;
25143859Sml29623 		tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
25153859Sml29623 		tx_dmap[i].dma_channel = dma_channel;
25163859Sml29623 		tx_dmap[i].contig_alloc_type = B_FALSE;
25173859Sml29623 
25183859Sml29623 		/*
25193859Sml29623 		 * N2/NIU: data buffers must be contiguous as the driver
25203859Sml29623 		 *	   needs to call Hypervisor api to set up
25213859Sml29623 		 *	   logical pages.
25223859Sml29623 		 */
25233859Sml29623 		if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
25243859Sml29623 			tx_dmap[i].contig_alloc_type = B_TRUE;
25253859Sml29623 		}
25263859Sml29623 
25273859Sml29623 		status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
25283859Sml29623 			&nxge_tx_dma_attr,
25293859Sml29623 			tx_dmap[i].alength,
25303859Sml29623 			&nxge_dev_buf_dma_acc_attr,
25313859Sml29623 			DDI_DMA_WRITE | DDI_DMA_STREAMING,
25323859Sml29623 			(p_nxge_dma_common_t)(&tx_dmap[i]));
25333859Sml29623 		if (status != NXGE_OK) {
25343859Sml29623 			size_index--;
25353859Sml29623 		} else {
25363859Sml29623 			i++;
25373859Sml29623 			allocated += alloc_sizes[size_index];
25383859Sml29623 		}
25393859Sml29623 	}
25403859Sml29623 
25413859Sml29623 	if (allocated < total_alloc_size) {
25423859Sml29623 		goto nxge_alloc_tx_mem_fail1;
25433859Sml29623 	}
25443859Sml29623 
25453859Sml29623 	*num_chunks = i;
25463859Sml29623 	*dmap = tx_dmap;
25473859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
25483859Sml29623 		"==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d",
25493859Sml29623 		*dmap, i));
25503859Sml29623 	goto nxge_alloc_tx_mem_exit;
25513859Sml29623 
25523859Sml29623 nxge_alloc_tx_mem_fail1:
25533859Sml29623 	KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
25543859Sml29623 
25553859Sml29623 nxge_alloc_tx_mem_exit:
25563859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
25573859Sml29623 		"<== nxge_alloc_tx_buf_dma status 0x%08x", status));
25583859Sml29623 
25593859Sml29623 	return (status);
25603859Sml29623 }
25613859Sml29623 
25623859Sml29623 /*ARGSUSED*/
25633859Sml29623 static void
25643859Sml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
25653859Sml29623     uint32_t num_chunks)
25663859Sml29623 {
25673859Sml29623 	int		i;
25683859Sml29623 
25693859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma"));
25703859Sml29623 
25713859Sml29623 	for (i = 0; i < num_chunks; i++) {
25723859Sml29623 		nxge_dma_mem_free(dmap++);
25733859Sml29623 	}
25743859Sml29623 
25753859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma"));
25763859Sml29623 }
25773859Sml29623 
25783859Sml29623 /*ARGSUSED*/
25793859Sml29623 static nxge_status_t
25803859Sml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
25813859Sml29623     p_nxge_dma_common_t *dmap, size_t size)
25823859Sml29623 {
25833859Sml29623 	p_nxge_dma_common_t 	tx_dmap;
25843859Sml29623 	nxge_status_t		status = NXGE_OK;
25853859Sml29623 
25863859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma"));
25873859Sml29623 	tx_dmap = (p_nxge_dma_common_t)
25883859Sml29623 			KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
25893859Sml29623 
25903859Sml29623 	tx_dmap->contig_alloc_type = B_FALSE;
25913859Sml29623 
25923859Sml29623 	status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
25933859Sml29623 			&nxge_desc_dma_attr,
25943859Sml29623 			size,
25953859Sml29623 			&nxge_dev_desc_dma_acc_attr,
25963859Sml29623 			DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
25973859Sml29623 			tx_dmap);
25983859Sml29623 	if (status != NXGE_OK) {
25993859Sml29623 		goto nxge_alloc_tx_cntl_dma_fail1;
26003859Sml29623 	}
26013859Sml29623 
26023859Sml29623 	*dmap = tx_dmap;
26033859Sml29623 	goto nxge_alloc_tx_cntl_dma_exit;
26043859Sml29623 
26053859Sml29623 nxge_alloc_tx_cntl_dma_fail1:
26063859Sml29623 	KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t));
26073859Sml29623 
26083859Sml29623 nxge_alloc_tx_cntl_dma_exit:
26093859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
26103859Sml29623 		"<== nxge_alloc_tx_cntl_dma status 0x%08x", status));
26113859Sml29623 
26123859Sml29623 	return (status);
26133859Sml29623 }
26143859Sml29623 
26153859Sml29623 /*ARGSUSED*/
26163859Sml29623 static void
26173859Sml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
26183859Sml29623 {
26193859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma"));
26203859Sml29623 
26213859Sml29623 	nxge_dma_mem_free(dmap);
26223859Sml29623 
26233859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma"));
26243859Sml29623 }
26253859Sml29623 
26263859Sml29623 static void
26273859Sml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep)
26283859Sml29623 {
26293859Sml29623 	uint32_t		i, ndmas;
26303859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
26313859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
26323859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
26333859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
26343859Sml29623 	uint32_t 		*num_chunks;
26353859Sml29623 
26363859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "==> nxge_free_tx_mem_pool"));
26373859Sml29623 
26383859Sml29623 	dma_poolp = nxgep->tx_buf_pool_p;
26393859Sml29623 	if (dma_poolp == NULL || (!dma_poolp->buf_allocated)) {
26403859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM3_CTL,
26413859Sml29623 			"<== nxge_free_tx_mem_pool "
26423859Sml29623 			"(null rx buf pool or buf not allocated"));
26433859Sml29623 		return;
26443859Sml29623 	}
26453859Sml29623 
26463859Sml29623 	dma_cntl_poolp = nxgep->tx_cntl_pool_p;
26473859Sml29623 	if (dma_cntl_poolp == NULL || (!dma_cntl_poolp->buf_allocated)) {
26483859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM3_CTL,
26493859Sml29623 			"<== nxge_free_tx_mem_pool "
26503859Sml29623 			"(null tx cntl buf pool or cntl buf not allocated"));
26513859Sml29623 		return;
26523859Sml29623 	}
26533859Sml29623 
26543859Sml29623 	dma_buf_p = dma_poolp->dma_buf_pool_p;
26553859Sml29623 	num_chunks = dma_poolp->num_chunks;
26563859Sml29623 
26573859Sml29623 	dma_cntl_p = dma_cntl_poolp->dma_buf_pool_p;
26583859Sml29623 	ndmas = dma_cntl_poolp->ndmas;
26593859Sml29623 
26603859Sml29623 	for (i = 0; i < ndmas; i++) {
26613859Sml29623 		nxge_free_tx_buf_dma(nxgep, dma_buf_p[i], num_chunks[i]);
26623859Sml29623 	}
26633859Sml29623 
26643859Sml29623 	for (i = 0; i < ndmas; i++) {
26653859Sml29623 		nxge_free_tx_cntl_dma(nxgep, dma_cntl_p[i]);
26663859Sml29623 	}
26673859Sml29623 
26683859Sml29623 	for (i = 0; i < ndmas; i++) {
26693859Sml29623 		KMEM_FREE(dma_buf_p[i],
26703859Sml29623 			sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
26713859Sml29623 		KMEM_FREE(dma_cntl_p[i], sizeof (nxge_dma_common_t));
26723859Sml29623 	}
26733859Sml29623 
26743859Sml29623 	KMEM_FREE(num_chunks, sizeof (uint32_t) * ndmas);
26753859Sml29623 	KMEM_FREE(dma_cntl_p, ndmas * sizeof (p_nxge_dma_common_t));
26763859Sml29623 	KMEM_FREE(dma_cntl_poolp, sizeof (nxge_dma_pool_t));
26773859Sml29623 	KMEM_FREE(dma_buf_p, ndmas * sizeof (p_nxge_dma_common_t));
26783859Sml29623 	KMEM_FREE(dma_poolp, sizeof (nxge_dma_pool_t));
26793859Sml29623 
26803859Sml29623 	nxgep->tx_buf_pool_p = NULL;
26813859Sml29623 	nxgep->tx_cntl_pool_p = NULL;
26823859Sml29623 
26833859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM3_CTL, "<== nxge_free_tx_mem_pool"));
26843859Sml29623 }
26853859Sml29623 
26863859Sml29623 /*ARGSUSED*/
26873859Sml29623 static nxge_status_t
26883859Sml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method,
26893859Sml29623 	struct ddi_dma_attr *dma_attrp,
26903859Sml29623 	size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags,
26913859Sml29623 	p_nxge_dma_common_t dma_p)
26923859Sml29623 {
26933859Sml29623 	caddr_t 		kaddrp;
26943859Sml29623 	int			ddi_status = DDI_SUCCESS;
26953859Sml29623 	boolean_t		contig_alloc_type;
26963859Sml29623 
26973859Sml29623 	contig_alloc_type = dma_p->contig_alloc_type;
26983859Sml29623 
26993859Sml29623 	if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) {
27003859Sml29623 		/*
27013859Sml29623 		 * contig_alloc_type for contiguous memory only allowed
27023859Sml29623 		 * for N2/NIU.
27033859Sml29623 		 */
27043859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27053859Sml29623 			"nxge_dma_mem_alloc: alloc type not allows (%d)",
27063859Sml29623 			dma_p->contig_alloc_type));
27073859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
27083859Sml29623 	}
27093859Sml29623 
27103859Sml29623 	dma_p->dma_handle = NULL;
27113859Sml29623 	dma_p->acc_handle = NULL;
27123859Sml29623 	dma_p->kaddrp = dma_p->last_kaddrp = NULL;
27133859Sml29623 	dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL;
27143859Sml29623 	ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp,
27153859Sml29623 		DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle);
27163859Sml29623 	if (ddi_status != DDI_SUCCESS) {
27173859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27183859Sml29623 			"nxge_dma_mem_alloc:ddi_dma_alloc_handle failed."));
27193859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
27203859Sml29623 	}
27213859Sml29623 
27223859Sml29623 	switch (contig_alloc_type) {
27233859Sml29623 	case B_FALSE:
27243859Sml29623 		ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle, length,
27253859Sml29623 			acc_attr_p,
27263859Sml29623 			xfer_flags,
27273859Sml29623 			DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength,
27283859Sml29623 			&dma_p->acc_handle);
27293859Sml29623 		if (ddi_status != DDI_SUCCESS) {
27303859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27313859Sml29623 				"nxge_dma_mem_alloc:ddi_dma_mem_alloc failed"));
27323859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
27333859Sml29623 			dma_p->dma_handle = NULL;
27343859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
27353859Sml29623 		}
27363859Sml29623 		if (dma_p->alength < length) {
27373859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27383859Sml29623 				"nxge_dma_mem_alloc:ddi_dma_mem_alloc "
27393859Sml29623 				"< length."));
27403859Sml29623 			ddi_dma_mem_free(&dma_p->acc_handle);
27413859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
27423859Sml29623 			dma_p->acc_handle = NULL;
27433859Sml29623 			dma_p->dma_handle = NULL;
27443859Sml29623 			return (NXGE_ERROR);
27453859Sml29623 		}
27463859Sml29623 
27473859Sml29623 		ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL,
27483859Sml29623 			kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0,
27493859Sml29623 			&dma_p->dma_cookie, &dma_p->ncookies);
27503859Sml29623 		if (ddi_status != DDI_DMA_MAPPED) {
27513859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27523859Sml29623 				"nxge_dma_mem_alloc:di_dma_addr_bind failed "
27533859Sml29623 				"(staus 0x%x ncookies %d.)", ddi_status,
27543859Sml29623 				dma_p->ncookies));
27553859Sml29623 			if (dma_p->acc_handle) {
27563859Sml29623 				ddi_dma_mem_free(&dma_p->acc_handle);
27573859Sml29623 				dma_p->acc_handle = NULL;
27583859Sml29623 			}
27593859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
27603859Sml29623 			dma_p->dma_handle = NULL;
27613859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
27623859Sml29623 		}
27633859Sml29623 
27643859Sml29623 		if (dma_p->ncookies != 1) {
27653859Sml29623 			NXGE_DEBUG_MSG((nxgep, DMA_CTL,
27663859Sml29623 				"nxge_dma_mem_alloc:ddi_dma_addr_bind "
27673859Sml29623 				"> 1 cookie"
27683859Sml29623 				"(staus 0x%x ncookies %d.)", ddi_status,
27693859Sml29623 				dma_p->ncookies));
27703859Sml29623 			if (dma_p->acc_handle) {
27713859Sml29623 				ddi_dma_mem_free(&dma_p->acc_handle);
27723859Sml29623 				dma_p->acc_handle = NULL;
27733859Sml29623 			}
27744185Sspeer 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
27753859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
27763859Sml29623 			dma_p->dma_handle = NULL;
27773859Sml29623 			return (NXGE_ERROR);
27783859Sml29623 		}
27793859Sml29623 		break;
27803859Sml29623 
27813859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
27823859Sml29623 	case B_TRUE:
27833859Sml29623 		kaddrp = (caddr_t)contig_mem_alloc(length);
27843859Sml29623 		if (kaddrp == NULL) {
27853859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27863859Sml29623 				"nxge_dma_mem_alloc:contig_mem_alloc failed."));
27873859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
27883859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
27893859Sml29623 		}
27903859Sml29623 
27913859Sml29623 		dma_p->alength = length;
27923859Sml29623 		ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL,
27933859Sml29623 			kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0,
27943859Sml29623 			&dma_p->dma_cookie, &dma_p->ncookies);
27953859Sml29623 		if (ddi_status != DDI_DMA_MAPPED) {
27963859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27973859Sml29623 				"nxge_dma_mem_alloc:di_dma_addr_bind failed "
27983859Sml29623 				"(status 0x%x ncookies %d.)", ddi_status,
27993859Sml29623 				dma_p->ncookies));
28003859Sml29623 
28013859Sml29623 			NXGE_DEBUG_MSG((nxgep, DMA_CTL,
28023859Sml29623 				"==> nxge_dma_mem_alloc: (not mapped)"
28033859Sml29623 				"length %lu (0x%x) "
28043859Sml29623 				"free contig kaddrp $%p "
28053859Sml29623 				"va_to_pa $%p",
28063859Sml29623 				length, length,
28073859Sml29623 				kaddrp,
28083859Sml29623 				va_to_pa(kaddrp)));
28093859Sml29623 
28103859Sml29623 
28113859Sml29623 			contig_mem_free((void *)kaddrp, length);
28123859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
28133859Sml29623 
28143859Sml29623 			dma_p->dma_handle = NULL;
28153859Sml29623 			dma_p->acc_handle = NULL;
28163859Sml29623 			dma_p->alength = NULL;
28173859Sml29623 			dma_p->kaddrp = NULL;
28183859Sml29623 
28193859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
28203859Sml29623 		}
28213859Sml29623 
28223859Sml29623 		if (dma_p->ncookies != 1 ||
28233859Sml29623 			(dma_p->dma_cookie.dmac_laddress == NULL)) {
28243859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28253859Sml29623 				"nxge_dma_mem_alloc:di_dma_addr_bind > 1 "
28263859Sml29623 				"cookie or "
28273859Sml29623 				"dmac_laddress is NULL $%p size %d "
28283859Sml29623 				" (status 0x%x ncookies %d.)",
28293859Sml29623 				ddi_status,
28303859Sml29623 				dma_p->dma_cookie.dmac_laddress,
28313859Sml29623 				dma_p->dma_cookie.dmac_size,
28323859Sml29623 				dma_p->ncookies));
28333859Sml29623 
28343859Sml29623 			contig_mem_free((void *)kaddrp, length);
28354185Sspeer 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
28363859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
28373859Sml29623 
28383859Sml29623 			dma_p->alength = 0;
28393859Sml29623 			dma_p->dma_handle = NULL;
28403859Sml29623 			dma_p->acc_handle = NULL;
28413859Sml29623 			dma_p->kaddrp = NULL;
28423859Sml29623 
28433859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
28443859Sml29623 		}
28453859Sml29623 		break;
28463859Sml29623 
28473859Sml29623 #else
28483859Sml29623 	case B_TRUE:
28493859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28503859Sml29623 			"nxge_dma_mem_alloc: invalid alloc type for !sun4v"));
28513859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
28523859Sml29623 #endif
28533859Sml29623 	}
28543859Sml29623 
28553859Sml29623 	dma_p->kaddrp = kaddrp;
28563859Sml29623 	dma_p->last_kaddrp = (unsigned char *)kaddrp +
28573859Sml29623 			dma_p->alength - RXBUF_64B_ALIGNED;
28583859Sml29623 	dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress;
28593859Sml29623 	dma_p->last_ioaddr_pp =
28603859Sml29623 		(unsigned char *)dma_p->dma_cookie.dmac_laddress +
28613859Sml29623 				dma_p->alength - RXBUF_64B_ALIGNED;
28623859Sml29623 
28633859Sml29623 	NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle);
28643859Sml29623 
28653859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
28663859Sml29623 	dma_p->orig_ioaddr_pp =
28673859Sml29623 		(unsigned char *)dma_p->dma_cookie.dmac_laddress;
28683859Sml29623 	dma_p->orig_alength = length;
28693859Sml29623 	dma_p->orig_kaddrp = kaddrp;
28703859Sml29623 	dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp);
28713859Sml29623 #endif
28723859Sml29623 
28733859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: "
28743859Sml29623 		"dma buffer allocated: dma_p $%p "
28753859Sml29623 		"return dmac_ladress from cookie $%p cookie dmac_size %d "
28763859Sml29623 		"dma_p->ioaddr_p $%p "
28773859Sml29623 		"dma_p->orig_ioaddr_p $%p "
28783859Sml29623 		"orig_vatopa $%p "
28793859Sml29623 		"alength %d (0x%x) "
28803859Sml29623 		"kaddrp $%p "
28813859Sml29623 		"length %d (0x%x)",
28823859Sml29623 		dma_p,
28833859Sml29623 		dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size,
28843859Sml29623 		dma_p->ioaddr_pp,
28853859Sml29623 		dma_p->orig_ioaddr_pp,
28863859Sml29623 		dma_p->orig_vatopa,
28873859Sml29623 		dma_p->alength, dma_p->alength,
28883859Sml29623 		kaddrp,
28893859Sml29623 		length, length));
28903859Sml29623 
28913859Sml29623 	return (NXGE_OK);
28923859Sml29623 }
28933859Sml29623 
28943859Sml29623 static void
28953859Sml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p)
28963859Sml29623 {
28973859Sml29623 	if (dma_p->dma_handle != NULL) {
28983859Sml29623 		if (dma_p->ncookies) {
28993859Sml29623 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
29003859Sml29623 			dma_p->ncookies = 0;
29013859Sml29623 		}
29023859Sml29623 		ddi_dma_free_handle(&dma_p->dma_handle);
29033859Sml29623 		dma_p->dma_handle = NULL;
29043859Sml29623 	}
29053859Sml29623 
29063859Sml29623 	if (dma_p->acc_handle != NULL) {
29073859Sml29623 		ddi_dma_mem_free(&dma_p->acc_handle);
29083859Sml29623 		dma_p->acc_handle = NULL;
29093859Sml29623 		NPI_DMA_ACC_HANDLE_SET(dma_p, NULL);
29103859Sml29623 	}
29113859Sml29623 
29123859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
29133859Sml29623 	if (dma_p->contig_alloc_type &&
29143859Sml29623 			dma_p->orig_kaddrp && dma_p->orig_alength) {
29153859Sml29623 		NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: "
29163859Sml29623 			"kaddrp $%p (orig_kaddrp $%p)"
29173859Sml29623 			"mem type %d ",
29183859Sml29623 			"orig_alength %d "
29193859Sml29623 			"alength 0x%x (%d)",
29203859Sml29623 			dma_p->kaddrp,
29213859Sml29623 			dma_p->orig_kaddrp,
29223859Sml29623 			dma_p->contig_alloc_type,
29233859Sml29623 			dma_p->orig_alength,
29243859Sml29623 			dma_p->alength, dma_p->alength));
29253859Sml29623 
29263859Sml29623 		contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength);
29273859Sml29623 		dma_p->orig_alength = NULL;
29283859Sml29623 		dma_p->orig_kaddrp = NULL;
29293859Sml29623 		dma_p->contig_alloc_type = B_FALSE;
29303859Sml29623 	}
29313859Sml29623 #endif
29323859Sml29623 	dma_p->kaddrp = NULL;
29333859Sml29623 	dma_p->alength = NULL;
29343859Sml29623 }
29353859Sml29623 
29363859Sml29623 /*
29373859Sml29623  *	nxge_m_start() -- start transmitting and receiving.
29383859Sml29623  *
29393859Sml29623  *	This function is called by the MAC layer when the first
29403859Sml29623  *	stream is open to prepare the hardware ready for sending
29413859Sml29623  *	and transmitting packets.
29423859Sml29623  */
29433859Sml29623 static int
29443859Sml29623 nxge_m_start(void *arg)
29453859Sml29623 {
29463859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
29473859Sml29623 
29483859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start"));
29493859Sml29623 
29503859Sml29623 	MUTEX_ENTER(nxgep->genlock);
29513859Sml29623 	if (nxge_init(nxgep) != NXGE_OK) {
29523859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
29533859Sml29623 			"<== nxge_m_start: initialization failed"));
29543859Sml29623 		MUTEX_EXIT(nxgep->genlock);
29553859Sml29623 		return (EIO);
29563859Sml29623 	}
29573859Sml29623 
29583859Sml29623 	if (nxgep->nxge_mac_state == NXGE_MAC_STARTED)
29593859Sml29623 		goto nxge_m_start_exit;
29603859Sml29623 	/*
29613859Sml29623 	 * Start timer to check the system error and tx hangs
29623859Sml29623 	 */
29633859Sml29623 	nxgep->nxge_timerid = nxge_start_timer(nxgep, nxge_check_hw_state,
29643859Sml29623 		NXGE_CHECK_TIMER);
29653859Sml29623 
29663859Sml29623 	nxgep->link_notify = B_TRUE;
29673859Sml29623 
29683859Sml29623 	nxgep->nxge_mac_state = NXGE_MAC_STARTED;
29693859Sml29623 
29703859Sml29623 nxge_m_start_exit:
29713859Sml29623 	MUTEX_EXIT(nxgep->genlock);
29723859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start"));
29733859Sml29623 	return (0);
29743859Sml29623 }
29753859Sml29623 
29763859Sml29623 /*
29773859Sml29623  *	nxge_m_stop(): stop transmitting and receiving.
29783859Sml29623  */
29793859Sml29623 static void
29803859Sml29623 nxge_m_stop(void *arg)
29813859Sml29623 {
29823859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
29833859Sml29623 
29843859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop"));
29853859Sml29623 
29863859Sml29623 	if (nxgep->nxge_timerid) {
29873859Sml29623 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
29883859Sml29623 		nxgep->nxge_timerid = 0;
29893859Sml29623 	}
29903859Sml29623 
29913859Sml29623 	MUTEX_ENTER(nxgep->genlock);
29923859Sml29623 	nxge_uninit(nxgep);
29933859Sml29623 
29943859Sml29623 	nxgep->nxge_mac_state = NXGE_MAC_STOPPED;
29953859Sml29623 
29963859Sml29623 	MUTEX_EXIT(nxgep->genlock);
29973859Sml29623 
29983859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop"));
29993859Sml29623 }
30003859Sml29623 
30013859Sml29623 static int
30023859Sml29623 nxge_m_unicst(void *arg, const uint8_t *macaddr)
30033859Sml29623 {
30043859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
30053859Sml29623 	struct 		ether_addr addrp;
30063859Sml29623 
30073859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL, "==> nxge_m_unicst"));
30083859Sml29623 
30093859Sml29623 	bcopy(macaddr, (uint8_t *)&addrp, ETHERADDRL);
30103859Sml29623 	if (nxge_set_mac_addr(nxgep, &addrp)) {
30113859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
30123859Sml29623 			"<== nxge_m_unicst: set unitcast failed"));
30133859Sml29623 		return (EINVAL);
30143859Sml29623 	}
30153859Sml29623 
30163859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_unicst"));
30173859Sml29623 
30183859Sml29623 	return (0);
30193859Sml29623 }
30203859Sml29623 
30213859Sml29623 static int
30223859Sml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca)
30233859Sml29623 {
30243859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
30253859Sml29623 	struct 		ether_addr addrp;
30263859Sml29623 
30273859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
30283859Sml29623 		"==> nxge_m_multicst: add %d", add));
30293859Sml29623 
30303859Sml29623 	bcopy(mca, (uint8_t *)&addrp, ETHERADDRL);
30313859Sml29623 	if (add) {
30323859Sml29623 		if (nxge_add_mcast_addr(nxgep, &addrp)) {
30333859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
30343859Sml29623 				"<== nxge_m_multicst: add multicast failed"));
30353859Sml29623 			return (EINVAL);
30363859Sml29623 		}
30373859Sml29623 	} else {
30383859Sml29623 		if (nxge_del_mcast_addr(nxgep, &addrp)) {
30393859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
30403859Sml29623 				"<== nxge_m_multicst: del multicast failed"));
30413859Sml29623 			return (EINVAL);
30423859Sml29623 		}
30433859Sml29623 	}
30443859Sml29623 
30453859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst"));
30463859Sml29623 
30473859Sml29623 	return (0);
30483859Sml29623 }
30493859Sml29623 
30503859Sml29623 static int
30513859Sml29623 nxge_m_promisc(void *arg, boolean_t on)
30523859Sml29623 {
30533859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
30543859Sml29623 
30553859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
30563859Sml29623 		"==> nxge_m_promisc: on %d", on));
30573859Sml29623 
30583859Sml29623 	if (nxge_set_promisc(nxgep, on)) {
30593859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
30603859Sml29623 			"<== nxge_m_promisc: set promisc failed"));
30613859Sml29623 		return (EINVAL);
30623859Sml29623 	}
30633859Sml29623 
30643859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
30653859Sml29623 		"<== nxge_m_promisc: on %d", on));
30663859Sml29623 
30673859Sml29623 	return (0);
30683859Sml29623 }
30693859Sml29623 
30703859Sml29623 static void
30713859Sml29623 nxge_m_ioctl(void *arg,  queue_t *wq, mblk_t *mp)
30723859Sml29623 {
30733859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
30744185Sspeer 	struct 		iocblk *iocp;
30753859Sml29623 	boolean_t 	need_privilege;
30763859Sml29623 	int 		err;
30773859Sml29623 	int 		cmd;
30783859Sml29623 
30793859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl"));
30803859Sml29623 
30813859Sml29623 	iocp = (struct iocblk *)mp->b_rptr;
30823859Sml29623 	iocp->ioc_error = 0;
30833859Sml29623 	need_privilege = B_TRUE;
30843859Sml29623 	cmd = iocp->ioc_cmd;
30853859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd));
30863859Sml29623 	switch (cmd) {
30873859Sml29623 	default:
30883859Sml29623 		miocnak(wq, mp, 0, EINVAL);
30893859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid"));
30903859Sml29623 		return;
30913859Sml29623 
30923859Sml29623 	case LB_GET_INFO_SIZE:
30933859Sml29623 	case LB_GET_INFO:
30943859Sml29623 	case LB_GET_MODE:
30953859Sml29623 		need_privilege = B_FALSE;
30963859Sml29623 		break;
30973859Sml29623 	case LB_SET_MODE:
30983859Sml29623 		break;
30993859Sml29623 
31003859Sml29623 	case ND_GET:
31013859Sml29623 		need_privilege = B_FALSE;
31023859Sml29623 		break;
31033859Sml29623 	case ND_SET:
31043859Sml29623 		break;
31053859Sml29623 
31063859Sml29623 	case NXGE_GET_MII:
31073859Sml29623 	case NXGE_PUT_MII:
31083859Sml29623 	case NXGE_GET64:
31093859Sml29623 	case NXGE_PUT64:
31103859Sml29623 	case NXGE_GET_TX_RING_SZ:
31113859Sml29623 	case NXGE_GET_TX_DESC:
31123859Sml29623 	case NXGE_TX_SIDE_RESET:
31133859Sml29623 	case NXGE_RX_SIDE_RESET:
31143859Sml29623 	case NXGE_GLOBAL_RESET:
31153859Sml29623 	case NXGE_RESET_MAC:
31163859Sml29623 	case NXGE_TX_REGS_DUMP:
31173859Sml29623 	case NXGE_RX_REGS_DUMP:
31183859Sml29623 	case NXGE_INT_REGS_DUMP:
31193859Sml29623 	case NXGE_VIR_INT_REGS_DUMP:
31203859Sml29623 	case NXGE_PUT_TCAM:
31213859Sml29623 	case NXGE_GET_TCAM:
31223859Sml29623 	case NXGE_RTRACE:
31233859Sml29623 	case NXGE_RDUMP:
31243859Sml29623 
31253859Sml29623 		need_privilege = B_FALSE;
31263859Sml29623 		break;
31273859Sml29623 	case NXGE_INJECT_ERR:
31283859Sml29623 		cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n");
31293859Sml29623 		nxge_err_inject(nxgep, wq, mp);
31303859Sml29623 		break;
31313859Sml29623 	}
31323859Sml29623 
31333859Sml29623 	if (need_privilege) {
31344185Sspeer 		err = secpolicy_net_config(iocp->ioc_cr, B_FALSE);
31353859Sml29623 		if (err != 0) {
31363859Sml29623 			miocnak(wq, mp, 0, err);
31373859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
31383859Sml29623 				"<== nxge_m_ioctl: no priv"));
31393859Sml29623 			return;
31403859Sml29623 		}
31413859Sml29623 	}
31423859Sml29623 
31433859Sml29623 	switch (cmd) {
31443859Sml29623 	case ND_GET:
31453859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "ND_GET command"));
31463859Sml29623 	case ND_SET:
31473859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "ND_SET command"));
31483859Sml29623 		nxge_param_ioctl(nxgep, wq, mp, iocp);
31493859Sml29623 		break;
31503859Sml29623 
31513859Sml29623 	case LB_GET_MODE:
31523859Sml29623 	case LB_SET_MODE:
31533859Sml29623 	case LB_GET_INFO_SIZE:
31543859Sml29623 	case LB_GET_INFO:
31553859Sml29623 		nxge_loopback_ioctl(nxgep, wq, mp, iocp);
31563859Sml29623 		break;
31573859Sml29623 
31583859Sml29623 	case NXGE_GET_MII:
31593859Sml29623 	case NXGE_PUT_MII:
31603859Sml29623 	case NXGE_PUT_TCAM:
31613859Sml29623 	case NXGE_GET_TCAM:
31623859Sml29623 	case NXGE_GET64:
31633859Sml29623 	case NXGE_PUT64:
31643859Sml29623 	case NXGE_GET_TX_RING_SZ:
31653859Sml29623 	case NXGE_GET_TX_DESC:
31663859Sml29623 	case NXGE_TX_SIDE_RESET:
31673859Sml29623 	case NXGE_RX_SIDE_RESET:
31683859Sml29623 	case NXGE_GLOBAL_RESET:
31693859Sml29623 	case NXGE_RESET_MAC:
31703859Sml29623 	case NXGE_TX_REGS_DUMP:
31713859Sml29623 	case NXGE_RX_REGS_DUMP:
31723859Sml29623 	case NXGE_INT_REGS_DUMP:
31733859Sml29623 	case NXGE_VIR_INT_REGS_DUMP:
31743859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
31753859Sml29623 			"==> nxge_m_ioctl: cmd 0x%x", cmd));
31763859Sml29623 		nxge_hw_ioctl(nxgep, wq, mp, iocp);
31773859Sml29623 		break;
31783859Sml29623 	}
31793859Sml29623 
31803859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl"));
31813859Sml29623 }
31823859Sml29623 
31833859Sml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count);
31843859Sml29623 
31853859Sml29623 static void
31863859Sml29623 nxge_m_resources(void *arg)
31873859Sml29623 {
31883859Sml29623 	p_nxge_t		nxgep = arg;
31893859Sml29623 	mac_rx_fifo_t 		mrf;
31903859Sml29623 	p_rx_rcr_rings_t	rcr_rings;
31913859Sml29623 	p_rx_rcr_ring_t		*rcr_p;
31923859Sml29623 	uint32_t		i, ndmas;
31933859Sml29623 	nxge_status_t		status;
31943859Sml29623 
31953859Sml29623 	NXGE_DEBUG_MSG((nxgep, RX_CTL, "==> nxge_m_resources"));
31963859Sml29623 
31973859Sml29623 	MUTEX_ENTER(nxgep->genlock);
31983859Sml29623 
31993859Sml29623 	/*
32003859Sml29623 	 * CR 6492541 Check to see if the drv_state has been initialized,
32013859Sml29623 	 * if not * call nxge_init().
32023859Sml29623 	 */
32033859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
32043859Sml29623 		status = nxge_init(nxgep);
32053859Sml29623 		if (status != NXGE_OK)
32063859Sml29623 			goto nxge_m_resources_exit;
32073859Sml29623 	}
32083859Sml29623 
32093859Sml29623 	mrf.mrf_type = MAC_RX_FIFO;
32103859Sml29623 	mrf.mrf_blank = nxge_rx_hw_blank;
32113859Sml29623 	mrf.mrf_arg = (void *)nxgep;
32123859Sml29623 
32133859Sml29623 	mrf.mrf_normal_blank_time = 128;
32143859Sml29623 	mrf.mrf_normal_pkt_count = 8;
32153859Sml29623 	rcr_rings = nxgep->rx_rcr_rings;
32163859Sml29623 	rcr_p = rcr_rings->rcr_rings;
32173859Sml29623 	ndmas = rcr_rings->ndmas;
32183859Sml29623 
32193859Sml29623 	/*
32203859Sml29623 	 * Export our receive resources to the MAC layer.
32213859Sml29623 	 */
32223859Sml29623 	for (i = 0; i < ndmas; i++) {
32233859Sml29623 		((p_rx_rcr_ring_t)rcr_p[i])->rcr_mac_handle =
32243859Sml29623 				mac_resource_add(nxgep->mach,
32253859Sml29623 				    (mac_resource_t *)&mrf);
32263859Sml29623 
32273859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
32283859Sml29623 			"==> nxge_m_resources: vdma %d dma %d "
32293859Sml29623 			"rcrptr 0x%016llx mac_handle 0x%016llx",
32303859Sml29623 			i, ((p_rx_rcr_ring_t)rcr_p[i])->rdc,
32313859Sml29623 			rcr_p[i],
32323859Sml29623 			((p_rx_rcr_ring_t)rcr_p[i])->rcr_mac_handle));
32333859Sml29623 	}
32343859Sml29623 
32353859Sml29623 nxge_m_resources_exit:
32363859Sml29623 	MUTEX_EXIT(nxgep->genlock);
32373859Sml29623 	NXGE_DEBUG_MSG((nxgep, RX_CTL, "<== nxge_m_resources"));
32383859Sml29623 }
32393859Sml29623 
32403859Sml29623 static void
32413859Sml29623 nxge_mmac_kstat_update(p_nxge_t nxgep, mac_addr_slot_t slot, boolean_t factory)
32423859Sml29623 {
32433859Sml29623 	p_nxge_mmac_stats_t mmac_stats;
32443859Sml29623 	int i;
32453859Sml29623 	nxge_mmac_t *mmac_info;
32463859Sml29623 
32473859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
32483859Sml29623 
32493859Sml29623 	mmac_stats = &nxgep->statsp->mmac_stats;
32503859Sml29623 	mmac_stats->mmac_max_cnt = mmac_info->num_mmac;
32513859Sml29623 	mmac_stats->mmac_avail_cnt = mmac_info->naddrfree;
32523859Sml29623 
32533859Sml29623 	for (i = 0; i < ETHERADDRL; i++) {
32543859Sml29623 		if (factory) {
32553859Sml29623 			mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
32563859Sml29623 			= mmac_info->factory_mac_pool[slot][(ETHERADDRL-1) - i];
32573859Sml29623 		} else {
32583859Sml29623 			mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
32593859Sml29623 			= mmac_info->mac_pool[slot].addr[(ETHERADDRL - 1) - i];
32603859Sml29623 		}
32613859Sml29623 	}
32623859Sml29623 }
32633859Sml29623 
32643859Sml29623 /*
32653859Sml29623  * nxge_altmac_set() -- Set an alternate MAC address
32663859Sml29623  */
32673859Sml29623 static int
32683859Sml29623 nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, mac_addr_slot_t slot)
32693859Sml29623 {
32703859Sml29623 	uint8_t addrn;
32713859Sml29623 	uint8_t portn;
32723859Sml29623 	npi_mac_addr_t altmac;
32734484Sspeer 	hostinfo_t mac_rdc;
32744484Sspeer 	p_nxge_class_pt_cfg_t clscfgp;
32753859Sml29623 
32763859Sml29623 	altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff);
32773859Sml29623 	altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff);
32783859Sml29623 	altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff);
32793859Sml29623 
32803859Sml29623 	portn = nxgep->mac.portnum;
32813859Sml29623 	addrn = (uint8_t)slot - 1;
32823859Sml29623 
32833859Sml29623 	if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET, portn,
32843859Sml29623 		addrn, &altmac) != NPI_SUCCESS)
32853859Sml29623 		return (EIO);
32864484Sspeer 
32874484Sspeer 	/*
32884484Sspeer 	 * Set the rdc table number for the host info entry
32894484Sspeer 	 * for this mac address slot.
32904484Sspeer 	 */
32914484Sspeer 	clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config;
32924484Sspeer 	mac_rdc.value = 0;
32934484Sspeer 	mac_rdc.bits.w0.rdc_tbl_num = clscfgp->mac_host_info[addrn].rdctbl;
32944484Sspeer 	mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr;
32954484Sspeer 
32964484Sspeer 	if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET,
32974484Sspeer 	    nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) {
32984484Sspeer 		return (EIO);
32994484Sspeer 	}
33004484Sspeer 
33013859Sml29623 	/*
33023859Sml29623 	 * Enable comparison with the alternate MAC address.
33033859Sml29623 	 * While the first alternate addr is enabled by bit 1 of register
33043859Sml29623 	 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register
33053859Sml29623 	 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn
33063859Sml29623 	 * accordingly before calling npi_mac_altaddr_entry.
33073859Sml29623 	 */
33083859Sml29623 	if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
33093859Sml29623 		addrn = (uint8_t)slot - 1;
33103859Sml29623 	else
33113859Sml29623 		addrn = (uint8_t)slot;
33123859Sml29623 
33133859Sml29623 	if (npi_mac_altaddr_enable(nxgep->npi_handle, portn, addrn)
33143859Sml29623 		!= NPI_SUCCESS)
33153859Sml29623 		return (EIO);
33163859Sml29623 
33173859Sml29623 	return (0);
33183859Sml29623 }
33193859Sml29623 
33203859Sml29623 /*
33213859Sml29623  * nxeg_m_mmac_add() - find an unused address slot, set the address
33223859Sml29623  * value to the one specified, enable the port to start filtering on
33233859Sml29623  * the new MAC address.  Returns 0 on success.
33243859Sml29623  */
33253859Sml29623 static int
33263859Sml29623 nxge_m_mmac_add(void *arg, mac_multi_addr_t *maddr)
33273859Sml29623 {
33283859Sml29623 	p_nxge_t nxgep = arg;
33293859Sml29623 	mac_addr_slot_t slot;
33303859Sml29623 	nxge_mmac_t *mmac_info;
33313859Sml29623 	int err;
33323859Sml29623 	nxge_status_t status;
33333859Sml29623 
33343859Sml29623 	mutex_enter(nxgep->genlock);
33353859Sml29623 
33363859Sml29623 	/*
33373859Sml29623 	 * Make sure that nxge is initialized, if _start() has
33383859Sml29623 	 * not been called.
33393859Sml29623 	 */
33403859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
33413859Sml29623 		status = nxge_init(nxgep);
33423859Sml29623 		if (status != NXGE_OK) {
33433859Sml29623 			mutex_exit(nxgep->genlock);
33443859Sml29623 			return (ENXIO);
33453859Sml29623 		}
33463859Sml29623 	}
33473859Sml29623 
33483859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
33493859Sml29623 	if (mmac_info->naddrfree == 0) {
33503859Sml29623 		mutex_exit(nxgep->genlock);
33513859Sml29623 		return (ENOSPC);
33523859Sml29623 	}
33533859Sml29623 	if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr,
33543859Sml29623 		maddr->mma_addrlen)) {
33553859Sml29623 		mutex_exit(nxgep->genlock);
33563859Sml29623 		return (EINVAL);
33573859Sml29623 	}
33583859Sml29623 	/*
33593859Sml29623 	 * 	Search for the first available slot. Because naddrfree
33603859Sml29623 	 * is not zero, we are guaranteed to find one.
33613859Sml29623 	 * 	Slot 0 is for unique (primary) MAC. The first alternate
33623859Sml29623 	 * MAC slot is slot 1.
33633859Sml29623 	 *	Each of the first two ports of Neptune has 16 alternate
33644185Sspeer 	 * MAC slots but only the first 7 (or 15) slots have assigned factory
33653859Sml29623 	 * MAC addresses. We first search among the slots without bundled
33663859Sml29623 	 * factory MACs. If we fail to find one in that range, then we
33673859Sml29623 	 * search the slots with bundled factory MACs.  A factory MAC
33683859Sml29623 	 * will be wasted while the slot is used with a user MAC address.
33693859Sml29623 	 * But the slot could be used by factory MAC again after calling
33703859Sml29623 	 * nxge_m_mmac_remove and nxge_m_mmac_reserve.
33713859Sml29623 	 */
33723859Sml29623 	if (mmac_info->num_factory_mmac < mmac_info->num_mmac) {
33733859Sml29623 		for (slot = mmac_info->num_factory_mmac + 1;
33743859Sml29623 			slot <= mmac_info->num_mmac; slot++) {
33753859Sml29623 			if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
33763859Sml29623 				break;
33773859Sml29623 		}
33783859Sml29623 		if (slot > mmac_info->num_mmac) {
33793859Sml29623 			for (slot = 1; slot <= mmac_info->num_factory_mmac;
33803859Sml29623 				slot++) {
33813859Sml29623 				if (!(mmac_info->mac_pool[slot].flags
33823859Sml29623 					& MMAC_SLOT_USED))
33833859Sml29623 					break;
33843859Sml29623 			}
33853859Sml29623 		}
33863859Sml29623 	} else {
33873859Sml29623 		for (slot = 1; slot <= mmac_info->num_mmac; slot++) {
33883859Sml29623 			if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
33893859Sml29623 				break;
33903859Sml29623 		}
33913859Sml29623 	}
33923859Sml29623 	ASSERT(slot <= mmac_info->num_mmac);
33933859Sml29623 	if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot)) != 0) {
33943859Sml29623 		mutex_exit(nxgep->genlock);
33953859Sml29623 		return (err);
33963859Sml29623 	}
33973859Sml29623 	bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr, ETHERADDRL);
33983859Sml29623 	mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED;
33993859Sml29623 	mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR;
34003859Sml29623 	mmac_info->naddrfree--;
34013859Sml29623 	nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
34023859Sml29623 
34033859Sml29623 	maddr->mma_slot = slot;
34043859Sml29623 
34053859Sml29623 	mutex_exit(nxgep->genlock);
34063859Sml29623 	return (0);
34073859Sml29623 }
34083859Sml29623 
34093859Sml29623 /*
34103859Sml29623  * This function reserves an unused slot and programs the slot and the HW
34113859Sml29623  * with a factory mac address.
34123859Sml29623  */
34133859Sml29623 static int
34143859Sml29623 nxge_m_mmac_reserve(void *arg, mac_multi_addr_t *maddr)
34153859Sml29623 {
34163859Sml29623 	p_nxge_t nxgep = arg;
34173859Sml29623 	mac_addr_slot_t slot;
34183859Sml29623 	nxge_mmac_t *mmac_info;
34193859Sml29623 	int err;
34203859Sml29623 	nxge_status_t status;
34213859Sml29623 
34223859Sml29623 	mutex_enter(nxgep->genlock);
34233859Sml29623 
34243859Sml29623 	/*
34253859Sml29623 	 * Make sure that nxge is initialized, if _start() has
34263859Sml29623 	 * not been called.
34273859Sml29623 	 */
34283859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
34293859Sml29623 		status = nxge_init(nxgep);
34303859Sml29623 		if (status != NXGE_OK) {
34313859Sml29623 			mutex_exit(nxgep->genlock);
34323859Sml29623 			return (ENXIO);
34333859Sml29623 		}
34343859Sml29623 	}
34353859Sml29623 
34363859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
34373859Sml29623 	if (mmac_info->naddrfree == 0) {
34383859Sml29623 		mutex_exit(nxgep->genlock);
34393859Sml29623 		return (ENOSPC);
34403859Sml29623 	}
34413859Sml29623 
34423859Sml29623 	slot = maddr->mma_slot;
34433859Sml29623 	if (slot == -1) {  /* -1: Take the first available slot */
34443859Sml29623 		for (slot = 1; slot <= mmac_info->num_factory_mmac; slot++) {
34453859Sml29623 			if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
34463859Sml29623 				break;
34473859Sml29623 		}
34483859Sml29623 		if (slot > mmac_info->num_factory_mmac) {
34493859Sml29623 			mutex_exit(nxgep->genlock);
34503859Sml29623 			return (ENOSPC);
34513859Sml29623 		}
34523859Sml29623 	}
34533859Sml29623 	if (slot < 1 || slot > mmac_info->num_factory_mmac) {
34543859Sml29623 		/*
34553859Sml29623 		 * Do not support factory MAC at a slot greater than
34563859Sml29623 		 * num_factory_mmac even when there are available factory
34573859Sml29623 		 * MAC addresses because the alternate MACs are bundled with
34583859Sml29623 		 * slot[1] through slot[num_factory_mmac]
34593859Sml29623 		 */
34603859Sml29623 		mutex_exit(nxgep->genlock);
34613859Sml29623 		return (EINVAL);
34623859Sml29623 	}
34633859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
34643859Sml29623 		mutex_exit(nxgep->genlock);
34653859Sml29623 		return (EBUSY);
34663859Sml29623 	}
34673859Sml29623 	/* Verify the address to be reserved */
34683859Sml29623 	if (!mac_unicst_verify(nxgep->mach,
34693859Sml29623 		mmac_info->factory_mac_pool[slot], ETHERADDRL)) {
34703859Sml29623 		mutex_exit(nxgep->genlock);
34713859Sml29623 		return (EINVAL);
34723859Sml29623 	}
34733859Sml29623 	if (err = nxge_altmac_set(nxgep,
34743859Sml29623 		mmac_info->factory_mac_pool[slot], slot)) {
34753859Sml29623 		mutex_exit(nxgep->genlock);
34763859Sml29623 		return (err);
34773859Sml29623 	}
34783859Sml29623 	bcopy(mmac_info->factory_mac_pool[slot], maddr->mma_addr, ETHERADDRL);
34793859Sml29623 	mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED | MMAC_VENDOR_ADDR;
34803859Sml29623 	mmac_info->naddrfree--;
34813859Sml29623 
34823859Sml29623 	nxge_mmac_kstat_update(nxgep, slot, B_TRUE);
34833859Sml29623 	mutex_exit(nxgep->genlock);
34843859Sml29623 
34853859Sml29623 	/* Pass info back to the caller */
34863859Sml29623 	maddr->mma_slot = slot;
34873859Sml29623 	maddr->mma_addrlen = ETHERADDRL;
34883859Sml29623 	maddr->mma_flags = MMAC_SLOT_USED | MMAC_VENDOR_ADDR;
34893859Sml29623 
34903859Sml29623 	return (0);
34913859Sml29623 }
34923859Sml29623 
34933859Sml29623 /*
34943859Sml29623  * Remove the specified mac address and update the HW not to filter
34953859Sml29623  * the mac address anymore.
34963859Sml29623  */
34973859Sml29623 static int
34983859Sml29623 nxge_m_mmac_remove(void *arg, mac_addr_slot_t slot)
34993859Sml29623 {
35003859Sml29623 	p_nxge_t nxgep = arg;
35013859Sml29623 	nxge_mmac_t *mmac_info;
35023859Sml29623 	uint8_t addrn;
35033859Sml29623 	uint8_t portn;
35043859Sml29623 	int err = 0;
35053859Sml29623 	nxge_status_t status;
35063859Sml29623 
35073859Sml29623 	mutex_enter(nxgep->genlock);
35083859Sml29623 
35093859Sml29623 	/*
35103859Sml29623 	 * Make sure that nxge is initialized, if _start() has
35113859Sml29623 	 * not been called.
35123859Sml29623 	 */
35133859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
35143859Sml29623 		status = nxge_init(nxgep);
35153859Sml29623 		if (status != NXGE_OK) {
35163859Sml29623 			mutex_exit(nxgep->genlock);
35173859Sml29623 			return (ENXIO);
35183859Sml29623 		}
35193859Sml29623 	}
35203859Sml29623 
35213859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
35223859Sml29623 	if (slot < 1 || slot > mmac_info->num_mmac) {
35233859Sml29623 		mutex_exit(nxgep->genlock);
35243859Sml29623 		return (EINVAL);
35253859Sml29623 	}
35263859Sml29623 
35273859Sml29623 	portn = nxgep->mac.portnum;
35283859Sml29623 	if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
35293859Sml29623 		addrn = (uint8_t)slot - 1;
35303859Sml29623 	else
35313859Sml29623 		addrn = (uint8_t)slot;
35323859Sml29623 
35333859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
35343859Sml29623 		if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn)
35353859Sml29623 				== NPI_SUCCESS) {
35363859Sml29623 			mmac_info->naddrfree++;
35373859Sml29623 			mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED;
35383859Sml29623 			/*
35393859Sml29623 			 * Regardless if the MAC we just stopped filtering
35403859Sml29623 			 * is a user addr or a facory addr, we must set
35413859Sml29623 			 * the MMAC_VENDOR_ADDR flag if this slot has an
35423859Sml29623 			 * associated factory MAC to indicate that a factory
35433859Sml29623 			 * MAC is available.
35443859Sml29623 			 */
35453859Sml29623 			if (slot <= mmac_info->num_factory_mmac) {
35463859Sml29623 				mmac_info->mac_pool[slot].flags
35473859Sml29623 					|= MMAC_VENDOR_ADDR;
35483859Sml29623 			}
35493859Sml29623 			/*
35503859Sml29623 			 * Clear mac_pool[slot].addr so that kstat shows 0
35513859Sml29623 			 * alternate MAC address if the slot is not used.
35523859Sml29623 			 * (But nxge_m_mmac_get returns the factory MAC even
35533859Sml29623 			 * when the slot is not used!)
35543859Sml29623 			 */
35553859Sml29623 			bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL);
35563859Sml29623 			nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
35573859Sml29623 		} else {
35583859Sml29623 			err = EIO;
35593859Sml29623 		}
35603859Sml29623 	} else {
35613859Sml29623 		err = EINVAL;
35623859Sml29623 	}
35633859Sml29623 
35643859Sml29623 	mutex_exit(nxgep->genlock);
35653859Sml29623 	return (err);
35663859Sml29623 }
35673859Sml29623 
35683859Sml29623 
35693859Sml29623 /*
35703859Sml29623  * Modify a mac address added by nxge_m_mmac_add or nxge_m_mmac_reserve().
35713859Sml29623  */
35723859Sml29623 static int
35733859Sml29623 nxge_m_mmac_modify(void *arg, mac_multi_addr_t *maddr)
35743859Sml29623 {
35753859Sml29623 	p_nxge_t nxgep = arg;
35763859Sml29623 	mac_addr_slot_t slot;
35773859Sml29623 	nxge_mmac_t *mmac_info;
35783859Sml29623 	int err = 0;
35793859Sml29623 	nxge_status_t status;
35803859Sml29623 
35813859Sml29623 	if (!mac_unicst_verify(nxgep->mach, maddr->mma_addr,
35823859Sml29623 			maddr->mma_addrlen))
35833859Sml29623 		return (EINVAL);
35843859Sml29623 
35853859Sml29623 	slot = maddr->mma_slot;
35863859Sml29623 
35873859Sml29623 	mutex_enter(nxgep->genlock);
35883859Sml29623 
35893859Sml29623 	/*
35903859Sml29623 	 * Make sure that nxge is initialized, if _start() has
35913859Sml29623 	 * not been called.
35923859Sml29623 	 */
35933859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
35943859Sml29623 		status = nxge_init(nxgep);
35953859Sml29623 		if (status != NXGE_OK) {
35963859Sml29623 			mutex_exit(nxgep->genlock);
35973859Sml29623 			return (ENXIO);
35983859Sml29623 		}
35993859Sml29623 	}
36003859Sml29623 
36013859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
36023859Sml29623 	if (slot < 1 || slot > mmac_info->num_mmac) {
36033859Sml29623 		mutex_exit(nxgep->genlock);
36043859Sml29623 		return (EINVAL);
36053859Sml29623 	}
36063859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
36073859Sml29623 		if ((err = nxge_altmac_set(nxgep, maddr->mma_addr, slot))
36083859Sml29623 			!= 0) {
36093859Sml29623 			bcopy(maddr->mma_addr, mmac_info->mac_pool[slot].addr,
36103859Sml29623 				ETHERADDRL);
36113859Sml29623 			/*
36123859Sml29623 			 * Assume that the MAC passed down from the caller
36133859Sml29623 			 * is not a factory MAC address (The user should
36143859Sml29623 			 * call mmac_remove followed by mmac_reserve if
36153859Sml29623 			 * he wants to use the factory MAC for this slot).
36163859Sml29623 			 */
36173859Sml29623 			mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR;
36183859Sml29623 			nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
36193859Sml29623 		}
36203859Sml29623 	} else {
36213859Sml29623 		err = EINVAL;
36223859Sml29623 	}
36233859Sml29623 	mutex_exit(nxgep->genlock);
36243859Sml29623 	return (err);
36253859Sml29623 }
36263859Sml29623 
36273859Sml29623 /*
36283859Sml29623  * nxge_m_mmac_get() - Get the MAC address and other information
36293859Sml29623  * related to the slot.  mma_flags should be set to 0 in the call.
36303859Sml29623  * Note: although kstat shows MAC address as zero when a slot is
36313859Sml29623  * not used, Crossbow expects nxge_m_mmac_get to copy factory MAC
36323859Sml29623  * to the caller as long as the slot is not using a user MAC address.
36333859Sml29623  * The following table shows the rules,
36343859Sml29623  *
36353859Sml29623  *				   USED    VENDOR    mma_addr
36363859Sml29623  * ------------------------------------------------------------
36373859Sml29623  * (1) Slot uses a user MAC:        yes      no     user MAC
36383859Sml29623  * (2) Slot uses a factory MAC:     yes      yes    factory MAC
36393859Sml29623  * (3) Slot is not used but is
36403859Sml29623  *     factory MAC capable:         no       yes    factory MAC
36413859Sml29623  * (4) Slot is not used and is
36423859Sml29623  *     not factory MAC capable:     no       no        0
36433859Sml29623  * ------------------------------------------------------------
36443859Sml29623  */
36453859Sml29623 static int
36463859Sml29623 nxge_m_mmac_get(void *arg, mac_multi_addr_t *maddr)
36473859Sml29623 {
36483859Sml29623 	nxge_t *nxgep = arg;
36493859Sml29623 	mac_addr_slot_t slot;
36503859Sml29623 	nxge_mmac_t *mmac_info;
36513859Sml29623 	nxge_status_t status;
36523859Sml29623 
36533859Sml29623 	slot = maddr->mma_slot;
36543859Sml29623 
36553859Sml29623 	mutex_enter(nxgep->genlock);
36563859Sml29623 
36573859Sml29623 	/*
36583859Sml29623 	 * Make sure that nxge is initialized, if _start() has
36593859Sml29623 	 * not been called.
36603859Sml29623 	 */
36613859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
36623859Sml29623 		status = nxge_init(nxgep);
36633859Sml29623 		if (status != NXGE_OK) {
36643859Sml29623 			mutex_exit(nxgep->genlock);
36653859Sml29623 			return (ENXIO);
36663859Sml29623 		}
36673859Sml29623 	}
36683859Sml29623 
36693859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
36703859Sml29623 
36713859Sml29623 	if (slot < 1 || slot > mmac_info->num_mmac) {
36723859Sml29623 		mutex_exit(nxgep->genlock);
36733859Sml29623 		return (EINVAL);
36743859Sml29623 	}
36753859Sml29623 	maddr->mma_flags = 0;
36763859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED)
36773859Sml29623 		maddr->mma_flags |= MMAC_SLOT_USED;
36783859Sml29623 
36793859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_VENDOR_ADDR) {
36803859Sml29623 		maddr->mma_flags |= MMAC_VENDOR_ADDR;
36813859Sml29623 		bcopy(mmac_info->factory_mac_pool[slot],
36823859Sml29623 			maddr->mma_addr, ETHERADDRL);
36833859Sml29623 		maddr->mma_addrlen = ETHERADDRL;
36843859Sml29623 	} else {
36853859Sml29623 		if (maddr->mma_flags & MMAC_SLOT_USED) {
36863859Sml29623 			bcopy(mmac_info->mac_pool[slot].addr,
36873859Sml29623 				maddr->mma_addr, ETHERADDRL);
36883859Sml29623 			maddr->mma_addrlen = ETHERADDRL;
36893859Sml29623 		} else {
36903859Sml29623 			bzero(maddr->mma_addr, ETHERADDRL);
36913859Sml29623 			maddr->mma_addrlen = 0;
36923859Sml29623 		}
36933859Sml29623 	}
36943859Sml29623 	mutex_exit(nxgep->genlock);
36953859Sml29623 	return (0);
36963859Sml29623 }
36973859Sml29623 
36983859Sml29623 
36993859Sml29623 static boolean_t
37003859Sml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data)
37013859Sml29623 {
37023859Sml29623 	nxge_t *nxgep = arg;
37033859Sml29623 	uint32_t *txflags = cap_data;
37043859Sml29623 	multiaddress_capab_t *mmacp = cap_data;
37053859Sml29623 
37063859Sml29623 	switch (cap) {
37073859Sml29623 	case MAC_CAPAB_HCKSUM:
37083859Sml29623 		*txflags = HCKSUM_INET_PARTIAL;
37093859Sml29623 		break;
37103859Sml29623 	case MAC_CAPAB_POLL:
37113859Sml29623 		/*
37123859Sml29623 		 * There's nothing for us to fill in, simply returning
37133859Sml29623 		 * B_TRUE stating that we support polling is sufficient.
37143859Sml29623 		 */
37153859Sml29623 		break;
37163859Sml29623 
37173859Sml29623 	case MAC_CAPAB_MULTIADDRESS:
37183859Sml29623 		mutex_enter(nxgep->genlock);
37193859Sml29623 
37203859Sml29623 		mmacp->maddr_naddr = nxgep->nxge_mmac_info.num_mmac;
37213859Sml29623 		mmacp->maddr_naddrfree = nxgep->nxge_mmac_info.naddrfree;
37223859Sml29623 		mmacp->maddr_flag = 0; /* 0 is requried by PSARC2006/265 */
37233859Sml29623 		/*
37243859Sml29623 		 * maddr_handle is driver's private data, passed back to
37253859Sml29623 		 * entry point functions as arg.
37263859Sml29623 		 */
37273859Sml29623 		mmacp->maddr_handle	= nxgep;
37283859Sml29623 		mmacp->maddr_add	= nxge_m_mmac_add;
37293859Sml29623 		mmacp->maddr_remove	= nxge_m_mmac_remove;
37303859Sml29623 		mmacp->maddr_modify	= nxge_m_mmac_modify;
37313859Sml29623 		mmacp->maddr_get	= nxge_m_mmac_get;
37323859Sml29623 		mmacp->maddr_reserve	= nxge_m_mmac_reserve;
37333859Sml29623 
37343859Sml29623 		mutex_exit(nxgep->genlock);
37353859Sml29623 		break;
37363859Sml29623 	default:
37373859Sml29623 		return (B_FALSE);
37383859Sml29623 	}
37393859Sml29623 	return (B_TRUE);
37403859Sml29623 }
37413859Sml29623 
37423859Sml29623 /*
37433859Sml29623  * Module loading and removing entry points.
37443859Sml29623  */
37453859Sml29623 
37463859Sml29623 static	struct cb_ops 	nxge_cb_ops = {
37473859Sml29623 	nodev,			/* cb_open */
37483859Sml29623 	nodev,			/* cb_close */
37493859Sml29623 	nodev,			/* cb_strategy */
37503859Sml29623 	nodev,			/* cb_print */
37513859Sml29623 	nodev,			/* cb_dump */
37523859Sml29623 	nodev,			/* cb_read */
37533859Sml29623 	nodev,			/* cb_write */
37543859Sml29623 	nodev,			/* cb_ioctl */
37553859Sml29623 	nodev,			/* cb_devmap */
37563859Sml29623 	nodev,			/* cb_mmap */
37573859Sml29623 	nodev,			/* cb_segmap */
37583859Sml29623 	nochpoll,		/* cb_chpoll */
37593859Sml29623 	ddi_prop_op,		/* cb_prop_op */
37603859Sml29623 	NULL,
37613859Sml29623 	D_MP, 			/* cb_flag */
37623859Sml29623 	CB_REV,			/* rev */
37633859Sml29623 	nodev,			/* int (*cb_aread)() */
37643859Sml29623 	nodev			/* int (*cb_awrite)() */
37653859Sml29623 };
37663859Sml29623 
37673859Sml29623 static struct dev_ops nxge_dev_ops = {
37683859Sml29623 	DEVO_REV,		/* devo_rev */
37693859Sml29623 	0,			/* devo_refcnt */
37703859Sml29623 	nulldev,
37713859Sml29623 	nulldev,		/* devo_identify */
37723859Sml29623 	nulldev,		/* devo_probe */
37733859Sml29623 	nxge_attach,		/* devo_attach */
37743859Sml29623 	nxge_detach,		/* devo_detach */
37753859Sml29623 	nodev,			/* devo_reset */
37763859Sml29623 	&nxge_cb_ops,		/* devo_cb_ops */
37773859Sml29623 	(struct bus_ops *)NULL, /* devo_bus_ops	*/
37783859Sml29623 	ddi_power		/* devo_power */
37793859Sml29623 };
37803859Sml29623 
37813859Sml29623 extern	struct	mod_ops	mod_driverops;
37823859Sml29623 
37833859Sml29623 #define	NXGE_DESC_VER		"Sun NIU 10Gb Ethernet %I%"
37843859Sml29623 
37853859Sml29623 /*
37863859Sml29623  * Module linkage information for the kernel.
37873859Sml29623  */
37883859Sml29623 static struct modldrv 	nxge_modldrv = {
37893859Sml29623 	&mod_driverops,
37903859Sml29623 	NXGE_DESC_VER,
37913859Sml29623 	&nxge_dev_ops
37923859Sml29623 };
37933859Sml29623 
37943859Sml29623 static struct modlinkage modlinkage = {
37953859Sml29623 	MODREV_1, (void *) &nxge_modldrv, NULL
37963859Sml29623 };
37973859Sml29623 
37983859Sml29623 int
37993859Sml29623 _init(void)
38003859Sml29623 {
38013859Sml29623 	int		status;
38023859Sml29623 
38033859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init"));
38043859Sml29623 	mac_init_ops(&nxge_dev_ops, "nxge");
38053859Sml29623 	status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0);
38063859Sml29623 	if (status != 0) {
38073859Sml29623 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL,
38083859Sml29623 			"failed to init device soft state"));
38093859Sml29623 		goto _init_exit;
38103859Sml29623 	}
38113859Sml29623 
38123859Sml29623 	status = mod_install(&modlinkage);
38133859Sml29623 	if (status != 0) {
38143859Sml29623 		ddi_soft_state_fini(&nxge_list);
38153859Sml29623 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed"));
38163859Sml29623 		goto _init_exit;
38173859Sml29623 	}
38183859Sml29623 
38193859Sml29623 	MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL);
38203859Sml29623 
38213859Sml29623 _init_exit:
38223859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "_init status = 0x%X", status));
38233859Sml29623 
38243859Sml29623 	return (status);
38253859Sml29623 }
38263859Sml29623 
38273859Sml29623 int
38283859Sml29623 _fini(void)
38293859Sml29623 {
38303859Sml29623 	int		status;
38313859Sml29623 
38323859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini"));
38333859Sml29623 
38343859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove"));
38353859Sml29623 
38363859Sml29623 	if (nxge_mblks_pending)
38373859Sml29623 		return (EBUSY);
38383859Sml29623 
38393859Sml29623 	status = mod_remove(&modlinkage);
38403859Sml29623 	if (status != DDI_SUCCESS) {
38413859Sml29623 		NXGE_DEBUG_MSG((NULL, MOD_CTL,
38423859Sml29623 			    "Module removal failed 0x%08x",
38433859Sml29623 			    status));
38443859Sml29623 		goto _fini_exit;
38453859Sml29623 	}
38463859Sml29623 
38473859Sml29623 	mac_fini_ops(&nxge_dev_ops);
38483859Sml29623 
38493859Sml29623 	ddi_soft_state_fini(&nxge_list);
38503859Sml29623 
38513859Sml29623 	MUTEX_DESTROY(&nxge_common_lock);
38523859Sml29623 _fini_exit:
38533859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "_fini status = 0x%08x", status));
38543859Sml29623 
38553859Sml29623 	return (status);
38563859Sml29623 }
38573859Sml29623 
38583859Sml29623 int
38593859Sml29623 _info(struct modinfo *modinfop)
38603859Sml29623 {
38613859Sml29623 	int		status;
38623859Sml29623 
38633859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info"));
38643859Sml29623 	status = mod_info(&modlinkage, modinfop);
38653859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status));
38663859Sml29623 
38673859Sml29623 	return (status);
38683859Sml29623 }
38693859Sml29623 
38703859Sml29623 /*ARGSUSED*/
38713859Sml29623 static nxge_status_t
38723859Sml29623 nxge_add_intrs(p_nxge_t nxgep)
38733859Sml29623 {
38743859Sml29623 
38753859Sml29623 	int		intr_types;
38763859Sml29623 	int		type = 0;
38773859Sml29623 	int		ddi_status = DDI_SUCCESS;
38783859Sml29623 	nxge_status_t	status = NXGE_OK;
38793859Sml29623 
38803859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs"));
38813859Sml29623 
38823859Sml29623 	nxgep->nxge_intr_type.intr_registered = B_FALSE;
38833859Sml29623 	nxgep->nxge_intr_type.intr_enabled = B_FALSE;
38843859Sml29623 	nxgep->nxge_intr_type.msi_intx_cnt = 0;
38853859Sml29623 	nxgep->nxge_intr_type.intr_added = 0;
38863859Sml29623 	nxgep->nxge_intr_type.niu_msi_enable = B_FALSE;
38873859Sml29623 	nxgep->nxge_intr_type.intr_type = 0;
38883859Sml29623 
38893859Sml29623 	if (nxgep->niu_type == N2_NIU) {
38903859Sml29623 		nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
38913859Sml29623 	} else if (nxge_msi_enable) {
38923859Sml29623 		nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
38933859Sml29623 	}
38943859Sml29623 
38953859Sml29623 	/* Get the supported interrupt types */
38963859Sml29623 	if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types))
38973859Sml29623 			!= DDI_SUCCESS) {
38983859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: "
38993859Sml29623 			"ddi_intr_get_supported_types failed: status 0x%08x",
39003859Sml29623 			ddi_status));
39013859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
39023859Sml29623 	}
39033859Sml29623 	nxgep->nxge_intr_type.intr_types = intr_types;
39043859Sml29623 
39053859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
39063859Sml29623 		"ddi_intr_get_supported_types: 0x%08x", intr_types));
39073859Sml29623 
39083859Sml29623 	/*
39093859Sml29623 	 * Solaris MSIX is not supported yet. use MSI for now.
39103859Sml29623 	 * nxge_msi_enable (1):
39113859Sml29623 	 *	1 - MSI		2 - MSI-X	others - FIXED
39123859Sml29623 	 */
39133859Sml29623 	switch (nxge_msi_enable) {
39143859Sml29623 	default:
39153859Sml29623 		type = DDI_INTR_TYPE_FIXED;
39163859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
39173859Sml29623 			"use fixed (intx emulation) type %08x",
39183859Sml29623 			type));
39193859Sml29623 		break;
39203859Sml29623 
39213859Sml29623 	case 2:
39223859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
39233859Sml29623 			"ddi_intr_get_supported_types: 0x%08x", intr_types));
39243859Sml29623 		if (intr_types & DDI_INTR_TYPE_MSIX) {
39253859Sml29623 			type = DDI_INTR_TYPE_MSIX;
39263859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
39273859Sml29623 				"ddi_intr_get_supported_types: MSIX 0x%08x",
39283859Sml29623 				type));
39293859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_MSI) {
39303859Sml29623 			type = DDI_INTR_TYPE_MSI;
39313859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
39323859Sml29623 				"ddi_intr_get_supported_types: MSI 0x%08x",
39333859Sml29623 				type));
39343859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_FIXED) {
39353859Sml29623 			type = DDI_INTR_TYPE_FIXED;
39363859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
39373859Sml29623 				"ddi_intr_get_supported_types: MSXED0x%08x",
39383859Sml29623 				type));
39393859Sml29623 		}
39403859Sml29623 		break;
39413859Sml29623 
39423859Sml29623 	case 1:
39433859Sml29623 		if (intr_types & DDI_INTR_TYPE_MSI) {
39443859Sml29623 			type = DDI_INTR_TYPE_MSI;
39453859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
39463859Sml29623 				"ddi_intr_get_supported_types: MSI 0x%08x",
39473859Sml29623 				type));
39483859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_MSIX) {
39493859Sml29623 			type = DDI_INTR_TYPE_MSIX;
39503859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
39513859Sml29623 				"ddi_intr_get_supported_types: MSIX 0x%08x",
39523859Sml29623 				type));
39533859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_FIXED) {
39543859Sml29623 			type = DDI_INTR_TYPE_FIXED;
39553859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
39563859Sml29623 				"ddi_intr_get_supported_types: MSXED0x%08x",
39573859Sml29623 				type));
39583859Sml29623 		}
39593859Sml29623 	}
39603859Sml29623 
39613859Sml29623 	nxgep->nxge_intr_type.intr_type = type;
39623859Sml29623 	if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI ||
39633859Sml29623 		type == DDI_INTR_TYPE_FIXED) &&
39643859Sml29623 			nxgep->nxge_intr_type.niu_msi_enable) {
39653859Sml29623 		if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) {
39663859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
39673859Sml29623 				    " nxge_add_intrs: "
39683859Sml29623 				    " nxge_add_intrs_adv failed: status 0x%08x",
39693859Sml29623 				    status));
39703859Sml29623 			return (status);
39713859Sml29623 		} else {
39723859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
39733859Sml29623 			"interrupts registered : type %d", type));
39743859Sml29623 			nxgep->nxge_intr_type.intr_registered = B_TRUE;
39753859Sml29623 
39763859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
39773859Sml29623 				"\nAdded advanced nxge add_intr_adv "
39783859Sml29623 					"intr type 0x%x\n", type));
39793859Sml29623 
39803859Sml29623 			return (status);
39813859Sml29623 		}
39823859Sml29623 	}
39833859Sml29623 
39843859Sml29623 	if (!nxgep->nxge_intr_type.intr_registered) {
39853859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: "
39863859Sml29623 			"failed to register interrupts"));
39873859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
39883859Sml29623 	}
39893859Sml29623 
39903859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs"));
39913859Sml29623 	return (status);
39923859Sml29623 }
39933859Sml29623 
39943859Sml29623 /*ARGSUSED*/
39953859Sml29623 static nxge_status_t
39963859Sml29623 nxge_add_soft_intrs(p_nxge_t nxgep)
39973859Sml29623 {
39983859Sml29623 
39993859Sml29623 	int		ddi_status = DDI_SUCCESS;
40003859Sml29623 	nxge_status_t	status = NXGE_OK;
40013859Sml29623 
40023859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_soft_intrs"));
40033859Sml29623 
40043859Sml29623 	nxgep->resched_id = NULL;
40053859Sml29623 	nxgep->resched_running = B_FALSE;
40063859Sml29623 	ddi_status = ddi_add_softintr(nxgep->dip, DDI_SOFTINT_LOW,
40073859Sml29623 			&nxgep->resched_id,
40083859Sml29623 		NULL, NULL, nxge_reschedule, (caddr_t)nxgep);
40093859Sml29623 	if (ddi_status != DDI_SUCCESS) {
40103859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_soft_intrs: "
40113859Sml29623 			"ddi_add_softintrs failed: status 0x%08x",
40123859Sml29623 			ddi_status));
40133859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
40143859Sml29623 	}
40153859Sml29623 
40163859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_ddi_add_soft_intrs"));
40173859Sml29623 
40183859Sml29623 	return (status);
40193859Sml29623 }
40203859Sml29623 
40213859Sml29623 static nxge_status_t
40223859Sml29623 nxge_add_intrs_adv(p_nxge_t nxgep)
40233859Sml29623 {
40243859Sml29623 	int		intr_type;
40253859Sml29623 	p_nxge_intr_t	intrp;
40263859Sml29623 
40273859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv"));
40283859Sml29623 
40293859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
40303859Sml29623 	intr_type = intrp->intr_type;
40313859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x",
40323859Sml29623 		intr_type));
40333859Sml29623 
40343859Sml29623 	switch (intr_type) {
40353859Sml29623 	case DDI_INTR_TYPE_MSI: /* 0x2 */
40363859Sml29623 	case DDI_INTR_TYPE_MSIX: /* 0x4 */
40373859Sml29623 		return (nxge_add_intrs_adv_type(nxgep, intr_type));
40383859Sml29623 
40393859Sml29623 	case DDI_INTR_TYPE_FIXED: /* 0x1 */
40403859Sml29623 		return (nxge_add_intrs_adv_type_fix(nxgep, intr_type));
40413859Sml29623 
40423859Sml29623 	default:
40433859Sml29623 		return (NXGE_ERROR);
40443859Sml29623 	}
40453859Sml29623 }
40463859Sml29623 
40473859Sml29623 
40483859Sml29623 /*ARGSUSED*/
40493859Sml29623 static nxge_status_t
40503859Sml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type)
40513859Sml29623 {
40523859Sml29623 	dev_info_t		*dip = nxgep->dip;
40533859Sml29623 	p_nxge_ldg_t		ldgp;
40543859Sml29623 	p_nxge_intr_t		intrp;
40553859Sml29623 	uint_t			*inthandler;
40563859Sml29623 	void			*arg1, *arg2;
40573859Sml29623 	int			behavior;
40583859Sml29623 	int			nintrs, navail;
40593859Sml29623 	int			nactual, nrequired;
40603859Sml29623 	int			inum = 0;
40613859Sml29623 	int			x, y;
40623859Sml29623 	int			ddi_status = DDI_SUCCESS;
40633859Sml29623 	nxge_status_t		status = NXGE_OK;
40643859Sml29623 
40653859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type"));
40663859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
40673859Sml29623 	intrp->start_inum = 0;
40683859Sml29623 
40693859Sml29623 	ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
40703859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
40713859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
40723859Sml29623 			"ddi_intr_get_nintrs() failed, status: 0x%x%, "
40733859Sml29623 			    "nintrs: %d", ddi_status, nintrs));
40743859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
40753859Sml29623 	}
40763859Sml29623 
40773859Sml29623 	ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
40783859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
40793859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
40803859Sml29623 			"ddi_intr_get_navail() failed, status: 0x%x%, "
40813859Sml29623 			    "nintrs: %d", ddi_status, navail));
40823859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
40833859Sml29623 	}
40843859Sml29623 
40853859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
40863859Sml29623 		"ddi_intr_get_navail() returned: nintrs %d, navail %d",
40873859Sml29623 		    nintrs, navail));
40883859Sml29623 
40893859Sml29623 	if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) {
40903859Sml29623 		/* MSI must be power of 2 */
40913859Sml29623 		if ((navail & 16) == 16) {
40923859Sml29623 			navail = 16;
40933859Sml29623 		} else if ((navail & 8) == 8) {
40943859Sml29623 			navail = 8;
40953859Sml29623 		} else if ((navail & 4) == 4) {
40963859Sml29623 			navail = 4;
40973859Sml29623 		} else if ((navail & 2) == 2) {
40983859Sml29623 			navail = 2;
40993859Sml29623 		} else {
41003859Sml29623 			navail = 1;
41013859Sml29623 		}
41023859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
41033859Sml29623 			"ddi_intr_get_navail(): (msi power of 2) nintrs %d, "
41043859Sml29623 			"navail %d", nintrs, navail));
41053859Sml29623 	}
41063859Sml29623 
41073859Sml29623 	behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
41083859Sml29623 			DDI_INTR_ALLOC_NORMAL);
41093859Sml29623 	intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
41103859Sml29623 	intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
41113859Sml29623 	ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
41123859Sml29623 		    navail, &nactual, behavior);
41133859Sml29623 	if (ddi_status != DDI_SUCCESS || nactual == 0) {
41143859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
41153859Sml29623 				    " ddi_intr_alloc() failed: %d",
41163859Sml29623 				    ddi_status));
41173859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
41183859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
41193859Sml29623 	}
41203859Sml29623 
41213859Sml29623 	if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
41223859Sml29623 			(uint_t *)&intrp->pri)) != DDI_SUCCESS) {
41233859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
41243859Sml29623 				    " ddi_intr_get_pri() failed: %d",
41253859Sml29623 				    ddi_status));
41263859Sml29623 		/* Free already allocated interrupts */
41273859Sml29623 		for (y = 0; y < nactual; y++) {
41283859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
41293859Sml29623 		}
41303859Sml29623 
41313859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
41323859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
41333859Sml29623 	}
41343859Sml29623 
41353859Sml29623 	nrequired = 0;
41363859Sml29623 	switch (nxgep->niu_type) {
41373859Sml29623 	default:
41383859Sml29623 		status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
41393859Sml29623 		break;
41403859Sml29623 
41413859Sml29623 	case N2_NIU:
41423859Sml29623 		status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
41433859Sml29623 		break;
41443859Sml29623 	}
41453859Sml29623 
41463859Sml29623 	if (status != NXGE_OK) {
41473859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
41483859Sml29623 			"nxge_add_intrs_adv_typ:nxge_ldgv_init "
41493859Sml29623 			"failed: 0x%x", status));
41503859Sml29623 		/* Free already allocated interrupts */
41513859Sml29623 		for (y = 0; y < nactual; y++) {
41523859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
41533859Sml29623 		}
41543859Sml29623 
41553859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
41563859Sml29623 		return (status);
41573859Sml29623 	}
41583859Sml29623 
41593859Sml29623 	ldgp = nxgep->ldgvp->ldgp;
41603859Sml29623 	for (x = 0; x < nrequired; x++, ldgp++) {
41613859Sml29623 		ldgp->vector = (uint8_t)x;
41623859Sml29623 		ldgp->intdata = SID_DATA(ldgp->func, x);
41633859Sml29623 		arg1 = ldgp->ldvp;
41643859Sml29623 		arg2 = nxgep;
41653859Sml29623 		if (ldgp->nldvs == 1) {
41663859Sml29623 			inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler;
41673859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
41683859Sml29623 				"nxge_add_intrs_adv_type: "
41693859Sml29623 				"arg1 0x%x arg2 0x%x: "
41703859Sml29623 				"1-1 int handler (entry %d intdata 0x%x)\n",
41713859Sml29623 				arg1, arg2,
41723859Sml29623 				x, ldgp->intdata));
41733859Sml29623 		} else if (ldgp->nldvs > 1) {
41743859Sml29623 			inthandler = (uint_t *)ldgp->sys_intr_handler;
41753859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
41763859Sml29623 				"nxge_add_intrs_adv_type: "
41773859Sml29623 				"arg1 0x%x arg2 0x%x: "
41783859Sml29623 				"nldevs %d int handler "
41793859Sml29623 				"(entry %d intdata 0x%x)\n",
41803859Sml29623 				arg1, arg2,
41813859Sml29623 				ldgp->nldvs, x, ldgp->intdata));
41823859Sml29623 		}
41833859Sml29623 
41843859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
41853859Sml29623 			"==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d "
41863859Sml29623 			"htable 0x%llx", x, intrp->htable[x]));
41873859Sml29623 
41883859Sml29623 		if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
41893859Sml29623 			(ddi_intr_handler_t *)inthandler, arg1, arg2))
41903859Sml29623 				!= DDI_SUCCESS) {
41913859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
41923859Sml29623 				"==> nxge_add_intrs_adv_type: failed #%d "
41933859Sml29623 				"status 0x%x", x, ddi_status));
41943859Sml29623 			for (y = 0; y < intrp->intr_added; y++) {
41953859Sml29623 				(void) ddi_intr_remove_handler(
41963859Sml29623 						intrp->htable[y]);
41973859Sml29623 			}
41983859Sml29623 			/* Free already allocated intr */
41993859Sml29623 			for (y = 0; y < nactual; y++) {
42003859Sml29623 				(void) ddi_intr_free(intrp->htable[y]);
42013859Sml29623 			}
42023859Sml29623 			kmem_free(intrp->htable, intrp->intr_size);
42033859Sml29623 
42043859Sml29623 			(void) nxge_ldgv_uninit(nxgep);
42053859Sml29623 
42063859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
42073859Sml29623 		}
42083859Sml29623 		intrp->intr_added++;
42093859Sml29623 	}
42103859Sml29623 
42113859Sml29623 	intrp->msi_intx_cnt = nactual;
42123859Sml29623 
42133859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
42143859Sml29623 		"Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d",
42153859Sml29623 		navail, nactual,
42163859Sml29623 		intrp->msi_intx_cnt,
42173859Sml29623 		intrp->intr_added));
42183859Sml29623 
42193859Sml29623 	(void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
42203859Sml29623 
42213859Sml29623 	(void) nxge_intr_ldgv_init(nxgep);
42223859Sml29623 
42233859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type"));
42243859Sml29623 
42253859Sml29623 	return (status);
42263859Sml29623 }
42273859Sml29623 
42283859Sml29623 /*ARGSUSED*/
42293859Sml29623 static nxge_status_t
42303859Sml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type)
42313859Sml29623 {
42323859Sml29623 	dev_info_t		*dip = nxgep->dip;
42333859Sml29623 	p_nxge_ldg_t		ldgp;
42343859Sml29623 	p_nxge_intr_t		intrp;
42353859Sml29623 	uint_t			*inthandler;
42363859Sml29623 	void			*arg1, *arg2;
42373859Sml29623 	int			behavior;
42383859Sml29623 	int			nintrs, navail;
42393859Sml29623 	int			nactual, nrequired;
42403859Sml29623 	int			inum = 0;
42413859Sml29623 	int			x, y;
42423859Sml29623 	int			ddi_status = DDI_SUCCESS;
42433859Sml29623 	nxge_status_t		status = NXGE_OK;
42443859Sml29623 
42453859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix"));
42463859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
42473859Sml29623 	intrp->start_inum = 0;
42483859Sml29623 
42493859Sml29623 	ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
42503859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
42513859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
42523859Sml29623 			"ddi_intr_get_nintrs() failed, status: 0x%x%, "
42533859Sml29623 			    "nintrs: %d", status, nintrs));
42543859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
42553859Sml29623 	}
42563859Sml29623 
42573859Sml29623 	ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
42583859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
42593859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
42603859Sml29623 			"ddi_intr_get_navail() failed, status: 0x%x%, "
42613859Sml29623 			    "nintrs: %d", ddi_status, navail));
42623859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
42633859Sml29623 	}
42643859Sml29623 
42653859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
42663859Sml29623 		"ddi_intr_get_navail() returned: nintrs %d, naavail %d",
42673859Sml29623 		    nintrs, navail));
42683859Sml29623 
42693859Sml29623 	behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
42703859Sml29623 			DDI_INTR_ALLOC_NORMAL);
42713859Sml29623 	intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
42723859Sml29623 	intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
42733859Sml29623 	ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
42743859Sml29623 		    navail, &nactual, behavior);
42753859Sml29623 	if (ddi_status != DDI_SUCCESS || nactual == 0) {
42763859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
42773859Sml29623 			    " ddi_intr_alloc() failed: %d",
42783859Sml29623 			    ddi_status));
42793859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
42803859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
42813859Sml29623 	}
42823859Sml29623 
42833859Sml29623 	if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
42843859Sml29623 			(uint_t *)&intrp->pri)) != DDI_SUCCESS) {
42853859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
42863859Sml29623 				    " ddi_intr_get_pri() failed: %d",
42873859Sml29623 				    ddi_status));
42883859Sml29623 		/* Free already allocated interrupts */
42893859Sml29623 		for (y = 0; y < nactual; y++) {
42903859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
42913859Sml29623 		}
42923859Sml29623 
42933859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
42943859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
42953859Sml29623 	}
42963859Sml29623 
42973859Sml29623 	nrequired = 0;
42983859Sml29623 	switch (nxgep->niu_type) {
42993859Sml29623 	default:
43003859Sml29623 		status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
43013859Sml29623 		break;
43023859Sml29623 
43033859Sml29623 	case N2_NIU:
43043859Sml29623 		status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
43053859Sml29623 		break;
43063859Sml29623 	}
43073859Sml29623 
43083859Sml29623 	if (status != NXGE_OK) {
43093859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
43103859Sml29623 			"nxge_add_intrs_adv_type_fix:nxge_ldgv_init "
43113859Sml29623 			"failed: 0x%x", status));
43123859Sml29623 		/* Free already allocated interrupts */
43133859Sml29623 		for (y = 0; y < nactual; y++) {
43143859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
43153859Sml29623 		}
43163859Sml29623 
43173859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
43183859Sml29623 		return (status);
43193859Sml29623 	}
43203859Sml29623 
43213859Sml29623 	ldgp = nxgep->ldgvp->ldgp;
43223859Sml29623 	for (x = 0; x < nrequired; x++, ldgp++) {
43233859Sml29623 		ldgp->vector = (uint8_t)x;
43243859Sml29623 		if (nxgep->niu_type != N2_NIU) {
43253859Sml29623 			ldgp->intdata = SID_DATA(ldgp->func, x);
43263859Sml29623 		}
43273859Sml29623 
43283859Sml29623 		arg1 = ldgp->ldvp;
43293859Sml29623 		arg2 = nxgep;
43303859Sml29623 		if (ldgp->nldvs == 1) {
43313859Sml29623 			inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler;
43323859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
43333859Sml29623 				"nxge_add_intrs_adv_type_fix: "
43343859Sml29623 				"1-1 int handler(%d) ldg %d ldv %d "
43353859Sml29623 				"arg1 $%p arg2 $%p\n",
43363859Sml29623 				x, ldgp->ldg, ldgp->ldvp->ldv,
43373859Sml29623 				arg1, arg2));
43383859Sml29623 		} else if (ldgp->nldvs > 1) {
43393859Sml29623 			inthandler = (uint_t *)ldgp->sys_intr_handler;
43403859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
43413859Sml29623 				"nxge_add_intrs_adv_type_fix: "
43423859Sml29623 				"shared ldv %d int handler(%d) ldv %d ldg %d"
43433859Sml29623 				"arg1 0x%016llx arg2 0x%016llx\n",
43443859Sml29623 				x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv,
43453859Sml29623 				arg1, arg2));
43463859Sml29623 		}
43473859Sml29623 
43483859Sml29623 		if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
43493859Sml29623 			(ddi_intr_handler_t *)inthandler, arg1, arg2))
43503859Sml29623 				!= DDI_SUCCESS) {
43513859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
43523859Sml29623 				"==> nxge_add_intrs_adv_type_fix: failed #%d "
43533859Sml29623 				"status 0x%x", x, ddi_status));
43543859Sml29623 			for (y = 0; y < intrp->intr_added; y++) {
43553859Sml29623 				(void) ddi_intr_remove_handler(
43563859Sml29623 						intrp->htable[y]);
43573859Sml29623 			}
43583859Sml29623 			for (y = 0; y < nactual; y++) {
43593859Sml29623 				(void) ddi_intr_free(intrp->htable[y]);
43603859Sml29623 			}
43613859Sml29623 			/* Free already allocated intr */
43623859Sml29623 			kmem_free(intrp->htable, intrp->intr_size);
43633859Sml29623 
43643859Sml29623 			(void) nxge_ldgv_uninit(nxgep);
43653859Sml29623 
43663859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
43673859Sml29623 		}
43683859Sml29623 		intrp->intr_added++;
43693859Sml29623 	}
43703859Sml29623 
43713859Sml29623 	intrp->msi_intx_cnt = nactual;
43723859Sml29623 
43733859Sml29623 	(void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
43743859Sml29623 
43753859Sml29623 	status = nxge_intr_ldgv_init(nxgep);
43763859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix"));
43773859Sml29623 
43783859Sml29623 	return (status);
43793859Sml29623 }
43803859Sml29623 
43813859Sml29623 static void
43823859Sml29623 nxge_remove_intrs(p_nxge_t nxgep)
43833859Sml29623 {
43843859Sml29623 	int		i, inum;
43853859Sml29623 	p_nxge_intr_t	intrp;
43863859Sml29623 
43873859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs"));
43883859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
43893859Sml29623 	if (!intrp->intr_registered) {
43903859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
43913859Sml29623 			"<== nxge_remove_intrs: interrupts not registered"));
43923859Sml29623 		return;
43933859Sml29623 	}
43943859Sml29623 
43953859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced"));
43963859Sml29623 
43973859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
43983859Sml29623 		(void) ddi_intr_block_disable(intrp->htable,
43993859Sml29623 			intrp->intr_added);
44003859Sml29623 	} else {
44013859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
44023859Sml29623 			(void) ddi_intr_disable(intrp->htable[i]);
44033859Sml29623 		}
44043859Sml29623 	}
44053859Sml29623 
44063859Sml29623 	for (inum = 0; inum < intrp->intr_added; inum++) {
44073859Sml29623 		if (intrp->htable[inum]) {
44083859Sml29623 			(void) ddi_intr_remove_handler(intrp->htable[inum]);
44093859Sml29623 		}
44103859Sml29623 	}
44113859Sml29623 
44123859Sml29623 	for (inum = 0; inum < intrp->msi_intx_cnt; inum++) {
44133859Sml29623 		if (intrp->htable[inum]) {
44143859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
44153859Sml29623 				"nxge_remove_intrs: ddi_intr_free inum %d "
44163859Sml29623 				"msi_intx_cnt %d intr_added %d",
44173859Sml29623 				inum,
44183859Sml29623 				intrp->msi_intx_cnt,
44193859Sml29623 				intrp->intr_added));
44203859Sml29623 
44213859Sml29623 			(void) ddi_intr_free(intrp->htable[inum]);
44223859Sml29623 		}
44233859Sml29623 	}
44243859Sml29623 
44253859Sml29623 	kmem_free(intrp->htable, intrp->intr_size);
44263859Sml29623 	intrp->intr_registered = B_FALSE;
44273859Sml29623 	intrp->intr_enabled = B_FALSE;
44283859Sml29623 	intrp->msi_intx_cnt = 0;
44293859Sml29623 	intrp->intr_added = 0;
44303859Sml29623 
44313859Sml29623 	(void) nxge_ldgv_uninit(nxgep);
44323859Sml29623 
44333859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs"));
44343859Sml29623 }
44353859Sml29623 
44363859Sml29623 /*ARGSUSED*/
44373859Sml29623 static void
44383859Sml29623 nxge_remove_soft_intrs(p_nxge_t nxgep)
44393859Sml29623 {
44403859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_soft_intrs"));
44413859Sml29623 	if (nxgep->resched_id) {
44423859Sml29623 		ddi_remove_softintr(nxgep->resched_id);
44433859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
44443859Sml29623 			"==> nxge_remove_soft_intrs: removed"));
44453859Sml29623 		nxgep->resched_id = NULL;
44463859Sml29623 	}
44473859Sml29623 
44483859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_soft_intrs"));
44493859Sml29623 }
44503859Sml29623 
44513859Sml29623 /*ARGSUSED*/
44523859Sml29623 static void
44533859Sml29623 nxge_intrs_enable(p_nxge_t nxgep)
44543859Sml29623 {
44553859Sml29623 	p_nxge_intr_t	intrp;
44563859Sml29623 	int		i;
44573859Sml29623 	int		status;
44583859Sml29623 
44593859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable"));
44603859Sml29623 
44613859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
44623859Sml29623 
44633859Sml29623 	if (!intrp->intr_registered) {
44643859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: "
44653859Sml29623 			"interrupts are not registered"));
44663859Sml29623 		return;
44673859Sml29623 	}
44683859Sml29623 
44693859Sml29623 	if (intrp->intr_enabled) {
44703859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
44713859Sml29623 			"<== nxge_intrs_enable: already enabled"));
44723859Sml29623 		return;
44733859Sml29623 	}
44743859Sml29623 
44753859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
44763859Sml29623 		status = ddi_intr_block_enable(intrp->htable,
44773859Sml29623 			intrp->intr_added);
44783859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
44793859Sml29623 			"block enable - status 0x%x total inums #%d\n",
44803859Sml29623 			status, intrp->intr_added));
44813859Sml29623 	} else {
44823859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
44833859Sml29623 			status = ddi_intr_enable(intrp->htable[i]);
44843859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
44853859Sml29623 				"ddi_intr_enable:enable - status 0x%x "
44863859Sml29623 				"total inums %d enable inum #%d\n",
44873859Sml29623 				status, intrp->intr_added, i));
44883859Sml29623 			if (status == DDI_SUCCESS) {
44893859Sml29623 				intrp->intr_enabled = B_TRUE;
44903859Sml29623 			}
44913859Sml29623 		}
44923859Sml29623 	}
44933859Sml29623 
44943859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable"));
44953859Sml29623 }
44963859Sml29623 
44973859Sml29623 /*ARGSUSED*/
44983859Sml29623 static void
44993859Sml29623 nxge_intrs_disable(p_nxge_t nxgep)
45003859Sml29623 {
45013859Sml29623 	p_nxge_intr_t	intrp;
45023859Sml29623 	int		i;
45033859Sml29623 
45043859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable"));
45053859Sml29623 
45063859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
45073859Sml29623 
45083859Sml29623 	if (!intrp->intr_registered) {
45093859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: "
45103859Sml29623 			"interrupts are not registered"));
45113859Sml29623 		return;
45123859Sml29623 	}
45133859Sml29623 
45143859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
45153859Sml29623 		(void) ddi_intr_block_disable(intrp->htable,
45163859Sml29623 			intrp->intr_added);
45173859Sml29623 	} else {
45183859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
45193859Sml29623 			(void) ddi_intr_disable(intrp->htable[i]);
45203859Sml29623 		}
45213859Sml29623 	}
45223859Sml29623 
45233859Sml29623 	intrp->intr_enabled = B_FALSE;
45243859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable"));
45253859Sml29623 }
45263859Sml29623 
45273859Sml29623 static nxge_status_t
45283859Sml29623 nxge_mac_register(p_nxge_t nxgep)
45293859Sml29623 {
45303859Sml29623 	mac_register_t *macp;
45313859Sml29623 	int		status;
45323859Sml29623 
45333859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register"));
45343859Sml29623 
45353859Sml29623 	if ((macp = mac_alloc(MAC_VERSION)) == NULL)
45363859Sml29623 		return (NXGE_ERROR);
45373859Sml29623 
45383859Sml29623 	macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER;
45393859Sml29623 	macp->m_driver = nxgep;
45403859Sml29623 	macp->m_dip = nxgep->dip;
45413859Sml29623 	macp->m_src_addr = nxgep->ouraddr.ether_addr_octet;
45423859Sml29623 	macp->m_callbacks = &nxge_m_callbacks;
45433859Sml29623 	macp->m_min_sdu = 0;
45443859Sml29623 	macp->m_max_sdu = nxgep->mac.maxframesize -
45453859Sml29623 		sizeof (struct ether_header) - ETHERFCSL - 4;
45463859Sml29623 
45473859Sml29623 	status = mac_register(macp, &nxgep->mach);
45483859Sml29623 	mac_free(macp);
45493859Sml29623 
45503859Sml29623 	if (status != 0) {
45513859Sml29623 		cmn_err(CE_WARN,
45523859Sml29623 			"!nxge_mac_register failed (status %d instance %d)",
45533859Sml29623 			status, nxgep->instance);
45543859Sml29623 		return (NXGE_ERROR);
45553859Sml29623 	}
45563859Sml29623 
45573859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success "
45583859Sml29623 		"(instance %d)", nxgep->instance));
45593859Sml29623 
45603859Sml29623 	return (NXGE_OK);
45613859Sml29623 }
45623859Sml29623 
45633859Sml29623 void
45643859Sml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp)
45653859Sml29623 {
45663859Sml29623 	ssize_t		size;
45673859Sml29623 	mblk_t		*nmp;
45683859Sml29623 	uint8_t		blk_id;
45693859Sml29623 	uint8_t		chan;
45703859Sml29623 	uint32_t	err_id;
45713859Sml29623 	err_inject_t	*eip;
45723859Sml29623 
45733859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject"));
45743859Sml29623 
45753859Sml29623 	size = 1024;
45763859Sml29623 	nmp = mp->b_cont;
45773859Sml29623 	eip = (err_inject_t *)nmp->b_rptr;
45783859Sml29623 	blk_id = eip->blk_id;
45793859Sml29623 	err_id = eip->err_id;
45803859Sml29623 	chan = eip->chan;
45813859Sml29623 	cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id);
45823859Sml29623 	cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id);
45833859Sml29623 	cmn_err(CE_NOTE, "!chan = 0x%x\n", chan);
45843859Sml29623 	switch (blk_id) {
45853859Sml29623 	case MAC_BLK_ID:
45863859Sml29623 		break;
45873859Sml29623 	case TXMAC_BLK_ID:
45883859Sml29623 		break;
45893859Sml29623 	case RXMAC_BLK_ID:
45903859Sml29623 		break;
45913859Sml29623 	case MIF_BLK_ID:
45923859Sml29623 		break;
45933859Sml29623 	case IPP_BLK_ID:
45943859Sml29623 		nxge_ipp_inject_err(nxgep, err_id);
45953859Sml29623 		break;
45963859Sml29623 	case TXC_BLK_ID:
45973859Sml29623 		nxge_txc_inject_err(nxgep, err_id);
45983859Sml29623 		break;
45993859Sml29623 	case TXDMA_BLK_ID:
46003859Sml29623 		nxge_txdma_inject_err(nxgep, err_id, chan);
46013859Sml29623 		break;
46023859Sml29623 	case RXDMA_BLK_ID:
46033859Sml29623 		nxge_rxdma_inject_err(nxgep, err_id, chan);
46043859Sml29623 		break;
46053859Sml29623 	case ZCP_BLK_ID:
46063859Sml29623 		nxge_zcp_inject_err(nxgep, err_id);
46073859Sml29623 		break;
46083859Sml29623 	case ESPC_BLK_ID:
46093859Sml29623 		break;
46103859Sml29623 	case FFLP_BLK_ID:
46113859Sml29623 		break;
46123859Sml29623 	case PHY_BLK_ID:
46133859Sml29623 		break;
46143859Sml29623 	case ETHER_SERDES_BLK_ID:
46153859Sml29623 		break;
46163859Sml29623 	case PCIE_SERDES_BLK_ID:
46173859Sml29623 		break;
46183859Sml29623 	case VIR_BLK_ID:
46193859Sml29623 		break;
46203859Sml29623 	}
46213859Sml29623 
46223859Sml29623 	nmp->b_wptr = nmp->b_rptr + size;
46233859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject"));
46243859Sml29623 
46253859Sml29623 	miocack(wq, mp, (int)size, 0);
46263859Sml29623 }
46273859Sml29623 
46283859Sml29623 static int
46293859Sml29623 nxge_init_common_dev(p_nxge_t nxgep)
46303859Sml29623 {
46313859Sml29623 	p_nxge_hw_list_t	hw_p;
46323859Sml29623 	dev_info_t 		*p_dip;
46333859Sml29623 
46343859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device"));
46353859Sml29623 
46363859Sml29623 	p_dip = nxgep->p_dip;
46373859Sml29623 	MUTEX_ENTER(&nxge_common_lock);
46383859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
46393859Sml29623 		"==> nxge_init_common_dev:func # %d",
46403859Sml29623 			nxgep->function_num));
46413859Sml29623 	/*
46423859Sml29623 	 * Loop through existing per neptune hardware list.
46433859Sml29623 	 */
46443859Sml29623 	for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
46453859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
46463859Sml29623 			"==> nxge_init_common_device:func # %d "
46473859Sml29623 			"hw_p $%p parent dip $%p",
46483859Sml29623 			nxgep->function_num,
46493859Sml29623 			hw_p,
46503859Sml29623 			p_dip));
46513859Sml29623 		if (hw_p->parent_devp == p_dip) {
46523859Sml29623 			nxgep->nxge_hw_p = hw_p;
46533859Sml29623 			hw_p->ndevs++;
46543859Sml29623 			hw_p->nxge_p[nxgep->function_num] = nxgep;
46553859Sml29623 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
46563859Sml29623 				"==> nxge_init_common_device:func # %d "
46573859Sml29623 				"hw_p $%p parent dip $%p "
46583859Sml29623 				"ndevs %d (found)",
46593859Sml29623 				nxgep->function_num,
46603859Sml29623 				hw_p,
46613859Sml29623 				p_dip,
46623859Sml29623 				hw_p->ndevs));
46633859Sml29623 			break;
46643859Sml29623 		}
46653859Sml29623 	}
46663859Sml29623 
46673859Sml29623 	if (hw_p == NULL) {
46683859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
46693859Sml29623 			"==> nxge_init_common_device:func # %d "
46703859Sml29623 			"parent dip $%p (new)",
46713859Sml29623 			nxgep->function_num,
46723859Sml29623 			p_dip));
46733859Sml29623 		hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP);
46743859Sml29623 		hw_p->parent_devp = p_dip;
46753859Sml29623 		hw_p->magic = NXGE_NEPTUNE_MAGIC;
46763859Sml29623 		nxgep->nxge_hw_p = hw_p;
46773859Sml29623 		hw_p->ndevs++;
46783859Sml29623 		hw_p->nxge_p[nxgep->function_num] = nxgep;
46793859Sml29623 		hw_p->next = nxge_hw_list;
4680*4732Sdavemq 		if (nxgep->niu_type == N2_NIU) {
4681*4732Sdavemq 			hw_p->niu_type = N2_NIU;
4682*4732Sdavemq 			hw_p->platform_type = P_NEPTUNE_NIU;
4683*4732Sdavemq 		} else {
4684*4732Sdavemq 			hw_p->niu_type = NIU_TYPE_NONE;
4685*4732Sdavemq 			hw_p->platform_type = P_NEPTUNE_ATLAS;
4686*4732Sdavemq 		}
46873859Sml29623 
46883859Sml29623 		MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL);
46893859Sml29623 		MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL);
46903859Sml29623 		MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL);
46913859Sml29623 		MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL);
46923859Sml29623 		MUTEX_INIT(&hw_p->nxge_mii_lock, NULL, MUTEX_DRIVER, NULL);
46933859Sml29623 
46943859Sml29623 		nxge_hw_list = hw_p;
4695*4732Sdavemq 
4696*4732Sdavemq 		(void) nxge_scan_ports_phy(nxgep, nxge_hw_list);
46973859Sml29623 	}
46983859Sml29623 
46993859Sml29623 	MUTEX_EXIT(&nxge_common_lock);
4700*4732Sdavemq 
4701*4732Sdavemq 	if (nxgep->niu_type != N2_NIU) {
4702*4732Sdavemq 		nxgep->niu_type = hw_p->niu_type;
4703*4732Sdavemq 		if (!NXGE_IS_VALID_NEPTUNE_TYPE(nxgep->niu_type)) {
4704*4732Sdavemq 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
4705*4732Sdavemq 			    "<== nxge_init_common_device"
4706*4732Sdavemq 			    " Invalid Neptune type [0x%x]", nxgep->niu_type));
4707*4732Sdavemq 			return (NXGE_ERROR);
4708*4732Sdavemq 		}
4709*4732Sdavemq 	}
4710*4732Sdavemq 
47113859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
47123859Sml29623 		"==> nxge_init_common_device (nxge_hw_list) $%p",
47133859Sml29623 		nxge_hw_list));
47143859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device"));
47153859Sml29623 
47163859Sml29623 	return (NXGE_OK);
47173859Sml29623 }
47183859Sml29623 
47193859Sml29623 static void
47203859Sml29623 nxge_uninit_common_dev(p_nxge_t nxgep)
47213859Sml29623 {
47223859Sml29623 	p_nxge_hw_list_t	hw_p, h_hw_p;
47233859Sml29623 	dev_info_t 		*p_dip;
47243859Sml29623 
47253859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device"));
47263859Sml29623 	if (nxgep->nxge_hw_p == NULL) {
47273859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
47283859Sml29623 			"<== nxge_uninit_common_device (no common)"));
47293859Sml29623 		return;
47303859Sml29623 	}
47313859Sml29623 
47323859Sml29623 	MUTEX_ENTER(&nxge_common_lock);
47333859Sml29623 	h_hw_p = nxge_hw_list;
47343859Sml29623 	for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
47353859Sml29623 		p_dip = hw_p->parent_devp;
47363859Sml29623 		if (nxgep->nxge_hw_p == hw_p &&
47373859Sml29623 			p_dip == nxgep->p_dip &&
47383859Sml29623 			nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC &&
47393859Sml29623 			hw_p->magic == NXGE_NEPTUNE_MAGIC) {
47403859Sml29623 
47413859Sml29623 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
47423859Sml29623 				"==> nxge_uninit_common_device:func # %d "
47433859Sml29623 				"hw_p $%p parent dip $%p "
47443859Sml29623 				"ndevs %d (found)",
47453859Sml29623 				nxgep->function_num,
47463859Sml29623 				hw_p,
47473859Sml29623 				p_dip,
47483859Sml29623 				hw_p->ndevs));
47493859Sml29623 
47503859Sml29623 			nxgep->nxge_hw_p = NULL;
47513859Sml29623 			if (hw_p->ndevs) {
47523859Sml29623 				hw_p->ndevs--;
47533859Sml29623 			}
47543859Sml29623 			hw_p->nxge_p[nxgep->function_num] = NULL;
47553859Sml29623 			if (!hw_p->ndevs) {
47563859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_vlan_lock);
47573859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_tcam_lock);
47583859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_cfg_lock);
47593859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_mdio_lock);
47603859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_mii_lock);
47613859Sml29623 				NXGE_DEBUG_MSG((nxgep, MOD_CTL,
47623859Sml29623 					"==> nxge_uninit_common_device: "
47633859Sml29623 					"func # %d "
47643859Sml29623 					"hw_p $%p parent dip $%p "
47653859Sml29623 					"ndevs %d (last)",
47663859Sml29623 					nxgep->function_num,
47673859Sml29623 					hw_p,
47683859Sml29623 					p_dip,
47693859Sml29623 					hw_p->ndevs));
47703859Sml29623 
47713859Sml29623 				if (hw_p == nxge_hw_list) {
47723859Sml29623 					NXGE_DEBUG_MSG((nxgep, MOD_CTL,
47733859Sml29623 						"==> nxge_uninit_common_device:"
47743859Sml29623 						"remove head func # %d "
47753859Sml29623 						"hw_p $%p parent dip $%p "
47763859Sml29623 						"ndevs %d (head)",
47773859Sml29623 						nxgep->function_num,
47783859Sml29623 						hw_p,
47793859Sml29623 						p_dip,
47803859Sml29623 						hw_p->ndevs));
47813859Sml29623 					nxge_hw_list = hw_p->next;
47823859Sml29623 				} else {
47833859Sml29623 					NXGE_DEBUG_MSG((nxgep, MOD_CTL,
47843859Sml29623 						"==> nxge_uninit_common_device:"
47853859Sml29623 						"remove middle func # %d "
47863859Sml29623 						"hw_p $%p parent dip $%p "
47873859Sml29623 						"ndevs %d (middle)",
47883859Sml29623 						nxgep->function_num,
47893859Sml29623 						hw_p,
47903859Sml29623 						p_dip,
47913859Sml29623 						hw_p->ndevs));
47923859Sml29623 					h_hw_p->next = hw_p->next;
47933859Sml29623 				}
47943859Sml29623 
47953859Sml29623 				KMEM_FREE(hw_p, sizeof (nxge_hw_list_t));
47963859Sml29623 			}
47973859Sml29623 			break;
47983859Sml29623 		} else {
47993859Sml29623 			h_hw_p = hw_p;
48003859Sml29623 		}
48013859Sml29623 	}
48023859Sml29623 
48033859Sml29623 	MUTEX_EXIT(&nxge_common_lock);
48043859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
48053859Sml29623 		"==> nxge_uninit_common_device (nxge_hw_list) $%p",
48063859Sml29623 		nxge_hw_list));
48073859Sml29623 
48083859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device"));
48093859Sml29623 }
4810*4732Sdavemq 
4811*4732Sdavemq /*
4812*4732Sdavemq  * Determines the number of ports from the given niu_type.
4813*4732Sdavemq  * Returns the number of ports, or returns zero on failure.
4814*4732Sdavemq  */
4815*4732Sdavemq 
4816*4732Sdavemq int
4817*4732Sdavemq nxge_nports_from_niu_type(niu_type_t niu_type)
4818*4732Sdavemq {
4819*4732Sdavemq 	int	nports = 0;
4820*4732Sdavemq 
4821*4732Sdavemq 	switch (niu_type) {
4822*4732Sdavemq 	case N2_NIU:
4823*4732Sdavemq 		nports = 2;
4824*4732Sdavemq 		break;
4825*4732Sdavemq 	case NEPTUNE_2_10GF:
4826*4732Sdavemq 		nports = 2;
4827*4732Sdavemq 		break;
4828*4732Sdavemq 	case NEPTUNE_4_1GC:
4829*4732Sdavemq 	case NEPTUNE_2_10GF_2_1GC:
4830*4732Sdavemq 	case NEPTUNE_1_10GF_3_1GC:
4831*4732Sdavemq 	case NEPTUNE_1_1GC_1_10GF_2_1GC:
4832*4732Sdavemq 		nports = 4;
4833*4732Sdavemq 		break;
4834*4732Sdavemq 	default:
4835*4732Sdavemq 		break;
4836*4732Sdavemq 	}
4837*4732Sdavemq 
4838*4732Sdavemq 	return (nports);
4839*4732Sdavemq }
4840