xref: /onnv-gate/usr/src/uts/common/io/nxge/nxge_main.c (revision 11878:ac93462db6d7)
13859Sml29623 /*
23859Sml29623  * CDDL HEADER START
33859Sml29623  *
43859Sml29623  * The contents of this file are subject to the terms of the
53859Sml29623  * Common Development and Distribution License (the "License").
63859Sml29623  * You may not use this file except in compliance with the License.
73859Sml29623  *
83859Sml29623  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
93859Sml29623  * or http://www.opensolaris.org/os/licensing.
103859Sml29623  * See the License for the specific language governing permissions
113859Sml29623  * and limitations under the License.
123859Sml29623  *
133859Sml29623  * When distributing Covered Code, include this CDDL HEADER in each
143859Sml29623  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
153859Sml29623  * If applicable, add the following below this CDDL HEADER, with the
163859Sml29623  * fields enclosed by brackets "[]" replaced with your own identifying
173859Sml29623  * information: Portions Copyright [yyyy] [name of copyright owner]
183859Sml29623  *
193859Sml29623  * CDDL HEADER END
203859Sml29623  */
219730SMichael.Speer@Sun.COM 
223859Sml29623 /*
23*11878SVenu.Iyer@Sun.COM  * Copyright 2010 Sun Microsystems, Inc.  All rights reserved.
243859Sml29623  * Use is subject to license terms.
253859Sml29623  */
263859Sml29623 
273859Sml29623 /*
283859Sml29623  * SunOs MT STREAMS NIU/Neptune 10Gb Ethernet Device Driver.
293859Sml29623  */
303859Sml29623 #include	<sys/nxge/nxge_impl.h>
316495Sspeer #include	<sys/nxge/nxge_hio.h>
326495Sspeer #include	<sys/nxge/nxge_rxdma.h>
333859Sml29623 #include	<sys/pcie.h>
343859Sml29623 
353859Sml29623 uint32_t 	nxge_use_partition = 0;		/* debug partition flag */
363859Sml29623 uint32_t 	nxge_dma_obp_props_only = 1;	/* use obp published props */
373859Sml29623 uint32_t 	nxge_use_rdc_intr = 1;		/* debug to assign rdc intr */
383859Sml29623 /*
395013Sml29623  * PSARC/2007/453 MSI-X interrupt limit override
403859Sml29623  */
415013Sml29623 uint32_t	nxge_msi_enable = 2;
423859Sml29623 
436611Sml29623 /*
446705Sml29623  * Software workaround for a Neptune (PCI-E)
456705Sml29623  * hardware interrupt bug which the hardware
466705Sml29623  * may generate spurious interrupts after the
476705Sml29623  * device interrupt handler was removed. If this flag
486705Sml29623  * is enabled, the driver will reset the
496705Sml29623  * hardware when devices are being detached.
506705Sml29623  */
516705Sml29623 uint32_t	nxge_peu_reset_enable = 0;
526705Sml29623 
536705Sml29623 /*
546611Sml29623  * Software workaround for the hardware
556611Sml29623  * checksum bugs that affect packet transmission
566611Sml29623  * and receive:
576611Sml29623  *
586611Sml29623  * Usage of nxge_cksum_offload:
596611Sml29623  *
606611Sml29623  *  (1) nxge_cksum_offload = 0 (default):
616611Sml29623  *	- transmits packets:
626611Sml29623  *	  TCP: uses the hardware checksum feature.
636611Sml29623  *	  UDP: driver will compute the software checksum
646611Sml29623  *	       based on the partial checksum computed
656611Sml29623  *	       by the IP layer.
666611Sml29623  *	- receives packets
676611Sml29623  *	  TCP: marks packets checksum flags based on hardware result.
686611Sml29623  *	  UDP: will not mark checksum flags.
696611Sml29623  *
706611Sml29623  *  (2) nxge_cksum_offload = 1:
716611Sml29623  *	- transmit packets:
726611Sml29623  *	  TCP/UDP: uses the hardware checksum feature.
736611Sml29623  *	- receives packets
746611Sml29623  *	  TCP/UDP: marks packet checksum flags based on hardware result.
756611Sml29623  *
766611Sml29623  *  (3) nxge_cksum_offload = 2:
776611Sml29623  *	- The driver will not register its checksum capability.
786611Sml29623  *	  Checksum for both TCP and UDP will be computed
796611Sml29623  *	  by the stack.
806611Sml29623  *	- The software LSO is not allowed in this case.
816611Sml29623  *
826611Sml29623  *  (4) nxge_cksum_offload > 2:
836611Sml29623  *	- Will be treated as it is set to 2
846611Sml29623  *	  (stack will compute the checksum).
856611Sml29623  *
866611Sml29623  *  (5) If the hardware bug is fixed, this workaround
876611Sml29623  *	needs to be updated accordingly to reflect
886611Sml29623  *	the new hardware revision.
896611Sml29623  */
906611Sml29623 uint32_t	nxge_cksum_offload = 0;
916495Sspeer 
923859Sml29623 /*
933859Sml29623  * Globals: tunable parameters (/etc/system or adb)
943859Sml29623  *
953859Sml29623  */
963859Sml29623 uint32_t 	nxge_rbr_size = NXGE_RBR_RBB_DEFAULT;
973859Sml29623 uint32_t 	nxge_rbr_spare_size = 0;
983859Sml29623 uint32_t 	nxge_rcr_size = NXGE_RCR_DEFAULT;
9911304SJanie.Lu@Sun.COM uint16_t	nxge_rdc_buf_offset = SW_OFFSET_NO_OFFSET;
1003859Sml29623 uint32_t 	nxge_tx_ring_size = NXGE_TX_RING_DEFAULT;
1014193Sspeer boolean_t 	nxge_no_msg = B_TRUE;		/* control message display */
1023859Sml29623 uint32_t 	nxge_no_link_notify = 0;	/* control DL_NOTIFY */
1033859Sml29623 uint32_t 	nxge_bcopy_thresh = TX_BCOPY_MAX;
1043859Sml29623 uint32_t 	nxge_dvma_thresh = TX_FASTDVMA_MIN;
1053859Sml29623 uint32_t 	nxge_dma_stream_thresh = TX_STREAM_MIN;
1063859Sml29623 uint32_t	nxge_jumbo_mtu	= TX_JUMBO_MTU;
1073952Sml29623 nxge_tx_mode_t	nxge_tx_scheme = NXGE_USE_SERIAL;
1083859Sml29623 
1095770Sml29623 /* MAX LSO size */
1105770Sml29623 #define		NXGE_LSO_MAXLEN	65535
1115770Sml29623 uint32_t	nxge_lso_max = NXGE_LSO_MAXLEN;
1125770Sml29623 
1133859Sml29623 
1143859Sml29623 /*
1153859Sml29623  * Add tunable to reduce the amount of time spent in the
1163859Sml29623  * ISR doing Rx Processing.
1173859Sml29623  */
1183859Sml29623 uint32_t nxge_max_rx_pkts = 1024;
1193859Sml29623 
1203859Sml29623 /*
1213859Sml29623  * Tunables to manage the receive buffer blocks.
1223859Sml29623  *
1233859Sml29623  * nxge_rx_threshold_hi: copy all buffers.
1243859Sml29623  * nxge_rx_bcopy_size_type: receive buffer block size type.
1253859Sml29623  * nxge_rx_threshold_lo: copy only up to tunable block size type.
1263859Sml29623  */
1273859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_hi = NXGE_RX_COPY_6;
1283859Sml29623 nxge_rxbuf_type_t nxge_rx_buf_size_type = RCR_PKTBUFSZ_0;
1293859Sml29623 nxge_rxbuf_threshold_t nxge_rx_threshold_lo = NXGE_RX_COPY_3;
1303859Sml29623 
1316495Sspeer /* Use kmem_alloc() to allocate data buffers. */
13210577SMichael.Speer@Sun.COM #if defined(__sparc)
1336498Sspeer uint32_t	nxge_use_kmem_alloc = 1;
13410577SMichael.Speer@Sun.COM #elif defined(__i386)
13510577SMichael.Speer@Sun.COM uint32_t	nxge_use_kmem_alloc = 0;
1366495Sspeer #else
13710577SMichael.Speer@Sun.COM uint32_t	nxge_use_kmem_alloc = 1;
1386495Sspeer #endif
1396495Sspeer 
1403859Sml29623 rtrace_t npi_rtracebuf;
1413859Sml29623 
1427126Sml29623 /*
1437126Sml29623  * The hardware sometimes fails to allow enough time for the link partner
1447126Sml29623  * to send an acknowledgement for packets that the hardware sent to it. The
1457126Sml29623  * hardware resends the packets earlier than it should be in those instances.
1467126Sml29623  * This behavior caused some switches to acknowledge the wrong packets
1477126Sml29623  * and it triggered the fatal error.
1487126Sml29623  * This software workaround is to set the replay timer to a value
1497126Sml29623  * suggested by the hardware team.
1507126Sml29623  *
1517126Sml29623  * PCI config space replay timer register:
1527126Sml29623  *     The following replay timeout value is 0xc
1537126Sml29623  *     for bit 14:18.
1547126Sml29623  */
1557126Sml29623 #define	PCI_REPLAY_TIMEOUT_CFG_OFFSET	0xb8
1567126Sml29623 #define	PCI_REPLAY_TIMEOUT_SHIFT	14
1577126Sml29623 
1587126Sml29623 uint32_t	nxge_set_replay_timer = 1;
1597126Sml29623 uint32_t	nxge_replay_timeout = 0xc;
1607126Sml29623 
1617241Sml29623 /*
1627241Sml29623  * The transmit serialization sometimes causes
1637241Sml29623  * longer sleep before calling the driver transmit
1647241Sml29623  * function as it sleeps longer than it should.
1657241Sml29623  * The performace group suggests that a time wait tunable
1667241Sml29623  * can be used to set the maximum wait time when needed
1677241Sml29623  * and the default is set to 1 tick.
1687241Sml29623  */
1697241Sml29623 uint32_t	nxge_tx_serial_maxsleep = 1;
1707241Sml29623 
1713859Sml29623 #if	defined(sun4v)
1723859Sml29623 /*
1733859Sml29623  * Hypervisor N2/NIU services information.
1743859Sml29623  */
17511304SJanie.Lu@Sun.COM /*
17611304SJanie.Lu@Sun.COM  * The following is the default API supported:
17711304SJanie.Lu@Sun.COM  * major 1 and minor 1.
17811304SJanie.Lu@Sun.COM  *
17911304SJanie.Lu@Sun.COM  * Please update the MAX_NIU_MAJORS,
18011304SJanie.Lu@Sun.COM  * MAX_NIU_MINORS, and minor number supported
18111304SJanie.Lu@Sun.COM  * when the newer Hypervior API interfaces
18211304SJanie.Lu@Sun.COM  * are added. Also, please update nxge_hsvc_register()
18311304SJanie.Lu@Sun.COM  * if needed.
18411304SJanie.Lu@Sun.COM  */
1853859Sml29623 static hsvc_info_t niu_hsvc = {
1863859Sml29623 	HSVC_REV_1, NULL, HSVC_GROUP_NIU, NIU_MAJOR_VER,
1873859Sml29623 	NIU_MINOR_VER, "nxge"
1883859Sml29623 };
1896495Sspeer 
1906495Sspeer static int nxge_hsvc_register(p_nxge_t);
1913859Sml29623 #endif
1923859Sml29623 
1933859Sml29623 /*
1943859Sml29623  * Function Prototypes
1953859Sml29623  */
1963859Sml29623 static int nxge_attach(dev_info_t *, ddi_attach_cmd_t);
1973859Sml29623 static int nxge_detach(dev_info_t *, ddi_detach_cmd_t);
1983859Sml29623 static void nxge_unattach(p_nxge_t);
1997656SSherry.Moore@Sun.COM static int nxge_quiesce(dev_info_t *);
2003859Sml29623 
2013859Sml29623 #if NXGE_PROPERTY
2023859Sml29623 static void nxge_remove_hard_properties(p_nxge_t);
2033859Sml29623 #endif
2043859Sml29623 
2056495Sspeer /*
2066495Sspeer  * These two functions are required by nxge_hio.c
2076495Sspeer  */
2088275SEric Cheng extern int nxge_m_mmac_remove(void *arg, int slot);
2097766SMichael.Speer@Sun.COM extern void nxge_grp_cleanup(p_nxge_t nxge);
2106495Sspeer 
2113859Sml29623 static nxge_status_t nxge_setup_system_dma_pages(p_nxge_t);
2123859Sml29623 
2133859Sml29623 static nxge_status_t nxge_setup_mutexes(p_nxge_t);
2143859Sml29623 static void nxge_destroy_mutexes(p_nxge_t);
2153859Sml29623 
2163859Sml29623 static nxge_status_t nxge_map_regs(p_nxge_t nxgep);
2173859Sml29623 static void nxge_unmap_regs(p_nxge_t nxgep);
2183859Sml29623 #ifdef	NXGE_DEBUG
2193859Sml29623 static void nxge_test_map_regs(p_nxge_t nxgep);
2203859Sml29623 #endif
2213859Sml29623 
2223859Sml29623 static nxge_status_t nxge_add_intrs(p_nxge_t nxgep);
2233859Sml29623 static void nxge_remove_intrs(p_nxge_t nxgep);
2243859Sml29623 
2253859Sml29623 static nxge_status_t nxge_add_intrs_adv(p_nxge_t nxgep);
2263859Sml29623 static nxge_status_t nxge_add_intrs_adv_type(p_nxge_t, uint32_t);
2273859Sml29623 static nxge_status_t nxge_add_intrs_adv_type_fix(p_nxge_t, uint32_t);
2283859Sml29623 static void nxge_intrs_enable(p_nxge_t nxgep);
2293859Sml29623 static void nxge_intrs_disable(p_nxge_t nxgep);
2303859Sml29623 
2313859Sml29623 static void nxge_suspend(p_nxge_t);
2323859Sml29623 static nxge_status_t nxge_resume(p_nxge_t);
2333859Sml29623 
2343859Sml29623 static nxge_status_t nxge_setup_dev(p_nxge_t);
2353859Sml29623 static void nxge_destroy_dev(p_nxge_t);
2363859Sml29623 
2373859Sml29623 static nxge_status_t nxge_alloc_mem_pool(p_nxge_t);
2383859Sml29623 static void nxge_free_mem_pool(p_nxge_t);
2393859Sml29623 
2406495Sspeer nxge_status_t nxge_alloc_rx_mem_pool(p_nxge_t);
2413859Sml29623 static void nxge_free_rx_mem_pool(p_nxge_t);
2423859Sml29623 
2436495Sspeer nxge_status_t nxge_alloc_tx_mem_pool(p_nxge_t);
2443859Sml29623 static void nxge_free_tx_mem_pool(p_nxge_t);
2453859Sml29623 
2463859Sml29623 static nxge_status_t nxge_dma_mem_alloc(p_nxge_t, dma_method_t,
2473859Sml29623 	struct ddi_dma_attr *,
2483859Sml29623 	size_t, ddi_device_acc_attr_t *, uint_t,
2493859Sml29623 	p_nxge_dma_common_t);
2503859Sml29623 
2513859Sml29623 static void nxge_dma_mem_free(p_nxge_dma_common_t);
2526495Sspeer static void nxge_dma_free_rx_data_buf(p_nxge_dma_common_t);
2533859Sml29623 
2543859Sml29623 static nxge_status_t nxge_alloc_rx_buf_dma(p_nxge_t, uint16_t,
2553859Sml29623 	p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
2563859Sml29623 static void nxge_free_rx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
2573859Sml29623 
2583859Sml29623 static nxge_status_t nxge_alloc_rx_cntl_dma(p_nxge_t, uint16_t,
2593859Sml29623 	p_nxge_dma_common_t *, size_t);
2603859Sml29623 static void nxge_free_rx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
2613859Sml29623 
2626495Sspeer extern nxge_status_t nxge_alloc_tx_buf_dma(p_nxge_t, uint16_t,
2633859Sml29623 	p_nxge_dma_common_t *, size_t, size_t, uint32_t *);
2643859Sml29623 static void nxge_free_tx_buf_dma(p_nxge_t, p_nxge_dma_common_t, uint32_t);
2653859Sml29623 
2666495Sspeer extern nxge_status_t nxge_alloc_tx_cntl_dma(p_nxge_t, uint16_t,
2673859Sml29623 	p_nxge_dma_common_t *,
2683859Sml29623 	size_t);
2693859Sml29623 static void nxge_free_tx_cntl_dma(p_nxge_t, p_nxge_dma_common_t);
2703859Sml29623 
2713859Sml29623 static int nxge_init_common_dev(p_nxge_t);
2723859Sml29623 static void nxge_uninit_common_dev(p_nxge_t);
2736512Ssowmini extern int nxge_param_set_mac(p_nxge_t, queue_t *, mblk_t *,
2746512Ssowmini     char *, caddr_t);
2759232SMichael.Speer@Sun.COM #if defined(sun4v)
2769232SMichael.Speer@Sun.COM extern nxge_status_t nxge_hio_rdc_enable(p_nxge_t nxgep);
2779232SMichael.Speer@Sun.COM extern nxge_status_t nxge_hio_rdc_intr_arm(p_nxge_t nxge, boolean_t arm);
2789232SMichael.Speer@Sun.COM #endif
2793859Sml29623 
2803859Sml29623 /*
2813859Sml29623  * The next declarations are for the GLDv3 interface.
2823859Sml29623  */
2833859Sml29623 static int nxge_m_start(void *);
2843859Sml29623 static void nxge_m_stop(void *);
2853859Sml29623 static int nxge_m_multicst(void *, boolean_t, const uint8_t *);
2863859Sml29623 static int nxge_m_promisc(void *, boolean_t);
2873859Sml29623 static void nxge_m_ioctl(void *, queue_t *, mblk_t *);
28810309SSriharsha.Basavapatna@Sun.COM nxge_status_t nxge_mac_register(p_nxge_t);
2898275SEric Cheng static int nxge_altmac_set(p_nxge_t nxgep, uint8_t *mac_addr,
2908275SEric Cheng 	int slot, int rdctbl, boolean_t usetbl);
2918275SEric Cheng void nxge_mmac_kstat_update(p_nxge_t nxgep, int slot,
2923859Sml29623 	boolean_t factory);
2938275SEric Cheng 
2948275SEric Cheng static void nxge_m_getfactaddr(void *, uint_t, uint8_t *);
2956439Sml29623 static	boolean_t nxge_m_getcapab(void *, mac_capab_t, void *);
2966439Sml29623 static int nxge_m_setprop(void *, const char *, mac_prop_id_t,
2976439Sml29623     uint_t, const void *);
2986439Sml29623 static int nxge_m_getprop(void *, const char *, mac_prop_id_t,
299*11878SVenu.Iyer@Sun.COM     uint_t, void *);
300*11878SVenu.Iyer@Sun.COM static void nxge_m_propinfo(void *, const char *, mac_prop_id_t,
301*11878SVenu.Iyer@Sun.COM     mac_prop_info_handle_t);
302*11878SVenu.Iyer@Sun.COM static void nxge_priv_propinfo(const char *, mac_prop_info_handle_t);
3036439Sml29623 static int nxge_set_priv_prop(nxge_t *, const char *, uint_t,
3046439Sml29623     const void *);
305*11878SVenu.Iyer@Sun.COM static int nxge_get_priv_prop(nxge_t *, const char *, uint_t, void *);
3068275SEric Cheng static void nxge_fill_ring(void *, mac_ring_type_t, const int, const int,
3078275SEric Cheng     mac_ring_info_t *, mac_ring_handle_t);
3088275SEric Cheng static void nxge_group_add_ring(mac_group_driver_t, mac_ring_driver_t,
3098275SEric Cheng     mac_ring_type_t);
3108275SEric Cheng static void nxge_group_rem_ring(mac_group_driver_t, mac_ring_driver_t,
3118275SEric Cheng     mac_ring_type_t);
3126512Ssowmini 
3136705Sml29623 static void nxge_niu_peu_reset(p_nxge_t nxgep);
3147126Sml29623 static void nxge_set_pci_replay_timeout(nxge_t *);
3156512Ssowmini 
316*11878SVenu.Iyer@Sun.COM char *nxge_priv_props[] = {
317*11878SVenu.Iyer@Sun.COM 	"_adv_10gfdx_cap",
318*11878SVenu.Iyer@Sun.COM 	"_adv_pause_cap",
319*11878SVenu.Iyer@Sun.COM 	"_function_number",
320*11878SVenu.Iyer@Sun.COM 	"_fw_version",
321*11878SVenu.Iyer@Sun.COM 	"_port_mode",
322*11878SVenu.Iyer@Sun.COM 	"_hot_swap_phy",
323*11878SVenu.Iyer@Sun.COM 	"_rxdma_intr_time",
324*11878SVenu.Iyer@Sun.COM 	"_rxdma_intr_pkts",
325*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv4_tcp",
326*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv4_udp",
327*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv4_ah",
328*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv4_sctp",
329*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv6_tcp",
330*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv6_udp",
331*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv6_ah",
332*11878SVenu.Iyer@Sun.COM 	"_class_opt_ipv6_sctp",
333*11878SVenu.Iyer@Sun.COM 	"_soft_lso_enable",
334*11878SVenu.Iyer@Sun.COM 	NULL
3356512Ssowmini };
3366512Ssowmini 
3373859Sml29623 #define	NXGE_NEPTUNE_MAGIC	0x4E584745UL
3383859Sml29623 #define	MAX_DUMP_SZ 256
3393859Sml29623 
3406439Sml29623 #define	NXGE_M_CALLBACK_FLAGS	\
341*11878SVenu.Iyer@Sun.COM 	(MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP | MC_PROPINFO)
3426439Sml29623 
3436495Sspeer mac_callbacks_t nxge_m_callbacks = {
3443859Sml29623 	NXGE_M_CALLBACK_FLAGS,
3453859Sml29623 	nxge_m_stat,
3463859Sml29623 	nxge_m_start,
3473859Sml29623 	nxge_m_stop,
3483859Sml29623 	nxge_m_promisc,
3493859Sml29623 	nxge_m_multicst,
3508275SEric Cheng 	NULL,
3518275SEric Cheng 	NULL,
352*11878SVenu.Iyer@Sun.COM 	NULL,
3533859Sml29623 	nxge_m_ioctl,
3546439Sml29623 	nxge_m_getcapab,
3556439Sml29623 	NULL,
3566439Sml29623 	NULL,
3576439Sml29623 	nxge_m_setprop,
358*11878SVenu.Iyer@Sun.COM 	nxge_m_getprop,
359*11878SVenu.Iyer@Sun.COM 	nxge_m_propinfo
3603859Sml29623 };
3613859Sml29623 
3623859Sml29623 void
3633859Sml29623 nxge_err_inject(p_nxge_t, queue_t *, mblk_t *);
3643859Sml29623 
3655013Sml29623 /* PSARC/2007/453 MSI-X interrupt limit override. */
3665013Sml29623 #define	NXGE_MSIX_REQUEST_10G	8
3675013Sml29623 #define	NXGE_MSIX_REQUEST_1G	2
3685013Sml29623 static int nxge_create_msi_property(p_nxge_t);
3698455Stc99174@train /*
3708455Stc99174@train  * For applications that care about the
3718455Stc99174@train  * latency, it was requested by PAE and the
3728455Stc99174@train  * customers that the driver has tunables that
3738455Stc99174@train  * allow the user to tune it to a higher number
3748455Stc99174@train  * interrupts to spread the interrupts among
3758455Stc99174@train  * multiple channels. The DDI framework limits
3768455Stc99174@train  * the maximum number of MSI-X resources to allocate
3778455Stc99174@train  * to 8 (ddi_msix_alloc_limit). If more than 8
3788455Stc99174@train  * is set, ddi_msix_alloc_limit must be set accordingly.
3798455Stc99174@train  * The default number of MSI interrupts are set to
3808455Stc99174@train  * 8 for 10G and 2 for 1G link.
3818455Stc99174@train  */
3828455Stc99174@train #define	NXGE_MSIX_MAX_ALLOWED	32
3838455Stc99174@train uint32_t nxge_msix_10g_intrs = NXGE_MSIX_REQUEST_10G;
3848455Stc99174@train uint32_t nxge_msix_1g_intrs = NXGE_MSIX_REQUEST_1G;
3855013Sml29623 
3863859Sml29623 /*
3873859Sml29623  * These global variables control the message
3883859Sml29623  * output.
3893859Sml29623  */
3903859Sml29623 out_dbgmsg_t nxge_dbgmsg_out = DBG_CONSOLE | STR_LOG;
3916495Sspeer uint64_t nxge_debug_level;
3923859Sml29623 
3933859Sml29623 /*
3943859Sml29623  * This list contains the instance structures for the Neptune
3953859Sml29623  * devices present in the system. The lock exists to guarantee
3963859Sml29623  * mutually exclusive access to the list.
3973859Sml29623  */
3983859Sml29623 void 			*nxge_list = NULL;
3993859Sml29623 void			*nxge_hw_list = NULL;
4003859Sml29623 nxge_os_mutex_t 	nxge_common_lock;
4019935SMichael.Speer@Sun.COM nxge_os_mutex_t 	nxgedebuglock;
4023859Sml29623 
4033859Sml29623 extern uint64_t 	npi_debug_level;
4043859Sml29623 
4053859Sml29623 extern nxge_status_t	nxge_ldgv_init(p_nxge_t, int *, int *);
4063859Sml29623 extern nxge_status_t	nxge_ldgv_init_n2(p_nxge_t, int *, int *);
4073859Sml29623 extern nxge_status_t	nxge_ldgv_uninit(p_nxge_t);
4083859Sml29623 extern nxge_status_t	nxge_intr_ldgv_init(p_nxge_t);
4093859Sml29623 extern void		nxge_fm_init(p_nxge_t,
4103859Sml29623 					ddi_device_acc_attr_t *,
4113859Sml29623 					ddi_dma_attr_t *);
4123859Sml29623 extern void		nxge_fm_fini(p_nxge_t);
4133859Sml29623 extern npi_status_t	npi_mac_altaddr_disable(npi_handle_t, uint8_t, uint8_t);
4143859Sml29623 
4153859Sml29623 /*
4163859Sml29623  * Count used to maintain the number of buffers being used
4173859Sml29623  * by Neptune instances and loaned up to the upper layers.
4183859Sml29623  */
4193859Sml29623 uint32_t nxge_mblks_pending = 0;
4203859Sml29623 
4213859Sml29623 /*
4223859Sml29623  * Device register access attributes for PIO.
4233859Sml29623  */
4243859Sml29623 static ddi_device_acc_attr_t nxge_dev_reg_acc_attr = {
42511236SStephen.Hanson@Sun.COM 	DDI_DEVICE_ATTR_V1,
4263859Sml29623 	DDI_STRUCTURE_LE_ACC,
4273859Sml29623 	DDI_STRICTORDER_ACC,
42811236SStephen.Hanson@Sun.COM 	DDI_DEFAULT_ACC
4293859Sml29623 };
4303859Sml29623 
4313859Sml29623 /*
4323859Sml29623  * Device descriptor access attributes for DMA.
4333859Sml29623  */
4343859Sml29623 static ddi_device_acc_attr_t nxge_dev_desc_dma_acc_attr = {
4353859Sml29623 	DDI_DEVICE_ATTR_V0,
4363859Sml29623 	DDI_STRUCTURE_LE_ACC,
4373859Sml29623 	DDI_STRICTORDER_ACC
4383859Sml29623 };
4393859Sml29623 
4403859Sml29623 /*
4413859Sml29623  * Device buffer access attributes for DMA.
4423859Sml29623  */
4433859Sml29623 static ddi_device_acc_attr_t nxge_dev_buf_dma_acc_attr = {
4443859Sml29623 	DDI_DEVICE_ATTR_V0,
4453859Sml29623 	DDI_STRUCTURE_BE_ACC,
4463859Sml29623 	DDI_STRICTORDER_ACC
4473859Sml29623 };
4483859Sml29623 
4493859Sml29623 ddi_dma_attr_t nxge_desc_dma_attr = {
4503859Sml29623 	DMA_ATTR_V0,		/* version number. */
4513859Sml29623 	0,			/* low address */
4523859Sml29623 	0xffffffffffffffff,	/* high address */
4533859Sml29623 	0xffffffffffffffff,	/* address counter max */
4543859Sml29623 #ifndef NIU_PA_WORKAROUND
4553859Sml29623 	0x100000,		/* alignment */
4563859Sml29623 #else
4573859Sml29623 	0x2000,
4583859Sml29623 #endif
4593859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
4603859Sml29623 	0x1,			/* minimum transfer size */
4613859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
4623859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
4633859Sml29623 	1,			/* scatter/gather list length */
4643859Sml29623 	(unsigned int) 1,	/* granularity */
4653859Sml29623 	0			/* attribute flags */
4663859Sml29623 };
4673859Sml29623 
4683859Sml29623 ddi_dma_attr_t nxge_tx_dma_attr = {
4693859Sml29623 	DMA_ATTR_V0,		/* version number. */
4703859Sml29623 	0,			/* low address */
4713859Sml29623 	0xffffffffffffffff,	/* high address */
4723859Sml29623 	0xffffffffffffffff,	/* address counter max */
4733859Sml29623 #if defined(_BIG_ENDIAN)
4743859Sml29623 	0x2000,			/* alignment */
4753859Sml29623 #else
4763859Sml29623 	0x1000,			/* alignment */
4773859Sml29623 #endif
4783859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
4793859Sml29623 	0x1,			/* minimum transfer size */
4803859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
4813859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
4823859Sml29623 	5,			/* scatter/gather list length */
4833859Sml29623 	(unsigned int) 1,	/* granularity */
4843859Sml29623 	0			/* attribute flags */
4853859Sml29623 };
4863859Sml29623 
4873859Sml29623 ddi_dma_attr_t nxge_rx_dma_attr = {
4883859Sml29623 	DMA_ATTR_V0,		/* version number. */
4893859Sml29623 	0,			/* low address */
4903859Sml29623 	0xffffffffffffffff,	/* high address */
4913859Sml29623 	0xffffffffffffffff,	/* address counter max */
4923859Sml29623 	0x2000,			/* alignment */
4933859Sml29623 	0xfc00fc,		/* dlim_burstsizes */
4943859Sml29623 	0x1,			/* minimum transfer size */
4953859Sml29623 	0xffffffffffffffff,	/* maximum transfer size */
4963859Sml29623 	0xffffffffffffffff,	/* maximum segment size */
4973859Sml29623 	1,			/* scatter/gather list length */
4983859Sml29623 	(unsigned int) 1,	/* granularity */
4994781Ssbehera 	DDI_DMA_RELAXED_ORDERING /* attribute flags */
5003859Sml29623 };
5013859Sml29623 
5023859Sml29623 ddi_dma_lim_t nxge_dma_limits = {
5033859Sml29623 	(uint_t)0,		/* dlim_addr_lo */
5043859Sml29623 	(uint_t)0xffffffff,	/* dlim_addr_hi */
5053859Sml29623 	(uint_t)0xffffffff,	/* dlim_cntr_max */
5063859Sml29623 	(uint_t)0xfc00fc,	/* dlim_burstsizes for 32 and 64 bit xfers */
5073859Sml29623 	0x1,			/* dlim_minxfer */
5083859Sml29623 	1024			/* dlim_speed */
5093859Sml29623 };
5103859Sml29623 
5113859Sml29623 dma_method_t nxge_force_dma = DVMA;
5123859Sml29623 
5133859Sml29623 /*
5143859Sml29623  * dma chunk sizes.
5153859Sml29623  *
5163859Sml29623  * Try to allocate the largest possible size
5173859Sml29623  * so that fewer number of dma chunks would be managed
5183859Sml29623  */
5193859Sml29623 #ifdef NIU_PA_WORKAROUND
5203859Sml29623 size_t alloc_sizes [] = {0x2000};
5213859Sml29623 #else
5223859Sml29623 size_t alloc_sizes [] = {0x1000, 0x2000, 0x4000, 0x8000,
5233859Sml29623 		0x10000, 0x20000, 0x40000, 0x80000,
5245770Sml29623 		0x100000, 0x200000, 0x400000, 0x800000,
5255770Sml29623 		0x1000000, 0x2000000, 0x4000000};
5263859Sml29623 #endif
5273859Sml29623 
5283859Sml29623 /*
5293859Sml29623  * Translate "dev_t" to a pointer to the associated "dev_info_t".
5303859Sml29623  */
5313859Sml29623 
5326495Sspeer extern void nxge_get_environs(nxge_t *);
5336495Sspeer 
5343859Sml29623 static int
5353859Sml29623 nxge_attach(dev_info_t *dip, ddi_attach_cmd_t cmd)
5363859Sml29623 {
5373859Sml29623 	p_nxge_t	nxgep = NULL;
5383859Sml29623 	int		instance;
5393859Sml29623 	int		status = DDI_SUCCESS;
5403859Sml29623 	uint8_t		portn;
5413859Sml29623 	nxge_mmac_t	*mmac_info;
5423859Sml29623 
5433859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_attach"));
5443859Sml29623 
5453859Sml29623 	/*
5463859Sml29623 	 * Get the device instance since we'll need to setup
5473859Sml29623 	 * or retrieve a soft state for this instance.
5483859Sml29623 	 */
5493859Sml29623 	instance = ddi_get_instance(dip);
5503859Sml29623 
5513859Sml29623 	switch (cmd) {
5523859Sml29623 	case DDI_ATTACH:
5533859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_ATTACH"));
5543859Sml29623 		break;
5553859Sml29623 
5563859Sml29623 	case DDI_RESUME:
5573859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_RESUME"));
5583859Sml29623 		nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
5593859Sml29623 		if (nxgep == NULL) {
5603859Sml29623 			status = DDI_FAILURE;
5613859Sml29623 			break;
5623859Sml29623 		}
5633859Sml29623 		if (nxgep->dip != dip) {
5643859Sml29623 			status = DDI_FAILURE;
5653859Sml29623 			break;
5663859Sml29623 		}
5673859Sml29623 		if (nxgep->suspended == DDI_PM_SUSPEND) {
5683859Sml29623 			status = ddi_dev_is_needed(nxgep->dip, 0, 1);
5693859Sml29623 		} else {
5704185Sspeer 			status = nxge_resume(nxgep);
5713859Sml29623 		}
5723859Sml29623 		goto nxge_attach_exit;
5733859Sml29623 
5743859Sml29623 	case DDI_PM_RESUME:
5753859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_RESUME"));
5763859Sml29623 		nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
5773859Sml29623 		if (nxgep == NULL) {
5783859Sml29623 			status = DDI_FAILURE;
5793859Sml29623 			break;
5803859Sml29623 		}
5813859Sml29623 		if (nxgep->dip != dip) {
5823859Sml29623 			status = DDI_FAILURE;
5833859Sml29623 			break;
5843859Sml29623 		}
5854185Sspeer 		status = nxge_resume(nxgep);
5863859Sml29623 		goto nxge_attach_exit;
5873859Sml29623 
5883859Sml29623 	default:
5893859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing unknown"));
5903859Sml29623 		status = DDI_FAILURE;
5913859Sml29623 		goto nxge_attach_exit;
5923859Sml29623 	}
5933859Sml29623 
5943859Sml29623 
5953859Sml29623 	if (ddi_soft_state_zalloc(nxge_list, instance) == DDI_FAILURE) {
5963859Sml29623 		status = DDI_FAILURE;
5973859Sml29623 		goto nxge_attach_exit;
5983859Sml29623 	}
5993859Sml29623 
6003859Sml29623 	nxgep = ddi_get_soft_state(nxge_list, instance);
6013859Sml29623 	if (nxgep == NULL) {
6024977Sraghus 		status = NXGE_ERROR;
6034977Sraghus 		goto nxge_attach_fail2;
6043859Sml29623 	}
6053859Sml29623 
6064693Stm144005 	nxgep->nxge_magic = NXGE_MAGIC;
6074693Stm144005 
6083859Sml29623 	nxgep->drv_state = 0;
6093859Sml29623 	nxgep->dip = dip;
6103859Sml29623 	nxgep->instance = instance;
6113859Sml29623 	nxgep->p_dip = ddi_get_parent(dip);
6123859Sml29623 	nxgep->nxge_debug_level = nxge_debug_level;
6133859Sml29623 	npi_debug_level = nxge_debug_level;
6143859Sml29623 
6156495Sspeer 	/* Are we a guest running in a Hybrid I/O environment? */
6166495Sspeer 	nxge_get_environs(nxgep);
6173859Sml29623 
6183859Sml29623 	status = nxge_map_regs(nxgep);
6196495Sspeer 
6203859Sml29623 	if (status != NXGE_OK) {
6213859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_map_regs failed"));
6224977Sraghus 		goto nxge_attach_fail3;
6233859Sml29623 	}
6243859Sml29623 
62511236SStephen.Hanson@Sun.COM 	nxge_fm_init(nxgep, &nxge_dev_reg_acc_attr, &nxge_rx_dma_attr);
6266495Sspeer 
6276495Sspeer 	/* Create & initialize the per-Neptune data structure */
6286495Sspeer 	/* (even if we're a guest). */
6293859Sml29623 	status = nxge_init_common_dev(nxgep);
6303859Sml29623 	if (status != NXGE_OK) {
6313859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
6326512Ssowmini 		    "nxge_init_common_dev failed"));
6334977Sraghus 		goto nxge_attach_fail4;
6343859Sml29623 	}
6353859Sml29623 
6367126Sml29623 	/*
6377126Sml29623 	 * Software workaround: set the replay timer.
6387126Sml29623 	 */
6397126Sml29623 	if (nxgep->niu_type != N2_NIU) {
6407126Sml29623 		nxge_set_pci_replay_timeout(nxgep);
6417126Sml29623 	}
6427126Sml29623 
6436495Sspeer #if defined(sun4v)
6446495Sspeer 	/* This is required by nxge_hio_init(), which follows. */
6456495Sspeer 	if ((status = nxge_hsvc_register(nxgep)) != DDI_SUCCESS)
6467587SMichael.Speer@Sun.COM 		goto nxge_attach_fail4;
6476495Sspeer #endif
6486495Sspeer 
6496495Sspeer 	if ((status = nxge_hio_init(nxgep)) != NXGE_OK) {
6506495Sspeer 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
6516512Ssowmini 		    "nxge_hio_init failed"));
6526495Sspeer 		goto nxge_attach_fail4;
6536495Sspeer 	}
6546495Sspeer 
6554732Sdavemq 	if (nxgep->niu_type == NEPTUNE_2_10GF) {
6564732Sdavemq 		if (nxgep->function_num > 1) {
6576028Ssbehera 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Unsupported"
6584732Sdavemq 			    " function %d. Only functions 0 and 1 are "
6594732Sdavemq 			    "supported for this card.", nxgep->function_num));
6604732Sdavemq 			status = NXGE_ERROR;
6614977Sraghus 			goto nxge_attach_fail4;
6624732Sdavemq 		}
6634732Sdavemq 	}
6644732Sdavemq 
6656495Sspeer 	if (isLDOMguest(nxgep)) {
6666495Sspeer 		/*
6676495Sspeer 		 * Use the function number here.
6686495Sspeer 		 */
6696495Sspeer 		nxgep->mac.portnum = nxgep->function_num;
6706495Sspeer 		nxgep->mac.porttype = PORT_TYPE_LOGICAL;
6716495Sspeer 
6726495Sspeer 		/* XXX We'll set the MAC address counts to 1 for now. */
6736495Sspeer 		mmac_info = &nxgep->nxge_mmac_info;
6746495Sspeer 		mmac_info->num_mmac = 1;
6756495Sspeer 		mmac_info->naddrfree = 1;
6763859Sml29623 	} else {
6776495Sspeer 		portn = NXGE_GET_PORT_NUM(nxgep->function_num);
6786495Sspeer 		nxgep->mac.portnum = portn;
6796495Sspeer 		if ((portn == 0) || (portn == 1))
6806495Sspeer 			nxgep->mac.porttype = PORT_TYPE_XMAC;
6816495Sspeer 		else
6826495Sspeer 			nxgep->mac.porttype = PORT_TYPE_BMAC;
6836495Sspeer 		/*
6846495Sspeer 		 * Neptune has 4 ports, the first 2 ports use XMAC (10G MAC)
6856495Sspeer 		 * internally, the rest 2 ports use BMAC (1G "Big" MAC).
6866495Sspeer 		 * The two types of MACs have different characterizations.
6876495Sspeer 		 */
6886495Sspeer 		mmac_info = &nxgep->nxge_mmac_info;
6896495Sspeer 		if (nxgep->function_num < 2) {
6906495Sspeer 			mmac_info->num_mmac = XMAC_MAX_ALT_ADDR_ENTRY;
6916495Sspeer 			mmac_info->naddrfree = XMAC_MAX_ALT_ADDR_ENTRY;
6926495Sspeer 		} else {
6936495Sspeer 			mmac_info->num_mmac = BMAC_MAX_ALT_ADDR_ENTRY;
6946495Sspeer 			mmac_info->naddrfree = BMAC_MAX_ALT_ADDR_ENTRY;
6956495Sspeer 		}
6963859Sml29623 	}
6973859Sml29623 	/*
6983859Sml29623 	 * Setup the Ndd parameters for the this instance.
6993859Sml29623 	 */
7003859Sml29623 	nxge_init_param(nxgep);
7013859Sml29623 
7023859Sml29623 	/*
7033859Sml29623 	 * Setup Register Tracing Buffer.
7043859Sml29623 	 */
7053859Sml29623 	npi_rtrace_buf_init((rtrace_t *)&npi_rtracebuf);
7063859Sml29623 
7073859Sml29623 	/* init stats ptr */
7083859Sml29623 	nxge_init_statsp(nxgep);
7094185Sspeer 
7104977Sraghus 	/*
7116495Sspeer 	 * Copy the vpd info from eeprom to a local data
7126495Sspeer 	 * structure, and then check its validity.
7134977Sraghus 	 */
7146495Sspeer 	if (!isLDOMguest(nxgep)) {
7156495Sspeer 		int *regp;
7166495Sspeer 		uint_t reglen;
7176495Sspeer 		int rv;
7186495Sspeer 
7196495Sspeer 		nxge_vpd_info_get(nxgep);
7206495Sspeer 
7216495Sspeer 		/* Find the NIU config handle. */
7226495Sspeer 		rv = ddi_prop_lookup_int_array(DDI_DEV_T_ANY,
7236495Sspeer 		    ddi_get_parent(nxgep->dip), DDI_PROP_DONTPASS,
7246495Sspeer 		    "reg", &regp, &reglen);
7256495Sspeer 
7266495Sspeer 		if (rv != DDI_PROP_SUCCESS) {
7276495Sspeer 			goto nxge_attach_fail5;
7286495Sspeer 		}
7296495Sspeer 		/*
7306495Sspeer 		 * The address_hi, that is the first int, in the reg
7316495Sspeer 		 * property consists of config handle, but need to remove
7326495Sspeer 		 * the bits 28-31 which are OBP specific info.
7336495Sspeer 		 */
7346495Sspeer 		nxgep->niu_cfg_hdl = (*regp) & 0xFFFFFFF;
7356495Sspeer 		ddi_prop_free(regp);
7366495Sspeer 	}
7376495Sspeer 
7389730SMichael.Speer@Sun.COM 	/*
7399730SMichael.Speer@Sun.COM 	 * Set the defaults for the MTU size.
7409730SMichael.Speer@Sun.COM 	 */
7419730SMichael.Speer@Sun.COM 	nxge_hw_id_init(nxgep);
7429730SMichael.Speer@Sun.COM 
7436495Sspeer 	if (isLDOMguest(nxgep)) {
7446495Sspeer 		uchar_t *prop_val;
7456495Sspeer 		uint_t prop_len;
7467529SSriharsha.Basavapatna@Sun.COM 		uint32_t max_frame_size;
7476495Sspeer 
7486495Sspeer 		extern void nxge_get_logical_props(p_nxge_t);
7496495Sspeer 
7506495Sspeer 		nxgep->statsp->mac_stats.xcvr_inuse = LOGICAL_XCVR;
7516495Sspeer 		nxgep->mac.portmode = PORT_LOGICAL;
7526495Sspeer 		(void) ddi_prop_update_string(DDI_DEV_T_NONE, nxgep->dip,
7536495Sspeer 		    "phy-type", "virtual transceiver");
7546495Sspeer 
7556495Sspeer 		nxgep->nports = 1;
7566495Sspeer 		nxgep->board_ver = 0;	/* XXX What? */
7576495Sspeer 
7586495Sspeer 		/*
7596495Sspeer 		 * local-mac-address property gives us info on which
7606495Sspeer 		 * specific MAC address the Hybrid resource is associated
7616495Sspeer 		 * with.
7626495Sspeer 		 */
7636495Sspeer 		if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, nxgep->dip, 0,
7646495Sspeer 		    "local-mac-address", &prop_val,
7656495Sspeer 		    &prop_len) != DDI_PROP_SUCCESS) {
7666495Sspeer 			goto nxge_attach_fail5;
7676495Sspeer 		}
7686495Sspeer 		if (prop_len !=  ETHERADDRL) {
7696495Sspeer 			ddi_prop_free(prop_val);
7706495Sspeer 			goto nxge_attach_fail5;
7716495Sspeer 		}
7726495Sspeer 		ether_copy(prop_val, nxgep->hio_mac_addr);
7736495Sspeer 		ddi_prop_free(prop_val);
7746495Sspeer 		nxge_get_logical_props(nxgep);
7756495Sspeer 
7767529SSriharsha.Basavapatna@Sun.COM 		/*
7777529SSriharsha.Basavapatna@Sun.COM 		 * Enable Jumbo property based on the "max-frame-size"
7787529SSriharsha.Basavapatna@Sun.COM 		 * property value.
7797529SSriharsha.Basavapatna@Sun.COM 		 */
7807529SSriharsha.Basavapatna@Sun.COM 		max_frame_size = ddi_prop_get_int(DDI_DEV_T_ANY,
7817529SSriharsha.Basavapatna@Sun.COM 		    nxgep->dip, DDI_PROP_DONTPASS | DDI_PROP_NOTPROM,
7827529SSriharsha.Basavapatna@Sun.COM 		    "max-frame-size", NXGE_MTU_DEFAULT_MAX);
7837529SSriharsha.Basavapatna@Sun.COM 		if ((max_frame_size > NXGE_MTU_DEFAULT_MAX) &&
7847529SSriharsha.Basavapatna@Sun.COM 		    (max_frame_size <= TX_JUMBO_MTU)) {
7857529SSriharsha.Basavapatna@Sun.COM 			nxgep->mac.is_jumbo = B_TRUE;
7867529SSriharsha.Basavapatna@Sun.COM 			nxgep->mac.maxframesize = (uint16_t)max_frame_size;
7877529SSriharsha.Basavapatna@Sun.COM 			nxgep->mac.default_mtu = nxgep->mac.maxframesize -
7887529SSriharsha.Basavapatna@Sun.COM 			    NXGE_EHEADER_VLAN_CRC;
7897529SSriharsha.Basavapatna@Sun.COM 		}
7906495Sspeer 	} else {
7916495Sspeer 		status = nxge_xcvr_find(nxgep);
7926495Sspeer 
7936495Sspeer 		if (status != NXGE_OK) {
7946495Sspeer 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "nxge_attach: "
7956512Ssowmini 			    " Couldn't determine card type"
7966512Ssowmini 			    " .... exit "));
7976495Sspeer 			goto nxge_attach_fail5;
7986495Sspeer 		}
7996495Sspeer 
8006495Sspeer 		status = nxge_get_config_properties(nxgep);
8016495Sspeer 
8026495Sspeer 		if (status != NXGE_OK) {
8036495Sspeer 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
8046512Ssowmini 			    "get_hw create failed"));
8056495Sspeer 			goto nxge_attach_fail;
8066495Sspeer 		}
8073859Sml29623 	}
8083859Sml29623 
8093859Sml29623 	/*
8103859Sml29623 	 * Setup the Kstats for the driver.
8113859Sml29623 	 */
8123859Sml29623 	nxge_setup_kstats(nxgep);
8133859Sml29623 
8146495Sspeer 	if (!isLDOMguest(nxgep))
8156495Sspeer 		nxge_setup_param(nxgep);
8163859Sml29623 
8173859Sml29623 	status = nxge_setup_system_dma_pages(nxgep);
8183859Sml29623 	if (status != NXGE_OK) {
8193859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "set dma page failed"));
8203859Sml29623 		goto nxge_attach_fail;
8213859Sml29623 	}
8223859Sml29623 
8236495Sspeer 
8246495Sspeer 	if (!isLDOMguest(nxgep))
8256495Sspeer 		nxge_hw_init_niu_common(nxgep);
8263859Sml29623 
8273859Sml29623 	status = nxge_setup_mutexes(nxgep);
8283859Sml29623 	if (status != NXGE_OK) {
8293859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set mutex failed"));
8303859Sml29623 		goto nxge_attach_fail;
8313859Sml29623 	}
8323859Sml29623 
8336495Sspeer #if defined(sun4v)
8346495Sspeer 	if (isLDOMguest(nxgep)) {
8356495Sspeer 		/* Find our VR & channel sets. */
8366495Sspeer 		status = nxge_hio_vr_add(nxgep);
83710577SMichael.Speer@Sun.COM 		if (status != DDI_SUCCESS) {
83810577SMichael.Speer@Sun.COM 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
8397812SMichael.Speer@Sun.COM 			    "nxge_hio_vr_add failed"));
8407812SMichael.Speer@Sun.COM 			(void) hsvc_unregister(&nxgep->niu_hsvc);
8417812SMichael.Speer@Sun.COM 			nxgep->niu_hsvc_available = B_FALSE;
84210577SMichael.Speer@Sun.COM 			goto nxge_attach_fail;
8437812SMichael.Speer@Sun.COM 		}
8446495Sspeer 		goto nxge_attach_exit;
8456495Sspeer 	}
8466495Sspeer #endif
8476495Sspeer 
8483859Sml29623 	status = nxge_setup_dev(nxgep);
8493859Sml29623 	if (status != DDI_SUCCESS) {
8503859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "set dev failed"));
8513859Sml29623 		goto nxge_attach_fail;
8523859Sml29623 	}
8533859Sml29623 
8543859Sml29623 	status = nxge_add_intrs(nxgep);
8553859Sml29623 	if (status != DDI_SUCCESS) {
8563859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "add_intr failed"));
8573859Sml29623 		goto nxge_attach_fail;
8583859Sml29623 	}
8597812SMichael.Speer@Sun.COM 
8606835Syc148097 	/* If a guest, register with vio_net instead. */
8614977Sraghus 	if ((status = nxge_mac_register(nxgep)) != NXGE_OK) {
8623859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8636495Sspeer 		    "unable to register to mac layer (%d)", status));
8643859Sml29623 		goto nxge_attach_fail;
8653859Sml29623 	}
8663859Sml29623 
8673859Sml29623 	mac_link_update(nxgep->mach, LINK_STATE_UNKNOWN);
8683859Sml29623 
8696495Sspeer 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
8706495Sspeer 	    "registered to mac (instance %d)", instance));
8713859Sml29623 
8726835Syc148097 	/* nxge_link_monitor calls xcvr.check_link recursively */
8733859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
8743859Sml29623 
8753859Sml29623 	goto nxge_attach_exit;
8763859Sml29623 
8773859Sml29623 nxge_attach_fail:
8783859Sml29623 	nxge_unattach(nxgep);
8794977Sraghus 	goto nxge_attach_fail1;
8804977Sraghus 
8814977Sraghus nxge_attach_fail5:
8824977Sraghus 	/*
8834977Sraghus 	 * Tear down the ndd parameters setup.
8844977Sraghus 	 */
8854977Sraghus 	nxge_destroy_param(nxgep);
8864977Sraghus 
8874977Sraghus 	/*
8884977Sraghus 	 * Tear down the kstat setup.
8894977Sraghus 	 */
8904977Sraghus 	nxge_destroy_kstats(nxgep);
8914977Sraghus 
8924977Sraghus nxge_attach_fail4:
8934977Sraghus 	if (nxgep->nxge_hw_p) {
8944977Sraghus 		nxge_uninit_common_dev(nxgep);
8954977Sraghus 		nxgep->nxge_hw_p = NULL;
8964977Sraghus 	}
8974977Sraghus 
8984977Sraghus nxge_attach_fail3:
8994977Sraghus 	/*
9004977Sraghus 	 * Unmap the register setup.
9014977Sraghus 	 */
9024977Sraghus 	nxge_unmap_regs(nxgep);
9034977Sraghus 
9044977Sraghus 	nxge_fm_fini(nxgep);
9054977Sraghus 
9064977Sraghus nxge_attach_fail2:
9074977Sraghus 	ddi_soft_state_free(nxge_list, nxgep->instance);
9084977Sraghus 
9094977Sraghus nxge_attach_fail1:
9104185Sspeer 	if (status != NXGE_OK)
9114185Sspeer 		status = (NXGE_ERROR | NXGE_DDI_FAILED);
9123859Sml29623 	nxgep = NULL;
9133859Sml29623 
9143859Sml29623 nxge_attach_exit:
9153859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_attach status = 0x%08x",
9166512Ssowmini 	    status));
9173859Sml29623 
9183859Sml29623 	return (status);
9193859Sml29623 }
9203859Sml29623 
9213859Sml29623 static int
9223859Sml29623 nxge_detach(dev_info_t *dip, ddi_detach_cmd_t cmd)
9233859Sml29623 {
9243859Sml29623 	int 		status = DDI_SUCCESS;
9253859Sml29623 	int 		instance;
9263859Sml29623 	p_nxge_t 	nxgep = NULL;
9273859Sml29623 
9283859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_detach"));
9293859Sml29623 	instance = ddi_get_instance(dip);
9303859Sml29623 	nxgep = ddi_get_soft_state(nxge_list, instance);
9313859Sml29623 	if (nxgep == NULL) {
9323859Sml29623 		status = DDI_FAILURE;
9333859Sml29623 		goto nxge_detach_exit;
9343859Sml29623 	}
9353859Sml29623 
9363859Sml29623 	switch (cmd) {
9373859Sml29623 	case DDI_DETACH:
9383859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_DETACH"));
9393859Sml29623 		break;
9403859Sml29623 
9413859Sml29623 	case DDI_PM_SUSPEND:
9423859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_PM_SUSPEND"));
9433859Sml29623 		nxgep->suspended = DDI_PM_SUSPEND;
9443859Sml29623 		nxge_suspend(nxgep);
9453859Sml29623 		break;
9463859Sml29623 
9473859Sml29623 	case DDI_SUSPEND:
9483859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "doing DDI_SUSPEND"));
9493859Sml29623 		if (nxgep->suspended != DDI_PM_SUSPEND) {
9503859Sml29623 			nxgep->suspended = DDI_SUSPEND;
9513859Sml29623 			nxge_suspend(nxgep);
9523859Sml29623 		}
9533859Sml29623 		break;
9543859Sml29623 
9553859Sml29623 	default:
9563859Sml29623 		status = DDI_FAILURE;
9573859Sml29623 	}
9583859Sml29623 
9593859Sml29623 	if (cmd != DDI_DETACH)
9603859Sml29623 		goto nxge_detach_exit;
9613859Sml29623 
9623859Sml29623 	/*
9633859Sml29623 	 * Stop the xcvr polling.
9643859Sml29623 	 */
9653859Sml29623 	nxgep->suspended = cmd;
9663859Sml29623 
9673859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
9683859Sml29623 
96910309SSriharsha.Basavapatna@Sun.COM 	if (nxgep->mach && (status = mac_unregister(nxgep->mach)) != 0) {
9703859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
9716512Ssowmini 		    "<== nxge_detach status = 0x%08X", status));
9723859Sml29623 		return (DDI_FAILURE);
9733859Sml29623 	}
9743859Sml29623 
9753859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
9766512Ssowmini 	    "<== nxge_detach (mac_unregister) status = 0x%08X", status));
9773859Sml29623 
9783859Sml29623 	nxge_unattach(nxgep);
9793859Sml29623 	nxgep = NULL;
9803859Sml29623 
9813859Sml29623 nxge_detach_exit:
9823859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_detach status = 0x%08X",
9836512Ssowmini 	    status));
9843859Sml29623 
9853859Sml29623 	return (status);
9863859Sml29623 }
9873859Sml29623 
9883859Sml29623 static void
9893859Sml29623 nxge_unattach(p_nxge_t nxgep)
9903859Sml29623 {
9913859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unattach"));
9923859Sml29623 
9933859Sml29623 	if (nxgep == NULL || nxgep->dev_regs == NULL) {
9943859Sml29623 		return;
9953859Sml29623 	}
9963859Sml29623 
9974693Stm144005 	nxgep->nxge_magic = 0;
9984693Stm144005 
9995780Ssbehera 	if (nxgep->nxge_timerid) {
10005780Ssbehera 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
10015780Ssbehera 		nxgep->nxge_timerid = 0;
10025780Ssbehera 	}
10035780Ssbehera 
10046705Sml29623 	/*
10056705Sml29623 	 * If this flag is set, it will affect the Neptune
10066705Sml29623 	 * only.
10076705Sml29623 	 */
10086705Sml29623 	if ((nxgep->niu_type != N2_NIU) && nxge_peu_reset_enable) {
10096705Sml29623 		nxge_niu_peu_reset(nxgep);
10106705Sml29623 	}
10116705Sml29623 
10126495Sspeer #if	defined(sun4v)
10136495Sspeer 	if (isLDOMguest(nxgep)) {
10146498Sspeer 		(void) nxge_hio_vr_release(nxgep);
10156495Sspeer 	}
10166495Sspeer #endif
10176495Sspeer 
10183859Sml29623 	if (nxgep->nxge_hw_p) {
10193859Sml29623 		nxge_uninit_common_dev(nxgep);
10203859Sml29623 		nxgep->nxge_hw_p = NULL;
10213859Sml29623 	}
10223859Sml29623 
10233859Sml29623 #if	defined(sun4v)
10243859Sml29623 	if (nxgep->niu_type == N2_NIU && nxgep->niu_hsvc_available == B_TRUE) {
10253859Sml29623 		(void) hsvc_unregister(&nxgep->niu_hsvc);
10263859Sml29623 		nxgep->niu_hsvc_available = B_FALSE;
10273859Sml29623 	}
10283859Sml29623 #endif
10293859Sml29623 	/*
10303859Sml29623 	 * Stop any further interrupts.
10313859Sml29623 	 */
10323859Sml29623 	nxge_remove_intrs(nxgep);
10333859Sml29623 
10343859Sml29623 	/*
10353859Sml29623 	 * Stop the device and free resources.
10363859Sml29623 	 */
10376495Sspeer 	if (!isLDOMguest(nxgep)) {
10386495Sspeer 		nxge_destroy_dev(nxgep);
10396495Sspeer 	}
10403859Sml29623 
10413859Sml29623 	/*
10423859Sml29623 	 * Tear down the ndd parameters setup.
10433859Sml29623 	 */
10443859Sml29623 	nxge_destroy_param(nxgep);
10453859Sml29623 
10463859Sml29623 	/*
10473859Sml29623 	 * Tear down the kstat setup.
10483859Sml29623 	 */
10493859Sml29623 	nxge_destroy_kstats(nxgep);
10503859Sml29623 
10513859Sml29623 	/*
10523859Sml29623 	 * Destroy all mutexes.
10533859Sml29623 	 */
10543859Sml29623 	nxge_destroy_mutexes(nxgep);
10553859Sml29623 
10563859Sml29623 	/*
10573859Sml29623 	 * Remove the list of ndd parameters which
10583859Sml29623 	 * were setup during attach.
10593859Sml29623 	 */
10603859Sml29623 	if (nxgep->dip) {
10613859Sml29623 		NXGE_DEBUG_MSG((nxgep, OBP_CTL,
10626512Ssowmini 		    " nxge_unattach: remove all properties"));
10633859Sml29623 
10643859Sml29623 		(void) ddi_prop_remove_all(nxgep->dip);
10653859Sml29623 	}
10663859Sml29623 
10673859Sml29623 #if NXGE_PROPERTY
10683859Sml29623 	nxge_remove_hard_properties(nxgep);
10693859Sml29623 #endif
10703859Sml29623 
10713859Sml29623 	/*
10723859Sml29623 	 * Unmap the register setup.
10733859Sml29623 	 */
10743859Sml29623 	nxge_unmap_regs(nxgep);
10753859Sml29623 
10763859Sml29623 	nxge_fm_fini(nxgep);
10773859Sml29623 
10783859Sml29623 	ddi_soft_state_free(nxge_list, nxgep->instance);
10793859Sml29623 
10803859Sml29623 	NXGE_DEBUG_MSG((NULL, DDI_CTL, "<== nxge_unattach"));
10813859Sml29623 }
10823859Sml29623 
10836495Sspeer #if defined(sun4v)
10846495Sspeer int
10857587SMichael.Speer@Sun.COM nxge_hsvc_register(nxge_t *nxgep)
10866495Sspeer {
10876495Sspeer 	nxge_status_t status;
108811304SJanie.Lu@Sun.COM 	int i, j;
108911304SJanie.Lu@Sun.COM 
109011304SJanie.Lu@Sun.COM 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_hsvc_register"));
109111304SJanie.Lu@Sun.COM 	if (nxgep->niu_type != N2_NIU) {
109211304SJanie.Lu@Sun.COM 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_hsvc_register"));
109311304SJanie.Lu@Sun.COM 		return (DDI_SUCCESS);
109411304SJanie.Lu@Sun.COM 	}
109511304SJanie.Lu@Sun.COM 
109611304SJanie.Lu@Sun.COM 	/*
109711304SJanie.Lu@Sun.COM 	 * Currently, the NIU Hypervisor API supports two major versions:
109811304SJanie.Lu@Sun.COM 	 * version 1 and 2.
109911304SJanie.Lu@Sun.COM 	 * If Hypervisor introduces a higher major or minor version,
110011304SJanie.Lu@Sun.COM 	 * please update NIU_MAJOR_HI and NIU_MINOR_HI accordingly.
110111304SJanie.Lu@Sun.COM 	 */
110211304SJanie.Lu@Sun.COM 	nxgep->niu_hsvc_available = B_FALSE;
110311304SJanie.Lu@Sun.COM 	bcopy(&niu_hsvc, &nxgep->niu_hsvc,
110411304SJanie.Lu@Sun.COM 	    sizeof (hsvc_info_t));
110511304SJanie.Lu@Sun.COM 
110611304SJanie.Lu@Sun.COM 	for (i = NIU_MAJOR_HI; i > 0; i--) {
110711304SJanie.Lu@Sun.COM 		nxgep->niu_hsvc.hsvc_major = i;
110811304SJanie.Lu@Sun.COM 		for (j = NIU_MINOR_HI; j >= 0; j--) {
110911304SJanie.Lu@Sun.COM 			nxgep->niu_hsvc.hsvc_minor = j;
111011304SJanie.Lu@Sun.COM 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
111111304SJanie.Lu@Sun.COM 			    "nxge_hsvc_register: %s: negotiating "
111211304SJanie.Lu@Sun.COM 			    "hypervisor services revision %d "
111311304SJanie.Lu@Sun.COM 			    "group: 0x%lx major: 0x%lx "
111411304SJanie.Lu@Sun.COM 			    "minor: 0x%lx",
111511304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_modname,
111611304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_rev,
111711304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_group,
111811304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_major,
111911304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_minor,
112011304SJanie.Lu@Sun.COM 			    nxgep->niu_min_ver));
112111304SJanie.Lu@Sun.COM 
112211304SJanie.Lu@Sun.COM 			if ((status = hsvc_register(&nxgep->niu_hsvc,
112311304SJanie.Lu@Sun.COM 			    &nxgep->niu_min_ver)) == 0) {
112411304SJanie.Lu@Sun.COM 				/* Use the supported minor */
112511304SJanie.Lu@Sun.COM 				nxgep->niu_hsvc.hsvc_minor = nxgep->niu_min_ver;
112611304SJanie.Lu@Sun.COM 				NXGE_DEBUG_MSG((nxgep, DDI_CTL,
112711304SJanie.Lu@Sun.COM 				    "nxge_hsvc_register: %s: negotiated "
112811304SJanie.Lu@Sun.COM 				    "hypervisor services revision %d "
112911304SJanie.Lu@Sun.COM 				    "group: 0x%lx major: 0x%lx "
113011304SJanie.Lu@Sun.COM 				    "minor: 0x%lx (niu_min_ver 0x%lx)",
113111304SJanie.Lu@Sun.COM 				    nxgep->niu_hsvc.hsvc_modname,
113211304SJanie.Lu@Sun.COM 				    nxgep->niu_hsvc.hsvc_rev,
113311304SJanie.Lu@Sun.COM 				    nxgep->niu_hsvc.hsvc_group,
113411304SJanie.Lu@Sun.COM 				    nxgep->niu_hsvc.hsvc_major,
113511304SJanie.Lu@Sun.COM 				    nxgep->niu_hsvc.hsvc_minor,
113611304SJanie.Lu@Sun.COM 				    nxgep->niu_min_ver));
113711304SJanie.Lu@Sun.COM 
113811304SJanie.Lu@Sun.COM 				nxgep->niu_hsvc_available = B_TRUE;
113911304SJanie.Lu@Sun.COM 				NXGE_DEBUG_MSG((nxgep, DDI_CTL,
114011304SJanie.Lu@Sun.COM 				    "<== nxge_hsvc_register: "
114111304SJanie.Lu@Sun.COM 				    "NIU Hypervisor service enabled"));
114211304SJanie.Lu@Sun.COM 				return (DDI_SUCCESS);
114311304SJanie.Lu@Sun.COM 			}
114411304SJanie.Lu@Sun.COM 
114511304SJanie.Lu@Sun.COM 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
114611304SJanie.Lu@Sun.COM 			    "nxge_hsvc_register: %s: negotiated failed - "
114711304SJanie.Lu@Sun.COM 			    "try lower major number "
114811304SJanie.Lu@Sun.COM 			    "hypervisor services revision %d "
114911304SJanie.Lu@Sun.COM 			    "group: 0x%lx major: 0x%lx minor: 0x%lx "
115011304SJanie.Lu@Sun.COM 			    "errno: %d",
115111304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_modname,
115211304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_rev,
115311304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_group,
115411304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_major,
115511304SJanie.Lu@Sun.COM 			    nxgep->niu_hsvc.hsvc_minor, status));
11566495Sspeer 		}
115711304SJanie.Lu@Sun.COM 	}
115811304SJanie.Lu@Sun.COM 
115911304SJanie.Lu@Sun.COM 	NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
116011304SJanie.Lu@Sun.COM 	    "nxge_hsvc_register: %s: cannot negotiate "
116111304SJanie.Lu@Sun.COM 	    "hypervisor services revision %d group: 0x%lx "
116211304SJanie.Lu@Sun.COM 	    "major: 0x%lx minor: 0x%lx errno: %d",
116311304SJanie.Lu@Sun.COM 	    niu_hsvc.hsvc_modname, niu_hsvc.hsvc_rev,
116411304SJanie.Lu@Sun.COM 	    niu_hsvc.hsvc_group, niu_hsvc.hsvc_major,
116511304SJanie.Lu@Sun.COM 	    niu_hsvc.hsvc_minor, status));
116611304SJanie.Lu@Sun.COM 
116711304SJanie.Lu@Sun.COM 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
116811304SJanie.Lu@Sun.COM 	    "<== nxge_hsvc_register: Register to NIU Hypervisor failed"));
116911304SJanie.Lu@Sun.COM 
117011304SJanie.Lu@Sun.COM 	return (DDI_FAILURE);
11716495Sspeer }
11726495Sspeer #endif
11736495Sspeer 
11743859Sml29623 static char n2_siu_name[] = "niu";
11753859Sml29623 
11763859Sml29623 static nxge_status_t
11773859Sml29623 nxge_map_regs(p_nxge_t nxgep)
11783859Sml29623 {
11793859Sml29623 	int		ddi_status = DDI_SUCCESS;
11803859Sml29623 	p_dev_regs_t 	dev_regs;
11813859Sml29623 	char		buf[MAXPATHLEN + 1];
11823859Sml29623 	char 		*devname;
11833859Sml29623 #ifdef	NXGE_DEBUG
11843859Sml29623 	char 		*sysname;
11853859Sml29623 #endif
11863859Sml29623 	off_t		regsize;
11873859Sml29623 	nxge_status_t	status = NXGE_OK;
11883859Sml29623 #if !defined(_BIG_ENDIAN)
11893859Sml29623 	off_t pci_offset;
11903859Sml29623 	uint16_t pcie_devctl;
11913859Sml29623 #endif
11923859Sml29623 
11936495Sspeer 	if (isLDOMguest(nxgep)) {
11946495Sspeer 		return (nxge_guest_regs_map(nxgep));
11956495Sspeer 	}
11966495Sspeer 
11973859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_map_regs"));
11983859Sml29623 	nxgep->dev_regs = NULL;
11993859Sml29623 	dev_regs = KMEM_ZALLOC(sizeof (dev_regs_t), KM_SLEEP);
12003859Sml29623 	dev_regs->nxge_regh = NULL;
12013859Sml29623 	dev_regs->nxge_pciregh = NULL;
12023859Sml29623 	dev_regs->nxge_msix_regh = NULL;
12033859Sml29623 	dev_regs->nxge_vir_regh = NULL;
12043859Sml29623 	dev_regs->nxge_vir2_regh = NULL;
12054732Sdavemq 	nxgep->niu_type = NIU_TYPE_NONE;
12063859Sml29623 
12073859Sml29623 	devname = ddi_pathname(nxgep->dip, buf);
12083859Sml29623 	ASSERT(strlen(devname) > 0);
12093859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12106512Ssowmini 	    "nxge_map_regs: pathname devname %s", devname));
12113859Sml29623 
12126835Syc148097 	/*
12136835Syc148097 	 * The driver is running on a N2-NIU system if devname is something
12146835Syc148097 	 * like "/niu@80/network@0"
12156835Syc148097 	 */
12163859Sml29623 	if (strstr(devname, n2_siu_name)) {
12173859Sml29623 		/* N2/NIU */
12183859Sml29623 		nxgep->niu_type = N2_NIU;
12193859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12206512Ssowmini 		    "nxge_map_regs: N2/NIU devname %s", devname));
122111304SJanie.Lu@Sun.COM 		/*
122211304SJanie.Lu@Sun.COM 		 * Get function number:
122311304SJanie.Lu@Sun.COM 		 *  - N2/NIU: "/niu@80/network@0" and "/niu@80/network@1"
122411304SJanie.Lu@Sun.COM 		 */
12253859Sml29623 		nxgep->function_num =
12266512Ssowmini 		    (devname[strlen(devname) -1] == '1' ? 1 : 0);
12273859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12286512Ssowmini 		    "nxge_map_regs: N2/NIU function number %d",
12296512Ssowmini 		    nxgep->function_num));
12303859Sml29623 	} else {
12313859Sml29623 		int		*prop_val;
12323859Sml29623 		uint_t 		prop_len;
12333859Sml29623 		uint8_t 	func_num;
12343859Sml29623 
12353859Sml29623 		if (ddi_prop_lookup_int_array(DDI_DEV_T_ANY, nxgep->dip,
12366512Ssowmini 		    0, "reg",
12376512Ssowmini 		    &prop_val, &prop_len) != DDI_PROP_SUCCESS) {
12383859Sml29623 			NXGE_DEBUG_MSG((nxgep, VPD_CTL,
12396512Ssowmini 			    "Reg property not found"));
12403859Sml29623 			ddi_status = DDI_FAILURE;
12413859Sml29623 			goto nxge_map_regs_fail0;
12423859Sml29623 
12433859Sml29623 		} else {
12443859Sml29623 			func_num = (prop_val[0] >> 8) & 0x7;
12453859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12466512Ssowmini 			    "Reg property found: fun # %d",
12476512Ssowmini 			    func_num));
12483859Sml29623 			nxgep->function_num = func_num;
12496495Sspeer 			if (isLDOMguest(nxgep)) {
12506495Sspeer 				nxgep->function_num /= 2;
12516495Sspeer 				return (NXGE_OK);
12526495Sspeer 			}
12533859Sml29623 			ddi_prop_free(prop_val);
12543859Sml29623 		}
12553859Sml29623 	}
12563859Sml29623 
12573859Sml29623 	switch (nxgep->niu_type) {
12583859Sml29623 	default:
12593859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 0, &regsize);
12603859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12616512Ssowmini 		    "nxge_map_regs: pci config size 0x%x", regsize));
12623859Sml29623 
12633859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 0,
12646512Ssowmini 		    (caddr_t *)&(dev_regs->nxge_pciregp), 0, 0,
12656512Ssowmini 		    &nxge_dev_reg_acc_attr, &dev_regs->nxge_pciregh);
12663859Sml29623 		if (ddi_status != DDI_SUCCESS) {
12673859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
12686512Ssowmini 			    "ddi_map_regs, nxge bus config regs failed"));
12693859Sml29623 			goto nxge_map_regs_fail0;
12703859Sml29623 		}
12713859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12726512Ssowmini 		    "nxge_map_reg: PCI config addr 0x%0llx "
12736512Ssowmini 		    " handle 0x%0llx", dev_regs->nxge_pciregp,
12746512Ssowmini 		    dev_regs->nxge_pciregh));
12753859Sml29623 			/*
12763859Sml29623 			 * IMP IMP
12773859Sml29623 			 * workaround  for bit swapping bug in HW
12783859Sml29623 			 * which ends up in no-snoop = yes
12793859Sml29623 			 * resulting, in DMA not synched properly
12803859Sml29623 			 */
12813859Sml29623 #if !defined(_BIG_ENDIAN)
12823859Sml29623 		/* workarounds for x86 systems */
12833859Sml29623 		pci_offset = 0x80 + PCIE_DEVCTL;
12849730SMichael.Speer@Sun.COM 		pcie_devctl = pci_config_get16(dev_regs->nxge_pciregh,
12859730SMichael.Speer@Sun.COM 		    pci_offset);
12869730SMichael.Speer@Sun.COM 		pcie_devctl &= ~PCIE_DEVCTL_ENABLE_NO_SNOOP;
12873859Sml29623 		pcie_devctl |= PCIE_DEVCTL_RO_EN;
12883859Sml29623 		pci_config_put16(dev_regs->nxge_pciregh, pci_offset,
12896512Ssowmini 		    pcie_devctl);
12903859Sml29623 #endif
12913859Sml29623 
12923859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 1, &regsize);
12933859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
12946512Ssowmini 		    "nxge_map_regs: pio size 0x%x", regsize));
12953859Sml29623 		/* set up the device mapped register */
12963859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
12976512Ssowmini 		    (caddr_t *)&(dev_regs->nxge_regp), 0, 0,
12986512Ssowmini 		    &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
12993859Sml29623 		if (ddi_status != DDI_SUCCESS) {
13003859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13016512Ssowmini 			    "ddi_map_regs for Neptune global reg failed"));
13023859Sml29623 			goto nxge_map_regs_fail1;
13033859Sml29623 		}
13043859Sml29623 
13053859Sml29623 		/* set up the msi/msi-x mapped register */
13063859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 2, &regsize);
13073859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13086512Ssowmini 		    "nxge_map_regs: msix size 0x%x", regsize));
13093859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
13106512Ssowmini 		    (caddr_t *)&(dev_regs->nxge_msix_regp), 0, 0,
13116512Ssowmini 		    &nxge_dev_reg_acc_attr, &dev_regs->nxge_msix_regh);
13123859Sml29623 		if (ddi_status != DDI_SUCCESS) {
13133859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13146512Ssowmini 			    "ddi_map_regs for msi reg failed"));
13153859Sml29623 			goto nxge_map_regs_fail2;
13163859Sml29623 		}
13173859Sml29623 
13183859Sml29623 		/* set up the vio region mapped register */
13193859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 3, &regsize);
13203859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13216512Ssowmini 		    "nxge_map_regs: vio size 0x%x", regsize));
13223859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
13236512Ssowmini 		    (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
13246512Ssowmini 		    &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
13253859Sml29623 
13263859Sml29623 		if (ddi_status != DDI_SUCCESS) {
13273859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13286512Ssowmini 			    "ddi_map_regs for nxge vio reg failed"));
13293859Sml29623 			goto nxge_map_regs_fail3;
13303859Sml29623 		}
13313859Sml29623 		nxgep->dev_regs = dev_regs;
13323859Sml29623 
13333859Sml29623 		NPI_PCI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_pciregh);
13343859Sml29623 		NPI_PCI_ADD_HANDLE_SET(nxgep,
13356512Ssowmini 		    (npi_reg_ptr_t)dev_regs->nxge_pciregp);
13363859Sml29623 		NPI_MSI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_msix_regh);
13373859Sml29623 		NPI_MSI_ADD_HANDLE_SET(nxgep,
13386512Ssowmini 		    (npi_reg_ptr_t)dev_regs->nxge_msix_regp);
13393859Sml29623 
13403859Sml29623 		NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
13413859Sml29623 		NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
13423859Sml29623 
13433859Sml29623 		NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
13443859Sml29623 		NPI_REG_ADD_HANDLE_SET(nxgep,
13456512Ssowmini 		    (npi_reg_ptr_t)dev_regs->nxge_regp);
13463859Sml29623 
13473859Sml29623 		NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
13483859Sml29623 		NPI_VREG_ADD_HANDLE_SET(nxgep,
13496512Ssowmini 		    (npi_reg_ptr_t)dev_regs->nxge_vir_regp);
13503859Sml29623 
13513859Sml29623 		break;
13523859Sml29623 
13533859Sml29623 	case N2_NIU:
13543859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL, "ddi_map_regs, NIU"));
13553859Sml29623 		/*
13563859Sml29623 		 * Set up the device mapped register (FWARC 2006/556)
13573859Sml29623 		 * (changed back to 1: reg starts at 1!)
13583859Sml29623 		 */
13593859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 1, &regsize);
13603859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13616512Ssowmini 		    "nxge_map_regs: dev size 0x%x", regsize));
13623859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 1,
13636512Ssowmini 		    (caddr_t *)&(dev_regs->nxge_regp), 0, 0,
13646512Ssowmini 		    &nxge_dev_reg_acc_attr, &dev_regs->nxge_regh);
13653859Sml29623 
13663859Sml29623 		if (ddi_status != DDI_SUCCESS) {
13673859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13686512Ssowmini 			    "ddi_map_regs for N2/NIU, global reg failed "));
13693859Sml29623 			goto nxge_map_regs_fail1;
13703859Sml29623 		}
13713859Sml29623 
13726495Sspeer 		/* set up the first vio region mapped register */
13733859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 2, &regsize);
13743859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13756512Ssowmini 		    "nxge_map_regs: vio (1) size 0x%x", regsize));
13763859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 2,
13776512Ssowmini 		    (caddr_t *)&(dev_regs->nxge_vir_regp), 0, 0,
13786512Ssowmini 		    &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir_regh);
13793859Sml29623 
13803859Sml29623 		if (ddi_status != DDI_SUCCESS) {
13813859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13826512Ssowmini 			    "ddi_map_regs for nxge vio reg failed"));
13833859Sml29623 			goto nxge_map_regs_fail2;
13843859Sml29623 		}
13856495Sspeer 		/* set up the second vio region mapped register */
13863859Sml29623 		(void) ddi_dev_regsize(nxgep->dip, 3, &regsize);
13873859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
13886512Ssowmini 		    "nxge_map_regs: vio (3) size 0x%x", regsize));
13893859Sml29623 		ddi_status = ddi_regs_map_setup(nxgep->dip, 3,
13906512Ssowmini 		    (caddr_t *)&(dev_regs->nxge_vir2_regp), 0, 0,
13916512Ssowmini 		    &nxge_dev_reg_acc_attr, &dev_regs->nxge_vir2_regh);
13923859Sml29623 
13933859Sml29623 		if (ddi_status != DDI_SUCCESS) {
13943859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
13956512Ssowmini 			    "ddi_map_regs for nxge vio2 reg failed"));
13963859Sml29623 			goto nxge_map_regs_fail3;
13973859Sml29623 		}
13983859Sml29623 		nxgep->dev_regs = dev_regs;
13993859Sml29623 
14003859Sml29623 		NPI_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
14013859Sml29623 		NPI_ADD_HANDLE_SET(nxgep, (npi_reg_ptr_t)dev_regs->nxge_regp);
14023859Sml29623 
14033859Sml29623 		NPI_REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_regh);
14043859Sml29623 		NPI_REG_ADD_HANDLE_SET(nxgep,
14056512Ssowmini 		    (npi_reg_ptr_t)dev_regs->nxge_regp);
14063859Sml29623 
14073859Sml29623 		NPI_VREG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir_regh);
14083859Sml29623 		NPI_VREG_ADD_HANDLE_SET(nxgep,
14096512Ssowmini 		    (npi_reg_ptr_t)dev_regs->nxge_vir_regp);
14103859Sml29623 
14113859Sml29623 		NPI_V2REG_ACC_HANDLE_SET(nxgep, dev_regs->nxge_vir2_regh);
14123859Sml29623 		NPI_V2REG_ADD_HANDLE_SET(nxgep,
14136512Ssowmini 		    (npi_reg_ptr_t)dev_regs->nxge_vir2_regp);
14143859Sml29623 
14153859Sml29623 		break;
14163859Sml29623 	}
14173859Sml29623 
14183859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "nxge_map_reg: hardware addr 0x%0llx "
14196512Ssowmini 	    " handle 0x%0llx", dev_regs->nxge_regp, dev_regs->nxge_regh));
14203859Sml29623 
14213859Sml29623 	goto nxge_map_regs_exit;
14223859Sml29623 nxge_map_regs_fail3:
14233859Sml29623 	if (dev_regs->nxge_msix_regh) {
14243859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_msix_regh);
14253859Sml29623 	}
14263859Sml29623 	if (dev_regs->nxge_vir_regh) {
14273859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_regh);
14283859Sml29623 	}
14293859Sml29623 nxge_map_regs_fail2:
14303859Sml29623 	if (dev_regs->nxge_regh) {
14313859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_regh);
14323859Sml29623 	}
14333859Sml29623 nxge_map_regs_fail1:
14343859Sml29623 	if (dev_regs->nxge_pciregh) {
14353859Sml29623 		ddi_regs_map_free(&dev_regs->nxge_pciregh);
14363859Sml29623 	}
14373859Sml29623 nxge_map_regs_fail0:
14383859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "Freeing register set memory"));
14393859Sml29623 	kmem_free(dev_regs, sizeof (dev_regs_t));
14403859Sml29623 
14413859Sml29623 nxge_map_regs_exit:
14423859Sml29623 	if (ddi_status != DDI_SUCCESS)
14433859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
14443859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_map_regs"));
14453859Sml29623 	return (status);
14463859Sml29623 }
14473859Sml29623 
14483859Sml29623 static void
14493859Sml29623 nxge_unmap_regs(p_nxge_t nxgep)
14503859Sml29623 {
14513859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_unmap_regs"));
14526495Sspeer 
14536495Sspeer 	if (isLDOMguest(nxgep)) {
14546495Sspeer 		nxge_guest_regs_map_free(nxgep);
14556495Sspeer 		return;
14566495Sspeer 	}
14576495Sspeer 
14583859Sml29623 	if (nxgep->dev_regs) {
14593859Sml29623 		if (nxgep->dev_regs->nxge_pciregh) {
14603859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14616512Ssowmini 			    "==> nxge_unmap_regs: bus"));
14623859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_pciregh);
14633859Sml29623 			nxgep->dev_regs->nxge_pciregh = NULL;
14643859Sml29623 		}
14653859Sml29623 		if (nxgep->dev_regs->nxge_regh) {
14663859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14676512Ssowmini 			    "==> nxge_unmap_regs: device registers"));
14683859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_regh);
14693859Sml29623 			nxgep->dev_regs->nxge_regh = NULL;
14703859Sml29623 		}
14713859Sml29623 		if (nxgep->dev_regs->nxge_msix_regh) {
14723859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14736512Ssowmini 			    "==> nxge_unmap_regs: device interrupts"));
14743859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_msix_regh);
14753859Sml29623 			nxgep->dev_regs->nxge_msix_regh = NULL;
14763859Sml29623 		}
14773859Sml29623 		if (nxgep->dev_regs->nxge_vir_regh) {
14783859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14796512Ssowmini 			    "==> nxge_unmap_regs: vio region"));
14803859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_vir_regh);
14813859Sml29623 			nxgep->dev_regs->nxge_vir_regh = NULL;
14823859Sml29623 		}
14833859Sml29623 		if (nxgep->dev_regs->nxge_vir2_regh) {
14843859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
14856512Ssowmini 			    "==> nxge_unmap_regs: vio2 region"));
14863859Sml29623 			ddi_regs_map_free(&nxgep->dev_regs->nxge_vir2_regh);
14873859Sml29623 			nxgep->dev_regs->nxge_vir2_regh = NULL;
14883859Sml29623 		}
14893859Sml29623 
14903859Sml29623 		kmem_free(nxgep->dev_regs, sizeof (dev_regs_t));
14913859Sml29623 		nxgep->dev_regs = NULL;
14923859Sml29623 	}
14933859Sml29623 
14943859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_unmap_regs"));
14953859Sml29623 }
14963859Sml29623 
14973859Sml29623 static nxge_status_t
14983859Sml29623 nxge_setup_mutexes(p_nxge_t nxgep)
14993859Sml29623 {
15003859Sml29623 	int ddi_status = DDI_SUCCESS;
15013859Sml29623 	nxge_status_t status = NXGE_OK;
15023859Sml29623 	nxge_classify_t *classify_ptr;
15033859Sml29623 	int partition;
15043859Sml29623 
15053859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_mutexes"));
15063859Sml29623 
15073859Sml29623 	/*
15083859Sml29623 	 * Get the interrupt cookie so the mutexes can be
15093859Sml29623 	 * Initialized.
15103859Sml29623 	 */
15116495Sspeer 	if (isLDOMguest(nxgep)) {
15126495Sspeer 		nxgep->interrupt_cookie = 0;
15136495Sspeer 	} else {
15146495Sspeer 		ddi_status = ddi_get_iblock_cookie(nxgep->dip, 0,
15156495Sspeer 		    &nxgep->interrupt_cookie);
15166495Sspeer 
15176495Sspeer 		if (ddi_status != DDI_SUCCESS) {
15186495Sspeer 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
15196495Sspeer 			    "<== nxge_setup_mutexes: failed 0x%x",
15206495Sspeer 			    ddi_status));
15216495Sspeer 			goto nxge_setup_mutexes_exit;
15226495Sspeer 		}
15233859Sml29623 	}
15243859Sml29623 
15254693Stm144005 	cv_init(&nxgep->poll_cv, NULL, CV_DRIVER, NULL);
15264693Stm144005 	MUTEX_INIT(&nxgep->poll_lock, NULL,
15274693Stm144005 	    MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15284693Stm144005 
15293859Sml29623 	/*
15304693Stm144005 	 * Initialize mutexes for this device.
15313859Sml29623 	 */
15323859Sml29623 	MUTEX_INIT(nxgep->genlock, NULL,
15336512Ssowmini 	    MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15343859Sml29623 	MUTEX_INIT(&nxgep->ouraddr_lock, NULL,
15356512Ssowmini 	    MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15363859Sml29623 	MUTEX_INIT(&nxgep->mif_lock, NULL,
15376512Ssowmini 	    MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15386495Sspeer 	MUTEX_INIT(&nxgep->group_lock, NULL,
15396495Sspeer 	    MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15403859Sml29623 	RW_INIT(&nxgep->filter_lock, NULL,
15416512Ssowmini 	    RW_DRIVER, (void *)nxgep->interrupt_cookie);
15423859Sml29623 
15433859Sml29623 	classify_ptr = &nxgep->classifier;
15443859Sml29623 		/*
15453859Sml29623 		 * FFLP Mutexes are never used in interrupt context
15463859Sml29623 		 * as fflp operation can take very long time to
15473859Sml29623 		 * complete and hence not suitable to invoke from interrupt
15483859Sml29623 		 * handlers.
15493859Sml29623 		 */
15503859Sml29623 	MUTEX_INIT(&classify_ptr->tcam_lock, NULL,
15514732Sdavemq 	    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15524977Sraghus 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
15533859Sml29623 		MUTEX_INIT(&classify_ptr->fcram_lock, NULL,
15544732Sdavemq 		    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15553859Sml29623 		for (partition = 0; partition < MAX_PARTITION; partition++) {
15563859Sml29623 			MUTEX_INIT(&classify_ptr->hash_lock[partition], NULL,
15573859Sml29623 			    NXGE_MUTEX_DRIVER, (void *)nxgep->interrupt_cookie);
15583859Sml29623 		}
15593859Sml29623 	}
15603859Sml29623 
15613859Sml29623 nxge_setup_mutexes_exit:
15623859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
15634732Sdavemq 	    "<== nxge_setup_mutexes status = %x", status));
15643859Sml29623 
15653859Sml29623 	if (ddi_status != DDI_SUCCESS)
15663859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
15673859Sml29623 
15683859Sml29623 	return (status);
15693859Sml29623 }
15703859Sml29623 
15713859Sml29623 static void
15723859Sml29623 nxge_destroy_mutexes(p_nxge_t nxgep)
15733859Sml29623 {
15743859Sml29623 	int partition;
15753859Sml29623 	nxge_classify_t *classify_ptr;
15763859Sml29623 
15773859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_mutexes"));
15783859Sml29623 	RW_DESTROY(&nxgep->filter_lock);
15796495Sspeer 	MUTEX_DESTROY(&nxgep->group_lock);
15803859Sml29623 	MUTEX_DESTROY(&nxgep->mif_lock);
15813859Sml29623 	MUTEX_DESTROY(&nxgep->ouraddr_lock);
15823859Sml29623 	MUTEX_DESTROY(nxgep->genlock);
15833859Sml29623 
15843859Sml29623 	classify_ptr = &nxgep->classifier;
15853859Sml29623 	MUTEX_DESTROY(&classify_ptr->tcam_lock);
15863859Sml29623 
15874693Stm144005 	/* Destroy all polling resources. */
15884693Stm144005 	MUTEX_DESTROY(&nxgep->poll_lock);
15894693Stm144005 	cv_destroy(&nxgep->poll_cv);
15904693Stm144005 
15914693Stm144005 	/* free data structures, based on HW type */
15924977Sraghus 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
15933859Sml29623 		MUTEX_DESTROY(&classify_ptr->fcram_lock);
15943859Sml29623 		for (partition = 0; partition < MAX_PARTITION; partition++) {
15953859Sml29623 			MUTEX_DESTROY(&classify_ptr->hash_lock[partition]);
15963859Sml29623 		}
15973859Sml29623 	}
15983859Sml29623 
15993859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_mutexes"));
16003859Sml29623 }
16013859Sml29623 
16023859Sml29623 nxge_status_t
16033859Sml29623 nxge_init(p_nxge_t nxgep)
16043859Sml29623 {
16056495Sspeer 	nxge_status_t status = NXGE_OK;
16063859Sml29623 
16073859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_init"));
16083859Sml29623 
16093859Sml29623 	if (nxgep->drv_state & STATE_HW_INITIALIZED) {
16103859Sml29623 		return (status);
16113859Sml29623 	}
16123859Sml29623 
16133859Sml29623 	/*
16143859Sml29623 	 * Allocate system memory for the receive/transmit buffer blocks
16153859Sml29623 	 * and receive/transmit descriptor rings.
16163859Sml29623 	 */
16173859Sml29623 	status = nxge_alloc_mem_pool(nxgep);
16183859Sml29623 	if (status != NXGE_OK) {
16193859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "alloc mem failed\n"));
16203859Sml29623 		goto nxge_init_fail1;
16213859Sml29623 	}
16223859Sml29623 
16236495Sspeer 	if (!isLDOMguest(nxgep)) {
16246495Sspeer 		/*
16256495Sspeer 		 * Initialize and enable the TXC registers.
16266495Sspeer 		 * (Globally enable the Tx controller,
16276495Sspeer 		 *  enable the port, configure the dma channel bitmap,
16286495Sspeer 		 *  configure the max burst size).
16296495Sspeer 		 */
16306495Sspeer 		status = nxge_txc_init(nxgep);
16316495Sspeer 		if (status != NXGE_OK) {
16326495Sspeer 			NXGE_ERROR_MSG((nxgep,
16336495Sspeer 			    NXGE_ERR_CTL, "init txc failed\n"));
16346495Sspeer 			goto nxge_init_fail2;
16356495Sspeer 		}
16363859Sml29623 	}
16373859Sml29623 
16383859Sml29623 	/*
16393859Sml29623 	 * Initialize and enable TXDMA channels.
16403859Sml29623 	 */
16413859Sml29623 	status = nxge_init_txdma_channels(nxgep);
16423859Sml29623 	if (status != NXGE_OK) {
16433859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init txdma failed\n"));
16443859Sml29623 		goto nxge_init_fail3;
16453859Sml29623 	}
16463859Sml29623 
16473859Sml29623 	/*
16483859Sml29623 	 * Initialize and enable RXDMA channels.
16493859Sml29623 	 */
16503859Sml29623 	status = nxge_init_rxdma_channels(nxgep);
16513859Sml29623 	if (status != NXGE_OK) {
16523859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init rxdma failed\n"));
16533859Sml29623 		goto nxge_init_fail4;
16543859Sml29623 	}
16553859Sml29623 
16563859Sml29623 	/*
16576495Sspeer 	 * The guest domain is now done.
16586495Sspeer 	 */
16596495Sspeer 	if (isLDOMguest(nxgep)) {
16606495Sspeer 		nxgep->drv_state |= STATE_HW_INITIALIZED;
16616495Sspeer 		goto nxge_init_exit;
16626495Sspeer 	}
16636495Sspeer 
16646495Sspeer 	/*
16653859Sml29623 	 * Initialize TCAM and FCRAM (Neptune).
16663859Sml29623 	 */
16673859Sml29623 	status = nxge_classify_init(nxgep);
16683859Sml29623 	if (status != NXGE_OK) {
16693859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init classify failed\n"));
16703859Sml29623 		goto nxge_init_fail5;
16713859Sml29623 	}
16723859Sml29623 
16733859Sml29623 	/*
16743859Sml29623 	 * Initialize ZCP
16753859Sml29623 	 */
16763859Sml29623 	status = nxge_zcp_init(nxgep);
16773859Sml29623 	if (status != NXGE_OK) {
16783859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init ZCP failed\n"));
16793859Sml29623 		goto nxge_init_fail5;
16803859Sml29623 	}
16813859Sml29623 
16823859Sml29623 	/*
16833859Sml29623 	 * Initialize IPP.
16843859Sml29623 	 */
16853859Sml29623 	status = nxge_ipp_init(nxgep);
16863859Sml29623 	if (status != NXGE_OK) {
16873859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init IPP failed\n"));
16883859Sml29623 		goto nxge_init_fail5;
16893859Sml29623 	}
16903859Sml29623 
16913859Sml29623 	/*
16923859Sml29623 	 * Initialize the MAC block.
16933859Sml29623 	 */
16943859Sml29623 	status = nxge_mac_init(nxgep);
16953859Sml29623 	if (status != NXGE_OK) {
16963859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "init MAC failed\n"));
16973859Sml29623 		goto nxge_init_fail5;
16983859Sml29623 	}
16993859Sml29623 
17003859Sml29623 	/*
17019232SMichael.Speer@Sun.COM 	 * Enable the interrrupts for DDI.
17023859Sml29623 	 */
17039232SMichael.Speer@Sun.COM 	nxge_intrs_enable(nxgep);
17049232SMichael.Speer@Sun.COM 
17053859Sml29623 	nxgep->drv_state |= STATE_HW_INITIALIZED;
17063859Sml29623 
17073859Sml29623 	goto nxge_init_exit;
17083859Sml29623 
17093859Sml29623 nxge_init_fail5:
17103859Sml29623 	nxge_uninit_rxdma_channels(nxgep);
17113859Sml29623 nxge_init_fail4:
17123859Sml29623 	nxge_uninit_txdma_channels(nxgep);
17133859Sml29623 nxge_init_fail3:
17146495Sspeer 	if (!isLDOMguest(nxgep)) {
17156495Sspeer 		(void) nxge_txc_uninit(nxgep);
17166495Sspeer 	}
17173859Sml29623 nxge_init_fail2:
17183859Sml29623 	nxge_free_mem_pool(nxgep);
17193859Sml29623 nxge_init_fail1:
17203859Sml29623 	NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
17216512Ssowmini 	    "<== nxge_init status (failed) = 0x%08x", status));
17223859Sml29623 	return (status);
17233859Sml29623 
17243859Sml29623 nxge_init_exit:
17253859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_init status = 0x%08x",
17266512Ssowmini 	    status));
17273859Sml29623 	return (status);
17283859Sml29623 }
17293859Sml29623 
17303859Sml29623 
17313859Sml29623 timeout_id_t
17323859Sml29623 nxge_start_timer(p_nxge_t nxgep, fptrv_t func, int msec)
17333859Sml29623 {
17346512Ssowmini 	if ((nxgep->suspended == 0) || (nxgep->suspended == DDI_RESUME)) {
17353859Sml29623 		return (timeout(func, (caddr_t)nxgep,
17366512Ssowmini 		    drv_usectohz(1000 * msec)));
17373859Sml29623 	}
17383859Sml29623 	return (NULL);
17393859Sml29623 }
17403859Sml29623 
17413859Sml29623 /*ARGSUSED*/
17423859Sml29623 void
17433859Sml29623 nxge_stop_timer(p_nxge_t nxgep, timeout_id_t timerid)
17443859Sml29623 {
17453859Sml29623 	if (timerid) {
17463859Sml29623 		(void) untimeout(timerid);
17473859Sml29623 	}
17483859Sml29623 }
17493859Sml29623 
17503859Sml29623 void
17513859Sml29623 nxge_uninit(p_nxge_t nxgep)
17523859Sml29623 {
17533859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_uninit"));
17543859Sml29623 
17553859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
17563859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17576512Ssowmini 		    "==> nxge_uninit: not initialized"));
17583859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
17596512Ssowmini 		    "<== nxge_uninit"));
17603859Sml29623 		return;
17613859Sml29623 	}
17623859Sml29623 
17639232SMichael.Speer@Sun.COM 	if (!isLDOMguest(nxgep)) {
17649232SMichael.Speer@Sun.COM 		/*
17659232SMichael.Speer@Sun.COM 		 * Reset the receive MAC side.
17669232SMichael.Speer@Sun.COM 		 */
17679232SMichael.Speer@Sun.COM 		(void) nxge_rx_mac_disable(nxgep);
17689232SMichael.Speer@Sun.COM 
17699232SMichael.Speer@Sun.COM 		/*
17709232SMichael.Speer@Sun.COM 		 * Drain the IPP.
17719232SMichael.Speer@Sun.COM 		 */
17729232SMichael.Speer@Sun.COM 		(void) nxge_ipp_drain(nxgep);
17739232SMichael.Speer@Sun.COM 	}
17749232SMichael.Speer@Sun.COM 
17753859Sml29623 	/* stop timer */
17763859Sml29623 	if (nxgep->nxge_timerid) {
17773859Sml29623 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
17783859Sml29623 		nxgep->nxge_timerid = 0;
17793859Sml29623 	}
17803859Sml29623 
17813859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
17823859Sml29623 	(void) nxge_intr_hw_disable(nxgep);
17833859Sml29623 
17843859Sml29623 
17853859Sml29623 	/* Disable and soft reset the IPP */
17866495Sspeer 	if (!isLDOMguest(nxgep))
17876495Sspeer 		(void) nxge_ipp_disable(nxgep);
17883859Sml29623 
17893859Sml29623 	/* Free classification resources */
17903859Sml29623 	(void) nxge_classify_uninit(nxgep);
17913859Sml29623 
17923859Sml29623 	/*
17933859Sml29623 	 * Reset the transmit/receive DMA side.
17943859Sml29623 	 */
17953859Sml29623 	(void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP);
17963859Sml29623 	(void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP);
17973859Sml29623 
17983859Sml29623 	nxge_uninit_txdma_channels(nxgep);
17993859Sml29623 	nxge_uninit_rxdma_channels(nxgep);
18003859Sml29623 
18013859Sml29623 	/*
18023859Sml29623 	 * Reset the transmit MAC side.
18033859Sml29623 	 */
18043859Sml29623 	(void) nxge_tx_mac_disable(nxgep);
18053859Sml29623 
18063859Sml29623 	nxge_free_mem_pool(nxgep);
18073859Sml29623 
18086705Sml29623 	/*
18096705Sml29623 	 * Start the timer if the reset flag is not set.
18106705Sml29623 	 * If this reset flag is set, the link monitor
18116705Sml29623 	 * will not be started in order to stop furthur bus
18126705Sml29623 	 * activities coming from this interface.
18136705Sml29623 	 * The driver will start the monitor function
18146705Sml29623 	 * if the interface was initialized again later.
18156705Sml29623 	 */
18166705Sml29623 	if (!nxge_peu_reset_enable) {
18176705Sml29623 		(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
18186705Sml29623 	}
18193859Sml29623 
18203859Sml29623 	nxgep->drv_state &= ~STATE_HW_INITIALIZED;
18213859Sml29623 
18223859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_uninit: "
18236512Ssowmini 	    "nxge_mblks_pending %d", nxge_mblks_pending));
18243859Sml29623 }
18253859Sml29623 
18263859Sml29623 void
18273859Sml29623 nxge_get64(p_nxge_t nxgep, p_mblk_t mp)
18283859Sml29623 {
18293859Sml29623 	uint64_t	reg;
18303859Sml29623 	uint64_t	regdata;
18313859Sml29623 	int		i, retry;
18323859Sml29623 
18333859Sml29623 	bcopy((char *)mp->b_rptr, (char *)&reg, sizeof (uint64_t));
18343859Sml29623 	regdata = 0;
18353859Sml29623 	retry = 1;
18363859Sml29623 
18373859Sml29623 	for (i = 0; i < retry; i++) {
18383859Sml29623 		NXGE_REG_RD64(nxgep->npi_handle, reg, &regdata);
18393859Sml29623 	}
18403859Sml29623 	bcopy((char *)&regdata, (char *)mp->b_rptr, sizeof (uint64_t));
18413859Sml29623 }
18423859Sml29623 
18433859Sml29623 void
18443859Sml29623 nxge_put64(p_nxge_t nxgep, p_mblk_t mp)
18453859Sml29623 {
18463859Sml29623 	uint64_t	reg;
18473859Sml29623 	uint64_t	buf[2];
18483859Sml29623 
18493859Sml29623 	bcopy((char *)mp->b_rptr, (char *)&buf[0], 2 * sizeof (uint64_t));
18503859Sml29623 	reg = buf[0];
18513859Sml29623 
18523859Sml29623 	NXGE_NPI_PIO_WRITE64(nxgep->npi_handle, reg, buf[1]);
18533859Sml29623 }
18543859Sml29623 
18553859Sml29623 /*ARGSUSED*/
18563859Sml29623 /*VARARGS*/
18573859Sml29623 void
18583859Sml29623 nxge_debug_msg(p_nxge_t nxgep, uint64_t level, char *fmt, ...)
18593859Sml29623 {
18603859Sml29623 	char msg_buffer[1048];
18613859Sml29623 	char prefix_buffer[32];
18623859Sml29623 	int instance;
18633859Sml29623 	uint64_t debug_level;
18643859Sml29623 	int cmn_level = CE_CONT;
18653859Sml29623 	va_list ap;
18663859Sml29623 
18676495Sspeer 	if (nxgep && nxgep->nxge_debug_level != nxge_debug_level) {
18686495Sspeer 		/* In case a developer has changed nxge_debug_level. */
18696495Sspeer 		if (nxgep->nxge_debug_level != nxge_debug_level)
18706495Sspeer 			nxgep->nxge_debug_level = nxge_debug_level;
18716495Sspeer 	}
18726495Sspeer 
18733859Sml29623 	debug_level = (nxgep == NULL) ? nxge_debug_level :
18746512Ssowmini 	    nxgep->nxge_debug_level;
18753859Sml29623 
18763859Sml29623 	if ((level & debug_level) ||
18776512Ssowmini 	    (level == NXGE_NOTE) ||
18786512Ssowmini 	    (level == NXGE_ERR_CTL)) {
18793859Sml29623 		/* do the msg processing */
18803859Sml29623 		MUTEX_ENTER(&nxgedebuglock);
18813859Sml29623 
18823859Sml29623 		if ((level & NXGE_NOTE)) {
18833859Sml29623 			cmn_level = CE_NOTE;
18843859Sml29623 		}
18853859Sml29623 
18863859Sml29623 		if (level & NXGE_ERR_CTL) {
18873859Sml29623 			cmn_level = CE_WARN;
18883859Sml29623 		}
18893859Sml29623 
18903859Sml29623 		va_start(ap, fmt);
18913859Sml29623 		(void) vsprintf(msg_buffer, fmt, ap);
18923859Sml29623 		va_end(ap);
18933859Sml29623 		if (nxgep == NULL) {
18943859Sml29623 			instance = -1;
18953859Sml29623 			(void) sprintf(prefix_buffer, "%s :", "nxge");
18963859Sml29623 		} else {
18973859Sml29623 			instance = nxgep->instance;
18983859Sml29623 			(void) sprintf(prefix_buffer,
18996512Ssowmini 			    "%s%d :", "nxge", instance);
19003859Sml29623 		}
19013859Sml29623 
19023859Sml29623 		MUTEX_EXIT(&nxgedebuglock);
19033859Sml29623 		cmn_err(cmn_level, "!%s %s\n",
19046512Ssowmini 		    prefix_buffer, msg_buffer);
19053859Sml29623 
19063859Sml29623 	}
19073859Sml29623 }
19083859Sml29623 
19093859Sml29623 char *
19103859Sml29623 nxge_dump_packet(char *addr, int size)
19113859Sml29623 {
19123859Sml29623 	uchar_t *ap = (uchar_t *)addr;
19133859Sml29623 	int i;
19143859Sml29623 	static char etherbuf[1024];
19153859Sml29623 	char *cp = etherbuf;
19163859Sml29623 	char digits[] = "0123456789abcdef";
19173859Sml29623 
19183859Sml29623 	if (!size)
19193859Sml29623 		size = 60;
19203859Sml29623 
19213859Sml29623 	if (size > MAX_DUMP_SZ) {
19223859Sml29623 		/* Dump the leading bytes */
19233859Sml29623 		for (i = 0; i < MAX_DUMP_SZ/2; i++) {
19243859Sml29623 			if (*ap > 0x0f)
19253859Sml29623 				*cp++ = digits[*ap >> 4];
19263859Sml29623 			*cp++ = digits[*ap++ & 0xf];
19273859Sml29623 			*cp++ = ':';
19283859Sml29623 		}
19293859Sml29623 		for (i = 0; i < 20; i++)
19303859Sml29623 			*cp++ = '.';
19313859Sml29623 		/* Dump the last MAX_DUMP_SZ/2 bytes */
19323859Sml29623 		ap = (uchar_t *)(addr + (size - MAX_DUMP_SZ/2));
19333859Sml29623 		for (i = 0; i < MAX_DUMP_SZ/2; i++) {
19343859Sml29623 			if (*ap > 0x0f)
19353859Sml29623 				*cp++ = digits[*ap >> 4];
19363859Sml29623 			*cp++ = digits[*ap++ & 0xf];
19373859Sml29623 			*cp++ = ':';
19383859Sml29623 		}
19393859Sml29623 	} else {
19403859Sml29623 		for (i = 0; i < size; i++) {
19413859Sml29623 			if (*ap > 0x0f)
19423859Sml29623 				*cp++ = digits[*ap >> 4];
19433859Sml29623 			*cp++ = digits[*ap++ & 0xf];
19443859Sml29623 			*cp++ = ':';
19453859Sml29623 		}
19463859Sml29623 	}
19473859Sml29623 	*--cp = 0;
19483859Sml29623 	return (etherbuf);
19493859Sml29623 }
19503859Sml29623 
19513859Sml29623 #ifdef	NXGE_DEBUG
19523859Sml29623 static void
19533859Sml29623 nxge_test_map_regs(p_nxge_t nxgep)
19543859Sml29623 {
19553859Sml29623 	ddi_acc_handle_t cfg_handle;
19563859Sml29623 	p_pci_cfg_t	cfg_ptr;
19573859Sml29623 	ddi_acc_handle_t dev_handle;
19583859Sml29623 	char		*dev_ptr;
19593859Sml29623 	ddi_acc_handle_t pci_config_handle;
19603859Sml29623 	uint32_t	regval;
19613859Sml29623 	int		i;
19623859Sml29623 
19633859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_test_map_regs"));
19643859Sml29623 
19653859Sml29623 	dev_handle = nxgep->dev_regs->nxge_regh;
19663859Sml29623 	dev_ptr = (char *)nxgep->dev_regs->nxge_regp;
19673859Sml29623 
19684977Sraghus 	if (NXGE_IS_VALID_NEPTUNE_TYPE(nxgep)) {
19693859Sml29623 		cfg_handle = nxgep->dev_regs->nxge_pciregh;
19703859Sml29623 		cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
19713859Sml29623 
19723859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19734732Sdavemq 		    "Neptune PCI regp cfg_ptr 0x%llx", (char *)cfg_ptr));
19743859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19754732Sdavemq 		    "Neptune PCI cfg_ptr vendor id ptr 0x%llx",
19764732Sdavemq 		    &cfg_ptr->vendorid));
19773859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19784732Sdavemq 		    "\tvendorid 0x%x devid 0x%x",
19794732Sdavemq 		    NXGE_PIO_READ16(cfg_handle, &cfg_ptr->vendorid, 0),
19804732Sdavemq 		    NXGE_PIO_READ16(cfg_handle, &cfg_ptr->devid,    0)));
19813859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19824732Sdavemq 		    "PCI BAR: base 0x%x base14 0x%x base 18 0x%x "
19834732Sdavemq 		    "bar1c 0x%x",
19844732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base,   0),
19854732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base14, 0),
19864732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base18, 0),
19874732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base1c, 0)));
19883859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19894732Sdavemq 		    "\nNeptune PCI BAR: base20 0x%x base24 0x%x "
19904732Sdavemq 		    "base 28 0x%x bar2c 0x%x\n",
19914732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base20, 0),
19924732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base24, 0),
19934732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base28, 0),
19944732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base2c, 0)));
19953859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
19964732Sdavemq 		    "\nNeptune PCI BAR: base30 0x%x\n",
19974732Sdavemq 		    NXGE_PIO_READ32(cfg_handle, &cfg_ptr->base30, 0)));
19983859Sml29623 
19993859Sml29623 		cfg_handle = nxgep->dev_regs->nxge_pciregh;
20003859Sml29623 		cfg_ptr = (void *)nxgep->dev_regs->nxge_pciregp;
20013859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
20024732Sdavemq 		    "first  0x%llx second 0x%llx third 0x%llx "
20034732Sdavemq 		    "last 0x%llx ",
20044732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
20054732Sdavemq 		    (uint64_t *)(dev_ptr + 0),  0),
20064732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
20074732Sdavemq 		    (uint64_t *)(dev_ptr + 8),  0),
20084732Sdavemq 		    NXGE_PIO_READ64(dev_handle,
20094732Sdavemq 		    (uint64_t *)(dev_ptr + 16), 0),
20104732Sdavemq 		    NXGE_PIO_READ64(cfg_handle,
20114732Sdavemq 		    (uint64_t *)(dev_ptr + 24), 0)));
20123859Sml29623 	}
20133859Sml29623 }
20143859Sml29623 
20153859Sml29623 #endif
20163859Sml29623 
20173859Sml29623 static void
20183859Sml29623 nxge_suspend(p_nxge_t nxgep)
20193859Sml29623 {
20203859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_suspend"));
20213859Sml29623 
20223859Sml29623 	nxge_intrs_disable(nxgep);
20233859Sml29623 	nxge_destroy_dev(nxgep);
20243859Sml29623 
20253859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_suspend"));
20263859Sml29623 }
20273859Sml29623 
20283859Sml29623 static nxge_status_t
20293859Sml29623 nxge_resume(p_nxge_t nxgep)
20303859Sml29623 {
20313859Sml29623 	nxge_status_t status = NXGE_OK;
20323859Sml29623 
20333859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_resume"));
20344587Sjoycey 
20353859Sml29623 	nxgep->suspended = DDI_RESUME;
20364587Sjoycey 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
20374587Sjoycey 	(void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_START);
20384587Sjoycey 	(void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_START);
20394587Sjoycey 	(void) nxge_rx_mac_enable(nxgep);
20404587Sjoycey 	(void) nxge_tx_mac_enable(nxgep);
20414587Sjoycey 	nxge_intrs_enable(nxgep);
20423859Sml29623 	nxgep->suspended = 0;
20433859Sml29623 
20443859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
20456512Ssowmini 	    "<== nxge_resume status = 0x%x", status));
20463859Sml29623 	return (status);
20473859Sml29623 }
20483859Sml29623 
20493859Sml29623 static nxge_status_t
20503859Sml29623 nxge_setup_dev(p_nxge_t nxgep)
20513859Sml29623 {
20523859Sml29623 	nxge_status_t	status = NXGE_OK;
20533859Sml29623 
20543859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_setup_dev port %d",
20554732Sdavemq 	    nxgep->mac.portnum));
20563859Sml29623 
20573859Sml29623 	status = nxge_link_init(nxgep);
20583859Sml29623 
20593859Sml29623 	if (fm_check_acc_handle(nxgep->dev_regs->nxge_regh) != DDI_FM_OK) {
20603859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
20616512Ssowmini 		    "port%d Bad register acc handle", nxgep->mac.portnum));
20623859Sml29623 		status = NXGE_ERROR;
20633859Sml29623 	}
20643859Sml29623 
20653859Sml29623 	if (status != NXGE_OK) {
20663859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
20676512Ssowmini 		    " nxge_setup_dev status "
20686512Ssowmini 		    "(xcvr init 0x%08x)", status));
20693859Sml29623 		goto nxge_setup_dev_exit;
20703859Sml29623 	}
20713859Sml29623 
20723859Sml29623 nxge_setup_dev_exit:
20733859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
20746512Ssowmini 	    "<== nxge_setup_dev port %d status = 0x%08x",
20756512Ssowmini 	    nxgep->mac.portnum, status));
20763859Sml29623 
20773859Sml29623 	return (status);
20783859Sml29623 }
20793859Sml29623 
20803859Sml29623 static void
20813859Sml29623 nxge_destroy_dev(p_nxge_t nxgep)
20823859Sml29623 {
20833859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_destroy_dev"));
20843859Sml29623 
20853859Sml29623 	(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
20863859Sml29623 
20873859Sml29623 	(void) nxge_hw_stop(nxgep);
20883859Sml29623 
20893859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_destroy_dev"));
20903859Sml29623 }
20913859Sml29623 
20923859Sml29623 static nxge_status_t
20933859Sml29623 nxge_setup_system_dma_pages(p_nxge_t nxgep)
20943859Sml29623 {
20953859Sml29623 	int 			ddi_status = DDI_SUCCESS;
20963859Sml29623 	uint_t 			count;
20973859Sml29623 	ddi_dma_cookie_t 	cookie;
20983859Sml29623 	uint_t 			iommu_pagesize;
20993859Sml29623 	nxge_status_t		status = NXGE_OK;
21003859Sml29623 
21016495Sspeer 	NXGE_ERROR_MSG((nxgep, DDI_CTL, "==> nxge_setup_system_dma_pages"));
21023859Sml29623 	nxgep->sys_page_sz = ddi_ptob(nxgep->dip, (ulong_t)1);
21033859Sml29623 	if (nxgep->niu_type != N2_NIU) {
21043859Sml29623 		iommu_pagesize = dvma_pagesize(nxgep->dip);
21053859Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
21066512Ssowmini 		    " nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
21076512Ssowmini 		    " default_block_size %d iommu_pagesize %d",
21086512Ssowmini 		    nxgep->sys_page_sz,
21096512Ssowmini 		    ddi_ptob(nxgep->dip, (ulong_t)1),
21106512Ssowmini 		    nxgep->rx_default_block_size,
21116512Ssowmini 		    iommu_pagesize));
21123859Sml29623 
21133859Sml29623 		if (iommu_pagesize != 0) {
21143859Sml29623 			if (nxgep->sys_page_sz == iommu_pagesize) {
21153859Sml29623 				if (iommu_pagesize > 0x4000)
21163859Sml29623 					nxgep->sys_page_sz = 0x4000;
21173859Sml29623 			} else {
21183859Sml29623 				if (nxgep->sys_page_sz > iommu_pagesize)
21193859Sml29623 					nxgep->sys_page_sz = iommu_pagesize;
21203859Sml29623 			}
21213859Sml29623 		}
21223859Sml29623 	}
21233859Sml29623 	nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
21243859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
21256512Ssowmini 	    "==> nxge_setup_system_dma_pages: page %d (ddi_ptob %d) "
21266512Ssowmini 	    "default_block_size %d page mask %d",
21276512Ssowmini 	    nxgep->sys_page_sz,
21286512Ssowmini 	    ddi_ptob(nxgep->dip, (ulong_t)1),
21296512Ssowmini 	    nxgep->rx_default_block_size,
21306512Ssowmini 	    nxgep->sys_page_mask));
21313859Sml29623 
21323859Sml29623 
21333859Sml29623 	switch (nxgep->sys_page_sz) {
21343859Sml29623 	default:
21353859Sml29623 		nxgep->sys_page_sz = 0x1000;
21363859Sml29623 		nxgep->sys_page_mask = ~(nxgep->sys_page_sz - 1);
21373859Sml29623 		nxgep->rx_default_block_size = 0x1000;
21383859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_4K;
21393859Sml29623 		break;
21403859Sml29623 	case 0x1000:
21413859Sml29623 		nxgep->rx_default_block_size = 0x1000;
21423859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_4K;
21433859Sml29623 		break;
21443859Sml29623 	case 0x2000:
21453859Sml29623 		nxgep->rx_default_block_size = 0x2000;
21463859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_8K;
21473859Sml29623 		break;
21483859Sml29623 	case 0x4000:
21493859Sml29623 		nxgep->rx_default_block_size = 0x4000;
21503859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_16K;
21513859Sml29623 		break;
21523859Sml29623 	case 0x8000:
21533859Sml29623 		nxgep->rx_default_block_size = 0x8000;
21543859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_32K;
21553859Sml29623 		break;
21563859Sml29623 	}
21573859Sml29623 
21583859Sml29623 #ifndef USE_RX_BIG_BUF
21593859Sml29623 	nxge_rx_dma_attr.dma_attr_align = nxgep->sys_page_sz;
21603859Sml29623 #else
21613859Sml29623 		nxgep->rx_default_block_size = 0x2000;
21623859Sml29623 		nxgep->rx_bksize_code = RBR_BKSIZE_8K;
21633859Sml29623 #endif
21643859Sml29623 	/*
21653859Sml29623 	 * Get the system DMA burst size.
21663859Sml29623 	 */
21673859Sml29623 	ddi_status = ddi_dma_alloc_handle(nxgep->dip, &nxge_tx_dma_attr,
21686512Ssowmini 	    DDI_DMA_DONTWAIT, 0,
21696512Ssowmini 	    &nxgep->dmasparehandle);
21703859Sml29623 	if (ddi_status != DDI_SUCCESS) {
21713859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
21726512Ssowmini 		    "ddi_dma_alloc_handle: failed "
21736512Ssowmini 		    " status 0x%x", ddi_status));
21743859Sml29623 		goto nxge_get_soft_properties_exit;
21753859Sml29623 	}
21763859Sml29623 
21773859Sml29623 	ddi_status = ddi_dma_addr_bind_handle(nxgep->dmasparehandle, NULL,
21786512Ssowmini 	    (caddr_t)nxgep->dmasparehandle,
21796512Ssowmini 	    sizeof (nxgep->dmasparehandle),
21806512Ssowmini 	    DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
21816512Ssowmini 	    DDI_DMA_DONTWAIT, 0,
21826512Ssowmini 	    &cookie, &count);
21833859Sml29623 	if (ddi_status != DDI_DMA_MAPPED) {
21843859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
21856512Ssowmini 		    "Binding spare handle to find system"
21866512Ssowmini 		    " burstsize failed."));
21873859Sml29623 		ddi_status = DDI_FAILURE;
21883859Sml29623 		goto nxge_get_soft_properties_fail1;
21893859Sml29623 	}
21903859Sml29623 
21913859Sml29623 	nxgep->sys_burst_sz = ddi_dma_burstsizes(nxgep->dmasparehandle);
21923859Sml29623 	(void) ddi_dma_unbind_handle(nxgep->dmasparehandle);
21933859Sml29623 
21943859Sml29623 nxge_get_soft_properties_fail1:
21953859Sml29623 	ddi_dma_free_handle(&nxgep->dmasparehandle);
21963859Sml29623 
21973859Sml29623 nxge_get_soft_properties_exit:
21983859Sml29623 
21993859Sml29623 	if (ddi_status != DDI_SUCCESS)
22003859Sml29623 		status |= (NXGE_ERROR | NXGE_DDI_FAILED);
22013859Sml29623 
22023859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
22036512Ssowmini 	    "<== nxge_setup_system_dma_pages status = 0x%08x", status));
22043859Sml29623 	return (status);
22053859Sml29623 }
22063859Sml29623 
22073859Sml29623 static nxge_status_t
22083859Sml29623 nxge_alloc_mem_pool(p_nxge_t nxgep)
22093859Sml29623 {
22103859Sml29623 	nxge_status_t	status = NXGE_OK;
22113859Sml29623 
22123859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_alloc_mem_pool"));
22133859Sml29623 
22143859Sml29623 	status = nxge_alloc_rx_mem_pool(nxgep);
22153859Sml29623 	if (status != NXGE_OK) {
22163859Sml29623 		return (NXGE_ERROR);
22173859Sml29623 	}
22183859Sml29623 
22193859Sml29623 	status = nxge_alloc_tx_mem_pool(nxgep);
22203859Sml29623 	if (status != NXGE_OK) {
22213859Sml29623 		nxge_free_rx_mem_pool(nxgep);
22223859Sml29623 		return (NXGE_ERROR);
22233859Sml29623 	}
22243859Sml29623 
22253859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_alloc_mem_pool"));
22263859Sml29623 	return (NXGE_OK);
22273859Sml29623 }
22283859Sml29623 
22293859Sml29623 static void
22303859Sml29623 nxge_free_mem_pool(p_nxge_t nxgep)
22313859Sml29623 {
22323859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_mem_pool"));
22333859Sml29623 
22343859Sml29623 	nxge_free_rx_mem_pool(nxgep);
22353859Sml29623 	nxge_free_tx_mem_pool(nxgep);
22363859Sml29623 
22373859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_mem_pool"));
22383859Sml29623 }
22393859Sml29623 
22406495Sspeer nxge_status_t
22413859Sml29623 nxge_alloc_rx_mem_pool(p_nxge_t nxgep)
22423859Sml29623 {
22436495Sspeer 	uint32_t		rdc_max;
22443859Sml29623 	p_nxge_dma_pt_cfg_t	p_all_cfgp;
22453859Sml29623 	p_nxge_hw_pt_cfg_t	p_cfgp;
22463859Sml29623 	p_nxge_dma_pool_t	dma_poolp;
22473859Sml29623 	p_nxge_dma_common_t	*dma_buf_p;
22483859Sml29623 	p_nxge_dma_pool_t	dma_cntl_poolp;
22493859Sml29623 	p_nxge_dma_common_t	*dma_cntl_p;
22503859Sml29623 	uint32_t 		*num_chunks; /* per dma */
22513859Sml29623 	nxge_status_t		status = NXGE_OK;
22523859Sml29623 
22533859Sml29623 	uint32_t		nxge_port_rbr_size;
22543859Sml29623 	uint32_t		nxge_port_rbr_spare_size;
22553859Sml29623 	uint32_t		nxge_port_rcr_size;
22566495Sspeer 	uint32_t		rx_cntl_alloc_size;
22573859Sml29623 
22583859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_mem_pool"));
22593859Sml29623 
22603859Sml29623 	p_all_cfgp = (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
22613859Sml29623 	p_cfgp = (p_nxge_hw_pt_cfg_t)&p_all_cfgp->hw_config;
22626495Sspeer 	rdc_max = NXGE_MAX_RDCS;
22633859Sml29623 
22643859Sml29623 	/*
22656495Sspeer 	 * Allocate memory for the common DMA data structures.
22663859Sml29623 	 */
22673859Sml29623 	dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
22686512Ssowmini 	    KM_SLEEP);
22693859Sml29623 	dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
22706512Ssowmini 	    sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP);
22713859Sml29623 
22723859Sml29623 	dma_cntl_poolp = (p_nxge_dma_pool_t)
22736512Ssowmini 	    KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
22743859Sml29623 	dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
22756512Ssowmini 	    sizeof (p_nxge_dma_common_t) * rdc_max, KM_SLEEP);
22763859Sml29623 
22773859Sml29623 	num_chunks = (uint32_t *)KMEM_ZALLOC(
22786512Ssowmini 	    sizeof (uint32_t) * rdc_max, KM_SLEEP);
22793859Sml29623 
22803859Sml29623 	/*
22816495Sspeer 	 * Assume that each DMA channel will be configured with
22826495Sspeer 	 * the default block size.
22836495Sspeer 	 * rbr block counts are modulo the batch count (16).
22843859Sml29623 	 */
22853859Sml29623 	nxge_port_rbr_size = p_all_cfgp->rbr_size;
22863859Sml29623 	nxge_port_rcr_size = p_all_cfgp->rcr_size;
22873859Sml29623 
22883859Sml29623 	if (!nxge_port_rbr_size) {
22893859Sml29623 		nxge_port_rbr_size = NXGE_RBR_RBB_DEFAULT;
22903859Sml29623 	}
22913859Sml29623 	if (nxge_port_rbr_size % NXGE_RXDMA_POST_BATCH) {
22923859Sml29623 		nxge_port_rbr_size = (NXGE_RXDMA_POST_BATCH *
22936512Ssowmini 		    (nxge_port_rbr_size / NXGE_RXDMA_POST_BATCH + 1));
22943859Sml29623 	}
22953859Sml29623 
22963859Sml29623 	p_all_cfgp->rbr_size = nxge_port_rbr_size;
22973859Sml29623 	nxge_port_rbr_spare_size = nxge_rbr_spare_size;
22983859Sml29623 
22993859Sml29623 	if (nxge_port_rbr_spare_size % NXGE_RXDMA_POST_BATCH) {
23003859Sml29623 		nxge_port_rbr_spare_size = (NXGE_RXDMA_POST_BATCH *
23016512Ssowmini 		    (nxge_port_rbr_spare_size / NXGE_RXDMA_POST_BATCH + 1));
23023859Sml29623 	}
23035770Sml29623 	if (nxge_port_rbr_size > RBR_DEFAULT_MAX_BLKS) {
23045770Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM_CTL,
23055770Sml29623 		    "nxge_alloc_rx_mem_pool: RBR size too high %d, "
23065770Sml29623 		    "set to default %d",
23075770Sml29623 		    nxge_port_rbr_size, RBR_DEFAULT_MAX_BLKS));
23085770Sml29623 		nxge_port_rbr_size = RBR_DEFAULT_MAX_BLKS;
23095770Sml29623 	}
23105770Sml29623 	if (nxge_port_rcr_size > RCR_DEFAULT_MAX) {
23115770Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM_CTL,
23125770Sml29623 		    "nxge_alloc_rx_mem_pool: RCR too high %d, "
23135770Sml29623 		    "set to default %d",
23145770Sml29623 		    nxge_port_rcr_size, RCR_DEFAULT_MAX));
23155770Sml29623 		nxge_port_rcr_size = RCR_DEFAULT_MAX;
23165770Sml29623 	}
23173859Sml29623 
23183859Sml29623 	/*
23193859Sml29623 	 * N2/NIU has limitation on the descriptor sizes (contiguous
23203859Sml29623 	 * memory allocation on data buffers to 4M (contig_mem_alloc)
23213859Sml29623 	 * and little endian for control buffers (must use the ddi/dki mem alloc
23223859Sml29623 	 * function).
23233859Sml29623 	 */
23243859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
23253859Sml29623 	if (nxgep->niu_type == N2_NIU) {
23263859Sml29623 		nxge_port_rbr_spare_size = 0;
23273859Sml29623 		if ((nxge_port_rbr_size > NXGE_NIU_CONTIG_RBR_MAX) ||
23286512Ssowmini 		    (!ISP2(nxge_port_rbr_size))) {
23293859Sml29623 			nxge_port_rbr_size = NXGE_NIU_CONTIG_RBR_MAX;
23303859Sml29623 		}
23313859Sml29623 		if ((nxge_port_rcr_size > NXGE_NIU_CONTIG_RCR_MAX) ||
23326512Ssowmini 		    (!ISP2(nxge_port_rcr_size))) {
23333859Sml29623 			nxge_port_rcr_size = NXGE_NIU_CONTIG_RCR_MAX;
23343859Sml29623 		}
23353859Sml29623 	}
23363859Sml29623 #endif
23373859Sml29623 
23383859Sml29623 	/*
23393859Sml29623 	 * Addresses of receive block ring, receive completion ring and the
23403859Sml29623 	 * mailbox must be all cache-aligned (64 bytes).
23413859Sml29623 	 */
23423859Sml29623 	rx_cntl_alloc_size = nxge_port_rbr_size + nxge_port_rbr_spare_size;
23433859Sml29623 	rx_cntl_alloc_size *= (sizeof (rx_desc_t));
23443859Sml29623 	rx_cntl_alloc_size += (sizeof (rcr_entry_t) * nxge_port_rcr_size);
23453859Sml29623 	rx_cntl_alloc_size += sizeof (rxdma_mailbox_t);
23463859Sml29623 
23473859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_alloc_rx_mem_pool: "
23486512Ssowmini 	    "nxge_port_rbr_size = %d nxge_port_rbr_spare_size = %d "
23496512Ssowmini 	    "nxge_port_rcr_size = %d "
23506512Ssowmini 	    "rx_cntl_alloc_size = %d",
23516512Ssowmini 	    nxge_port_rbr_size, nxge_port_rbr_spare_size,
23526512Ssowmini 	    nxge_port_rcr_size,
23536512Ssowmini 	    rx_cntl_alloc_size));
23543859Sml29623 
23553859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
23563859Sml29623 	if (nxgep->niu_type == N2_NIU) {
23576495Sspeer 		uint32_t rx_buf_alloc_size = (nxgep->rx_default_block_size *
23586495Sspeer 		    (nxge_port_rbr_size + nxge_port_rbr_spare_size));
23596495Sspeer 
23603859Sml29623 		if (!ISP2(rx_buf_alloc_size)) {
23613859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
23626512Ssowmini 			    "==> nxge_alloc_rx_mem_pool: "
23636512Ssowmini 			    " must be power of 2"));
23643859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
23653859Sml29623 			goto nxge_alloc_rx_mem_pool_exit;
23663859Sml29623 		}
23673859Sml29623 
23683859Sml29623 		if (rx_buf_alloc_size > (1 << 22)) {
23693859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
23706512Ssowmini 			    "==> nxge_alloc_rx_mem_pool: "
23716512Ssowmini 			    " limit size to 4M"));
23723859Sml29623 			status |= (NXGE_ERROR | NXGE_DDI_FAILED);
23733859Sml29623 			goto nxge_alloc_rx_mem_pool_exit;
23743859Sml29623 		}
23753859Sml29623 
23763859Sml29623 		if (rx_cntl_alloc_size < 0x2000) {
23773859Sml29623 			rx_cntl_alloc_size = 0x2000;
23783859Sml29623 		}
23793859Sml29623 	}
23803859Sml29623 #endif
23813859Sml29623 	nxgep->nxge_port_rbr_size = nxge_port_rbr_size;
23823859Sml29623 	nxgep->nxge_port_rcr_size = nxge_port_rcr_size;
23836495Sspeer 	nxgep->nxge_port_rbr_spare_size = nxge_port_rbr_spare_size;
23846495Sspeer 	nxgep->nxge_port_rx_cntl_alloc_size = rx_cntl_alloc_size;
23856495Sspeer 
23866495Sspeer 	dma_poolp->ndmas = p_cfgp->max_rdcs;
23873859Sml29623 	dma_poolp->num_chunks = num_chunks;
23883859Sml29623 	dma_poolp->buf_allocated = B_TRUE;
23893859Sml29623 	nxgep->rx_buf_pool_p = dma_poolp;
23903859Sml29623 	dma_poolp->dma_buf_pool_p = dma_buf_p;
23913859Sml29623 
23926495Sspeer 	dma_cntl_poolp->ndmas = p_cfgp->max_rdcs;
23933859Sml29623 	dma_cntl_poolp->buf_allocated = B_TRUE;
23943859Sml29623 	nxgep->rx_cntl_pool_p = dma_cntl_poolp;
23953859Sml29623 	dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
23963859Sml29623 
23976495Sspeer 	/* Allocate the receive rings, too. */
23986495Sspeer 	nxgep->rx_rbr_rings =
23996512Ssowmini 	    KMEM_ZALLOC(sizeof (rx_rbr_rings_t), KM_SLEEP);
24006495Sspeer 	nxgep->rx_rbr_rings->rbr_rings =
24016512Ssowmini 	    KMEM_ZALLOC(sizeof (p_rx_rbr_ring_t) * rdc_max, KM_SLEEP);
24026495Sspeer 	nxgep->rx_rcr_rings =
24036512Ssowmini 	    KMEM_ZALLOC(sizeof (rx_rcr_rings_t), KM_SLEEP);
24046495Sspeer 	nxgep->rx_rcr_rings->rcr_rings =
24056512Ssowmini 	    KMEM_ZALLOC(sizeof (p_rx_rcr_ring_t) * rdc_max, KM_SLEEP);
24066495Sspeer 	nxgep->rx_mbox_areas_p =
24076512Ssowmini 	    KMEM_ZALLOC(sizeof (rx_mbox_areas_t), KM_SLEEP);
24086495Sspeer 	nxgep->rx_mbox_areas_p->rxmbox_areas =
24096512Ssowmini 	    KMEM_ZALLOC(sizeof (p_rx_mbox_t) * rdc_max, KM_SLEEP);
24106495Sspeer 
24116495Sspeer 	nxgep->rx_rbr_rings->ndmas = nxgep->rx_rcr_rings->ndmas =
24126495Sspeer 	    p_cfgp->max_rdcs;
24136495Sspeer 
24143859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
24156512Ssowmini 	    "<== nxge_alloc_rx_mem_pool:status 0x%08x", status));
24163859Sml29623 
24173859Sml29623 nxge_alloc_rx_mem_pool_exit:
24186495Sspeer 	return (status);
24196495Sspeer }
24206495Sspeer 
24216495Sspeer /*
24226495Sspeer  * nxge_alloc_rxb
24236495Sspeer  *
24246495Sspeer  *	Allocate buffers for an RDC.
24256495Sspeer  *
24266495Sspeer  * Arguments:
24276495Sspeer  * 	nxgep
24286495Sspeer  * 	channel	The channel to map into our kernel space.
24296495Sspeer  *
24306495Sspeer  * Notes:
24316495Sspeer  *
24326495Sspeer  * NPI function calls:
24336495Sspeer  *
24346495Sspeer  * NXGE function calls:
24356495Sspeer  *
24366495Sspeer  * Registers accessed:
24376495Sspeer  *
24386495Sspeer  * Context:
24396495Sspeer  *
24406495Sspeer  * Taking apart:
24416495Sspeer  *
24426495Sspeer  * Open questions:
24436495Sspeer  *
24446495Sspeer  */
24456495Sspeer nxge_status_t
24466495Sspeer nxge_alloc_rxb(
24476495Sspeer 	p_nxge_t nxgep,
24486495Sspeer 	int channel)
24496495Sspeer {
24506495Sspeer 	size_t			rx_buf_alloc_size;
24516495Sspeer 	nxge_status_t		status = NXGE_OK;
24526495Sspeer 
24536495Sspeer 	nxge_dma_common_t	**data;
24546495Sspeer 	nxge_dma_common_t	**control;
24556495Sspeer 	uint32_t 		*num_chunks;
24566495Sspeer 
24576495Sspeer 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb"));
24586495Sspeer 
24596495Sspeer 	/*
24606495Sspeer 	 * Allocate memory for the receive buffers and descriptor rings.
24616495Sspeer 	 * Replace these allocation functions with the interface functions
24626495Sspeer 	 * provided by the partition manager if/when they are available.
24636495Sspeer 	 */
24646495Sspeer 
24656495Sspeer 	/*
24666495Sspeer 	 * Allocate memory for the receive buffer blocks.
24676495Sspeer 	 */
24686495Sspeer 	rx_buf_alloc_size = (nxgep->rx_default_block_size *
24696512Ssowmini 	    (nxgep->nxge_port_rbr_size + nxgep->nxge_port_rbr_spare_size));
24706495Sspeer 
24716495Sspeer 	data = &nxgep->rx_buf_pool_p->dma_buf_pool_p[channel];
24726495Sspeer 	num_chunks = &nxgep->rx_buf_pool_p->num_chunks[channel];
24736495Sspeer 
24746495Sspeer 	if ((status = nxge_alloc_rx_buf_dma(
24756495Sspeer 	    nxgep, channel, data, rx_buf_alloc_size,
24766495Sspeer 	    nxgep->rx_default_block_size, num_chunks)) != NXGE_OK) {
24776495Sspeer 		return (status);
24786495Sspeer 	}
24796495Sspeer 
24806495Sspeer 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_alloc_rxb(): "
24816495Sspeer 	    "dma %d dma_buf_p %llx &dma_buf_p %llx", channel, *data, data));
24826495Sspeer 
24836495Sspeer 	/*
24846495Sspeer 	 * Allocate memory for descriptor rings and mailbox.
24856495Sspeer 	 */
24866495Sspeer 	control = &nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel];
24876495Sspeer 
24886495Sspeer 	if ((status = nxge_alloc_rx_cntl_dma(
24896495Sspeer 	    nxgep, channel, control, nxgep->nxge_port_rx_cntl_alloc_size))
24906495Sspeer 	    != NXGE_OK) {
24916495Sspeer 		nxge_free_rx_cntl_dma(nxgep, *control);
24926495Sspeer 		(*data)->buf_alloc_state |= BUF_ALLOCATED_WAIT_FREE;
24936495Sspeer 		nxge_free_rx_buf_dma(nxgep, *data, *num_chunks);
24946495Sspeer 		return (status);
24956495Sspeer 	}
24966495Sspeer 
24973859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
24986495Sspeer 	    "<== nxge_alloc_rx_mem_pool:status 0x%08x", status));
24993859Sml29623 
25003859Sml29623 	return (status);
25013859Sml29623 }
25023859Sml29623 
25036495Sspeer void
25046495Sspeer nxge_free_rxb(
25056495Sspeer 	p_nxge_t nxgep,
25066495Sspeer 	int channel)
25076495Sspeer {
25086495Sspeer 	nxge_dma_common_t	*data;
25096495Sspeer 	nxge_dma_common_t	*control;
25106495Sspeer 	uint32_t 		num_chunks;
25116495Sspeer 
25126495Sspeer 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rbb"));
25136495Sspeer 
25146495Sspeer 	data = nxgep->rx_buf_pool_p->dma_buf_pool_p[channel];
25156495Sspeer 	num_chunks = nxgep->rx_buf_pool_p->num_chunks[channel];
25166495Sspeer 	nxge_free_rx_buf_dma(nxgep, data, num_chunks);
25176495Sspeer 
25186495Sspeer 	nxgep->rx_buf_pool_p->dma_buf_pool_p[channel] = 0;
25196495Sspeer 	nxgep->rx_buf_pool_p->num_chunks[channel] = 0;
25206495Sspeer 
25216495Sspeer 	control = nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel];
25226495Sspeer 	nxge_free_rx_cntl_dma(nxgep, control);
25236495Sspeer 
25246495Sspeer 	nxgep->rx_cntl_pool_p->dma_buf_pool_p[channel] = 0;
25256495Sspeer 
25266495Sspeer 	KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
25276495Sspeer 	KMEM_FREE(control, sizeof (nxge_dma_common_t));
25286495Sspeer 
25296495Sspeer 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_alloc_rbb"));
25306495Sspeer }
25316495Sspeer 
25323859Sml29623 static void
25333859Sml29623 nxge_free_rx_mem_pool(p_nxge_t nxgep)
25343859Sml29623 {
25356495Sspeer 	int rdc_max = NXGE_MAX_RDCS;
25363859Sml29623 
25373859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_mem_pool"));
25383859Sml29623 
25396495Sspeer 	if (!nxgep->rx_buf_pool_p || !nxgep->rx_buf_pool_p->buf_allocated) {
25403859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
25416512Ssowmini 		    "<== nxge_free_rx_mem_pool "
25426512Ssowmini 		    "(null rx buf pool or buf not allocated"));
25433859Sml29623 		return;
25443859Sml29623 	}
25456495Sspeer 	if (!nxgep->rx_cntl_pool_p || !nxgep->rx_cntl_pool_p->buf_allocated) {
25463859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
25476512Ssowmini 		    "<== nxge_free_rx_mem_pool "
25486512Ssowmini 		    "(null rx cntl buf pool or cntl buf not allocated"));
25493859Sml29623 		return;
25503859Sml29623 	}
25513859Sml29623 
25526495Sspeer 	KMEM_FREE(nxgep->rx_cntl_pool_p->dma_buf_pool_p,
25536495Sspeer 	    sizeof (p_nxge_dma_common_t) * rdc_max);
25546495Sspeer 	KMEM_FREE(nxgep->rx_cntl_pool_p, sizeof (nxge_dma_pool_t));
25556495Sspeer 
25566495Sspeer 	KMEM_FREE(nxgep->rx_buf_pool_p->num_chunks,
25576495Sspeer 	    sizeof (uint32_t) * rdc_max);
25586495Sspeer 	KMEM_FREE(nxgep->rx_buf_pool_p->dma_buf_pool_p,
25596495Sspeer 	    sizeof (p_nxge_dma_common_t) * rdc_max);
25606495Sspeer 	KMEM_FREE(nxgep->rx_buf_pool_p, sizeof (nxge_dma_pool_t));
25616495Sspeer 
25626495Sspeer 	nxgep->rx_buf_pool_p = 0;
25636495Sspeer 	nxgep->rx_cntl_pool_p = 0;
25646495Sspeer 
25656495Sspeer 	KMEM_FREE(nxgep->rx_rbr_rings->rbr_rings,
25666495Sspeer 	    sizeof (p_rx_rbr_ring_t) * rdc_max);
25676495Sspeer 	KMEM_FREE(nxgep->rx_rbr_rings, sizeof (rx_rbr_rings_t));
25686495Sspeer 	KMEM_FREE(nxgep->rx_rcr_rings->rcr_rings,
25696495Sspeer 	    sizeof (p_rx_rcr_ring_t) * rdc_max);
25706495Sspeer 	KMEM_FREE(nxgep->rx_rcr_rings, sizeof (rx_rcr_rings_t));
25716495Sspeer 	KMEM_FREE(nxgep->rx_mbox_areas_p->rxmbox_areas,
25726495Sspeer 	    sizeof (p_rx_mbox_t) * rdc_max);
25736495Sspeer 	KMEM_FREE(nxgep->rx_mbox_areas_p, sizeof (rx_mbox_areas_t));
25746495Sspeer 
25756495Sspeer 	nxgep->rx_rbr_rings = 0;
25766495Sspeer 	nxgep->rx_rcr_rings = 0;
25776495Sspeer 	nxgep->rx_mbox_areas_p = 0;
25783859Sml29623 
25793859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_rx_mem_pool"));
25803859Sml29623 }
25813859Sml29623 
25823859Sml29623 
25833859Sml29623 static nxge_status_t
25843859Sml29623 nxge_alloc_rx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
25853859Sml29623 	p_nxge_dma_common_t *dmap,
25863859Sml29623 	size_t alloc_size, size_t block_size, uint32_t *num_chunks)
25873859Sml29623 {
25883859Sml29623 	p_nxge_dma_common_t 	rx_dmap;
25893859Sml29623 	nxge_status_t		status = NXGE_OK;
25903859Sml29623 	size_t			total_alloc_size;
25913859Sml29623 	size_t			allocated = 0;
25923859Sml29623 	int			i, size_index, array_size;
25936495Sspeer 	boolean_t		use_kmem_alloc = B_FALSE;
25943859Sml29623 
25953859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_buf_dma"));
25963859Sml29623 
25973859Sml29623 	rx_dmap = (p_nxge_dma_common_t)
25986512Ssowmini 	    KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
25996512Ssowmini 	    KM_SLEEP);
26003859Sml29623 
26013859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26026512Ssowmini 	    " alloc_rx_buf_dma rdc %d asize %x bsize %x bbuf %llx ",
26036512Ssowmini 	    dma_channel, alloc_size, block_size, dmap));
26043859Sml29623 
26053859Sml29623 	total_alloc_size = alloc_size;
26063859Sml29623 
26073859Sml29623 #if defined(RX_USE_RECLAIM_POST)
26083859Sml29623 	total_alloc_size = alloc_size + alloc_size/4;
26093859Sml29623 #endif
26103859Sml29623 
26113859Sml29623 	i = 0;
26123859Sml29623 	size_index = 0;
26133859Sml29623 	array_size =  sizeof (alloc_sizes)/sizeof (size_t);
26148661SSantwona.Behera@Sun.COM 	while ((size_index < array_size) &&
26158661SSantwona.Behera@Sun.COM 	    (alloc_sizes[size_index] < alloc_size))
26166512Ssowmini 		size_index++;
26173859Sml29623 	if (size_index >= array_size) {
26183859Sml29623 		size_index = array_size - 1;
26193859Sml29623 	}
26203859Sml29623 
26216495Sspeer 	/* For Neptune, use kmem_alloc if the kmem flag is set. */
26226495Sspeer 	if (nxgep->niu_type != N2_NIU && nxge_use_kmem_alloc) {
26236495Sspeer 		use_kmem_alloc = B_TRUE;
26246495Sspeer #if defined(__i386) || defined(__amd64)
26256495Sspeer 		size_index = 0;
26266495Sspeer #endif
26276495Sspeer 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26286495Sspeer 		    "==> nxge_alloc_rx_buf_dma: "
26296495Sspeer 		    "Neptune use kmem_alloc() - size_index %d",
26306495Sspeer 		    size_index));
26316495Sspeer 	}
26326495Sspeer 
26333859Sml29623 	while ((allocated < total_alloc_size) &&
26346512Ssowmini 	    (size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
26353859Sml29623 		rx_dmap[i].dma_chunk_index = i;
26363859Sml29623 		rx_dmap[i].block_size = block_size;
26373859Sml29623 		rx_dmap[i].alength = alloc_sizes[size_index];
26383859Sml29623 		rx_dmap[i].orig_alength = rx_dmap[i].alength;
26393859Sml29623 		rx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
26403859Sml29623 		rx_dmap[i].dma_channel = dma_channel;
26413859Sml29623 		rx_dmap[i].contig_alloc_type = B_FALSE;
26426495Sspeer 		rx_dmap[i].kmem_alloc_type = B_FALSE;
26436495Sspeer 		rx_dmap[i].buf_alloc_type = DDI_MEM_ALLOC;
26443859Sml29623 
26453859Sml29623 		/*
26463859Sml29623 		 * N2/NIU: data buffers must be contiguous as the driver
26473859Sml29623 		 *	   needs to call Hypervisor api to set up
26483859Sml29623 		 *	   logical pages.
26493859Sml29623 		 */
26503859Sml29623 		if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
26513859Sml29623 			rx_dmap[i].contig_alloc_type = B_TRUE;
26526495Sspeer 			rx_dmap[i].buf_alloc_type = CONTIG_MEM_ALLOC;
26536495Sspeer 		} else if (use_kmem_alloc) {
26546495Sspeer 			/* For Neptune, use kmem_alloc */
26556495Sspeer 			NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26566495Sspeer 			    "==> nxge_alloc_rx_buf_dma: "
26576495Sspeer 			    "Neptune use kmem_alloc()"));
26586495Sspeer 			rx_dmap[i].kmem_alloc_type = B_TRUE;
26596495Sspeer 			rx_dmap[i].buf_alloc_type = KMEM_ALLOC;
26603859Sml29623 		}
26613859Sml29623 
26623859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26636512Ssowmini 		    "alloc_rx_buf_dma rdc %d chunk %d bufp %llx size %x "
26646512Ssowmini 		    "i %d nblocks %d alength %d",
26656512Ssowmini 		    dma_channel, i, &rx_dmap[i], block_size,
26666512Ssowmini 		    i, rx_dmap[i].nblocks,
26676512Ssowmini 		    rx_dmap[i].alength));
26683859Sml29623 		status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
26696512Ssowmini 		    &nxge_rx_dma_attr,
26706512Ssowmini 		    rx_dmap[i].alength,
26716512Ssowmini 		    &nxge_dev_buf_dma_acc_attr,
26726512Ssowmini 		    DDI_DMA_READ | DDI_DMA_STREAMING,
26736512Ssowmini 		    (p_nxge_dma_common_t)(&rx_dmap[i]));
26743859Sml29623 		if (status != NXGE_OK) {
26753859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
26766495Sspeer 			    "nxge_alloc_rx_buf_dma: Alloc Failed: "
26776495Sspeer 			    "dma %d size_index %d size requested %d",
26786495Sspeer 			    dma_channel,
26796495Sspeer 			    size_index,
26806495Sspeer 			    rx_dmap[i].alength));
26813859Sml29623 			size_index--;
26823859Sml29623 		} else {
26836495Sspeer 			rx_dmap[i].buf_alloc_state = BUF_ALLOCATED;
26846495Sspeer 			NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26856495Sspeer 			    " nxge_alloc_rx_buf_dma DONE  alloc mem: "
26866495Sspeer 			    "dma %d dma_buf_p $%p kaddrp $%p alength %d "
26876495Sspeer 			    "buf_alloc_state %d alloc_type %d",
26886495Sspeer 			    dma_channel,
26896495Sspeer 			    &rx_dmap[i],
26906495Sspeer 			    rx_dmap[i].kaddrp,
26916495Sspeer 			    rx_dmap[i].alength,
26926495Sspeer 			    rx_dmap[i].buf_alloc_state,
26936495Sspeer 			    rx_dmap[i].buf_alloc_type));
26946495Sspeer 			NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
26956495Sspeer 			    " alloc_rx_buf_dma allocated rdc %d "
26966495Sspeer 			    "chunk %d size %x dvma %x bufp %llx kaddrp $%p",
26976495Sspeer 			    dma_channel, i, rx_dmap[i].alength,
26986495Sspeer 			    rx_dmap[i].ioaddr_pp, &rx_dmap[i],
26996495Sspeer 			    rx_dmap[i].kaddrp));
27003859Sml29623 			i++;
27013859Sml29623 			allocated += alloc_sizes[size_index];
27023859Sml29623 		}
27033859Sml29623 	}
27043859Sml29623 
27053859Sml29623 	if (allocated < total_alloc_size) {
27065770Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
27076495Sspeer 		    "==> nxge_alloc_rx_buf_dma: not enough for channel %d "
27085770Sml29623 		    "allocated 0x%x requested 0x%x",
27095770Sml29623 		    dma_channel,
27105770Sml29623 		    allocated, total_alloc_size));
27115770Sml29623 		status = NXGE_ERROR;
27123859Sml29623 		goto nxge_alloc_rx_mem_fail1;
27133859Sml29623 	}
27143859Sml29623 
27155770Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
27166495Sspeer 	    "==> nxge_alloc_rx_buf_dma: Allocated for channel %d "
27175770Sml29623 	    "allocated 0x%x requested 0x%x",
27185770Sml29623 	    dma_channel,
27195770Sml29623 	    allocated, total_alloc_size));
27205770Sml29623 
27213859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
27226512Ssowmini 	    " alloc_rx_buf_dma rdc %d allocated %d chunks",
27236512Ssowmini 	    dma_channel, i));
27243859Sml29623 	*num_chunks = i;
27253859Sml29623 	*dmap = rx_dmap;
27263859Sml29623 
27273859Sml29623 	goto nxge_alloc_rx_mem_exit;
27283859Sml29623 
27293859Sml29623 nxge_alloc_rx_mem_fail1:
27303859Sml29623 	KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
27313859Sml29623 
27323859Sml29623 nxge_alloc_rx_mem_exit:
27333859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
27346512Ssowmini 	    "<== nxge_alloc_rx_buf_dma status 0x%08x", status));
27353859Sml29623 
27363859Sml29623 	return (status);
27373859Sml29623 }
27383859Sml29623 
27393859Sml29623 /*ARGSUSED*/
27403859Sml29623 static void
27413859Sml29623 nxge_free_rx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
27423859Sml29623     uint32_t num_chunks)
27433859Sml29623 {
27443859Sml29623 	int		i;
27453859Sml29623 
27463859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
27476512Ssowmini 	    "==> nxge_free_rx_buf_dma: # of chunks %d", num_chunks));
27483859Sml29623 
27496495Sspeer 	if (dmap == 0)
27506495Sspeer 		return;
27516495Sspeer 
27523859Sml29623 	for (i = 0; i < num_chunks; i++) {
27533859Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
27546512Ssowmini 		    "==> nxge_free_rx_buf_dma: chunk %d dmap 0x%llx",
27556512Ssowmini 		    i, dmap));
27566495Sspeer 		nxge_dma_free_rx_data_buf(dmap++);
27573859Sml29623 	}
27583859Sml29623 
27593859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_rx_buf_dma"));
27603859Sml29623 }
27613859Sml29623 
27623859Sml29623 /*ARGSUSED*/
27633859Sml29623 static nxge_status_t
27643859Sml29623 nxge_alloc_rx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
27653859Sml29623     p_nxge_dma_common_t *dmap, size_t size)
27663859Sml29623 {
27673859Sml29623 	p_nxge_dma_common_t 	rx_dmap;
27683859Sml29623 	nxge_status_t		status = NXGE_OK;
27693859Sml29623 
27703859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_rx_cntl_dma"));
27713859Sml29623 
27723859Sml29623 	rx_dmap = (p_nxge_dma_common_t)
27736512Ssowmini 	    KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
27743859Sml29623 
27753859Sml29623 	rx_dmap->contig_alloc_type = B_FALSE;
27766495Sspeer 	rx_dmap->kmem_alloc_type = B_FALSE;
27773859Sml29623 
27783859Sml29623 	status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
27796512Ssowmini 	    &nxge_desc_dma_attr,
27806512Ssowmini 	    size,
27816512Ssowmini 	    &nxge_dev_desc_dma_acc_attr,
27826512Ssowmini 	    DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
27836512Ssowmini 	    rx_dmap);
27843859Sml29623 	if (status != NXGE_OK) {
27853859Sml29623 		goto nxge_alloc_rx_cntl_dma_fail1;
27863859Sml29623 	}
27873859Sml29623 
27883859Sml29623 	*dmap = rx_dmap;
27893859Sml29623 	goto nxge_alloc_rx_cntl_dma_exit;
27903859Sml29623 
27913859Sml29623 nxge_alloc_rx_cntl_dma_fail1:
27923859Sml29623 	KMEM_FREE(rx_dmap, sizeof (nxge_dma_common_t));
27933859Sml29623 
27943859Sml29623 nxge_alloc_rx_cntl_dma_exit:
27953859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
27966512Ssowmini 	    "<== nxge_alloc_rx_cntl_dma status 0x%08x", status));
27973859Sml29623 
27983859Sml29623 	return (status);
27993859Sml29623 }
28003859Sml29623 
28013859Sml29623 /*ARGSUSED*/
28023859Sml29623 static void
28033859Sml29623 nxge_free_rx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
28043859Sml29623 {
28053859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_rx_cntl_dma"));
28063859Sml29623 
28076495Sspeer 	if (dmap == 0)
28086495Sspeer 		return;
28096495Sspeer 
28103859Sml29623 	nxge_dma_mem_free(dmap);
28113859Sml29623 
28123859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_rx_cntl_dma"));
28133859Sml29623 }
28143859Sml29623 
28156495Sspeer typedef struct {
28166495Sspeer 	size_t	tx_size;
28176495Sspeer 	size_t	cr_size;
28186495Sspeer 	size_t	threshhold;
28196495Sspeer } nxge_tdc_sizes_t;
28206495Sspeer 
28216495Sspeer static
28226495Sspeer nxge_status_t
28236495Sspeer nxge_tdc_sizes(
28246495Sspeer 	nxge_t *nxgep,
28256495Sspeer 	nxge_tdc_sizes_t *sizes)
28266495Sspeer {
28276495Sspeer 	uint32_t threshhold;	/* The bcopy() threshhold */
28286495Sspeer 	size_t tx_size;		/* Transmit buffer size */
28296495Sspeer 	size_t cr_size;		/* Completion ring size */
28306495Sspeer 
28316495Sspeer 	/*
28326495Sspeer 	 * Assume that each DMA channel will be configured with the
28336495Sspeer 	 * default transmit buffer size for copying transmit data.
28346495Sspeer 	 * (If a packet is bigger than this, it will not be copied.)
28356495Sspeer 	 */
28366495Sspeer 	if (nxgep->niu_type == N2_NIU) {
28376495Sspeer 		threshhold = TX_BCOPY_SIZE;
28386495Sspeer 	} else {
28396495Sspeer 		threshhold = nxge_bcopy_thresh;
28406495Sspeer 	}
28416495Sspeer 	tx_size = nxge_tx_ring_size * threshhold;
28426495Sspeer 
28436495Sspeer 	cr_size = nxge_tx_ring_size * sizeof (tx_desc_t);
28446495Sspeer 	cr_size += sizeof (txdma_mailbox_t);
28456495Sspeer 
28466495Sspeer #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
28476495Sspeer 	if (nxgep->niu_type == N2_NIU) {
28486495Sspeer 		if (!ISP2(tx_size)) {
28496495Sspeer 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28506512Ssowmini 			    "==> nxge_tdc_sizes: Tx size"
28516512Ssowmini 			    " must be power of 2"));
28526495Sspeer 			return (NXGE_ERROR);
28536495Sspeer 		}
28546495Sspeer 
28556495Sspeer 		if (tx_size > (1 << 22)) {
28566495Sspeer 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
28576512Ssowmini 			    "==> nxge_tdc_sizes: Tx size"
28586512Ssowmini 			    " limited to 4M"));
28596495Sspeer 			return (NXGE_ERROR);
28606495Sspeer 		}
28616495Sspeer 
28626495Sspeer 		if (cr_size < 0x2000)
28636495Sspeer 			cr_size = 0x2000;
28646495Sspeer 	}
28656495Sspeer #endif
28666495Sspeer 
28676495Sspeer 	sizes->threshhold = threshhold;
28686495Sspeer 	sizes->tx_size = tx_size;
28696495Sspeer 	sizes->cr_size = cr_size;
28706495Sspeer 
28716495Sspeer 	return (NXGE_OK);
28726495Sspeer }
28736495Sspeer /*
28746495Sspeer  * nxge_alloc_txb
28756495Sspeer  *
28766495Sspeer  *	Allocate buffers for an TDC.
28776495Sspeer  *
28786495Sspeer  * Arguments:
28796495Sspeer  * 	nxgep
28806495Sspeer  * 	channel	The channel to map into our kernel space.
28816495Sspeer  *
28826495Sspeer  * Notes:
28836495Sspeer  *
28846495Sspeer  * NPI function calls:
28856495Sspeer  *
28866495Sspeer  * NXGE function calls:
28876495Sspeer  *
28886495Sspeer  * Registers accessed:
28896495Sspeer  *
28906495Sspeer  * Context:
28916495Sspeer  *
28926495Sspeer  * Taking apart:
28936495Sspeer  *
28946495Sspeer  * Open questions:
28956495Sspeer  *
28966495Sspeer  */
28976495Sspeer nxge_status_t
28986495Sspeer nxge_alloc_txb(
28996495Sspeer 	p_nxge_t nxgep,
29006495Sspeer 	int channel)
29016495Sspeer {
29026495Sspeer 	nxge_dma_common_t	**dma_buf_p;
29036495Sspeer 	nxge_dma_common_t	**dma_cntl_p;
29046495Sspeer 	uint32_t 		*num_chunks;
29056495Sspeer 	nxge_status_t		status = NXGE_OK;
29066495Sspeer 
29076495Sspeer 	nxge_tdc_sizes_t	sizes;
29086495Sspeer 
29096495Sspeer 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tbb"));
29106495Sspeer 
29116495Sspeer 	if (nxge_tdc_sizes(nxgep, &sizes) != NXGE_OK)
29126495Sspeer 		return (NXGE_ERROR);
29136495Sspeer 
29146495Sspeer 	/*
29156495Sspeer 	 * Allocate memory for transmit buffers and descriptor rings.
29166495Sspeer 	 * Replace these allocation functions with the interface functions
29176495Sspeer 	 * provided by the partition manager Real Soon Now.
29186495Sspeer 	 */
29196495Sspeer 	dma_buf_p = &nxgep->tx_buf_pool_p->dma_buf_pool_p[channel];
29206495Sspeer 	num_chunks = &nxgep->tx_buf_pool_p->num_chunks[channel];
29216495Sspeer 
29226495Sspeer 	dma_cntl_p = &nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel];
29236495Sspeer 
29246495Sspeer 	/*
29256495Sspeer 	 * Allocate memory for transmit buffers and descriptor rings.
29266495Sspeer 	 * Replace allocation functions with interface functions provided
29276495Sspeer 	 * by the partition manager when it is available.
29286495Sspeer 	 *
29296495Sspeer 	 * Allocate memory for the transmit buffer pool.
29306495Sspeer 	 */
29316495Sspeer 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
29326512Ssowmini 	    "sizes: tx: %ld, cr:%ld, th:%ld",
29336512Ssowmini 	    sizes.tx_size, sizes.cr_size, sizes.threshhold));
29346495Sspeer 
29356495Sspeer 	*num_chunks = 0;
29366495Sspeer 	status = nxge_alloc_tx_buf_dma(nxgep, channel, dma_buf_p,
29376495Sspeer 	    sizes.tx_size, sizes.threshhold, num_chunks);
29386495Sspeer 	if (status != NXGE_OK) {
29396495Sspeer 		cmn_err(CE_NOTE, "nxge_alloc_tx_buf_dma failed!");
29406495Sspeer 		return (status);
29416495Sspeer 	}
29426495Sspeer 
29436495Sspeer 	/*
29446495Sspeer 	 * Allocate memory for descriptor rings and mailbox.
29456495Sspeer 	 */
29466495Sspeer 	status = nxge_alloc_tx_cntl_dma(nxgep, channel, dma_cntl_p,
29476495Sspeer 	    sizes.cr_size);
29486495Sspeer 	if (status != NXGE_OK) {
29496495Sspeer 		nxge_free_tx_buf_dma(nxgep, *dma_buf_p, *num_chunks);
29506495Sspeer 		cmn_err(CE_NOTE, "nxge_alloc_tx_cntl_dma failed!");
29516495Sspeer 		return (status);
29526495Sspeer 	}
29536495Sspeer 
29546495Sspeer 	return (NXGE_OK);
29556495Sspeer }
29566495Sspeer 
29576495Sspeer void
29586495Sspeer nxge_free_txb(
29596495Sspeer 	p_nxge_t nxgep,
29606495Sspeer 	int channel)
29616495Sspeer {
29626495Sspeer 	nxge_dma_common_t	*data;
29636495Sspeer 	nxge_dma_common_t	*control;
29646495Sspeer 	uint32_t 		num_chunks;
29656495Sspeer 
29666495Sspeer 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_txb"));
29676495Sspeer 
29686495Sspeer 	data = nxgep->tx_buf_pool_p->dma_buf_pool_p[channel];
29696495Sspeer 	num_chunks = nxgep->tx_buf_pool_p->num_chunks[channel];
29706495Sspeer 	nxge_free_tx_buf_dma(nxgep, data, num_chunks);
29716495Sspeer 
29726495Sspeer 	nxgep->tx_buf_pool_p->dma_buf_pool_p[channel] = 0;
29736495Sspeer 	nxgep->tx_buf_pool_p->num_chunks[channel] = 0;
29746495Sspeer 
29756495Sspeer 	control = nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel];
29766495Sspeer 	nxge_free_tx_cntl_dma(nxgep, control);
29776495Sspeer 
29786495Sspeer 	nxgep->tx_cntl_pool_p->dma_buf_pool_p[channel] = 0;
29796495Sspeer 
29806495Sspeer 	KMEM_FREE(data, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
29816495Sspeer 	KMEM_FREE(control, sizeof (nxge_dma_common_t));
29826495Sspeer 
29836495Sspeer 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_txb"));
29846495Sspeer }
29856495Sspeer 
29866495Sspeer /*
29876495Sspeer  * nxge_alloc_tx_mem_pool
29886495Sspeer  *
29896495Sspeer  *	This function allocates all of the per-port TDC control data structures.
29906495Sspeer  *	The per-channel (TDC) data structures are allocated when needed.
29916495Sspeer  *
29926495Sspeer  * Arguments:
29936495Sspeer  * 	nxgep
29946495Sspeer  *
29956495Sspeer  * Notes:
29966495Sspeer  *
29976495Sspeer  * Context:
29986495Sspeer  *	Any domain
29996495Sspeer  */
30006495Sspeer nxge_status_t
30013859Sml29623 nxge_alloc_tx_mem_pool(p_nxge_t nxgep)
30023859Sml29623 {
30036495Sspeer 	nxge_hw_pt_cfg_t	*p_cfgp;
30046495Sspeer 	nxge_dma_pool_t		*dma_poolp;
30056495Sspeer 	nxge_dma_common_t	**dma_buf_p;
30066495Sspeer 	nxge_dma_pool_t		*dma_cntl_poolp;
30076495Sspeer 	nxge_dma_common_t	**dma_cntl_p;
30083859Sml29623 	uint32_t		*num_chunks; /* per dma */
30096495Sspeer 	int			tdc_max;
30103859Sml29623 
30113859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_alloc_tx_mem_pool"));
30123859Sml29623 
30136495Sspeer 	p_cfgp = &nxgep->pt_config.hw_config;
30146495Sspeer 	tdc_max = NXGE_MAX_TDCS;
30156495Sspeer 
30163859Sml29623 	/*
30173859Sml29623 	 * Allocate memory for each transmit DMA channel.
30183859Sml29623 	 */
30193859Sml29623 	dma_poolp = (p_nxge_dma_pool_t)KMEM_ZALLOC(sizeof (nxge_dma_pool_t),
30206512Ssowmini 	    KM_SLEEP);
30213859Sml29623 	dma_buf_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
30226512Ssowmini 	    sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP);
30233859Sml29623 
30243859Sml29623 	dma_cntl_poolp = (p_nxge_dma_pool_t)
30256512Ssowmini 	    KMEM_ZALLOC(sizeof (nxge_dma_pool_t), KM_SLEEP);
30263859Sml29623 	dma_cntl_p = (p_nxge_dma_common_t *)KMEM_ZALLOC(
30276512Ssowmini 	    sizeof (p_nxge_dma_common_t) * tdc_max, KM_SLEEP);
30283859Sml29623 
30295770Sml29623 	if (nxge_tx_ring_size > TDC_DEFAULT_MAX) {
30305770Sml29623 		NXGE_DEBUG_MSG((nxgep, MEM_CTL,
30315770Sml29623 		    "nxge_alloc_tx_mem_pool: TDC too high %d, "
30325770Sml29623 		    "set to default %d",
30335770Sml29623 		    nxge_tx_ring_size, TDC_DEFAULT_MAX));
30345770Sml29623 		nxge_tx_ring_size = TDC_DEFAULT_MAX;
30355770Sml29623 	}
30365770Sml29623 
30373859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
30383859Sml29623 	/*
30393859Sml29623 	 * N2/NIU has limitation on the descriptor sizes (contiguous
30403859Sml29623 	 * memory allocation on data buffers to 4M (contig_mem_alloc)
30413859Sml29623 	 * and little endian for control buffers (must use the ddi/dki mem alloc
30423859Sml29623 	 * function). The transmit ring is limited to 8K (includes the
30433859Sml29623 	 * mailbox).
30443859Sml29623 	 */
30453859Sml29623 	if (nxgep->niu_type == N2_NIU) {
30463859Sml29623 		if ((nxge_tx_ring_size > NXGE_NIU_CONTIG_TX_MAX) ||
30476512Ssowmini 		    (!ISP2(nxge_tx_ring_size))) {
30483859Sml29623 			nxge_tx_ring_size = NXGE_NIU_CONTIG_TX_MAX;
30493859Sml29623 		}
30503859Sml29623 	}
30513859Sml29623 #endif
30523859Sml29623 
30533859Sml29623 	nxgep->nxge_port_tx_ring_size = nxge_tx_ring_size;
30543859Sml29623 
30553859Sml29623 	num_chunks = (uint32_t *)KMEM_ZALLOC(
30566512Ssowmini 	    sizeof (uint32_t) * tdc_max, KM_SLEEP);
30576495Sspeer 
30586495Sspeer 	dma_poolp->ndmas = p_cfgp->tdc.owned;
30593859Sml29623 	dma_poolp->num_chunks = num_chunks;
30603859Sml29623 	dma_poolp->dma_buf_pool_p = dma_buf_p;
30613859Sml29623 	nxgep->tx_buf_pool_p = dma_poolp;
30623859Sml29623 
30636495Sspeer 	dma_poolp->buf_allocated = B_TRUE;
30646495Sspeer 
30656495Sspeer 	dma_cntl_poolp->ndmas = p_cfgp->tdc.owned;
30663859Sml29623 	dma_cntl_poolp->dma_buf_pool_p = dma_cntl_p;
30673859Sml29623 	nxgep->tx_cntl_pool_p = dma_cntl_poolp;
30683859Sml29623 
30696495Sspeer 	dma_cntl_poolp->buf_allocated = B_TRUE;
30706495Sspeer 
30716495Sspeer 	nxgep->tx_rings =
30726495Sspeer 	    KMEM_ZALLOC(sizeof (tx_rings_t), KM_SLEEP);
30736495Sspeer 	nxgep->tx_rings->rings =
30746495Sspeer 	    KMEM_ZALLOC(sizeof (p_tx_ring_t) * tdc_max, KM_SLEEP);
30756495Sspeer 	nxgep->tx_mbox_areas_p =
30766495Sspeer 	    KMEM_ZALLOC(sizeof (tx_mbox_areas_t), KM_SLEEP);
30776495Sspeer 	nxgep->tx_mbox_areas_p->txmbox_areas_p =
30786495Sspeer 	    KMEM_ZALLOC(sizeof (p_tx_mbox_t) * tdc_max, KM_SLEEP);
30796495Sspeer 
30806495Sspeer 	nxgep->tx_rings->ndmas = p_cfgp->tdc.owned;
30816495Sspeer 
30823859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL,
30836512Ssowmini 	    "==> nxge_alloc_tx_mem_pool: ndmas %d poolp->ndmas %d",
30846512Ssowmini 	    tdc_max, dma_poolp->ndmas));
30856495Sspeer 
30866495Sspeer 	return (NXGE_OK);
30873859Sml29623 }
30883859Sml29623 
30896495Sspeer nxge_status_t
30903859Sml29623 nxge_alloc_tx_buf_dma(p_nxge_t nxgep, uint16_t dma_channel,
30913859Sml29623     p_nxge_dma_common_t *dmap, size_t alloc_size,
30923859Sml29623     size_t block_size, uint32_t *num_chunks)
30933859Sml29623 {
30943859Sml29623 	p_nxge_dma_common_t 	tx_dmap;
30953859Sml29623 	nxge_status_t		status = NXGE_OK;
30963859Sml29623 	size_t			total_alloc_size;
30973859Sml29623 	size_t			allocated = 0;
30983859Sml29623 	int			i, size_index, array_size;
30993859Sml29623 
31003859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_buf_dma"));
31013859Sml29623 
31023859Sml29623 	tx_dmap = (p_nxge_dma_common_t)
31036512Ssowmini 	    KMEM_ZALLOC(sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK,
31046512Ssowmini 	    KM_SLEEP);
31053859Sml29623 
31063859Sml29623 	total_alloc_size = alloc_size;
31073859Sml29623 	i = 0;
31083859Sml29623 	size_index = 0;
31093859Sml29623 	array_size =  sizeof (alloc_sizes) /  sizeof (size_t);
31108661SSantwona.Behera@Sun.COM 	while ((size_index < array_size) &&
31118661SSantwona.Behera@Sun.COM 	    (alloc_sizes[size_index] < alloc_size))
31123859Sml29623 		size_index++;
31133859Sml29623 	if (size_index >= array_size) {
31143859Sml29623 		size_index = array_size - 1;
31153859Sml29623 	}
31163859Sml29623 
31173859Sml29623 	while ((allocated < total_alloc_size) &&
31186512Ssowmini 	    (size_index >= 0) && (i < NXGE_DMA_BLOCK)) {
31193859Sml29623 
31203859Sml29623 		tx_dmap[i].dma_chunk_index = i;
31213859Sml29623 		tx_dmap[i].block_size = block_size;
31223859Sml29623 		tx_dmap[i].alength = alloc_sizes[size_index];
31233859Sml29623 		tx_dmap[i].orig_alength = tx_dmap[i].alength;
31243859Sml29623 		tx_dmap[i].nblocks = alloc_sizes[size_index] / block_size;
31253859Sml29623 		tx_dmap[i].dma_channel = dma_channel;
31263859Sml29623 		tx_dmap[i].contig_alloc_type = B_FALSE;
31276495Sspeer 		tx_dmap[i].kmem_alloc_type = B_FALSE;
31283859Sml29623 
31293859Sml29623 		/*
31303859Sml29623 		 * N2/NIU: data buffers must be contiguous as the driver
31313859Sml29623 		 *	   needs to call Hypervisor api to set up
31323859Sml29623 		 *	   logical pages.
31333859Sml29623 		 */
31343859Sml29623 		if ((nxgep->niu_type == N2_NIU) && (NXGE_DMA_BLOCK == 1)) {
31353859Sml29623 			tx_dmap[i].contig_alloc_type = B_TRUE;
31363859Sml29623 		}
31373859Sml29623 
31383859Sml29623 		status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
31396512Ssowmini 		    &nxge_tx_dma_attr,
31406512Ssowmini 		    tx_dmap[i].alength,
31416512Ssowmini 		    &nxge_dev_buf_dma_acc_attr,
31426512Ssowmini 		    DDI_DMA_WRITE | DDI_DMA_STREAMING,
31436512Ssowmini 		    (p_nxge_dma_common_t)(&tx_dmap[i]));
31443859Sml29623 		if (status != NXGE_OK) {
31453859Sml29623 			size_index--;
31463859Sml29623 		} else {
31473859Sml29623 			i++;
31483859Sml29623 			allocated += alloc_sizes[size_index];
31493859Sml29623 		}
31503859Sml29623 	}
31513859Sml29623 
31523859Sml29623 	if (allocated < total_alloc_size) {
31535770Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
31545770Sml29623 		    "==> nxge_alloc_tx_buf_dma: not enough channel %d: "
31555770Sml29623 		    "allocated 0x%x requested 0x%x",
31565770Sml29623 		    dma_channel,
31575770Sml29623 		    allocated, total_alloc_size));
31585770Sml29623 		status = NXGE_ERROR;
31593859Sml29623 		goto nxge_alloc_tx_mem_fail1;
31603859Sml29623 	}
31613859Sml29623 
31625770Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
31635770Sml29623 	    "==> nxge_alloc_tx_buf_dma: Allocated for channel %d: "
31645770Sml29623 	    "allocated 0x%x requested 0x%x",
31655770Sml29623 	    dma_channel,
31665770Sml29623 	    allocated, total_alloc_size));
31675770Sml29623 
31683859Sml29623 	*num_chunks = i;
31693859Sml29623 	*dmap = tx_dmap;
31703859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
31716512Ssowmini 	    "==> nxge_alloc_tx_buf_dma dmap 0x%016llx num chunks %d",
31726512Ssowmini 	    *dmap, i));
31733859Sml29623 	goto nxge_alloc_tx_mem_exit;
31743859Sml29623 
31753859Sml29623 nxge_alloc_tx_mem_fail1:
31763859Sml29623 	KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t) * NXGE_DMA_BLOCK);
31773859Sml29623 
31783859Sml29623 nxge_alloc_tx_mem_exit:
31793859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
31806512Ssowmini 	    "<== nxge_alloc_tx_buf_dma status 0x%08x", status));
31813859Sml29623 
31823859Sml29623 	return (status);
31833859Sml29623 }
31843859Sml29623 
31853859Sml29623 /*ARGSUSED*/
31863859Sml29623 static void
31873859Sml29623 nxge_free_tx_buf_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap,
31883859Sml29623     uint32_t num_chunks)
31893859Sml29623 {
31903859Sml29623 	int		i;
31913859Sml29623 
31923859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "==> nxge_free_tx_buf_dma"));
31933859Sml29623 
31946495Sspeer 	if (dmap == 0)
31956495Sspeer 		return;
31966495Sspeer 
31973859Sml29623 	for (i = 0; i < num_chunks; i++) {
31983859Sml29623 		nxge_dma_mem_free(dmap++);
31993859Sml29623 	}
32003859Sml29623 
32013859Sml29623 	NXGE_DEBUG_MSG((nxgep, MEM_CTL, "<== nxge_free_tx_buf_dma"));
32023859Sml29623 }
32033859Sml29623 
32043859Sml29623 /*ARGSUSED*/
32056495Sspeer nxge_status_t
32063859Sml29623 nxge_alloc_tx_cntl_dma(p_nxge_t nxgep, uint16_t dma_channel,
32073859Sml29623     p_nxge_dma_common_t *dmap, size_t size)
32083859Sml29623 {
32093859Sml29623 	p_nxge_dma_common_t 	tx_dmap;
32103859Sml29623 	nxge_status_t		status = NXGE_OK;
32113859Sml29623 
32123859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_alloc_tx_cntl_dma"));
32133859Sml29623 	tx_dmap = (p_nxge_dma_common_t)
32146512Ssowmini 	    KMEM_ZALLOC(sizeof (nxge_dma_common_t), KM_SLEEP);
32153859Sml29623 
32163859Sml29623 	tx_dmap->contig_alloc_type = B_FALSE;
32176495Sspeer 	tx_dmap->kmem_alloc_type = B_FALSE;
32183859Sml29623 
32193859Sml29623 	status = nxge_dma_mem_alloc(nxgep, nxge_force_dma,
32206512Ssowmini 	    &nxge_desc_dma_attr,
32216512Ssowmini 	    size,
32226512Ssowmini 	    &nxge_dev_desc_dma_acc_attr,
32236512Ssowmini 	    DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
32246512Ssowmini 	    tx_dmap);
32253859Sml29623 	if (status != NXGE_OK) {
32263859Sml29623 		goto nxge_alloc_tx_cntl_dma_fail1;
32273859Sml29623 	}
32283859Sml29623 
32293859Sml29623 	*dmap = tx_dmap;
32303859Sml29623 	goto nxge_alloc_tx_cntl_dma_exit;
32313859Sml29623 
32323859Sml29623 nxge_alloc_tx_cntl_dma_fail1:
32333859Sml29623 	KMEM_FREE(tx_dmap, sizeof (nxge_dma_common_t));
32343859Sml29623 
32353859Sml29623 nxge_alloc_tx_cntl_dma_exit:
32363859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL,
32376512Ssowmini 	    "<== nxge_alloc_tx_cntl_dma status 0x%08x", status));
32383859Sml29623 
32393859Sml29623 	return (status);
32403859Sml29623 }
32413859Sml29623 
32423859Sml29623 /*ARGSUSED*/
32433859Sml29623 static void
32443859Sml29623 nxge_free_tx_cntl_dma(p_nxge_t nxgep, p_nxge_dma_common_t dmap)
32453859Sml29623 {
32463859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "==> nxge_free_tx_cntl_dma"));
32473859Sml29623 
32486495Sspeer 	if (dmap == 0)
32496495Sspeer 		return;
32506495Sspeer 
32513859Sml29623 	nxge_dma_mem_free(dmap);
32523859Sml29623 
32533859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_free_tx_cntl_dma"));
32543859Sml29623 }
32553859Sml29623 
32566495Sspeer /*
32576495Sspeer  * nxge_free_tx_mem_pool
32586495Sspeer  *
32596495Sspeer  *	This function frees all of the per-port TDC control data structures.
32606495Sspeer  *	The per-channel (TDC) data structures are freed when the channel
32616495Sspeer  *	is stopped.
32626495Sspeer  *
32636495Sspeer  * Arguments:
32646495Sspeer  * 	nxgep
32656495Sspeer  *
32666495Sspeer  * Notes:
32676495Sspeer  *
32686495Sspeer  * Context:
32696495Sspeer  *	Any domain
32706495Sspeer  */
32713859Sml29623 static void
32723859Sml29623 nxge_free_tx_mem_pool(p_nxge_t nxgep)
32733859Sml29623 {
32746495Sspeer 	int tdc_max = NXGE_MAX_TDCS;
32756495Sspeer 
32766495Sspeer 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "==> nxge_free_tx_mem_pool"));
32776495Sspeer 
32786495Sspeer 	if (!nxgep->tx_buf_pool_p || !nxgep->tx_buf_pool_p->buf_allocated) {
32796495Sspeer 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
32806512Ssowmini 		    "<== nxge_free_tx_mem_pool "
32816512Ssowmini 		    "(null tx buf pool or buf not allocated"));
32823859Sml29623 		return;
32833859Sml29623 	}
32846495Sspeer 	if (!nxgep->tx_cntl_pool_p || !nxgep->tx_cntl_pool_p->buf_allocated) {
32856495Sspeer 		NXGE_DEBUG_MSG((nxgep, MEM2_CTL,
32866512Ssowmini 		    "<== nxge_free_tx_mem_pool "
32876512Ssowmini 		    "(null tx cntl buf pool or cntl buf not allocated"));
32883859Sml29623 		return;
32893859Sml29623 	}
32903859Sml29623 
32916495Sspeer 	/* 1. Free the mailboxes. */
32926495Sspeer 	KMEM_FREE(nxgep->tx_mbox_areas_p->txmbox_areas_p,
32936495Sspeer 	    sizeof (p_tx_mbox_t) * tdc_max);
32946495Sspeer 	KMEM_FREE(nxgep->tx_mbox_areas_p, sizeof (tx_mbox_areas_t));
32956495Sspeer 
32966495Sspeer 	nxgep->tx_mbox_areas_p = 0;
32976495Sspeer 
32986495Sspeer 	/* 2. Free the transmit ring arrays. */
32996495Sspeer 	KMEM_FREE(nxgep->tx_rings->rings,
33006495Sspeer 	    sizeof (p_tx_ring_t) * tdc_max);
33016495Sspeer 	KMEM_FREE(nxgep->tx_rings, sizeof (tx_rings_t));
33026495Sspeer 
33036495Sspeer 	nxgep->tx_rings = 0;
33046495Sspeer 
33056495Sspeer 	/* 3. Free the completion ring data structures. */
33066495Sspeer 	KMEM_FREE(nxgep->tx_cntl_pool_p->dma_buf_pool_p,
33076495Sspeer 	    sizeof (p_nxge_dma_common_t) * tdc_max);
33086495Sspeer 	KMEM_FREE(nxgep->tx_cntl_pool_p, sizeof (nxge_dma_pool_t));
33096495Sspeer 
33106495Sspeer 	nxgep->tx_cntl_pool_p = 0;
33116495Sspeer 
33126495Sspeer 	/* 4. Free the data ring data structures. */
33136495Sspeer 	KMEM_FREE(nxgep->tx_buf_pool_p->num_chunks,
33146495Sspeer 	    sizeof (uint32_t) * tdc_max);
33156495Sspeer 	KMEM_FREE(nxgep->tx_buf_pool_p->dma_buf_pool_p,
33166495Sspeer 	    sizeof (p_nxge_dma_common_t) * tdc_max);
33176495Sspeer 	KMEM_FREE(nxgep->tx_buf_pool_p, sizeof (nxge_dma_pool_t));
33186495Sspeer 
33196495Sspeer 	nxgep->tx_buf_pool_p = 0;
33206495Sspeer 
33216495Sspeer 	NXGE_DEBUG_MSG((nxgep, MEM2_CTL, "<== nxge_free_tx_mem_pool"));
33223859Sml29623 }
33233859Sml29623 
33243859Sml29623 /*ARGSUSED*/
33253859Sml29623 static nxge_status_t
33263859Sml29623 nxge_dma_mem_alloc(p_nxge_t nxgep, dma_method_t method,
33273859Sml29623 	struct ddi_dma_attr *dma_attrp,
33283859Sml29623 	size_t length, ddi_device_acc_attr_t *acc_attr_p, uint_t xfer_flags,
33293859Sml29623 	p_nxge_dma_common_t dma_p)
33303859Sml29623 {
33313859Sml29623 	caddr_t 		kaddrp;
33323859Sml29623 	int			ddi_status = DDI_SUCCESS;
33333859Sml29623 	boolean_t		contig_alloc_type;
33346495Sspeer 	boolean_t		kmem_alloc_type;
33353859Sml29623 
33363859Sml29623 	contig_alloc_type = dma_p->contig_alloc_type;
33373859Sml29623 
33383859Sml29623 	if (contig_alloc_type && (nxgep->niu_type != N2_NIU)) {
33393859Sml29623 		/*
33403859Sml29623 		 * contig_alloc_type for contiguous memory only allowed
33413859Sml29623 		 * for N2/NIU.
33423859Sml29623 		 */
33433859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
33446512Ssowmini 		    "nxge_dma_mem_alloc: alloc type not allowed (%d)",
33456512Ssowmini 		    dma_p->contig_alloc_type));
33463859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
33473859Sml29623 	}
33483859Sml29623 
33493859Sml29623 	dma_p->dma_handle = NULL;
33503859Sml29623 	dma_p->acc_handle = NULL;
33513859Sml29623 	dma_p->kaddrp = dma_p->last_kaddrp = NULL;
33523859Sml29623 	dma_p->first_ioaddr_pp = dma_p->last_ioaddr_pp = NULL;
33533859Sml29623 	ddi_status = ddi_dma_alloc_handle(nxgep->dip, dma_attrp,
33546512Ssowmini 	    DDI_DMA_DONTWAIT, NULL, &dma_p->dma_handle);
33553859Sml29623 	if (ddi_status != DDI_SUCCESS) {
33563859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
33576512Ssowmini 		    "nxge_dma_mem_alloc:ddi_dma_alloc_handle failed."));
33583859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
33593859Sml29623 	}
33603859Sml29623 
33616495Sspeer 	kmem_alloc_type = dma_p->kmem_alloc_type;
33626495Sspeer 
33633859Sml29623 	switch (contig_alloc_type) {
33643859Sml29623 	case B_FALSE:
33656495Sspeer 		switch (kmem_alloc_type) {
33666495Sspeer 		case B_FALSE:
33676495Sspeer 			ddi_status = ddi_dma_mem_alloc(dma_p->dma_handle,
33686512Ssowmini 			    length,
33696512Ssowmini 			    acc_attr_p,
33706512Ssowmini 			    xfer_flags,
33716512Ssowmini 			    DDI_DMA_DONTWAIT, 0, &kaddrp, &dma_p->alength,
33726512Ssowmini 			    &dma_p->acc_handle);
33736495Sspeer 			if (ddi_status != DDI_SUCCESS) {
33746495Sspeer 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
33756495Sspeer 				    "nxge_dma_mem_alloc: "
33766495Sspeer 				    "ddi_dma_mem_alloc failed"));
33776495Sspeer 				ddi_dma_free_handle(&dma_p->dma_handle);
33786495Sspeer 				dma_p->dma_handle = NULL;
33796495Sspeer 				return (NXGE_ERROR | NXGE_DDI_FAILED);
33806495Sspeer 			}
33816495Sspeer 			if (dma_p->alength < length) {
33826495Sspeer 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
33836495Sspeer 				    "nxge_dma_mem_alloc:di_dma_mem_alloc "
33846495Sspeer 				    "< length."));
33856495Sspeer 				ddi_dma_mem_free(&dma_p->acc_handle);
33866495Sspeer 				ddi_dma_free_handle(&dma_p->dma_handle);
33876495Sspeer 				dma_p->acc_handle = NULL;
33886495Sspeer 				dma_p->dma_handle = NULL;
33896495Sspeer 				return (NXGE_ERROR);
33906495Sspeer 			}
33916495Sspeer 
33926495Sspeer 			ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle,
33936495Sspeer 			    NULL,
33946495Sspeer 			    kaddrp, dma_p->alength, xfer_flags,
33956495Sspeer 			    DDI_DMA_DONTWAIT,
33966495Sspeer 			    0, &dma_p->dma_cookie, &dma_p->ncookies);
33976495Sspeer 			if (ddi_status != DDI_DMA_MAPPED) {
33986495Sspeer 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
33996495Sspeer 				    "nxge_dma_mem_alloc: ddi_dma_addr_bind "
34006495Sspeer 				    "failed "
34016495Sspeer 				    "(staus 0x%x ncookies %d.)", ddi_status,
34026495Sspeer 				    dma_p->ncookies));
34036495Sspeer 				if (dma_p->acc_handle) {
34046495Sspeer 					ddi_dma_mem_free(&dma_p->acc_handle);
34056495Sspeer 					dma_p->acc_handle = NULL;
34066495Sspeer 				}
34076495Sspeer 				ddi_dma_free_handle(&dma_p->dma_handle);
34086495Sspeer 				dma_p->dma_handle = NULL;
34096495Sspeer 				return (NXGE_ERROR | NXGE_DDI_FAILED);
34106495Sspeer 			}
34116495Sspeer 
34126495Sspeer 			if (dma_p->ncookies != 1) {
34136495Sspeer 				NXGE_DEBUG_MSG((nxgep, DMA_CTL,
34146495Sspeer 				    "nxge_dma_mem_alloc:ddi_dma_addr_bind "
34156495Sspeer 				    "> 1 cookie"
34166495Sspeer 				    "(staus 0x%x ncookies %d.)", ddi_status,
34176495Sspeer 				    dma_p->ncookies));
34187812SMichael.Speer@Sun.COM 				(void) ddi_dma_unbind_handle(dma_p->dma_handle);
34196495Sspeer 				if (dma_p->acc_handle) {
34206495Sspeer 					ddi_dma_mem_free(&dma_p->acc_handle);
34216495Sspeer 					dma_p->acc_handle = NULL;
34226495Sspeer 				}
34236495Sspeer 				ddi_dma_free_handle(&dma_p->dma_handle);
34246495Sspeer 				dma_p->dma_handle = NULL;
34257812SMichael.Speer@Sun.COM 				dma_p->acc_handle = NULL;
34266495Sspeer 				return (NXGE_ERROR);
34276495Sspeer 			}
34286495Sspeer 			break;
34296495Sspeer 
34306495Sspeer 		case B_TRUE:
34316495Sspeer 			kaddrp = KMEM_ALLOC(length, KM_NOSLEEP);
34326495Sspeer 			if (kaddrp == NULL) {
34336495Sspeer 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
34346495Sspeer 				    "nxge_dma_mem_alloc:ddi_dma_mem_alloc "
34356495Sspeer 				    "kmem alloc failed"));
34366495Sspeer 				return (NXGE_ERROR);
34376495Sspeer 			}
34386495Sspeer 
34396495Sspeer 			dma_p->alength = length;
34406495Sspeer 			ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle,
34416495Sspeer 			    NULL, kaddrp, dma_p->alength, xfer_flags,
34426495Sspeer 			    DDI_DMA_DONTWAIT, 0,
34436495Sspeer 			    &dma_p->dma_cookie, &dma_p->ncookies);
34446495Sspeer 			if (ddi_status != DDI_DMA_MAPPED) {
34456495Sspeer 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
34466495Sspeer 				    "nxge_dma_mem_alloc:ddi_dma_addr_bind: "
34476495Sspeer 				    "(kmem_alloc) failed kaddrp $%p length %d "
34486495Sspeer 				    "(staus 0x%x (%d) ncookies %d.)",
34496495Sspeer 				    kaddrp, length,
34506495Sspeer 				    ddi_status, ddi_status, dma_p->ncookies));
34516495Sspeer 				KMEM_FREE(kaddrp, length);
34526495Sspeer 				dma_p->acc_handle = NULL;
34536495Sspeer 				ddi_dma_free_handle(&dma_p->dma_handle);
34546495Sspeer 				dma_p->dma_handle = NULL;
34556495Sspeer 				dma_p->kaddrp = NULL;
34566495Sspeer 				return (NXGE_ERROR | NXGE_DDI_FAILED);
34576495Sspeer 			}
34586495Sspeer 
34596495Sspeer 			if (dma_p->ncookies != 1) {
34606495Sspeer 				NXGE_DEBUG_MSG((nxgep, DMA_CTL,
34616495Sspeer 				    "nxge_dma_mem_alloc:ddi_dma_addr_bind "
34626495Sspeer 				    "(kmem_alloc) > 1 cookie"
34636495Sspeer 				    "(staus 0x%x ncookies %d.)", ddi_status,
34646512Ssowmini 				    dma_p->ncookies));
34657812SMichael.Speer@Sun.COM 				(void) ddi_dma_unbind_handle(dma_p->dma_handle);
34666495Sspeer 				KMEM_FREE(kaddrp, length);
34676495Sspeer 				ddi_dma_free_handle(&dma_p->dma_handle);
34686495Sspeer 				dma_p->dma_handle = NULL;
34697812SMichael.Speer@Sun.COM 				dma_p->acc_handle = NULL;
34706495Sspeer 				dma_p->kaddrp = NULL;
34716495Sspeer 				return (NXGE_ERROR);
34723859Sml29623 			}
34736495Sspeer 
34746495Sspeer 			dma_p->kaddrp = kaddrp;
34756495Sspeer 
34766495Sspeer 			NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
34776512Ssowmini 			    "nxge_dma_mem_alloc: kmem_alloc dmap $%p "
34786512Ssowmini 			    "kaddr $%p alength %d",
34796512Ssowmini 			    dma_p,
34806512Ssowmini 			    kaddrp,
34816512Ssowmini 			    dma_p->alength));
34826495Sspeer 			break;
34833859Sml29623 		}
34843859Sml29623 		break;
34853859Sml29623 
34863859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
34873859Sml29623 	case B_TRUE:
34883859Sml29623 		kaddrp = (caddr_t)contig_mem_alloc(length);
34893859Sml29623 		if (kaddrp == NULL) {
34903859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
34916512Ssowmini 			    "nxge_dma_mem_alloc:contig_mem_alloc failed."));
34923859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
34933859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
34943859Sml29623 		}
34953859Sml29623 
34963859Sml29623 		dma_p->alength = length;
34973859Sml29623 		ddi_status = ddi_dma_addr_bind_handle(dma_p->dma_handle, NULL,
34986512Ssowmini 		    kaddrp, dma_p->alength, xfer_flags, DDI_DMA_DONTWAIT, 0,
34996512Ssowmini 		    &dma_p->dma_cookie, &dma_p->ncookies);
35003859Sml29623 		if (ddi_status != DDI_DMA_MAPPED) {
35013859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
35026512Ssowmini 			    "nxge_dma_mem_alloc:di_dma_addr_bind failed "
35036512Ssowmini 			    "(status 0x%x ncookies %d.)", ddi_status,
35046512Ssowmini 			    dma_p->ncookies));
35053859Sml29623 
35063859Sml29623 			NXGE_DEBUG_MSG((nxgep, DMA_CTL,
35076512Ssowmini 			    "==> nxge_dma_mem_alloc: (not mapped)"
35086512Ssowmini 			    "length %lu (0x%x) "
35096512Ssowmini 			    "free contig kaddrp $%p "
35106512Ssowmini 			    "va_to_pa $%p",
35116512Ssowmini 			    length, length,
35126512Ssowmini 			    kaddrp,
35136512Ssowmini 			    va_to_pa(kaddrp)));
35143859Sml29623 
35153859Sml29623 
35163859Sml29623 			contig_mem_free((void *)kaddrp, length);
35173859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
35183859Sml29623 
35193859Sml29623 			dma_p->dma_handle = NULL;
35203859Sml29623 			dma_p->acc_handle = NULL;
35213859Sml29623 			dma_p->alength = NULL;
35223859Sml29623 			dma_p->kaddrp = NULL;
35233859Sml29623 
35243859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
35253859Sml29623 		}
35263859Sml29623 
35273859Sml29623 		if (dma_p->ncookies != 1 ||
35286512Ssowmini 		    (dma_p->dma_cookie.dmac_laddress == NULL)) {
35293859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
35306512Ssowmini 			    "nxge_dma_mem_alloc:di_dma_addr_bind > 1 "
35316512Ssowmini 			    "cookie or "
35326512Ssowmini 			    "dmac_laddress is NULL $%p size %d "
35336512Ssowmini 			    " (status 0x%x ncookies %d.)",
35346512Ssowmini 			    ddi_status,
35356512Ssowmini 			    dma_p->dma_cookie.dmac_laddress,
35366512Ssowmini 			    dma_p->dma_cookie.dmac_size,
35376512Ssowmini 			    dma_p->ncookies));
35383859Sml29623 
35393859Sml29623 			contig_mem_free((void *)kaddrp, length);
35404185Sspeer 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
35413859Sml29623 			ddi_dma_free_handle(&dma_p->dma_handle);
35423859Sml29623 
35433859Sml29623 			dma_p->alength = 0;
35443859Sml29623 			dma_p->dma_handle = NULL;
35453859Sml29623 			dma_p->acc_handle = NULL;
35463859Sml29623 			dma_p->kaddrp = NULL;
35473859Sml29623 
35483859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
35493859Sml29623 		}
35503859Sml29623 		break;
35513859Sml29623 
35523859Sml29623 #else
35533859Sml29623 	case B_TRUE:
35543859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
35556512Ssowmini 		    "nxge_dma_mem_alloc: invalid alloc type for !sun4v"));
35563859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
35573859Sml29623 #endif
35583859Sml29623 	}
35593859Sml29623 
35603859Sml29623 	dma_p->kaddrp = kaddrp;
35613859Sml29623 	dma_p->last_kaddrp = (unsigned char *)kaddrp +
35626512Ssowmini 	    dma_p->alength - RXBUF_64B_ALIGNED;
35635125Sjoycey #if defined(__i386)
35645125Sjoycey 	dma_p->ioaddr_pp =
35656512Ssowmini 	    (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress;
35665125Sjoycey #else
35673859Sml29623 	dma_p->ioaddr_pp = (unsigned char *)dma_p->dma_cookie.dmac_laddress;
35685125Sjoycey #endif
35693859Sml29623 	dma_p->last_ioaddr_pp =
35705125Sjoycey #if defined(__i386)
35716512Ssowmini 	    (unsigned char *)(uint32_t)dma_p->dma_cookie.dmac_laddress +
35725125Sjoycey #else
35736512Ssowmini 	    (unsigned char *)dma_p->dma_cookie.dmac_laddress +
35745125Sjoycey #endif
35756512Ssowmini 	    dma_p->alength - RXBUF_64B_ALIGNED;
35763859Sml29623 
35773859Sml29623 	NPI_DMA_ACC_HANDLE_SET(dma_p, dma_p->acc_handle);
35783859Sml29623 
35793859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
35803859Sml29623 	dma_p->orig_ioaddr_pp =
35816512Ssowmini 	    (unsigned char *)dma_p->dma_cookie.dmac_laddress;
35823859Sml29623 	dma_p->orig_alength = length;
35833859Sml29623 	dma_p->orig_kaddrp = kaddrp;
35843859Sml29623 	dma_p->orig_vatopa = (uint64_t)va_to_pa(kaddrp);
35853859Sml29623 #endif
35863859Sml29623 
35873859Sml29623 	NXGE_DEBUG_MSG((nxgep, DMA_CTL, "<== nxge_dma_mem_alloc: "
35886512Ssowmini 	    "dma buffer allocated: dma_p $%p "
35896512Ssowmini 	    "return dmac_ladress from cookie $%p cookie dmac_size %d "
35906512Ssowmini 	    "dma_p->ioaddr_p $%p "
35916512Ssowmini 	    "dma_p->orig_ioaddr_p $%p "
35926512Ssowmini 	    "orig_vatopa $%p "
35936512Ssowmini 	    "alength %d (0x%x) "
35946512Ssowmini 	    "kaddrp $%p "
35956512Ssowmini 	    "length %d (0x%x)",
35966512Ssowmini 	    dma_p,
35976512Ssowmini 	    dma_p->dma_cookie.dmac_laddress, dma_p->dma_cookie.dmac_size,
35986512Ssowmini 	    dma_p->ioaddr_pp,
35996512Ssowmini 	    dma_p->orig_ioaddr_pp,
36006512Ssowmini 	    dma_p->orig_vatopa,
36016512Ssowmini 	    dma_p->alength, dma_p->alength,
36026512Ssowmini 	    kaddrp,
36036512Ssowmini 	    length, length));
36043859Sml29623 
36053859Sml29623 	return (NXGE_OK);
36063859Sml29623 }
36073859Sml29623 
36083859Sml29623 static void
36093859Sml29623 nxge_dma_mem_free(p_nxge_dma_common_t dma_p)
36103859Sml29623 {
36113859Sml29623 	if (dma_p->dma_handle != NULL) {
36123859Sml29623 		if (dma_p->ncookies) {
36133859Sml29623 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
36143859Sml29623 			dma_p->ncookies = 0;
36153859Sml29623 		}
36163859Sml29623 		ddi_dma_free_handle(&dma_p->dma_handle);
36173859Sml29623 		dma_p->dma_handle = NULL;
36183859Sml29623 	}
36193859Sml29623 
36203859Sml29623 	if (dma_p->acc_handle != NULL) {
36213859Sml29623 		ddi_dma_mem_free(&dma_p->acc_handle);
36223859Sml29623 		dma_p->acc_handle = NULL;
36233859Sml29623 		NPI_DMA_ACC_HANDLE_SET(dma_p, NULL);
36243859Sml29623 	}
36253859Sml29623 
36263859Sml29623 #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
36273859Sml29623 	if (dma_p->contig_alloc_type &&
36286512Ssowmini 	    dma_p->orig_kaddrp && dma_p->orig_alength) {
36293859Sml29623 		NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_mem_free: "
36306512Ssowmini 		    "kaddrp $%p (orig_kaddrp $%p)"
36316512Ssowmini 		    "mem type %d ",
36326512Ssowmini 		    "orig_alength %d "
36336512Ssowmini 		    "alength 0x%x (%d)",
36346512Ssowmini 		    dma_p->kaddrp,
36356512Ssowmini 		    dma_p->orig_kaddrp,
36366512Ssowmini 		    dma_p->contig_alloc_type,
36376512Ssowmini 		    dma_p->orig_alength,
36386512Ssowmini 		    dma_p->alength, dma_p->alength));
36393859Sml29623 
36403859Sml29623 		contig_mem_free(dma_p->orig_kaddrp, dma_p->orig_alength);
36413859Sml29623 		dma_p->orig_alength = NULL;
36423859Sml29623 		dma_p->orig_kaddrp = NULL;
36433859Sml29623 		dma_p->contig_alloc_type = B_FALSE;
36443859Sml29623 	}
36453859Sml29623 #endif
36463859Sml29623 	dma_p->kaddrp = NULL;
36473859Sml29623 	dma_p->alength = NULL;
36483859Sml29623 }
36493859Sml29623 
36506495Sspeer static void
36516495Sspeer nxge_dma_free_rx_data_buf(p_nxge_dma_common_t dma_p)
36526495Sspeer {
36536495Sspeer 	uint64_t kaddr;
36546495Sspeer 	uint32_t buf_size;
36556495Sspeer 
36566495Sspeer 	NXGE_DEBUG_MSG((NULL, DMA_CTL, "==> nxge_dma_free_rx_data_buf"));
36576495Sspeer 
36586495Sspeer 	if (dma_p->dma_handle != NULL) {
36596495Sspeer 		if (dma_p->ncookies) {
36606495Sspeer 			(void) ddi_dma_unbind_handle(dma_p->dma_handle);
36616495Sspeer 			dma_p->ncookies = 0;
36626495Sspeer 		}
36636495Sspeer 		ddi_dma_free_handle(&dma_p->dma_handle);
36646495Sspeer 		dma_p->dma_handle = NULL;
36656495Sspeer 	}
36666495Sspeer 
36676495Sspeer 	if (dma_p->acc_handle != NULL) {
36686495Sspeer 		ddi_dma_mem_free(&dma_p->acc_handle);
36696495Sspeer 		dma_p->acc_handle = NULL;
36706495Sspeer 		NPI_DMA_ACC_HANDLE_SET(dma_p, NULL);
36716495Sspeer 	}
36726495Sspeer 
36736495Sspeer 	NXGE_DEBUG_MSG((NULL, DMA_CTL,
36746495Sspeer 	    "==> nxge_dma_free_rx_data_buf: dmap $%p buf_alloc_state %d",
36756495Sspeer 	    dma_p,
36766495Sspeer 	    dma_p->buf_alloc_state));
36776495Sspeer 
36786495Sspeer 	if (!(dma_p->buf_alloc_state & BUF_ALLOCATED_WAIT_FREE)) {
36796495Sspeer 		NXGE_DEBUG_MSG((NULL, DMA_CTL,
36806495Sspeer 		    "<== nxge_dma_free_rx_data_buf: "
36816495Sspeer 		    "outstanding data buffers"));
36826495Sspeer 		return;
36836495Sspeer 	}
36846495Sspeer 
36856495Sspeer #if	defined(sun4v) && defined(NIU_LP_WORKAROUND)
36866495Sspeer 	if (dma_p->contig_alloc_type &&
36876512Ssowmini 	    dma_p->orig_kaddrp && dma_p->orig_alength) {
36886495Sspeer 		NXGE_DEBUG_MSG((NULL, DMA_CTL, "nxge_dma_free_rx_data_buf: "
36896495Sspeer 		    "kaddrp $%p (orig_kaddrp $%p)"
36906495Sspeer 		    "mem type %d ",
36916495Sspeer 		    "orig_alength %d "
36926495Sspeer 		    "alength 0x%x (%d)",
36936495Sspeer 		    dma_p->kaddrp,
36946495Sspeer 		    dma_p->orig_kaddrp,
36956495Sspeer 		    dma_p->contig_alloc_type,
36966495Sspeer 		    dma_p->orig_alength,
36976495Sspeer 		    dma_p->alength, dma_p->alength));
36986495Sspeer 
36996495Sspeer 		kaddr = (uint64_t)dma_p->orig_kaddrp;
37006495Sspeer 		buf_size = dma_p->orig_alength;
37016495Sspeer 		nxge_free_buf(CONTIG_MEM_ALLOC, kaddr, buf_size);
37026495Sspeer 		dma_p->orig_alength = NULL;
37036495Sspeer 		dma_p->orig_kaddrp = NULL;
37046495Sspeer 		dma_p->contig_alloc_type = B_FALSE;
37056495Sspeer 		dma_p->kaddrp = NULL;
37066495Sspeer 		dma_p->alength = NULL;
37076495Sspeer 		return;
37086495Sspeer 	}
37096495Sspeer #endif
37106495Sspeer 
37116495Sspeer 	if (dma_p->kmem_alloc_type) {
37126495Sspeer 		NXGE_DEBUG_MSG((NULL, DMA_CTL,
37136495Sspeer 		    "nxge_dma_free_rx_data_buf: free kmem "
37146512Ssowmini 		    "kaddrp $%p (orig_kaddrp $%p)"
37156512Ssowmini 		    "alloc type %d "
37166512Ssowmini 		    "orig_alength %d "
37176512Ssowmini 		    "alength 0x%x (%d)",
37186512Ssowmini 		    dma_p->kaddrp,
37196512Ssowmini 		    dma_p->orig_kaddrp,
37206512Ssowmini 		    dma_p->kmem_alloc_type,
37216512Ssowmini 		    dma_p->orig_alength,
37226512Ssowmini 		    dma_p->alength, dma_p->alength));
37236495Sspeer #if defined(__i386)
37246495Sspeer 		kaddr = (uint64_t)(uint32_t)dma_p->kaddrp;
37256495Sspeer #else
37266495Sspeer 		kaddr = (uint64_t)dma_p->kaddrp;
37276495Sspeer #endif
37286495Sspeer 		buf_size = dma_p->orig_alength;
37296495Sspeer 		NXGE_DEBUG_MSG((NULL, DMA_CTL,
37306495Sspeer 		    "nxge_dma_free_rx_data_buf: free dmap $%p "
37316495Sspeer 		    "kaddr $%p buf_size %d",
37326495Sspeer 		    dma_p,
37336495Sspeer 		    kaddr, buf_size));
37346495Sspeer 		nxge_free_buf(KMEM_ALLOC, kaddr, buf_size);
37356495Sspeer 		dma_p->alength = 0;
37366495Sspeer 		dma_p->orig_alength = 0;
37376495Sspeer 		dma_p->kaddrp = NULL;
37386495Sspeer 		dma_p->kmem_alloc_type = B_FALSE;
37396495Sspeer 	}
37406495Sspeer 
37416495Sspeer 	NXGE_DEBUG_MSG((NULL, DMA_CTL, "<== nxge_dma_free_rx_data_buf"));
37426495Sspeer }
37436495Sspeer 
37443859Sml29623 /*
37453859Sml29623  *	nxge_m_start() -- start transmitting and receiving.
37463859Sml29623  *
37473859Sml29623  *	This function is called by the MAC layer when the first
37483859Sml29623  *	stream is open to prepare the hardware ready for sending
37493859Sml29623  *	and transmitting packets.
37503859Sml29623  */
37513859Sml29623 static int
37523859Sml29623 nxge_m_start(void *arg)
37533859Sml29623 {
37543859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
37553859Sml29623 
37563859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_start"));
37573859Sml29623 
37589232SMichael.Speer@Sun.COM 	/*
37599232SMichael.Speer@Sun.COM 	 * Are we already started?
37609232SMichael.Speer@Sun.COM 	 */
37619232SMichael.Speer@Sun.COM 	if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) {
37629232SMichael.Speer@Sun.COM 		return (0);
37639232SMichael.Speer@Sun.COM 	}
37649232SMichael.Speer@Sun.COM 
37656705Sml29623 	if (nxge_peu_reset_enable && !nxgep->nxge_link_poll_timerid) {
37666705Sml29623 		(void) nxge_link_monitor(nxgep, LINK_MONITOR_START);
37676705Sml29623 	}
37686705Sml29623 
37699232SMichael.Speer@Sun.COM 	/*
37709232SMichael.Speer@Sun.COM 	 * Make sure RX MAC is disabled while we initialize.
37719232SMichael.Speer@Sun.COM 	 */
37729232SMichael.Speer@Sun.COM 	if (!isLDOMguest(nxgep)) {
37739232SMichael.Speer@Sun.COM 		(void) nxge_rx_mac_disable(nxgep);
37749232SMichael.Speer@Sun.COM 	}
37759232SMichael.Speer@Sun.COM 
37769232SMichael.Speer@Sun.COM 	/*
37779232SMichael.Speer@Sun.COM 	 * Grab the global lock.
37789232SMichael.Speer@Sun.COM 	 */
37793859Sml29623 	MUTEX_ENTER(nxgep->genlock);
37809232SMichael.Speer@Sun.COM 
37819232SMichael.Speer@Sun.COM 	/*
37829232SMichael.Speer@Sun.COM 	 * Initialize the driver and hardware.
37839232SMichael.Speer@Sun.COM 	 */
37843859Sml29623 	if (nxge_init(nxgep) != NXGE_OK) {
37853859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
37866512Ssowmini 		    "<== nxge_m_start: initialization failed"));
37873859Sml29623 		MUTEX_EXIT(nxgep->genlock);
37883859Sml29623 		return (EIO);
37893859Sml29623 	}
37903859Sml29623 
37913859Sml29623 	/*
37923859Sml29623 	 * Start timer to check the system error and tx hangs
37933859Sml29623 	 */
37946495Sspeer 	if (!isLDOMguest(nxgep))
37956495Sspeer 		nxgep->nxge_timerid = nxge_start_timer(nxgep,
37966495Sspeer 		    nxge_check_hw_state, NXGE_CHECK_TIMER);
37979232SMichael.Speer@Sun.COM #if defined(sun4v)
37986495Sspeer 	else
37996495Sspeer 		nxge_hio_start_timer(nxgep);
38006495Sspeer #endif
38013859Sml29623 
38023859Sml29623 	nxgep->link_notify = B_TRUE;
380311409Stc99174@train 	nxgep->link_check_count = 0;
38043859Sml29623 	nxgep->nxge_mac_state = NXGE_MAC_STARTED;
38053859Sml29623 
38069232SMichael.Speer@Sun.COM 	/*
38079232SMichael.Speer@Sun.COM 	 * Let the global lock go, since we are intialized.
38089232SMichael.Speer@Sun.COM 	 */
38093859Sml29623 	MUTEX_EXIT(nxgep->genlock);
38109232SMichael.Speer@Sun.COM 
38119232SMichael.Speer@Sun.COM 	/*
38129232SMichael.Speer@Sun.COM 	 * Let the MAC start receiving packets, now that
38139232SMichael.Speer@Sun.COM 	 * we are initialized.
38149232SMichael.Speer@Sun.COM 	 */
38159232SMichael.Speer@Sun.COM 	if (!isLDOMguest(nxgep)) {
38169232SMichael.Speer@Sun.COM 		if (nxge_rx_mac_enable(nxgep) != NXGE_OK) {
38179232SMichael.Speer@Sun.COM 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
38189232SMichael.Speer@Sun.COM 			    "<== nxge_m_start: enable of RX mac failed"));
38199232SMichael.Speer@Sun.COM 			return (EIO);
38209232SMichael.Speer@Sun.COM 		}
38219232SMichael.Speer@Sun.COM 
38229232SMichael.Speer@Sun.COM 		/*
38239232SMichael.Speer@Sun.COM 		 * Enable hardware interrupts.
38249232SMichael.Speer@Sun.COM 		 */
38259232SMichael.Speer@Sun.COM 		nxge_intr_hw_enable(nxgep);
38269232SMichael.Speer@Sun.COM 	}
38279232SMichael.Speer@Sun.COM #if defined(sun4v)
38289232SMichael.Speer@Sun.COM 	else {
38299232SMichael.Speer@Sun.COM 		/*
38309232SMichael.Speer@Sun.COM 		 * In guest domain we enable RDCs and their interrupts as
38319232SMichael.Speer@Sun.COM 		 * the last step.
38329232SMichael.Speer@Sun.COM 		 */
38339232SMichael.Speer@Sun.COM 		if (nxge_hio_rdc_enable(nxgep) != NXGE_OK) {
38349232SMichael.Speer@Sun.COM 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
38359232SMichael.Speer@Sun.COM 			    "<== nxge_m_start: enable of RDCs failed"));
38369232SMichael.Speer@Sun.COM 			return (EIO);
38379232SMichael.Speer@Sun.COM 		}
38389232SMichael.Speer@Sun.COM 
38399232SMichael.Speer@Sun.COM 		if (nxge_hio_rdc_intr_arm(nxgep, B_TRUE) != NXGE_OK) {
38409232SMichael.Speer@Sun.COM 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
38419232SMichael.Speer@Sun.COM 			    "<== nxge_m_start: intrs enable for RDCs failed"));
38429232SMichael.Speer@Sun.COM 			return (EIO);
38439232SMichael.Speer@Sun.COM 		}
38449232SMichael.Speer@Sun.COM 	}
38459232SMichael.Speer@Sun.COM #endif
38463859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_start"));
38473859Sml29623 	return (0);
38483859Sml29623 }
38493859Sml29623 
38508275SEric Cheng static boolean_t
38518275SEric Cheng nxge_check_groups_stopped(p_nxge_t nxgep)
38528275SEric Cheng {
38538275SEric Cheng 	int	i;
38548275SEric Cheng 
38558275SEric Cheng 	for (i = 0; i < NXGE_MAX_RDC_GROUPS; i++) {
38568275SEric Cheng 		if (nxgep->rx_hio_groups[i].started)
38578275SEric Cheng 			return (B_FALSE);
38588275SEric Cheng 	}
38598275SEric Cheng 
38608275SEric Cheng 	return (B_TRUE);
38618275SEric Cheng }
38628275SEric Cheng 
38633859Sml29623 /*
38643859Sml29623  *	nxge_m_stop(): stop transmitting and receiving.
38653859Sml29623  */
38663859Sml29623 static void
38673859Sml29623 nxge_m_stop(void *arg)
38683859Sml29623 {
38693859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
38708275SEric Cheng 	boolean_t	groups_stopped;
38713859Sml29623 
38723859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_stop"));
38733859Sml29623 
38749232SMichael.Speer@Sun.COM 	/*
38759232SMichael.Speer@Sun.COM 	 * Are the groups stopped?
38769232SMichael.Speer@Sun.COM 	 */
38778275SEric Cheng 	groups_stopped = nxge_check_groups_stopped(nxgep);
38789232SMichael.Speer@Sun.COM 	ASSERT(groups_stopped == B_TRUE);
38798275SEric Cheng 	if (!groups_stopped) {
38808275SEric Cheng 		cmn_err(CE_WARN, "nxge(%d): groups are not stopped!\n",
38818275SEric Cheng 		    nxgep->instance);
38828275SEric Cheng 		return;
38838275SEric Cheng 	}
38848275SEric Cheng 
38859232SMichael.Speer@Sun.COM 	if (!isLDOMguest(nxgep)) {
38869232SMichael.Speer@Sun.COM 		/*
38879232SMichael.Speer@Sun.COM 		 * Disable the RX mac.
38889232SMichael.Speer@Sun.COM 		 */
38899232SMichael.Speer@Sun.COM 		(void) nxge_rx_mac_disable(nxgep);
38909232SMichael.Speer@Sun.COM 
38919232SMichael.Speer@Sun.COM 		/*
38929232SMichael.Speer@Sun.COM 		 * Wait for the IPP to drain.
38939232SMichael.Speer@Sun.COM 		 */
38949232SMichael.Speer@Sun.COM 		(void) nxge_ipp_drain(nxgep);
38959232SMichael.Speer@Sun.COM 
38969232SMichael.Speer@Sun.COM 		/*
38979232SMichael.Speer@Sun.COM 		 * Disable hardware interrupts.
38989232SMichael.Speer@Sun.COM 		 */
38999232SMichael.Speer@Sun.COM 		nxge_intr_hw_disable(nxgep);
39009232SMichael.Speer@Sun.COM 	}
39019232SMichael.Speer@Sun.COM #if defined(sun4v)
39029232SMichael.Speer@Sun.COM 	else {
39039232SMichael.Speer@Sun.COM 		(void) nxge_hio_rdc_intr_arm(nxgep, B_FALSE);
39049232SMichael.Speer@Sun.COM 	}
39059232SMichael.Speer@Sun.COM #endif
39069232SMichael.Speer@Sun.COM 
39079232SMichael.Speer@Sun.COM 	/*
39089232SMichael.Speer@Sun.COM 	 * Grab the global lock.
39099232SMichael.Speer@Sun.COM 	 */
39107466SMisaki.Kataoka@Sun.COM 	MUTEX_ENTER(nxgep->genlock);
39119232SMichael.Speer@Sun.COM 
39127466SMisaki.Kataoka@Sun.COM 	nxgep->nxge_mac_state = NXGE_MAC_STOPPING;
39133859Sml29623 	if (nxgep->nxge_timerid) {
39143859Sml29623 		nxge_stop_timer(nxgep, nxgep->nxge_timerid);
39153859Sml29623 		nxgep->nxge_timerid = 0;
39163859Sml29623 	}
39173859Sml29623 
39189232SMichael.Speer@Sun.COM 	/*
39199232SMichael.Speer@Sun.COM 	 * Clean up.
39209232SMichael.Speer@Sun.COM 	 */
39213859Sml29623 	nxge_uninit(nxgep);
39223859Sml29623 
39233859Sml29623 	nxgep->nxge_mac_state = NXGE_MAC_STOPPED;
39243859Sml29623 
39259232SMichael.Speer@Sun.COM 	/*
39269232SMichael.Speer@Sun.COM 	 * Let go of the global lock.
39279232SMichael.Speer@Sun.COM 	 */
39283859Sml29623 	MUTEX_EXIT(nxgep->genlock);
39293859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_stop"));
39303859Sml29623 }
39313859Sml29623 
39323859Sml29623 static int
39333859Sml29623 nxge_m_multicst(void *arg, boolean_t add, const uint8_t *mca)
39343859Sml29623 {
39353859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
39363859Sml29623 	struct 		ether_addr addrp;
39373859Sml29623 
39383859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
39396512Ssowmini 	    "==> nxge_m_multicst: add %d", add));
39403859Sml29623 
39413859Sml29623 	bcopy(mca, (uint8_t *)&addrp, ETHERADDRL);
39423859Sml29623 	if (add) {
39433859Sml29623 		if (nxge_add_mcast_addr(nxgep, &addrp)) {
39443859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
39456512Ssowmini 			    "<== nxge_m_multicst: add multicast failed"));
39463859Sml29623 			return (EINVAL);
39473859Sml29623 		}
39483859Sml29623 	} else {
39493859Sml29623 		if (nxge_del_mcast_addr(nxgep, &addrp)) {
39503859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
39516512Ssowmini 			    "<== nxge_m_multicst: del multicast failed"));
39523859Sml29623 			return (EINVAL);
39533859Sml29623 		}
39543859Sml29623 	}
39553859Sml29623 
39563859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL, "<== nxge_m_multicst"));
39573859Sml29623 
39583859Sml29623 	return (0);
39593859Sml29623 }
39603859Sml29623 
39613859Sml29623 static int
39623859Sml29623 nxge_m_promisc(void *arg, boolean_t on)
39633859Sml29623 {
39643859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
39653859Sml29623 
39663859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
39676512Ssowmini 	    "==> nxge_m_promisc: on %d", on));
39683859Sml29623 
39693859Sml29623 	if (nxge_set_promisc(nxgep, on)) {
39703859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
39716512Ssowmini 		    "<== nxge_m_promisc: set promisc failed"));
39723859Sml29623 		return (EINVAL);
39733859Sml29623 	}
39743859Sml29623 
39753859Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
39766512Ssowmini 	    "<== nxge_m_promisc: on %d", on));
39773859Sml29623 
39783859Sml29623 	return (0);
39793859Sml29623 }
39803859Sml29623 
39813859Sml29623 static void
39823859Sml29623 nxge_m_ioctl(void *arg,  queue_t *wq, mblk_t *mp)
39833859Sml29623 {
39843859Sml29623 	p_nxge_t 	nxgep = (p_nxge_t)arg;
39854185Sspeer 	struct 		iocblk *iocp;
39863859Sml29623 	boolean_t 	need_privilege;
39873859Sml29623 	int 		err;
39883859Sml29623 	int 		cmd;
39893859Sml29623 
39903859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl"));
39913859Sml29623 
39923859Sml29623 	iocp = (struct iocblk *)mp->b_rptr;
39933859Sml29623 	iocp->ioc_error = 0;
39943859Sml29623 	need_privilege = B_TRUE;
39953859Sml29623 	cmd = iocp->ioc_cmd;
39963859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_ioctl: cmd 0x%08x", cmd));
39973859Sml29623 	switch (cmd) {
39983859Sml29623 	default:
39993859Sml29623 		miocnak(wq, mp, 0, EINVAL);
40003859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl: invalid"));
40013859Sml29623 		return;
40023859Sml29623 
40033859Sml29623 	case LB_GET_INFO_SIZE:
40043859Sml29623 	case LB_GET_INFO:
40053859Sml29623 	case LB_GET_MODE:
40063859Sml29623 		need_privilege = B_FALSE;
40073859Sml29623 		break;
40083859Sml29623 	case LB_SET_MODE:
40093859Sml29623 		break;
40103859Sml29623 
40113859Sml29623 
40123859Sml29623 	case NXGE_GET_MII:
40133859Sml29623 	case NXGE_PUT_MII:
40143859Sml29623 	case NXGE_GET64:
40153859Sml29623 	case NXGE_PUT64:
40163859Sml29623 	case NXGE_GET_TX_RING_SZ:
40173859Sml29623 	case NXGE_GET_TX_DESC:
40183859Sml29623 	case NXGE_TX_SIDE_RESET:
40193859Sml29623 	case NXGE_RX_SIDE_RESET:
40203859Sml29623 	case NXGE_GLOBAL_RESET:
40213859Sml29623 	case NXGE_RESET_MAC:
40223859Sml29623 	case NXGE_TX_REGS_DUMP:
40233859Sml29623 	case NXGE_RX_REGS_DUMP:
40243859Sml29623 	case NXGE_INT_REGS_DUMP:
40253859Sml29623 	case NXGE_VIR_INT_REGS_DUMP:
40263859Sml29623 	case NXGE_PUT_TCAM:
40273859Sml29623 	case NXGE_GET_TCAM:
40283859Sml29623 	case NXGE_RTRACE:
40293859Sml29623 	case NXGE_RDUMP:
403011304SJanie.Lu@Sun.COM 	case NXGE_RX_CLASS:
403111304SJanie.Lu@Sun.COM 	case NXGE_RX_HASH:
40323859Sml29623 
40333859Sml29623 		need_privilege = B_FALSE;
40343859Sml29623 		break;
40353859Sml29623 	case NXGE_INJECT_ERR:
40363859Sml29623 		cmn_err(CE_NOTE, "!nxge_m_ioctl: Inject error\n");
40373859Sml29623 		nxge_err_inject(nxgep, wq, mp);
40383859Sml29623 		break;
40393859Sml29623 	}
40403859Sml29623 
40413859Sml29623 	if (need_privilege) {
40424185Sspeer 		err = secpolicy_net_config(iocp->ioc_cr, B_FALSE);
40433859Sml29623 		if (err != 0) {
40443859Sml29623 			miocnak(wq, mp, 0, err);
40453859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
40466512Ssowmini 			    "<== nxge_m_ioctl: no priv"));
40473859Sml29623 			return;
40483859Sml29623 		}
40493859Sml29623 	}
40503859Sml29623 
40513859Sml29623 	switch (cmd) {
40523859Sml29623 
40533859Sml29623 	case LB_GET_MODE:
40543859Sml29623 	case LB_SET_MODE:
40553859Sml29623 	case LB_GET_INFO_SIZE:
40563859Sml29623 	case LB_GET_INFO:
40573859Sml29623 		nxge_loopback_ioctl(nxgep, wq, mp, iocp);
40583859Sml29623 		break;
40593859Sml29623 
40603859Sml29623 	case NXGE_GET_MII:
40613859Sml29623 	case NXGE_PUT_MII:
40623859Sml29623 	case NXGE_PUT_TCAM:
40633859Sml29623 	case NXGE_GET_TCAM:
40643859Sml29623 	case NXGE_GET64:
40653859Sml29623 	case NXGE_PUT64:
40663859Sml29623 	case NXGE_GET_TX_RING_SZ:
40673859Sml29623 	case NXGE_GET_TX_DESC:
40683859Sml29623 	case NXGE_TX_SIDE_RESET:
40693859Sml29623 	case NXGE_RX_SIDE_RESET:
40703859Sml29623 	case NXGE_GLOBAL_RESET:
40713859Sml29623 	case NXGE_RESET_MAC:
40723859Sml29623 	case NXGE_TX_REGS_DUMP:
40733859Sml29623 	case NXGE_RX_REGS_DUMP:
40743859Sml29623 	case NXGE_INT_REGS_DUMP:
40753859Sml29623 	case NXGE_VIR_INT_REGS_DUMP:
40763859Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
40776512Ssowmini 		    "==> nxge_m_ioctl: cmd 0x%x", cmd));
40783859Sml29623 		nxge_hw_ioctl(nxgep, wq, mp, iocp);
40793859Sml29623 		break;
408011304SJanie.Lu@Sun.COM 	case NXGE_RX_CLASS:
408111304SJanie.Lu@Sun.COM 		if (nxge_rxclass_ioctl(nxgep, wq, mp->b_cont) < 0)
408211304SJanie.Lu@Sun.COM 			miocnak(wq, mp, 0, EINVAL);
408311304SJanie.Lu@Sun.COM 		else
408411304SJanie.Lu@Sun.COM 			miocack(wq, mp, sizeof (rx_class_cfg_t), 0);
408511304SJanie.Lu@Sun.COM 		break;
408611304SJanie.Lu@Sun.COM 	case NXGE_RX_HASH:
408711304SJanie.Lu@Sun.COM 
408811304SJanie.Lu@Sun.COM 		if (nxge_rxhash_ioctl(nxgep, wq, mp->b_cont) < 0)
408911304SJanie.Lu@Sun.COM 			miocnak(wq, mp, 0, EINVAL);
409011304SJanie.Lu@Sun.COM 		else
409111304SJanie.Lu@Sun.COM 			miocack(wq, mp, sizeof (cfg_cmd_t), 0);
409211304SJanie.Lu@Sun.COM 		break;
40933859Sml29623 	}
40943859Sml29623 
40953859Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "<== nxge_m_ioctl"));
40963859Sml29623 }
40973859Sml29623 
40983859Sml29623 extern void nxge_rx_hw_blank(void *arg, time_t ticks, uint_t count);
40993859Sml29623 
41006495Sspeer void
41018275SEric Cheng nxge_mmac_kstat_update(p_nxge_t nxgep, int slot, boolean_t factory)
41023859Sml29623 {
41033859Sml29623 	p_nxge_mmac_stats_t mmac_stats;
41043859Sml29623 	int i;
41053859Sml29623 	nxge_mmac_t *mmac_info;
41063859Sml29623 
41073859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
41083859Sml29623 
41093859Sml29623 	mmac_stats = &nxgep->statsp->mmac_stats;
41103859Sml29623 	mmac_stats->mmac_max_cnt = mmac_info->num_mmac;
41113859Sml29623 	mmac_stats->mmac_avail_cnt = mmac_info->naddrfree;
41123859Sml29623 
41133859Sml29623 	for (i = 0; i < ETHERADDRL; i++) {
41143859Sml29623 		if (factory) {
41153859Sml29623 			mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
41166512Ssowmini 			    = mmac_info->factory_mac_pool[slot][
41176512Ssowmini 			    (ETHERADDRL-1) - i];
41183859Sml29623 		} else {
41193859Sml29623 			mmac_stats->mmac_avail_pool[slot-1].ether_addr_octet[i]
41206512Ssowmini 			    = mmac_info->mac_pool[slot].addr[
41216512Ssowmini 			    (ETHERADDRL - 1) - i];
41223859Sml29623 		}
41233859Sml29623 	}
41243859Sml29623 }
41253859Sml29623 
41263859Sml29623 /*
41273859Sml29623  * nxge_altmac_set() -- Set an alternate MAC address
41283859Sml29623  */
41298275SEric Cheng static int
41308275SEric Cheng nxge_altmac_set(p_nxge_t nxgep, uint8_t *maddr, int slot,
41318275SEric Cheng 	int rdctbl, boolean_t usetbl)
41323859Sml29623 {
41333859Sml29623 	uint8_t addrn;
41343859Sml29623 	uint8_t portn;
41353859Sml29623 	npi_mac_addr_t altmac;
41364484Sspeer 	hostinfo_t mac_rdc;
41374484Sspeer 	p_nxge_class_pt_cfg_t clscfgp;
41383859Sml29623 
41398275SEric Cheng 
41403859Sml29623 	altmac.w2 = ((uint16_t)maddr[0] << 8) | ((uint16_t)maddr[1] & 0x0ff);
41413859Sml29623 	altmac.w1 = ((uint16_t)maddr[2] << 8) | ((uint16_t)maddr[3] & 0x0ff);
41423859Sml29623 	altmac.w0 = ((uint16_t)maddr[4] << 8) | ((uint16_t)maddr[5] & 0x0ff);
41433859Sml29623 
41443859Sml29623 	portn = nxgep->mac.portnum;
41453859Sml29623 	addrn = (uint8_t)slot - 1;
41463859Sml29623 
41478275SEric Cheng 	if (npi_mac_altaddr_entry(nxgep->npi_handle, OP_SET,
41488275SEric Cheng 	    nxgep->function_num, addrn, &altmac) != NPI_SUCCESS)
41493859Sml29623 		return (EIO);
41504484Sspeer 
41514484Sspeer 	/*
41524484Sspeer 	 * Set the rdc table number for the host info entry
41534484Sspeer 	 * for this mac address slot.
41544484Sspeer 	 */
41554484Sspeer 	clscfgp = (p_nxge_class_pt_cfg_t)&nxgep->class_config;
41564484Sspeer 	mac_rdc.value = 0;
41578275SEric Cheng 	if (usetbl)
41588275SEric Cheng 		mac_rdc.bits.w0.rdc_tbl_num = rdctbl;
41598275SEric Cheng 	else
41608275SEric Cheng 		mac_rdc.bits.w0.rdc_tbl_num =
41618275SEric Cheng 		    clscfgp->mac_host_info[addrn].rdctbl;
41624484Sspeer 	mac_rdc.bits.w0.mac_pref = clscfgp->mac_host_info[addrn].mpr_npr;
41634484Sspeer 
41644484Sspeer 	if (npi_mac_hostinfo_entry(nxgep->npi_handle, OP_SET,
41654484Sspeer 	    nxgep->function_num, addrn, &mac_rdc) != NPI_SUCCESS) {
41664484Sspeer 		return (EIO);
41674484Sspeer 	}
41684484Sspeer 
41693859Sml29623 	/*
41703859Sml29623 	 * Enable comparison with the alternate MAC address.
41713859Sml29623 	 * While the first alternate addr is enabled by bit 1 of register
41723859Sml29623 	 * BMAC_ALTAD_CMPEN, it is enabled by bit 0 of register
41733859Sml29623 	 * XMAC_ADDR_CMPEN, so slot needs to be converted to addrn
41743859Sml29623 	 * accordingly before calling npi_mac_altaddr_entry.
41753859Sml29623 	 */
41763859Sml29623 	if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
41773859Sml29623 		addrn = (uint8_t)slot - 1;
41783859Sml29623 	else
41793859Sml29623 		addrn = (uint8_t)slot;
41803859Sml29623 
41818275SEric Cheng 	if (npi_mac_altaddr_enable(nxgep->npi_handle,
41828275SEric Cheng 	    nxgep->function_num, addrn) != NPI_SUCCESS) {
41833859Sml29623 		return (EIO);
41848275SEric Cheng 	}
41858275SEric Cheng 
41863859Sml29623 	return (0);
41873859Sml29623 }
41883859Sml29623 
41893859Sml29623 /*
41908275SEric Cheng  * nxeg_m_mmac_add_g() - find an unused address slot, set the address
41913859Sml29623  * value to the one specified, enable the port to start filtering on
41923859Sml29623  * the new MAC address.  Returns 0 on success.
41933859Sml29623  */
41946495Sspeer int
41958275SEric Cheng nxge_m_mmac_add_g(void *arg, const uint8_t *maddr, int rdctbl,
41968275SEric Cheng 	boolean_t usetbl)
41973859Sml29623 {
41983859Sml29623 	p_nxge_t nxgep = arg;
41998275SEric Cheng 	int slot;
42003859Sml29623 	nxge_mmac_t *mmac_info;
42013859Sml29623 	int err;
42023859Sml29623 	nxge_status_t status;
42033859Sml29623 
42043859Sml29623 	mutex_enter(nxgep->genlock);
42053859Sml29623 
42063859Sml29623 	/*
42073859Sml29623 	 * Make sure that nxge is initialized, if _start() has
42083859Sml29623 	 * not been called.
42093859Sml29623 	 */
42103859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
42113859Sml29623 		status = nxge_init(nxgep);
42123859Sml29623 		if (status != NXGE_OK) {
42133859Sml29623 			mutex_exit(nxgep->genlock);
42143859Sml29623 			return (ENXIO);
42153859Sml29623 		}
42163859Sml29623 	}
42173859Sml29623 
42183859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
42193859Sml29623 	if (mmac_info->naddrfree == 0) {
42203859Sml29623 		mutex_exit(nxgep->genlock);
42213859Sml29623 		return (ENOSPC);
42223859Sml29623 	}
42238275SEric Cheng 
42243859Sml29623 	/*
42253859Sml29623 	 * 	Search for the first available slot. Because naddrfree
42263859Sml29623 	 * is not zero, we are guaranteed to find one.
42273859Sml29623 	 *	Each of the first two ports of Neptune has 16 alternate
42286495Sspeer 	 * MAC slots but only the first 7 (of 15) slots have assigned factory
42293859Sml29623 	 * MAC addresses. We first search among the slots without bundled
42303859Sml29623 	 * factory MACs. If we fail to find one in that range, then we
42313859Sml29623 	 * search the slots with bundled factory MACs.  A factory MAC
42323859Sml29623 	 * will be wasted while the slot is used with a user MAC address.
42333859Sml29623 	 * But the slot could be used by factory MAC again after calling
42343859Sml29623 	 * nxge_m_mmac_remove and nxge_m_mmac_reserve.
42353859Sml29623 	 */
42368275SEric Cheng 	for (slot = 0; slot <= mmac_info->num_mmac; slot++) {
42378275SEric Cheng 		if (!(mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED))
42388275SEric Cheng 			break;
42398275SEric Cheng 	}
42408275SEric Cheng 
42413859Sml29623 	ASSERT(slot <= mmac_info->num_mmac);
42428047SMichael.Speer@Sun.COM 
42438275SEric Cheng 	if ((err = nxge_altmac_set(nxgep, (uint8_t *)maddr, slot, rdctbl,
42448275SEric Cheng 	    usetbl)) != 0) {
42453859Sml29623 		mutex_exit(nxgep->genlock);
42463859Sml29623 		return (err);
42473859Sml29623 	}
42488047SMichael.Speer@Sun.COM 
42498275SEric Cheng 	bcopy(maddr, mmac_info->mac_pool[slot].addr, ETHERADDRL);
42503859Sml29623 	mmac_info->mac_pool[slot].flags |= MMAC_SLOT_USED;
42513859Sml29623 	mmac_info->mac_pool[slot].flags &= ~MMAC_VENDOR_ADDR;
42523859Sml29623 	mmac_info->naddrfree--;
42533859Sml29623 	nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
42543859Sml29623 
42553859Sml29623 	mutex_exit(nxgep->genlock);
42563859Sml29623 	return (0);
42573859Sml29623 }
42583859Sml29623 
42593859Sml29623 /*
42603859Sml29623  * Remove the specified mac address and update the HW not to filter
42613859Sml29623  * the mac address anymore.
42623859Sml29623  */
42636495Sspeer int
42648275SEric Cheng nxge_m_mmac_remove(void *arg, int slot)
42653859Sml29623 {
42663859Sml29623 	p_nxge_t nxgep = arg;
42673859Sml29623 	nxge_mmac_t *mmac_info;
42683859Sml29623 	uint8_t addrn;
42693859Sml29623 	uint8_t portn;
42703859Sml29623 	int err = 0;
42713859Sml29623 	nxge_status_t status;
42723859Sml29623 
42733859Sml29623 	mutex_enter(nxgep->genlock);
42743859Sml29623 
42753859Sml29623 	/*
42763859Sml29623 	 * Make sure that nxge is initialized, if _start() has
42773859Sml29623 	 * not been called.
42783859Sml29623 	 */
42793859Sml29623 	if (!(nxgep->drv_state & STATE_HW_INITIALIZED)) {
42803859Sml29623 		status = nxge_init(nxgep);
42813859Sml29623 		if (status != NXGE_OK) {
42823859Sml29623 			mutex_exit(nxgep->genlock);
42833859Sml29623 			return (ENXIO);
42843859Sml29623 		}
42853859Sml29623 	}
42863859Sml29623 
42873859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
42883859Sml29623 	if (slot < 1 || slot > mmac_info->num_mmac) {
42893859Sml29623 		mutex_exit(nxgep->genlock);
42903859Sml29623 		return (EINVAL);
42913859Sml29623 	}
42923859Sml29623 
42933859Sml29623 	portn = nxgep->mac.portnum;
42943859Sml29623 	if (portn == XMAC_PORT_0 || portn == XMAC_PORT_1)
42953859Sml29623 		addrn = (uint8_t)slot - 1;
42963859Sml29623 	else
42973859Sml29623 		addrn = (uint8_t)slot;
42983859Sml29623 
42993859Sml29623 	if (mmac_info->mac_pool[slot].flags & MMAC_SLOT_USED) {
43003859Sml29623 		if (npi_mac_altaddr_disable(nxgep->npi_handle, portn, addrn)
43016512Ssowmini 		    == NPI_SUCCESS) {
43023859Sml29623 			mmac_info->naddrfree++;
43033859Sml29623 			mmac_info->mac_pool[slot].flags &= ~MMAC_SLOT_USED;
43043859Sml29623 			/*
43053859Sml29623 			 * Regardless if the MAC we just stopped filtering
43063859Sml29623 			 * is a user addr or a facory addr, we must set
43073859Sml29623 			 * the MMAC_VENDOR_ADDR flag if this slot has an
43083859Sml29623 			 * associated factory MAC to indicate that a factory
43093859Sml29623 			 * MAC is available.
43103859Sml29623 			 */
43113859Sml29623 			if (slot <= mmac_info->num_factory_mmac) {
43123859Sml29623 				mmac_info->mac_pool[slot].flags
43136512Ssowmini 				    |= MMAC_VENDOR_ADDR;
43143859Sml29623 			}
43153859Sml29623 			/*
43163859Sml29623 			 * Clear mac_pool[slot].addr so that kstat shows 0
43173859Sml29623 			 * alternate MAC address if the slot is not used.
43183859Sml29623 			 * (But nxge_m_mmac_get returns the factory MAC even
43193859Sml29623 			 * when the slot is not used!)
43203859Sml29623 			 */
43213859Sml29623 			bzero(mmac_info->mac_pool[slot].addr, ETHERADDRL);
43223859Sml29623 			nxge_mmac_kstat_update(nxgep, slot, B_FALSE);
43233859Sml29623 		} else {
43243859Sml29623 			err = EIO;
43253859Sml29623 		}
43263859Sml29623 	} else {
43273859Sml29623 		err = EINVAL;
43283859Sml29623 	}
43293859Sml29623 
43303859Sml29623 	mutex_exit(nxgep->genlock);
43313859Sml29623 	return (err);
43323859Sml29623 }
43333859Sml29623 
43343859Sml29623 /*
43358275SEric Cheng  * The callback to query all the factory addresses. naddr must be the same as
43368275SEric Cheng  * the number of factory addresses (returned by MAC_CAPAB_MULTIFACTADDR), and
43378275SEric Cheng  * mcm_addr is the space allocated for keep all the addresses, whose size is
43388275SEric Cheng  * naddr * MAXMACADDRLEN.
43393859Sml29623  */
43408275SEric Cheng static void
43418275SEric Cheng nxge_m_getfactaddr(void *arg, uint_t naddr, uint8_t *addr)
43423859Sml29623 {
43438275SEric Cheng 	nxge_t		*nxgep = arg;
43448275SEric Cheng 	nxge_mmac_t	*mmac_info;
43458275SEric Cheng 	int		i;
43463859Sml29623 
43473859Sml29623 	mutex_enter(nxgep->genlock);
43483859Sml29623 
43493859Sml29623 	mmac_info = &nxgep->nxge_mmac_info;
43508275SEric Cheng 	ASSERT(naddr == mmac_info->num_factory_mmac);
43518275SEric Cheng 
43528275SEric Cheng 	for (i = 0; i < naddr; i++) {
43538275SEric Cheng 		bcopy(mmac_info->factory_mac_pool[i + 1],
43548275SEric Cheng 		    addr + i * MAXMACADDRLEN, ETHERADDRL);
43558275SEric Cheng 	}
43568275SEric Cheng 
43573859Sml29623 	mutex_exit(nxgep->genlock);
43583859Sml29623 }
43593859Sml29623 
43603859Sml29623 
43613859Sml29623 static boolean_t
43623859Sml29623 nxge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data)
43633859Sml29623 {
43643859Sml29623 	nxge_t *nxgep = arg;
43653859Sml29623 	uint32_t *txflags = cap_data;
43663859Sml29623 
43673859Sml29623 	switch (cap) {
43683859Sml29623 	case MAC_CAPAB_HCKSUM:
43696495Sspeer 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
43706611Sml29623 		    "==> nxge_m_getcapab: checksum %d", nxge_cksum_offload));
43716611Sml29623 		if (nxge_cksum_offload <= 1) {
43726495Sspeer 			*txflags = HCKSUM_INET_PARTIAL;
43736495Sspeer 		}
43743859Sml29623 		break;
43756495Sspeer 
43768275SEric Cheng 	case MAC_CAPAB_MULTIFACTADDR: {
43778275SEric Cheng 		mac_capab_multifactaddr_t	*mfacp = cap_data;
43788275SEric Cheng 
437910309SSriharsha.Basavapatna@Sun.COM 		if (!isLDOMguest(nxgep)) {
438010309SSriharsha.Basavapatna@Sun.COM 			mutex_enter(nxgep->genlock);
438110309SSriharsha.Basavapatna@Sun.COM 			mfacp->mcm_naddr =
438210309SSriharsha.Basavapatna@Sun.COM 			    nxgep->nxge_mmac_info.num_factory_mmac;
438310309SSriharsha.Basavapatna@Sun.COM 			mfacp->mcm_getaddr = nxge_m_getfactaddr;
438410309SSriharsha.Basavapatna@Sun.COM 			mutex_exit(nxgep->genlock);
438510309SSriharsha.Basavapatna@Sun.COM 		}
43863859Sml29623 		break;
43878275SEric Cheng 	}
43886495Sspeer 
43895770Sml29623 	case MAC_CAPAB_LSO: {
43905770Sml29623 		mac_capab_lso_t *cap_lso = cap_data;
43915770Sml29623 
43926003Sml29623 		if (nxgep->soft_lso_enable) {
43936611Sml29623 			if (nxge_cksum_offload <= 1) {
43946611Sml29623 				cap_lso->lso_flags = LSO_TX_BASIC_TCP_IPV4;
43956611Sml29623 				if (nxge_lso_max > NXGE_LSO_MAXLEN) {
43966611Sml29623 					nxge_lso_max = NXGE_LSO_MAXLEN;
43976611Sml29623 				}
43986611Sml29623 				cap_lso->lso_basic_tcp_ipv4.lso_max =
43996611Sml29623 				    nxge_lso_max;
44005770Sml29623 			}
44015770Sml29623 			break;
44025770Sml29623 		} else {
44035770Sml29623 			return (B_FALSE);
44045770Sml29623 		}
44055770Sml29623 	}
44065770Sml29623 
44078275SEric Cheng 	case MAC_CAPAB_RINGS: {
44088275SEric Cheng 		mac_capab_rings_t	*cap_rings = cap_data;
44098275SEric Cheng 		p_nxge_hw_pt_cfg_t	p_cfgp = &nxgep->pt_config.hw_config;
44108275SEric Cheng 
44118275SEric Cheng 		mutex_enter(nxgep->genlock);
44128275SEric Cheng 		if (cap_rings->mr_type == MAC_RING_TYPE_RX) {
441310309SSriharsha.Basavapatna@Sun.COM 			if (isLDOMguest(nxgep))  {
441410309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_group_type =
441510309SSriharsha.Basavapatna@Sun.COM 				    MAC_GROUP_TYPE_STATIC;
441610309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rnum =
441710309SSriharsha.Basavapatna@Sun.COM 				    NXGE_HIO_SHARE_MAX_CHANNELS;
441810309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rget = nxge_fill_ring;
441910309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gnum = 1;
442010309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gget = nxge_hio_group_get;
442110309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gaddring = NULL;
442210309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gremring = NULL;
442310309SSriharsha.Basavapatna@Sun.COM 			} else {
442410309SSriharsha.Basavapatna@Sun.COM 				/*
442510309SSriharsha.Basavapatna@Sun.COM 				 * Service Domain.
442610309SSriharsha.Basavapatna@Sun.COM 				 */
442710309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_group_type =
442810309SSriharsha.Basavapatna@Sun.COM 				    MAC_GROUP_TYPE_DYNAMIC;
442910309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rnum = p_cfgp->max_rdcs;
443010309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rget = nxge_fill_ring;
443110309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gnum = p_cfgp->max_rdc_grpids;
443210309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gget = nxge_hio_group_get;
443310309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gaddring = nxge_group_add_ring;
443410309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gremring = nxge_group_rem_ring;
443510309SSriharsha.Basavapatna@Sun.COM 			}
44368275SEric Cheng 
44378275SEric Cheng 			NXGE_DEBUG_MSG((nxgep, RX_CTL,
44388275SEric Cheng 			    "==> nxge_m_getcapab: rx nrings[%d] ngroups[%d]",
44398275SEric Cheng 			    p_cfgp->max_rdcs, p_cfgp->max_rdc_grpids));
44408275SEric Cheng 		} else {
444110309SSriharsha.Basavapatna@Sun.COM 			/*
444210309SSriharsha.Basavapatna@Sun.COM 			 * TX Rings.
444310309SSriharsha.Basavapatna@Sun.COM 			 */
444410309SSriharsha.Basavapatna@Sun.COM 			if (isLDOMguest(nxgep)) {
444510309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_group_type =
444610309SSriharsha.Basavapatna@Sun.COM 				    MAC_GROUP_TYPE_STATIC;
444710309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rnum =
444810309SSriharsha.Basavapatna@Sun.COM 				    NXGE_HIO_SHARE_MAX_CHANNELS;
444910309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rget = nxge_fill_ring;
445010309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gnum = 0;
445110309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gget = NULL;
445210309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gaddring = NULL;
445310309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gremring = NULL;
445410309SSriharsha.Basavapatna@Sun.COM 			} else {
445510309SSriharsha.Basavapatna@Sun.COM 				/*
445610309SSriharsha.Basavapatna@Sun.COM 				 * Service Domain.
445710309SSriharsha.Basavapatna@Sun.COM 				 */
445810309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_group_type =
445910309SSriharsha.Basavapatna@Sun.COM 				    MAC_GROUP_TYPE_DYNAMIC;
446010309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rnum = p_cfgp->tdc.count;
446110309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_rget = nxge_fill_ring;
446210309SSriharsha.Basavapatna@Sun.COM 
446310309SSriharsha.Basavapatna@Sun.COM 				/*
446410309SSriharsha.Basavapatna@Sun.COM 				 * Share capable.
446510309SSriharsha.Basavapatna@Sun.COM 				 *
446610309SSriharsha.Basavapatna@Sun.COM 				 * Do not report the default group: hence -1
446710309SSriharsha.Basavapatna@Sun.COM 				 */
44688275SEric Cheng 				cap_rings->mr_gnum =
44698275SEric Cheng 				    NXGE_MAX_TDC_GROUPS / nxgep->nports - 1;
447010309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gget = nxge_hio_group_get;
447110309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gaddring = nxge_group_add_ring;
447210309SSriharsha.Basavapatna@Sun.COM 				cap_rings->mr_gremring = nxge_group_rem_ring;
44738275SEric Cheng 			}
44748275SEric Cheng 
44758275SEric Cheng 			NXGE_DEBUG_MSG((nxgep, TX_CTL,
44768275SEric Cheng 			    "==> nxge_m_getcapab: tx rings # of rings %d",
44778275SEric Cheng 			    p_cfgp->tdc.count));
44788275SEric Cheng 		}
44798275SEric Cheng 		mutex_exit(nxgep->genlock);
44808275SEric Cheng 		break;
44818275SEric Cheng 	}
44828275SEric Cheng 
44836495Sspeer #if defined(sun4v)
44846495Sspeer 	case MAC_CAPAB_SHARES: {
44856495Sspeer 		mac_capab_share_t *mshares = (mac_capab_share_t *)cap_data;
44866495Sspeer 
44876495Sspeer 		/*
44886495Sspeer 		 * Only the service domain driver responds to
44896495Sspeer 		 * this capability request.
44906495Sspeer 		 */
44918275SEric Cheng 		mutex_enter(nxgep->genlock);
44926495Sspeer 		if (isLDOMservice(nxgep)) {
44936495Sspeer 			mshares->ms_snum = 3;
44946495Sspeer 			mshares->ms_handle = (void *)nxgep;
44956495Sspeer 			mshares->ms_salloc = nxge_hio_share_alloc;
44966495Sspeer 			mshares->ms_sfree = nxge_hio_share_free;
44978275SEric Cheng 			mshares->ms_sadd = nxge_hio_share_add_group;
44988275SEric Cheng 			mshares->ms_sremove = nxge_hio_share_rem_group;
44996495Sspeer 			mshares->ms_squery = nxge_hio_share_query;
45008275SEric Cheng 			mshares->ms_sbind = nxge_hio_share_bind;
45018275SEric Cheng 			mshares->ms_sunbind = nxge_hio_share_unbind;
45028275SEric Cheng 			mutex_exit(nxgep->genlock);
45038275SEric Cheng 		} else {
45048275SEric Cheng 			mutex_exit(nxgep->genlock);
45056495Sspeer 			return (B_FALSE);
45068275SEric Cheng 		}
45076495Sspeer 		break;
45086495Sspeer 	}
45096495Sspeer #endif
45103859Sml29623 	default:
45113859Sml29623 		return (B_FALSE);
45123859Sml29623 	}
45133859Sml29623 	return (B_TRUE);
45143859Sml29623 }
45153859Sml29623 
45166439Sml29623 static boolean_t
45176439Sml29623 nxge_param_locked(mac_prop_id_t pr_num)
45186439Sml29623 {
45196439Sml29623 	/*
45206439Sml29623 	 * All adv_* parameters are locked (read-only) while
45216439Sml29623 	 * the device is in any sort of loopback mode ...
45226439Sml29623 	 */
45236439Sml29623 	switch (pr_num) {
45246789Sam223141 		case MAC_PROP_ADV_1000FDX_CAP:
45256789Sam223141 		case MAC_PROP_EN_1000FDX_CAP:
45266789Sam223141 		case MAC_PROP_ADV_1000HDX_CAP:
45276789Sam223141 		case MAC_PROP_EN_1000HDX_CAP:
45286789Sam223141 		case MAC_PROP_ADV_100FDX_CAP:
45296789Sam223141 		case MAC_PROP_EN_100FDX_CAP:
45306789Sam223141 		case MAC_PROP_ADV_100HDX_CAP:
45316789Sam223141 		case MAC_PROP_EN_100HDX_CAP:
45326789Sam223141 		case MAC_PROP_ADV_10FDX_CAP:
45336789Sam223141 		case MAC_PROP_EN_10FDX_CAP:
45346789Sam223141 		case MAC_PROP_ADV_10HDX_CAP:
45356789Sam223141 		case MAC_PROP_EN_10HDX_CAP:
45366789Sam223141 		case MAC_PROP_AUTONEG:
45376789Sam223141 		case MAC_PROP_FLOWCTRL:
45386439Sml29623 			return (B_TRUE);
45396439Sml29623 	}
45406439Sml29623 	return (B_FALSE);
45416439Sml29623 }
45426439Sml29623 
45436439Sml29623 /*
45446439Sml29623  * callback functions for set/get of properties
45456439Sml29623  */
45466439Sml29623 static int
45476439Sml29623 nxge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
45486439Sml29623     uint_t pr_valsize, const void *pr_val)
45496439Sml29623 {
45506439Sml29623 	nxge_t		*nxgep = barg;
4551*11878SVenu.Iyer@Sun.COM 	p_nxge_param_t	param_arr = nxgep->param_arr;
4552*11878SVenu.Iyer@Sun.COM 	p_nxge_stats_t	statsp = nxgep->statsp;
45536439Sml29623 	int		err = 0;
45546439Sml29623 
45556439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL, "==> nxge_m_setprop"));
4556*11878SVenu.Iyer@Sun.COM 
45576439Sml29623 	mutex_enter(nxgep->genlock);
45586439Sml29623 	if (statsp->port_stats.lb_mode != nxge_lb_normal &&
45596439Sml29623 	    nxge_param_locked(pr_num)) {
45606439Sml29623 		/*
45616439Sml29623 		 * All adv_* parameters are locked (read-only)
45626439Sml29623 		 * while the device is in any sort of loopback mode.
45636439Sml29623 		 */
45646439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
45656439Sml29623 		    "==> nxge_m_setprop: loopback mode: read only"));
45666439Sml29623 		mutex_exit(nxgep->genlock);
45676439Sml29623 		return (EBUSY);
45686439Sml29623 	}
45696439Sml29623 
45706439Sml29623 	switch (pr_num) {
4571*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_1000FDX_CAP:
4572*11878SVenu.Iyer@Sun.COM 		nxgep->param_en_1000fdx =
4573*11878SVenu.Iyer@Sun.COM 		    param_arr[param_anar_1000fdx].value = *(uint8_t *)pr_val;
4574*11878SVenu.Iyer@Sun.COM 		goto reprogram;
4575*11878SVenu.Iyer@Sun.COM 
4576*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_100FDX_CAP:
4577*11878SVenu.Iyer@Sun.COM 		nxgep->param_en_100fdx =
4578*11878SVenu.Iyer@Sun.COM 		    param_arr[param_anar_100fdx].value = *(uint8_t *)pr_val;
4579*11878SVenu.Iyer@Sun.COM 		goto reprogram;
4580*11878SVenu.Iyer@Sun.COM 
4581*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_10FDX_CAP:
4582*11878SVenu.Iyer@Sun.COM 		nxgep->param_en_10fdx =
4583*11878SVenu.Iyer@Sun.COM 		    param_arr[param_anar_10fdx].value = *(uint8_t *)pr_val;
4584*11878SVenu.Iyer@Sun.COM 		goto reprogram;
4585*11878SVenu.Iyer@Sun.COM 
4586*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_AUTONEG:
4587*11878SVenu.Iyer@Sun.COM 		param_arr[param_autoneg].value = *(uint8_t *)pr_val;
4588*11878SVenu.Iyer@Sun.COM 		goto reprogram;
4589*11878SVenu.Iyer@Sun.COM 
4590*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_MTU: {
4591*11878SVenu.Iyer@Sun.COM 		uint32_t cur_mtu, new_mtu, old_framesize;
4592*11878SVenu.Iyer@Sun.COM 
4593*11878SVenu.Iyer@Sun.COM 		cur_mtu = nxgep->mac.default_mtu;
4594*11878SVenu.Iyer@Sun.COM 		ASSERT(pr_valsize >= sizeof (new_mtu));
4595*11878SVenu.Iyer@Sun.COM 		bcopy(pr_val, &new_mtu, sizeof (new_mtu));
4596*11878SVenu.Iyer@Sun.COM 
4597*11878SVenu.Iyer@Sun.COM 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
4598*11878SVenu.Iyer@Sun.COM 		    "==> nxge_m_setprop: set MTU: %d is_jumbo %d",
4599*11878SVenu.Iyer@Sun.COM 		    new_mtu, nxgep->mac.is_jumbo));
4600*11878SVenu.Iyer@Sun.COM 
4601*11878SVenu.Iyer@Sun.COM 		if (new_mtu == cur_mtu) {
4602*11878SVenu.Iyer@Sun.COM 			err = 0;
4603*11878SVenu.Iyer@Sun.COM 			break;
4604*11878SVenu.Iyer@Sun.COM 		}
4605*11878SVenu.Iyer@Sun.COM 
4606*11878SVenu.Iyer@Sun.COM 		if (nxgep->nxge_mac_state == NXGE_MAC_STARTED) {
4607*11878SVenu.Iyer@Sun.COM 			err = EBUSY;
4608*11878SVenu.Iyer@Sun.COM 			break;
4609*11878SVenu.Iyer@Sun.COM 		}
4610*11878SVenu.Iyer@Sun.COM 
4611*11878SVenu.Iyer@Sun.COM 		if ((new_mtu < NXGE_DEFAULT_MTU) ||
4612*11878SVenu.Iyer@Sun.COM 		    (new_mtu > NXGE_MAXIMUM_MTU)) {
4613*11878SVenu.Iyer@Sun.COM 			err = EINVAL;
46146439Sml29623 			break;
4615*11878SVenu.Iyer@Sun.COM 		}
4616*11878SVenu.Iyer@Sun.COM 
4617*11878SVenu.Iyer@Sun.COM 		old_framesize = (uint32_t)nxgep->mac.maxframesize;
4618*11878SVenu.Iyer@Sun.COM 		nxgep->mac.maxframesize = (uint16_t)
4619*11878SVenu.Iyer@Sun.COM 		    (new_mtu + NXGE_EHEADER_VLAN_CRC);
4620*11878SVenu.Iyer@Sun.COM 		if (nxge_mac_set_framesize(nxgep)) {
4621*11878SVenu.Iyer@Sun.COM 			nxgep->mac.maxframesize =
4622*11878SVenu.Iyer@Sun.COM 			    (uint16_t)old_framesize;
4623*11878SVenu.Iyer@Sun.COM 			err = EINVAL;
4624*11878SVenu.Iyer@Sun.COM 			break;
4625*11878SVenu.Iyer@Sun.COM 		}
4626*11878SVenu.Iyer@Sun.COM 
4627*11878SVenu.Iyer@Sun.COM 		nxgep->mac.default_mtu = new_mtu;
4628*11878SVenu.Iyer@Sun.COM 		nxgep->mac.is_jumbo = (new_mtu > NXGE_DEFAULT_MTU);
4629*11878SVenu.Iyer@Sun.COM 
4630*11878SVenu.Iyer@Sun.COM 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
4631*11878SVenu.Iyer@Sun.COM 		    "==> nxge_m_setprop: set MTU: %d maxframe %d",
4632*11878SVenu.Iyer@Sun.COM 		    new_mtu, nxgep->mac.maxframesize));
4633*11878SVenu.Iyer@Sun.COM 		break;
4634*11878SVenu.Iyer@Sun.COM 	}
4635*11878SVenu.Iyer@Sun.COM 
4636*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_FLOWCTRL: {
4637*11878SVenu.Iyer@Sun.COM 		link_flowctrl_t	fl;
4638*11878SVenu.Iyer@Sun.COM 
4639*11878SVenu.Iyer@Sun.COM 		ASSERT(pr_valsize >= sizeof (fl));
4640*11878SVenu.Iyer@Sun.COM 		bcopy(pr_val, &fl, sizeof (fl));
4641*11878SVenu.Iyer@Sun.COM 
4642*11878SVenu.Iyer@Sun.COM 		switch (fl) {
4643*11878SVenu.Iyer@Sun.COM 		case LINK_FLOWCTRL_NONE:
4644*11878SVenu.Iyer@Sun.COM 			param_arr[param_anar_pause].value = 0;
4645*11878SVenu.Iyer@Sun.COM 			break;
4646*11878SVenu.Iyer@Sun.COM 
4647*11878SVenu.Iyer@Sun.COM 		case LINK_FLOWCTRL_RX:
4648*11878SVenu.Iyer@Sun.COM 			param_arr[param_anar_pause].value = 1;
4649*11878SVenu.Iyer@Sun.COM 			break;
4650*11878SVenu.Iyer@Sun.COM 
4651*11878SVenu.Iyer@Sun.COM 		case LINK_FLOWCTRL_TX:
4652*11878SVenu.Iyer@Sun.COM 		case LINK_FLOWCTRL_BI:
4653*11878SVenu.Iyer@Sun.COM 			err = EINVAL;
4654*11878SVenu.Iyer@Sun.COM 			break;
4655*11878SVenu.Iyer@Sun.COM 		default:
4656*11878SVenu.Iyer@Sun.COM 			err = EINVAL;
4657*11878SVenu.Iyer@Sun.COM 			break;
4658*11878SVenu.Iyer@Sun.COM 		}
4659*11878SVenu.Iyer@Sun.COM reprogram:
4660*11878SVenu.Iyer@Sun.COM 		if ((err == 0) && !isLDOMguest(nxgep)) {
4661*11878SVenu.Iyer@Sun.COM 			if (!nxge_param_link_update(nxgep)) {
46626439Sml29623 				err = EINVAL;
46636439Sml29623 			}
4664*11878SVenu.Iyer@Sun.COM 		} else {
4665*11878SVenu.Iyer@Sun.COM 			err = EINVAL;
4666*11878SVenu.Iyer@Sun.COM 		}
4667*11878SVenu.Iyer@Sun.COM 		break;
4668*11878SVenu.Iyer@Sun.COM 	}
4669*11878SVenu.Iyer@Sun.COM 
4670*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_PRIVATE:
4671*11878SVenu.Iyer@Sun.COM 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
4672*11878SVenu.Iyer@Sun.COM 		    "==> nxge_m_setprop: private property"));
4673*11878SVenu.Iyer@Sun.COM 		err = nxge_set_priv_prop(nxgep, pr_name, pr_valsize, pr_val);
4674*11878SVenu.Iyer@Sun.COM 		break;
4675*11878SVenu.Iyer@Sun.COM 
4676*11878SVenu.Iyer@Sun.COM 	default:
4677*11878SVenu.Iyer@Sun.COM 		err = ENOTSUP;
4678*11878SVenu.Iyer@Sun.COM 		break;
46796439Sml29623 	}
46806439Sml29623 
46816439Sml29623 	mutex_exit(nxgep->genlock);
46826439Sml29623 
46836439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46846439Sml29623 	    "<== nxge_m_setprop (return %d)", err));
46856439Sml29623 	return (err);
46866439Sml29623 }
46876439Sml29623 
46886439Sml29623 static int
46896439Sml29623 nxge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
4690*11878SVenu.Iyer@Sun.COM     uint_t pr_valsize, void *pr_val)
46916439Sml29623 {
46926439Sml29623 	nxge_t 		*nxgep = barg;
46936439Sml29623 	p_nxge_param_t	param_arr = nxgep->param_arr;
46946439Sml29623 	p_nxge_stats_t	statsp = nxgep->statsp;
46956439Sml29623 
46966439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
46976439Sml29623 	    "==> nxge_m_getprop: pr_num %d", pr_num));
46986512Ssowmini 
4699*11878SVenu.Iyer@Sun.COM 	switch (pr_num) {
4700*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_DUPLEX:
4701*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = statsp->mac_stats.link_duplex;
4702*11878SVenu.Iyer@Sun.COM 		break;
4703*11878SVenu.Iyer@Sun.COM 
4704*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_SPEED: {
4705*11878SVenu.Iyer@Sun.COM 		uint64_t val = statsp->mac_stats.link_speed * 1000000ull;
4706*11878SVenu.Iyer@Sun.COM 
4707*11878SVenu.Iyer@Sun.COM 		ASSERT(pr_valsize >= sizeof (val));
4708*11878SVenu.Iyer@Sun.COM 		bcopy(&val, pr_val, sizeof (val));
4709*11878SVenu.Iyer@Sun.COM 		break;
4710*11878SVenu.Iyer@Sun.COM 	}
4711*11878SVenu.Iyer@Sun.COM 
4712*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_STATUS: {
4713*11878SVenu.Iyer@Sun.COM 		link_state_t state = statsp->mac_stats.link_up ?
4714*11878SVenu.Iyer@Sun.COM 		    LINK_STATE_UP : LINK_STATE_DOWN;
4715*11878SVenu.Iyer@Sun.COM 
4716*11878SVenu.Iyer@Sun.COM 		ASSERT(pr_valsize >= sizeof (state));
4717*11878SVenu.Iyer@Sun.COM 		bcopy(&state, pr_val, sizeof (state));
4718*11878SVenu.Iyer@Sun.COM 		break;
4719*11878SVenu.Iyer@Sun.COM 	}
4720*11878SVenu.Iyer@Sun.COM 
4721*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_AUTONEG:
4722*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = param_arr[param_autoneg].value;
4723*11878SVenu.Iyer@Sun.COM 		break;
4724*11878SVenu.Iyer@Sun.COM 
4725*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_FLOWCTRL: {
4726*11878SVenu.Iyer@Sun.COM 		link_flowctrl_t fl = param_arr[param_anar_pause].value != 0 ?
4727*11878SVenu.Iyer@Sun.COM 		    LINK_FLOWCTRL_RX : LINK_FLOWCTRL_NONE;
4728*11878SVenu.Iyer@Sun.COM 
4729*11878SVenu.Iyer@Sun.COM 		ASSERT(pr_valsize >= sizeof (fl));
4730*11878SVenu.Iyer@Sun.COM 		bcopy(&fl, pr_val, sizeof (fl));
4731*11878SVenu.Iyer@Sun.COM 		break;
4732*11878SVenu.Iyer@Sun.COM 	}
4733*11878SVenu.Iyer@Sun.COM 
4734*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_1000FDX_CAP:
4735*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = param_arr[param_anar_1000fdx].value;
4736*11878SVenu.Iyer@Sun.COM 		break;
4737*11878SVenu.Iyer@Sun.COM 
4738*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_1000FDX_CAP:
4739*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = nxgep->param_en_1000fdx;
4740*11878SVenu.Iyer@Sun.COM 		break;
4741*11878SVenu.Iyer@Sun.COM 
4742*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_100FDX_CAP:
4743*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = param_arr[param_anar_100fdx].value;
4744*11878SVenu.Iyer@Sun.COM 		break;
4745*11878SVenu.Iyer@Sun.COM 
4746*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_100FDX_CAP:
4747*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = nxgep->param_en_100fdx;
4748*11878SVenu.Iyer@Sun.COM 		break;
4749*11878SVenu.Iyer@Sun.COM 
4750*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_10FDX_CAP:
4751*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = param_arr[param_anar_10fdx].value;
4752*11878SVenu.Iyer@Sun.COM 		break;
4753*11878SVenu.Iyer@Sun.COM 
4754*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_10FDX_CAP:
4755*11878SVenu.Iyer@Sun.COM 		*(uint8_t *)pr_val = nxgep->param_en_10fdx;
4756*11878SVenu.Iyer@Sun.COM 		break;
4757*11878SVenu.Iyer@Sun.COM 
4758*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_PRIVATE:
4759*11878SVenu.Iyer@Sun.COM 		return (nxge_get_priv_prop(nxgep, pr_name, pr_valsize,
4760*11878SVenu.Iyer@Sun.COM 		    pr_val));
4761*11878SVenu.Iyer@Sun.COM 
4762*11878SVenu.Iyer@Sun.COM 	default:
4763*11878SVenu.Iyer@Sun.COM 		return (ENOTSUP);
4764*11878SVenu.Iyer@Sun.COM 	}
4765*11878SVenu.Iyer@Sun.COM 
4766*11878SVenu.Iyer@Sun.COM 	return (0);
4767*11878SVenu.Iyer@Sun.COM }
4768*11878SVenu.Iyer@Sun.COM 
4769*11878SVenu.Iyer@Sun.COM static void
4770*11878SVenu.Iyer@Sun.COM nxge_m_propinfo(void *barg, const char *pr_name, mac_prop_id_t pr_num,
4771*11878SVenu.Iyer@Sun.COM     mac_prop_info_handle_t prh)
4772*11878SVenu.Iyer@Sun.COM {
4773*11878SVenu.Iyer@Sun.COM 	nxge_t		*nxgep = barg;
4774*11878SVenu.Iyer@Sun.COM 	p_nxge_stats_t	statsp = nxgep->statsp;
4775*11878SVenu.Iyer@Sun.COM 
4776*11878SVenu.Iyer@Sun.COM 	/*
4777*11878SVenu.Iyer@Sun.COM 	 * By default permissions are read/write unless specified
4778*11878SVenu.Iyer@Sun.COM 	 * otherwise by the driver.
4779*11878SVenu.Iyer@Sun.COM 	 */
4780*11878SVenu.Iyer@Sun.COM 
47816439Sml29623 	switch (pr_num) {
4782*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_DUPLEX:
4783*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_SPEED:
4784*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_STATUS:
4785*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_1000HDX_CAP:
4786*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_100HDX_CAP:
4787*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_10HDX_CAP:
4788*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_1000FDX_CAP:
4789*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_1000HDX_CAP:
4790*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_100FDX_CAP:
4791*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_100HDX_CAP:
4792*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_10FDX_CAP:
4793*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_ADV_10HDX_CAP:
4794*11878SVenu.Iyer@Sun.COM 		/*
4795*11878SVenu.Iyer@Sun.COM 		 * Note that read-only properties don't need to
4796*11878SVenu.Iyer@Sun.COM 		 * provide default values since they cannot be
4797*11878SVenu.Iyer@Sun.COM 		 * changed by the administrator.
4798*11878SVenu.Iyer@Sun.COM 		 */
4799*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
4800*11878SVenu.Iyer@Sun.COM 		break;
4801*11878SVenu.Iyer@Sun.COM 
4802*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_1000FDX_CAP:
4803*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_100FDX_CAP:
4804*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_EN_10FDX_CAP:
4805*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_default_uint8(prh, 1);
4806*11878SVenu.Iyer@Sun.COM 		break;
4807*11878SVenu.Iyer@Sun.COM 
4808*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_AUTONEG:
4809*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_default_uint8(prh, 1);
4810*11878SVenu.Iyer@Sun.COM 		break;
4811*11878SVenu.Iyer@Sun.COM 
4812*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_FLOWCTRL:
4813*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_default_link_flowctrl(prh, LINK_FLOWCTRL_RX);
4814*11878SVenu.Iyer@Sun.COM 		break;
4815*11878SVenu.Iyer@Sun.COM 
4816*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_MTU:
4817*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_range_uint32(prh,
4818*11878SVenu.Iyer@Sun.COM 		    NXGE_DEFAULT_MTU, NXGE_MAXIMUM_MTU);
4819*11878SVenu.Iyer@Sun.COM 		break;
4820*11878SVenu.Iyer@Sun.COM 
4821*11878SVenu.Iyer@Sun.COM 	case MAC_PROP_PRIVATE:
4822*11878SVenu.Iyer@Sun.COM 		nxge_priv_propinfo(pr_name, prh);
4823*11878SVenu.Iyer@Sun.COM 		break;
4824*11878SVenu.Iyer@Sun.COM 	}
4825*11878SVenu.Iyer@Sun.COM 
4826*11878SVenu.Iyer@Sun.COM 	mutex_enter(nxgep->genlock);
4827*11878SVenu.Iyer@Sun.COM 	if (statsp->port_stats.lb_mode != nxge_lb_normal &&
4828*11878SVenu.Iyer@Sun.COM 	    nxge_param_locked(pr_num)) {
4829*11878SVenu.Iyer@Sun.COM 		/*
4830*11878SVenu.Iyer@Sun.COM 		 * Some properties are locked (read-only) while the
4831*11878SVenu.Iyer@Sun.COM 		 * device is in any sort of loopback mode.
4832*11878SVenu.Iyer@Sun.COM 		 */
4833*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
4834*11878SVenu.Iyer@Sun.COM 	}
4835*11878SVenu.Iyer@Sun.COM 	mutex_exit(nxgep->genlock);
4836*11878SVenu.Iyer@Sun.COM }
4837*11878SVenu.Iyer@Sun.COM 
4838*11878SVenu.Iyer@Sun.COM static void
4839*11878SVenu.Iyer@Sun.COM nxge_priv_propinfo(const char *pr_name, mac_prop_info_handle_t prh)
4840*11878SVenu.Iyer@Sun.COM {
4841*11878SVenu.Iyer@Sun.COM 	char valstr[64];
4842*11878SVenu.Iyer@Sun.COM 
4843*11878SVenu.Iyer@Sun.COM 	bzero(valstr, sizeof (valstr));
4844*11878SVenu.Iyer@Sun.COM 
4845*11878SVenu.Iyer@Sun.COM 	if (strcmp(pr_name, "_function_number") == 0 ||
4846*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_fw_version") == 0 ||
4847*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_port_mode") == 0 ||
4848*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_hot_swap_phy") == 0) {
4849*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
4850*11878SVenu.Iyer@Sun.COM 
4851*11878SVenu.Iyer@Sun.COM 	} else if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
4852*11878SVenu.Iyer@Sun.COM 		(void) snprintf(valstr, sizeof (valstr),
4853*11878SVenu.Iyer@Sun.COM 		    "%d", RXDMA_RCR_TO_DEFAULT);
4854*11878SVenu.Iyer@Sun.COM 
4855*11878SVenu.Iyer@Sun.COM 	} else if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
4856*11878SVenu.Iyer@Sun.COM 		(void) snprintf(valstr, sizeof (valstr),
4857*11878SVenu.Iyer@Sun.COM 		    "%d", RXDMA_RCR_PTHRES_DEFAULT);
4858*11878SVenu.Iyer@Sun.COM 
4859*11878SVenu.Iyer@Sun.COM 	} else 	if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0 ||
4860*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_class_opt_ipv4_udp") == 0 ||
4861*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_class_opt_ipv4_ah") == 0 ||
4862*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_class_opt_ipv4_sctp") == 0 ||
4863*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_class_opt_ipv6_tcp") == 0 ||
4864*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_class_opt_ipv6_udp") == 0 ||
4865*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_class_opt_ipv6_ah") == 0 ||
4866*11878SVenu.Iyer@Sun.COM 	    strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
4867*11878SVenu.Iyer@Sun.COM 		(void) snprintf(valstr, sizeof (valstr), "%x",
4868*11878SVenu.Iyer@Sun.COM 		    NXGE_CLASS_FLOW_GEN_SERVER);
4869*11878SVenu.Iyer@Sun.COM 
4870*11878SVenu.Iyer@Sun.COM 	} else if (strcmp(pr_name, "_soft_lso_enable") == 0) {
4871*11878SVenu.Iyer@Sun.COM 		(void) snprintf(valstr, sizeof (valstr), "%d", 0);
4872*11878SVenu.Iyer@Sun.COM 
4873*11878SVenu.Iyer@Sun.COM 	} else 	if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) {
4874*11878SVenu.Iyer@Sun.COM 		(void) snprintf(valstr, sizeof (valstr), "%d", 1);
4875*11878SVenu.Iyer@Sun.COM 
4876*11878SVenu.Iyer@Sun.COM 	} else if (strcmp(pr_name, "_adv_pause_cap") == 0) {
4877*11878SVenu.Iyer@Sun.COM 		(void) snprintf(valstr, sizeof (valstr), "%d", 1);
4878*11878SVenu.Iyer@Sun.COM 	}
4879*11878SVenu.Iyer@Sun.COM 
4880*11878SVenu.Iyer@Sun.COM 	if (strlen(valstr) > 0)
4881*11878SVenu.Iyer@Sun.COM 		mac_prop_info_set_default_str(prh, valstr);
48826439Sml29623 }
48836439Sml29623 
48846439Sml29623 /* ARGSUSED */
48856439Sml29623 static int
48866439Sml29623 nxge_set_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize,
48876439Sml29623     const void *pr_val)
48886439Sml29623 {
48896439Sml29623 	p_nxge_param_t	param_arr = nxgep->param_arr;
48906439Sml29623 	int		err = 0;
48916439Sml29623 	long		result;
48926439Sml29623 
48936439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
48946439Sml29623 	    "==> nxge_set_priv_prop: name %s", pr_name));
48956439Sml29623 
48966439Sml29623 	/* Blanking */
48976439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
48986439Sml29623 		err = nxge_param_rx_intr_time(nxgep, NULL, NULL,
48996439Sml29623 		    (char *)pr_val,
49006439Sml29623 		    (caddr_t)&param_arr[param_rxdma_intr_time]);
49016439Sml29623 		if (err) {
49026439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49036439Sml29623 			    "<== nxge_set_priv_prop: "
49046439Sml29623 			    "unable to set (%s)", pr_name));
49056439Sml29623 			err = EINVAL;
49066439Sml29623 		} else {
49076439Sml29623 			err = 0;
49086439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49096439Sml29623 			    "<== nxge_set_priv_prop: "
49106439Sml29623 			    "set (%s)", pr_name));
49116439Sml29623 		}
49126439Sml29623 
49136439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49146439Sml29623 		    "<== nxge_set_priv_prop: name %s (value %d)",
49156439Sml29623 		    pr_name, result));
49166439Sml29623 
49176439Sml29623 		return (err);
49186439Sml29623 	}
49196439Sml29623 
49206439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
49216439Sml29623 		err = nxge_param_rx_intr_pkts(nxgep, NULL, NULL,
49226439Sml29623 		    (char *)pr_val,
49236439Sml29623 		    (caddr_t)&param_arr[param_rxdma_intr_pkts]);
49246439Sml29623 		if (err) {
49256439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49266439Sml29623 			    "<== nxge_set_priv_prop: "
49276439Sml29623 			    "unable to set (%s)", pr_name));
49286439Sml29623 			err = EINVAL;
49296439Sml29623 		} else {
49306439Sml29623 			err = 0;
49316439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49326439Sml29623 			    "<== nxge_set_priv_prop: "
49336439Sml29623 			    "set (%s)", pr_name));
49346439Sml29623 		}
49356439Sml29623 
49366439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49376439Sml29623 		    "<== nxge_set_priv_prop: name %s (value %d)",
49386439Sml29623 		    pr_name, result));
49396439Sml29623 
49406439Sml29623 		return (err);
49416439Sml29623 	}
49426439Sml29623 
49436439Sml29623 	/* Classification */
49446439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) {
49456439Sml29623 		if (pr_val == NULL) {
49466439Sml29623 			err = EINVAL;
49476439Sml29623 			return (err);
49486439Sml29623 		}
49496439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
49506439Sml29623 
49516439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
49526439Sml29623 		    NULL, (char *)pr_val,
49536439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_tcp]);
49546439Sml29623 
49556439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49566439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
49576439Sml29623 		    pr_name, result));
49586439Sml29623 
49596439Sml29623 		return (err);
49606439Sml29623 	}
49616439Sml29623 
49626439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) {
49636439Sml29623 		if (pr_val == NULL) {
49646439Sml29623 			err = EINVAL;
49656439Sml29623 			return (err);
49666439Sml29623 		}
49676439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
49686439Sml29623 
49696439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
49706439Sml29623 		    NULL, (char *)pr_val,
49716439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_udp]);
49726439Sml29623 
49736439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49746439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
49756439Sml29623 		    pr_name, result));
49766439Sml29623 
49776439Sml29623 		return (err);
49786439Sml29623 	}
49796439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) {
49806439Sml29623 		if (pr_val == NULL) {
49816439Sml29623 			err = EINVAL;
49826439Sml29623 			return (err);
49836439Sml29623 		}
49846439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
49856439Sml29623 
49866439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
49876439Sml29623 		    NULL, (char *)pr_val,
49886439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_ah]);
49896439Sml29623 
49906439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
49916439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
49926439Sml29623 		    pr_name, result));
49936439Sml29623 
49946439Sml29623 		return (err);
49956439Sml29623 	}
49966439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) {
49976439Sml29623 		if (pr_val == NULL) {
49986439Sml29623 			err = EINVAL;
49996439Sml29623 			return (err);
50006439Sml29623 		}
50016439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50026439Sml29623 
50036439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
50046439Sml29623 		    NULL, (char *)pr_val,
50056439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_sctp]);
50066439Sml29623 
50076439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50086439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
50096439Sml29623 		    pr_name, result));
50106439Sml29623 
50116439Sml29623 		return (err);
50126439Sml29623 	}
50136439Sml29623 
50146439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) {
50156439Sml29623 		if (pr_val == NULL) {
50166439Sml29623 			err = EINVAL;
50176439Sml29623 			return (err);
50186439Sml29623 		}
50196439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50206439Sml29623 
50216439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
50226439Sml29623 		    NULL, (char *)pr_val,
50236439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_tcp]);
50246439Sml29623 
50256439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50266439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
50276439Sml29623 		    pr_name, result));
50286439Sml29623 
50296439Sml29623 		return (err);
50306439Sml29623 	}
50316439Sml29623 
50326439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) {
50336439Sml29623 		if (pr_val == NULL) {
50346439Sml29623 			err = EINVAL;
50356439Sml29623 			return (err);
50366439Sml29623 		}
50376439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50386439Sml29623 
50396439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
50406439Sml29623 		    NULL, (char *)pr_val,
50416439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_udp]);
50426439Sml29623 
50436439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50446439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
50456439Sml29623 		    pr_name, result));
50466439Sml29623 
50476439Sml29623 		return (err);
50486439Sml29623 	}
50496439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) {
50506439Sml29623 		if (pr_val == NULL) {
50516439Sml29623 			err = EINVAL;
50526439Sml29623 			return (err);
50536439Sml29623 		}
50546439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50556439Sml29623 
50566439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
50576439Sml29623 		    NULL, (char *)pr_val,
50586439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_ah]);
50596439Sml29623 
50606439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50616439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
50626439Sml29623 		    pr_name, result));
50636439Sml29623 
50646439Sml29623 		return (err);
50656439Sml29623 	}
50666439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
50676439Sml29623 		if (pr_val == NULL) {
50686439Sml29623 			err = EINVAL;
50696439Sml29623 			return (err);
50706439Sml29623 		}
50716439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50726439Sml29623 
50736439Sml29623 		err = nxge_param_set_ip_opt(nxgep, NULL,
50746439Sml29623 		    NULL, (char *)pr_val,
50756439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_sctp]);
50766439Sml29623 
50776439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50786439Sml29623 		    "<== nxge_set_priv_prop: name %s (value 0x%x)",
50796439Sml29623 		    pr_name, result));
50806439Sml29623 
50816439Sml29623 		return (err);
50826439Sml29623 	}
50836439Sml29623 
50846439Sml29623 	if (strcmp(pr_name, "_soft_lso_enable") == 0) {
50856439Sml29623 		if (pr_val == NULL) {
50866439Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50876439Sml29623 			    "==> nxge_set_priv_prop: name %s (null)", pr_name));
50886439Sml29623 			err = EINVAL;
50896439Sml29623 			return (err);
50906439Sml29623 		}
50916439Sml29623 
50926439Sml29623 		(void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
50936439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
50946439Sml29623 		    "<== nxge_set_priv_prop: name %s "
50956439Sml29623 		    "(lso %d pr_val %s value %d)",
50966439Sml29623 		    pr_name, nxgep->soft_lso_enable, pr_val, result));
50976439Sml29623 
50986439Sml29623 		if (result > 1 || result < 0) {
50996439Sml29623 			err = EINVAL;
51006439Sml29623 		} else {
51016439Sml29623 			if (nxgep->soft_lso_enable == (uint32_t)result) {
51026439Sml29623 				NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51036439Sml29623 				    "no change (%d %d)",
51046439Sml29623 				    nxgep->soft_lso_enable, result));
51056439Sml29623 				return (0);
51066439Sml29623 			}
51076439Sml29623 		}
51086439Sml29623 
51096439Sml29623 		nxgep->soft_lso_enable = (int)result;
51106439Sml29623 
51116439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51126439Sml29623 		    "<== nxge_set_priv_prop: name %s (value %d)",
51136439Sml29623 		    pr_name, result));
51146439Sml29623 
51156439Sml29623 		return (err);
51166439Sml29623 	}
51176835Syc148097 	/*
51186835Syc148097 	 * Commands like "ndd -set /dev/nxge0 adv_10gfdx_cap 1" cause the
51196835Syc148097 	 * following code to be executed.
51206835Syc148097 	 */
51216512Ssowmini 	if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) {
51226512Ssowmini 		err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val,
51236512Ssowmini 		    (caddr_t)&param_arr[param_anar_10gfdx]);
51246512Ssowmini 		return (err);
51256512Ssowmini 	}
51266512Ssowmini 	if (strcmp(pr_name, "_adv_pause_cap") == 0) {
51276512Ssowmini 		err = nxge_param_set_mac(nxgep, NULL, NULL, (char *)pr_val,
51286512Ssowmini 		    (caddr_t)&param_arr[param_anar_pause]);
51296512Ssowmini 		return (err);
51306512Ssowmini 	}
51316439Sml29623 
51326439Sml29623 	return (EINVAL);
51336439Sml29623 }
51346439Sml29623 
51356439Sml29623 static int
5136*11878SVenu.Iyer@Sun.COM nxge_get_priv_prop(p_nxge_t nxgep, const char *pr_name, uint_t pr_valsize,
5137*11878SVenu.Iyer@Sun.COM     void *pr_val)
51386439Sml29623 {
51396439Sml29623 	p_nxge_param_t	param_arr = nxgep->param_arr;
51406439Sml29623 	char		valstr[MAXNAMELEN];
51416439Sml29623 	int		err = EINVAL;
51426439Sml29623 	uint_t		strsize;
51436439Sml29623 
51446439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51456439Sml29623 	    "==> nxge_get_priv_prop: property %s", pr_name));
51466439Sml29623 
51476439Sml29623 	/* function number */
51486439Sml29623 	if (strcmp(pr_name, "_function_number") == 0) {
51496512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%d",
51506512Ssowmini 		    nxgep->function_num);
51516439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51526439Sml29623 		    "==> nxge_get_priv_prop: name %s "
51536439Sml29623 		    "(value %d valstr %s)",
51546439Sml29623 		    pr_name, nxgep->function_num, valstr));
51556439Sml29623 
51566439Sml29623 		err = 0;
51576439Sml29623 		goto done;
51586439Sml29623 	}
51596439Sml29623 
51606439Sml29623 	/* Neptune firmware version */
51616439Sml29623 	if (strcmp(pr_name, "_fw_version") == 0) {
51626512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%s",
51636512Ssowmini 		    nxgep->vpd_info.ver);
51646439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
51656439Sml29623 		    "==> nxge_get_priv_prop: name %s "
51666439Sml29623 		    "(value %d valstr %s)",
51676439Sml29623 		    pr_name, nxgep->vpd_info.ver, valstr));
51686439Sml29623 
51696439Sml29623 		err = 0;
51706439Sml29623 		goto done;
51716439Sml29623 	}
51726439Sml29623 
51736439Sml29623 	/* port PHY mode */
51746439Sml29623 	if (strcmp(pr_name, "_port_mode") == 0) {
51756439Sml29623 		switch (nxgep->mac.portmode) {
51766439Sml29623 		case PORT_1G_COPPER:
51776512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "1G copper %s",
51786439Sml29623 			    nxgep->hot_swappable_phy ?
51796439Sml29623 			    "[Hot Swappable]" : "");
51806439Sml29623 			break;
51816439Sml29623 		case PORT_1G_FIBER:
51826512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "1G fiber %s",
51836439Sml29623 			    nxgep->hot_swappable_phy ?
51846439Sml29623 			    "[hot swappable]" : "");
51856439Sml29623 			break;
51866439Sml29623 		case PORT_10G_COPPER:
51876512Ssowmini 			(void) snprintf(valstr, sizeof (valstr),
51886512Ssowmini 			    "10G copper %s",
51896439Sml29623 			    nxgep->hot_swappable_phy ?
51906439Sml29623 			    "[hot swappable]" : "");
51916439Sml29623 			break;
51926439Sml29623 		case PORT_10G_FIBER:
51936512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "10G fiber %s",
51946439Sml29623 			    nxgep->hot_swappable_phy ?
51956439Sml29623 			    "[hot swappable]" : "");
51966439Sml29623 			break;
51976439Sml29623 		case PORT_10G_SERDES:
51986512Ssowmini 			(void) snprintf(valstr, sizeof (valstr),
51996512Ssowmini 			    "10G serdes %s", nxgep->hot_swappable_phy ?
52006439Sml29623 			    "[hot swappable]" : "");
52016439Sml29623 			break;
52026439Sml29623 		case PORT_1G_SERDES:
52036512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "1G serdes %s",
52046439Sml29623 			    nxgep->hot_swappable_phy ?
52056439Sml29623 			    "[hot swappable]" : "");
52066439Sml29623 			break;
52076835Syc148097 		case PORT_1G_TN1010:
52086835Syc148097 			(void) snprintf(valstr, sizeof (valstr),
52096835Syc148097 			    "1G TN1010 copper %s", nxgep->hot_swappable_phy ?
52106835Syc148097 			    "[hot swappable]" : "");
52116835Syc148097 			break;
52126835Syc148097 		case PORT_10G_TN1010:
52136835Syc148097 			(void) snprintf(valstr, sizeof (valstr),
52146835Syc148097 			    "10G TN1010 copper %s", nxgep->hot_swappable_phy ?
52156835Syc148097 			    "[hot swappable]" : "");
52166835Syc148097 			break;
52176439Sml29623 		case PORT_1G_RGMII_FIBER:
52186512Ssowmini 			(void) snprintf(valstr, sizeof (valstr),
52196512Ssowmini 			    "1G rgmii fiber %s", nxgep->hot_swappable_phy ?
52206439Sml29623 			    "[hot swappable]" : "");
52216439Sml29623 			break;
52226439Sml29623 		case PORT_HSP_MODE:
52236512Ssowmini 			(void) snprintf(valstr, sizeof (valstr),
52246444Sml29623 			    "phy not present[hot swappable]");
52256439Sml29623 			break;
52266439Sml29623 		default:
52276512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "unknown %s",
52286439Sml29623 			    nxgep->hot_swappable_phy ?
52296439Sml29623 			    "[hot swappable]" : "");
52306439Sml29623 			break;
52316439Sml29623 		}
52326439Sml29623 
52336439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52346439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %s)",
52356439Sml29623 		    pr_name, valstr));
52366439Sml29623 
52376439Sml29623 		err = 0;
52386439Sml29623 		goto done;
52396439Sml29623 	}
52406439Sml29623 
52416439Sml29623 	/* Hot swappable PHY */
52426439Sml29623 	if (strcmp(pr_name, "_hot_swap_phy") == 0) {
52436512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%s",
52446439Sml29623 		    nxgep->hot_swappable_phy ?
52456439Sml29623 		    "yes" : "no");
52466439Sml29623 
52476439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52486439Sml29623 		    "==> nxge_get_priv_prop: name %s "
52496439Sml29623 		    "(value %d valstr %s)",
52506439Sml29623 		    pr_name, nxgep->hot_swappable_phy, valstr));
52516439Sml29623 
52526439Sml29623 		err = 0;
52536439Sml29623 		goto done;
52546439Sml29623 	}
52556439Sml29623 
52566439Sml29623 
52576439Sml29623 	/* Receive Interrupt Blanking Parameters */
52586439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_time") == 0) {
52596512Ssowmini 		err = 0;
52606512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%d",
52616512Ssowmini 		    nxgep->intr_timeout);
52626439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52636439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %d)",
52646439Sml29623 		    pr_name,
52656439Sml29623 		    (uint32_t)nxgep->intr_timeout));
52666439Sml29623 		goto done;
52676439Sml29623 	}
52686439Sml29623 
52696439Sml29623 	if (strcmp(pr_name, "_rxdma_intr_pkts") == 0) {
52706512Ssowmini 		err = 0;
52716512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%d",
52726512Ssowmini 		    nxgep->intr_threshold);
52736439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52746439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %d)",
52756439Sml29623 		    pr_name, (uint32_t)nxgep->intr_threshold));
52766439Sml29623 
52776439Sml29623 		goto done;
52786439Sml29623 	}
52796439Sml29623 
52806439Sml29623 	/* Classification and Load Distribution Configuration */
52816439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_tcp") == 0) {
52826439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
52836439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_tcp]);
52846439Sml29623 
52856512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
52866439Sml29623 		    (int)param_arr[param_class_opt_ipv4_tcp].value);
52876439Sml29623 
52886439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
52896439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
52906439Sml29623 		goto done;
52916439Sml29623 	}
52926439Sml29623 
52936439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_udp") == 0) {
52946439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
52956439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_udp]);
52966439Sml29623 
52976512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
52986439Sml29623 		    (int)param_arr[param_class_opt_ipv4_udp].value);
52996439Sml29623 
53006439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53016439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
53026439Sml29623 		goto done;
53036439Sml29623 	}
53046439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_ah") == 0) {
53056439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
53066439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_ah]);
53076439Sml29623 
53086512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
53096439Sml29623 		    (int)param_arr[param_class_opt_ipv4_ah].value);
53106439Sml29623 
53116439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53126439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
53136439Sml29623 		goto done;
53146439Sml29623 	}
53156439Sml29623 
53166439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv4_sctp") == 0) {
53176439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
53186439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv4_sctp]);
53196439Sml29623 
53206512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
53216439Sml29623 		    (int)param_arr[param_class_opt_ipv4_sctp].value);
53226439Sml29623 
53236439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53246439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
53256439Sml29623 		goto done;
53266439Sml29623 	}
53276439Sml29623 
53286439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_tcp") == 0) {
53296439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
53306439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_tcp]);
53316439Sml29623 
53326512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
53336439Sml29623 		    (int)param_arr[param_class_opt_ipv6_tcp].value);
53346439Sml29623 
53356439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53366439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
53376439Sml29623 		goto done;
53386439Sml29623 	}
53396439Sml29623 
53406439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_udp") == 0) {
53416439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
53426439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_udp]);
53436439Sml29623 
53446512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
53456439Sml29623 		    (int)param_arr[param_class_opt_ipv6_udp].value);
53466439Sml29623 
53476439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53486439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
53496439Sml29623 		goto done;
53506439Sml29623 	}
53516439Sml29623 
53526439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_ah") == 0) {
53536439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
53546439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_ah]);
53556439Sml29623 
53566512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
53576439Sml29623 		    (int)param_arr[param_class_opt_ipv6_ah].value);
53586439Sml29623 
53596439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53606439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
53616439Sml29623 		goto done;
53626439Sml29623 	}
53636439Sml29623 
53646439Sml29623 	if (strcmp(pr_name, "_class_opt_ipv6_sctp") == 0) {
53656439Sml29623 		err = nxge_dld_get_ip_opt(nxgep,
53666439Sml29623 		    (caddr_t)&param_arr[param_class_opt_ipv6_sctp]);
53676439Sml29623 
53686512Ssowmini 		(void) snprintf(valstr, sizeof (valstr), "%x",
53696439Sml29623 		    (int)param_arr[param_class_opt_ipv6_sctp].value);
53706439Sml29623 
53716439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53726439Sml29623 		    "==> nxge_get_priv_prop: %s", valstr));
53736439Sml29623 		goto done;
53746439Sml29623 	}
53756439Sml29623 
53766439Sml29623 	/* Software LSO */
53776439Sml29623 	if (strcmp(pr_name, "_soft_lso_enable") == 0) {
53786512Ssowmini 		(void) snprintf(valstr, sizeof (valstr),
53796512Ssowmini 		    "%d", nxgep->soft_lso_enable);
53806439Sml29623 		err = 0;
53816439Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
53826439Sml29623 		    "==> nxge_get_priv_prop: name %s (value %d)",
53836439Sml29623 		    pr_name, nxgep->soft_lso_enable));
53846439Sml29623 
53856439Sml29623 		goto done;
53866439Sml29623 	}
53876512Ssowmini 	if (strcmp(pr_name, "_adv_10gfdx_cap") == 0) {
53886512Ssowmini 		err = 0;
5389*11878SVenu.Iyer@Sun.COM 		if (nxgep->param_arr[param_anar_10gfdx].value != 0) {
53906512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "%d", 1);
53916512Ssowmini 			goto done;
53926512Ssowmini 		} else {
53936512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "%d", 0);
53946512Ssowmini 			goto done;
53956512Ssowmini 		}
53966512Ssowmini 	}
53976512Ssowmini 	if (strcmp(pr_name, "_adv_pause_cap") == 0) {
53986512Ssowmini 		err = 0;
5399*11878SVenu.Iyer@Sun.COM 		if (nxgep->param_arr[param_anar_pause].value != 0) {
54006512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "%d", 1);
54016512Ssowmini 			goto done;
54026512Ssowmini 		} else {
54036512Ssowmini 			(void) snprintf(valstr, sizeof (valstr), "%d", 0);
54046512Ssowmini 			goto done;
54056512Ssowmini 		}
54066512Ssowmini 	}
54076439Sml29623 
54086439Sml29623 done:
54096439Sml29623 	if (err == 0) {
54106439Sml29623 		strsize = (uint_t)strlen(valstr);
54116439Sml29623 		if (pr_valsize < strsize) {
54126439Sml29623 			err = ENOBUFS;
54136439Sml29623 		} else {
54146439Sml29623 			(void) strlcpy(pr_val, valstr, pr_valsize);
54156439Sml29623 		}
54166439Sml29623 	}
54176439Sml29623 
54186439Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_CTL,
54196439Sml29623 	    "<== nxge_get_priv_prop: return %d", err));
54206439Sml29623 	return (err);
54216439Sml29623 }
54226439Sml29623 
54233859Sml29623 /*
54243859Sml29623  * Module loading and removing entry points.
54253859Sml29623  */
54263859Sml29623 
54276705Sml29623 DDI_DEFINE_STREAM_OPS(nxge_dev_ops, nulldev, nulldev, nxge_attach, nxge_detach,
54287656SSherry.Moore@Sun.COM     nodev, NULL, D_MP, NULL, nxge_quiesce);
54293859Sml29623 
54304977Sraghus #define	NXGE_DESC_VER		"Sun NIU 10Gb Ethernet"
54313859Sml29623 
54323859Sml29623 /*
54333859Sml29623  * Module linkage information for the kernel.
54343859Sml29623  */
54353859Sml29623 static struct modldrv 	nxge_modldrv = {
54363859Sml29623 	&mod_driverops,
54373859Sml29623 	NXGE_DESC_VER,
54383859Sml29623 	&nxge_dev_ops
54393859Sml29623 };
54403859Sml29623 
54413859Sml29623 static struct modlinkage modlinkage = {
54423859Sml29623 	MODREV_1, (void *) &nxge_modldrv, NULL
54433859Sml29623 };
54443859Sml29623 
54453859Sml29623 int
54463859Sml29623 _init(void)
54473859Sml29623 {
54483859Sml29623 	int		status;
54493859Sml29623 
54509935SMichael.Speer@Sun.COM 	MUTEX_INIT(&nxgedebuglock, NULL, MUTEX_DRIVER, NULL);
54519935SMichael.Speer@Sun.COM 
54523859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _init"));
54539935SMichael.Speer@Sun.COM 
54543859Sml29623 	mac_init_ops(&nxge_dev_ops, "nxge");
54559935SMichael.Speer@Sun.COM 
54563859Sml29623 	status = ddi_soft_state_init(&nxge_list, sizeof (nxge_t), 0);
54573859Sml29623 	if (status != 0) {
54583859Sml29623 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL,
54596512Ssowmini 		    "failed to init device soft state"));
54603859Sml29623 		goto _init_exit;
54613859Sml29623 	}
54629935SMichael.Speer@Sun.COM 
54633859Sml29623 	status = mod_install(&modlinkage);
54643859Sml29623 	if (status != 0) {
54653859Sml29623 		ddi_soft_state_fini(&nxge_list);
54663859Sml29623 		NXGE_ERROR_MSG((NULL, NXGE_ERR_CTL, "Mod install failed"));
54673859Sml29623 		goto _init_exit;
54683859Sml29623 	}
54693859Sml29623 
54703859Sml29623 	MUTEX_INIT(&nxge_common_lock, NULL, MUTEX_DRIVER, NULL);
54713859Sml29623 
54729935SMichael.Speer@Sun.COM 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _init status = 0x%X", status));
54739935SMichael.Speer@Sun.COM 	return (status);
54749935SMichael.Speer@Sun.COM 
54753859Sml29623 _init_exit:
54769935SMichael.Speer@Sun.COM 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _init status = 0x%X", status));
54779935SMichael.Speer@Sun.COM 	MUTEX_DESTROY(&nxgedebuglock);
54783859Sml29623 	return (status);
54793859Sml29623 }
54803859Sml29623 
54813859Sml29623 int
54823859Sml29623 _fini(void)
54833859Sml29623 {
54843859Sml29623 	int		status;
54853859Sml29623 
54863859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini"));
54873859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _fini: mod_remove"));
54883859Sml29623 
54893859Sml29623 	if (nxge_mblks_pending)
54903859Sml29623 		return (EBUSY);
54913859Sml29623 
54923859Sml29623 	status = mod_remove(&modlinkage);
54933859Sml29623 	if (status != DDI_SUCCESS) {
54943859Sml29623 		NXGE_DEBUG_MSG((NULL, MOD_CTL,
54956512Ssowmini 		    "Module removal failed 0x%08x",
54966512Ssowmini 		    status));
54973859Sml29623 		goto _fini_exit;
54983859Sml29623 	}
54993859Sml29623 
55003859Sml29623 	mac_fini_ops(&nxge_dev_ops);
55013859Sml29623 
55023859Sml29623 	ddi_soft_state_fini(&nxge_list);
55033859Sml29623 
55049935SMichael.Speer@Sun.COM 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _fini status = 0x%08x", status));
55059935SMichael.Speer@Sun.COM 
55063859Sml29623 	MUTEX_DESTROY(&nxge_common_lock);
55079935SMichael.Speer@Sun.COM 	MUTEX_DESTROY(&nxgedebuglock);
55089935SMichael.Speer@Sun.COM 	return (status);
55099935SMichael.Speer@Sun.COM 
55103859Sml29623 _fini_exit:
55119935SMichael.Speer@Sun.COM 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "<== _fini status = 0x%08x", status));
55123859Sml29623 	return (status);
55133859Sml29623 }
55143859Sml29623 
55153859Sml29623 int
55163859Sml29623 _info(struct modinfo *modinfop)
55173859Sml29623 {
55183859Sml29623 	int		status;
55193859Sml29623 
55203859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, "==> _info"));
55213859Sml29623 	status = mod_info(&modlinkage, modinfop);
55223859Sml29623 	NXGE_DEBUG_MSG((NULL, MOD_CTL, " _info status = 0x%X", status));
55233859Sml29623 
55243859Sml29623 	return (status);
55253859Sml29623 }
55263859Sml29623 
55273859Sml29623 /*ARGSUSED*/
55288275SEric Cheng static int
55298275SEric Cheng nxge_tx_ring_start(mac_ring_driver_t rdriver, uint64_t mr_gen_num)
55308275SEric Cheng {
55318275SEric Cheng 	p_nxge_ring_handle_t	rhp = (p_nxge_ring_handle_t)rdriver;
55328275SEric Cheng 	p_nxge_t		nxgep = rhp->nxgep;
55338275SEric Cheng 	uint32_t		channel;
55348275SEric Cheng 	p_tx_ring_t		ring;
55358275SEric Cheng 
55368275SEric Cheng 	channel = nxgep->pt_config.hw_config.tdc.start + rhp->index;
55378275SEric Cheng 	ring = nxgep->tx_rings->rings[channel];
55388275SEric Cheng 
55398275SEric Cheng 	MUTEX_ENTER(&ring->lock);
5540*11878SVenu.Iyer@Sun.COM 	ASSERT(ring->tx_ring_handle == NULL);
55418275SEric Cheng 	ring->tx_ring_handle = rhp->ring_handle;
55428275SEric Cheng 	MUTEX_EXIT(&ring->lock);
55438275SEric Cheng 
55448275SEric Cheng 	return (0);
55458275SEric Cheng }
55468275SEric Cheng 
55478275SEric Cheng static void
55488275SEric Cheng nxge_tx_ring_stop(mac_ring_driver_t rdriver)
55498275SEric Cheng {
55508275SEric Cheng 	p_nxge_ring_handle_t	rhp = (p_nxge_ring_handle_t)rdriver;
55518275SEric Cheng 	p_nxge_t		nxgep = rhp->nxgep;
55528275SEric Cheng 	uint32_t		channel;
55538275SEric Cheng 	p_tx_ring_t		ring;
55548275SEric Cheng 
55558275SEric Cheng 	channel = nxgep->pt_config.hw_config.tdc.start + rhp->index;
55568275SEric Cheng 	ring = nxgep->tx_rings->rings[channel];
55578275SEric Cheng 
55588275SEric Cheng 	MUTEX_ENTER(&ring->lock);
5559*11878SVenu.Iyer@Sun.COM 	ASSERT(ring->tx_ring_handle != NULL);
55608275SEric Cheng 	ring->tx_ring_handle = (mac_ring_handle_t)NULL;
55618275SEric Cheng 	MUTEX_EXIT(&ring->lock);
55628275SEric Cheng }
55638275SEric Cheng 
5564*11878SVenu.Iyer@Sun.COM int
55658275SEric Cheng nxge_rx_ring_start(mac_ring_driver_t rdriver, uint64_t mr_gen_num)
55668275SEric Cheng {
55678275SEric Cheng 	p_nxge_ring_handle_t	rhp = (p_nxge_ring_handle_t)rdriver;
55688275SEric Cheng 	p_nxge_t		nxgep = rhp->nxgep;
55698275SEric Cheng 	uint32_t		channel;
55708275SEric Cheng 	p_rx_rcr_ring_t		ring;
55718275SEric Cheng 	int			i;
55728275SEric Cheng 
55738275SEric Cheng 	channel = nxgep->pt_config.hw_config.start_rdc + rhp->index;
55748275SEric Cheng 	ring =  nxgep->rx_rcr_rings->rcr_rings[channel];
55758275SEric Cheng 
55768275SEric Cheng 	MUTEX_ENTER(&ring->lock);
55778275SEric Cheng 
5578*11878SVenu.Iyer@Sun.COM 	if (ring->started) {
5579*11878SVenu.Iyer@Sun.COM 		ASSERT(ring->started == B_FALSE);
55808275SEric Cheng 		MUTEX_EXIT(&ring->lock);
55818275SEric Cheng 		return (0);
55828275SEric Cheng 	}
55838275SEric Cheng 
55848275SEric Cheng 	/* set rcr_ring */
55858275SEric Cheng 	for (i = 0; i < nxgep->ldgvp->maxldvs; i++) {
5586*11878SVenu.Iyer@Sun.COM 		if ((nxgep->ldgvp->ldvp[i].is_rxdma) &&
55878275SEric Cheng 		    (nxgep->ldgvp->ldvp[i].channel == channel)) {
55888275SEric Cheng 			ring->ldvp = &nxgep->ldgvp->ldvp[i];
55898275SEric Cheng 			ring->ldgp = nxgep->ldgvp->ldvp[i].ldgp;
55908275SEric Cheng 		}
55918275SEric Cheng 	}
55928275SEric Cheng 
55938275SEric Cheng 	ring->rcr_mac_handle = rhp->ring_handle;
55948275SEric Cheng 	ring->rcr_gen_num = mr_gen_num;
5595*11878SVenu.Iyer@Sun.COM 	ring->started = B_TRUE;
5596*11878SVenu.Iyer@Sun.COM 	rhp->ring_gen_num = mr_gen_num;
55978275SEric Cheng 	MUTEX_EXIT(&ring->lock);
55988275SEric Cheng 
55998275SEric Cheng 	return (0);
56008275SEric Cheng }
56018275SEric Cheng 
56028275SEric Cheng static void
56038275SEric Cheng nxge_rx_ring_stop(mac_ring_driver_t rdriver)
56048275SEric Cheng {
56058275SEric Cheng 	p_nxge_ring_handle_t	rhp = (p_nxge_ring_handle_t)rdriver;
56068275SEric Cheng 	p_nxge_t		nxgep = rhp->nxgep;
56078275SEric Cheng 	uint32_t		channel;
56088275SEric Cheng 	p_rx_rcr_ring_t		ring;
56098275SEric Cheng 
56108275SEric Cheng 	channel = nxgep->pt_config.hw_config.start_rdc + rhp->index;
56118275SEric Cheng 	ring =  nxgep->rx_rcr_rings->rcr_rings[channel];
56128275SEric Cheng 
56138275SEric Cheng 	MUTEX_ENTER(&ring->lock);
5614*11878SVenu.Iyer@Sun.COM 	ASSERT(ring->started == B_TRUE);
56158275SEric Cheng 	ring->rcr_mac_handle = NULL;
5616*11878SVenu.Iyer@Sun.COM 	ring->ldvp = NULL;
5617*11878SVenu.Iyer@Sun.COM 	ring->ldgp = NULL;
5618*11878SVenu.Iyer@Sun.COM 	ring->started = B_FALSE;
56198275SEric Cheng 	MUTEX_EXIT(&ring->lock);
56208275SEric Cheng }
56218275SEric Cheng 
5622*11878SVenu.Iyer@Sun.COM static int
5623*11878SVenu.Iyer@Sun.COM nxge_ring_get_htable_idx(p_nxge_t nxgep, mac_ring_type_t type, uint32_t channel)
5624*11878SVenu.Iyer@Sun.COM {
5625*11878SVenu.Iyer@Sun.COM 	int	i;
5626*11878SVenu.Iyer@Sun.COM 
5627*11878SVenu.Iyer@Sun.COM #if defined(sun4v)
5628*11878SVenu.Iyer@Sun.COM 	if (isLDOMguest(nxgep)) {
5629*11878SVenu.Iyer@Sun.COM 		return (nxge_hio_get_dc_htable_idx(nxgep,
5630*11878SVenu.Iyer@Sun.COM 		    (type == MAC_RING_TYPE_TX) ? VP_BOUND_TX : VP_BOUND_RX,
5631*11878SVenu.Iyer@Sun.COM 		    channel));
5632*11878SVenu.Iyer@Sun.COM 	}
5633*11878SVenu.Iyer@Sun.COM #endif
5634*11878SVenu.Iyer@Sun.COM 
5635*11878SVenu.Iyer@Sun.COM 	ASSERT(nxgep->ldgvp != NULL);
5636*11878SVenu.Iyer@Sun.COM 
5637*11878SVenu.Iyer@Sun.COM 	switch (type) {
5638*11878SVenu.Iyer@Sun.COM 	case MAC_RING_TYPE_TX:
5639*11878SVenu.Iyer@Sun.COM 		for (i = 0; i < nxgep->ldgvp->maxldvs; i++) {
5640*11878SVenu.Iyer@Sun.COM 			if ((nxgep->ldgvp->ldvp[i].is_txdma) &&
5641*11878SVenu.Iyer@Sun.COM 			    (nxgep->ldgvp->ldvp[i].channel == channel)) {
5642*11878SVenu.Iyer@Sun.COM 				return ((int)
5643*11878SVenu.Iyer@Sun.COM 				    nxgep->ldgvp->ldvp[i].ldgp->htable_idx);
5644*11878SVenu.Iyer@Sun.COM 			}
5645*11878SVenu.Iyer@Sun.COM 		}
5646*11878SVenu.Iyer@Sun.COM 		break;
5647*11878SVenu.Iyer@Sun.COM 
5648*11878SVenu.Iyer@Sun.COM 	case MAC_RING_TYPE_RX:
5649*11878SVenu.Iyer@Sun.COM 		for (i = 0; i < nxgep->ldgvp->maxldvs; i++) {
5650*11878SVenu.Iyer@Sun.COM 			if ((nxgep->ldgvp->ldvp[i].is_rxdma) &&
5651*11878SVenu.Iyer@Sun.COM 			    (nxgep->ldgvp->ldvp[i].channel == channel)) {
5652*11878SVenu.Iyer@Sun.COM 				return ((int)
5653*11878SVenu.Iyer@Sun.COM 				    nxgep->ldgvp->ldvp[i].ldgp->htable_idx);
5654*11878SVenu.Iyer@Sun.COM 			}
5655*11878SVenu.Iyer@Sun.COM 		}
5656*11878SVenu.Iyer@Sun.COM 	}
5657*11878SVenu.Iyer@Sun.COM 
5658*11878SVenu.Iyer@Sun.COM 	return (-1);
5659*11878SVenu.Iyer@Sun.COM }
5660*11878SVenu.Iyer@Sun.COM 
56618275SEric Cheng /*
56628275SEric Cheng  * Callback funtion for MAC layer to register all rings.
56638275SEric Cheng  */
56648275SEric Cheng static void
56658275SEric Cheng nxge_fill_ring(void *arg, mac_ring_type_t rtype, const int rg_index,
56668275SEric Cheng     const int index, mac_ring_info_t *infop, mac_ring_handle_t rh)
56678275SEric Cheng {
56688275SEric Cheng 	p_nxge_t		nxgep = (p_nxge_t)arg;
56698275SEric Cheng 	p_nxge_hw_pt_cfg_t	p_cfgp = &nxgep->pt_config.hw_config;
5670*11878SVenu.Iyer@Sun.COM 	p_nxge_intr_t		intrp;
5671*11878SVenu.Iyer@Sun.COM 	uint32_t		channel;
5672*11878SVenu.Iyer@Sun.COM 	int			htable_idx;
5673*11878SVenu.Iyer@Sun.COM 	p_nxge_ring_handle_t	rhandlep;
5674*11878SVenu.Iyer@Sun.COM 
5675*11878SVenu.Iyer@Sun.COM 	ASSERT(nxgep != NULL);
5676*11878SVenu.Iyer@Sun.COM 	ASSERT(p_cfgp != NULL);
5677*11878SVenu.Iyer@Sun.COM 	ASSERT(infop != NULL);
5678*11878SVenu.Iyer@Sun.COM 
5679*11878SVenu.Iyer@Sun.COM 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
56808275SEric Cheng 	    "==> nxge_fill_ring 0x%x index %d", rtype, index));
56818275SEric Cheng 
5682*11878SVenu.Iyer@Sun.COM 
56838275SEric Cheng 	switch (rtype) {
56848275SEric Cheng 	case MAC_RING_TYPE_TX: {
5685*11878SVenu.Iyer@Sun.COM 		mac_intr_t	*mintr = &infop->mri_intr;
56868275SEric Cheng 
56878275SEric Cheng 		NXGE_DEBUG_MSG((nxgep, TX_CTL,
56888275SEric Cheng 		    "==> nxge_fill_ring (TX) 0x%x index %d ntdcs %d",
56898275SEric Cheng 		    rtype, index, p_cfgp->tdc.count));
56908275SEric Cheng 
56918275SEric Cheng 		ASSERT((index >= 0) && (index < p_cfgp->tdc.count));
56928275SEric Cheng 		rhandlep = &nxgep->tx_ring_handles[index];
56938275SEric Cheng 		rhandlep->nxgep = nxgep;
56948275SEric Cheng 		rhandlep->index = index;
56958275SEric Cheng 		rhandlep->ring_handle = rh;
56968275SEric Cheng 
5697*11878SVenu.Iyer@Sun.COM 		channel = nxgep->pt_config.hw_config.tdc.start + index;
5698*11878SVenu.Iyer@Sun.COM 		rhandlep->channel = channel;
5699*11878SVenu.Iyer@Sun.COM 		intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
5700*11878SVenu.Iyer@Sun.COM 		htable_idx = nxge_ring_get_htable_idx(nxgep, rtype,
5701*11878SVenu.Iyer@Sun.COM 		    channel);
5702*11878SVenu.Iyer@Sun.COM 		if (htable_idx >= 0)
5703*11878SVenu.Iyer@Sun.COM 			mintr->mi_ddi_handle = intrp->htable[htable_idx];
5704*11878SVenu.Iyer@Sun.COM 		else
5705*11878SVenu.Iyer@Sun.COM 			mintr->mi_ddi_handle = NULL;
5706*11878SVenu.Iyer@Sun.COM 
57078275SEric Cheng 		infop->mri_driver = (mac_ring_driver_t)rhandlep;
57088275SEric Cheng 		infop->mri_start = nxge_tx_ring_start;
57098275SEric Cheng 		infop->mri_stop = nxge_tx_ring_stop;
57108275SEric Cheng 		infop->mri_tx = nxge_tx_ring_send;
5711*11878SVenu.Iyer@Sun.COM 		infop->mri_stat = nxge_tx_ring_stat;
5712*11878SVenu.Iyer@Sun.COM 		infop->mri_flags = MAC_RING_TX_SERIALIZE;
57138275SEric Cheng 		break;
57148275SEric Cheng 	}
5715*11878SVenu.Iyer@Sun.COM 
57168275SEric Cheng 	case MAC_RING_TYPE_RX: {
5717*11878SVenu.Iyer@Sun.COM 		mac_intr_t		nxge_mac_intr;
57188275SEric Cheng 		int			nxge_rindex;
5719*11878SVenu.Iyer@Sun.COM 		p_nxge_intr_t		intrp;
5720*11878SVenu.Iyer@Sun.COM 
5721*11878SVenu.Iyer@Sun.COM 		intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
57228275SEric Cheng 
57238275SEric Cheng 		NXGE_DEBUG_MSG((nxgep, RX_CTL,
57248275SEric Cheng 		    "==> nxge_fill_ring (RX) 0x%x index %d nrdcs %d",
57258275SEric Cheng 		    rtype, index, p_cfgp->max_rdcs));
57268275SEric Cheng 
57278275SEric Cheng 		/*
57288275SEric Cheng 		 * 'index' is the ring index within the group.
57298275SEric Cheng 		 * Find the ring index in the nxge instance.
57308275SEric Cheng 		 */
57318275SEric Cheng 		nxge_rindex = nxge_get_rxring_index(nxgep, rg_index, index);
5732*11878SVenu.Iyer@Sun.COM 		channel = nxgep->pt_config.hw_config.start_rdc + index;
5733*11878SVenu.Iyer@Sun.COM 		intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
57348275SEric Cheng 
57358275SEric Cheng 		ASSERT((nxge_rindex >= 0) && (nxge_rindex < p_cfgp->max_rdcs));
57368275SEric Cheng 		rhandlep = &nxgep->rx_ring_handles[nxge_rindex];
57378275SEric Cheng 		rhandlep->nxgep = nxgep;
57388275SEric Cheng 		rhandlep->index = nxge_rindex;
57398275SEric Cheng 		rhandlep->ring_handle = rh;
5740*11878SVenu.Iyer@Sun.COM 		rhandlep->channel = channel;
57418275SEric Cheng 
57428275SEric Cheng 		/*
57438275SEric Cheng 		 * Entrypoint to enable interrupt (disable poll) and
57448275SEric Cheng 		 * disable interrupt (enable poll).
57458275SEric Cheng 		 */
5746*11878SVenu.Iyer@Sun.COM 		bzero(&nxge_mac_intr, sizeof (nxge_mac_intr));
57478275SEric Cheng 		nxge_mac_intr.mi_handle = (mac_intr_handle_t)rhandlep;
57488275SEric Cheng 		nxge_mac_intr.mi_enable = (mac_intr_enable_t)nxge_disable_poll;
57498275SEric Cheng 		nxge_mac_intr.mi_disable = (mac_intr_disable_t)nxge_enable_poll;
5750*11878SVenu.Iyer@Sun.COM 
5751*11878SVenu.Iyer@Sun.COM 		htable_idx =  nxge_ring_get_htable_idx(nxgep, rtype,
5752*11878SVenu.Iyer@Sun.COM 		    channel);
5753*11878SVenu.Iyer@Sun.COM 		if (htable_idx >= 0)
5754*11878SVenu.Iyer@Sun.COM 			nxge_mac_intr.mi_ddi_handle = intrp->htable[htable_idx];
5755*11878SVenu.Iyer@Sun.COM 		else
5756*11878SVenu.Iyer@Sun.COM 			nxge_mac_intr.mi_ddi_handle = NULL;
5757*11878SVenu.Iyer@Sun.COM 
57588275SEric Cheng 		infop->mri_driver = (mac_ring_driver_t)rhandlep;
57598275SEric Cheng 		infop->mri_start = nxge_rx_ring_start;
57608275SEric Cheng 		infop->mri_stop = nxge_rx_ring_stop;
5761*11878SVenu.Iyer@Sun.COM 		infop->mri_intr = nxge_mac_intr;
57628275SEric Cheng 		infop->mri_poll = nxge_rx_poll;
5763*11878SVenu.Iyer@Sun.COM 		infop->mri_stat = nxge_rx_ring_stat;
5764*11878SVenu.Iyer@Sun.COM 		infop->mri_flags = MAC_RING_RX_ENQUEUE;
57658275SEric Cheng 		break;
57668275SEric Cheng 	}
5767*11878SVenu.Iyer@Sun.COM 
57688275SEric Cheng 	default:
57698275SEric Cheng 		break;
57708275SEric Cheng 	}
57718275SEric Cheng 
5772*11878SVenu.Iyer@Sun.COM 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_fill_ring 0x%x", rtype));
57738275SEric Cheng }
57748275SEric Cheng 
57758275SEric Cheng static void
57768275SEric Cheng nxge_group_add_ring(mac_group_driver_t gh, mac_ring_driver_t rh,
57778275SEric Cheng     mac_ring_type_t type)
57788275SEric Cheng {
57798275SEric Cheng 	nxge_ring_group_t	*rgroup = (nxge_ring_group_t *)gh;
57808275SEric Cheng 	nxge_ring_handle_t	*rhandle = (nxge_ring_handle_t *)rh;
57818275SEric Cheng 	nxge_t			*nxge;
57828275SEric Cheng 	nxge_grp_t		*grp;
57838275SEric Cheng 	nxge_rdc_grp_t		*rdc_grp;
57848275SEric Cheng 	uint16_t		channel;	/* device-wise ring id */
57858275SEric Cheng 	int			dev_gindex;
57868275SEric Cheng 	int			rv;
57878275SEric Cheng 
57888275SEric Cheng 	nxge = rgroup->nxgep;
57898275SEric Cheng 
57908275SEric Cheng 	switch (type) {
57918275SEric Cheng 	case MAC_RING_TYPE_TX:
57928275SEric Cheng 		/*
57938275SEric Cheng 		 * nxge_grp_dc_add takes a channel number which is a
57948275SEric Cheng 		 * "devise" ring ID.
57958275SEric Cheng 		 */
57968275SEric Cheng 		channel = nxge->pt_config.hw_config.tdc.start + rhandle->index;
57978275SEric Cheng 
57988275SEric Cheng 		/*
57998275SEric Cheng 		 * Remove the ring from the default group
58008275SEric Cheng 		 */
58018275SEric Cheng 		if (rgroup->gindex != 0) {
58028275SEric Cheng 			(void) nxge_grp_dc_remove(nxge, VP_BOUND_TX, channel);
58038275SEric Cheng 		}
58048275SEric Cheng 
58058275SEric Cheng 		/*
58068275SEric Cheng 		 * nxge->tx_set.group[] is an array of groups indexed by
58078275SEric Cheng 		 * a "port" group ID.
58088275SEric Cheng 		 */
58098275SEric Cheng 		grp = nxge->tx_set.group[rgroup->gindex];
58108275SEric Cheng 		rv = nxge_grp_dc_add(nxge, grp, VP_BOUND_TX, channel);
58118275SEric Cheng 		if (rv != 0) {
58128275SEric Cheng 			NXGE_ERROR_MSG((nxge, NXGE_ERR_CTL,
58138275SEric Cheng 			    "nxge_group_add_ring: nxge_grp_dc_add failed"));
58148275SEric Cheng 		}
58158275SEric Cheng 		break;
58168275SEric Cheng 
58178275SEric Cheng 	case MAC_RING_TYPE_RX:
58188275SEric Cheng 		/*
58198275SEric Cheng 		 * nxge->rx_set.group[] is an array of groups indexed by
58208275SEric Cheng 		 * a "port" group ID.
58218275SEric Cheng 		 */
58228275SEric Cheng 		grp = nxge->rx_set.group[rgroup->gindex];
58238275SEric Cheng 
58248275SEric Cheng 		dev_gindex = nxge->pt_config.hw_config.def_mac_rxdma_grpid +
58258275SEric Cheng 		    rgroup->gindex;
58268275SEric Cheng 		rdc_grp = &nxge->pt_config.rdc_grps[dev_gindex];
58278275SEric Cheng 
58288275SEric Cheng 		/*
58298275SEric Cheng 		 * nxge_grp_dc_add takes a channel number which is a
58308275SEric Cheng 		 * "devise" ring ID.
58318275SEric Cheng 		 */
58328275SEric Cheng 		channel = nxge->pt_config.hw_config.start_rdc + rhandle->index;
58338275SEric Cheng 		rv = nxge_grp_dc_add(nxge, grp, VP_BOUND_RX, channel);
58348275SEric Cheng 		if (rv != 0) {
58358275SEric Cheng 			NXGE_ERROR_MSG((nxge, NXGE_ERR_CTL,
58368275SEric Cheng 			    "nxge_group_add_ring: nxge_grp_dc_add failed"));
58378275SEric Cheng 		}
58388275SEric Cheng 
58398275SEric Cheng 		rdc_grp->map |= (1 << channel);
58408275SEric Cheng 		rdc_grp->max_rdcs++;
58418275SEric Cheng 
58429047SMichael.Speer@Sun.COM 		(void) nxge_init_fzc_rdc_tbl(nxge, rdc_grp, rgroup->rdctbl);
58438275SEric Cheng 		break;
58448275SEric Cheng 	}
58458275SEric Cheng }
58468275SEric Cheng 
58478275SEric Cheng static void
58488275SEric Cheng nxge_group_rem_ring(mac_group_driver_t gh, mac_ring_driver_t rh,
58498275SEric Cheng     mac_ring_type_t type)
58508275SEric Cheng {
58518275SEric Cheng 	nxge_ring_group_t	*rgroup = (nxge_ring_group_t *)gh;
58528275SEric Cheng 	nxge_ring_handle_t	*rhandle = (nxge_ring_handle_t *)rh;
58538275SEric Cheng 	nxge_t			*nxge;
58548275SEric Cheng 	uint16_t		channel;	/* device-wise ring id */
58558275SEric Cheng 	nxge_rdc_grp_t		*rdc_grp;
58568275SEric Cheng 	int			dev_gindex;
58578275SEric Cheng 
58588275SEric Cheng 	nxge = rgroup->nxgep;
58598275SEric Cheng 
58608275SEric Cheng 	switch (type) {
58618275SEric Cheng 	case MAC_RING_TYPE_TX:
58628275SEric Cheng 		dev_gindex = nxge->pt_config.hw_config.def_mac_txdma_grpid +
58638275SEric Cheng 		    rgroup->gindex;
58648275SEric Cheng 		channel = nxge->pt_config.hw_config.tdc.start + rhandle->index;
58658275SEric Cheng 		nxge_grp_dc_remove(nxge, VP_BOUND_TX, channel);
58668275SEric Cheng 
58678275SEric Cheng 		/*
58688275SEric Cheng 		 * Add the ring back to the default group
58698275SEric Cheng 		 */
58708275SEric Cheng 		if (rgroup->gindex != 0) {
58718275SEric Cheng 			nxge_grp_t *grp;
58728275SEric Cheng 			grp = nxge->tx_set.group[0];
58738275SEric Cheng 			(void) nxge_grp_dc_add(nxge, grp, VP_BOUND_TX, channel);
58748275SEric Cheng 		}
58758275SEric Cheng 		break;
58768275SEric Cheng 
58778275SEric Cheng 	case MAC_RING_TYPE_RX:
58788275SEric Cheng 		dev_gindex = nxge->pt_config.hw_config.def_mac_rxdma_grpid +
58798275SEric Cheng 		    rgroup->gindex;
58808275SEric Cheng 		rdc_grp = &nxge->pt_config.rdc_grps[dev_gindex];
58818275SEric Cheng 		channel = rdc_grp->start_rdc + rhandle->index;
58828275SEric Cheng 		nxge_grp_dc_remove(nxge, VP_BOUND_RX, channel);
58838275SEric Cheng 
58848275SEric Cheng 		rdc_grp->map &= ~(1 << channel);
58858275SEric Cheng 		rdc_grp->max_rdcs--;
58868275SEric Cheng 
58879047SMichael.Speer@Sun.COM 		(void) nxge_init_fzc_rdc_tbl(nxge, rdc_grp, rgroup->rdctbl);
58888275SEric Cheng 		break;
58898275SEric Cheng 	}
58908275SEric Cheng }
58918275SEric Cheng 
58928275SEric Cheng 
58938275SEric Cheng /*ARGSUSED*/
58943859Sml29623 static nxge_status_t
58953859Sml29623 nxge_add_intrs(p_nxge_t nxgep)
58963859Sml29623 {
58973859Sml29623 
58983859Sml29623 	int		intr_types;
58993859Sml29623 	int		type = 0;
59003859Sml29623 	int		ddi_status = DDI_SUCCESS;
59013859Sml29623 	nxge_status_t	status = NXGE_OK;
59023859Sml29623 
59033859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs"));
59043859Sml29623 
59053859Sml29623 	nxgep->nxge_intr_type.intr_registered = B_FALSE;
59063859Sml29623 	nxgep->nxge_intr_type.intr_enabled = B_FALSE;
59073859Sml29623 	nxgep->nxge_intr_type.msi_intx_cnt = 0;
59083859Sml29623 	nxgep->nxge_intr_type.intr_added = 0;
59093859Sml29623 	nxgep->nxge_intr_type.niu_msi_enable = B_FALSE;
59103859Sml29623 	nxgep->nxge_intr_type.intr_type = 0;
59113859Sml29623 
59123859Sml29623 	if (nxgep->niu_type == N2_NIU) {
59133859Sml29623 		nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
59143859Sml29623 	} else if (nxge_msi_enable) {
59153859Sml29623 		nxgep->nxge_intr_type.niu_msi_enable = B_TRUE;
59163859Sml29623 	}
59173859Sml29623 
59183859Sml29623 	/* Get the supported interrupt types */
59193859Sml29623 	if ((ddi_status = ddi_intr_get_supported_types(nxgep->dip, &intr_types))
59206512Ssowmini 	    != DDI_SUCCESS) {
59213859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_add_intrs: "
59226512Ssowmini 		    "ddi_intr_get_supported_types failed: status 0x%08x",
59236512Ssowmini 		    ddi_status));
59243859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
59253859Sml29623 	}
59263859Sml29623 	nxgep->nxge_intr_type.intr_types = intr_types;
59273859Sml29623 
59283859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59296512Ssowmini 	    "ddi_intr_get_supported_types: 0x%08x", intr_types));
59303859Sml29623 
59313859Sml29623 	/*
59323859Sml29623 	 * Solaris MSIX is not supported yet. use MSI for now.
59333859Sml29623 	 * nxge_msi_enable (1):
59343859Sml29623 	 *	1 - MSI		2 - MSI-X	others - FIXED
59353859Sml29623 	 */
59363859Sml29623 	switch (nxge_msi_enable) {
59373859Sml29623 	default:
59383859Sml29623 		type = DDI_INTR_TYPE_FIXED;
59393859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59406512Ssowmini 		    "use fixed (intx emulation) type %08x",
59416512Ssowmini 		    type));
59423859Sml29623 		break;
59433859Sml29623 
59443859Sml29623 	case 2:
59453859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59466512Ssowmini 		    "ddi_intr_get_supported_types: 0x%08x", intr_types));
59473859Sml29623 		if (intr_types & DDI_INTR_TYPE_MSIX) {
59483859Sml29623 			type = DDI_INTR_TYPE_MSIX;
59493859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59506512Ssowmini 			    "ddi_intr_get_supported_types: MSIX 0x%08x",
59516512Ssowmini 			    type));
59523859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_MSI) {
59533859Sml29623 			type = DDI_INTR_TYPE_MSI;
59543859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59556512Ssowmini 			    "ddi_intr_get_supported_types: MSI 0x%08x",
59566512Ssowmini 			    type));
59573859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_FIXED) {
59583859Sml29623 			type = DDI_INTR_TYPE_FIXED;
59593859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59606512Ssowmini 			    "ddi_intr_get_supported_types: MSXED0x%08x",
59616512Ssowmini 			    type));
59623859Sml29623 		}
59633859Sml29623 		break;
59643859Sml29623 
59653859Sml29623 	case 1:
59663859Sml29623 		if (intr_types & DDI_INTR_TYPE_MSI) {
59673859Sml29623 			type = DDI_INTR_TYPE_MSI;
59683859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs: "
59696512Ssowmini 			    "ddi_intr_get_supported_types: MSI 0x%08x",
59706512Ssowmini 			    type));
59713859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_MSIX) {
59723859Sml29623 			type = DDI_INTR_TYPE_MSIX;
59733859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59746512Ssowmini 			    "ddi_intr_get_supported_types: MSIX 0x%08x",
59756512Ssowmini 			    type));
59763859Sml29623 		} else if (intr_types & DDI_INTR_TYPE_FIXED) {
59773859Sml29623 			type = DDI_INTR_TYPE_FIXED;
59783859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59796512Ssowmini 			    "ddi_intr_get_supported_types: MSXED0x%08x",
59806512Ssowmini 			    type));
59813859Sml29623 		}
59823859Sml29623 	}
59833859Sml29623 
59843859Sml29623 	nxgep->nxge_intr_type.intr_type = type;
59853859Sml29623 	if ((type == DDI_INTR_TYPE_MSIX || type == DDI_INTR_TYPE_MSI ||
59866512Ssowmini 	    type == DDI_INTR_TYPE_FIXED) &&
59876512Ssowmini 	    nxgep->nxge_intr_type.niu_msi_enable) {
59883859Sml29623 		if ((status = nxge_add_intrs_adv(nxgep)) != DDI_SUCCESS) {
59893859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
59906512Ssowmini 			    " nxge_add_intrs: "
59916512Ssowmini 			    " nxge_add_intrs_adv failed: status 0x%08x",
59926512Ssowmini 			    status));
59933859Sml29623 			return (status);
59943859Sml29623 		} else {
59953859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs: "
59966512Ssowmini 			    "interrupts registered : type %d", type));
59973859Sml29623 			nxgep->nxge_intr_type.intr_registered = B_TRUE;
59983859Sml29623 
59993859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
60006512Ssowmini 			    "\nAdded advanced nxge add_intr_adv "
60016512Ssowmini 			    "intr type 0x%x\n", type));
60023859Sml29623 
60033859Sml29623 			return (status);
60043859Sml29623 		}
60053859Sml29623 	}
60063859Sml29623 
60073859Sml29623 	if (!nxgep->nxge_intr_type.intr_registered) {
60083859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_add_intrs: "
60096512Ssowmini 		    "failed to register interrupts"));
60103859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
60113859Sml29623 	}
60123859Sml29623 
60133859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_add_intrs"));
60143859Sml29623 	return (status);
60153859Sml29623 }
60163859Sml29623 
60173859Sml29623 static nxge_status_t
60183859Sml29623 nxge_add_intrs_adv(p_nxge_t nxgep)
60193859Sml29623 {
60203859Sml29623 	int		intr_type;
60213859Sml29623 	p_nxge_intr_t	intrp;
60223859Sml29623 
60233859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv"));
60243859Sml29623 
60253859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
60263859Sml29623 	intr_type = intrp->intr_type;
60273859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_add_intrs_adv: type 0x%x",
60286512Ssowmini 	    intr_type));
60293859Sml29623 
60303859Sml29623 	switch (intr_type) {
60313859Sml29623 	case DDI_INTR_TYPE_MSI: /* 0x2 */
60323859Sml29623 	case DDI_INTR_TYPE_MSIX: /* 0x4 */
60333859Sml29623 		return (nxge_add_intrs_adv_type(nxgep, intr_type));
60343859Sml29623 
60353859Sml29623 	case DDI_INTR_TYPE_FIXED: /* 0x1 */
60363859Sml29623 		return (nxge_add_intrs_adv_type_fix(nxgep, intr_type));
60373859Sml29623 
60383859Sml29623 	default:
60393859Sml29623 		return (NXGE_ERROR);
60403859Sml29623 	}
60413859Sml29623 }
60423859Sml29623 
60433859Sml29623 
60443859Sml29623 /*ARGSUSED*/
60453859Sml29623 static nxge_status_t
60463859Sml29623 nxge_add_intrs_adv_type(p_nxge_t nxgep, uint32_t int_type)
60473859Sml29623 {
60483859Sml29623 	dev_info_t		*dip = nxgep->dip;
60493859Sml29623 	p_nxge_ldg_t		ldgp;
60503859Sml29623 	p_nxge_intr_t		intrp;
60513859Sml29623 	uint_t			*inthandler;
60523859Sml29623 	void			*arg1, *arg2;
60533859Sml29623 	int			behavior;
60545013Sml29623 	int			nintrs, navail, nrequest;
60553859Sml29623 	int			nactual, nrequired;
60563859Sml29623 	int			inum = 0;
60573859Sml29623 	int			x, y;
60583859Sml29623 	int			ddi_status = DDI_SUCCESS;
60593859Sml29623 	nxge_status_t		status = NXGE_OK;
60603859Sml29623 
60613859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type"));
60623859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
60633859Sml29623 	intrp->start_inum = 0;
60643859Sml29623 
60653859Sml29623 	ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
60663859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
60673859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
60686512Ssowmini 		    "ddi_intr_get_nintrs() failed, status: 0x%x%, "
60696512Ssowmini 		    "nintrs: %d", ddi_status, nintrs));
60703859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
60713859Sml29623 	}
60723859Sml29623 
60733859Sml29623 	ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
60743859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
60753859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
60766512Ssowmini 		    "ddi_intr_get_navail() failed, status: 0x%x%, "
60776512Ssowmini 		    "nintrs: %d", ddi_status, navail));
60783859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
60793859Sml29623 	}
60803859Sml29623 
60813859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
60826512Ssowmini 	    "ddi_intr_get_navail() returned: nintrs %d, navail %d",
60836512Ssowmini 	    nintrs, navail));
60843859Sml29623 
60855013Sml29623 	/* PSARC/2007/453 MSI-X interrupt limit override */
60865013Sml29623 	if (int_type == DDI_INTR_TYPE_MSIX) {
60875013Sml29623 		nrequest = nxge_create_msi_property(nxgep);
60885013Sml29623 		if (nrequest < navail) {
60895013Sml29623 			navail = nrequest;
60905013Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
60915013Sml29623 			    "nxge_add_intrs_adv_type: nintrs %d "
60925013Sml29623 			    "navail %d (nrequest %d)",
60935013Sml29623 			    nintrs, navail, nrequest));
60945013Sml29623 		}
60955013Sml29623 	}
60965013Sml29623 
60973859Sml29623 	if (int_type == DDI_INTR_TYPE_MSI && !ISP2(navail)) {
60983859Sml29623 		/* MSI must be power of 2 */
60993859Sml29623 		if ((navail & 16) == 16) {
61003859Sml29623 			navail = 16;
61013859Sml29623 		} else if ((navail & 8) == 8) {
61023859Sml29623 			navail = 8;
61033859Sml29623 		} else if ((navail & 4) == 4) {
61043859Sml29623 			navail = 4;
61053859Sml29623 		} else if ((navail & 2) == 2) {
61063859Sml29623 			navail = 2;
61073859Sml29623 		} else {
61083859Sml29623 			navail = 1;
61093859Sml29623 		}
61103859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
61116512Ssowmini 		    "ddi_intr_get_navail(): (msi power of 2) nintrs %d, "
61126512Ssowmini 		    "navail %d", nintrs, navail));
61133859Sml29623 	}
61143859Sml29623 
61153859Sml29623 	behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
61166512Ssowmini 	    DDI_INTR_ALLOC_NORMAL);
61173859Sml29623 	intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
61183859Sml29623 	intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
61193859Sml29623 	ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
61206512Ssowmini 	    navail, &nactual, behavior);
61213859Sml29623 	if (ddi_status != DDI_SUCCESS || nactual == 0) {
61223859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
61236512Ssowmini 		    " ddi_intr_alloc() failed: %d",
61246512Ssowmini 		    ddi_status));
61253859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
61263859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
61273859Sml29623 	}
61283859Sml29623 
61293859Sml29623 	if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
61306512Ssowmini 	    (uint_t *)&intrp->pri)) != DDI_SUCCESS) {
61313859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
61326512Ssowmini 		    " ddi_intr_get_pri() failed: %d",
61336512Ssowmini 		    ddi_status));
61343859Sml29623 		/* Free already allocated interrupts */
61353859Sml29623 		for (y = 0; y < nactual; y++) {
61363859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
61373859Sml29623 		}
61383859Sml29623 
61393859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
61403859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
61413859Sml29623 	}
61423859Sml29623 
61433859Sml29623 	nrequired = 0;
61443859Sml29623 	switch (nxgep->niu_type) {
61453859Sml29623 	default:
61463859Sml29623 		status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
61473859Sml29623 		break;
61483859Sml29623 
61493859Sml29623 	case N2_NIU:
61503859Sml29623 		status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
61513859Sml29623 		break;
61523859Sml29623 	}
61533859Sml29623 
61543859Sml29623 	if (status != NXGE_OK) {
61553859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
61566512Ssowmini 		    "nxge_add_intrs_adv_typ:nxge_ldgv_init "
61576512Ssowmini 		    "failed: 0x%x", status));
61583859Sml29623 		/* Free already allocated interrupts */
61593859Sml29623 		for (y = 0; y < nactual; y++) {
61603859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
61613859Sml29623 		}
61623859Sml29623 
61633859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
61643859Sml29623 		return (status);
61653859Sml29623 	}
61663859Sml29623 
61673859Sml29623 	ldgp = nxgep->ldgvp->ldgp;
61683859Sml29623 	for (x = 0; x < nrequired; x++, ldgp++) {
61693859Sml29623 		ldgp->vector = (uint8_t)x;
61703859Sml29623 		ldgp->intdata = SID_DATA(ldgp->func, x);
61713859Sml29623 		arg1 = ldgp->ldvp;
61723859Sml29623 		arg2 = nxgep;
61733859Sml29623 		if (ldgp->nldvs == 1) {
61743859Sml29623 			inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler;
61753859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
61766512Ssowmini 			    "nxge_add_intrs_adv_type: "
61776512Ssowmini 			    "arg1 0x%x arg2 0x%x: "
61786512Ssowmini 			    "1-1 int handler (entry %d intdata 0x%x)\n",
61796512Ssowmini 			    arg1, arg2,
61806512Ssowmini 			    x, ldgp->intdata));
61813859Sml29623 		} else if (ldgp->nldvs > 1) {
61823859Sml29623 			inthandler = (uint_t *)ldgp->sys_intr_handler;
61833859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
61846512Ssowmini 			    "nxge_add_intrs_adv_type: "
61856512Ssowmini 			    "arg1 0x%x arg2 0x%x: "
61866512Ssowmini 			    "nldevs %d int handler "
61876512Ssowmini 			    "(entry %d intdata 0x%x)\n",
61886512Ssowmini 			    arg1, arg2,
61896512Ssowmini 			    ldgp->nldvs, x, ldgp->intdata));
61903859Sml29623 		}
61913859Sml29623 
61923859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
61936512Ssowmini 		    "==> nxge_add_intrs_adv_type: ddi_add_intr(inum) #%d "
61946512Ssowmini 		    "htable 0x%llx", x, intrp->htable[x]));
61953859Sml29623 
61963859Sml29623 		if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
61976512Ssowmini 		    (ddi_intr_handler_t *)inthandler, arg1, arg2))
61986512Ssowmini 		    != DDI_SUCCESS) {
61993859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
62006512Ssowmini 			    "==> nxge_add_intrs_adv_type: failed #%d "
62016512Ssowmini 			    "status 0x%x", x, ddi_status));
62023859Sml29623 			for (y = 0; y < intrp->intr_added; y++) {
62033859Sml29623 				(void) ddi_intr_remove_handler(
62046512Ssowmini 				    intrp->htable[y]);
62053859Sml29623 			}
62063859Sml29623 			/* Free already allocated intr */
62073859Sml29623 			for (y = 0; y < nactual; y++) {
62083859Sml29623 				(void) ddi_intr_free(intrp->htable[y]);
62093859Sml29623 			}
62103859Sml29623 			kmem_free(intrp->htable, intrp->intr_size);
62113859Sml29623 
62123859Sml29623 			(void) nxge_ldgv_uninit(nxgep);
62133859Sml29623 
62143859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
62153859Sml29623 		}
6216*11878SVenu.Iyer@Sun.COM 
6217*11878SVenu.Iyer@Sun.COM 		ldgp->htable_idx = x;
62183859Sml29623 		intrp->intr_added++;
62193859Sml29623 	}
62203859Sml29623 
62213859Sml29623 	intrp->msi_intx_cnt = nactual;
62223859Sml29623 
62233859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
62246512Ssowmini 	    "Requested: %d, Allowed: %d msi_intx_cnt %d intr_added %d",
62256512Ssowmini 	    navail, nactual,
62266512Ssowmini 	    intrp->msi_intx_cnt,
62276512Ssowmini 	    intrp->intr_added));
62283859Sml29623 
62293859Sml29623 	(void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
62303859Sml29623 
62313859Sml29623 	(void) nxge_intr_ldgv_init(nxgep);
62323859Sml29623 
62333859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type"));
62343859Sml29623 
62353859Sml29623 	return (status);
62363859Sml29623 }
62373859Sml29623 
62383859Sml29623 /*ARGSUSED*/
62393859Sml29623 static nxge_status_t
62403859Sml29623 nxge_add_intrs_adv_type_fix(p_nxge_t nxgep, uint32_t int_type)
62413859Sml29623 {
62423859Sml29623 	dev_info_t		*dip = nxgep->dip;
62433859Sml29623 	p_nxge_ldg_t		ldgp;
62443859Sml29623 	p_nxge_intr_t		intrp;
62453859Sml29623 	uint_t			*inthandler;
62463859Sml29623 	void			*arg1, *arg2;
62473859Sml29623 	int			behavior;
62483859Sml29623 	int			nintrs, navail;
62493859Sml29623 	int			nactual, nrequired;
62503859Sml29623 	int			inum = 0;
62513859Sml29623 	int			x, y;
62523859Sml29623 	int			ddi_status = DDI_SUCCESS;
62533859Sml29623 	nxge_status_t		status = NXGE_OK;
62543859Sml29623 
62553859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_add_intrs_adv_type_fix"));
62563859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
62573859Sml29623 	intrp->start_inum = 0;
62583859Sml29623 
62593859Sml29623 	ddi_status = ddi_intr_get_nintrs(dip, int_type, &nintrs);
62603859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (nintrs == 0)) {
62613859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
62626512Ssowmini 		    "ddi_intr_get_nintrs() failed, status: 0x%x%, "
62636512Ssowmini 		    "nintrs: %d", status, nintrs));
62643859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
62653859Sml29623 	}
62663859Sml29623 
62673859Sml29623 	ddi_status = ddi_intr_get_navail(dip, int_type, &navail);
62683859Sml29623 	if ((ddi_status != DDI_SUCCESS) || (navail == 0)) {
62693859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
62706512Ssowmini 		    "ddi_intr_get_navail() failed, status: 0x%x%, "
62716512Ssowmini 		    "nintrs: %d", ddi_status, navail));
62723859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
62733859Sml29623 	}
62743859Sml29623 
62753859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL,
62766512Ssowmini 	    "ddi_intr_get_navail() returned: nintrs %d, naavail %d",
62776512Ssowmini 	    nintrs, navail));
62783859Sml29623 
62793859Sml29623 	behavior = ((int_type == DDI_INTR_TYPE_FIXED) ? DDI_INTR_ALLOC_STRICT :
62806512Ssowmini 	    DDI_INTR_ALLOC_NORMAL);
62813859Sml29623 	intrp->intr_size = navail * sizeof (ddi_intr_handle_t);
62823859Sml29623 	intrp->htable = kmem_alloc(intrp->intr_size, KM_SLEEP);
62833859Sml29623 	ddi_status = ddi_intr_alloc(dip, intrp->htable, int_type, inum,
62846512Ssowmini 	    navail, &nactual, behavior);
62853859Sml29623 	if (ddi_status != DDI_SUCCESS || nactual == 0) {
62863859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
62876512Ssowmini 		    " ddi_intr_alloc() failed: %d",
62886512Ssowmini 		    ddi_status));
62893859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
62903859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
62913859Sml29623 	}
62923859Sml29623 
62933859Sml29623 	if ((ddi_status = ddi_intr_get_pri(intrp->htable[0],
62946512Ssowmini 	    (uint_t *)&intrp->pri)) != DDI_SUCCESS) {
62953859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
62966512Ssowmini 		    " ddi_intr_get_pri() failed: %d",
62976512Ssowmini 		    ddi_status));
62983859Sml29623 		/* Free already allocated interrupts */
62993859Sml29623 		for (y = 0; y < nactual; y++) {
63003859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
63013859Sml29623 		}
63023859Sml29623 
63033859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
63043859Sml29623 		return (NXGE_ERROR | NXGE_DDI_FAILED);
63053859Sml29623 	}
63063859Sml29623 
63073859Sml29623 	nrequired = 0;
63083859Sml29623 	switch (nxgep->niu_type) {
63093859Sml29623 	default:
63103859Sml29623 		status = nxge_ldgv_init(nxgep, &nactual, &nrequired);
63113859Sml29623 		break;
63123859Sml29623 
63133859Sml29623 	case N2_NIU:
63143859Sml29623 		status = nxge_ldgv_init_n2(nxgep, &nactual, &nrequired);
63153859Sml29623 		break;
63163859Sml29623 	}
63173859Sml29623 
63183859Sml29623 	if (status != NXGE_OK) {
63193859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
63206512Ssowmini 		    "nxge_add_intrs_adv_type_fix:nxge_ldgv_init "
63216512Ssowmini 		    "failed: 0x%x", status));
63223859Sml29623 		/* Free already allocated interrupts */
63233859Sml29623 		for (y = 0; y < nactual; y++) {
63243859Sml29623 			(void) ddi_intr_free(intrp->htable[y]);
63253859Sml29623 		}
63263859Sml29623 
63273859Sml29623 		kmem_free(intrp->htable, intrp->intr_size);
63283859Sml29623 		return (status);
63293859Sml29623 	}
63303859Sml29623 
63313859Sml29623 	ldgp = nxgep->ldgvp->ldgp;
63323859Sml29623 	for (x = 0; x < nrequired; x++, ldgp++) {
63333859Sml29623 		ldgp->vector = (uint8_t)x;
63343859Sml29623 		if (nxgep->niu_type != N2_NIU) {
63353859Sml29623 			ldgp->intdata = SID_DATA(ldgp->func, x);
63363859Sml29623 		}
63373859Sml29623 
63383859Sml29623 		arg1 = ldgp->ldvp;
63393859Sml29623 		arg2 = nxgep;
63403859Sml29623 		if (ldgp->nldvs == 1) {
63413859Sml29623 			inthandler = (uint_t *)ldgp->ldvp->ldv_intr_handler;
63423859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
63436512Ssowmini 			    "nxge_add_intrs_adv_type_fix: "
63446512Ssowmini 			    "1-1 int handler(%d) ldg %d ldv %d "
63456512Ssowmini 			    "arg1 $%p arg2 $%p\n",
63466512Ssowmini 			    x, ldgp->ldg, ldgp->ldvp->ldv,
63476512Ssowmini 			    arg1, arg2));
63483859Sml29623 		} else if (ldgp->nldvs > 1) {
63493859Sml29623 			inthandler = (uint_t *)ldgp->sys_intr_handler;
63503859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL,
63516512Ssowmini 			    "nxge_add_intrs_adv_type_fix: "
63526512Ssowmini 			    "shared ldv %d int handler(%d) ldv %d ldg %d"
63536512Ssowmini 			    "arg1 0x%016llx arg2 0x%016llx\n",
63546512Ssowmini 			    x, ldgp->nldvs, ldgp->ldg, ldgp->ldvp->ldv,
63556512Ssowmini 			    arg1, arg2));
63563859Sml29623 		}
63573859Sml29623 
63583859Sml29623 		if ((ddi_status = ddi_intr_add_handler(intrp->htable[x],
63596512Ssowmini 		    (ddi_intr_handler_t *)inthandler, arg1, arg2))
63606512Ssowmini 		    != DDI_SUCCESS) {
63613859Sml29623 			NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
63626512Ssowmini 			    "==> nxge_add_intrs_adv_type_fix: failed #%d "
63636512Ssowmini 			    "status 0x%x", x, ddi_status));
63643859Sml29623 			for (y = 0; y < intrp->intr_added; y++) {
63653859Sml29623 				(void) ddi_intr_remove_handler(
63666512Ssowmini 				    intrp->htable[y]);
63673859Sml29623 			}
63683859Sml29623 			for (y = 0; y < nactual; y++) {
63693859Sml29623 				(void) ddi_intr_free(intrp->htable[y]);
63703859Sml29623 			}
63713859Sml29623 			/* Free already allocated intr */
63723859Sml29623 			kmem_free(intrp->htable, intrp->intr_size);
63733859Sml29623 
63743859Sml29623 			(void) nxge_ldgv_uninit(nxgep);
63753859Sml29623 
63763859Sml29623 			return (NXGE_ERROR | NXGE_DDI_FAILED);
63773859Sml29623 		}
6378*11878SVenu.Iyer@Sun.COM 
6379*11878SVenu.Iyer@Sun.COM 		ldgp->htable_idx = x;
63803859Sml29623 		intrp->intr_added++;
63813859Sml29623 	}
63823859Sml29623 
63833859Sml29623 	intrp->msi_intx_cnt = nactual;
63843859Sml29623 
63853859Sml29623 	(void) ddi_intr_get_cap(intrp->htable[0], &intrp->intr_cap);
63863859Sml29623 
63873859Sml29623 	status = nxge_intr_ldgv_init(nxgep);
63883859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_add_intrs_adv_type_fix"));
63893859Sml29623 
63903859Sml29623 	return (status);
63913859Sml29623 }
63923859Sml29623 
63933859Sml29623 static void
63943859Sml29623 nxge_remove_intrs(p_nxge_t nxgep)
63953859Sml29623 {
63963859Sml29623 	int		i, inum;
63973859Sml29623 	p_nxge_intr_t	intrp;
63983859Sml29623 
63993859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs"));
64003859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
64013859Sml29623 	if (!intrp->intr_registered) {
64023859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
64036512Ssowmini 		    "<== nxge_remove_intrs: interrupts not registered"));
64043859Sml29623 		return;
64053859Sml29623 	}
64063859Sml29623 
64073859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_remove_intrs:advanced"));
64083859Sml29623 
64093859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
64103859Sml29623 		(void) ddi_intr_block_disable(intrp->htable,
64116512Ssowmini 		    intrp->intr_added);
64123859Sml29623 	} else {
64133859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
64143859Sml29623 			(void) ddi_intr_disable(intrp->htable[i]);
64153859Sml29623 		}
64163859Sml29623 	}
64173859Sml29623 
64183859Sml29623 	for (inum = 0; inum < intrp->intr_added; inum++) {
64193859Sml29623 		if (intrp->htable[inum]) {
64203859Sml29623 			(void) ddi_intr_remove_handler(intrp->htable[inum]);
64213859Sml29623 		}
64223859Sml29623 	}
64233859Sml29623 
64243859Sml29623 	for (inum = 0; inum < intrp->msi_intx_cnt; inum++) {
64253859Sml29623 		if (intrp->htable[inum]) {
64263859Sml29623 			NXGE_DEBUG_MSG((nxgep, DDI_CTL,
64276512Ssowmini 			    "nxge_remove_intrs: ddi_intr_free inum %d "
64286512Ssowmini 			    "msi_intx_cnt %d intr_added %d",
64296512Ssowmini 			    inum,
64306512Ssowmini 			    intrp->msi_intx_cnt,
64316512Ssowmini 			    intrp->intr_added));
64323859Sml29623 
64333859Sml29623 			(void) ddi_intr_free(intrp->htable[inum]);
64343859Sml29623 		}
64353859Sml29623 	}
64363859Sml29623 
64373859Sml29623 	kmem_free(intrp->htable, intrp->intr_size);
64383859Sml29623 	intrp->intr_registered = B_FALSE;
64393859Sml29623 	intrp->intr_enabled = B_FALSE;
64403859Sml29623 	intrp->msi_intx_cnt = 0;
64413859Sml29623 	intrp->intr_added = 0;
64423859Sml29623 
64433859Sml29623 	(void) nxge_ldgv_uninit(nxgep);
64443859Sml29623 
64455013Sml29623 	(void) ddi_prop_remove(DDI_DEV_T_NONE, nxgep->dip,
64465013Sml29623 	    "#msix-request");
64475013Sml29623 
64483859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_remove_intrs"));
64493859Sml29623 }
64503859Sml29623 
64513859Sml29623 /*ARGSUSED*/
64523859Sml29623 static void
64533859Sml29623 nxge_intrs_enable(p_nxge_t nxgep)
64543859Sml29623 {
64553859Sml29623 	p_nxge_intr_t	intrp;
64563859Sml29623 	int		i;
64573859Sml29623 	int		status;
64583859Sml29623 
64593859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable"));
64603859Sml29623 
64613859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
64623859Sml29623 
64633859Sml29623 	if (!intrp->intr_registered) {
64643859Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_intrs_enable: "
64656512Ssowmini 		    "interrupts are not registered"));
64663859Sml29623 		return;
64673859Sml29623 	}
64683859Sml29623 
64693859Sml29623 	if (intrp->intr_enabled) {
64703859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL,
64716512Ssowmini 		    "<== nxge_intrs_enable: already enabled"));
64723859Sml29623 		return;
64733859Sml29623 	}
64743859Sml29623 
64753859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
64763859Sml29623 		status = ddi_intr_block_enable(intrp->htable,
64776512Ssowmini 		    intrp->intr_added);
64783859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
64796512Ssowmini 		    "block enable - status 0x%x total inums #%d\n",
64806512Ssowmini 		    status, intrp->intr_added));
64813859Sml29623 	} else {
64823859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
64833859Sml29623 			status = ddi_intr_enable(intrp->htable[i]);
64843859Sml29623 			NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_enable "
64856512Ssowmini 			    "ddi_intr_enable:enable - status 0x%x "
64866512Ssowmini 			    "total inums %d enable inum #%d\n",
64876512Ssowmini 			    status, intrp->intr_added, i));
64883859Sml29623 			if (status == DDI_SUCCESS) {
64893859Sml29623 				intrp->intr_enabled = B_TRUE;
64903859Sml29623 			}
64913859Sml29623 		}
64923859Sml29623 	}
64933859Sml29623 
64943859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_enable"));
64953859Sml29623 }
64963859Sml29623 
64973859Sml29623 /*ARGSUSED*/
64983859Sml29623 static void
64993859Sml29623 nxge_intrs_disable(p_nxge_t nxgep)
65003859Sml29623 {
65013859Sml29623 	p_nxge_intr_t	intrp;
65023859Sml29623 	int		i;
65033859Sml29623 
65043859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "==> nxge_intrs_disable"));
65053859Sml29623 
65063859Sml29623 	intrp = (p_nxge_intr_t)&nxgep->nxge_intr_type;
65073859Sml29623 
65083859Sml29623 	if (!intrp->intr_registered) {
65093859Sml29623 		NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable: "
65106512Ssowmini 		    "interrupts are not registered"));
65113859Sml29623 		return;
65123859Sml29623 	}
65133859Sml29623 
65143859Sml29623 	if (intrp->intr_cap & DDI_INTR_FLAG_BLOCK) {
65153859Sml29623 		(void) ddi_intr_block_disable(intrp->htable,
65166512Ssowmini 		    intrp->intr_added);
65173859Sml29623 	} else {
65183859Sml29623 		for (i = 0; i < intrp->intr_added; i++) {
65193859Sml29623 			(void) ddi_intr_disable(intrp->htable[i]);
65203859Sml29623 		}
65213859Sml29623 	}
65223859Sml29623 
65233859Sml29623 	intrp->intr_enabled = B_FALSE;
65243859Sml29623 	NXGE_DEBUG_MSG((nxgep, INT_CTL, "<== nxge_intrs_disable"));
65253859Sml29623 }
65263859Sml29623 
652710309SSriharsha.Basavapatna@Sun.COM nxge_status_t
65283859Sml29623 nxge_mac_register(p_nxge_t nxgep)
65293859Sml29623 {
65303859Sml29623 	mac_register_t *macp;
65313859Sml29623 	int		status;
65323859Sml29623 
65333859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_mac_register"));
65343859Sml29623 
65353859Sml29623 	if ((macp = mac_alloc(MAC_VERSION)) == NULL)
65363859Sml29623 		return (NXGE_ERROR);
65373859Sml29623 
65383859Sml29623 	macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER;
65393859Sml29623 	macp->m_driver = nxgep;
65403859Sml29623 	macp->m_dip = nxgep->dip;
654110309SSriharsha.Basavapatna@Sun.COM 	if (!isLDOMguest(nxgep)) {
654210309SSriharsha.Basavapatna@Sun.COM 		macp->m_src_addr = nxgep->ouraddr.ether_addr_octet;
654310309SSriharsha.Basavapatna@Sun.COM 	} else {
654410309SSriharsha.Basavapatna@Sun.COM 		macp->m_src_addr = KMEM_ZALLOC(MAXMACADDRLEN, KM_SLEEP);
654510309SSriharsha.Basavapatna@Sun.COM 		macp->m_dst_addr = KMEM_ZALLOC(MAXMACADDRLEN, KM_SLEEP);
654610309SSriharsha.Basavapatna@Sun.COM 		(void) memset(macp->m_src_addr, 0xff, sizeof (MAXMACADDRLEN));
654710309SSriharsha.Basavapatna@Sun.COM 	}
65483859Sml29623 	macp->m_callbacks = &nxge_m_callbacks;
65493859Sml29623 	macp->m_min_sdu = 0;
65506439Sml29623 	nxgep->mac.default_mtu = nxgep->mac.maxframesize -
65516439Sml29623 	    NXGE_EHEADER_VLAN_CRC;
65526439Sml29623 	macp->m_max_sdu = nxgep->mac.default_mtu;
65535895Syz147064 	macp->m_margin = VLAN_TAGSZ;
65546512Ssowmini 	macp->m_priv_props = nxge_priv_props;
6555*11878SVenu.Iyer@Sun.COM 	if (isLDOMguest(nxgep))
6556*11878SVenu.Iyer@Sun.COM 		macp->m_v12n = MAC_VIRT_LEVEL1;
6557*11878SVenu.Iyer@Sun.COM 	else
6558*11878SVenu.Iyer@Sun.COM 		macp->m_v12n = MAC_VIRT_HIO | MAC_VIRT_LEVEL1;
65593859Sml29623 
65606439Sml29623 	NXGE_DEBUG_MSG((nxgep, MAC_CTL,
65616439Sml29623 	    "==> nxge_mac_register: instance %d "
65626439Sml29623 	    "max_sdu %d margin %d maxframe %d (header %d)",
65636439Sml29623 	    nxgep->instance,
65646439Sml29623 	    macp->m_max_sdu, macp->m_margin,
65656439Sml29623 	    nxgep->mac.maxframesize,
65666439Sml29623 	    NXGE_EHEADER_VLAN_CRC));
65676439Sml29623 
65683859Sml29623 	status = mac_register(macp, &nxgep->mach);
656910309SSriharsha.Basavapatna@Sun.COM 	if (isLDOMguest(nxgep)) {
657010309SSriharsha.Basavapatna@Sun.COM 		KMEM_FREE(macp->m_src_addr, MAXMACADDRLEN);
657110309SSriharsha.Basavapatna@Sun.COM 		KMEM_FREE(macp->m_dst_addr, MAXMACADDRLEN);
657210309SSriharsha.Basavapatna@Sun.COM 	}
65733859Sml29623 	mac_free(macp);
65743859Sml29623 
65753859Sml29623 	if (status != 0) {
65763859Sml29623 		cmn_err(CE_WARN,
65776512Ssowmini 		    "!nxge_mac_register failed (status %d instance %d)",
65786512Ssowmini 		    status, nxgep->instance);
65793859Sml29623 		return (NXGE_ERROR);
65803859Sml29623 	}
65813859Sml29623 
65823859Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_mac_register success "
65836512Ssowmini 	    "(instance %d)", nxgep->instance));
65843859Sml29623 
65853859Sml29623 	return (NXGE_OK);
65863859Sml29623 }
65873859Sml29623 
65883859Sml29623 void
65893859Sml29623 nxge_err_inject(p_nxge_t nxgep, queue_t *wq, mblk_t *mp)
65903859Sml29623 {
65913859Sml29623 	ssize_t		size;
65923859Sml29623 	mblk_t		*nmp;
65933859Sml29623 	uint8_t		blk_id;
65943859Sml29623 	uint8_t		chan;
65953859Sml29623 	uint32_t	err_id;
65963859Sml29623 	err_inject_t	*eip;
65973859Sml29623 
65983859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "==> nxge_err_inject"));
65993859Sml29623 
66003859Sml29623 	size = 1024;
66013859Sml29623 	nmp = mp->b_cont;
66023859Sml29623 	eip = (err_inject_t *)nmp->b_rptr;
66033859Sml29623 	blk_id = eip->blk_id;
66043859Sml29623 	err_id = eip->err_id;
66053859Sml29623 	chan = eip->chan;
66063859Sml29623 	cmn_err(CE_NOTE, "!blk_id = 0x%x\n", blk_id);
66073859Sml29623 	cmn_err(CE_NOTE, "!err_id = 0x%x\n", err_id);
66083859Sml29623 	cmn_err(CE_NOTE, "!chan = 0x%x\n", chan);
66093859Sml29623 	switch (blk_id) {
66103859Sml29623 	case MAC_BLK_ID:
66113859Sml29623 		break;
66123859Sml29623 	case TXMAC_BLK_ID:
66133859Sml29623 		break;
66143859Sml29623 	case RXMAC_BLK_ID:
66153859Sml29623 		break;
66163859Sml29623 	case MIF_BLK_ID:
66173859Sml29623 		break;
66183859Sml29623 	case IPP_BLK_ID:
66193859Sml29623 		nxge_ipp_inject_err(nxgep, err_id);
66203859Sml29623 		break;
66213859Sml29623 	case TXC_BLK_ID:
66223859Sml29623 		nxge_txc_inject_err(nxgep, err_id);
66233859Sml29623 		break;
66243859Sml29623 	case TXDMA_BLK_ID:
66253859Sml29623 		nxge_txdma_inject_err(nxgep, err_id, chan);
66263859Sml29623 		break;
66273859Sml29623 	case RXDMA_BLK_ID:
66283859Sml29623 		nxge_rxdma_inject_err(nxgep, err_id, chan);
66293859Sml29623 		break;
66303859Sml29623 	case ZCP_BLK_ID:
66313859Sml29623 		nxge_zcp_inject_err(nxgep, err_id);
66323859Sml29623 		break;
66333859Sml29623 	case ESPC_BLK_ID:
66343859Sml29623 		break;
66353859Sml29623 	case FFLP_BLK_ID:
66363859Sml29623 		break;
66373859Sml29623 	case PHY_BLK_ID:
66383859Sml29623 		break;
66393859Sml29623 	case ETHER_SERDES_BLK_ID:
66403859Sml29623 		break;
66413859Sml29623 	case PCIE_SERDES_BLK_ID:
66423859Sml29623 		break;
66433859Sml29623 	case VIR_BLK_ID:
66443859Sml29623 		break;
66453859Sml29623 	}
66463859Sml29623 
66473859Sml29623 	nmp->b_wptr = nmp->b_rptr + size;
66483859Sml29623 	NXGE_DEBUG_MSG((nxgep, STR_CTL, "<== nxge_err_inject"));
66493859Sml29623 
66503859Sml29623 	miocack(wq, mp, (int)size, 0);
66513859Sml29623 }
66523859Sml29623 
66533859Sml29623 static int
66543859Sml29623 nxge_init_common_dev(p_nxge_t nxgep)
66553859Sml29623 {
66563859Sml29623 	p_nxge_hw_list_t	hw_p;
66573859Sml29623 	dev_info_t 		*p_dip;
66583859Sml29623 
665910577SMichael.Speer@Sun.COM 	ASSERT(nxgep != NULL);
666010577SMichael.Speer@Sun.COM 
66613859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_init_common_device"));
66623859Sml29623 
66633859Sml29623 	p_dip = nxgep->p_dip;
66643859Sml29623 	MUTEX_ENTER(&nxge_common_lock);
66653859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
66666512Ssowmini 	    "==> nxge_init_common_dev:func # %d",
66676512Ssowmini 	    nxgep->function_num));
66683859Sml29623 	/*
66693859Sml29623 	 * Loop through existing per neptune hardware list.
66703859Sml29623 	 */
66713859Sml29623 	for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
66723859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
66736512Ssowmini 		    "==> nxge_init_common_device:func # %d "
66746512Ssowmini 		    "hw_p $%p parent dip $%p",
66756512Ssowmini 		    nxgep->function_num,
66766512Ssowmini 		    hw_p,
66776512Ssowmini 		    p_dip));
66783859Sml29623 		if (hw_p->parent_devp == p_dip) {
66793859Sml29623 			nxgep->nxge_hw_p = hw_p;
66803859Sml29623 			hw_p->ndevs++;
66813859Sml29623 			hw_p->nxge_p[nxgep->function_num] = nxgep;
66823859Sml29623 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
66836512Ssowmini 			    "==> nxge_init_common_device:func # %d "
66846512Ssowmini 			    "hw_p $%p parent dip $%p "
66856512Ssowmini 			    "ndevs %d (found)",
66866512Ssowmini 			    nxgep->function_num,
66876512Ssowmini 			    hw_p,
66886512Ssowmini 			    p_dip,
66896512Ssowmini 			    hw_p->ndevs));
66903859Sml29623 			break;
66913859Sml29623 		}
66923859Sml29623 	}
66933859Sml29623 
66943859Sml29623 	if (hw_p == NULL) {
66957801SSantwona.Behera@Sun.COM 
66967801SSantwona.Behera@Sun.COM 		char **prop_val;
66977801SSantwona.Behera@Sun.COM 		uint_t prop_len;
66987801SSantwona.Behera@Sun.COM 		int i;
66997801SSantwona.Behera@Sun.COM 
67003859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67016512Ssowmini 		    "==> nxge_init_common_device:func # %d "
67026512Ssowmini 		    "parent dip $%p (new)",
67036512Ssowmini 		    nxgep->function_num,
67046512Ssowmini 		    p_dip));
67053859Sml29623 		hw_p = kmem_zalloc(sizeof (nxge_hw_list_t), KM_SLEEP);
67063859Sml29623 		hw_p->parent_devp = p_dip;
67073859Sml29623 		hw_p->magic = NXGE_NEPTUNE_MAGIC;
67083859Sml29623 		nxgep->nxge_hw_p = hw_p;
67093859Sml29623 		hw_p->ndevs++;
67103859Sml29623 		hw_p->nxge_p[nxgep->function_num] = nxgep;
67113859Sml29623 		hw_p->next = nxge_hw_list;
67124732Sdavemq 		if (nxgep->niu_type == N2_NIU) {
67134732Sdavemq 			hw_p->niu_type = N2_NIU;
67144732Sdavemq 			hw_p->platform_type = P_NEPTUNE_NIU;
671511304SJanie.Lu@Sun.COM 			hw_p->tcam_size = TCAM_NIU_TCAM_MAX_ENTRY;
67164732Sdavemq 		} else {
67174732Sdavemq 			hw_p->niu_type = NIU_TYPE_NONE;
67184977Sraghus 			hw_p->platform_type = P_NEPTUNE_NONE;
671911304SJanie.Lu@Sun.COM 			hw_p->tcam_size = TCAM_NXGE_TCAM_MAX_ENTRY;
67204732Sdavemq 		}
67213859Sml29623 
672211304SJanie.Lu@Sun.COM 		hw_p->tcam = KMEM_ZALLOC(sizeof (tcam_flow_spec_t) *
672311304SJanie.Lu@Sun.COM 		    hw_p->tcam_size, KM_SLEEP);
672411304SJanie.Lu@Sun.COM 
67253859Sml29623 		MUTEX_INIT(&hw_p->nxge_cfg_lock, NULL, MUTEX_DRIVER, NULL);
67263859Sml29623 		MUTEX_INIT(&hw_p->nxge_tcam_lock, NULL, MUTEX_DRIVER, NULL);
67273859Sml29623 		MUTEX_INIT(&hw_p->nxge_vlan_lock, NULL, MUTEX_DRIVER, NULL);
67283859Sml29623 		MUTEX_INIT(&hw_p->nxge_mdio_lock, NULL, MUTEX_DRIVER, NULL);
67293859Sml29623 
67303859Sml29623 		nxge_hw_list = hw_p;
67314732Sdavemq 
67327801SSantwona.Behera@Sun.COM 		if (ddi_prop_lookup_string_array(DDI_DEV_T_ANY, nxgep->dip, 0,
67337801SSantwona.Behera@Sun.COM 		    "compatible", &prop_val, &prop_len) == DDI_PROP_SUCCESS) {
67347801SSantwona.Behera@Sun.COM 			for (i = 0; i < prop_len; i++) {
67357801SSantwona.Behera@Sun.COM 				if ((strcmp((caddr_t)prop_val[i],
67367801SSantwona.Behera@Sun.COM 				    NXGE_ROCK_COMPATIBLE) == 0)) {
67377801SSantwona.Behera@Sun.COM 					hw_p->platform_type = P_NEPTUNE_ROCK;
67387801SSantwona.Behera@Sun.COM 					NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67397801SSantwona.Behera@Sun.COM 					    "ROCK hw_p->platform_type %d",
67407801SSantwona.Behera@Sun.COM 					    hw_p->platform_type));
67417801SSantwona.Behera@Sun.COM 					break;
67427801SSantwona.Behera@Sun.COM 				}
67437801SSantwona.Behera@Sun.COM 				NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67447801SSantwona.Behera@Sun.COM 				    "nxge_init_common_dev: read compatible"
67457801SSantwona.Behera@Sun.COM 				    " property[%d] val[%s]",
67467801SSantwona.Behera@Sun.COM 				    i, (caddr_t)prop_val[i]));
67477801SSantwona.Behera@Sun.COM 			}
67487801SSantwona.Behera@Sun.COM 		}
67497801SSantwona.Behera@Sun.COM 
67507801SSantwona.Behera@Sun.COM 		ddi_prop_free(prop_val);
67517801SSantwona.Behera@Sun.COM 
67524732Sdavemq 		(void) nxge_scan_ports_phy(nxgep, nxge_hw_list);
67533859Sml29623 	}
67543859Sml29623 
67553859Sml29623 	MUTEX_EXIT(&nxge_common_lock);
67564732Sdavemq 
67574977Sraghus 	nxgep->platform_type = hw_p->platform_type;
67587801SSantwona.Behera@Sun.COM 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "nxgep->platform_type %d",
67597801SSantwona.Behera@Sun.COM 	    nxgep->platform_type));
67604732Sdavemq 	if (nxgep->niu_type != N2_NIU) {
67614732Sdavemq 		nxgep->niu_type = hw_p->niu_type;
67624732Sdavemq 	}
67634732Sdavemq 
67643859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67656512Ssowmini 	    "==> nxge_init_common_device (nxge_hw_list) $%p",
67666512Ssowmini 	    nxge_hw_list));
67673859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<== nxge_init_common_device"));
67683859Sml29623 
67693859Sml29623 	return (NXGE_OK);
67703859Sml29623 }
67713859Sml29623 
67723859Sml29623 static void
67733859Sml29623 nxge_uninit_common_dev(p_nxge_t nxgep)
67743859Sml29623 {
67753859Sml29623 	p_nxge_hw_list_t	hw_p, h_hw_p;
67766801Sspeer 	p_nxge_dma_pt_cfg_t	p_dma_cfgp;
67776801Sspeer 	p_nxge_hw_pt_cfg_t	p_cfgp;
67783859Sml29623 	dev_info_t 		*p_dip;
67793859Sml29623 
678010577SMichael.Speer@Sun.COM 	ASSERT(nxgep != NULL);
678110577SMichael.Speer@Sun.COM 
67823859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==> nxge_uninit_common_device"));
67833859Sml29623 	if (nxgep->nxge_hw_p == NULL) {
67843859Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67856512Ssowmini 		    "<== nxge_uninit_common_device (no common)"));
67863859Sml29623 		return;
67873859Sml29623 	}
67883859Sml29623 
67893859Sml29623 	MUTEX_ENTER(&nxge_common_lock);
67903859Sml29623 	h_hw_p = nxge_hw_list;
67913859Sml29623 	for (hw_p = nxge_hw_list; hw_p; hw_p = hw_p->next) {
67923859Sml29623 		p_dip = hw_p->parent_devp;
67933859Sml29623 		if (nxgep->nxge_hw_p == hw_p &&
67946512Ssowmini 		    p_dip == nxgep->p_dip &&
67956512Ssowmini 		    nxgep->nxge_hw_p->magic == NXGE_NEPTUNE_MAGIC &&
67966512Ssowmini 		    hw_p->magic == NXGE_NEPTUNE_MAGIC) {
67973859Sml29623 
67983859Sml29623 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
67996512Ssowmini 			    "==> nxge_uninit_common_device:func # %d "
68006512Ssowmini 			    "hw_p $%p parent dip $%p "
68016512Ssowmini 			    "ndevs %d (found)",
68026512Ssowmini 			    nxgep->function_num,
68036512Ssowmini 			    hw_p,
68046512Ssowmini 			    p_dip,
68056512Ssowmini 			    hw_p->ndevs));
68063859Sml29623 
68076801Sspeer 			/*
68086801Sspeer 			 * Release the RDC table, a shared resoruce
68096801Sspeer 			 * of the nxge hardware.  The RDC table was
68106801Sspeer 			 * assigned to this instance of nxge in
68116801Sspeer 			 * nxge_use_cfg_dma_config().
68126801Sspeer 			 */
68137587SMichael.Speer@Sun.COM 			if (!isLDOMguest(nxgep)) {
68147587SMichael.Speer@Sun.COM 				p_dma_cfgp =
68157587SMichael.Speer@Sun.COM 				    (p_nxge_dma_pt_cfg_t)&nxgep->pt_config;
68167587SMichael.Speer@Sun.COM 				p_cfgp =
68177587SMichael.Speer@Sun.COM 				    (p_nxge_hw_pt_cfg_t)&p_dma_cfgp->hw_config;
68187587SMichael.Speer@Sun.COM 				(void) nxge_fzc_rdc_tbl_unbind(nxgep,
68197587SMichael.Speer@Sun.COM 				    p_cfgp->def_mac_rxdma_grpid);
68207766SMichael.Speer@Sun.COM 
68217766SMichael.Speer@Sun.COM 				/* Cleanup any outstanding groups.  */
68227766SMichael.Speer@Sun.COM 				nxge_grp_cleanup(nxgep);
68237587SMichael.Speer@Sun.COM 			}
68246801Sspeer 
68253859Sml29623 			if (hw_p->ndevs) {
68263859Sml29623 				hw_p->ndevs--;
68273859Sml29623 			}
68283859Sml29623 			hw_p->nxge_p[nxgep->function_num] = NULL;
68293859Sml29623 			if (!hw_p->ndevs) {
683011304SJanie.Lu@Sun.COM 				KMEM_FREE(hw_p->tcam,
683111304SJanie.Lu@Sun.COM 				    sizeof (tcam_flow_spec_t) *
683211304SJanie.Lu@Sun.COM 				    hw_p->tcam_size);
68333859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_vlan_lock);
68343859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_tcam_lock);
68353859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_cfg_lock);
68363859Sml29623 				MUTEX_DESTROY(&hw_p->nxge_mdio_lock);
68373859Sml29623 				NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68386512Ssowmini 				    "==> nxge_uninit_common_device: "
68396512Ssowmini 				    "func # %d "
68406512Ssowmini 				    "hw_p $%p parent dip $%p "
68416512Ssowmini 				    "ndevs %d (last)",
68426512Ssowmini 				    nxgep->function_num,
68436512Ssowmini 				    hw_p,
68446512Ssowmini 				    p_dip,
68456512Ssowmini 				    hw_p->ndevs));
68463859Sml29623 
68476495Sspeer 				nxge_hio_uninit(nxgep);
68486495Sspeer 
68493859Sml29623 				if (hw_p == nxge_hw_list) {
68503859Sml29623 					NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68516512Ssowmini 					    "==> nxge_uninit_common_device:"
68526512Ssowmini 					    "remove head func # %d "
68536512Ssowmini 					    "hw_p $%p parent dip $%p "
68546512Ssowmini 					    "ndevs %d (head)",
68556512Ssowmini 					    nxgep->function_num,
68566512Ssowmini 					    hw_p,
68576512Ssowmini 					    p_dip,
68586512Ssowmini 					    hw_p->ndevs));
68593859Sml29623 					nxge_hw_list = hw_p->next;
68603859Sml29623 				} else {
68613859Sml29623 					NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68626512Ssowmini 					    "==> nxge_uninit_common_device:"
68636512Ssowmini 					    "remove middle func # %d "
68646512Ssowmini 					    "hw_p $%p parent dip $%p "
68656512Ssowmini 					    "ndevs %d (middle)",
68666512Ssowmini 					    nxgep->function_num,
68676512Ssowmini 					    hw_p,
68686512Ssowmini 					    p_dip,
68696512Ssowmini 					    hw_p->ndevs));
68703859Sml29623 					h_hw_p->next = hw_p->next;
68713859Sml29623 				}
68723859Sml29623 
68736495Sspeer 				nxgep->nxge_hw_p = NULL;
68743859Sml29623 				KMEM_FREE(hw_p, sizeof (nxge_hw_list_t));
68753859Sml29623 			}
68763859Sml29623 			break;
68773859Sml29623 		} else {
68783859Sml29623 			h_hw_p = hw_p;
68793859Sml29623 		}
68803859Sml29623 	}
68813859Sml29623 
68823859Sml29623 	MUTEX_EXIT(&nxge_common_lock);
68833859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL,
68846512Ssowmini 	    "==> nxge_uninit_common_device (nxge_hw_list) $%p",
68856512Ssowmini 	    nxge_hw_list));
68863859Sml29623 
68873859Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<= nxge_uninit_common_device"));
68883859Sml29623 }
68894732Sdavemq 
68904732Sdavemq /*
68914977Sraghus  * Determines the number of ports from the niu_type or the platform type.
68924732Sdavemq  * Returns the number of ports, or returns zero on failure.
68934732Sdavemq  */
68944732Sdavemq 
68954732Sdavemq int
68964977Sraghus nxge_get_nports(p_nxge_t nxgep)
68974732Sdavemq {
68984732Sdavemq 	int	nports = 0;
68994732Sdavemq 
69004977Sraghus 	switch (nxgep->niu_type) {
69014732Sdavemq 	case N2_NIU:
69024732Sdavemq 	case NEPTUNE_2_10GF:
69034732Sdavemq 		nports = 2;
69044732Sdavemq 		break;
69054732Sdavemq 	case NEPTUNE_4_1GC:
69064732Sdavemq 	case NEPTUNE_2_10GF_2_1GC:
69074732Sdavemq 	case NEPTUNE_1_10GF_3_1GC:
69084732Sdavemq 	case NEPTUNE_1_1GC_1_10GF_2_1GC:
69096261Sjoycey 	case NEPTUNE_2_10GF_2_1GRF:
69104732Sdavemq 		nports = 4;
69114732Sdavemq 		break;
69124732Sdavemq 	default:
69134977Sraghus 		switch (nxgep->platform_type) {
69144977Sraghus 		case P_NEPTUNE_NIU:
69154977Sraghus 		case P_NEPTUNE_ATLAS_2PORT:
69164977Sraghus 			nports = 2;
69174977Sraghus 			break;
69184977Sraghus 		case P_NEPTUNE_ATLAS_4PORT:
69194977Sraghus 		case P_NEPTUNE_MARAMBA_P0:
69204977Sraghus 		case P_NEPTUNE_MARAMBA_P1:
69217801SSantwona.Behera@Sun.COM 		case P_NEPTUNE_ROCK:
69225196Ssbehera 		case P_NEPTUNE_ALONSO:
69234977Sraghus 			nports = 4;
69244977Sraghus 			break;
69254977Sraghus 		default:
69264977Sraghus 			break;
69274977Sraghus 		}
69284732Sdavemq 		break;
69294732Sdavemq 	}
69304732Sdavemq 
69314732Sdavemq 	return (nports);
69324732Sdavemq }
69335013Sml29623 
69345013Sml29623 /*
69355013Sml29623  * The following two functions are to support
69365013Sml29623  * PSARC/2007/453 MSI-X interrupt limit override.
69375013Sml29623  */
69385013Sml29623 static int
69395013Sml29623 nxge_create_msi_property(p_nxge_t nxgep)
69405013Sml29623 {
69415013Sml29623 	int	nmsi;
69425013Sml29623 	extern	int ncpus;
69435013Sml29623 
69445013Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "==>nxge_create_msi_property"));
69455013Sml29623 
69465013Sml29623 	switch (nxgep->mac.portmode) {
69475013Sml29623 	case PORT_10G_COPPER:
69485013Sml29623 	case PORT_10G_FIBER:
69496835Syc148097 	case PORT_10G_TN1010:
69505013Sml29623 		(void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip,
69515013Sml29623 		    DDI_PROP_CANSLEEP, "#msix-request", NULL, 0);
69525013Sml29623 		/*
69535013Sml29623 		 * The maximum MSI-X requested will be 8.
69548455Stc99174@train 		 * If the # of CPUs is less than 8, we will request
69558455Stc99174@train 		 * # MSI-X based on the # of CPUs (default).
69565013Sml29623 		 */
69578455Stc99174@train 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
69588455Stc99174@train 		    "==>nxge_create_msi_property (10G): nxge_msix_10g_intrs %d",
69598455Stc99174@train 		    nxge_msix_10g_intrs));
69608455Stc99174@train 		if ((nxge_msix_10g_intrs == 0) ||
69618455Stc99174@train 		    (nxge_msix_10g_intrs > NXGE_MSIX_MAX_ALLOWED)) {
69625013Sml29623 			nmsi = NXGE_MSIX_REQUEST_10G;
69638455Stc99174@train 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
69648455Stc99174@train 			    "==>nxge_create_msi_property (10G): reset to 8"));
69655013Sml29623 		} else {
69668455Stc99174@train 			nmsi = nxge_msix_10g_intrs;
69678455Stc99174@train 		}
69688455Stc99174@train 
69698455Stc99174@train 		/*
69708455Stc99174@train 		 * If # of interrupts requested is 8 (default),
69718455Stc99174@train 		 * the checking of the number of cpus will be
69728455Stc99174@train 		 * be maintained.
69738455Stc99174@train 		 */
69748455Stc99174@train 		if ((nmsi == NXGE_MSIX_REQUEST_10G) &&
69758455Stc99174@train 		    (ncpus < nmsi)) {
69768455Stc99174@train 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
69778455Stc99174@train 			    "==>nxge_create_msi_property (10G): reset to 8"));
69785013Sml29623 			nmsi = ncpus;
69795013Sml29623 		}
69805013Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
69815013Sml29623 		    "==>nxge_create_msi_property(10G): exists 0x%x (nmsi %d)",
69825013Sml29623 		    ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip,
69835013Sml29623 		    DDI_PROP_CANSLEEP, "#msix-request"), nmsi));
69845013Sml29623 		break;
69855013Sml29623 
69865013Sml29623 	default:
69878455Stc99174@train 		(void) ddi_prop_create(DDI_DEV_T_NONE, nxgep->dip,
69888455Stc99174@train 		    DDI_PROP_CANSLEEP, "#msix-request", NULL, 0);
69898455Stc99174@train 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
69908455Stc99174@train 		    "==>nxge_create_msi_property (1G): nxge_msix_1g_intrs %d",
69918455Stc99174@train 		    nxge_msix_1g_intrs));
69928455Stc99174@train 		if ((nxge_msix_1g_intrs == 0) ||
69938455Stc99174@train 		    (nxge_msix_1g_intrs > NXGE_MSIX_MAX_ALLOWED)) {
69948455Stc99174@train 			nmsi = NXGE_MSIX_REQUEST_1G;
69958455Stc99174@train 			NXGE_DEBUG_MSG((nxgep, MOD_CTL,
69968455Stc99174@train 			    "==>nxge_create_msi_property (1G): reset to 2"));
69978455Stc99174@train 		} else {
69988455Stc99174@train 			nmsi = nxge_msix_1g_intrs;
69998455Stc99174@train 		}
70005013Sml29623 		NXGE_DEBUG_MSG((nxgep, MOD_CTL,
70015013Sml29623 		    "==>nxge_create_msi_property(1G): exists 0x%x (nmsi %d)",
70025013Sml29623 		    ddi_prop_exists(DDI_DEV_T_NONE, nxgep->dip,
70035013Sml29623 		    DDI_PROP_CANSLEEP, "#msix-request"), nmsi));
70045013Sml29623 		break;
70055013Sml29623 	}
70065013Sml29623 
70075013Sml29623 	NXGE_DEBUG_MSG((nxgep, MOD_CTL, "<==nxge_create_msi_property"));
70085013Sml29623 	return (nmsi);
70095013Sml29623 }
70106512Ssowmini 
70116705Sml29623 /*
70126705Sml29623  * The following is a software around for the Neptune hardware's
70136705Sml29623  * interrupt bugs; The Neptune hardware may generate spurious interrupts when
70146705Sml29623  * an interrupr handler is removed.
70156705Sml29623  */
70166705Sml29623 #define	NXGE_PCI_PORT_LOGIC_OFFSET	0x98
70176705Sml29623 #define	NXGE_PIM_RESET			(1ULL << 29)
70186705Sml29623 #define	NXGE_GLU_RESET			(1ULL << 30)
70196705Sml29623 #define	NXGE_NIU_RESET			(1ULL << 31)
70206705Sml29623 #define	NXGE_PCI_RESET_ALL		(NXGE_PIM_RESET |	\
70216705Sml29623 					NXGE_GLU_RESET |	\
70226705Sml29623 					NXGE_NIU_RESET)
70236705Sml29623 
70246705Sml29623 #define	NXGE_WAIT_QUITE_TIME		200000
70256705Sml29623 #define	NXGE_WAIT_QUITE_RETRY		40
70266705Sml29623 #define	NXGE_PCI_RESET_WAIT		1000000 /* one second */
70276705Sml29623 
70286705Sml29623 static void
70296705Sml29623 nxge_niu_peu_reset(p_nxge_t nxgep)
70306705Sml29623 {
70316705Sml29623 	uint32_t	rvalue;
70326705Sml29623 	p_nxge_hw_list_t hw_p;
70336705Sml29623 	p_nxge_t	fnxgep;
70346705Sml29623 	int		i, j;
70356705Sml29623 
70366705Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "==> nxge_niu_peu_reset"));
70376705Sml29623 	if ((hw_p = nxgep->nxge_hw_p) == NULL) {
70386705Sml29623 		NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
70396705Sml29623 		    "==> nxge_niu_peu_reset: NULL hardware pointer"));
70406705Sml29623 		return;
70416705Sml29623 	}
70426705Sml29623 
70436705Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70446705Sml29623 	    "==> nxge_niu_peu_reset: flags 0x%x link timer id %d timer id %d",
70456705Sml29623 	    hw_p->flags, nxgep->nxge_link_poll_timerid,
70466705Sml29623 	    nxgep->nxge_timerid));
70476705Sml29623 
70486705Sml29623 	MUTEX_ENTER(&hw_p->nxge_cfg_lock);
70496705Sml29623 	/*
70506705Sml29623 	 * Make sure other instances from the same hardware
70516705Sml29623 	 * stop sending PIO and in quiescent state.
70526705Sml29623 	 */
70536705Sml29623 	for (i = 0; i < NXGE_MAX_PORTS; i++) {
70546705Sml29623 		fnxgep = hw_p->nxge_p[i];
70556705Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70566705Sml29623 		    "==> nxge_niu_peu_reset: checking entry %d "
70576705Sml29623 		    "nxgep $%p", i, fnxgep));
70586705Sml29623 #ifdef	NXGE_DEBUG
70596705Sml29623 		if (fnxgep) {
70606705Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70616705Sml29623 			    "==> nxge_niu_peu_reset: entry %d (function %d) "
70626705Sml29623 			    "link timer id %d hw timer id %d",
70636705Sml29623 			    i, fnxgep->function_num,
70646705Sml29623 			    fnxgep->nxge_link_poll_timerid,
70656705Sml29623 			    fnxgep->nxge_timerid));
70666705Sml29623 		}
70676705Sml29623 #endif
70686705Sml29623 		if (fnxgep && fnxgep != nxgep &&
70696705Sml29623 		    (fnxgep->nxge_timerid || fnxgep->nxge_link_poll_timerid)) {
70706705Sml29623 			NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70716705Sml29623 			    "==> nxge_niu_peu_reset: checking $%p "
70726705Sml29623 			    "(function %d) timer ids",
70736705Sml29623 			    fnxgep, fnxgep->function_num));
70746705Sml29623 			for (j = 0; j < NXGE_WAIT_QUITE_RETRY; j++) {
70756705Sml29623 				NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
70766705Sml29623 				    "==> nxge_niu_peu_reset: waiting"));
70776705Sml29623 				NXGE_DELAY(NXGE_WAIT_QUITE_TIME);
70786705Sml29623 				if (!fnxgep->nxge_timerid &&
70796705Sml29623 				    !fnxgep->nxge_link_poll_timerid) {
70806705Sml29623 					break;
70816705Sml29623 				}
70826705Sml29623 			}
70836705Sml29623 			NXGE_DELAY(NXGE_WAIT_QUITE_TIME);
70846705Sml29623 			if (fnxgep->nxge_timerid ||
70856705Sml29623 			    fnxgep->nxge_link_poll_timerid) {
70866705Sml29623 				MUTEX_EXIT(&hw_p->nxge_cfg_lock);
70876705Sml29623 				NXGE_ERROR_MSG((nxgep, NXGE_ERR_CTL,
70886705Sml29623 				    "<== nxge_niu_peu_reset: cannot reset "
70896705Sml29623 				    "hardware (devices are still in use)"));
70906705Sml29623 				return;
70916705Sml29623 			}
70926705Sml29623 		}
70936705Sml29623 	}
70946705Sml29623 
70956705Sml29623 	if ((hw_p->flags & COMMON_RESET_NIU_PCI) != COMMON_RESET_NIU_PCI) {
70966705Sml29623 		hw_p->flags |= COMMON_RESET_NIU_PCI;
70976705Sml29623 		rvalue = pci_config_get32(nxgep->dev_regs->nxge_pciregh,
70986705Sml29623 		    NXGE_PCI_PORT_LOGIC_OFFSET);
70996705Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
71006705Sml29623 		    "nxge_niu_peu_reset: read offset 0x%x (%d) "
71016705Sml29623 		    "(data 0x%x)",
71026705Sml29623 		    NXGE_PCI_PORT_LOGIC_OFFSET,
71036705Sml29623 		    NXGE_PCI_PORT_LOGIC_OFFSET,
71046705Sml29623 		    rvalue));
71056705Sml29623 
71066705Sml29623 		rvalue |= NXGE_PCI_RESET_ALL;
71076705Sml29623 		pci_config_put32(nxgep->dev_regs->nxge_pciregh,
71086705Sml29623 		    NXGE_PCI_PORT_LOGIC_OFFSET, rvalue);
71096705Sml29623 		NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL,
71106705Sml29623 		    "nxge_niu_peu_reset: RESETTING NIU: write NIU reset 0x%x",
71116705Sml29623 		    rvalue));
71126705Sml29623 
71136705Sml29623 		NXGE_DELAY(NXGE_PCI_RESET_WAIT);
71146705Sml29623 	}
71156705Sml29623 
71166705Sml29623 	MUTEX_EXIT(&hw_p->nxge_cfg_lock);
71176705Sml29623 	NXGE_DEBUG_MSG((nxgep, NXGE_ERR_CTL, "<== nxge_niu_peu_reset"));
71186705Sml29623 }
71197126Sml29623 
71207126Sml29623 static void
71217126Sml29623 nxge_set_pci_replay_timeout(p_nxge_t nxgep)
71227126Sml29623 {
71238275SEric Cheng 	p_dev_regs_t	dev_regs;
71247126Sml29623 	uint32_t	value;
71257126Sml29623 
71267126Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "==> nxge_set_pci_replay_timeout"));
71277126Sml29623 
71287126Sml29623 	if (!nxge_set_replay_timer) {
71297126Sml29623 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
71307126Sml29623 		    "==> nxge_set_pci_replay_timeout: will not change "
71317126Sml29623 		    "the timeout"));
71327126Sml29623 		return;
71337126Sml29623 	}
71347126Sml29623 
71357126Sml29623 	dev_regs = nxgep->dev_regs;
71367126Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
71377126Sml29623 	    "==> nxge_set_pci_replay_timeout: dev_regs 0x%p pcireg 0x%p",
71387126Sml29623 	    dev_regs, dev_regs->nxge_pciregh));
71397126Sml29623 
71407126Sml29623 	if (dev_regs == NULL || (dev_regs->nxge_pciregh == NULL)) {
71417145Syc148097 		NXGE_DEBUG_MSG((nxgep, DDI_CTL,
71427126Sml29623 		    "==> nxge_set_pci_replay_timeout: NULL dev_regs $%p or "
71437126Sml29623 		    "no PCI handle",
71447126Sml29623 		    dev_regs));
71457126Sml29623 		return;
71467126Sml29623 	}
71477126Sml29623 	value = (pci_config_get32(dev_regs->nxge_pciregh,
71487126Sml29623 	    PCI_REPLAY_TIMEOUT_CFG_OFFSET) |
71497126Sml29623 	    (nxge_replay_timeout << PCI_REPLAY_TIMEOUT_SHIFT));
71507126Sml29623 
71517126Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
71527126Sml29623 	    "nxge_set_pci_replay_timeout: replay timeout value before set 0x%x "
71537126Sml29623 	    "(timeout value to set 0x%x at offset 0x%x) value 0x%x",
71547126Sml29623 	    pci_config_get32(dev_regs->nxge_pciregh,
71557126Sml29623 	    PCI_REPLAY_TIMEOUT_CFG_OFFSET), nxge_replay_timeout,
71567126Sml29623 	    PCI_REPLAY_TIMEOUT_CFG_OFFSET, value));
71577126Sml29623 
71587126Sml29623 	pci_config_put32(dev_regs->nxge_pciregh, PCI_REPLAY_TIMEOUT_CFG_OFFSET,
71597126Sml29623 	    value);
71607126Sml29623 
71617126Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL,
71627126Sml29623 	    "nxge_set_pci_replay_timeout: replay timeout value after set 0x%x",
71637126Sml29623 	    pci_config_get32(dev_regs->nxge_pciregh,
71647126Sml29623 	    PCI_REPLAY_TIMEOUT_CFG_OFFSET)));
71657126Sml29623 
71667126Sml29623 	NXGE_DEBUG_MSG((nxgep, DDI_CTL, "<== nxge_set_pci_replay_timeout"));
71677126Sml29623 }
71687656SSherry.Moore@Sun.COM 
71697656SSherry.Moore@Sun.COM /*
71707656SSherry.Moore@Sun.COM  * quiesce(9E) entry point.
71717656SSherry.Moore@Sun.COM  *
71727656SSherry.Moore@Sun.COM  * This function is called when the system is single-threaded at high
71737656SSherry.Moore@Sun.COM  * PIL with preemption disabled. Therefore, this function must not be
71747656SSherry.Moore@Sun.COM  * blocked.
71757656SSherry.Moore@Sun.COM  *
71767656SSherry.Moore@Sun.COM  * This function returns DDI_SUCCESS on success, or DDI_FAILURE on failure.
71777656SSherry.Moore@Sun.COM  * DDI_FAILURE indicates an error condition and should almost never happen.
71787656SSherry.Moore@Sun.COM  */
71797656SSherry.Moore@Sun.COM static int
71807656SSherry.Moore@Sun.COM nxge_quiesce(dev_info_t *dip)
71817656SSherry.Moore@Sun.COM {
71827656SSherry.Moore@Sun.COM 	int instance = ddi_get_instance(dip);
71837656SSherry.Moore@Sun.COM 	p_nxge_t nxgep = (p_nxge_t)ddi_get_soft_state(nxge_list, instance);
71847656SSherry.Moore@Sun.COM 
71857656SSherry.Moore@Sun.COM 	if (nxgep == NULL)
71867656SSherry.Moore@Sun.COM 		return (DDI_FAILURE);
71877656SSherry.Moore@Sun.COM 
71887656SSherry.Moore@Sun.COM 	/* Turn off debugging */
71897656SSherry.Moore@Sun.COM 	nxge_debug_level = NO_DEBUG;
71907656SSherry.Moore@Sun.COM 	nxgep->nxge_debug_level = NO_DEBUG;
71917656SSherry.Moore@Sun.COM 	npi_debug_level = NO_DEBUG;
71927656SSherry.Moore@Sun.COM 
71937656SSherry.Moore@Sun.COM 	/*
71947656SSherry.Moore@Sun.COM 	 * Stop link monitor only when linkchkmod is interrupt based
71957656SSherry.Moore@Sun.COM 	 */
71967656SSherry.Moore@Sun.COM 	if (nxgep->mac.linkchkmode == LINKCHK_INTR) {
71977656SSherry.Moore@Sun.COM 		(void) nxge_link_monitor(nxgep, LINK_MONITOR_STOP);
71987656SSherry.Moore@Sun.COM 	}
71997656SSherry.Moore@Sun.COM 
72007656SSherry.Moore@Sun.COM 	(void) nxge_intr_hw_disable(nxgep);
72017656SSherry.Moore@Sun.COM 
72027656SSherry.Moore@Sun.COM 	/*
72037656SSherry.Moore@Sun.COM 	 * Reset the receive MAC side.
72047656SSherry.Moore@Sun.COM 	 */
72057656SSherry.Moore@Sun.COM 	(void) nxge_rx_mac_disable(nxgep);
72067656SSherry.Moore@Sun.COM 
72077656SSherry.Moore@Sun.COM 	/* Disable and soft reset the IPP */
72087656SSherry.Moore@Sun.COM 	if (!isLDOMguest(nxgep))
72097656SSherry.Moore@Sun.COM 		(void) nxge_ipp_disable(nxgep);
72107656SSherry.Moore@Sun.COM 
72117656SSherry.Moore@Sun.COM 	/*
72127656SSherry.Moore@Sun.COM 	 * Reset the transmit/receive DMA side.
72137656SSherry.Moore@Sun.COM 	 */
72147656SSherry.Moore@Sun.COM 	(void) nxge_txdma_hw_mode(nxgep, NXGE_DMA_STOP);
72157656SSherry.Moore@Sun.COM 	(void) nxge_rxdma_hw_mode(nxgep, NXGE_DMA_STOP);
72167656SSherry.Moore@Sun.COM 
72177656SSherry.Moore@Sun.COM 	/*
72187656SSherry.Moore@Sun.COM 	 * Reset the transmit MAC side.
72197656SSherry.Moore@Sun.COM 	 */
72207656SSherry.Moore@Sun.COM 	(void) nxge_tx_mac_disable(nxgep);
72217656SSherry.Moore@Sun.COM 
72227656SSherry.Moore@Sun.COM 	return (DDI_SUCCESS);
72237656SSherry.Moore@Sun.COM }
7224