xref: /onnv-gate/usr/src/uts/common/io/ixgbe/ixgbe_sw.h (revision 13006:22e6d3edaab5)
16621Sbt150084 /*
26621Sbt150084  * CDDL HEADER START
36621Sbt150084  *
46621Sbt150084  * The contents of this file are subject to the terms of the
56621Sbt150084  * Common Development and Distribution License (the "License").
66621Sbt150084  * You may not use this file except in compliance with the License.
76621Sbt150084  *
88275SEric Cheng  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
98275SEric Cheng  * or http://www.opensolaris.org/os/licensing.
106621Sbt150084  * See the License for the specific language governing permissions
116621Sbt150084  * and limitations under the License.
126621Sbt150084  *
138275SEric Cheng  * When distributing Covered Code, include this CDDL HEADER in each
148275SEric Cheng  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
156621Sbt150084  * If applicable, add the following below this CDDL HEADER, with the
166621Sbt150084  * fields enclosed by brackets "[]" replaced with your own identifying
176621Sbt150084  * information: Portions Copyright [yyyy] [name of copyright owner]
186621Sbt150084  *
196621Sbt150084  * CDDL HEADER END
206621Sbt150084  */
216621Sbt150084 
226621Sbt150084 /*
23*13006SChenlu.Chen@Sun.COM  * Copyright(c) 2007-2010 Intel Corporation. All rights reserved.
24*13006SChenlu.Chen@Sun.COM  */
25*13006SChenlu.Chen@Sun.COM 
26*13006SChenlu.Chen@Sun.COM /*
27*13006SChenlu.Chen@Sun.COM  * Copyright (c) 2008, 2010, Oracle and/or its affiliates. All rights reserved.
286621Sbt150084  */
296621Sbt150084 
306621Sbt150084 #ifndef	_IXGBE_SW_H
316621Sbt150084 #define	_IXGBE_SW_H
326621Sbt150084 
336621Sbt150084 #ifdef __cplusplus
346621Sbt150084 extern "C" {
356621Sbt150084 #endif
366621Sbt150084 
376621Sbt150084 #include <sys/types.h>
386621Sbt150084 #include <sys/conf.h>
396621Sbt150084 #include <sys/debug.h>
406621Sbt150084 #include <sys/stropts.h>
416621Sbt150084 #include <sys/stream.h>
426621Sbt150084 #include <sys/strsun.h>
436621Sbt150084 #include <sys/strlog.h>
446621Sbt150084 #include <sys/kmem.h>
456621Sbt150084 #include <sys/stat.h>
466621Sbt150084 #include <sys/kstat.h>
476621Sbt150084 #include <sys/modctl.h>
486621Sbt150084 #include <sys/errno.h>
496621Sbt150084 #include <sys/dlpi.h>
508275SEric Cheng #include <sys/mac_provider.h>
516621Sbt150084 #include <sys/mac_ether.h>
526621Sbt150084 #include <sys/vlan.h>
536621Sbt150084 #include <sys/ddi.h>
546621Sbt150084 #include <sys/sunddi.h>
556621Sbt150084 #include <sys/pci.h>
566621Sbt150084 #include <sys/pcie.h>
576621Sbt150084 #include <sys/sdt.h>
586621Sbt150084 #include <sys/ethernet.h>
596621Sbt150084 #include <sys/pattr.h>
606621Sbt150084 #include <sys/strsubr.h>
616621Sbt150084 #include <sys/netlb.h>
626621Sbt150084 #include <sys/random.h>
636621Sbt150084 #include <inet/common.h>
647167Sgg161487 #include <inet/tcp.h>
656621Sbt150084 #include <inet/ip.h>
666621Sbt150084 #include <inet/mi.h>
676621Sbt150084 #include <inet/nd.h>
686621Sbt150084 #include <sys/bitmap.h>
696621Sbt150084 #include <sys/ddifm.h>
706621Sbt150084 #include <sys/fm/protocol.h>
716621Sbt150084 #include <sys/fm/util.h>
7211233SPaul.Guo@Sun.COM #include <sys/disp.h>
736621Sbt150084 #include <sys/fm/io/ddi.h>
746621Sbt150084 #include "ixgbe_api.h"
756621Sbt150084 
766621Sbt150084 #define	MODULE_NAME			"ixgbe"	/* module name */
776621Sbt150084 
786621Sbt150084 #define	IXGBE_FAILURE			DDI_FAILURE
796621Sbt150084 
806621Sbt150084 #define	IXGBE_UNKNOWN			0x00
816621Sbt150084 #define	IXGBE_INITIALIZED		0x01
826621Sbt150084 #define	IXGBE_STARTED			0x02
836621Sbt150084 #define	IXGBE_SUSPENDED			0x04
8411233SPaul.Guo@Sun.COM #define	IXGBE_STALL			0x08
85*13006SChenlu.Chen@Sun.COM #define	IXGBE_OVERTEMP			0x20
8611878SVenu.Iyer@Sun.COM #define	IXGBE_INTR_ADJUST		0x40
8711233SPaul.Guo@Sun.COM #define	IXGBE_ERROR			0x80
886621Sbt150084 
8911878SVenu.Iyer@Sun.COM #define	MAX_NUM_UNICAST_ADDRESSES 	0x80
906621Sbt150084 #define	MAX_NUM_MULTICAST_ADDRESSES 	0x1000
916621Sbt150084 #define	IXGBE_INTR_NONE			0
926621Sbt150084 #define	IXGBE_INTR_MSIX			1
936621Sbt150084 #define	IXGBE_INTR_MSI			2
946621Sbt150084 #define	IXGBE_INTR_LEGACY		3
956621Sbt150084 
968275SEric Cheng #define	IXGBE_POLL_NULL			-1
978275SEric Cheng 
987167Sgg161487 #define	MAX_COOKIE			18
996621Sbt150084 #define	MIN_NUM_TX_DESC			2
1006621Sbt150084 
1019681SPaul.Guo@Sun.COM #define	IXGBE_TX_DESC_LIMIT		32	/* tx desc limitation	*/
1029681SPaul.Guo@Sun.COM 
1039353SSamuel.Tu@Sun.COM #define	IXGBE_ADAPTER_REGSET		1	/* map adapter registers */
1049353SSamuel.Tu@Sun.COM 
10510376SChenlu.Chen@Sun.COM #define	IXGBE_RX_STOPPED		0x1
10610376SChenlu.Chen@Sun.COM 
10711486SZhen.W@Sun.COM #define	IXGBE_PKG_BUF_16k		16384
10811486SZhen.W@Sun.COM 
1096621Sbt150084 /*
1109353SSamuel.Tu@Sun.COM  * MAX_xx_QUEUE_NUM and MAX_INTR_VECTOR values need to be the maximum of all
1118490SPaul.Guo@Sun.COM  * supported silicon types.
1126621Sbt150084  */
1139353SSamuel.Tu@Sun.COM #define	MAX_TX_QUEUE_NUM		128
1149353SSamuel.Tu@Sun.COM #define	MAX_RX_QUEUE_NUM		128
1159353SSamuel.Tu@Sun.COM #define	MAX_INTR_VECTOR			64
1168490SPaul.Guo@Sun.COM 
1178490SPaul.Guo@Sun.COM /*
1188490SPaul.Guo@Sun.COM  * Maximum values for user configurable parameters
1198490SPaul.Guo@Sun.COM  */
1206621Sbt150084 #define	MAX_TX_RING_SIZE		4096
1216621Sbt150084 #define	MAX_RX_RING_SIZE		4096
1226621Sbt150084 
1236621Sbt150084 #define	MAX_RX_LIMIT_PER_INTR		4096
1246621Sbt150084 
1256621Sbt150084 #define	MAX_RX_COPY_THRESHOLD		9216
1266621Sbt150084 #define	MAX_TX_COPY_THRESHOLD		9216
1276621Sbt150084 #define	MAX_TX_RECYCLE_THRESHOLD	DEFAULT_TX_RING_SIZE
1286621Sbt150084 #define	MAX_TX_OVERLOAD_THRESHOLD	DEFAULT_TX_RING_SIZE
1296621Sbt150084 #define	MAX_TX_RESCHED_THRESHOLD	DEFAULT_TX_RING_SIZE
1306621Sbt150084 
1316621Sbt150084 /*
1326621Sbt150084  * Minimum values for user configurable parameters
1336621Sbt150084  */
1346621Sbt150084 #define	MIN_TX_RING_SIZE		64
1356621Sbt150084 #define	MIN_RX_RING_SIZE		64
1366621Sbt150084 
1376621Sbt150084 #define	MIN_MTU				ETHERMIN
1386621Sbt150084 #define	MIN_RX_LIMIT_PER_INTR		16
1396621Sbt150084 #define	MIN_TX_COPY_THRESHOLD		0
1406621Sbt150084 #define	MIN_RX_COPY_THRESHOLD		0
1416621Sbt150084 #define	MIN_TX_RECYCLE_THRESHOLD	MIN_NUM_TX_DESC
1426621Sbt150084 #define	MIN_TX_OVERLOAD_THRESHOLD	MIN_NUM_TX_DESC
1436621Sbt150084 #define	MIN_TX_RESCHED_THRESHOLD	MIN_NUM_TX_DESC
1446621Sbt150084 
1456621Sbt150084 /*
1466621Sbt150084  * Default values for user configurable parameters
1476621Sbt150084  */
1488275SEric Cheng #define	DEFAULT_TX_RING_SIZE		1024
1498275SEric Cheng #define	DEFAULT_RX_RING_SIZE		1024
1506621Sbt150084 
1516621Sbt150084 #define	DEFAULT_MTU			ETHERMTU
1526621Sbt150084 #define	DEFAULT_RX_LIMIT_PER_INTR	256
1536621Sbt150084 #define	DEFAULT_RX_COPY_THRESHOLD	128
1546621Sbt150084 #define	DEFAULT_TX_COPY_THRESHOLD	512
1558275SEric Cheng #define	DEFAULT_TX_RECYCLE_THRESHOLD	(MAX_COOKIE + 1)
1566621Sbt150084 #define	DEFAULT_TX_OVERLOAD_THRESHOLD	MIN_NUM_TX_DESC
1576621Sbt150084 #define	DEFAULT_TX_RESCHED_THRESHOLD	128
1586621Sbt150084 #define	DEFAULT_FCRTH			0x20000
1596621Sbt150084 #define	DEFAULT_FCRTL			0x10000
1606621Sbt150084 #define	DEFAULT_FCPAUSE			0xFFFF
1616621Sbt150084 
1627167Sgg161487 #define	DEFAULT_TX_HCKSUM_ENABLE	B_TRUE
1637167Sgg161487 #define	DEFAULT_RX_HCKSUM_ENABLE	B_TRUE
1647167Sgg161487 #define	DEFAULT_LSO_ENABLE		B_TRUE
16511486SZhen.W@Sun.COM #define	DEFAULT_LRO_ENABLE		B_FALSE
1668275SEric Cheng #define	DEFAULT_MR_ENABLE		B_TRUE
1678275SEric Cheng #define	DEFAULT_TX_HEAD_WB_ENABLE	B_TRUE
168*13006SChenlu.Chen@Sun.COM #define	DEFAULT_RELAX_ORDER_ENABLE	B_TRUE
1698275SEric Cheng 
1708275SEric Cheng #define	IXGBE_LSO_MAXLEN		65535
1718275SEric Cheng 
1726621Sbt150084 #define	TX_DRAIN_TIME			200
1736621Sbt150084 #define	RX_DRAIN_TIME			200
1746621Sbt150084 
1756621Sbt150084 #define	STALL_WATCHDOG_TIMEOUT		8	/* 8 seconds */
1766621Sbt150084 #define	MAX_LINK_DOWN_TIMEOUT		8	/* 8 seconds */
1776621Sbt150084 
17811233SPaul.Guo@Sun.COM #define	IXGBE_CYCLIC_PERIOD		(1000000000)	/* 1s */
17911233SPaul.Guo@Sun.COM 
1806621Sbt150084 /*
1816621Sbt150084  * Extra register bit masks for 82598
1826621Sbt150084  */
1836621Sbt150084 #define	IXGBE_PCS1GANA_FDC	0x20
1846621Sbt150084 #define	IXGBE_PCS1GANLP_LPFD	0x20
1856621Sbt150084 #define	IXGBE_PCS1GANLP_LPHD	0x40
1866621Sbt150084 
1876621Sbt150084 /*
1886621Sbt150084  * Defined for IP header alignment.
1896621Sbt150084  */
1906621Sbt150084 #define	IPHDR_ALIGN_ROOM		2
1916621Sbt150084 
1926621Sbt150084 /*
1936621Sbt150084  * Bit flags for attach_progress
1946621Sbt150084  */
1956621Sbt150084 #define	ATTACH_PROGRESS_PCI_CONFIG	0x0001	/* PCI config setup */
1966621Sbt150084 #define	ATTACH_PROGRESS_REGS_MAP	0x0002	/* Registers mapped */
1976621Sbt150084 #define	ATTACH_PROGRESS_PROPS		0x0004	/* Properties initialized */
1986621Sbt150084 #define	ATTACH_PROGRESS_ALLOC_INTR	0x0008	/* Interrupts allocated */
1996621Sbt150084 #define	ATTACH_PROGRESS_ALLOC_RINGS	0x0010	/* Rings allocated */
2006621Sbt150084 #define	ATTACH_PROGRESS_ADD_INTR	0x0020	/* Intr handlers added */
2016621Sbt150084 #define	ATTACH_PROGRESS_LOCKS		0x0040	/* Locks initialized */
2026621Sbt150084 #define	ATTACH_PROGRESS_INIT		0x0080	/* Device initialized */
2036621Sbt150084 #define	ATTACH_PROGRESS_STATS		0x0200	/* Kstats created */
2046621Sbt150084 #define	ATTACH_PROGRESS_MAC		0x0800	/* MAC registered */
2056621Sbt150084 #define	ATTACH_PROGRESS_ENABLE_INTR	0x1000	/* DDI interrupts enabled */
2066621Sbt150084 #define	ATTACH_PROGRESS_FM_INIT		0x2000	/* FMA initialized */
20711233SPaul.Guo@Sun.COM #define	ATTACH_PROGRESS_SFP_TASKQ	0x4000	/* SFP taskq created */
20811233SPaul.Guo@Sun.COM #define	ATTACH_PROGRESS_LINK_TIMER	0x8000	/* link check timer */
209*13006SChenlu.Chen@Sun.COM #define	ATTACH_PROGRESS_OVERTEMP_TASKQ	0x10000 /* Over-temp taskq created */
2106621Sbt150084 
2116621Sbt150084 #define	PROP_DEFAULT_MTU		"default_mtu"
2126621Sbt150084 #define	PROP_FLOW_CONTROL		"flow_control"
2136621Sbt150084 #define	PROP_TX_QUEUE_NUM		"tx_queue_number"
2146621Sbt150084 #define	PROP_TX_RING_SIZE		"tx_ring_size"
2156621Sbt150084 #define	PROP_RX_QUEUE_NUM		"rx_queue_number"
2166621Sbt150084 #define	PROP_RX_RING_SIZE		"rx_ring_size"
2178275SEric Cheng #define	PROP_RX_GROUP_NUM		"rx_group_number"
2186621Sbt150084 
2196621Sbt150084 #define	PROP_INTR_FORCE			"intr_force"
2206621Sbt150084 #define	PROP_TX_HCKSUM_ENABLE		"tx_hcksum_enable"
2216621Sbt150084 #define	PROP_RX_HCKSUM_ENABLE		"rx_hcksum_enable"
2226621Sbt150084 #define	PROP_LSO_ENABLE			"lso_enable"
22311486SZhen.W@Sun.COM #define	PROP_LRO_ENABLE			"lro_enable"
2248275SEric Cheng #define	PROP_MR_ENABLE			"mr_enable"
225*13006SChenlu.Chen@Sun.COM #define	PROP_RELAX_ORDER_ENABLE		"relax_order_enable"
2266621Sbt150084 #define	PROP_TX_HEAD_WB_ENABLE		"tx_head_wb_enable"
2276621Sbt150084 #define	PROP_TX_COPY_THRESHOLD		"tx_copy_threshold"
2286621Sbt150084 #define	PROP_TX_RECYCLE_THRESHOLD	"tx_recycle_threshold"
2296621Sbt150084 #define	PROP_TX_OVERLOAD_THRESHOLD	"tx_overload_threshold"
2306621Sbt150084 #define	PROP_TX_RESCHED_THRESHOLD	"tx_resched_threshold"
2316621Sbt150084 #define	PROP_RX_COPY_THRESHOLD		"rx_copy_threshold"
2326621Sbt150084 #define	PROP_RX_LIMIT_PER_INTR		"rx_limit_per_intr"
2336621Sbt150084 #define	PROP_INTR_THROTTLING		"intr_throttling"
2346621Sbt150084 #define	PROP_FM_CAPABLE			"fm_capable"
2356621Sbt150084 
2366621Sbt150084 #define	IXGBE_LB_NONE			0
2376621Sbt150084 #define	IXGBE_LB_EXTERNAL		1
2386621Sbt150084 #define	IXGBE_LB_INTERNAL_MAC		2
2396621Sbt150084 #define	IXGBE_LB_INTERNAL_PHY		3
2406621Sbt150084 #define	IXGBE_LB_INTERNAL_SERDES	4
2416621Sbt150084 
2426621Sbt150084 /*
2438490SPaul.Guo@Sun.COM  * capability/feature flags
2448490SPaul.Guo@Sun.COM  * Flags named _CAPABLE are set when the NIC hardware is capable of the feature.
2458490SPaul.Guo@Sun.COM  * Separately, the flag named _ENABLED is set when the feature is enabled.
2468490SPaul.Guo@Sun.COM  */
2478490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_DCA_ENABLED		(u32)(1)
2488490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_DCA_CAPABLE		(u32)(1 << 1)
2498490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_DCB_ENABLED		(u32)(1 << 2)
2508490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_DCB_CAPABLE		(u32)(1 << 4)
2518490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_RSS_ENABLED		(u32)(1 << 4)
2528490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_RSS_CAPABLE		(u32)(1 << 5)
2538490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_VMDQ_CAPABLE		(u32)(1 << 6)
2548490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_VMDQ_ENABLED		(u32)(1 << 7)
2558490SPaul.Guo@Sun.COM #define	IXGBE_FLAG_FAN_FAIL_CAPABLE	(u32)(1 << 8)
25611486SZhen.W@Sun.COM #define	IXGBE_FLAG_RSC_CAPABLE		(u32)(1 << 9)
257*13006SChenlu.Chen@Sun.COM #define	IXGBE_FLAG_SFP_PLUG_CAPABLE	(u32)(1 << 10)
258*13006SChenlu.Chen@Sun.COM #define	IXGBE_FLAG_TEMP_SENSOR_CAPABLE	(u32)(1 << 11)
2598490SPaul.Guo@Sun.COM 
26011878SVenu.Iyer@Sun.COM /*
26111878SVenu.Iyer@Sun.COM  * Classification mode
26211878SVenu.Iyer@Sun.COM  */
26311878SVenu.Iyer@Sun.COM #define	IXGBE_CLASSIFY_NONE		0
26411878SVenu.Iyer@Sun.COM #define	IXGBE_CLASSIFY_RSS		1
26511878SVenu.Iyer@Sun.COM #define	IXGBE_CLASSIFY_VMDQ		2
26611878SVenu.Iyer@Sun.COM #define	IXGBE_CLASSIFY_VMDQ_RSS		3
26711878SVenu.Iyer@Sun.COM 
2688490SPaul.Guo@Sun.COM /* adapter-specific info for each supported device type */
2698490SPaul.Guo@Sun.COM typedef struct adapter_info {
27011878SVenu.Iyer@Sun.COM 	uint32_t	max_rx_que_num; /* maximum number of rx queues */
27111878SVenu.Iyer@Sun.COM 	uint32_t	min_rx_que_num; /* minimum number of rx queues */
27211878SVenu.Iyer@Sun.COM 	uint32_t	def_rx_que_num; /* default number of rx queues */
27311878SVenu.Iyer@Sun.COM 	uint32_t	max_rx_grp_num; /* maximum number of rx groups */
27411878SVenu.Iyer@Sun.COM 	uint32_t	min_rx_grp_num; /* minimum number of rx groups */
27511878SVenu.Iyer@Sun.COM 	uint32_t	def_rx_grp_num; /* default number of rx groups */
2768490SPaul.Guo@Sun.COM 	uint32_t	max_tx_que_num;	/* maximum number of tx queues */
2778490SPaul.Guo@Sun.COM 	uint32_t	min_tx_que_num;	/* minimum number of tx queues */
2788490SPaul.Guo@Sun.COM 	uint32_t	def_tx_que_num;	/* default number of tx queues */
27911150SZhen.W@Sun.COM 	uint32_t	max_mtu;	/* maximum MTU size */
28010376SChenlu.Chen@Sun.COM 	/*
28110376SChenlu.Chen@Sun.COM 	 * Interrupt throttling is in unit of 256 nsec
28210376SChenlu.Chen@Sun.COM 	 */
28310376SChenlu.Chen@Sun.COM 	uint32_t	max_intr_throttle; /* maximum interrupt throttle */
28410376SChenlu.Chen@Sun.COM 	uint32_t	min_intr_throttle; /* minimum interrupt throttle */
28510376SChenlu.Chen@Sun.COM 	uint32_t	def_intr_throttle; /* default interrupt throttle */
28610376SChenlu.Chen@Sun.COM 
2878490SPaul.Guo@Sun.COM 	uint32_t	max_msix_vect;	/* maximum total msix vectors */
2888490SPaul.Guo@Sun.COM 	uint32_t	max_ring_vect;	/* maximum number of ring vectors */
2898490SPaul.Guo@Sun.COM 	uint32_t	max_other_vect;	/* maximum number of other vectors */
2908490SPaul.Guo@Sun.COM 	uint32_t	other_intr;	/* "other" interrupt types handled */
291*13006SChenlu.Chen@Sun.COM 	uint32_t	other_gpie;	/* "other" interrupt types enabling */
2928490SPaul.Guo@Sun.COM 	uint32_t	flags;		/* capability flags */
2938490SPaul.Guo@Sun.COM } adapter_info_t;
2948490SPaul.Guo@Sun.COM 
2958490SPaul.Guo@Sun.COM /* bits representing all interrupt types other than tx & rx */
2968490SPaul.Guo@Sun.COM #define	IXGBE_OTHER_INTR	0x3ff00000
2979353SSamuel.Tu@Sun.COM #define	IXGBE_82599_OTHER_INTR	0x86100000
2988490SPaul.Guo@Sun.COM 
2996621Sbt150084 enum ioc_reply {
3006621Sbt150084 	IOC_INVAL = -1,	/* bad, NAK with EINVAL */
3016621Sbt150084 	IOC_DONE, 	/* OK, reply sent */
3026621Sbt150084 	IOC_ACK,	/* OK, just send ACK */
3036621Sbt150084 	IOC_REPLY	/* OK, just send reply */
3046621Sbt150084 };
3056621Sbt150084 
3066621Sbt150084 #define	DMA_SYNC(area, flag)	((void) ddi_dma_sync((area)->dma_handle, \
3076621Sbt150084 				    0, 0, (flag)))
3086621Sbt150084 
3096621Sbt150084 /*
3106621Sbt150084  * Defined for ring index operations
3116621Sbt150084  * ASSERT(index < limit)
3126621Sbt150084  * ASSERT(step < limit)
3136621Sbt150084  * ASSERT(index1 < limit)
3146621Sbt150084  * ASSERT(index2 < limit)
3156621Sbt150084  */
3166621Sbt150084 #define	NEXT_INDEX(index, step, limit)	(((index) + (step)) < (limit) ? \
3176621Sbt150084 	(index) + (step) : (index) + (step) - (limit))
3186621Sbt150084 #define	PREV_INDEX(index, step, limit)	((index) >= (step) ? \
3196621Sbt150084 	(index) - (step) : (index) + (limit) - (step))
3206621Sbt150084 #define	OFFSET(index1, index2, limit)	((index1) <= (index2) ? \
3216621Sbt150084 	(index2) - (index1) : (index2) + (limit) - (index1))
3226621Sbt150084 
3236621Sbt150084 #define	LINK_LIST_INIT(_LH)	\
3246621Sbt150084 	(_LH)->head = (_LH)->tail = NULL
3256621Sbt150084 
3266621Sbt150084 #define	LIST_GET_HEAD(_LH)	((single_link_t *)((_LH)->head))
3276621Sbt150084 
3286621Sbt150084 #define	LIST_POP_HEAD(_LH)	\
3296621Sbt150084 	(single_link_t *)(_LH)->head; \
3306621Sbt150084 	{ \
3316621Sbt150084 		if ((_LH)->head != NULL) { \
3326621Sbt150084 			(_LH)->head = (_LH)->head->link; \
3336621Sbt150084 			if ((_LH)->head == NULL) \
3346621Sbt150084 				(_LH)->tail = NULL; \
3356621Sbt150084 		} \
3366621Sbt150084 	}
3376621Sbt150084 
3386621Sbt150084 #define	LIST_GET_TAIL(_LH)	((single_link_t *)((_LH)->tail))
3396621Sbt150084 
3406621Sbt150084 #define	LIST_PUSH_TAIL(_LH, _E)	\
3416621Sbt150084 	if ((_LH)->tail != NULL) { \
3426621Sbt150084 		(_LH)->tail->link = (single_link_t *)(_E); \
3436621Sbt150084 		(_LH)->tail = (single_link_t *)(_E); \
3446621Sbt150084 	} else { \
3456621Sbt150084 		(_LH)->head = (_LH)->tail = (single_link_t *)(_E); \
3466621Sbt150084 	} \
3476621Sbt150084 	(_E)->link = NULL;
3486621Sbt150084 
3496621Sbt150084 #define	LIST_GET_NEXT(_LH, _E)		\
3506621Sbt150084 	(((_LH)->tail == (single_link_t *)(_E)) ? \
3516621Sbt150084 	NULL : ((single_link_t *)(_E))->link)
3526621Sbt150084 
3536621Sbt150084 
3546621Sbt150084 typedef struct single_link {
3556621Sbt150084 	struct single_link	*link;
3566621Sbt150084 } single_link_t;
3576621Sbt150084 
3586621Sbt150084 typedef struct link_list {
3596621Sbt150084 	single_link_t		*head;
3606621Sbt150084 	single_link_t		*tail;
3616621Sbt150084 } link_list_t;
3626621Sbt150084 
3636621Sbt150084 /*
3646621Sbt150084  * Property lookups
3656621Sbt150084  */
3666621Sbt150084 #define	IXGBE_PROP_EXISTS(d, n)	ddi_prop_exists(DDI_DEV_T_ANY, (d), \
3676621Sbt150084 				    DDI_PROP_DONTPASS, (n))
3686621Sbt150084 #define	IXGBE_PROP_GET_INT(d, n)	ddi_prop_get_int(DDI_DEV_T_ANY, (d), \
3696621Sbt150084 				    DDI_PROP_DONTPASS, (n), -1)
3706621Sbt150084 
3716621Sbt150084 
3726621Sbt150084 typedef union ixgbe_ether_addr {
3736621Sbt150084 	struct {
3746621Sbt150084 		uint32_t	high;
3756621Sbt150084 		uint32_t	low;
3766621Sbt150084 	} reg;
3776621Sbt150084 	struct {
3786621Sbt150084 		uint8_t		set;
37911878SVenu.Iyer@Sun.COM 		uint8_t		group_index;
3806621Sbt150084 		uint8_t		addr[ETHERADDRL];
3816621Sbt150084 	} mac;
3826621Sbt150084 } ixgbe_ether_addr_t;
3836621Sbt150084 
3846621Sbt150084 typedef enum {
3856621Sbt150084 	USE_NONE,
3866621Sbt150084 	USE_COPY,
3876621Sbt150084 	USE_DMA
3886621Sbt150084 } tx_type_t;
3896621Sbt150084 
3907167Sgg161487 typedef struct ixgbe_tx_context {
3916621Sbt150084 	uint32_t		hcksum_flags;
3926621Sbt150084 	uint32_t		ip_hdr_len;
3936621Sbt150084 	uint32_t		mac_hdr_len;
3946621Sbt150084 	uint32_t		l4_proto;
3957167Sgg161487 	uint32_t		mss;
3967167Sgg161487 	uint32_t		l4_hdr_len;
3977167Sgg161487 	boolean_t		lso_flag;
3987167Sgg161487 } ixgbe_tx_context_t;
3996621Sbt150084 
4006621Sbt150084 /*
4016621Sbt150084  * Hold address/length of each DMA segment
4026621Sbt150084  */
4036621Sbt150084 typedef struct sw_desc {
4046621Sbt150084 	uint64_t		address;
4056621Sbt150084 	size_t			length;
4066621Sbt150084 } sw_desc_t;
4076621Sbt150084 
4086621Sbt150084 /*
4096621Sbt150084  * Handles and addresses of DMA buffer
4106621Sbt150084  */
4116621Sbt150084 typedef struct dma_buffer {
4126621Sbt150084 	caddr_t			address;	/* Virtual address */
4136621Sbt150084 	uint64_t		dma_address;	/* DMA (Hardware) address */
4146621Sbt150084 	ddi_acc_handle_t	acc_handle;	/* Data access handle */
4156621Sbt150084 	ddi_dma_handle_t	dma_handle;	/* DMA handle */
4166621Sbt150084 	size_t			size;		/* Buffer size */
4176621Sbt150084 	size_t			len;		/* Data length in the buffer */
4186621Sbt150084 } dma_buffer_t;
4196621Sbt150084 
4206621Sbt150084 /*
4216621Sbt150084  * Tx Control Block
4226621Sbt150084  */
4236621Sbt150084 typedef struct tx_control_block {
4246621Sbt150084 	single_link_t		link;
4259681SPaul.Guo@Sun.COM 	uint32_t		last_index; /* last descriptor of the pkt */
4266621Sbt150084 	uint32_t		frag_num;
4276621Sbt150084 	uint32_t		desc_num;
4286621Sbt150084 	mblk_t			*mp;
4296621Sbt150084 	tx_type_t		tx_type;
4306621Sbt150084 	ddi_dma_handle_t	tx_dma_handle;
4316621Sbt150084 	dma_buffer_t		tx_buf;
4326621Sbt150084 	sw_desc_t		desc[MAX_COOKIE];
4336621Sbt150084 } tx_control_block_t;
4346621Sbt150084 
4356621Sbt150084 /*
4366621Sbt150084  * RX Control Block
4376621Sbt150084  */
4386621Sbt150084 typedef struct rx_control_block {
4396621Sbt150084 	mblk_t			*mp;
44010376SChenlu.Chen@Sun.COM 	uint32_t		ref_cnt;
4416621Sbt150084 	dma_buffer_t		rx_buf;
4426621Sbt150084 	frtn_t			free_rtn;
44310376SChenlu.Chen@Sun.COM 	struct ixgbe_rx_data	*rx_data;
44411486SZhen.W@Sun.COM 	int			lro_next;	/* Index of next rcb */
44511486SZhen.W@Sun.COM 	int			lro_prev;	/* Index of previous rcb */
44611486SZhen.W@Sun.COM 	boolean_t		lro_pkt;	/* Flag for LRO rcb */
4476621Sbt150084 } rx_control_block_t;
4486621Sbt150084 
4496621Sbt150084 /*
4506621Sbt150084  * Software Data Structure for Tx Ring
4516621Sbt150084  */
4526621Sbt150084 typedef struct ixgbe_tx_ring {
4536621Sbt150084 	uint32_t		index;	/* Ring index */
4546621Sbt150084 	uint32_t		intr_vector;	/* Interrupt vector index */
4556621Sbt150084 	uint32_t		vect_bit;	/* vector's bit in register */
4566621Sbt150084 
4576621Sbt150084 	/*
4586621Sbt150084 	 * Mutexes
4596621Sbt150084 	 */
4606621Sbt150084 	kmutex_t		tx_lock;
4616621Sbt150084 	kmutex_t		recycle_lock;
4626621Sbt150084 	kmutex_t		tcb_head_lock;
4636621Sbt150084 	kmutex_t		tcb_tail_lock;
4646621Sbt150084 
4656621Sbt150084 	/*
4666621Sbt150084 	 * Tx descriptor ring definitions
4676621Sbt150084 	 */
4686621Sbt150084 	dma_buffer_t		tbd_area;
4696621Sbt150084 	union ixgbe_adv_tx_desc	*tbd_ring;
4706621Sbt150084 	uint32_t		tbd_head; /* Index of next tbd to recycle */
4716621Sbt150084 	uint32_t		tbd_tail; /* Index of next tbd to transmit */
4726621Sbt150084 	uint32_t		tbd_free; /* Number of free tbd */
4736621Sbt150084 
4746621Sbt150084 	/*
4756621Sbt150084 	 * Tx control block list definitions
4766621Sbt150084 	 */
4776621Sbt150084 	tx_control_block_t	*tcb_area;
4786621Sbt150084 	tx_control_block_t	**work_list;
4796621Sbt150084 	tx_control_block_t	**free_list;
4806621Sbt150084 	uint32_t		tcb_head; /* Head index of free list */
4816621Sbt150084 	uint32_t		tcb_tail; /* Tail index of free list */
4826621Sbt150084 	uint32_t		tcb_free; /* Number of free tcb in free list */
4836621Sbt150084 
4846621Sbt150084 	uint32_t		*tbd_head_wb; /* Head write-back */
4856621Sbt150084 	uint32_t		(*tx_recycle)(struct ixgbe_tx_ring *);
4866621Sbt150084 
4876621Sbt150084 	/*
4887167Sgg161487 	 * s/w context structure for TCP/UDP checksum offload
4897167Sgg161487 	 * and LSO.
4906621Sbt150084 	 */
4917167Sgg161487 	ixgbe_tx_context_t	tx_context;
4926621Sbt150084 
4936621Sbt150084 	/*
4946621Sbt150084 	 * Tx ring settings and status
4956621Sbt150084 	 */
4966621Sbt150084 	uint32_t		ring_size; /* Tx descriptor ring size */
4976621Sbt150084 	uint32_t		free_list_size;	/* Tx free list size */
4986621Sbt150084 
4996621Sbt150084 	boolean_t		reschedule;
5006621Sbt150084 	uint32_t		recycle_fail;
5016621Sbt150084 	uint32_t		stall_watchdog;
5026621Sbt150084 
5036621Sbt150084 #ifdef IXGBE_DEBUG
5046621Sbt150084 	/*
5056621Sbt150084 	 * Debug statistics
5066621Sbt150084 	 */
5076621Sbt150084 	uint32_t		stat_overload;
5086621Sbt150084 	uint32_t		stat_fail_no_tbd;
5096621Sbt150084 	uint32_t		stat_fail_no_tcb;
5106621Sbt150084 	uint32_t		stat_fail_dma_bind;
5116621Sbt150084 	uint32_t		stat_reschedule;
5129681SPaul.Guo@Sun.COM 	uint32_t		stat_break_tbd_limit;
5138275SEric Cheng 	uint32_t		stat_lso_header_fail;
5146621Sbt150084 #endif
51511878SVenu.Iyer@Sun.COM 	uint64_t		stat_obytes;
51611878SVenu.Iyer@Sun.COM 	uint64_t		stat_opackets;
5176621Sbt150084 
5188275SEric Cheng 	mac_ring_handle_t	ring_handle;
5198275SEric Cheng 
5206621Sbt150084 	/*
5216621Sbt150084 	 * Pointer to the ixgbe struct
5226621Sbt150084 	 */
5236621Sbt150084 	struct ixgbe		*ixgbe;
5246621Sbt150084 } ixgbe_tx_ring_t;
5256621Sbt150084 
5266621Sbt150084 /*
5276621Sbt150084  * Software Receive Ring
5286621Sbt150084  */
52910376SChenlu.Chen@Sun.COM typedef struct ixgbe_rx_data {
5306621Sbt150084 	kmutex_t		recycle_lock;	/* Recycle lock, for rcb_tail */
5316621Sbt150084 
5326621Sbt150084 	/*
5336621Sbt150084 	 * Rx descriptor ring definitions
5346621Sbt150084 	 */
5356621Sbt150084 	dma_buffer_t		rbd_area;	/* DMA buffer of rx desc ring */
5366621Sbt150084 	union ixgbe_adv_rx_desc	*rbd_ring;	/* Rx desc ring */
5376621Sbt150084 	uint32_t		rbd_next;	/* Index of next rx desc */
5386621Sbt150084 
5396621Sbt150084 	/*
5406621Sbt150084 	 * Rx control block list definitions
5416621Sbt150084 	 */
5426621Sbt150084 	rx_control_block_t	*rcb_area;
5436621Sbt150084 	rx_control_block_t	**work_list;	/* Work list of rcbs */
5446621Sbt150084 	rx_control_block_t	**free_list;	/* Free list of rcbs */
5456621Sbt150084 	uint32_t		rcb_head;	/* Index of next free rcb */
5466621Sbt150084 	uint32_t		rcb_tail;	/* Index to put recycled rcb */
5476621Sbt150084 	uint32_t		rcb_free;	/* Number of free rcbs */
5486621Sbt150084 
5496621Sbt150084 	/*
55010376SChenlu.Chen@Sun.COM 	 * Rx sw ring settings and status
5516621Sbt150084 	 */
5526621Sbt150084 	uint32_t		ring_size;	/* Rx descriptor ring size */
5536621Sbt150084 	uint32_t		free_list_size;	/* Rx free list size */
55410376SChenlu.Chen@Sun.COM 
55510376SChenlu.Chen@Sun.COM 	uint32_t		rcb_pending;
55610376SChenlu.Chen@Sun.COM 	uint32_t		flag;
55710376SChenlu.Chen@Sun.COM 
55811486SZhen.W@Sun.COM 	uint32_t		lro_num;	/* Number of rcbs of one LRO */
55911486SZhen.W@Sun.COM 	uint32_t		lro_first;	/* Index of first LRO rcb */
56011486SZhen.W@Sun.COM 
56110376SChenlu.Chen@Sun.COM 	struct ixgbe_rx_ring	*rx_ring;	/* Pointer to rx ring */
56210376SChenlu.Chen@Sun.COM } ixgbe_rx_data_t;
56310376SChenlu.Chen@Sun.COM 
56410376SChenlu.Chen@Sun.COM /*
56510376SChenlu.Chen@Sun.COM  * Software Data Structure for Rx Ring
56610376SChenlu.Chen@Sun.COM  */
56710376SChenlu.Chen@Sun.COM typedef struct ixgbe_rx_ring {
56810376SChenlu.Chen@Sun.COM 	uint32_t		index;		/* Ring index */
56911878SVenu.Iyer@Sun.COM 	uint32_t		group_index;	/* Group index */
57011878SVenu.Iyer@Sun.COM 	uint32_t		hw_index;	/* h/w ring index */
57110376SChenlu.Chen@Sun.COM 	uint32_t		intr_vector;	/* Interrupt vector index */
57210376SChenlu.Chen@Sun.COM 	uint32_t		vect_bit;	/* vector's bit in register */
57310376SChenlu.Chen@Sun.COM 
57410376SChenlu.Chen@Sun.COM 	ixgbe_rx_data_t		*rx_data;	/* Rx software ring */
57510376SChenlu.Chen@Sun.COM 
57610376SChenlu.Chen@Sun.COM 	kmutex_t		rx_lock;	/* Rx access lock */
5776621Sbt150084 
5786621Sbt150084 #ifdef IXGBE_DEBUG
5796621Sbt150084 	/*
5806621Sbt150084 	 * Debug statistics
5816621Sbt150084 	 */
5826621Sbt150084 	uint32_t		stat_frame_error;
5836621Sbt150084 	uint32_t		stat_cksum_error;
5846621Sbt150084 	uint32_t		stat_exceed_pkt;
5856621Sbt150084 #endif
58611878SVenu.Iyer@Sun.COM 	uint64_t		stat_rbytes;
58711878SVenu.Iyer@Sun.COM 	uint64_t		stat_ipackets;
5886621Sbt150084 
5898275SEric Cheng 	mac_ring_handle_t	ring_handle;
5908275SEric Cheng 	uint64_t		ring_gen_num;
5918275SEric Cheng 
5926621Sbt150084 	struct ixgbe		*ixgbe;		/* Pointer to ixgbe struct */
5938275SEric Cheng } ixgbe_rx_ring_t;
5948275SEric Cheng /*
5958275SEric Cheng  * Software Receive Ring Group
5968275SEric Cheng  */
5978275SEric Cheng typedef struct ixgbe_rx_group {
5988275SEric Cheng 	uint32_t		index;		/* Group index */
5998275SEric Cheng 	mac_group_handle_t	group_handle;   /* call back group handle */
6008275SEric Cheng 	struct ixgbe		*ixgbe;		/* Pointer to ixgbe struct */
6018275SEric Cheng } ixgbe_rx_group_t;
6026621Sbt150084 
6036621Sbt150084 /*
6049353SSamuel.Tu@Sun.COM  * structure to map interrupt cleanup to msi-x vector
6056621Sbt150084  */
6069353SSamuel.Tu@Sun.COM typedef struct ixgbe_intr_vector {
6076621Sbt150084 	struct ixgbe *ixgbe;	/* point to my adapter */
6086621Sbt150084 	ulong_t rx_map[BT_BITOUL(MAX_RX_QUEUE_NUM)];	/* bitmap of rx rings */
6096621Sbt150084 	int	rxr_cnt;	/* count rx rings */
6106621Sbt150084 	ulong_t tx_map[BT_BITOUL(MAX_TX_QUEUE_NUM)];	/* bitmap of tx rings */
6116621Sbt150084 	int	txr_cnt;	/* count tx rings */
6129353SSamuel.Tu@Sun.COM 	ulong_t other_map[BT_BITOUL(2)];		/* bitmap of other */
6139353SSamuel.Tu@Sun.COM 	int	other_cnt;	/* count other interrupt */
6149353SSamuel.Tu@Sun.COM } ixgbe_intr_vector_t;
6156621Sbt150084 
6166621Sbt150084 /*
6176621Sbt150084  * Software adapter state
6186621Sbt150084  */
6196621Sbt150084 typedef struct ixgbe {
6206621Sbt150084 	int 			instance;
6216621Sbt150084 	mac_handle_t		mac_hdl;
6226621Sbt150084 	dev_info_t		*dip;
6236621Sbt150084 	struct ixgbe_hw		hw;
6246621Sbt150084 	struct ixgbe_osdep	osdep;
6256621Sbt150084 
6268490SPaul.Guo@Sun.COM 	adapter_info_t		*capab;	/* adapter hardware capabilities */
62711233SPaul.Guo@Sun.COM 	ddi_taskq_t		*sfp_taskq;	/* sfp-change taskq */
628*13006SChenlu.Chen@Sun.COM 	ddi_taskq_t		*overtemp_taskq; /* overtemp taskq */
6298490SPaul.Guo@Sun.COM 	uint32_t		eims;		/* interrupt mask setting */
6309353SSamuel.Tu@Sun.COM 	uint32_t		eimc;		/* interrupt mask clear */
6319353SSamuel.Tu@Sun.COM 	uint32_t		eicr;		/* interrupt cause reg */
6328490SPaul.Guo@Sun.COM 
6336621Sbt150084 	uint32_t		ixgbe_state;
6346621Sbt150084 	link_state_t		link_state;
6356621Sbt150084 	uint32_t		link_speed;
6366621Sbt150084 	uint32_t		link_duplex;
6376621Sbt150084 
6386621Sbt150084 	uint32_t		reset_count;
6396621Sbt150084 	uint32_t		attach_progress;
6406621Sbt150084 	uint32_t		loopback_mode;
6416621Sbt150084 	uint32_t		default_mtu;
6426621Sbt150084 	uint32_t		max_frame_size;
6436621Sbt150084 
64410376SChenlu.Chen@Sun.COM 	uint32_t		rcb_pending;
64510376SChenlu.Chen@Sun.COM 
6466621Sbt150084 	/*
6479353SSamuel.Tu@Sun.COM 	 * Each msi-x vector: map vector to interrupt cleanup
6486621Sbt150084 	 */
6499353SSamuel.Tu@Sun.COM 	ixgbe_intr_vector_t	vect_map[MAX_INTR_VECTOR];
6506621Sbt150084 
6516621Sbt150084 	/*
6526621Sbt150084 	 * Receive Rings
6536621Sbt150084 	 */
6546621Sbt150084 	ixgbe_rx_ring_t		*rx_rings;	/* Array of rx rings */
6556621Sbt150084 	uint32_t		num_rx_rings;	/* Number of rx rings in use */
6566621Sbt150084 	uint32_t		rx_ring_size;	/* Rx descriptor ring size */
6576621Sbt150084 	uint32_t		rx_buf_size;	/* Rx buffer size */
65811486SZhen.W@Sun.COM 	boolean_t		lro_enable;	/* Large Receive Offload */
65911486SZhen.W@Sun.COM 	uint64_t		lro_pkt_count;	/* LRO packet count */
6606621Sbt150084 	/*
6618275SEric Cheng 	 * Receive Groups
6628275SEric Cheng 	 */
6638275SEric Cheng 	ixgbe_rx_group_t	*rx_groups;	/* Array of rx groups */
6648275SEric Cheng 	uint32_t		num_rx_groups;	/* Number of rx groups in use */
6658275SEric Cheng 
6668275SEric Cheng 	/*
6676621Sbt150084 	 * Transmit Rings
6686621Sbt150084 	 */
6696621Sbt150084 	ixgbe_tx_ring_t		*tx_rings;	/* Array of tx rings */
6706621Sbt150084 	uint32_t		num_tx_rings;	/* Number of tx rings in use */
6716621Sbt150084 	uint32_t		tx_ring_size;	/* Tx descriptor ring size */
6726621Sbt150084 	uint32_t		tx_buf_size;	/* Tx buffer size */
6736621Sbt150084 
67410376SChenlu.Chen@Sun.COM 	boolean_t		tx_ring_init;
6756621Sbt150084 	boolean_t		tx_head_wb_enable; /* Tx head wrtie-back */
6766621Sbt150084 	boolean_t		tx_hcksum_enable; /* Tx h/w cksum offload */
6776621Sbt150084 	boolean_t 		lso_enable; 	/* Large Segment Offload */
6788275SEric Cheng 	boolean_t 		mr_enable; 	/* Multiple Tx and Rx Ring */
679*13006SChenlu.Chen@Sun.COM 	boolean_t		relax_order_enable; /* Relax Order */
68011878SVenu.Iyer@Sun.COM 	uint32_t		classify_mode;	/* Classification mode */
6816621Sbt150084 	uint32_t		tx_copy_thresh;	/* Tx copy threshold */
6826621Sbt150084 	uint32_t		tx_recycle_thresh; /* Tx recycle threshold */
6836621Sbt150084 	uint32_t		tx_overload_thresh; /* Tx overload threshold */
6846621Sbt150084 	uint32_t		tx_resched_thresh; /* Tx reschedule threshold */
6856621Sbt150084 	boolean_t		rx_hcksum_enable; /* Rx h/w cksum offload */
6866621Sbt150084 	uint32_t		rx_copy_thresh; /* Rx copy threshold */
6876621Sbt150084 	uint32_t		rx_limit_per_intr; /* Rx pkts per interrupt */
6889353SSamuel.Tu@Sun.COM 	uint32_t		intr_throttling[MAX_INTR_VECTOR];
6896621Sbt150084 	uint32_t		intr_force;
6906621Sbt150084 	int			fm_capabilities; /* FMA capabilities */
6916621Sbt150084 
6926621Sbt150084 	int			intr_type;
6936621Sbt150084 	int			intr_cnt;
69411878SVenu.Iyer@Sun.COM 	uint32_t		intr_cnt_max;
69511878SVenu.Iyer@Sun.COM 	uint32_t		intr_cnt_min;
6966621Sbt150084 	int			intr_cap;
6976621Sbt150084 	size_t			intr_size;
6986621Sbt150084 	uint_t			intr_pri;
6996621Sbt150084 	ddi_intr_handle_t	*htable;
7006621Sbt150084 	uint32_t		eims_mask;
70111878SVenu.Iyer@Sun.COM 	ddi_cb_handle_t		cb_hdl;		/* Interrupt callback handle */
7026621Sbt150084 
7036621Sbt150084 	kmutex_t		gen_lock; /* General lock for device access */
7046621Sbt150084 	kmutex_t		watchdog_lock;
70510376SChenlu.Chen@Sun.COM 	kmutex_t		rx_pending_lock;
7066621Sbt150084 
7076621Sbt150084 	boolean_t		watchdog_enable;
7086621Sbt150084 	boolean_t		watchdog_start;
7096621Sbt150084 	timeout_id_t		watchdog_tid;
7106621Sbt150084 
7116621Sbt150084 	boolean_t		unicst_init;
7126621Sbt150084 	uint32_t		unicst_avail;
7136621Sbt150084 	uint32_t		unicst_total;
7146621Sbt150084 	ixgbe_ether_addr_t	unicst_addr[MAX_NUM_UNICAST_ADDRESSES];
7156621Sbt150084 	uint32_t		mcast_count;
7166621Sbt150084 	struct ether_addr	mcast_table[MAX_NUM_MULTICAST_ADDRESSES];
7176621Sbt150084 
7188275SEric Cheng 	ulong_t			sys_page_size;
7198275SEric Cheng 
72011233SPaul.Guo@Sun.COM 	boolean_t		link_check_complete;
72111233SPaul.Guo@Sun.COM 	hrtime_t		link_check_hrtime;
72211233SPaul.Guo@Sun.COM 	ddi_periodic_t		periodic_id; /* for link check timer func */
72311233SPaul.Guo@Sun.COM 
7246621Sbt150084 	/*
7256621Sbt150084 	 * Kstat definitions
7266621Sbt150084 	 */
7276621Sbt150084 	kstat_t			*ixgbe_ks;
7286621Sbt150084 
72910376SChenlu.Chen@Sun.COM 	uint32_t		param_en_10000fdx_cap:1,
73010376SChenlu.Chen@Sun.COM 				param_en_1000fdx_cap:1,
73110376SChenlu.Chen@Sun.COM 				param_en_100fdx_cap:1,
73210376SChenlu.Chen@Sun.COM 				param_adv_10000fdx_cap:1,
73310376SChenlu.Chen@Sun.COM 				param_adv_1000fdx_cap:1,
73410376SChenlu.Chen@Sun.COM 				param_adv_100fdx_cap:1,
73510376SChenlu.Chen@Sun.COM 				param_pause_cap:1,
73610376SChenlu.Chen@Sun.COM 				param_asym_pause_cap:1,
73710376SChenlu.Chen@Sun.COM 				param_rem_fault:1,
73810376SChenlu.Chen@Sun.COM 				param_adv_autoneg_cap:1,
73910376SChenlu.Chen@Sun.COM 				param_adv_pause_cap:1,
74010376SChenlu.Chen@Sun.COM 				param_adv_asym_pause_cap:1,
74110376SChenlu.Chen@Sun.COM 				param_adv_rem_fault:1,
74210376SChenlu.Chen@Sun.COM 				param_lp_10000fdx_cap:1,
74310376SChenlu.Chen@Sun.COM 				param_lp_1000fdx_cap:1,
74410376SChenlu.Chen@Sun.COM 				param_lp_100fdx_cap:1,
74510376SChenlu.Chen@Sun.COM 				param_lp_autoneg_cap:1,
74610376SChenlu.Chen@Sun.COM 				param_lp_pause_cap:1,
74710376SChenlu.Chen@Sun.COM 				param_lp_asym_pause_cap:1,
74811150SZhen.W@Sun.COM 				param_lp_rem_fault:1,
74910376SChenlu.Chen@Sun.COM 				param_pad_to_32:12;
7506621Sbt150084 } ixgbe_t;
7516621Sbt150084 
7526621Sbt150084 typedef struct ixgbe_stat {
7538275SEric Cheng 	kstat_named_t link_speed;	/* Link Speed */
7546621Sbt150084 
7556621Sbt150084 	kstat_named_t reset_count;	/* Reset Count */
7566621Sbt150084 
7576621Sbt150084 	kstat_named_t rx_frame_error;	/* Rx Error in Packet */
7586621Sbt150084 	kstat_named_t rx_cksum_error;	/* Rx Checksum Error */
7596621Sbt150084 	kstat_named_t rx_exceed_pkt;	/* Rx Exceed Max Pkt Count */
7606621Sbt150084 
7616621Sbt150084 	kstat_named_t tx_overload;	/* Tx Desc Ring Overload */
7626621Sbt150084 	kstat_named_t tx_fail_no_tcb;	/* Tx Fail Freelist Empty */
7636621Sbt150084 	kstat_named_t tx_fail_no_tbd;	/* Tx Fail Desc Ring Empty */
7646621Sbt150084 	kstat_named_t tx_fail_dma_bind;	/* Tx Fail DMA bind */
7656621Sbt150084 	kstat_named_t tx_reschedule;	/* Tx Reschedule */
7666621Sbt150084 
7676621Sbt150084 	kstat_named_t gprc;	/* Good Packets Received Count */
7686621Sbt150084 	kstat_named_t gptc;	/* Good Packets Xmitted Count */
7696621Sbt150084 	kstat_named_t gor;	/* Good Octets Received Count */
7706621Sbt150084 	kstat_named_t got;	/* Good Octets Xmitd Count */
7716621Sbt150084 	kstat_named_t prc64;	/* Packets Received - 64b */
7726621Sbt150084 	kstat_named_t prc127;	/* Packets Received - 65-127b */
7736621Sbt150084 	kstat_named_t prc255;	/* Packets Received - 127-255b */
7746621Sbt150084 	kstat_named_t prc511;	/* Packets Received - 256-511b */
7756621Sbt150084 	kstat_named_t prc1023;	/* Packets Received - 511-1023b */
7766621Sbt150084 	kstat_named_t prc1522;	/* Packets Received - 1024-1522b */
7776621Sbt150084 	kstat_named_t ptc64;	/* Packets Xmitted (64b) */
7786621Sbt150084 	kstat_named_t ptc127;	/* Packets Xmitted (64-127b) */
7796621Sbt150084 	kstat_named_t ptc255;	/* Packets Xmitted (128-255b) */
7806621Sbt150084 	kstat_named_t ptc511;	/* Packets Xmitted (255-511b) */
7816621Sbt150084 	kstat_named_t ptc1023;	/* Packets Xmitted (512-1023b) */
7826621Sbt150084 	kstat_named_t ptc1522;	/* Packets Xmitted (1024-1522b */
7838275SEric Cheng 	kstat_named_t qprc[16];	/* Queue Packets Received Count */
7848275SEric Cheng 	kstat_named_t qptc[16];	/* Queue Packets Transmitted Count */
7858275SEric Cheng 	kstat_named_t qbrc[16];	/* Queue Bytes Received Count */
7868275SEric Cheng 	kstat_named_t qbtc[16];	/* Queue Bytes Transmitted Count */
7878275SEric Cheng 
7886621Sbt150084 	kstat_named_t crcerrs;	/* CRC Error Count */
7896621Sbt150084 	kstat_named_t illerrc;	/* Illegal Byte Error Count */
7906621Sbt150084 	kstat_named_t errbc;	/* Error Byte Count */
7916621Sbt150084 	kstat_named_t mspdc;	/* MAC Short Packet Discard Count */
7926621Sbt150084 	kstat_named_t mpc;	/* Missed Packets Count */
7936621Sbt150084 	kstat_named_t mlfc;	/* MAC Local Fault Count */
7946621Sbt150084 	kstat_named_t mrfc;	/* MAC Remote Fault Count */
7956621Sbt150084 	kstat_named_t rlec;	/* Receive Length Error Count */
7966621Sbt150084 	kstat_named_t lxontxc;	/* Link XON Transmitted Count */
7976621Sbt150084 	kstat_named_t lxonrxc;	/* Link XON Received Count */
7986621Sbt150084 	kstat_named_t lxofftxc;	/* Link XOFF Transmitted Count */
7996621Sbt150084 	kstat_named_t lxoffrxc;	/* Link XOFF Received Count */
8006621Sbt150084 	kstat_named_t bprc;	/* Broadcasts Pkts Received Count */
8016621Sbt150084 	kstat_named_t mprc;	/* Multicast Pkts Received Count */
8026621Sbt150084 	kstat_named_t rnbc;	/* Receive No Buffers Count */
8036621Sbt150084 	kstat_named_t ruc;	/* Receive Undersize Count */
8046621Sbt150084 	kstat_named_t rfc;	/* Receive Frag Count */
8056621Sbt150084 	kstat_named_t roc;	/* Receive Oversize Count */
8066621Sbt150084 	kstat_named_t rjc;	/* Receive Jabber Count */
8076621Sbt150084 	kstat_named_t tor;	/* Total Octets Recvd Count */
8087245Sgg161487 	kstat_named_t tot;	/* Total Octets Xmitted Count */
8096621Sbt150084 	kstat_named_t tpr;	/* Total Packets Received */
8106621Sbt150084 	kstat_named_t tpt;	/* Total Packets Xmitted */
8116621Sbt150084 	kstat_named_t mptc;	/* Multicast Packets Xmited Count */
8126621Sbt150084 	kstat_named_t bptc;	/* Broadcast Packets Xmited Count */
81311486SZhen.W@Sun.COM 	kstat_named_t lroc;	/* LRO Packets Received Count */
8146621Sbt150084 } ixgbe_stat_t;
8156621Sbt150084 
8166621Sbt150084 /*
8176621Sbt150084  * Function prototypes in ixgbe_buf.c
8186621Sbt150084  */
8196621Sbt150084 int ixgbe_alloc_dma(ixgbe_t *);
8206621Sbt150084 void ixgbe_free_dma(ixgbe_t *);
82111236SStephen.Hanson@Sun.COM void ixgbe_set_fma_flags(int);
82210376SChenlu.Chen@Sun.COM void ixgbe_free_dma_buffer(dma_buffer_t *);
82310376SChenlu.Chen@Sun.COM int ixgbe_alloc_rx_ring_data(ixgbe_rx_ring_t *rx_ring);
82410376SChenlu.Chen@Sun.COM void ixgbe_free_rx_ring_data(ixgbe_rx_data_t *rx_data);
8256621Sbt150084 
8266621Sbt150084 /*
8276621Sbt150084  * Function prototypes in ixgbe_main.c
8286621Sbt150084  */
82910376SChenlu.Chen@Sun.COM int ixgbe_start(ixgbe_t *, boolean_t);
83010376SChenlu.Chen@Sun.COM void ixgbe_stop(ixgbe_t *, boolean_t);
8316621Sbt150084 int ixgbe_driver_setup_link(ixgbe_t *, boolean_t);
8326621Sbt150084 int ixgbe_multicst_add(ixgbe_t *, const uint8_t *);
8336621Sbt150084 int ixgbe_multicst_remove(ixgbe_t *, const uint8_t *);
8346621Sbt150084 enum ioc_reply ixgbe_loopback_ioctl(ixgbe_t *, struct iocblk *, mblk_t *);
8356621Sbt150084 
8366621Sbt150084 void ixgbe_enable_watchdog_timer(ixgbe_t *);
8376621Sbt150084 void ixgbe_disable_watchdog_timer(ixgbe_t *);
8386621Sbt150084 int ixgbe_atomic_reserve(uint32_t *, uint32_t);
8396621Sbt150084 
8406621Sbt150084 int ixgbe_check_acc_handle(ddi_acc_handle_t handle);
8416621Sbt150084 int ixgbe_check_dma_handle(ddi_dma_handle_t handle);
8426621Sbt150084 void ixgbe_fm_ereport(ixgbe_t *, char *);
8436621Sbt150084 
8448275SEric Cheng void ixgbe_fill_ring(void *, mac_ring_type_t, const int, const int,
8458275SEric Cheng     mac_ring_info_t *, mac_ring_handle_t);
8468275SEric Cheng void ixgbe_fill_group(void *arg, mac_ring_type_t, const int,
8478275SEric Cheng     mac_group_info_t *, mac_group_handle_t);
8488275SEric Cheng int ixgbe_rx_ring_intr_enable(mac_intr_handle_t);
8498275SEric Cheng int ixgbe_rx_ring_intr_disable(mac_intr_handle_t);
8508275SEric Cheng 
8516621Sbt150084 /*
8526621Sbt150084  * Function prototypes in ixgbe_gld.c
8536621Sbt150084  */
8546621Sbt150084 int ixgbe_m_start(void *);
8556621Sbt150084 void ixgbe_m_stop(void *);
8566621Sbt150084 int ixgbe_m_promisc(void *, boolean_t);
8576621Sbt150084 int ixgbe_m_multicst(void *, boolean_t, const uint8_t *);
8586621Sbt150084 void ixgbe_m_resources(void *);
8596621Sbt150084 void ixgbe_m_ioctl(void *, queue_t *, mblk_t *);
8606621Sbt150084 boolean_t ixgbe_m_getcapab(void *, mac_capab_t, void *);
86110376SChenlu.Chen@Sun.COM int ixgbe_m_setprop(void *, const char *, mac_prop_id_t, uint_t, const void *);
86211878SVenu.Iyer@Sun.COM int ixgbe_m_getprop(void *, const char *, mac_prop_id_t, uint_t, void *);
86311878SVenu.Iyer@Sun.COM void ixgbe_m_propinfo(void *, const char *, mac_prop_id_t,
86411878SVenu.Iyer@Sun.COM     mac_prop_info_handle_t);
86510376SChenlu.Chen@Sun.COM int ixgbe_set_priv_prop(ixgbe_t *, const char *, uint_t, const void *);
86611878SVenu.Iyer@Sun.COM int ixgbe_get_priv_prop(ixgbe_t *, const char *, uint_t, void *);
86710376SChenlu.Chen@Sun.COM boolean_t ixgbe_param_locked(mac_prop_id_t);
8686621Sbt150084 
8696621Sbt150084 /*
8706621Sbt150084  * Function prototypes in ixgbe_rx.c
8716621Sbt150084  */
8728275SEric Cheng mblk_t *ixgbe_ring_rx(ixgbe_rx_ring_t *, int);
8736621Sbt150084 void ixgbe_rx_recycle(caddr_t arg);
8748275SEric Cheng mblk_t *ixgbe_ring_rx_poll(void *, int);
8756621Sbt150084 
8766621Sbt150084 /*
8776621Sbt150084  * Function prototypes in ixgbe_tx.c
8786621Sbt150084  */
8798275SEric Cheng mblk_t *ixgbe_ring_tx(void *, mblk_t *);
8806621Sbt150084 void ixgbe_free_tcb(tx_control_block_t *);
8816621Sbt150084 void ixgbe_put_free_list(ixgbe_tx_ring_t *, link_list_t *);
8826621Sbt150084 uint32_t ixgbe_tx_recycle_legacy(ixgbe_tx_ring_t *);
8836621Sbt150084 uint32_t ixgbe_tx_recycle_head_wb(ixgbe_tx_ring_t *);
8846621Sbt150084 
8856621Sbt150084 /*
8866621Sbt150084  * Function prototypes in ixgbe_log.c
8876621Sbt150084  */
8886621Sbt150084 void ixgbe_notice(void *, const char *, ...);
8896621Sbt150084 void ixgbe_log(void *, const char *, ...);
8906621Sbt150084 void ixgbe_error(void *, const char *, ...);
8916621Sbt150084 
8926621Sbt150084 /*
8936621Sbt150084  * Function prototypes in ixgbe_stat.c
8946621Sbt150084  */
8956621Sbt150084 int ixgbe_init_stats(ixgbe_t *);
89611878SVenu.Iyer@Sun.COM int ixgbe_m_stat(void *, uint_t, uint64_t *);
89711878SVenu.Iyer@Sun.COM int ixgbe_rx_ring_stat(mac_ring_driver_t, uint_t, uint64_t *);
89811878SVenu.Iyer@Sun.COM int ixgbe_tx_ring_stat(mac_ring_driver_t, uint_t, uint64_t *);
8996621Sbt150084 
9006621Sbt150084 #ifdef __cplusplus
9016621Sbt150084 }
9026621Sbt150084 #endif
9036621Sbt150084 
9046621Sbt150084 #endif /* _IXGBE_SW_H */
905