16621Sbt150084 /* 26621Sbt150084 * CDDL HEADER START 36621Sbt150084 * 49353SSamuel.Tu@Sun.COM * Copyright(c) 2007-2009 Intel Corporation. All rights reserved. 56621Sbt150084 * The contents of this file are subject to the terms of the 66621Sbt150084 * Common Development and Distribution License (the "License"). 76621Sbt150084 * You may not use this file except in compliance with the License. 86621Sbt150084 * 97656SSherry.Moore@Sun.COM * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 107656SSherry.Moore@Sun.COM * or http://www.opensolaris.org/os/licensing. 116621Sbt150084 * See the License for the specific language governing permissions 126621Sbt150084 * and limitations under the License. 136621Sbt150084 * 147656SSherry.Moore@Sun.COM * When distributing Covered Code, include this CDDL HEADER in each 157656SSherry.Moore@Sun.COM * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 166621Sbt150084 * If applicable, add the following below this CDDL HEADER, with the 176621Sbt150084 * fields enclosed by brackets "[]" replaced with your own identifying 186621Sbt150084 * information: Portions Copyright [yyyy] [name of copyright owner] 196621Sbt150084 * 206621Sbt150084 * CDDL HEADER END 216621Sbt150084 */ 226621Sbt150084 236621Sbt150084 /* 248490SPaul.Guo@Sun.COM * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 257656SSherry.Moore@Sun.COM * Use is subject to license terms. 267656SSherry.Moore@Sun.COM */ 277656SSherry.Moore@Sun.COM 286621Sbt150084 #include "ixgbe_sw.h" 296621Sbt150084 3010998SChenlu.Chen@Sun.COM static char ident[] = "Intel 10Gb Ethernet"; 31*11150SZhen.W@Sun.COM static char ixgbe_version[] = "ixgbe 1.1.2"; 326621Sbt150084 336621Sbt150084 /* 346621Sbt150084 * Local function protoypes 356621Sbt150084 */ 366621Sbt150084 static int ixgbe_register_mac(ixgbe_t *); 376621Sbt150084 static int ixgbe_identify_hardware(ixgbe_t *); 386621Sbt150084 static int ixgbe_regs_map(ixgbe_t *); 396621Sbt150084 static void ixgbe_init_properties(ixgbe_t *); 406621Sbt150084 static int ixgbe_init_driver_settings(ixgbe_t *); 416621Sbt150084 static void ixgbe_init_locks(ixgbe_t *); 426621Sbt150084 static void ixgbe_destroy_locks(ixgbe_t *); 436621Sbt150084 static int ixgbe_init(ixgbe_t *); 446621Sbt150084 static int ixgbe_chip_start(ixgbe_t *); 456621Sbt150084 static void ixgbe_chip_stop(ixgbe_t *); 466621Sbt150084 static int ixgbe_reset(ixgbe_t *); 476621Sbt150084 static void ixgbe_tx_clean(ixgbe_t *); 486621Sbt150084 static boolean_t ixgbe_tx_drain(ixgbe_t *); 496621Sbt150084 static boolean_t ixgbe_rx_drain(ixgbe_t *); 506621Sbt150084 static int ixgbe_alloc_rings(ixgbe_t *); 516621Sbt150084 static void ixgbe_free_rings(ixgbe_t *); 5210376SChenlu.Chen@Sun.COM static int ixgbe_alloc_rx_data(ixgbe_t *); 5310376SChenlu.Chen@Sun.COM static void ixgbe_free_rx_data(ixgbe_t *); 546621Sbt150084 static void ixgbe_setup_rings(ixgbe_t *); 556621Sbt150084 static void ixgbe_setup_rx(ixgbe_t *); 566621Sbt150084 static void ixgbe_setup_tx(ixgbe_t *); 576621Sbt150084 static void ixgbe_setup_rx_ring(ixgbe_rx_ring_t *); 586621Sbt150084 static void ixgbe_setup_tx_ring(ixgbe_tx_ring_t *); 596621Sbt150084 static void ixgbe_setup_rss(ixgbe_t *); 606621Sbt150084 static void ixgbe_init_unicst(ixgbe_t *); 618275SEric Cheng static int ixgbe_unicst_set(ixgbe_t *, const uint8_t *, int); 628275SEric Cheng static int ixgbe_unicst_find(ixgbe_t *, const uint8_t *); 636621Sbt150084 static void ixgbe_setup_multicst(ixgbe_t *); 646621Sbt150084 static void ixgbe_get_hw_state(ixgbe_t *); 656621Sbt150084 static void ixgbe_get_conf(ixgbe_t *); 6610376SChenlu.Chen@Sun.COM static void ixgbe_init_params(ixgbe_t *); 676621Sbt150084 static int ixgbe_get_prop(ixgbe_t *, char *, int, int, int); 688490SPaul.Guo@Sun.COM static void ixgbe_driver_link_check(void *); 699353SSamuel.Tu@Sun.COM static void ixgbe_sfp_check(void *); 706621Sbt150084 static void ixgbe_local_timer(void *); 716621Sbt150084 static void ixgbe_arm_watchdog_timer(ixgbe_t *); 726621Sbt150084 static void ixgbe_restart_watchdog_timer(ixgbe_t *); 736621Sbt150084 static void ixgbe_disable_adapter_interrupts(ixgbe_t *); 746621Sbt150084 static void ixgbe_enable_adapter_interrupts(ixgbe_t *); 756621Sbt150084 static boolean_t is_valid_mac_addr(uint8_t *); 766621Sbt150084 static boolean_t ixgbe_stall_check(ixgbe_t *); 776621Sbt150084 static boolean_t ixgbe_set_loopback_mode(ixgbe_t *, uint32_t); 786621Sbt150084 static void ixgbe_set_internal_mac_loopback(ixgbe_t *); 796621Sbt150084 static boolean_t ixgbe_find_mac_address(ixgbe_t *); 806621Sbt150084 static int ixgbe_alloc_intrs(ixgbe_t *); 816621Sbt150084 static int ixgbe_alloc_intr_handles(ixgbe_t *, int); 826621Sbt150084 static int ixgbe_add_intr_handlers(ixgbe_t *); 836621Sbt150084 static void ixgbe_map_rxring_to_vector(ixgbe_t *, int, int); 846621Sbt150084 static void ixgbe_map_txring_to_vector(ixgbe_t *, int, int); 859353SSamuel.Tu@Sun.COM static void ixgbe_setup_ivar(ixgbe_t *, uint16_t, uint8_t, int8_t); 869353SSamuel.Tu@Sun.COM static void ixgbe_enable_ivar(ixgbe_t *, uint16_t, int8_t); 879353SSamuel.Tu@Sun.COM static void ixgbe_disable_ivar(ixgbe_t *, uint16_t, int8_t); 889353SSamuel.Tu@Sun.COM static int ixgbe_map_intrs_to_vectors(ixgbe_t *); 896621Sbt150084 static void ixgbe_setup_adapter_vector(ixgbe_t *); 906621Sbt150084 static void ixgbe_rem_intr_handlers(ixgbe_t *); 916621Sbt150084 static void ixgbe_rem_intrs(ixgbe_t *); 926621Sbt150084 static int ixgbe_enable_intrs(ixgbe_t *); 936621Sbt150084 static int ixgbe_disable_intrs(ixgbe_t *); 946621Sbt150084 static uint_t ixgbe_intr_legacy(void *, void *); 956621Sbt150084 static uint_t ixgbe_intr_msi(void *, void *); 969353SSamuel.Tu@Sun.COM static uint_t ixgbe_intr_msix(void *, void *); 976621Sbt150084 static void ixgbe_intr_rx_work(ixgbe_rx_ring_t *); 986621Sbt150084 static void ixgbe_intr_tx_work(ixgbe_tx_ring_t *); 998490SPaul.Guo@Sun.COM static void ixgbe_intr_other_work(ixgbe_t *, uint32_t); 1006621Sbt150084 static void ixgbe_get_driver_control(struct ixgbe_hw *); 1018275SEric Cheng static int ixgbe_addmac(void *, const uint8_t *); 1028275SEric Cheng static int ixgbe_remmac(void *, const uint8_t *); 1036621Sbt150084 static void ixgbe_release_driver_control(struct ixgbe_hw *); 1046621Sbt150084 1056621Sbt150084 static int ixgbe_attach(dev_info_t *, ddi_attach_cmd_t); 1066621Sbt150084 static int ixgbe_detach(dev_info_t *, ddi_detach_cmd_t); 1076621Sbt150084 static int ixgbe_resume(dev_info_t *); 1086621Sbt150084 static int ixgbe_suspend(dev_info_t *); 1096621Sbt150084 static void ixgbe_unconfigure(dev_info_t *, ixgbe_t *); 1106621Sbt150084 static uint8_t *ixgbe_mc_table_itr(struct ixgbe_hw *, uint8_t **, uint32_t *); 1116621Sbt150084 1126621Sbt150084 static int ixgbe_fm_error_cb(dev_info_t *dip, ddi_fm_error_t *err, 1136621Sbt150084 const void *impl_data); 1146621Sbt150084 static void ixgbe_fm_init(ixgbe_t *); 1156621Sbt150084 static void ixgbe_fm_fini(ixgbe_t *); 1166621Sbt150084 11710376SChenlu.Chen@Sun.COM mac_priv_prop_t ixgbe_priv_props[] = { 11810376SChenlu.Chen@Sun.COM {"_tx_copy_thresh", MAC_PROP_PERM_RW}, 11910376SChenlu.Chen@Sun.COM {"_tx_recycle_thresh", MAC_PROP_PERM_RW}, 12010376SChenlu.Chen@Sun.COM {"_tx_overload_thresh", MAC_PROP_PERM_RW}, 12110376SChenlu.Chen@Sun.COM {"_tx_resched_thresh", MAC_PROP_PERM_RW}, 12210376SChenlu.Chen@Sun.COM {"_rx_copy_thresh", MAC_PROP_PERM_RW}, 12310376SChenlu.Chen@Sun.COM {"_rx_limit_per_intr", MAC_PROP_PERM_RW}, 12410376SChenlu.Chen@Sun.COM {"_intr_throttling", MAC_PROP_PERM_RW}, 12510376SChenlu.Chen@Sun.COM {"_adv_pause_cap", MAC_PROP_PERM_READ}, 12610376SChenlu.Chen@Sun.COM {"_adv_asym_pause_cap", MAC_PROP_PERM_READ} 12710376SChenlu.Chen@Sun.COM }; 12810376SChenlu.Chen@Sun.COM 12910376SChenlu.Chen@Sun.COM #define IXGBE_MAX_PRIV_PROPS \ 13010376SChenlu.Chen@Sun.COM (sizeof (ixgbe_priv_props) / sizeof (mac_priv_prop_t)) 13110376SChenlu.Chen@Sun.COM 1326621Sbt150084 static struct cb_ops ixgbe_cb_ops = { 1336621Sbt150084 nulldev, /* cb_open */ 1346621Sbt150084 nulldev, /* cb_close */ 1356621Sbt150084 nodev, /* cb_strategy */ 1366621Sbt150084 nodev, /* cb_print */ 1376621Sbt150084 nodev, /* cb_dump */ 1386621Sbt150084 nodev, /* cb_read */ 1396621Sbt150084 nodev, /* cb_write */ 1406621Sbt150084 nodev, /* cb_ioctl */ 1416621Sbt150084 nodev, /* cb_devmap */ 1426621Sbt150084 nodev, /* cb_mmap */ 1436621Sbt150084 nodev, /* cb_segmap */ 1446621Sbt150084 nochpoll, /* cb_chpoll */ 1456621Sbt150084 ddi_prop_op, /* cb_prop_op */ 1466621Sbt150084 NULL, /* cb_stream */ 1476621Sbt150084 D_MP | D_HOTPLUG, /* cb_flag */ 1486621Sbt150084 CB_REV, /* cb_rev */ 1496621Sbt150084 nodev, /* cb_aread */ 1506621Sbt150084 nodev /* cb_awrite */ 1516621Sbt150084 }; 1526621Sbt150084 1536621Sbt150084 static struct dev_ops ixgbe_dev_ops = { 1546621Sbt150084 DEVO_REV, /* devo_rev */ 1556621Sbt150084 0, /* devo_refcnt */ 1566621Sbt150084 NULL, /* devo_getinfo */ 1576621Sbt150084 nulldev, /* devo_identify */ 1586621Sbt150084 nulldev, /* devo_probe */ 1596621Sbt150084 ixgbe_attach, /* devo_attach */ 1606621Sbt150084 ixgbe_detach, /* devo_detach */ 1616621Sbt150084 nodev, /* devo_reset */ 1626621Sbt150084 &ixgbe_cb_ops, /* devo_cb_ops */ 1636621Sbt150084 NULL, /* devo_bus_ops */ 1647656SSherry.Moore@Sun.COM ddi_power, /* devo_power */ 1657656SSherry.Moore@Sun.COM ddi_quiesce_not_supported, /* devo_quiesce */ 1666621Sbt150084 }; 1676621Sbt150084 1686621Sbt150084 static struct modldrv ixgbe_modldrv = { 1696621Sbt150084 &mod_driverops, /* Type of module. This one is a driver */ 1706621Sbt150084 ident, /* Discription string */ 1716621Sbt150084 &ixgbe_dev_ops /* driver ops */ 1726621Sbt150084 }; 1736621Sbt150084 1746621Sbt150084 static struct modlinkage ixgbe_modlinkage = { 1756621Sbt150084 MODREV_1, &ixgbe_modldrv, NULL 1766621Sbt150084 }; 1776621Sbt150084 1786621Sbt150084 /* 1796621Sbt150084 * Access attributes for register mapping 1806621Sbt150084 */ 1816621Sbt150084 ddi_device_acc_attr_t ixgbe_regs_acc_attr = { 1826621Sbt150084 DDI_DEVICE_ATTR_V0, 1836621Sbt150084 DDI_STRUCTURE_LE_ACC, 1846621Sbt150084 DDI_STRICTORDER_ACC, 1856621Sbt150084 DDI_FLAGERR_ACC 1866621Sbt150084 }; 1876621Sbt150084 1886621Sbt150084 /* 1896621Sbt150084 * Loopback property 1906621Sbt150084 */ 1916621Sbt150084 static lb_property_t lb_normal = { 1926621Sbt150084 normal, "normal", IXGBE_LB_NONE 1936621Sbt150084 }; 1946621Sbt150084 1956621Sbt150084 static lb_property_t lb_mac = { 1966621Sbt150084 internal, "MAC", IXGBE_LB_INTERNAL_MAC 1976621Sbt150084 }; 1986621Sbt150084 199*11150SZhen.W@Sun.COM static lb_property_t lb_external = { 200*11150SZhen.W@Sun.COM external, "External", IXGBE_LB_EXTERNAL 201*11150SZhen.W@Sun.COM }; 202*11150SZhen.W@Sun.COM 20310376SChenlu.Chen@Sun.COM #define IXGBE_M_CALLBACK_FLAGS \ 20410376SChenlu.Chen@Sun.COM (MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 2056621Sbt150084 2066621Sbt150084 static mac_callbacks_t ixgbe_m_callbacks = { 2076621Sbt150084 IXGBE_M_CALLBACK_FLAGS, 2086621Sbt150084 ixgbe_m_stat, 2096621Sbt150084 ixgbe_m_start, 2106621Sbt150084 ixgbe_m_stop, 2116621Sbt150084 ixgbe_m_promisc, 2126621Sbt150084 ixgbe_m_multicst, 2138275SEric Cheng NULL, 2146621Sbt150084 NULL, 2156621Sbt150084 ixgbe_m_ioctl, 21610376SChenlu.Chen@Sun.COM ixgbe_m_getcapab, 21710376SChenlu.Chen@Sun.COM NULL, 21810376SChenlu.Chen@Sun.COM NULL, 21910376SChenlu.Chen@Sun.COM ixgbe_m_setprop, 22010376SChenlu.Chen@Sun.COM ixgbe_m_getprop 2216621Sbt150084 }; 2226621Sbt150084 2236621Sbt150084 /* 2248490SPaul.Guo@Sun.COM * Initialize capabilities of each supported adapter type 2258490SPaul.Guo@Sun.COM */ 2268490SPaul.Guo@Sun.COM static adapter_info_t ixgbe_82598eb_cap = { 2278490SPaul.Guo@Sun.COM 64, /* maximum number of rx queues */ 2288490SPaul.Guo@Sun.COM 1, /* minimum number of rx queues */ 2298490SPaul.Guo@Sun.COM 8, /* default number of rx queues */ 2308490SPaul.Guo@Sun.COM 32, /* maximum number of tx queues */ 2318490SPaul.Guo@Sun.COM 1, /* minimum number of tx queues */ 2328490SPaul.Guo@Sun.COM 8, /* default number of tx queues */ 233*11150SZhen.W@Sun.COM 16366, /* maximum MTU size */ 23410376SChenlu.Chen@Sun.COM 0xFFFF, /* maximum interrupt throttle rate */ 23510376SChenlu.Chen@Sun.COM 0, /* minimum interrupt throttle rate */ 23610376SChenlu.Chen@Sun.COM 200, /* default interrupt throttle rate */ 2378490SPaul.Guo@Sun.COM 18, /* maximum total msix vectors */ 2388490SPaul.Guo@Sun.COM 16, /* maximum number of ring vectors */ 2398490SPaul.Guo@Sun.COM 2, /* maximum number of other vectors */ 2408490SPaul.Guo@Sun.COM IXGBE_EICR_LSC, /* "other" interrupt types handled */ 2418490SPaul.Guo@Sun.COM (IXGBE_FLAG_DCA_CAPABLE /* capability flags */ 2428490SPaul.Guo@Sun.COM | IXGBE_FLAG_RSS_CAPABLE 2438490SPaul.Guo@Sun.COM | IXGBE_FLAG_VMDQ_CAPABLE) 2448490SPaul.Guo@Sun.COM }; 2458490SPaul.Guo@Sun.COM 2469353SSamuel.Tu@Sun.COM static adapter_info_t ixgbe_82599eb_cap = { 2479353SSamuel.Tu@Sun.COM 128, /* maximum number of rx queues */ 2489353SSamuel.Tu@Sun.COM 1, /* minimum number of rx queues */ 2499353SSamuel.Tu@Sun.COM 8, /* default number of rx queues */ 2509353SSamuel.Tu@Sun.COM 128, /* maximum number of tx queues */ 2519353SSamuel.Tu@Sun.COM 1, /* minimum number of tx queues */ 2529353SSamuel.Tu@Sun.COM 8, /* default number of tx queues */ 253*11150SZhen.W@Sun.COM 15500, /* maximum MTU size */ 25410376SChenlu.Chen@Sun.COM 0xFF8, /* maximum interrupt throttle rate */ 25510376SChenlu.Chen@Sun.COM 0, /* minimum interrupt throttle rate */ 25610376SChenlu.Chen@Sun.COM 200, /* default interrupt throttle rate */ 2579353SSamuel.Tu@Sun.COM 64, /* maximum total msix vectors */ 2589353SSamuel.Tu@Sun.COM 16, /* maximum number of ring vectors */ 2599353SSamuel.Tu@Sun.COM 2, /* maximum number of other vectors */ 2609353SSamuel.Tu@Sun.COM IXGBE_EICR_LSC, /* "other" interrupt types handled */ 2619353SSamuel.Tu@Sun.COM (IXGBE_FLAG_DCA_CAPABLE /* capability flags */ 2629353SSamuel.Tu@Sun.COM | IXGBE_FLAG_RSS_CAPABLE 2639353SSamuel.Tu@Sun.COM | IXGBE_FLAG_VMDQ_CAPABLE) 2649353SSamuel.Tu@Sun.COM }; 2659353SSamuel.Tu@Sun.COM 2668490SPaul.Guo@Sun.COM /* 2676621Sbt150084 * Module Initialization Functions. 2686621Sbt150084 */ 2696621Sbt150084 2706621Sbt150084 int 2716621Sbt150084 _init(void) 2726621Sbt150084 { 2736621Sbt150084 int status; 2746621Sbt150084 2756621Sbt150084 mac_init_ops(&ixgbe_dev_ops, MODULE_NAME); 2766621Sbt150084 2776621Sbt150084 status = mod_install(&ixgbe_modlinkage); 2786621Sbt150084 2796621Sbt150084 if (status != DDI_SUCCESS) { 2806621Sbt150084 mac_fini_ops(&ixgbe_dev_ops); 2816621Sbt150084 } 2826621Sbt150084 2836621Sbt150084 return (status); 2846621Sbt150084 } 2856621Sbt150084 2866621Sbt150084 int 2876621Sbt150084 _fini(void) 2886621Sbt150084 { 2896621Sbt150084 int status; 2906621Sbt150084 2916621Sbt150084 status = mod_remove(&ixgbe_modlinkage); 2926621Sbt150084 2936621Sbt150084 if (status == DDI_SUCCESS) { 2946621Sbt150084 mac_fini_ops(&ixgbe_dev_ops); 2956621Sbt150084 } 2966621Sbt150084 2976621Sbt150084 return (status); 2986621Sbt150084 } 2996621Sbt150084 3006621Sbt150084 int 3016621Sbt150084 _info(struct modinfo *modinfop) 3026621Sbt150084 { 3036621Sbt150084 int status; 3046621Sbt150084 3056621Sbt150084 status = mod_info(&ixgbe_modlinkage, modinfop); 3066621Sbt150084 3076621Sbt150084 return (status); 3086621Sbt150084 } 3096621Sbt150084 3106621Sbt150084 /* 3116621Sbt150084 * ixgbe_attach - Driver attach. 3126621Sbt150084 * 3136621Sbt150084 * This function is the device specific initialization entry 3146621Sbt150084 * point. This entry point is required and must be written. 3156621Sbt150084 * The DDI_ATTACH command must be provided in the attach entry 3166621Sbt150084 * point. When attach() is called with cmd set to DDI_ATTACH, 3176621Sbt150084 * all normal kernel services (such as kmem_alloc(9F)) are 3186621Sbt150084 * available for use by the driver. 3196621Sbt150084 * 3206621Sbt150084 * The attach() function will be called once for each instance 3216621Sbt150084 * of the device on the system with cmd set to DDI_ATTACH. 3226621Sbt150084 * Until attach() succeeds, the only driver entry points which 3236621Sbt150084 * may be called are open(9E) and getinfo(9E). 3246621Sbt150084 */ 3256621Sbt150084 static int 3266621Sbt150084 ixgbe_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd) 3276621Sbt150084 { 3286621Sbt150084 ixgbe_t *ixgbe; 3296621Sbt150084 struct ixgbe_osdep *osdep; 3306621Sbt150084 struct ixgbe_hw *hw; 3316621Sbt150084 int instance; 3328490SPaul.Guo@Sun.COM char taskqname[32]; 3336621Sbt150084 3346621Sbt150084 /* 3356621Sbt150084 * Check the command and perform corresponding operations 3366621Sbt150084 */ 3376621Sbt150084 switch (cmd) { 3386621Sbt150084 default: 3396621Sbt150084 return (DDI_FAILURE); 3406621Sbt150084 3416621Sbt150084 case DDI_RESUME: 3426621Sbt150084 return (ixgbe_resume(devinfo)); 3436621Sbt150084 3446621Sbt150084 case DDI_ATTACH: 3456621Sbt150084 break; 3466621Sbt150084 } 3476621Sbt150084 3486621Sbt150084 /* Get the device instance */ 3496621Sbt150084 instance = ddi_get_instance(devinfo); 3506621Sbt150084 3516621Sbt150084 /* Allocate memory for the instance data structure */ 3526621Sbt150084 ixgbe = kmem_zalloc(sizeof (ixgbe_t), KM_SLEEP); 3536621Sbt150084 3546621Sbt150084 ixgbe->dip = devinfo; 3556621Sbt150084 ixgbe->instance = instance; 3566621Sbt150084 3576621Sbt150084 hw = &ixgbe->hw; 3586621Sbt150084 osdep = &ixgbe->osdep; 3596621Sbt150084 hw->back = osdep; 3606621Sbt150084 osdep->ixgbe = ixgbe; 3616621Sbt150084 3626621Sbt150084 /* Attach the instance pointer to the dev_info data structure */ 3636621Sbt150084 ddi_set_driver_private(devinfo, ixgbe); 3646621Sbt150084 3656621Sbt150084 /* 3666621Sbt150084 * Initialize for fma support 3676621Sbt150084 */ 3687167Sgg161487 ixgbe->fm_capabilities = ixgbe_get_prop(ixgbe, PROP_FM_CAPABLE, 3696621Sbt150084 0, 0x0f, DDI_FM_EREPORT_CAPABLE | DDI_FM_ACCCHK_CAPABLE | 3706621Sbt150084 DDI_FM_DMACHK_CAPABLE | DDI_FM_ERRCB_CAPABLE); 3716621Sbt150084 ixgbe_fm_init(ixgbe); 3726621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_FM_INIT; 3736621Sbt150084 3746621Sbt150084 /* 3756621Sbt150084 * Map PCI config space registers 3766621Sbt150084 */ 3776621Sbt150084 if (pci_config_setup(devinfo, &osdep->cfg_handle) != DDI_SUCCESS) { 3786621Sbt150084 ixgbe_error(ixgbe, "Failed to map PCI configurations"); 3796621Sbt150084 goto attach_fail; 3806621Sbt150084 } 3816621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_PCI_CONFIG; 3826621Sbt150084 3836621Sbt150084 /* 3846621Sbt150084 * Identify the chipset family 3856621Sbt150084 */ 3866621Sbt150084 if (ixgbe_identify_hardware(ixgbe) != IXGBE_SUCCESS) { 3876621Sbt150084 ixgbe_error(ixgbe, "Failed to identify hardware"); 3886621Sbt150084 goto attach_fail; 3896621Sbt150084 } 3906621Sbt150084 3916621Sbt150084 /* 3926621Sbt150084 * Map device registers 3936621Sbt150084 */ 3946621Sbt150084 if (ixgbe_regs_map(ixgbe) != IXGBE_SUCCESS) { 3956621Sbt150084 ixgbe_error(ixgbe, "Failed to map device registers"); 3966621Sbt150084 goto attach_fail; 3976621Sbt150084 } 3986621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_REGS_MAP; 3996621Sbt150084 4006621Sbt150084 /* 4016621Sbt150084 * Initialize driver parameters 4026621Sbt150084 */ 4036621Sbt150084 ixgbe_init_properties(ixgbe); 4046621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_PROPS; 4056621Sbt150084 4066621Sbt150084 /* 4076621Sbt150084 * Allocate interrupts 4086621Sbt150084 */ 4096621Sbt150084 if (ixgbe_alloc_intrs(ixgbe) != IXGBE_SUCCESS) { 4106621Sbt150084 ixgbe_error(ixgbe, "Failed to allocate interrupts"); 4116621Sbt150084 goto attach_fail; 4126621Sbt150084 } 4136621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_ALLOC_INTR; 4146621Sbt150084 4156621Sbt150084 /* 4166621Sbt150084 * Allocate rx/tx rings based on the ring numbers. 4176621Sbt150084 * The actual numbers of rx/tx rings are decided by the number of 4186621Sbt150084 * allocated interrupt vectors, so we should allocate the rings after 4196621Sbt150084 * interrupts are allocated. 4206621Sbt150084 */ 4216621Sbt150084 if (ixgbe_alloc_rings(ixgbe) != IXGBE_SUCCESS) { 4226621Sbt150084 ixgbe_error(ixgbe, "Failed to allocate rx and tx rings"); 4236621Sbt150084 goto attach_fail; 4246621Sbt150084 } 4256621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_ALLOC_RINGS; 4266621Sbt150084 4276621Sbt150084 /* 4286621Sbt150084 * Map rings to interrupt vectors 4296621Sbt150084 */ 4309353SSamuel.Tu@Sun.COM if (ixgbe_map_intrs_to_vectors(ixgbe) != IXGBE_SUCCESS) { 4319353SSamuel.Tu@Sun.COM ixgbe_error(ixgbe, "Failed to map interrupts to vectors"); 4326621Sbt150084 goto attach_fail; 4336621Sbt150084 } 4346621Sbt150084 4356621Sbt150084 /* 4366621Sbt150084 * Add interrupt handlers 4376621Sbt150084 */ 4386621Sbt150084 if (ixgbe_add_intr_handlers(ixgbe) != IXGBE_SUCCESS) { 4396621Sbt150084 ixgbe_error(ixgbe, "Failed to add interrupt handlers"); 4406621Sbt150084 goto attach_fail; 4416621Sbt150084 } 4426621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_ADD_INTR; 4436621Sbt150084 4446621Sbt150084 /* 4458490SPaul.Guo@Sun.COM * Create a taskq for link-status-change 4468490SPaul.Guo@Sun.COM */ 4478490SPaul.Guo@Sun.COM (void) sprintf(taskqname, "ixgbe%d_taskq", instance); 4488490SPaul.Guo@Sun.COM if ((ixgbe->lsc_taskq = ddi_taskq_create(devinfo, taskqname, 4498490SPaul.Guo@Sun.COM 1, TASKQ_DEFAULTPRI, 0)) == NULL) { 4508490SPaul.Guo@Sun.COM ixgbe_error(ixgbe, "taskq_create failed"); 4518490SPaul.Guo@Sun.COM goto attach_fail; 4528490SPaul.Guo@Sun.COM } 4538490SPaul.Guo@Sun.COM ixgbe->attach_progress |= ATTACH_PROGRESS_LSC_TASKQ; 4548490SPaul.Guo@Sun.COM 4558490SPaul.Guo@Sun.COM /* 4566621Sbt150084 * Initialize driver parameters 4576621Sbt150084 */ 4586621Sbt150084 if (ixgbe_init_driver_settings(ixgbe) != IXGBE_SUCCESS) { 4596621Sbt150084 ixgbe_error(ixgbe, "Failed to initialize driver settings"); 4606621Sbt150084 goto attach_fail; 4616621Sbt150084 } 4626621Sbt150084 4636621Sbt150084 /* 4646621Sbt150084 * Initialize mutexes for this device. 4656621Sbt150084 * Do this before enabling the interrupt handler and 4666621Sbt150084 * register the softint to avoid the condition where 4676621Sbt150084 * interrupt handler can try using uninitialized mutex. 4686621Sbt150084 */ 4696621Sbt150084 ixgbe_init_locks(ixgbe); 4706621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_LOCKS; 4716621Sbt150084 4726621Sbt150084 /* 4736621Sbt150084 * Initialize chipset hardware 4746621Sbt150084 */ 4756621Sbt150084 if (ixgbe_init(ixgbe) != IXGBE_SUCCESS) { 4766621Sbt150084 ixgbe_error(ixgbe, "Failed to initialize adapter"); 4776621Sbt150084 goto attach_fail; 4786621Sbt150084 } 4796621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_INIT; 4806621Sbt150084 4816621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.cfg_handle) != DDI_FM_OK) { 4826621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_LOST); 4836621Sbt150084 goto attach_fail; 4846621Sbt150084 } 4856621Sbt150084 4866621Sbt150084 /* 4876621Sbt150084 * Initialize statistics 4886621Sbt150084 */ 4896621Sbt150084 if (ixgbe_init_stats(ixgbe) != IXGBE_SUCCESS) { 4906621Sbt150084 ixgbe_error(ixgbe, "Failed to initialize statistics"); 4916621Sbt150084 goto attach_fail; 4926621Sbt150084 } 4936621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_STATS; 4946621Sbt150084 4956621Sbt150084 /* 4966621Sbt150084 * Register the driver to the MAC 4976621Sbt150084 */ 4986621Sbt150084 if (ixgbe_register_mac(ixgbe) != IXGBE_SUCCESS) { 4996621Sbt150084 ixgbe_error(ixgbe, "Failed to register MAC"); 5006621Sbt150084 goto attach_fail; 5016621Sbt150084 } 5028490SPaul.Guo@Sun.COM mac_link_update(ixgbe->mac_hdl, LINK_STATE_UNKNOWN); 5036621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_MAC; 5046621Sbt150084 5056621Sbt150084 /* 5066621Sbt150084 * Now that mutex locks are initialized, and the chip is also 5076621Sbt150084 * initialized, enable interrupts. 5086621Sbt150084 */ 5096621Sbt150084 if (ixgbe_enable_intrs(ixgbe) != IXGBE_SUCCESS) { 5106621Sbt150084 ixgbe_error(ixgbe, "Failed to enable DDI interrupts"); 5116621Sbt150084 goto attach_fail; 5126621Sbt150084 } 5136621Sbt150084 ixgbe->attach_progress |= ATTACH_PROGRESS_ENABLE_INTR; 5146621Sbt150084 51510998SChenlu.Chen@Sun.COM ixgbe_log(ixgbe, "%s", ixgbe_version); 5166621Sbt150084 ixgbe->ixgbe_state |= IXGBE_INITIALIZED; 5176621Sbt150084 5186621Sbt150084 return (DDI_SUCCESS); 5196621Sbt150084 5206621Sbt150084 attach_fail: 5216621Sbt150084 ixgbe_unconfigure(devinfo, ixgbe); 5226621Sbt150084 return (DDI_FAILURE); 5236621Sbt150084 } 5246621Sbt150084 5256621Sbt150084 /* 5266621Sbt150084 * ixgbe_detach - Driver detach. 5276621Sbt150084 * 5286621Sbt150084 * The detach() function is the complement of the attach routine. 5296621Sbt150084 * If cmd is set to DDI_DETACH, detach() is used to remove the 5306621Sbt150084 * state associated with a given instance of a device node 5316621Sbt150084 * prior to the removal of that instance from the system. 5326621Sbt150084 * 5336621Sbt150084 * The detach() function will be called once for each instance 5346621Sbt150084 * of the device for which there has been a successful attach() 5356621Sbt150084 * once there are no longer any opens on the device. 5366621Sbt150084 * 5376621Sbt150084 * Interrupts routine are disabled, All memory allocated by this 5386621Sbt150084 * driver are freed. 5396621Sbt150084 */ 5406621Sbt150084 static int 5416621Sbt150084 ixgbe_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd) 5426621Sbt150084 { 5436621Sbt150084 ixgbe_t *ixgbe; 5446621Sbt150084 5456621Sbt150084 /* 5466621Sbt150084 * Check detach command 5476621Sbt150084 */ 5486621Sbt150084 switch (cmd) { 5496621Sbt150084 default: 5506621Sbt150084 return (DDI_FAILURE); 5516621Sbt150084 5526621Sbt150084 case DDI_SUSPEND: 5536621Sbt150084 return (ixgbe_suspend(devinfo)); 5546621Sbt150084 5556621Sbt150084 case DDI_DETACH: 5566621Sbt150084 break; 5576621Sbt150084 } 5586621Sbt150084 5596621Sbt150084 5606621Sbt150084 /* 5616621Sbt150084 * Get the pointer to the driver private data structure 5626621Sbt150084 */ 5636621Sbt150084 ixgbe = (ixgbe_t *)ddi_get_driver_private(devinfo); 5646621Sbt150084 if (ixgbe == NULL) 5656621Sbt150084 return (DDI_FAILURE); 5666621Sbt150084 5676621Sbt150084 /* 5686621Sbt150084 * Unregister MAC. If failed, we have to fail the detach 5696621Sbt150084 */ 5706621Sbt150084 if (mac_unregister(ixgbe->mac_hdl) != 0) { 5716621Sbt150084 ixgbe_error(ixgbe, "Failed to unregister MAC"); 5726621Sbt150084 return (DDI_FAILURE); 5736621Sbt150084 } 5746621Sbt150084 ixgbe->attach_progress &= ~ATTACH_PROGRESS_MAC; 5756621Sbt150084 5766621Sbt150084 /* 5776621Sbt150084 * If the device is still running, it needs to be stopped first. 5786621Sbt150084 * This check is necessary because under some specific circumstances, 5796621Sbt150084 * the detach routine can be called without stopping the interface 5806621Sbt150084 * first. 5816621Sbt150084 */ 5826621Sbt150084 mutex_enter(&ixgbe->gen_lock); 5836621Sbt150084 if (ixgbe->ixgbe_state & IXGBE_STARTED) { 5846621Sbt150084 ixgbe->ixgbe_state &= ~IXGBE_STARTED; 58510376SChenlu.Chen@Sun.COM ixgbe_stop(ixgbe, B_TRUE); 5866621Sbt150084 mutex_exit(&ixgbe->gen_lock); 5876621Sbt150084 /* Disable and stop the watchdog timer */ 5886621Sbt150084 ixgbe_disable_watchdog_timer(ixgbe); 5896621Sbt150084 } else 5906621Sbt150084 mutex_exit(&ixgbe->gen_lock); 5916621Sbt150084 5926621Sbt150084 /* 5936621Sbt150084 * Check if there are still rx buffers held by the upper layer. 5946621Sbt150084 * If so, fail the detach. 5956621Sbt150084 */ 5966621Sbt150084 if (!ixgbe_rx_drain(ixgbe)) 5976621Sbt150084 return (DDI_FAILURE); 5986621Sbt150084 5996621Sbt150084 /* 6006621Sbt150084 * Do the remaining unconfigure routines 6016621Sbt150084 */ 6026621Sbt150084 ixgbe_unconfigure(devinfo, ixgbe); 6036621Sbt150084 6046621Sbt150084 return (DDI_SUCCESS); 6056621Sbt150084 } 6066621Sbt150084 6076621Sbt150084 static void 6086621Sbt150084 ixgbe_unconfigure(dev_info_t *devinfo, ixgbe_t *ixgbe) 6096621Sbt150084 { 6106621Sbt150084 /* 6116621Sbt150084 * Disable interrupt 6126621Sbt150084 */ 6136621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_ENABLE_INTR) { 6146621Sbt150084 (void) ixgbe_disable_intrs(ixgbe); 6156621Sbt150084 } 6166621Sbt150084 6176621Sbt150084 /* 6186621Sbt150084 * Unregister MAC 6196621Sbt150084 */ 6206621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_MAC) { 6216621Sbt150084 (void) mac_unregister(ixgbe->mac_hdl); 6226621Sbt150084 } 6236621Sbt150084 6246621Sbt150084 /* 6256621Sbt150084 * Free statistics 6266621Sbt150084 */ 6276621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_STATS) { 6286621Sbt150084 kstat_delete((kstat_t *)ixgbe->ixgbe_ks); 6296621Sbt150084 } 6306621Sbt150084 6316621Sbt150084 /* 6326621Sbt150084 * Remove interrupt handlers 6336621Sbt150084 */ 6346621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_ADD_INTR) { 6356621Sbt150084 ixgbe_rem_intr_handlers(ixgbe); 6366621Sbt150084 } 6376621Sbt150084 6386621Sbt150084 /* 6398490SPaul.Guo@Sun.COM * Remove taskq for link-status-change 6408490SPaul.Guo@Sun.COM */ 6418490SPaul.Guo@Sun.COM if (ixgbe->attach_progress & ATTACH_PROGRESS_LSC_TASKQ) { 6428490SPaul.Guo@Sun.COM ddi_taskq_destroy(ixgbe->lsc_taskq); 6438490SPaul.Guo@Sun.COM } 6448490SPaul.Guo@Sun.COM 6458490SPaul.Guo@Sun.COM /* 6466621Sbt150084 * Remove interrupts 6476621Sbt150084 */ 6486621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_ALLOC_INTR) { 6496621Sbt150084 ixgbe_rem_intrs(ixgbe); 6506621Sbt150084 } 6516621Sbt150084 6526621Sbt150084 /* 6536621Sbt150084 * Remove driver properties 6546621Sbt150084 */ 6556621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_PROPS) { 6566621Sbt150084 (void) ddi_prop_remove_all(devinfo); 6576621Sbt150084 } 6586621Sbt150084 6596621Sbt150084 /* 6606621Sbt150084 * Stop the chipset 6616621Sbt150084 */ 6626621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_INIT) { 6636621Sbt150084 mutex_enter(&ixgbe->gen_lock); 6646621Sbt150084 ixgbe_chip_stop(ixgbe); 6656621Sbt150084 mutex_exit(&ixgbe->gen_lock); 6666621Sbt150084 } 6676621Sbt150084 6686621Sbt150084 /* 6696621Sbt150084 * Free register handle 6706621Sbt150084 */ 6716621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_REGS_MAP) { 6726621Sbt150084 if (ixgbe->osdep.reg_handle != NULL) 6736621Sbt150084 ddi_regs_map_free(&ixgbe->osdep.reg_handle); 6746621Sbt150084 } 6756621Sbt150084 6766621Sbt150084 /* 6776621Sbt150084 * Free PCI config handle 6786621Sbt150084 */ 6796621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_PCI_CONFIG) { 6806621Sbt150084 if (ixgbe->osdep.cfg_handle != NULL) 6816621Sbt150084 pci_config_teardown(&ixgbe->osdep.cfg_handle); 6826621Sbt150084 } 6836621Sbt150084 6846621Sbt150084 /* 6856621Sbt150084 * Free locks 6866621Sbt150084 */ 6876621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_LOCKS) { 6886621Sbt150084 ixgbe_destroy_locks(ixgbe); 6896621Sbt150084 } 6906621Sbt150084 6916621Sbt150084 /* 6926621Sbt150084 * Free the rx/tx rings 6936621Sbt150084 */ 6946621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_ALLOC_RINGS) { 6956621Sbt150084 ixgbe_free_rings(ixgbe); 6966621Sbt150084 } 6976621Sbt150084 6986621Sbt150084 /* 6996621Sbt150084 * Unregister FMA capabilities 7006621Sbt150084 */ 7016621Sbt150084 if (ixgbe->attach_progress & ATTACH_PROGRESS_FM_INIT) { 7026621Sbt150084 ixgbe_fm_fini(ixgbe); 7036621Sbt150084 } 7046621Sbt150084 7056621Sbt150084 /* 7066621Sbt150084 * Free the driver data structure 7076621Sbt150084 */ 7086621Sbt150084 kmem_free(ixgbe, sizeof (ixgbe_t)); 7096621Sbt150084 7106621Sbt150084 ddi_set_driver_private(devinfo, NULL); 7116621Sbt150084 } 7126621Sbt150084 7136621Sbt150084 /* 7146621Sbt150084 * ixgbe_register_mac - Register the driver and its function pointers with 7156621Sbt150084 * the GLD interface. 7166621Sbt150084 */ 7176621Sbt150084 static int 7186621Sbt150084 ixgbe_register_mac(ixgbe_t *ixgbe) 7196621Sbt150084 { 7206621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 7216621Sbt150084 mac_register_t *mac; 7226621Sbt150084 int status; 7236621Sbt150084 7246621Sbt150084 if ((mac = mac_alloc(MAC_VERSION)) == NULL) 7256621Sbt150084 return (IXGBE_FAILURE); 7266621Sbt150084 7276621Sbt150084 mac->m_type_ident = MAC_PLUGIN_IDENT_ETHER; 7286621Sbt150084 mac->m_driver = ixgbe; 7296621Sbt150084 mac->m_dip = ixgbe->dip; 7306621Sbt150084 mac->m_src_addr = hw->mac.addr; 7316621Sbt150084 mac->m_callbacks = &ixgbe_m_callbacks; 7326621Sbt150084 mac->m_min_sdu = 0; 7336621Sbt150084 mac->m_max_sdu = ixgbe->default_mtu; 7346621Sbt150084 mac->m_margin = VLAN_TAGSZ; 73510376SChenlu.Chen@Sun.COM mac->m_priv_props = ixgbe_priv_props; 73610376SChenlu.Chen@Sun.COM mac->m_priv_prop_count = IXGBE_MAX_PRIV_PROPS; 7378275SEric Cheng mac->m_v12n = MAC_VIRT_LEVEL1; 7386621Sbt150084 7396621Sbt150084 status = mac_register(mac, &ixgbe->mac_hdl); 7406621Sbt150084 7416621Sbt150084 mac_free(mac); 7426621Sbt150084 7436621Sbt150084 return ((status == 0) ? IXGBE_SUCCESS : IXGBE_FAILURE); 7446621Sbt150084 } 7456621Sbt150084 7466621Sbt150084 /* 7476621Sbt150084 * ixgbe_identify_hardware - Identify the type of the chipset. 7486621Sbt150084 */ 7496621Sbt150084 static int 7506621Sbt150084 ixgbe_identify_hardware(ixgbe_t *ixgbe) 7516621Sbt150084 { 7526621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 7536621Sbt150084 struct ixgbe_osdep *osdep = &ixgbe->osdep; 7546621Sbt150084 7556621Sbt150084 /* 7566621Sbt150084 * Get the device id 7576621Sbt150084 */ 7586621Sbt150084 hw->vendor_id = 7596621Sbt150084 pci_config_get16(osdep->cfg_handle, PCI_CONF_VENID); 7606621Sbt150084 hw->device_id = 7616621Sbt150084 pci_config_get16(osdep->cfg_handle, PCI_CONF_DEVID); 7626621Sbt150084 hw->revision_id = 7636621Sbt150084 pci_config_get8(osdep->cfg_handle, PCI_CONF_REVID); 7646621Sbt150084 hw->subsystem_device_id = 7656621Sbt150084 pci_config_get16(osdep->cfg_handle, PCI_CONF_SUBSYSID); 7666621Sbt150084 hw->subsystem_vendor_id = 7676621Sbt150084 pci_config_get16(osdep->cfg_handle, PCI_CONF_SUBVENID); 7686621Sbt150084 7698490SPaul.Guo@Sun.COM /* 7708490SPaul.Guo@Sun.COM * Set the mac type of the adapter based on the device id 7718490SPaul.Guo@Sun.COM */ 7728490SPaul.Guo@Sun.COM if (ixgbe_set_mac_type(hw) != IXGBE_SUCCESS) { 7738490SPaul.Guo@Sun.COM return (IXGBE_FAILURE); 7748490SPaul.Guo@Sun.COM } 7758490SPaul.Guo@Sun.COM 7768490SPaul.Guo@Sun.COM /* 7778490SPaul.Guo@Sun.COM * Install adapter capabilities 7788490SPaul.Guo@Sun.COM */ 7798490SPaul.Guo@Sun.COM switch (hw->mac.type) { 7808490SPaul.Guo@Sun.COM case ixgbe_mac_82598EB: 7819353SSamuel.Tu@Sun.COM ixgbe_log(ixgbe, "identify 82598 adapter\n"); 7828490SPaul.Guo@Sun.COM ixgbe->capab = &ixgbe_82598eb_cap; 7838490SPaul.Guo@Sun.COM 7848490SPaul.Guo@Sun.COM if (ixgbe_get_media_type(hw) == ixgbe_media_type_copper) { 7858490SPaul.Guo@Sun.COM ixgbe->capab->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE; 7868490SPaul.Guo@Sun.COM ixgbe->capab->other_intr |= IXGBE_EICR_GPI_SDP1; 7878490SPaul.Guo@Sun.COM } 7889353SSamuel.Tu@Sun.COM ixgbe->capab->other_intr |= IXGBE_EICR_LSC; 7899353SSamuel.Tu@Sun.COM 7909353SSamuel.Tu@Sun.COM break; 7919353SSamuel.Tu@Sun.COM case ixgbe_mac_82599EB: 7929353SSamuel.Tu@Sun.COM ixgbe_log(ixgbe, "identify 82599 adapter\n"); 7939353SSamuel.Tu@Sun.COM ixgbe->capab = &ixgbe_82599eb_cap; 7949353SSamuel.Tu@Sun.COM 7959353SSamuel.Tu@Sun.COM ixgbe->capab->other_intr = (IXGBE_EICR_GPI_SDP1 | 7969353SSamuel.Tu@Sun.COM IXGBE_EICR_GPI_SDP2 | IXGBE_EICR_LSC); 7978490SPaul.Guo@Sun.COM 7988490SPaul.Guo@Sun.COM break; 7998490SPaul.Guo@Sun.COM default: 8008490SPaul.Guo@Sun.COM ixgbe_log(ixgbe, 8018490SPaul.Guo@Sun.COM "adapter not supported in ixgbe_identify_hardware(): %d\n", 8028490SPaul.Guo@Sun.COM hw->mac.type); 8038490SPaul.Guo@Sun.COM return (IXGBE_FAILURE); 8048490SPaul.Guo@Sun.COM } 8058490SPaul.Guo@Sun.COM 8066621Sbt150084 return (IXGBE_SUCCESS); 8076621Sbt150084 } 8086621Sbt150084 8096621Sbt150084 /* 8106621Sbt150084 * ixgbe_regs_map - Map the device registers. 8116621Sbt150084 * 8126621Sbt150084 */ 8136621Sbt150084 static int 8146621Sbt150084 ixgbe_regs_map(ixgbe_t *ixgbe) 8156621Sbt150084 { 8166621Sbt150084 dev_info_t *devinfo = ixgbe->dip; 8176621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 8186621Sbt150084 struct ixgbe_osdep *osdep = &ixgbe->osdep; 8196621Sbt150084 off_t mem_size; 8206621Sbt150084 8216621Sbt150084 /* 8226621Sbt150084 * First get the size of device registers to be mapped. 8236621Sbt150084 */ 8249353SSamuel.Tu@Sun.COM if (ddi_dev_regsize(devinfo, IXGBE_ADAPTER_REGSET, &mem_size) 8259353SSamuel.Tu@Sun.COM != DDI_SUCCESS) { 8266621Sbt150084 return (IXGBE_FAILURE); 8276621Sbt150084 } 8286621Sbt150084 8296621Sbt150084 /* 8306621Sbt150084 * Call ddi_regs_map_setup() to map registers 8316621Sbt150084 */ 8329353SSamuel.Tu@Sun.COM if ((ddi_regs_map_setup(devinfo, IXGBE_ADAPTER_REGSET, 8336621Sbt150084 (caddr_t *)&hw->hw_addr, 0, 8346621Sbt150084 mem_size, &ixgbe_regs_acc_attr, 8356621Sbt150084 &osdep->reg_handle)) != DDI_SUCCESS) { 8366621Sbt150084 return (IXGBE_FAILURE); 8376621Sbt150084 } 8386621Sbt150084 8396621Sbt150084 return (IXGBE_SUCCESS); 8406621Sbt150084 } 8416621Sbt150084 8426621Sbt150084 /* 8436621Sbt150084 * ixgbe_init_properties - Initialize driver properties. 8446621Sbt150084 */ 8456621Sbt150084 static void 8466621Sbt150084 ixgbe_init_properties(ixgbe_t *ixgbe) 8476621Sbt150084 { 8486621Sbt150084 /* 8496621Sbt150084 * Get conf file properties, including link settings 8506621Sbt150084 * jumbo frames, ring number, descriptor number, etc. 8516621Sbt150084 */ 8526621Sbt150084 ixgbe_get_conf(ixgbe); 85310376SChenlu.Chen@Sun.COM 85410376SChenlu.Chen@Sun.COM ixgbe_init_params(ixgbe); 8556621Sbt150084 } 8566621Sbt150084 8576621Sbt150084 /* 8586621Sbt150084 * ixgbe_init_driver_settings - Initialize driver settings. 8596621Sbt150084 * 8606621Sbt150084 * The settings include hardware function pointers, bus information, 8616621Sbt150084 * rx/tx rings settings, link state, and any other parameters that 8626621Sbt150084 * need to be setup during driver initialization. 8636621Sbt150084 */ 8646621Sbt150084 static int 8656621Sbt150084 ixgbe_init_driver_settings(ixgbe_t *ixgbe) 8666621Sbt150084 { 8676621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 8688275SEric Cheng dev_info_t *devinfo = ixgbe->dip; 8696621Sbt150084 ixgbe_rx_ring_t *rx_ring; 8706621Sbt150084 ixgbe_tx_ring_t *tx_ring; 8716621Sbt150084 uint32_t rx_size; 8726621Sbt150084 uint32_t tx_size; 8736621Sbt150084 int i; 8746621Sbt150084 8756621Sbt150084 /* 8766621Sbt150084 * Initialize chipset specific hardware function pointers 8776621Sbt150084 */ 8786621Sbt150084 if (ixgbe_init_shared_code(hw) != IXGBE_SUCCESS) { 8796621Sbt150084 return (IXGBE_FAILURE); 8806621Sbt150084 } 8816621Sbt150084 8826621Sbt150084 /* 8838275SEric Cheng * Get the system page size 8848275SEric Cheng */ 8858275SEric Cheng ixgbe->sys_page_size = ddi_ptob(devinfo, (ulong_t)1); 8868275SEric Cheng 8878275SEric Cheng /* 8886621Sbt150084 * Set rx buffer size 8896621Sbt150084 * 8906621Sbt150084 * The IP header alignment room is counted in the calculation. 8916621Sbt150084 * The rx buffer size is in unit of 1K that is required by the 8926621Sbt150084 * chipset hardware. 8936621Sbt150084 */ 8946621Sbt150084 rx_size = ixgbe->max_frame_size + IPHDR_ALIGN_ROOM; 8956621Sbt150084 ixgbe->rx_buf_size = ((rx_size >> 10) + 8966621Sbt150084 ((rx_size & (((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10; 8976621Sbt150084 8986621Sbt150084 /* 8996621Sbt150084 * Set tx buffer size 9006621Sbt150084 */ 9016621Sbt150084 tx_size = ixgbe->max_frame_size; 9026621Sbt150084 ixgbe->tx_buf_size = ((tx_size >> 10) + 9036621Sbt150084 ((tx_size & (((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10; 9046621Sbt150084 9056621Sbt150084 /* 9066621Sbt150084 * Initialize rx/tx rings parameters 9076621Sbt150084 */ 9086621Sbt150084 for (i = 0; i < ixgbe->num_rx_rings; i++) { 9096621Sbt150084 rx_ring = &ixgbe->rx_rings[i]; 9106621Sbt150084 rx_ring->index = i; 9116621Sbt150084 rx_ring->ixgbe = ixgbe; 9126621Sbt150084 } 9136621Sbt150084 9146621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) { 9156621Sbt150084 tx_ring = &ixgbe->tx_rings[i]; 9166621Sbt150084 tx_ring->index = i; 9176621Sbt150084 tx_ring->ixgbe = ixgbe; 9186621Sbt150084 if (ixgbe->tx_head_wb_enable) 9196621Sbt150084 tx_ring->tx_recycle = ixgbe_tx_recycle_head_wb; 9206621Sbt150084 else 9216621Sbt150084 tx_ring->tx_recycle = ixgbe_tx_recycle_legacy; 9226621Sbt150084 9236621Sbt150084 tx_ring->ring_size = ixgbe->tx_ring_size; 9246621Sbt150084 tx_ring->free_list_size = ixgbe->tx_ring_size + 9256621Sbt150084 (ixgbe->tx_ring_size >> 1); 9266621Sbt150084 } 9276621Sbt150084 9286621Sbt150084 /* 9296621Sbt150084 * Initialize values of interrupt throttling rate 9306621Sbt150084 */ 9319353SSamuel.Tu@Sun.COM for (i = 1; i < MAX_INTR_VECTOR; i++) 9326621Sbt150084 ixgbe->intr_throttling[i] = ixgbe->intr_throttling[0]; 9336621Sbt150084 9346621Sbt150084 /* 9356621Sbt150084 * The initial link state should be "unknown" 9366621Sbt150084 */ 9376621Sbt150084 ixgbe->link_state = LINK_STATE_UNKNOWN; 9389353SSamuel.Tu@Sun.COM 9396621Sbt150084 return (IXGBE_SUCCESS); 9406621Sbt150084 } 9416621Sbt150084 9426621Sbt150084 /* 9436621Sbt150084 * ixgbe_init_locks - Initialize locks. 9446621Sbt150084 */ 9456621Sbt150084 static void 9466621Sbt150084 ixgbe_init_locks(ixgbe_t *ixgbe) 9476621Sbt150084 { 9486621Sbt150084 ixgbe_rx_ring_t *rx_ring; 9496621Sbt150084 ixgbe_tx_ring_t *tx_ring; 9506621Sbt150084 int i; 9516621Sbt150084 9526621Sbt150084 for (i = 0; i < ixgbe->num_rx_rings; i++) { 9536621Sbt150084 rx_ring = &ixgbe->rx_rings[i]; 9546621Sbt150084 mutex_init(&rx_ring->rx_lock, NULL, 9556621Sbt150084 MUTEX_DRIVER, DDI_INTR_PRI(ixgbe->intr_pri)); 9566621Sbt150084 } 9576621Sbt150084 9586621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) { 9596621Sbt150084 tx_ring = &ixgbe->tx_rings[i]; 9606621Sbt150084 mutex_init(&tx_ring->tx_lock, NULL, 9616621Sbt150084 MUTEX_DRIVER, DDI_INTR_PRI(ixgbe->intr_pri)); 9626621Sbt150084 mutex_init(&tx_ring->recycle_lock, NULL, 9636621Sbt150084 MUTEX_DRIVER, DDI_INTR_PRI(ixgbe->intr_pri)); 9646621Sbt150084 mutex_init(&tx_ring->tcb_head_lock, NULL, 9656621Sbt150084 MUTEX_DRIVER, DDI_INTR_PRI(ixgbe->intr_pri)); 9666621Sbt150084 mutex_init(&tx_ring->tcb_tail_lock, NULL, 9676621Sbt150084 MUTEX_DRIVER, DDI_INTR_PRI(ixgbe->intr_pri)); 9686621Sbt150084 } 9696621Sbt150084 9706621Sbt150084 mutex_init(&ixgbe->gen_lock, NULL, 9716621Sbt150084 MUTEX_DRIVER, DDI_INTR_PRI(ixgbe->intr_pri)); 9726621Sbt150084 9736621Sbt150084 mutex_init(&ixgbe->watchdog_lock, NULL, 9746621Sbt150084 MUTEX_DRIVER, DDI_INTR_PRI(ixgbe->intr_pri)); 9756621Sbt150084 } 9766621Sbt150084 9776621Sbt150084 /* 9786621Sbt150084 * ixgbe_destroy_locks - Destroy locks. 9796621Sbt150084 */ 9806621Sbt150084 static void 9816621Sbt150084 ixgbe_destroy_locks(ixgbe_t *ixgbe) 9826621Sbt150084 { 9836621Sbt150084 ixgbe_rx_ring_t *rx_ring; 9846621Sbt150084 ixgbe_tx_ring_t *tx_ring; 9856621Sbt150084 int i; 9866621Sbt150084 9876621Sbt150084 for (i = 0; i < ixgbe->num_rx_rings; i++) { 9886621Sbt150084 rx_ring = &ixgbe->rx_rings[i]; 9896621Sbt150084 mutex_destroy(&rx_ring->rx_lock); 9906621Sbt150084 } 9916621Sbt150084 9926621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) { 9936621Sbt150084 tx_ring = &ixgbe->tx_rings[i]; 9946621Sbt150084 mutex_destroy(&tx_ring->tx_lock); 9956621Sbt150084 mutex_destroy(&tx_ring->recycle_lock); 9966621Sbt150084 mutex_destroy(&tx_ring->tcb_head_lock); 9976621Sbt150084 mutex_destroy(&tx_ring->tcb_tail_lock); 9986621Sbt150084 } 9996621Sbt150084 10006621Sbt150084 mutex_destroy(&ixgbe->gen_lock); 10016621Sbt150084 mutex_destroy(&ixgbe->watchdog_lock); 10026621Sbt150084 } 10036621Sbt150084 10046621Sbt150084 static int 10056621Sbt150084 ixgbe_resume(dev_info_t *devinfo) 10066621Sbt150084 { 10076621Sbt150084 ixgbe_t *ixgbe; 10086621Sbt150084 10096621Sbt150084 ixgbe = (ixgbe_t *)ddi_get_driver_private(devinfo); 10106621Sbt150084 if (ixgbe == NULL) 10116621Sbt150084 return (DDI_FAILURE); 10126621Sbt150084 10136621Sbt150084 mutex_enter(&ixgbe->gen_lock); 10146621Sbt150084 10156621Sbt150084 if (ixgbe->ixgbe_state & IXGBE_STARTED) { 101610376SChenlu.Chen@Sun.COM if (ixgbe_start(ixgbe, B_FALSE) != IXGBE_SUCCESS) { 10176621Sbt150084 mutex_exit(&ixgbe->gen_lock); 10186621Sbt150084 return (DDI_FAILURE); 10196621Sbt150084 } 10206621Sbt150084 10216621Sbt150084 /* 10226621Sbt150084 * Enable and start the watchdog timer 10236621Sbt150084 */ 10246621Sbt150084 ixgbe_enable_watchdog_timer(ixgbe); 10256621Sbt150084 } 10266621Sbt150084 10276621Sbt150084 ixgbe->ixgbe_state &= ~IXGBE_SUSPENDED; 10286621Sbt150084 10296621Sbt150084 mutex_exit(&ixgbe->gen_lock); 10306621Sbt150084 10316621Sbt150084 return (DDI_SUCCESS); 10326621Sbt150084 } 10336621Sbt150084 10346621Sbt150084 static int 10356621Sbt150084 ixgbe_suspend(dev_info_t *devinfo) 10366621Sbt150084 { 10376621Sbt150084 ixgbe_t *ixgbe; 10386621Sbt150084 10396621Sbt150084 ixgbe = (ixgbe_t *)ddi_get_driver_private(devinfo); 10406621Sbt150084 if (ixgbe == NULL) 10416621Sbt150084 return (DDI_FAILURE); 10426621Sbt150084 10436621Sbt150084 mutex_enter(&ixgbe->gen_lock); 10446621Sbt150084 10456621Sbt150084 ixgbe->ixgbe_state |= IXGBE_SUSPENDED; 104610376SChenlu.Chen@Sun.COM if (!(ixgbe->ixgbe_state & IXGBE_STARTED)) { 104710376SChenlu.Chen@Sun.COM mutex_exit(&ixgbe->gen_lock); 104810376SChenlu.Chen@Sun.COM return (DDI_SUCCESS); 104910376SChenlu.Chen@Sun.COM } 105010376SChenlu.Chen@Sun.COM ixgbe_stop(ixgbe, B_FALSE); 10516621Sbt150084 10526621Sbt150084 mutex_exit(&ixgbe->gen_lock); 10536621Sbt150084 10546621Sbt150084 /* 10556621Sbt150084 * Disable and stop the watchdog timer 10566621Sbt150084 */ 10576621Sbt150084 ixgbe_disable_watchdog_timer(ixgbe); 10586621Sbt150084 10596621Sbt150084 return (DDI_SUCCESS); 10606621Sbt150084 } 10616621Sbt150084 10626621Sbt150084 /* 10636621Sbt150084 * ixgbe_init - Initialize the device. 10646621Sbt150084 */ 10656621Sbt150084 static int 10666621Sbt150084 ixgbe_init(ixgbe_t *ixgbe) 10676621Sbt150084 { 10686621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 10696621Sbt150084 10706621Sbt150084 mutex_enter(&ixgbe->gen_lock); 10716621Sbt150084 10726621Sbt150084 /* 10736621Sbt150084 * Reset chipset to put the hardware in a known state 10746621Sbt150084 * before we try to do anything with the eeprom. 10756621Sbt150084 */ 10766621Sbt150084 if (ixgbe_reset_hw(hw) != IXGBE_SUCCESS) { 10776621Sbt150084 ixgbe_fm_ereport(ixgbe, DDI_FM_DEVICE_INVAL_STATE); 10786621Sbt150084 goto init_fail; 10796621Sbt150084 } 10806621Sbt150084 10816621Sbt150084 /* 10826621Sbt150084 * Need to init eeprom before validating the checksum. 10836621Sbt150084 */ 10846621Sbt150084 if (ixgbe_init_eeprom_params(hw) < 0) { 10856621Sbt150084 ixgbe_error(ixgbe, 10866621Sbt150084 "Unable to intitialize the eeprom interface."); 10876621Sbt150084 ixgbe_fm_ereport(ixgbe, DDI_FM_DEVICE_INVAL_STATE); 10886621Sbt150084 goto init_fail; 10896621Sbt150084 } 10906621Sbt150084 10916621Sbt150084 /* 10926621Sbt150084 * NVM validation 10936621Sbt150084 */ 10946621Sbt150084 if (ixgbe_validate_eeprom_checksum(hw, NULL) < 0) { 10956621Sbt150084 /* 10966621Sbt150084 * Some PCI-E parts fail the first check due to 10976621Sbt150084 * the link being in sleep state. Call it again, 10986621Sbt150084 * if it fails a second time it's a real issue. 10996621Sbt150084 */ 11006621Sbt150084 if (ixgbe_validate_eeprom_checksum(hw, NULL) < 0) { 11016621Sbt150084 ixgbe_error(ixgbe, 11026621Sbt150084 "Invalid NVM checksum. Please contact " 11036621Sbt150084 "the vendor to update the NVM."); 11046621Sbt150084 ixgbe_fm_ereport(ixgbe, DDI_FM_DEVICE_INVAL_STATE); 11056621Sbt150084 goto init_fail; 11066621Sbt150084 } 11076621Sbt150084 } 11086621Sbt150084 11096621Sbt150084 /* 11106621Sbt150084 * Setup default flow control thresholds - enable/disable 11116621Sbt150084 * & flow control type is controlled by ixgbe.conf 11126621Sbt150084 */ 11136621Sbt150084 hw->fc.high_water = DEFAULT_FCRTH; 11146621Sbt150084 hw->fc.low_water = DEFAULT_FCRTL; 11156621Sbt150084 hw->fc.pause_time = DEFAULT_FCPAUSE; 11166621Sbt150084 hw->fc.send_xon = B_TRUE; 11176621Sbt150084 11186621Sbt150084 /* 11196621Sbt150084 * Initialize link settings 11206621Sbt150084 */ 11216621Sbt150084 (void) ixgbe_driver_setup_link(ixgbe, B_FALSE); 11226621Sbt150084 11236621Sbt150084 /* 11246621Sbt150084 * Initialize the chipset hardware 11256621Sbt150084 */ 11266621Sbt150084 if (ixgbe_chip_start(ixgbe) != IXGBE_SUCCESS) { 11276621Sbt150084 ixgbe_fm_ereport(ixgbe, DDI_FM_DEVICE_INVAL_STATE); 11286621Sbt150084 goto init_fail; 11296621Sbt150084 } 11306621Sbt150084 11316621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.cfg_handle) != DDI_FM_OK) { 11326621Sbt150084 goto init_fail; 11336621Sbt150084 } 11346621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.reg_handle) != DDI_FM_OK) { 11356621Sbt150084 goto init_fail; 11366621Sbt150084 } 11376621Sbt150084 11386621Sbt150084 mutex_exit(&ixgbe->gen_lock); 11396621Sbt150084 return (IXGBE_SUCCESS); 11406621Sbt150084 11416621Sbt150084 init_fail: 11426621Sbt150084 /* 11436621Sbt150084 * Reset PHY 11446621Sbt150084 */ 11456621Sbt150084 (void) ixgbe_reset_phy(hw); 11466621Sbt150084 11476621Sbt150084 mutex_exit(&ixgbe->gen_lock); 11486621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_LOST); 11496621Sbt150084 return (IXGBE_FAILURE); 11506621Sbt150084 } 11516621Sbt150084 11526621Sbt150084 /* 11536621Sbt150084 * ixgbe_chip_start - Initialize and start the chipset hardware. 11546621Sbt150084 */ 11556621Sbt150084 static int 11566621Sbt150084 ixgbe_chip_start(ixgbe_t *ixgbe) 11576621Sbt150084 { 11586621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 115910305SPaul.Guo@Sun.COM int ret_val, i; 11606621Sbt150084 11616621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 11626621Sbt150084 11636621Sbt150084 /* 11646621Sbt150084 * Get the mac address 11656621Sbt150084 * This function should handle SPARC case correctly. 11666621Sbt150084 */ 11676621Sbt150084 if (!ixgbe_find_mac_address(ixgbe)) { 11686621Sbt150084 ixgbe_error(ixgbe, "Failed to get the mac address"); 11696621Sbt150084 return (IXGBE_FAILURE); 11706621Sbt150084 } 11716621Sbt150084 11726621Sbt150084 /* 11736621Sbt150084 * Validate the mac address 11746621Sbt150084 */ 11756621Sbt150084 (void) ixgbe_init_rx_addrs(hw); 11766621Sbt150084 if (!is_valid_mac_addr(hw->mac.addr)) { 11776621Sbt150084 ixgbe_error(ixgbe, "Invalid mac address"); 11786621Sbt150084 return (IXGBE_FAILURE); 11796621Sbt150084 } 11806621Sbt150084 11816621Sbt150084 /* 11826621Sbt150084 * Configure/Initialize hardware 11836621Sbt150084 */ 118410305SPaul.Guo@Sun.COM ret_val = ixgbe_init_hw(hw); 118510305SPaul.Guo@Sun.COM if (ret_val != IXGBE_SUCCESS) { 118610305SPaul.Guo@Sun.COM if (ret_val == IXGBE_ERR_EEPROM_VERSION) { 118710305SPaul.Guo@Sun.COM ixgbe_error(ixgbe, 118810305SPaul.Guo@Sun.COM "This 82599 device is pre-release and contains" 118910305SPaul.Guo@Sun.COM " outdated firmware, please contact your hardware" 119010305SPaul.Guo@Sun.COM " vendor for a replacement."); 119110305SPaul.Guo@Sun.COM } else { 119210305SPaul.Guo@Sun.COM ixgbe_error(ixgbe, "Failed to initialize hardware"); 119310305SPaul.Guo@Sun.COM return (IXGBE_FAILURE); 119410305SPaul.Guo@Sun.COM } 11956621Sbt150084 } 11966621Sbt150084 11976621Sbt150084 /* 11986621Sbt150084 * Setup adapter interrupt vectors 11996621Sbt150084 */ 12006621Sbt150084 ixgbe_setup_adapter_vector(ixgbe); 12016621Sbt150084 12026621Sbt150084 /* 12036621Sbt150084 * Initialize unicast addresses. 12046621Sbt150084 */ 12056621Sbt150084 ixgbe_init_unicst(ixgbe); 12066621Sbt150084 12076621Sbt150084 /* 12086621Sbt150084 * Setup and initialize the mctable structures. 12096621Sbt150084 */ 12106621Sbt150084 ixgbe_setup_multicst(ixgbe); 12116621Sbt150084 12126621Sbt150084 /* 12136621Sbt150084 * Set interrupt throttling rate 12146621Sbt150084 */ 12159353SSamuel.Tu@Sun.COM for (i = 0; i < ixgbe->intr_cnt; i++) { 12166621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_EITR(i), ixgbe->intr_throttling[i]); 12179353SSamuel.Tu@Sun.COM } 12186621Sbt150084 12196621Sbt150084 /* 12206621Sbt150084 * Save the state of the phy 12216621Sbt150084 */ 12226621Sbt150084 ixgbe_get_hw_state(ixgbe); 12236621Sbt150084 12246621Sbt150084 /* 12256621Sbt150084 * Make sure driver has control 12266621Sbt150084 */ 12276621Sbt150084 ixgbe_get_driver_control(hw); 12286621Sbt150084 12296621Sbt150084 return (IXGBE_SUCCESS); 12306621Sbt150084 } 12316621Sbt150084 12326621Sbt150084 /* 12336621Sbt150084 * ixgbe_chip_stop - Stop the chipset hardware 12346621Sbt150084 */ 12356621Sbt150084 static void 12366621Sbt150084 ixgbe_chip_stop(ixgbe_t *ixgbe) 12376621Sbt150084 { 12386621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 12396621Sbt150084 12406621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 12416621Sbt150084 12426621Sbt150084 /* 12436621Sbt150084 * Tell firmware driver is no longer in control 12446621Sbt150084 */ 12456621Sbt150084 ixgbe_release_driver_control(hw); 12466621Sbt150084 12476621Sbt150084 /* 12486621Sbt150084 * Reset the chipset 12496621Sbt150084 */ 12506621Sbt150084 (void) ixgbe_reset_hw(hw); 12516621Sbt150084 12526621Sbt150084 /* 12536621Sbt150084 * Reset PHY 12546621Sbt150084 */ 12556621Sbt150084 (void) ixgbe_reset_phy(hw); 12566621Sbt150084 } 12576621Sbt150084 12586621Sbt150084 /* 12596621Sbt150084 * ixgbe_reset - Reset the chipset and re-start the driver. 12606621Sbt150084 * 12616621Sbt150084 * It involves stopping and re-starting the chipset, 12626621Sbt150084 * and re-configuring the rx/tx rings. 12636621Sbt150084 */ 12646621Sbt150084 static int 12656621Sbt150084 ixgbe_reset(ixgbe_t *ixgbe) 12666621Sbt150084 { 126710376SChenlu.Chen@Sun.COM /* 126810376SChenlu.Chen@Sun.COM * Disable and stop the watchdog timer 126910376SChenlu.Chen@Sun.COM */ 127010376SChenlu.Chen@Sun.COM ixgbe_disable_watchdog_timer(ixgbe); 12716621Sbt150084 12726621Sbt150084 mutex_enter(&ixgbe->gen_lock); 12736621Sbt150084 12746621Sbt150084 ASSERT(ixgbe->ixgbe_state & IXGBE_STARTED); 12756621Sbt150084 ixgbe->ixgbe_state &= ~IXGBE_STARTED; 12766621Sbt150084 127710376SChenlu.Chen@Sun.COM ixgbe_stop(ixgbe, B_FALSE); 127810376SChenlu.Chen@Sun.COM 127910376SChenlu.Chen@Sun.COM if (ixgbe_start(ixgbe, B_FALSE) != IXGBE_SUCCESS) { 128010376SChenlu.Chen@Sun.COM mutex_exit(&ixgbe->gen_lock); 128110376SChenlu.Chen@Sun.COM return (IXGBE_FAILURE); 12826621Sbt150084 } 12836621Sbt150084 12846621Sbt150084 ixgbe->ixgbe_state |= IXGBE_STARTED; 12856621Sbt150084 mutex_exit(&ixgbe->gen_lock); 12866621Sbt150084 128710376SChenlu.Chen@Sun.COM /* 128810376SChenlu.Chen@Sun.COM * Enable and start the watchdog timer 128910376SChenlu.Chen@Sun.COM */ 129010376SChenlu.Chen@Sun.COM ixgbe_enable_watchdog_timer(ixgbe); 129110376SChenlu.Chen@Sun.COM 12926621Sbt150084 return (IXGBE_SUCCESS); 12936621Sbt150084 } 12946621Sbt150084 12956621Sbt150084 /* 12966621Sbt150084 * ixgbe_tx_clean - Clean the pending transmit packets and DMA resources. 12976621Sbt150084 */ 12986621Sbt150084 static void 12996621Sbt150084 ixgbe_tx_clean(ixgbe_t *ixgbe) 13006621Sbt150084 { 13016621Sbt150084 ixgbe_tx_ring_t *tx_ring; 13026621Sbt150084 tx_control_block_t *tcb; 13036621Sbt150084 link_list_t pending_list; 13046621Sbt150084 uint32_t desc_num; 13056621Sbt150084 int i, j; 13066621Sbt150084 13076621Sbt150084 LINK_LIST_INIT(&pending_list); 13086621Sbt150084 13096621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) { 13106621Sbt150084 tx_ring = &ixgbe->tx_rings[i]; 13116621Sbt150084 13126621Sbt150084 mutex_enter(&tx_ring->recycle_lock); 13136621Sbt150084 13146621Sbt150084 /* 13156621Sbt150084 * Clean the pending tx data - the pending packets in the 13166621Sbt150084 * work_list that have no chances to be transmitted again. 13176621Sbt150084 * 13186621Sbt150084 * We must ensure the chipset is stopped or the link is down 13196621Sbt150084 * before cleaning the transmit packets. 13206621Sbt150084 */ 13216621Sbt150084 desc_num = 0; 13226621Sbt150084 for (j = 0; j < tx_ring->ring_size; j++) { 13236621Sbt150084 tcb = tx_ring->work_list[j]; 13246621Sbt150084 if (tcb != NULL) { 13256621Sbt150084 desc_num += tcb->desc_num; 13266621Sbt150084 13276621Sbt150084 tx_ring->work_list[j] = NULL; 13286621Sbt150084 13296621Sbt150084 ixgbe_free_tcb(tcb); 13306621Sbt150084 13316621Sbt150084 LIST_PUSH_TAIL(&pending_list, &tcb->link); 13326621Sbt150084 } 13336621Sbt150084 } 13346621Sbt150084 13356621Sbt150084 if (desc_num > 0) { 13366621Sbt150084 atomic_add_32(&tx_ring->tbd_free, desc_num); 13376621Sbt150084 ASSERT(tx_ring->tbd_free == tx_ring->ring_size); 13386621Sbt150084 13396621Sbt150084 /* 13406621Sbt150084 * Reset the head and tail pointers of the tbd ring; 13416621Sbt150084 * Reset the writeback head if it's enable. 13426621Sbt150084 */ 13436621Sbt150084 tx_ring->tbd_head = 0; 13446621Sbt150084 tx_ring->tbd_tail = 0; 13456621Sbt150084 if (ixgbe->tx_head_wb_enable) 13466621Sbt150084 *tx_ring->tbd_head_wb = 0; 13476621Sbt150084 13486621Sbt150084 IXGBE_WRITE_REG(&ixgbe->hw, 13496621Sbt150084 IXGBE_TDH(tx_ring->index), 0); 13506621Sbt150084 IXGBE_WRITE_REG(&ixgbe->hw, 13516621Sbt150084 IXGBE_TDT(tx_ring->index), 0); 13526621Sbt150084 } 13536621Sbt150084 13546621Sbt150084 mutex_exit(&tx_ring->recycle_lock); 13556621Sbt150084 13566621Sbt150084 /* 13576621Sbt150084 * Add the tx control blocks in the pending list to 13586621Sbt150084 * the free list. 13596621Sbt150084 */ 13606621Sbt150084 ixgbe_put_free_list(tx_ring, &pending_list); 13616621Sbt150084 } 13626621Sbt150084 } 13636621Sbt150084 13646621Sbt150084 /* 13656621Sbt150084 * ixgbe_tx_drain - Drain the tx rings to allow pending packets to be 13666621Sbt150084 * transmitted. 13676621Sbt150084 */ 13686621Sbt150084 static boolean_t 13696621Sbt150084 ixgbe_tx_drain(ixgbe_t *ixgbe) 13706621Sbt150084 { 13716621Sbt150084 ixgbe_tx_ring_t *tx_ring; 13726621Sbt150084 boolean_t done; 13736621Sbt150084 int i, j; 13746621Sbt150084 13756621Sbt150084 /* 13766621Sbt150084 * Wait for a specific time to allow pending tx packets 13776621Sbt150084 * to be transmitted. 13786621Sbt150084 * 13796621Sbt150084 * Check the counter tbd_free to see if transmission is done. 13806621Sbt150084 * No lock protection is needed here. 13816621Sbt150084 * 13826621Sbt150084 * Return B_TRUE if all pending packets have been transmitted; 13836621Sbt150084 * Otherwise return B_FALSE; 13846621Sbt150084 */ 13856621Sbt150084 for (i = 0; i < TX_DRAIN_TIME; i++) { 13866621Sbt150084 13876621Sbt150084 done = B_TRUE; 13886621Sbt150084 for (j = 0; j < ixgbe->num_tx_rings; j++) { 13896621Sbt150084 tx_ring = &ixgbe->tx_rings[j]; 13906621Sbt150084 done = done && 13916621Sbt150084 (tx_ring->tbd_free == tx_ring->ring_size); 13926621Sbt150084 } 13936621Sbt150084 13946621Sbt150084 if (done) 13956621Sbt150084 break; 13966621Sbt150084 13976621Sbt150084 msec_delay(1); 13986621Sbt150084 } 13996621Sbt150084 14006621Sbt150084 return (done); 14016621Sbt150084 } 14026621Sbt150084 14036621Sbt150084 /* 14046621Sbt150084 * ixgbe_rx_drain - Wait for all rx buffers to be released by upper layer. 14056621Sbt150084 */ 14066621Sbt150084 static boolean_t 14076621Sbt150084 ixgbe_rx_drain(ixgbe_t *ixgbe) 14086621Sbt150084 { 140910376SChenlu.Chen@Sun.COM boolean_t done = B_TRUE; 141010376SChenlu.Chen@Sun.COM int i; 14116621Sbt150084 14126621Sbt150084 /* 14136621Sbt150084 * Polling the rx free list to check if those rx buffers held by 14146621Sbt150084 * the upper layer are released. 14156621Sbt150084 * 14166621Sbt150084 * Check the counter rcb_free to see if all pending buffers are 14176621Sbt150084 * released. No lock protection is needed here. 14186621Sbt150084 * 14196621Sbt150084 * Return B_TRUE if all pending buffers have been released; 14206621Sbt150084 * Otherwise return B_FALSE; 14216621Sbt150084 */ 14226621Sbt150084 for (i = 0; i < RX_DRAIN_TIME; i++) { 142310376SChenlu.Chen@Sun.COM done = (ixgbe->rcb_pending == 0); 14246621Sbt150084 14256621Sbt150084 if (done) 14266621Sbt150084 break; 14276621Sbt150084 14286621Sbt150084 msec_delay(1); 14296621Sbt150084 } 14306621Sbt150084 14316621Sbt150084 return (done); 14326621Sbt150084 } 14336621Sbt150084 14346621Sbt150084 /* 14356621Sbt150084 * ixgbe_start - Start the driver/chipset. 14366621Sbt150084 */ 14376621Sbt150084 int 143810376SChenlu.Chen@Sun.COM ixgbe_start(ixgbe_t *ixgbe, boolean_t alloc_buffer) 14396621Sbt150084 { 14406621Sbt150084 int i; 14416621Sbt150084 14426621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 14436621Sbt150084 144410376SChenlu.Chen@Sun.COM if (alloc_buffer) { 144510376SChenlu.Chen@Sun.COM if (ixgbe_alloc_rx_data(ixgbe) != IXGBE_SUCCESS) { 144610376SChenlu.Chen@Sun.COM ixgbe_error(ixgbe, 144710376SChenlu.Chen@Sun.COM "Failed to allocate software receive rings"); 144810376SChenlu.Chen@Sun.COM return (IXGBE_FAILURE); 144910376SChenlu.Chen@Sun.COM } 145010376SChenlu.Chen@Sun.COM 145110376SChenlu.Chen@Sun.COM /* Allocate buffers for all the rx/tx rings */ 145210376SChenlu.Chen@Sun.COM if (ixgbe_alloc_dma(ixgbe) != IXGBE_SUCCESS) { 145310376SChenlu.Chen@Sun.COM ixgbe_error(ixgbe, "Failed to allocate DMA resource"); 145410376SChenlu.Chen@Sun.COM return (IXGBE_FAILURE); 145510376SChenlu.Chen@Sun.COM } 145610376SChenlu.Chen@Sun.COM 145710376SChenlu.Chen@Sun.COM ixgbe->tx_ring_init = B_TRUE; 145810376SChenlu.Chen@Sun.COM } else { 145910376SChenlu.Chen@Sun.COM ixgbe->tx_ring_init = B_FALSE; 146010376SChenlu.Chen@Sun.COM } 146110376SChenlu.Chen@Sun.COM 14626621Sbt150084 for (i = 0; i < ixgbe->num_rx_rings; i++) 14636621Sbt150084 mutex_enter(&ixgbe->rx_rings[i].rx_lock); 14646621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) 14656621Sbt150084 mutex_enter(&ixgbe->tx_rings[i].tx_lock); 14666621Sbt150084 14676621Sbt150084 /* 14686621Sbt150084 * Start the chipset hardware 14696621Sbt150084 */ 14706621Sbt150084 if (ixgbe_chip_start(ixgbe) != IXGBE_SUCCESS) { 14716621Sbt150084 ixgbe_fm_ereport(ixgbe, DDI_FM_DEVICE_INVAL_STATE); 14726621Sbt150084 goto start_failure; 14736621Sbt150084 } 14746621Sbt150084 14756621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.reg_handle) != DDI_FM_OK) { 14766621Sbt150084 goto start_failure; 14776621Sbt150084 } 14786621Sbt150084 14796621Sbt150084 /* 14806621Sbt150084 * Setup the rx/tx rings 14816621Sbt150084 */ 14826621Sbt150084 ixgbe_setup_rings(ixgbe); 14836621Sbt150084 14846621Sbt150084 /* 14856621Sbt150084 * Enable adapter interrupts 14866621Sbt150084 * The interrupts must be enabled after the driver state is START 14876621Sbt150084 */ 14886621Sbt150084 ixgbe_enable_adapter_interrupts(ixgbe); 14896621Sbt150084 14906621Sbt150084 for (i = ixgbe->num_tx_rings - 1; i >= 0; i--) 14916621Sbt150084 mutex_exit(&ixgbe->tx_rings[i].tx_lock); 14926621Sbt150084 for (i = ixgbe->num_rx_rings - 1; i >= 0; i--) 14936621Sbt150084 mutex_exit(&ixgbe->rx_rings[i].rx_lock); 14946621Sbt150084 14956621Sbt150084 return (IXGBE_SUCCESS); 14966621Sbt150084 14976621Sbt150084 start_failure: 14986621Sbt150084 for (i = ixgbe->num_tx_rings - 1; i >= 0; i--) 14996621Sbt150084 mutex_exit(&ixgbe->tx_rings[i].tx_lock); 15006621Sbt150084 for (i = ixgbe->num_rx_rings - 1; i >= 0; i--) 15016621Sbt150084 mutex_exit(&ixgbe->rx_rings[i].rx_lock); 15026621Sbt150084 15036621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_LOST); 15046621Sbt150084 15056621Sbt150084 return (IXGBE_FAILURE); 15066621Sbt150084 } 15076621Sbt150084 15086621Sbt150084 /* 15096621Sbt150084 * ixgbe_stop - Stop the driver/chipset. 15106621Sbt150084 */ 15116621Sbt150084 void 151210376SChenlu.Chen@Sun.COM ixgbe_stop(ixgbe_t *ixgbe, boolean_t free_buffer) 15136621Sbt150084 { 15146621Sbt150084 int i; 15156621Sbt150084 15166621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 15176621Sbt150084 15186621Sbt150084 /* 15196621Sbt150084 * Disable the adapter interrupts 15206621Sbt150084 */ 15216621Sbt150084 ixgbe_disable_adapter_interrupts(ixgbe); 15226621Sbt150084 15236621Sbt150084 /* 15246621Sbt150084 * Drain the pending tx packets 15256621Sbt150084 */ 15266621Sbt150084 (void) ixgbe_tx_drain(ixgbe); 15276621Sbt150084 15286621Sbt150084 for (i = 0; i < ixgbe->num_rx_rings; i++) 15296621Sbt150084 mutex_enter(&ixgbe->rx_rings[i].rx_lock); 15306621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) 15316621Sbt150084 mutex_enter(&ixgbe->tx_rings[i].tx_lock); 15326621Sbt150084 15336621Sbt150084 /* 15346621Sbt150084 * Stop the chipset hardware 15356621Sbt150084 */ 15366621Sbt150084 ixgbe_chip_stop(ixgbe); 15376621Sbt150084 15386621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.reg_handle) != DDI_FM_OK) { 15396621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_LOST); 15406621Sbt150084 } 15416621Sbt150084 15426621Sbt150084 /* 15436621Sbt150084 * Clean the pending tx data/resources 15446621Sbt150084 */ 15456621Sbt150084 ixgbe_tx_clean(ixgbe); 15466621Sbt150084 15476621Sbt150084 for (i = ixgbe->num_tx_rings - 1; i >= 0; i--) 15486621Sbt150084 mutex_exit(&ixgbe->tx_rings[i].tx_lock); 15496621Sbt150084 for (i = ixgbe->num_rx_rings - 1; i >= 0; i--) 15506621Sbt150084 mutex_exit(&ixgbe->rx_rings[i].rx_lock); 155110376SChenlu.Chen@Sun.COM 155210376SChenlu.Chen@Sun.COM if (ixgbe->link_state == LINK_STATE_UP) { 155310376SChenlu.Chen@Sun.COM ixgbe->link_state = LINK_STATE_UNKNOWN; 155410376SChenlu.Chen@Sun.COM mac_link_update(ixgbe->mac_hdl, ixgbe->link_state); 155510376SChenlu.Chen@Sun.COM } 155610376SChenlu.Chen@Sun.COM 155710376SChenlu.Chen@Sun.COM if (free_buffer) { 155810376SChenlu.Chen@Sun.COM /* 155910376SChenlu.Chen@Sun.COM * Release the DMA/memory resources of rx/tx rings 156010376SChenlu.Chen@Sun.COM */ 156110376SChenlu.Chen@Sun.COM ixgbe_free_dma(ixgbe); 156210376SChenlu.Chen@Sun.COM ixgbe_free_rx_data(ixgbe); 156310376SChenlu.Chen@Sun.COM } 15646621Sbt150084 } 15656621Sbt150084 15666621Sbt150084 /* 15676621Sbt150084 * ixgbe_alloc_rings - Allocate memory space for rx/tx rings. 15686621Sbt150084 */ 15696621Sbt150084 static int 15706621Sbt150084 ixgbe_alloc_rings(ixgbe_t *ixgbe) 15716621Sbt150084 { 15726621Sbt150084 /* 15736621Sbt150084 * Allocate memory space for rx rings 15746621Sbt150084 */ 15756621Sbt150084 ixgbe->rx_rings = kmem_zalloc( 15766621Sbt150084 sizeof (ixgbe_rx_ring_t) * ixgbe->num_rx_rings, 15776621Sbt150084 KM_NOSLEEP); 15786621Sbt150084 15796621Sbt150084 if (ixgbe->rx_rings == NULL) { 15806621Sbt150084 return (IXGBE_FAILURE); 15816621Sbt150084 } 15826621Sbt150084 15836621Sbt150084 /* 15846621Sbt150084 * Allocate memory space for tx rings 15856621Sbt150084 */ 15866621Sbt150084 ixgbe->tx_rings = kmem_zalloc( 15876621Sbt150084 sizeof (ixgbe_tx_ring_t) * ixgbe->num_tx_rings, 15886621Sbt150084 KM_NOSLEEP); 15896621Sbt150084 15906621Sbt150084 if (ixgbe->tx_rings == NULL) { 15916621Sbt150084 kmem_free(ixgbe->rx_rings, 15926621Sbt150084 sizeof (ixgbe_rx_ring_t) * ixgbe->num_rx_rings); 15936621Sbt150084 ixgbe->rx_rings = NULL; 15946621Sbt150084 return (IXGBE_FAILURE); 15956621Sbt150084 } 15966621Sbt150084 15978275SEric Cheng /* 15988275SEric Cheng * Allocate memory space for rx ring groups 15998275SEric Cheng */ 16008275SEric Cheng ixgbe->rx_groups = kmem_zalloc( 16018275SEric Cheng sizeof (ixgbe_rx_group_t) * ixgbe->num_rx_groups, 16028275SEric Cheng KM_NOSLEEP); 16038275SEric Cheng 16048275SEric Cheng if (ixgbe->rx_groups == NULL) { 16058275SEric Cheng kmem_free(ixgbe->rx_rings, 16068275SEric Cheng sizeof (ixgbe_rx_ring_t) * ixgbe->num_rx_rings); 16078275SEric Cheng kmem_free(ixgbe->tx_rings, 16088275SEric Cheng sizeof (ixgbe_tx_ring_t) * ixgbe->num_tx_rings); 16098275SEric Cheng ixgbe->rx_rings = NULL; 16108275SEric Cheng ixgbe->tx_rings = NULL; 16118275SEric Cheng return (IXGBE_FAILURE); 16128275SEric Cheng } 16138275SEric Cheng 16146621Sbt150084 return (IXGBE_SUCCESS); 16156621Sbt150084 } 16166621Sbt150084 16176621Sbt150084 /* 16186621Sbt150084 * ixgbe_free_rings - Free the memory space of rx/tx rings. 16196621Sbt150084 */ 16206621Sbt150084 static void 16216621Sbt150084 ixgbe_free_rings(ixgbe_t *ixgbe) 16226621Sbt150084 { 16236621Sbt150084 if (ixgbe->rx_rings != NULL) { 16246621Sbt150084 kmem_free(ixgbe->rx_rings, 16256621Sbt150084 sizeof (ixgbe_rx_ring_t) * ixgbe->num_rx_rings); 16266621Sbt150084 ixgbe->rx_rings = NULL; 16276621Sbt150084 } 16286621Sbt150084 16296621Sbt150084 if (ixgbe->tx_rings != NULL) { 16306621Sbt150084 kmem_free(ixgbe->tx_rings, 16316621Sbt150084 sizeof (ixgbe_tx_ring_t) * ixgbe->num_tx_rings); 16326621Sbt150084 ixgbe->tx_rings = NULL; 16336621Sbt150084 } 16348275SEric Cheng 16358275SEric Cheng if (ixgbe->rx_groups != NULL) { 16368275SEric Cheng kmem_free(ixgbe->rx_groups, 16378275SEric Cheng sizeof (ixgbe_rx_group_t) * ixgbe->num_rx_groups); 16388275SEric Cheng ixgbe->rx_groups = NULL; 16398275SEric Cheng } 16406621Sbt150084 } 16416621Sbt150084 164210376SChenlu.Chen@Sun.COM static int 164310376SChenlu.Chen@Sun.COM ixgbe_alloc_rx_data(ixgbe_t *ixgbe) 164410376SChenlu.Chen@Sun.COM { 164510376SChenlu.Chen@Sun.COM ixgbe_rx_ring_t *rx_ring; 164610376SChenlu.Chen@Sun.COM int i; 164710376SChenlu.Chen@Sun.COM 164810376SChenlu.Chen@Sun.COM for (i = 0; i < ixgbe->num_rx_rings; i++) { 164910376SChenlu.Chen@Sun.COM rx_ring = &ixgbe->rx_rings[i]; 165010376SChenlu.Chen@Sun.COM if (ixgbe_alloc_rx_ring_data(rx_ring) != IXGBE_SUCCESS) 165110376SChenlu.Chen@Sun.COM goto alloc_rx_rings_failure; 165210376SChenlu.Chen@Sun.COM } 165310376SChenlu.Chen@Sun.COM return (IXGBE_SUCCESS); 165410376SChenlu.Chen@Sun.COM 165510376SChenlu.Chen@Sun.COM alloc_rx_rings_failure: 165610376SChenlu.Chen@Sun.COM ixgbe_free_rx_data(ixgbe); 165710376SChenlu.Chen@Sun.COM return (IXGBE_FAILURE); 165810376SChenlu.Chen@Sun.COM } 165910376SChenlu.Chen@Sun.COM 166010376SChenlu.Chen@Sun.COM static void 166110376SChenlu.Chen@Sun.COM ixgbe_free_rx_data(ixgbe_t *ixgbe) 166210376SChenlu.Chen@Sun.COM { 166310376SChenlu.Chen@Sun.COM ixgbe_rx_ring_t *rx_ring; 166410376SChenlu.Chen@Sun.COM ixgbe_rx_data_t *rx_data; 166510376SChenlu.Chen@Sun.COM int i; 166610376SChenlu.Chen@Sun.COM 166710376SChenlu.Chen@Sun.COM for (i = 0; i < ixgbe->num_rx_rings; i++) { 166810376SChenlu.Chen@Sun.COM rx_ring = &ixgbe->rx_rings[i]; 166910376SChenlu.Chen@Sun.COM 167010376SChenlu.Chen@Sun.COM mutex_enter(&ixgbe->rx_pending_lock); 167110376SChenlu.Chen@Sun.COM rx_data = rx_ring->rx_data; 167210376SChenlu.Chen@Sun.COM 167310376SChenlu.Chen@Sun.COM if (rx_data != NULL) { 167410376SChenlu.Chen@Sun.COM rx_data->flag |= IXGBE_RX_STOPPED; 167510376SChenlu.Chen@Sun.COM 167610376SChenlu.Chen@Sun.COM if (rx_data->rcb_pending == 0) { 167710376SChenlu.Chen@Sun.COM ixgbe_free_rx_ring_data(rx_data); 167810376SChenlu.Chen@Sun.COM rx_ring->rx_data = NULL; 167910376SChenlu.Chen@Sun.COM } 168010376SChenlu.Chen@Sun.COM } 168110376SChenlu.Chen@Sun.COM 168210376SChenlu.Chen@Sun.COM mutex_exit(&ixgbe->rx_pending_lock); 168310376SChenlu.Chen@Sun.COM } 168410376SChenlu.Chen@Sun.COM } 168510376SChenlu.Chen@Sun.COM 16866621Sbt150084 /* 16876621Sbt150084 * ixgbe_setup_rings - Setup rx/tx rings. 16886621Sbt150084 */ 16896621Sbt150084 static void 16906621Sbt150084 ixgbe_setup_rings(ixgbe_t *ixgbe) 16916621Sbt150084 { 16926621Sbt150084 /* 16936621Sbt150084 * Setup the rx/tx rings, including the following: 16946621Sbt150084 * 16956621Sbt150084 * 1. Setup the descriptor ring and the control block buffers; 16966621Sbt150084 * 2. Initialize necessary registers for receive/transmit; 16976621Sbt150084 * 3. Initialize software pointers/parameters for receive/transmit; 16986621Sbt150084 */ 16996621Sbt150084 ixgbe_setup_rx(ixgbe); 17006621Sbt150084 17016621Sbt150084 ixgbe_setup_tx(ixgbe); 17026621Sbt150084 } 17036621Sbt150084 17046621Sbt150084 static void 17056621Sbt150084 ixgbe_setup_rx_ring(ixgbe_rx_ring_t *rx_ring) 17066621Sbt150084 { 17076621Sbt150084 ixgbe_t *ixgbe = rx_ring->ixgbe; 170810376SChenlu.Chen@Sun.COM ixgbe_rx_data_t *rx_data = rx_ring->rx_data; 17096621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 17106621Sbt150084 rx_control_block_t *rcb; 17116621Sbt150084 union ixgbe_adv_rx_desc *rbd; 17126621Sbt150084 uint32_t size; 17136621Sbt150084 uint32_t buf_low; 17146621Sbt150084 uint32_t buf_high; 17156621Sbt150084 uint32_t reg_val; 17166621Sbt150084 int i; 17176621Sbt150084 17186621Sbt150084 ASSERT(mutex_owned(&rx_ring->rx_lock)); 17196621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 17206621Sbt150084 17216621Sbt150084 for (i = 0; i < ixgbe->rx_ring_size; i++) { 172210376SChenlu.Chen@Sun.COM rcb = rx_data->work_list[i]; 172310376SChenlu.Chen@Sun.COM rbd = &rx_data->rbd_ring[i]; 17246621Sbt150084 17256621Sbt150084 rbd->read.pkt_addr = rcb->rx_buf.dma_address; 17266621Sbt150084 rbd->read.hdr_addr = NULL; 17276621Sbt150084 } 17286621Sbt150084 17296621Sbt150084 /* 17306621Sbt150084 * Initialize the length register 17316621Sbt150084 */ 173210376SChenlu.Chen@Sun.COM size = rx_data->ring_size * sizeof (union ixgbe_adv_rx_desc); 17336621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(rx_ring->index), size); 17346621Sbt150084 17356621Sbt150084 /* 17366621Sbt150084 * Initialize the base address registers 17376621Sbt150084 */ 173810376SChenlu.Chen@Sun.COM buf_low = (uint32_t)rx_data->rbd_area.dma_address; 173910376SChenlu.Chen@Sun.COM buf_high = (uint32_t)(rx_data->rbd_area.dma_address >> 32); 17406621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(rx_ring->index), buf_high); 17416621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(rx_ring->index), buf_low); 17426621Sbt150084 17436621Sbt150084 /* 17446621Sbt150084 * Setup head & tail pointers 17456621Sbt150084 */ 174610376SChenlu.Chen@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_RDT(rx_ring->index), rx_data->ring_size - 1); 17476621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RDH(rx_ring->index), 0); 17486621Sbt150084 174910376SChenlu.Chen@Sun.COM rx_data->rbd_next = 0; 17506621Sbt150084 17516621Sbt150084 /* 17526621Sbt150084 * Setup the Receive Descriptor Control Register (RXDCTL) 17536621Sbt150084 * PTHRESH=32 descriptors (half the internal cache) 17546621Sbt150084 * HTHRESH=0 descriptors (to minimize latency on fetch) 17556621Sbt150084 * WTHRESH defaults to 1 (writeback each descriptor) 17566621Sbt150084 */ 17576621Sbt150084 reg_val = IXGBE_READ_REG(hw, IXGBE_RXDCTL(rx_ring->index)); 17586621Sbt150084 reg_val |= IXGBE_RXDCTL_ENABLE; /* enable queue */ 17599353SSamuel.Tu@Sun.COM 17609353SSamuel.Tu@Sun.COM /* Not a valid value for 82599 */ 17619353SSamuel.Tu@Sun.COM if (hw->mac.type < ixgbe_mac_82599EB) { 17629353SSamuel.Tu@Sun.COM reg_val |= 0x0020; /* pthresh */ 17639353SSamuel.Tu@Sun.COM } 17646621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(rx_ring->index), reg_val); 17656621Sbt150084 17669353SSamuel.Tu@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) { 17679353SSamuel.Tu@Sun.COM reg_val = IXGBE_READ_REG(hw, IXGBE_RDRXCTL); 17689353SSamuel.Tu@Sun.COM reg_val |= (IXGBE_RDRXCTL_CRCSTRIP | IXGBE_RDRXCTL_AGGDIS); 17699353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, reg_val); 17709353SSamuel.Tu@Sun.COM } 17719353SSamuel.Tu@Sun.COM 17726621Sbt150084 /* 17736621Sbt150084 * Setup the Split and Replication Receive Control Register. 17746621Sbt150084 * Set the rx buffer size and the advanced descriptor type. 17756621Sbt150084 */ 17766621Sbt150084 reg_val = (ixgbe->rx_buf_size >> IXGBE_SRRCTL_BSIZEPKT_SHIFT) | 17776621Sbt150084 IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF; 17789353SSamuel.Tu@Sun.COM reg_val |= IXGBE_SRRCTL_DROP_EN; 17796621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(rx_ring->index), reg_val); 17806621Sbt150084 } 17816621Sbt150084 17826621Sbt150084 static void 17836621Sbt150084 ixgbe_setup_rx(ixgbe_t *ixgbe) 17846621Sbt150084 { 17856621Sbt150084 ixgbe_rx_ring_t *rx_ring; 17866621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 17878275SEric Cheng ixgbe_rx_group_t *rx_group; 17886621Sbt150084 uint32_t reg_val; 17898275SEric Cheng uint32_t ring_mapping; 17906621Sbt150084 int i; 17916621Sbt150084 17929353SSamuel.Tu@Sun.COM /* PSRTYPE must be configured for 82599 */ 17939353SSamuel.Tu@Sun.COM reg_val = IXGBE_PSRTYPE_TCPHDR | IXGBE_PSRTYPE_UDPHDR | 17949353SSamuel.Tu@Sun.COM IXGBE_PSRTYPE_IPV4HDR | IXGBE_PSRTYPE_IPV6HDR; 17959353SSamuel.Tu@Sun.COM #define IXGBE_PSRTYPE_L2_PKT 0x00001000 17969353SSamuel.Tu@Sun.COM reg_val |= IXGBE_PSRTYPE_L2_PKT; 17979353SSamuel.Tu@Sun.COM reg_val |= 0xE0000000; 17989353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(0), reg_val); 17999353SSamuel.Tu@Sun.COM 18006621Sbt150084 /* 18016621Sbt150084 * Set filter control in FCTRL to accept broadcast packets and do 18026621Sbt150084 * not pass pause frames to host. Flow control settings are already 18036621Sbt150084 * in this register, so preserve them. 18046621Sbt150084 */ 18056621Sbt150084 reg_val = IXGBE_READ_REG(hw, IXGBE_FCTRL); 18066621Sbt150084 reg_val |= IXGBE_FCTRL_BAM; /* broadcast accept mode */ 18076621Sbt150084 reg_val |= IXGBE_FCTRL_DPF; /* discard pause frames */ 18086621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, reg_val); 18096621Sbt150084 18106621Sbt150084 /* 18116621Sbt150084 * Enable the receive unit. This must be done after filter 18126621Sbt150084 * control is set in FCTRL. 18136621Sbt150084 */ 18146621Sbt150084 reg_val = (IXGBE_RXCTRL_RXEN /* Enable Receive Unit */ 18156621Sbt150084 | IXGBE_RXCTRL_DMBYPS); /* descriptor monitor bypass */ 18166621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, reg_val); 18176621Sbt150084 18186621Sbt150084 /* 18196621Sbt150084 * ixgbe_setup_rx_ring must be called after configuring RXCTRL 18206621Sbt150084 */ 18216621Sbt150084 for (i = 0; i < ixgbe->num_rx_rings; i++) { 18226621Sbt150084 rx_ring = &ixgbe->rx_rings[i]; 18236621Sbt150084 ixgbe_setup_rx_ring(rx_ring); 18246621Sbt150084 } 18256621Sbt150084 18266621Sbt150084 /* 18278275SEric Cheng * Setup rx groups. 18288275SEric Cheng */ 18298275SEric Cheng for (i = 0; i < ixgbe->num_rx_groups; i++) { 18308275SEric Cheng rx_group = &ixgbe->rx_groups[i]; 18318275SEric Cheng rx_group->index = i; 18328275SEric Cheng rx_group->ixgbe = ixgbe; 18338275SEric Cheng } 18348275SEric Cheng 18358275SEric Cheng /* 18368275SEric Cheng * Setup the per-ring statistics mapping. 18378275SEric Cheng */ 18388275SEric Cheng ring_mapping = 0; 18398275SEric Cheng for (i = 0; i < ixgbe->num_rx_rings; i++) { 18408275SEric Cheng ring_mapping |= (i & 0xF) << (8 * (i & 0x3)); 18418275SEric Cheng if ((i & 0x3) == 0x3) { 18428275SEric Cheng IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i >> 2), ring_mapping); 18438275SEric Cheng ring_mapping = 0; 18448275SEric Cheng } 18458275SEric Cheng } 18468275SEric Cheng if ((i & 0x3) != 0x3) 18478275SEric Cheng IXGBE_WRITE_REG(hw, IXGBE_RQSMR(i >> 2), ring_mapping); 18488275SEric Cheng 18498275SEric Cheng /* 18509353SSamuel.Tu@Sun.COM * The Max Frame Size in MHADD/MAXFRS will be internally increased 18519353SSamuel.Tu@Sun.COM * by four bytes if the packet has a VLAN field, so includes MTU, 18529353SSamuel.Tu@Sun.COM * ethernet header and frame check sequence. 18539353SSamuel.Tu@Sun.COM * Register is MAXFRS in 82599. 18546621Sbt150084 */ 18556621Sbt150084 reg_val = (ixgbe->default_mtu + sizeof (struct ether_header) 18566621Sbt150084 + ETHERFCSL) << IXGBE_MHADD_MFS_SHIFT; 18576621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_MHADD, reg_val); 18586621Sbt150084 18596621Sbt150084 /* 18606621Sbt150084 * Setup Jumbo Frame enable bit 18616621Sbt150084 */ 18626621Sbt150084 if (ixgbe->default_mtu > ETHERMTU) { 18636621Sbt150084 reg_val = IXGBE_READ_REG(hw, IXGBE_HLREG0); 18646621Sbt150084 reg_val |= IXGBE_HLREG0_JUMBOEN; 18656621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_val); 18666621Sbt150084 } 18676621Sbt150084 18686621Sbt150084 /* 18696621Sbt150084 * Hardware checksum settings 18706621Sbt150084 */ 18716621Sbt150084 if (ixgbe->rx_hcksum_enable) { 18726621Sbt150084 reg_val = IXGBE_RXCSUM_IPPCSE; /* IP checksum */ 18736621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, reg_val); 18746621Sbt150084 } 18756621Sbt150084 18766621Sbt150084 /* 18776621Sbt150084 * Setup RSS for multiple receive queues 18786621Sbt150084 */ 18796621Sbt150084 if (ixgbe->num_rx_rings > 1) 18806621Sbt150084 ixgbe_setup_rss(ixgbe); 18816621Sbt150084 } 18826621Sbt150084 18836621Sbt150084 static void 18846621Sbt150084 ixgbe_setup_tx_ring(ixgbe_tx_ring_t *tx_ring) 18856621Sbt150084 { 18866621Sbt150084 ixgbe_t *ixgbe = tx_ring->ixgbe; 18876621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 18886621Sbt150084 uint32_t size; 18896621Sbt150084 uint32_t buf_low; 18906621Sbt150084 uint32_t buf_high; 18916621Sbt150084 uint32_t reg_val; 18926621Sbt150084 18936621Sbt150084 ASSERT(mutex_owned(&tx_ring->tx_lock)); 18946621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 18956621Sbt150084 18966621Sbt150084 /* 18976621Sbt150084 * Initialize the length register 18986621Sbt150084 */ 18996621Sbt150084 size = tx_ring->ring_size * sizeof (union ixgbe_adv_tx_desc); 19006621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(tx_ring->index), size); 19016621Sbt150084 19026621Sbt150084 /* 19036621Sbt150084 * Initialize the base address registers 19046621Sbt150084 */ 19056621Sbt150084 buf_low = (uint32_t)tx_ring->tbd_area.dma_address; 19066621Sbt150084 buf_high = (uint32_t)(tx_ring->tbd_area.dma_address >> 32); 19076621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(tx_ring->index), buf_low); 19086621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(tx_ring->index), buf_high); 19096621Sbt150084 19106621Sbt150084 /* 19116621Sbt150084 * Setup head & tail pointers 19126621Sbt150084 */ 19136621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_TDH(tx_ring->index), 0); 19146621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_TDT(tx_ring->index), 0); 19156621Sbt150084 19166621Sbt150084 /* 19176621Sbt150084 * Setup head write-back 19186621Sbt150084 */ 19196621Sbt150084 if (ixgbe->tx_head_wb_enable) { 19206621Sbt150084 /* 19216621Sbt150084 * The memory of the head write-back is allocated using 19226621Sbt150084 * the extra tbd beyond the tail of the tbd ring. 19236621Sbt150084 */ 19246621Sbt150084 tx_ring->tbd_head_wb = (uint32_t *) 19256621Sbt150084 ((uintptr_t)tx_ring->tbd_area.address + size); 19266621Sbt150084 *tx_ring->tbd_head_wb = 0; 19276621Sbt150084 19286621Sbt150084 buf_low = (uint32_t) 19296621Sbt150084 (tx_ring->tbd_area.dma_address + size); 19306621Sbt150084 buf_high = (uint32_t) 19316621Sbt150084 ((tx_ring->tbd_area.dma_address + size) >> 32); 19326621Sbt150084 19336621Sbt150084 /* Set the head write-back enable bit */ 19346621Sbt150084 buf_low |= IXGBE_TDWBAL_HEAD_WB_ENABLE; 19356621Sbt150084 19366621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_TDWBAL(tx_ring->index), buf_low); 19376621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_TDWBAH(tx_ring->index), buf_high); 19386621Sbt150084 19396621Sbt150084 /* 19406621Sbt150084 * Turn off relaxed ordering for head write back or it will 19416621Sbt150084 * cause problems with the tx recycling 19426621Sbt150084 */ 19436621Sbt150084 reg_val = IXGBE_READ_REG(hw, 19446621Sbt150084 IXGBE_DCA_TXCTRL(tx_ring->index)); 19456621Sbt150084 reg_val &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN; 19466621Sbt150084 IXGBE_WRITE_REG(hw, 19476621Sbt150084 IXGBE_DCA_TXCTRL(tx_ring->index), reg_val); 19486621Sbt150084 } else { 19496621Sbt150084 tx_ring->tbd_head_wb = NULL; 19506621Sbt150084 } 19516621Sbt150084 19526621Sbt150084 tx_ring->tbd_head = 0; 19536621Sbt150084 tx_ring->tbd_tail = 0; 19546621Sbt150084 tx_ring->tbd_free = tx_ring->ring_size; 19556621Sbt150084 195610376SChenlu.Chen@Sun.COM if (ixgbe->tx_ring_init == B_TRUE) { 19576621Sbt150084 tx_ring->tcb_head = 0; 19586621Sbt150084 tx_ring->tcb_tail = 0; 19596621Sbt150084 tx_ring->tcb_free = tx_ring->free_list_size; 19606621Sbt150084 } 19616621Sbt150084 19626621Sbt150084 /* 19637245Sgg161487 * Initialize the s/w context structure 19646621Sbt150084 */ 19657245Sgg161487 bzero(&tx_ring->tx_context, sizeof (ixgbe_tx_context_t)); 19666621Sbt150084 } 19676621Sbt150084 19686621Sbt150084 static void 19696621Sbt150084 ixgbe_setup_tx(ixgbe_t *ixgbe) 19706621Sbt150084 { 19717167Sgg161487 struct ixgbe_hw *hw = &ixgbe->hw; 19726621Sbt150084 ixgbe_tx_ring_t *tx_ring; 19737167Sgg161487 uint32_t reg_val; 19748275SEric Cheng uint32_t ring_mapping; 19756621Sbt150084 int i; 19766621Sbt150084 19776621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) { 19786621Sbt150084 tx_ring = &ixgbe->tx_rings[i]; 19796621Sbt150084 ixgbe_setup_tx_ring(tx_ring); 19806621Sbt150084 } 19817167Sgg161487 19827167Sgg161487 /* 19838275SEric Cheng * Setup the per-ring statistics mapping. 19848275SEric Cheng */ 19858275SEric Cheng ring_mapping = 0; 19868275SEric Cheng for (i = 0; i < ixgbe->num_tx_rings; i++) { 19878275SEric Cheng ring_mapping |= (i & 0xF) << (8 * (i & 0x3)); 19888275SEric Cheng if ((i & 0x3) == 0x3) { 19899353SSamuel.Tu@Sun.COM if (hw->mac.type >= ixgbe_mac_82599EB) { 19909353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_TQSM(i >> 2), 19919353SSamuel.Tu@Sun.COM ring_mapping); 19929353SSamuel.Tu@Sun.COM } else { 19939353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_TQSMR(i >> 2), 19949353SSamuel.Tu@Sun.COM ring_mapping); 19959353SSamuel.Tu@Sun.COM } 19968275SEric Cheng ring_mapping = 0; 19978275SEric Cheng } 19988275SEric Cheng } 19998275SEric Cheng if ((i & 0x3) != 0x3) 20009353SSamuel.Tu@Sun.COM if (hw->mac.type >= ixgbe_mac_82599EB) { 20019353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_TQSM(i >> 2), ring_mapping); 20029353SSamuel.Tu@Sun.COM } else { 20039353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_TQSMR(i >> 2), ring_mapping); 20049353SSamuel.Tu@Sun.COM } 20058275SEric Cheng 20068275SEric Cheng /* 20077167Sgg161487 * Enable CRC appending and TX padding (for short tx frames) 20087167Sgg161487 */ 20097167Sgg161487 reg_val = IXGBE_READ_REG(hw, IXGBE_HLREG0); 20107167Sgg161487 reg_val |= IXGBE_HLREG0_TXCRCEN | IXGBE_HLREG0_TXPADEN; 20117167Sgg161487 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, reg_val); 20129353SSamuel.Tu@Sun.COM 20139353SSamuel.Tu@Sun.COM /* 20149353SSamuel.Tu@Sun.COM * enable DMA for 82599 parts 20159353SSamuel.Tu@Sun.COM */ 20169353SSamuel.Tu@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) { 20179353SSamuel.Tu@Sun.COM /* DMATXCTL.TE must be set after all Tx config is complete */ 20189353SSamuel.Tu@Sun.COM reg_val = IXGBE_READ_REG(hw, IXGBE_DMATXCTL); 20199353SSamuel.Tu@Sun.COM reg_val |= IXGBE_DMATXCTL_TE; 20209353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, reg_val); 20219353SSamuel.Tu@Sun.COM } 20229353SSamuel.Tu@Sun.COM 20239353SSamuel.Tu@Sun.COM /* 20249353SSamuel.Tu@Sun.COM * Enabling tx queues .. 20259353SSamuel.Tu@Sun.COM * For 82599 must be done after DMATXCTL.TE is set 20269353SSamuel.Tu@Sun.COM */ 20279353SSamuel.Tu@Sun.COM for (i = 0; i < ixgbe->num_tx_rings; i++) { 20289353SSamuel.Tu@Sun.COM tx_ring = &ixgbe->tx_rings[i]; 20299353SSamuel.Tu@Sun.COM reg_val = IXGBE_READ_REG(hw, IXGBE_TXDCTL(tx_ring->index)); 20309353SSamuel.Tu@Sun.COM reg_val |= IXGBE_TXDCTL_ENABLE; 20319353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(tx_ring->index), reg_val); 20329353SSamuel.Tu@Sun.COM } 20336621Sbt150084 } 20346621Sbt150084 20356621Sbt150084 /* 20366621Sbt150084 * ixgbe_setup_rss - Setup receive-side scaling feature. 20376621Sbt150084 */ 20386621Sbt150084 static void 20396621Sbt150084 ixgbe_setup_rss(ixgbe_t *ixgbe) 20406621Sbt150084 { 20416621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 20427167Sgg161487 uint32_t i, mrqc, rxcsum; 20436621Sbt150084 uint32_t random; 20446621Sbt150084 uint32_t reta; 20456621Sbt150084 20466621Sbt150084 /* 20476621Sbt150084 * Fill out redirection table 20486621Sbt150084 */ 20496621Sbt150084 reta = 0; 20506621Sbt150084 for (i = 0; i < 128; i++) { 20517167Sgg161487 reta = (reta << 8) | (i % ixgbe->num_rx_rings); 20527167Sgg161487 if ((i & 3) == 3) 20536621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta); 20546621Sbt150084 } 20556621Sbt150084 20566621Sbt150084 /* 20576621Sbt150084 * Fill out hash function seeds with a random constant 20586621Sbt150084 */ 20596621Sbt150084 for (i = 0; i < 10; i++) { 20606621Sbt150084 (void) random_get_pseudo_bytes((uint8_t *)&random, 20616621Sbt150084 sizeof (uint32_t)); 20626621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), random); 20636621Sbt150084 } 20646621Sbt150084 20656621Sbt150084 /* 20667167Sgg161487 * Enable RSS & perform hash on these packet types 20676621Sbt150084 */ 20686621Sbt150084 mrqc = IXGBE_MRQC_RSSEN | 20696621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV4 | 20706621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV4_TCP | 20716621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV4_UDP | 20726621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP | 20736621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV6_EX | 20746621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV6 | 20756621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV6_TCP | 20766621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV6_UDP | 20776621Sbt150084 IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP; 20786621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc); 20796621Sbt150084 20806621Sbt150084 /* 20816621Sbt150084 * Disable Packet Checksum to enable RSS for multiple receive queues. 20826621Sbt150084 * It is an adapter hardware limitation that Packet Checksum is 20836621Sbt150084 * mutually exclusive with RSS. 20846621Sbt150084 */ 20856621Sbt150084 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM); 20866621Sbt150084 rxcsum |= IXGBE_RXCSUM_PCSD; 20876621Sbt150084 rxcsum &= ~IXGBE_RXCSUM_IPPCSE; 20886621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum); 20896621Sbt150084 } 20906621Sbt150084 20916621Sbt150084 /* 20926621Sbt150084 * ixgbe_init_unicst - Initialize the unicast addresses. 20936621Sbt150084 */ 20946621Sbt150084 static void 20956621Sbt150084 ixgbe_init_unicst(ixgbe_t *ixgbe) 20966621Sbt150084 { 20976621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 20988275SEric Cheng uint8_t *mac_addr; 20996621Sbt150084 int slot; 21006621Sbt150084 /* 21016621Sbt150084 * Here we should consider two situations: 21026621Sbt150084 * 21038275SEric Cheng * 1. Chipset is initialized at the first time, 21048275SEric Cheng * Clear all the multiple unicast addresses. 21056621Sbt150084 * 21066621Sbt150084 * 2. Chipset is reset 21076621Sbt150084 * Recover the multiple unicast addresses from the 21086621Sbt150084 * software data structure to the RAR registers. 21096621Sbt150084 */ 21106621Sbt150084 if (!ixgbe->unicst_init) { 21116621Sbt150084 /* 21126621Sbt150084 * Initialize the multiple unicast addresses 21136621Sbt150084 */ 21146621Sbt150084 ixgbe->unicst_total = MAX_NUM_UNICAST_ADDRESSES; 21158275SEric Cheng ixgbe->unicst_avail = ixgbe->unicst_total; 21168275SEric Cheng for (slot = 0; slot < ixgbe->unicst_total; slot++) { 21178275SEric Cheng mac_addr = ixgbe->unicst_addr[slot].mac.addr; 21188275SEric Cheng bzero(mac_addr, ETHERADDRL); 21198275SEric Cheng (void) ixgbe_set_rar(hw, slot, mac_addr, NULL, NULL); 21206621Sbt150084 ixgbe->unicst_addr[slot].mac.set = 0; 21218275SEric Cheng } 21226621Sbt150084 ixgbe->unicst_init = B_TRUE; 21236621Sbt150084 } else { 21246621Sbt150084 /* Re-configure the RAR registers */ 21258275SEric Cheng for (slot = 0; slot < ixgbe->unicst_total; slot++) { 21268275SEric Cheng mac_addr = ixgbe->unicst_addr[slot].mac.addr; 21278275SEric Cheng if (ixgbe->unicst_addr[slot].mac.set == 1) { 21288275SEric Cheng (void) ixgbe_set_rar(hw, slot, mac_addr, 21298275SEric Cheng NULL, IXGBE_RAH_AV); 21308275SEric Cheng } else { 21318275SEric Cheng bzero(mac_addr, ETHERADDRL); 21328275SEric Cheng (void) ixgbe_set_rar(hw, slot, mac_addr, 21338275SEric Cheng NULL, NULL); 21348275SEric Cheng } 21358275SEric Cheng } 21366621Sbt150084 } 21376621Sbt150084 } 21388275SEric Cheng 21396621Sbt150084 /* 21406621Sbt150084 * ixgbe_unicst_set - Set the unicast address to the specified slot. 21416621Sbt150084 */ 21426621Sbt150084 int 21436621Sbt150084 ixgbe_unicst_set(ixgbe_t *ixgbe, const uint8_t *mac_addr, 21448275SEric Cheng int slot) 21456621Sbt150084 { 21466621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 21476621Sbt150084 21486621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 21496621Sbt150084 21506621Sbt150084 /* 21516621Sbt150084 * Save the unicast address in the software data structure 21526621Sbt150084 */ 21536621Sbt150084 bcopy(mac_addr, ixgbe->unicst_addr[slot].mac.addr, ETHERADDRL); 21546621Sbt150084 21556621Sbt150084 /* 21566621Sbt150084 * Set the unicast address to the RAR register 21576621Sbt150084 */ 21588275SEric Cheng (void) ixgbe_set_rar(hw, slot, (uint8_t *)mac_addr, NULL, IXGBE_RAH_AV); 21596621Sbt150084 21606621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.reg_handle) != DDI_FM_OK) { 21616621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_DEGRADED); 21626621Sbt150084 return (EIO); 21636621Sbt150084 } 21646621Sbt150084 21656621Sbt150084 return (0); 21666621Sbt150084 } 21676621Sbt150084 21686621Sbt150084 /* 21698275SEric Cheng * ixgbe_unicst_find - Find the slot for the specified unicast address 21708275SEric Cheng */ 21718275SEric Cheng int 21728275SEric Cheng ixgbe_unicst_find(ixgbe_t *ixgbe, const uint8_t *mac_addr) 21738275SEric Cheng { 21748275SEric Cheng int slot; 21758275SEric Cheng 21768275SEric Cheng ASSERT(mutex_owned(&ixgbe->gen_lock)); 21778275SEric Cheng 21788275SEric Cheng for (slot = 0; slot < ixgbe->unicst_total; slot++) { 21798275SEric Cheng if (bcmp(ixgbe->unicst_addr[slot].mac.addr, 21808275SEric Cheng mac_addr, ETHERADDRL) == 0) 21818275SEric Cheng return (slot); 21828275SEric Cheng } 21838275SEric Cheng 21848275SEric Cheng return (-1); 21858275SEric Cheng } 21868275SEric Cheng 21878275SEric Cheng /* 21886621Sbt150084 * ixgbe_multicst_add - Add a multicst address. 21896621Sbt150084 */ 21906621Sbt150084 int 21916621Sbt150084 ixgbe_multicst_add(ixgbe_t *ixgbe, const uint8_t *multiaddr) 21926621Sbt150084 { 21936621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 21946621Sbt150084 21956621Sbt150084 if ((multiaddr[0] & 01) == 0) { 21966621Sbt150084 return (EINVAL); 21976621Sbt150084 } 21986621Sbt150084 21996621Sbt150084 if (ixgbe->mcast_count >= MAX_NUM_MULTICAST_ADDRESSES) { 22006621Sbt150084 return (ENOENT); 22016621Sbt150084 } 22026621Sbt150084 22036621Sbt150084 bcopy(multiaddr, 22046621Sbt150084 &ixgbe->mcast_table[ixgbe->mcast_count], ETHERADDRL); 22056621Sbt150084 ixgbe->mcast_count++; 22066621Sbt150084 22076621Sbt150084 /* 22086621Sbt150084 * Update the multicast table in the hardware 22096621Sbt150084 */ 22106621Sbt150084 ixgbe_setup_multicst(ixgbe); 22116621Sbt150084 22126621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.reg_handle) != DDI_FM_OK) { 22136621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_DEGRADED); 22146621Sbt150084 return (EIO); 22156621Sbt150084 } 22166621Sbt150084 22176621Sbt150084 return (0); 22186621Sbt150084 } 22196621Sbt150084 22206621Sbt150084 /* 22216621Sbt150084 * ixgbe_multicst_remove - Remove a multicst address. 22226621Sbt150084 */ 22236621Sbt150084 int 22246621Sbt150084 ixgbe_multicst_remove(ixgbe_t *ixgbe, const uint8_t *multiaddr) 22256621Sbt150084 { 22266621Sbt150084 int i; 22276621Sbt150084 22286621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 22296621Sbt150084 22306621Sbt150084 for (i = 0; i < ixgbe->mcast_count; i++) { 22316621Sbt150084 if (bcmp(multiaddr, &ixgbe->mcast_table[i], 22326621Sbt150084 ETHERADDRL) == 0) { 22336621Sbt150084 for (i++; i < ixgbe->mcast_count; i++) { 22346621Sbt150084 ixgbe->mcast_table[i - 1] = 22356621Sbt150084 ixgbe->mcast_table[i]; 22366621Sbt150084 } 22376621Sbt150084 ixgbe->mcast_count--; 22386621Sbt150084 break; 22396621Sbt150084 } 22406621Sbt150084 } 22416621Sbt150084 22426621Sbt150084 /* 22436621Sbt150084 * Update the multicast table in the hardware 22446621Sbt150084 */ 22456621Sbt150084 ixgbe_setup_multicst(ixgbe); 22466621Sbt150084 22476621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.reg_handle) != DDI_FM_OK) { 22486621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_DEGRADED); 22496621Sbt150084 return (EIO); 22506621Sbt150084 } 22516621Sbt150084 22526621Sbt150084 return (0); 22536621Sbt150084 } 22546621Sbt150084 22556621Sbt150084 /* 22566621Sbt150084 * ixgbe_setup_multicast - Setup multicast data structures. 22576621Sbt150084 * 22586621Sbt150084 * This routine initializes all of the multicast related structures 22596621Sbt150084 * and save them in the hardware registers. 22606621Sbt150084 */ 22616621Sbt150084 static void 22626621Sbt150084 ixgbe_setup_multicst(ixgbe_t *ixgbe) 22636621Sbt150084 { 22646621Sbt150084 uint8_t *mc_addr_list; 22656621Sbt150084 uint32_t mc_addr_count; 22666621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 22676621Sbt150084 22686621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 22696621Sbt150084 22706621Sbt150084 ASSERT(ixgbe->mcast_count <= MAX_NUM_MULTICAST_ADDRESSES); 22716621Sbt150084 22726621Sbt150084 mc_addr_list = (uint8_t *)ixgbe->mcast_table; 22736621Sbt150084 mc_addr_count = ixgbe->mcast_count; 22746621Sbt150084 22756621Sbt150084 /* 22766621Sbt150084 * Update the multicast addresses to the MTA registers 22776621Sbt150084 */ 22786621Sbt150084 (void) ixgbe_update_mc_addr_list(hw, mc_addr_list, mc_addr_count, 22796621Sbt150084 ixgbe_mc_table_itr); 22806621Sbt150084 } 22816621Sbt150084 22826621Sbt150084 /* 22836621Sbt150084 * ixgbe_get_conf - Get driver configurations set in driver.conf. 22846621Sbt150084 * 22856621Sbt150084 * This routine gets user-configured values out of the configuration 22866621Sbt150084 * file ixgbe.conf. 22876621Sbt150084 * 22886621Sbt150084 * For each configurable value, there is a minimum, a maximum, and a 22896621Sbt150084 * default. 22906621Sbt150084 * If user does not configure a value, use the default. 22916621Sbt150084 * If user configures below the minimum, use the minumum. 22926621Sbt150084 * If user configures above the maximum, use the maxumum. 22936621Sbt150084 */ 22946621Sbt150084 static void 22956621Sbt150084 ixgbe_get_conf(ixgbe_t *ixgbe) 22966621Sbt150084 { 22976621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 22986621Sbt150084 uint32_t flow_control; 22996621Sbt150084 23006621Sbt150084 /* 23016621Sbt150084 * ixgbe driver supports the following user configurations: 23026621Sbt150084 * 23036621Sbt150084 * Jumbo frame configuration: 23046621Sbt150084 * default_mtu 23056621Sbt150084 * 23066621Sbt150084 * Ethernet flow control configuration: 23076621Sbt150084 * flow_control 23086621Sbt150084 * 23096621Sbt150084 * Multiple rings configurations: 23106621Sbt150084 * tx_queue_number 23116621Sbt150084 * tx_ring_size 23126621Sbt150084 * rx_queue_number 23136621Sbt150084 * rx_ring_size 23146621Sbt150084 * 23156621Sbt150084 * Call ixgbe_get_prop() to get the value for a specific 23166621Sbt150084 * configuration parameter. 23176621Sbt150084 */ 23186621Sbt150084 23196621Sbt150084 /* 23206621Sbt150084 * Jumbo frame configuration - max_frame_size controls host buffer 23216621Sbt150084 * allocation, so includes MTU, ethernet header, vlan tag and 23226621Sbt150084 * frame check sequence. 23236621Sbt150084 */ 23246621Sbt150084 ixgbe->default_mtu = ixgbe_get_prop(ixgbe, PROP_DEFAULT_MTU, 2325*11150SZhen.W@Sun.COM MIN_MTU, ixgbe->capab->max_mtu, DEFAULT_MTU); 23266621Sbt150084 23276621Sbt150084 ixgbe->max_frame_size = ixgbe->default_mtu + 23286621Sbt150084 sizeof (struct ether_vlan_header) + ETHERFCSL; 23296621Sbt150084 23306621Sbt150084 /* 23316621Sbt150084 * Ethernet flow control configuration 23326621Sbt150084 */ 23336621Sbt150084 flow_control = ixgbe_get_prop(ixgbe, PROP_FLOW_CONTROL, 23348275SEric Cheng ixgbe_fc_none, 3, ixgbe_fc_none); 23356621Sbt150084 if (flow_control == 3) 23366621Sbt150084 flow_control = ixgbe_fc_default; 23376621Sbt150084 23389353SSamuel.Tu@Sun.COM /* 23399353SSamuel.Tu@Sun.COM * fc.requested mode is what the user requests. After autoneg, 23409353SSamuel.Tu@Sun.COM * fc.current_mode will be the flow_control mode that was negotiated. 23419353SSamuel.Tu@Sun.COM */ 23429353SSamuel.Tu@Sun.COM hw->fc.requested_mode = flow_control; 23436621Sbt150084 23446621Sbt150084 /* 23456621Sbt150084 * Multiple rings configurations 23466621Sbt150084 */ 23476621Sbt150084 ixgbe->num_tx_rings = ixgbe_get_prop(ixgbe, PROP_TX_QUEUE_NUM, 23488490SPaul.Guo@Sun.COM ixgbe->capab->min_tx_que_num, 23498490SPaul.Guo@Sun.COM ixgbe->capab->max_tx_que_num, 23508490SPaul.Guo@Sun.COM ixgbe->capab->def_tx_que_num); 23516621Sbt150084 ixgbe->tx_ring_size = ixgbe_get_prop(ixgbe, PROP_TX_RING_SIZE, 23526621Sbt150084 MIN_TX_RING_SIZE, MAX_TX_RING_SIZE, DEFAULT_TX_RING_SIZE); 23536621Sbt150084 23546621Sbt150084 ixgbe->num_rx_rings = ixgbe_get_prop(ixgbe, PROP_RX_QUEUE_NUM, 23558490SPaul.Guo@Sun.COM ixgbe->capab->min_rx_que_num, 23568490SPaul.Guo@Sun.COM ixgbe->capab->max_rx_que_num, 23578490SPaul.Guo@Sun.COM ixgbe->capab->def_rx_que_num); 23586621Sbt150084 ixgbe->rx_ring_size = ixgbe_get_prop(ixgbe, PROP_RX_RING_SIZE, 23596621Sbt150084 MIN_RX_RING_SIZE, MAX_RX_RING_SIZE, DEFAULT_RX_RING_SIZE); 23606621Sbt150084 23616621Sbt150084 /* 23628275SEric Cheng * Multiple groups configuration 23638275SEric Cheng */ 23648275SEric Cheng ixgbe->num_rx_groups = ixgbe_get_prop(ixgbe, PROP_RX_GROUP_NUM, 23658275SEric Cheng MIN_RX_GROUP_NUM, MAX_RX_GROUP_NUM, DEFAULT_RX_GROUP_NUM); 23668275SEric Cheng 23678275SEric Cheng ixgbe->mr_enable = ixgbe_get_prop(ixgbe, PROP_MR_ENABLE, 23688275SEric Cheng 0, 1, DEFAULT_MR_ENABLE); 23698275SEric Cheng 23708275SEric Cheng if (ixgbe->mr_enable == B_FALSE) { 23718275SEric Cheng ixgbe->num_tx_rings = 1; 23728275SEric Cheng ixgbe->num_rx_rings = 1; 23738275SEric Cheng ixgbe->num_rx_groups = 1; 23748275SEric Cheng } 23758275SEric Cheng 23768275SEric Cheng /* 23776621Sbt150084 * Tunable used to force an interrupt type. The only use is 23786621Sbt150084 * for testing of the lesser interrupt types. 23796621Sbt150084 * 0 = don't force interrupt type 23808275SEric Cheng * 1 = force interrupt type MSI-X 23816621Sbt150084 * 2 = force interrupt type MSI 23826621Sbt150084 * 3 = force interrupt type Legacy 23836621Sbt150084 */ 23846621Sbt150084 ixgbe->intr_force = ixgbe_get_prop(ixgbe, PROP_INTR_FORCE, 23856621Sbt150084 IXGBE_INTR_NONE, IXGBE_INTR_LEGACY, IXGBE_INTR_NONE); 23866621Sbt150084 23876621Sbt150084 ixgbe->tx_hcksum_enable = ixgbe_get_prop(ixgbe, PROP_TX_HCKSUM_ENABLE, 23887167Sgg161487 0, 1, DEFAULT_TX_HCKSUM_ENABLE); 23896621Sbt150084 ixgbe->rx_hcksum_enable = ixgbe_get_prop(ixgbe, PROP_RX_HCKSUM_ENABLE, 23907167Sgg161487 0, 1, DEFAULT_RX_HCKSUM_ENABLE); 23916621Sbt150084 ixgbe->lso_enable = ixgbe_get_prop(ixgbe, PROP_LSO_ENABLE, 23927167Sgg161487 0, 1, DEFAULT_LSO_ENABLE); 23936621Sbt150084 ixgbe->tx_head_wb_enable = ixgbe_get_prop(ixgbe, PROP_TX_HEAD_WB_ENABLE, 23947167Sgg161487 0, 1, DEFAULT_TX_HEAD_WB_ENABLE); 23957167Sgg161487 23969353SSamuel.Tu@Sun.COM /* Head Write Back not recommended for 82599 */ 23979353SSamuel.Tu@Sun.COM if (hw->mac.type >= ixgbe_mac_82599EB) { 23989353SSamuel.Tu@Sun.COM ixgbe->tx_head_wb_enable = B_FALSE; 23999353SSamuel.Tu@Sun.COM } 24009353SSamuel.Tu@Sun.COM 24017167Sgg161487 /* 24027167Sgg161487 * ixgbe LSO needs the tx h/w checksum support. 24037167Sgg161487 * LSO will be disabled if tx h/w checksum is not 24047167Sgg161487 * enabled. 24057167Sgg161487 */ 24067167Sgg161487 if (ixgbe->tx_hcksum_enable == B_FALSE) { 24077167Sgg161487 ixgbe->lso_enable = B_FALSE; 24087167Sgg161487 } 24096621Sbt150084 24106621Sbt150084 ixgbe->tx_copy_thresh = ixgbe_get_prop(ixgbe, PROP_TX_COPY_THRESHOLD, 24116621Sbt150084 MIN_TX_COPY_THRESHOLD, MAX_TX_COPY_THRESHOLD, 24126621Sbt150084 DEFAULT_TX_COPY_THRESHOLD); 24136621Sbt150084 ixgbe->tx_recycle_thresh = ixgbe_get_prop(ixgbe, 24146621Sbt150084 PROP_TX_RECYCLE_THRESHOLD, MIN_TX_RECYCLE_THRESHOLD, 24156621Sbt150084 MAX_TX_RECYCLE_THRESHOLD, DEFAULT_TX_RECYCLE_THRESHOLD); 24166621Sbt150084 ixgbe->tx_overload_thresh = ixgbe_get_prop(ixgbe, 24176621Sbt150084 PROP_TX_OVERLOAD_THRESHOLD, MIN_TX_OVERLOAD_THRESHOLD, 24186621Sbt150084 MAX_TX_OVERLOAD_THRESHOLD, DEFAULT_TX_OVERLOAD_THRESHOLD); 24196621Sbt150084 ixgbe->tx_resched_thresh = ixgbe_get_prop(ixgbe, 24206621Sbt150084 PROP_TX_RESCHED_THRESHOLD, MIN_TX_RESCHED_THRESHOLD, 24216621Sbt150084 MAX_TX_RESCHED_THRESHOLD, DEFAULT_TX_RESCHED_THRESHOLD); 24226621Sbt150084 24236621Sbt150084 ixgbe->rx_copy_thresh = ixgbe_get_prop(ixgbe, PROP_RX_COPY_THRESHOLD, 24246621Sbt150084 MIN_RX_COPY_THRESHOLD, MAX_RX_COPY_THRESHOLD, 24256621Sbt150084 DEFAULT_RX_COPY_THRESHOLD); 24266621Sbt150084 ixgbe->rx_limit_per_intr = ixgbe_get_prop(ixgbe, PROP_RX_LIMIT_PER_INTR, 24276621Sbt150084 MIN_RX_LIMIT_PER_INTR, MAX_RX_LIMIT_PER_INTR, 24286621Sbt150084 DEFAULT_RX_LIMIT_PER_INTR); 24296621Sbt150084 243010376SChenlu.Chen@Sun.COM ixgbe->intr_throttling[0] = ixgbe_get_prop(ixgbe, PROP_INTR_THROTTLING, 243110376SChenlu.Chen@Sun.COM ixgbe->capab->min_intr_throttle, 243210376SChenlu.Chen@Sun.COM ixgbe->capab->max_intr_throttle, 243310376SChenlu.Chen@Sun.COM ixgbe->capab->def_intr_throttle); 24349353SSamuel.Tu@Sun.COM /* 243510376SChenlu.Chen@Sun.COM * 82599 requires the interupt throttling rate is 243610376SChenlu.Chen@Sun.COM * a multiple of 8. This is enforced by the register 243710376SChenlu.Chen@Sun.COM * definiton. 24389353SSamuel.Tu@Sun.COM */ 243910376SChenlu.Chen@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) 244010376SChenlu.Chen@Sun.COM ixgbe->intr_throttling[0] = ixgbe->intr_throttling[0] & 0xFF8; 244110376SChenlu.Chen@Sun.COM } 244210376SChenlu.Chen@Sun.COM 244310376SChenlu.Chen@Sun.COM static void 244410376SChenlu.Chen@Sun.COM ixgbe_init_params(ixgbe_t *ixgbe) 244510376SChenlu.Chen@Sun.COM { 244610376SChenlu.Chen@Sun.COM ixgbe->param_en_10000fdx_cap = 1; 244710376SChenlu.Chen@Sun.COM ixgbe->param_en_1000fdx_cap = 1; 244810376SChenlu.Chen@Sun.COM ixgbe->param_en_100fdx_cap = 1; 244910376SChenlu.Chen@Sun.COM ixgbe->param_adv_10000fdx_cap = 1; 245010376SChenlu.Chen@Sun.COM ixgbe->param_adv_1000fdx_cap = 1; 245110376SChenlu.Chen@Sun.COM ixgbe->param_adv_100fdx_cap = 1; 245210376SChenlu.Chen@Sun.COM 245310376SChenlu.Chen@Sun.COM ixgbe->param_pause_cap = 1; 245410376SChenlu.Chen@Sun.COM ixgbe->param_asym_pause_cap = 1; 245510376SChenlu.Chen@Sun.COM ixgbe->param_rem_fault = 0; 245610376SChenlu.Chen@Sun.COM 245710376SChenlu.Chen@Sun.COM ixgbe->param_adv_autoneg_cap = 1; 245810376SChenlu.Chen@Sun.COM ixgbe->param_adv_pause_cap = 1; 245910376SChenlu.Chen@Sun.COM ixgbe->param_adv_asym_pause_cap = 1; 246010376SChenlu.Chen@Sun.COM ixgbe->param_adv_rem_fault = 0; 246110376SChenlu.Chen@Sun.COM 246210376SChenlu.Chen@Sun.COM ixgbe->param_lp_10000fdx_cap = 0; 246310376SChenlu.Chen@Sun.COM ixgbe->param_lp_1000fdx_cap = 0; 246410376SChenlu.Chen@Sun.COM ixgbe->param_lp_100fdx_cap = 0; 246510376SChenlu.Chen@Sun.COM ixgbe->param_lp_autoneg_cap = 0; 246610376SChenlu.Chen@Sun.COM ixgbe->param_lp_pause_cap = 0; 246710376SChenlu.Chen@Sun.COM ixgbe->param_lp_asym_pause_cap = 0; 246810376SChenlu.Chen@Sun.COM ixgbe->param_lp_rem_fault = 0; 24696621Sbt150084 } 24706621Sbt150084 24716621Sbt150084 /* 24726621Sbt150084 * ixgbe_get_prop - Get a property value out of the configuration file 24736621Sbt150084 * ixgbe.conf. 24746621Sbt150084 * 24756621Sbt150084 * Caller provides the name of the property, a default value, a minimum 24766621Sbt150084 * value, and a maximum value. 24776621Sbt150084 * 24786621Sbt150084 * Return configured value of the property, with default, minimum and 24796621Sbt150084 * maximum properly applied. 24806621Sbt150084 */ 24816621Sbt150084 static int 24826621Sbt150084 ixgbe_get_prop(ixgbe_t *ixgbe, 24836621Sbt150084 char *propname, /* name of the property */ 24846621Sbt150084 int minval, /* minimum acceptable value */ 24856621Sbt150084 int maxval, /* maximim acceptable value */ 24866621Sbt150084 int defval) /* default value */ 24876621Sbt150084 { 24886621Sbt150084 int value; 24896621Sbt150084 24906621Sbt150084 /* 24916621Sbt150084 * Call ddi_prop_get_int() to read the conf settings 24926621Sbt150084 */ 24936621Sbt150084 value = ddi_prop_get_int(DDI_DEV_T_ANY, ixgbe->dip, 24946621Sbt150084 DDI_PROP_DONTPASS, propname, defval); 24956621Sbt150084 if (value > maxval) 24966621Sbt150084 value = maxval; 24976621Sbt150084 24986621Sbt150084 if (value < minval) 24996621Sbt150084 value = minval; 25006621Sbt150084 25016621Sbt150084 return (value); 25026621Sbt150084 } 25036621Sbt150084 25046621Sbt150084 /* 25056621Sbt150084 * ixgbe_driver_setup_link - Using the link properties to setup the link. 25066621Sbt150084 */ 25076621Sbt150084 int 25086621Sbt150084 ixgbe_driver_setup_link(ixgbe_t *ixgbe, boolean_t setup_hw) 25096621Sbt150084 { 251010998SChenlu.Chen@Sun.COM u32 autoneg_advertised = 0; 251110998SChenlu.Chen@Sun.COM 251210998SChenlu.Chen@Sun.COM /* 251310998SChenlu.Chen@Sun.COM * No half duplex support with 10Gb parts 251410998SChenlu.Chen@Sun.COM */ 251510998SChenlu.Chen@Sun.COM if (ixgbe->param_adv_10000fdx_cap == 1) 251610998SChenlu.Chen@Sun.COM autoneg_advertised |= IXGBE_LINK_SPEED_10GB_FULL; 251710998SChenlu.Chen@Sun.COM 251810998SChenlu.Chen@Sun.COM if (ixgbe->param_adv_1000fdx_cap == 1) 251910998SChenlu.Chen@Sun.COM autoneg_advertised |= IXGBE_LINK_SPEED_1GB_FULL; 252010998SChenlu.Chen@Sun.COM 252110998SChenlu.Chen@Sun.COM if (ixgbe->param_adv_100fdx_cap == 1) 252210998SChenlu.Chen@Sun.COM autoneg_advertised |= IXGBE_LINK_SPEED_100_FULL; 252310998SChenlu.Chen@Sun.COM 252410998SChenlu.Chen@Sun.COM if (ixgbe->param_adv_autoneg_cap == 1 && autoneg_advertised == 0) { 252510998SChenlu.Chen@Sun.COM ixgbe_notice(ixgbe, "Invalid link settings. Setup link " 252610998SChenlu.Chen@Sun.COM "to autonegotiation with full link capabilities."); 252710998SChenlu.Chen@Sun.COM 252810998SChenlu.Chen@Sun.COM autoneg_advertised = IXGBE_LINK_SPEED_10GB_FULL | 252910998SChenlu.Chen@Sun.COM IXGBE_LINK_SPEED_1GB_FULL | 253010998SChenlu.Chen@Sun.COM IXGBE_LINK_SPEED_100_FULL; 25316621Sbt150084 } 25326621Sbt150084 25336621Sbt150084 if (setup_hw) { 253410998SChenlu.Chen@Sun.COM if (ixgbe_setup_link(&ixgbe->hw, autoneg_advertised, 253510998SChenlu.Chen@Sun.COM ixgbe->param_adv_autoneg_cap, B_TRUE) != IXGBE_SUCCESS) { 25369353SSamuel.Tu@Sun.COM ixgbe_notice(ixgbe, "Setup link failed on this " 25379353SSamuel.Tu@Sun.COM "device."); 25386621Sbt150084 return (IXGBE_FAILURE); 25399353SSamuel.Tu@Sun.COM } 25406621Sbt150084 } 25416621Sbt150084 25426621Sbt150084 return (IXGBE_SUCCESS); 25436621Sbt150084 } 25446621Sbt150084 25456621Sbt150084 /* 25468490SPaul.Guo@Sun.COM * ixgbe_driver_link_check - Link status processing done in taskq. 25476621Sbt150084 */ 25488490SPaul.Guo@Sun.COM static void 25498490SPaul.Guo@Sun.COM ixgbe_driver_link_check(void *arg) 25506621Sbt150084 { 25518490SPaul.Guo@Sun.COM ixgbe_t *ixgbe = (ixgbe_t *)arg; 25526621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 25536621Sbt150084 ixgbe_link_speed speed = IXGBE_LINK_SPEED_UNKNOWN; 25546621Sbt150084 boolean_t link_up = B_FALSE; 25556621Sbt150084 boolean_t link_changed = B_FALSE; 25566621Sbt150084 25578490SPaul.Guo@Sun.COM mutex_enter(&ixgbe->gen_lock); 25588490SPaul.Guo@Sun.COM 25598490SPaul.Guo@Sun.COM /* check for link, wait the full time */ 25608490SPaul.Guo@Sun.COM (void) ixgbe_check_link(hw, &speed, &link_up, true); 25616621Sbt150084 if (link_up) { 25629353SSamuel.Tu@Sun.COM /* Link is up, enable flow control settings */ 25639353SSamuel.Tu@Sun.COM (void) ixgbe_fc_enable(hw, 0); 25649353SSamuel.Tu@Sun.COM 25656621Sbt150084 /* 25666621Sbt150084 * The Link is up, check whether it was marked as down earlier 25676621Sbt150084 */ 25686621Sbt150084 if (ixgbe->link_state != LINK_STATE_UP) { 25696621Sbt150084 switch (speed) { 25709353SSamuel.Tu@Sun.COM case IXGBE_LINK_SPEED_10GB_FULL: 25719353SSamuel.Tu@Sun.COM ixgbe->link_speed = SPEED_10GB; 25729353SSamuel.Tu@Sun.COM break; 25739353SSamuel.Tu@Sun.COM case IXGBE_LINK_SPEED_1GB_FULL: 25749353SSamuel.Tu@Sun.COM ixgbe->link_speed = SPEED_1GB; 25759353SSamuel.Tu@Sun.COM break; 25769353SSamuel.Tu@Sun.COM case IXGBE_LINK_SPEED_100_FULL: 25779353SSamuel.Tu@Sun.COM ixgbe->link_speed = SPEED_100; 25786621Sbt150084 } 25796621Sbt150084 ixgbe->link_duplex = LINK_DUPLEX_FULL; 25806621Sbt150084 ixgbe->link_state = LINK_STATE_UP; 25816621Sbt150084 ixgbe->link_down_timeout = 0; 25826621Sbt150084 link_changed = B_TRUE; 25836621Sbt150084 } 25846621Sbt150084 } else { 25856621Sbt150084 if (ixgbe->link_state != LINK_STATE_DOWN) { 25866621Sbt150084 ixgbe->link_speed = 0; 25876621Sbt150084 ixgbe->link_duplex = 0; 25886621Sbt150084 ixgbe->link_state = LINK_STATE_DOWN; 25896621Sbt150084 link_changed = B_TRUE; 25906621Sbt150084 } 25916621Sbt150084 25926621Sbt150084 if (ixgbe->ixgbe_state & IXGBE_STARTED) { 25936621Sbt150084 if (ixgbe->link_down_timeout < MAX_LINK_DOWN_TIMEOUT) { 25946621Sbt150084 ixgbe->link_down_timeout++; 25956621Sbt150084 } else if (ixgbe->link_down_timeout == 25966621Sbt150084 MAX_LINK_DOWN_TIMEOUT) { 25976621Sbt150084 ixgbe_tx_clean(ixgbe); 25986621Sbt150084 ixgbe->link_down_timeout++; 25996621Sbt150084 } 26006621Sbt150084 } 26016621Sbt150084 } 26026621Sbt150084 26038490SPaul.Guo@Sun.COM /* 26048490SPaul.Guo@Sun.COM * this is only reached after a link-status-change interrupt 26058490SPaul.Guo@Sun.COM * so always get new phy state 26068490SPaul.Guo@Sun.COM */ 26078490SPaul.Guo@Sun.COM ixgbe_get_hw_state(ixgbe); 26088490SPaul.Guo@Sun.COM 26098490SPaul.Guo@Sun.COM /* re-enable the interrupt, which was automasked */ 26108490SPaul.Guo@Sun.COM ixgbe->eims |= IXGBE_EICR_LSC; 26118490SPaul.Guo@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMS, ixgbe->eims); 26128490SPaul.Guo@Sun.COM 26138490SPaul.Guo@Sun.COM mutex_exit(&ixgbe->gen_lock); 26148490SPaul.Guo@Sun.COM 26158490SPaul.Guo@Sun.COM /* outside the gen_lock */ 26168490SPaul.Guo@Sun.COM if (link_changed) { 26178490SPaul.Guo@Sun.COM mac_link_update(ixgbe->mac_hdl, ixgbe->link_state); 26188490SPaul.Guo@Sun.COM } 26196621Sbt150084 } 26206621Sbt150084 26216621Sbt150084 /* 26229353SSamuel.Tu@Sun.COM * ixgbe_sfp_check - sfp module processing done in taskq only for 82599. 26239353SSamuel.Tu@Sun.COM */ 26249353SSamuel.Tu@Sun.COM static void 26259353SSamuel.Tu@Sun.COM ixgbe_sfp_check(void *arg) 26269353SSamuel.Tu@Sun.COM { 26279353SSamuel.Tu@Sun.COM ixgbe_t *ixgbe = (ixgbe_t *)arg; 26289353SSamuel.Tu@Sun.COM uint32_t eicr = ixgbe->eicr; 26299353SSamuel.Tu@Sun.COM struct ixgbe_hw *hw = &ixgbe->hw; 26309353SSamuel.Tu@Sun.COM 26319353SSamuel.Tu@Sun.COM if (eicr & IXGBE_EICR_GPI_SDP1) { 26329353SSamuel.Tu@Sun.COM /* clear the interrupt */ 26339353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1); 26349353SSamuel.Tu@Sun.COM 26359353SSamuel.Tu@Sun.COM /* if link up, do multispeed fiber setup */ 263610998SChenlu.Chen@Sun.COM (void) ixgbe_setup_link(hw, IXGBE_LINK_SPEED_82599_AUTONEG, 263710998SChenlu.Chen@Sun.COM B_TRUE, B_TRUE); 26389353SSamuel.Tu@Sun.COM ixgbe_driver_link_check(ixgbe); 26399353SSamuel.Tu@Sun.COM } else if (eicr & IXGBE_EICR_GPI_SDP2) { 26409353SSamuel.Tu@Sun.COM /* clear the interrupt */ 26419353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2); 26429353SSamuel.Tu@Sun.COM 26439353SSamuel.Tu@Sun.COM /* if link up, do sfp module setup */ 26449353SSamuel.Tu@Sun.COM (void) hw->mac.ops.setup_sfp(hw); 26459353SSamuel.Tu@Sun.COM 26469353SSamuel.Tu@Sun.COM /* do multispeed fiber setup */ 264710998SChenlu.Chen@Sun.COM (void) ixgbe_setup_link(hw, IXGBE_LINK_SPEED_82599_AUTONEG, 264810998SChenlu.Chen@Sun.COM B_TRUE, B_TRUE); 26499353SSamuel.Tu@Sun.COM ixgbe_driver_link_check(ixgbe); 26509353SSamuel.Tu@Sun.COM } 26519353SSamuel.Tu@Sun.COM } 26529353SSamuel.Tu@Sun.COM 26539353SSamuel.Tu@Sun.COM /* 26546621Sbt150084 * ixgbe_local_timer - Driver watchdog function. 26556621Sbt150084 * 26566621Sbt150084 * This function will handle the transmit stall check, link status check and 26576621Sbt150084 * other routines. 26586621Sbt150084 */ 26596621Sbt150084 static void 26606621Sbt150084 ixgbe_local_timer(void *arg) 26616621Sbt150084 { 26626621Sbt150084 ixgbe_t *ixgbe = (ixgbe_t *)arg; 26636621Sbt150084 26646621Sbt150084 if (ixgbe_stall_check(ixgbe)) { 26659353SSamuel.Tu@Sun.COM ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_DEGRADED); 26666621Sbt150084 ixgbe->reset_count++; 26676621Sbt150084 if (ixgbe_reset(ixgbe) == IXGBE_SUCCESS) 26686621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_RESTORED); 26696621Sbt150084 } 26706621Sbt150084 26716621Sbt150084 ixgbe_restart_watchdog_timer(ixgbe); 26726621Sbt150084 } 26736621Sbt150084 26746621Sbt150084 /* 26756621Sbt150084 * ixgbe_stall_check - Check for transmit stall. 26766621Sbt150084 * 26776621Sbt150084 * This function checks if the adapter is stalled (in transmit). 26786621Sbt150084 * 26796621Sbt150084 * It is called each time the watchdog timeout is invoked. 26806621Sbt150084 * If the transmit descriptor reclaim continuously fails, 26816621Sbt150084 * the watchdog value will increment by 1. If the watchdog 26826621Sbt150084 * value exceeds the threshold, the ixgbe is assumed to 26836621Sbt150084 * have stalled and need to be reset. 26846621Sbt150084 */ 26856621Sbt150084 static boolean_t 26866621Sbt150084 ixgbe_stall_check(ixgbe_t *ixgbe) 26876621Sbt150084 { 26886621Sbt150084 ixgbe_tx_ring_t *tx_ring; 26896621Sbt150084 boolean_t result; 26906621Sbt150084 int i; 26916621Sbt150084 26926621Sbt150084 if (ixgbe->link_state != LINK_STATE_UP) 26936621Sbt150084 return (B_FALSE); 26946621Sbt150084 26956621Sbt150084 /* 26966621Sbt150084 * If any tx ring is stalled, we'll reset the chipset 26976621Sbt150084 */ 26986621Sbt150084 result = B_FALSE; 26996621Sbt150084 for (i = 0; i < ixgbe->num_tx_rings; i++) { 27006621Sbt150084 tx_ring = &ixgbe->tx_rings[i]; 270110376SChenlu.Chen@Sun.COM if (tx_ring->tbd_free <= ixgbe->tx_recycle_thresh) { 270210305SPaul.Guo@Sun.COM tx_ring->tx_recycle(tx_ring); 270310305SPaul.Guo@Sun.COM } 27046621Sbt150084 27056621Sbt150084 if (tx_ring->recycle_fail > 0) 27066621Sbt150084 tx_ring->stall_watchdog++; 27076621Sbt150084 else 27086621Sbt150084 tx_ring->stall_watchdog = 0; 27096621Sbt150084 27106621Sbt150084 if (tx_ring->stall_watchdog >= STALL_WATCHDOG_TIMEOUT) { 27116621Sbt150084 result = B_TRUE; 27126621Sbt150084 break; 27136621Sbt150084 } 27146621Sbt150084 } 27156621Sbt150084 27166621Sbt150084 if (result) { 27176621Sbt150084 tx_ring->stall_watchdog = 0; 27186621Sbt150084 tx_ring->recycle_fail = 0; 27196621Sbt150084 } 27206621Sbt150084 27216621Sbt150084 return (result); 27226621Sbt150084 } 27236621Sbt150084 27246621Sbt150084 27256621Sbt150084 /* 27266621Sbt150084 * is_valid_mac_addr - Check if the mac address is valid. 27276621Sbt150084 */ 27286621Sbt150084 static boolean_t 27296621Sbt150084 is_valid_mac_addr(uint8_t *mac_addr) 27306621Sbt150084 { 27316621Sbt150084 const uint8_t addr_test1[6] = { 0, 0, 0, 0, 0, 0 }; 27326621Sbt150084 const uint8_t addr_test2[6] = 27336621Sbt150084 { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF }; 27346621Sbt150084 27356621Sbt150084 if (!(bcmp(addr_test1, mac_addr, ETHERADDRL)) || 27366621Sbt150084 !(bcmp(addr_test2, mac_addr, ETHERADDRL))) 27376621Sbt150084 return (B_FALSE); 27386621Sbt150084 27396621Sbt150084 return (B_TRUE); 27406621Sbt150084 } 27416621Sbt150084 27426621Sbt150084 static boolean_t 27436621Sbt150084 ixgbe_find_mac_address(ixgbe_t *ixgbe) 27446621Sbt150084 { 27456621Sbt150084 #ifdef __sparc 27466621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 27476621Sbt150084 uchar_t *bytes; 27486621Sbt150084 struct ether_addr sysaddr; 27496621Sbt150084 uint_t nelts; 27506621Sbt150084 int err; 27516621Sbt150084 boolean_t found = B_FALSE; 27526621Sbt150084 27536621Sbt150084 /* 27546621Sbt150084 * The "vendor's factory-set address" may already have 27556621Sbt150084 * been extracted from the chip, but if the property 27566621Sbt150084 * "local-mac-address" is set we use that instead. 27576621Sbt150084 * 27586621Sbt150084 * We check whether it looks like an array of 6 27596621Sbt150084 * bytes (which it should, if OBP set it). If we can't 27606621Sbt150084 * make sense of it this way, we'll ignore it. 27616621Sbt150084 */ 27626621Sbt150084 err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, ixgbe->dip, 27636621Sbt150084 DDI_PROP_DONTPASS, "local-mac-address", &bytes, &nelts); 27646621Sbt150084 if (err == DDI_PROP_SUCCESS) { 27656621Sbt150084 if (nelts == ETHERADDRL) { 27666621Sbt150084 while (nelts--) 27676621Sbt150084 hw->mac.addr[nelts] = bytes[nelts]; 27686621Sbt150084 found = B_TRUE; 27696621Sbt150084 } 27706621Sbt150084 ddi_prop_free(bytes); 27716621Sbt150084 } 27726621Sbt150084 27736621Sbt150084 /* 27746621Sbt150084 * Look up the OBP property "local-mac-address?". If the user has set 27756621Sbt150084 * 'local-mac-address? = false', use "the system address" instead. 27766621Sbt150084 */ 27776621Sbt150084 if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, ixgbe->dip, 0, 27786621Sbt150084 "local-mac-address?", &bytes, &nelts) == DDI_PROP_SUCCESS) { 27796621Sbt150084 if (strncmp("false", (caddr_t)bytes, (size_t)nelts) == 0) { 27806621Sbt150084 if (localetheraddr(NULL, &sysaddr) != 0) { 27816621Sbt150084 bcopy(&sysaddr, hw->mac.addr, ETHERADDRL); 27826621Sbt150084 found = B_TRUE; 27836621Sbt150084 } 27846621Sbt150084 } 27856621Sbt150084 ddi_prop_free(bytes); 27866621Sbt150084 } 27876621Sbt150084 27886621Sbt150084 /* 27896621Sbt150084 * Finally(!), if there's a valid "mac-address" property (created 27906621Sbt150084 * if we netbooted from this interface), we must use this instead 27916621Sbt150084 * of any of the above to ensure that the NFS/install server doesn't 27926621Sbt150084 * get confused by the address changing as Solaris takes over! 27936621Sbt150084 */ 27946621Sbt150084 err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, ixgbe->dip, 27956621Sbt150084 DDI_PROP_DONTPASS, "mac-address", &bytes, &nelts); 27966621Sbt150084 if (err == DDI_PROP_SUCCESS) { 27976621Sbt150084 if (nelts == ETHERADDRL) { 27986621Sbt150084 while (nelts--) 27996621Sbt150084 hw->mac.addr[nelts] = bytes[nelts]; 28006621Sbt150084 found = B_TRUE; 28016621Sbt150084 } 28026621Sbt150084 ddi_prop_free(bytes); 28036621Sbt150084 } 28046621Sbt150084 28056621Sbt150084 if (found) { 28066621Sbt150084 bcopy(hw->mac.addr, hw->mac.perm_addr, ETHERADDRL); 28076621Sbt150084 return (B_TRUE); 28086621Sbt150084 } 28096621Sbt150084 #else 28106621Sbt150084 _NOTE(ARGUNUSED(ixgbe)); 28116621Sbt150084 #endif 28126621Sbt150084 28136621Sbt150084 return (B_TRUE); 28146621Sbt150084 } 28156621Sbt150084 28166621Sbt150084 #pragma inline(ixgbe_arm_watchdog_timer) 28176621Sbt150084 static void 28186621Sbt150084 ixgbe_arm_watchdog_timer(ixgbe_t *ixgbe) 28196621Sbt150084 { 28206621Sbt150084 /* 28216621Sbt150084 * Fire a watchdog timer 28226621Sbt150084 */ 28236621Sbt150084 ixgbe->watchdog_tid = 28246621Sbt150084 timeout(ixgbe_local_timer, 28256621Sbt150084 (void *)ixgbe, 1 * drv_usectohz(1000000)); 28266621Sbt150084 28276621Sbt150084 } 28286621Sbt150084 28296621Sbt150084 /* 28306621Sbt150084 * ixgbe_enable_watchdog_timer - Enable and start the driver watchdog timer. 28316621Sbt150084 */ 28326621Sbt150084 void 28336621Sbt150084 ixgbe_enable_watchdog_timer(ixgbe_t *ixgbe) 28346621Sbt150084 { 28356621Sbt150084 mutex_enter(&ixgbe->watchdog_lock); 28366621Sbt150084 28376621Sbt150084 if (!ixgbe->watchdog_enable) { 28386621Sbt150084 ixgbe->watchdog_enable = B_TRUE; 28396621Sbt150084 ixgbe->watchdog_start = B_TRUE; 28406621Sbt150084 ixgbe_arm_watchdog_timer(ixgbe); 28416621Sbt150084 } 28426621Sbt150084 28436621Sbt150084 mutex_exit(&ixgbe->watchdog_lock); 28446621Sbt150084 } 28456621Sbt150084 28466621Sbt150084 /* 28476621Sbt150084 * ixgbe_disable_watchdog_timer - Disable and stop the driver watchdog timer. 28486621Sbt150084 */ 28496621Sbt150084 void 28506621Sbt150084 ixgbe_disable_watchdog_timer(ixgbe_t *ixgbe) 28516621Sbt150084 { 28526621Sbt150084 timeout_id_t tid; 28536621Sbt150084 28546621Sbt150084 mutex_enter(&ixgbe->watchdog_lock); 28556621Sbt150084 28566621Sbt150084 ixgbe->watchdog_enable = B_FALSE; 28576621Sbt150084 ixgbe->watchdog_start = B_FALSE; 28586621Sbt150084 tid = ixgbe->watchdog_tid; 28596621Sbt150084 ixgbe->watchdog_tid = 0; 28606621Sbt150084 28616621Sbt150084 mutex_exit(&ixgbe->watchdog_lock); 28626621Sbt150084 28636621Sbt150084 if (tid != 0) 28646621Sbt150084 (void) untimeout(tid); 28656621Sbt150084 } 28666621Sbt150084 28676621Sbt150084 /* 28686621Sbt150084 * ixgbe_start_watchdog_timer - Start the driver watchdog timer. 28696621Sbt150084 */ 28708490SPaul.Guo@Sun.COM void 28716621Sbt150084 ixgbe_start_watchdog_timer(ixgbe_t *ixgbe) 28726621Sbt150084 { 28736621Sbt150084 mutex_enter(&ixgbe->watchdog_lock); 28746621Sbt150084 28756621Sbt150084 if (ixgbe->watchdog_enable) { 28766621Sbt150084 if (!ixgbe->watchdog_start) { 28776621Sbt150084 ixgbe->watchdog_start = B_TRUE; 28786621Sbt150084 ixgbe_arm_watchdog_timer(ixgbe); 28796621Sbt150084 } 28806621Sbt150084 } 28816621Sbt150084 28826621Sbt150084 mutex_exit(&ixgbe->watchdog_lock); 28836621Sbt150084 } 28846621Sbt150084 28856621Sbt150084 /* 28866621Sbt150084 * ixgbe_restart_watchdog_timer - Restart the driver watchdog timer. 28876621Sbt150084 */ 28886621Sbt150084 static void 28896621Sbt150084 ixgbe_restart_watchdog_timer(ixgbe_t *ixgbe) 28906621Sbt150084 { 28916621Sbt150084 mutex_enter(&ixgbe->watchdog_lock); 28926621Sbt150084 28936621Sbt150084 if (ixgbe->watchdog_start) 28946621Sbt150084 ixgbe_arm_watchdog_timer(ixgbe); 28956621Sbt150084 28966621Sbt150084 mutex_exit(&ixgbe->watchdog_lock); 28976621Sbt150084 } 28986621Sbt150084 28996621Sbt150084 /* 29006621Sbt150084 * ixgbe_stop_watchdog_timer - Stop the driver watchdog timer. 29016621Sbt150084 */ 29028490SPaul.Guo@Sun.COM void 29036621Sbt150084 ixgbe_stop_watchdog_timer(ixgbe_t *ixgbe) 29046621Sbt150084 { 29056621Sbt150084 timeout_id_t tid; 29066621Sbt150084 29076621Sbt150084 mutex_enter(&ixgbe->watchdog_lock); 29086621Sbt150084 29096621Sbt150084 ixgbe->watchdog_start = B_FALSE; 29106621Sbt150084 tid = ixgbe->watchdog_tid; 29116621Sbt150084 ixgbe->watchdog_tid = 0; 29126621Sbt150084 29136621Sbt150084 mutex_exit(&ixgbe->watchdog_lock); 29146621Sbt150084 29156621Sbt150084 if (tid != 0) 29166621Sbt150084 (void) untimeout(tid); 29176621Sbt150084 } 29186621Sbt150084 29196621Sbt150084 /* 29206621Sbt150084 * ixgbe_disable_adapter_interrupts - Disable all adapter interrupts. 29216621Sbt150084 */ 29226621Sbt150084 static void 29236621Sbt150084 ixgbe_disable_adapter_interrupts(ixgbe_t *ixgbe) 29246621Sbt150084 { 29256621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 29266621Sbt150084 29276621Sbt150084 /* 29286621Sbt150084 * mask all interrupts off 29296621Sbt150084 */ 29306621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_EIMC, 0xffffffff); 29316621Sbt150084 29326621Sbt150084 /* 29336621Sbt150084 * for MSI-X, also disable autoclear 29346621Sbt150084 */ 29356621Sbt150084 if (ixgbe->intr_type == DDI_INTR_TYPE_MSIX) { 29366621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_EIAC, 0x0); 29376621Sbt150084 } 29386621Sbt150084 29396621Sbt150084 IXGBE_WRITE_FLUSH(hw); 29406621Sbt150084 } 29416621Sbt150084 29426621Sbt150084 /* 29436621Sbt150084 * ixgbe_enable_adapter_interrupts - Enable all hardware interrupts. 29446621Sbt150084 */ 29456621Sbt150084 static void 29466621Sbt150084 ixgbe_enable_adapter_interrupts(ixgbe_t *ixgbe) 29476621Sbt150084 { 29486621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 29498490SPaul.Guo@Sun.COM uint32_t eiac, eiam; 29508490SPaul.Guo@Sun.COM uint32_t gpie = IXGBE_READ_REG(hw, IXGBE_GPIE); 29518490SPaul.Guo@Sun.COM 29528490SPaul.Guo@Sun.COM /* interrupt types to enable */ 29538490SPaul.Guo@Sun.COM ixgbe->eims = IXGBE_EIMS_ENABLE_MASK; /* shared code default */ 29548490SPaul.Guo@Sun.COM ixgbe->eims &= ~IXGBE_EIMS_TCP_TIMER; /* minus tcp timer */ 29558490SPaul.Guo@Sun.COM ixgbe->eims |= ixgbe->capab->other_intr; /* "other" interrupt types */ 29568490SPaul.Guo@Sun.COM 29578490SPaul.Guo@Sun.COM /* enable automask on "other" causes that this adapter can generate */ 29588490SPaul.Guo@Sun.COM eiam = ixgbe->capab->other_intr; 29596621Sbt150084 29606621Sbt150084 /* 29616621Sbt150084 * msi-x mode 29626621Sbt150084 */ 29636621Sbt150084 if (ixgbe->intr_type == DDI_INTR_TYPE_MSIX) { 29646621Sbt150084 /* enable autoclear but not on bits 29:20 */ 29658490SPaul.Guo@Sun.COM eiac = (ixgbe->eims & ~IXGBE_OTHER_INTR); 29666621Sbt150084 29676621Sbt150084 /* general purpose interrupt enable */ 29688490SPaul.Guo@Sun.COM gpie |= (IXGBE_GPIE_MSIX_MODE 29698490SPaul.Guo@Sun.COM | IXGBE_GPIE_PBA_SUPPORT 29708490SPaul.Guo@Sun.COM | IXGBE_GPIE_OCD 29718490SPaul.Guo@Sun.COM | IXGBE_GPIE_EIAME); 29726621Sbt150084 /* 29736621Sbt150084 * non-msi-x mode 29746621Sbt150084 */ 29756621Sbt150084 } else { 29766621Sbt150084 29776621Sbt150084 /* disable autoclear, leave gpie at default */ 29786621Sbt150084 eiac = 0; 29798490SPaul.Guo@Sun.COM 29809353SSamuel.Tu@Sun.COM /* 29819353SSamuel.Tu@Sun.COM * General purpose interrupt enable. 29829353SSamuel.Tu@Sun.COM * For 82599, extended interrupt automask enable 29839353SSamuel.Tu@Sun.COM * only in MSI or MSI-X mode 29849353SSamuel.Tu@Sun.COM */ 29859353SSamuel.Tu@Sun.COM if ((hw->mac.type < ixgbe_mac_82599EB) || 29869353SSamuel.Tu@Sun.COM (ixgbe->intr_type == DDI_INTR_TYPE_MSI)) { 29879353SSamuel.Tu@Sun.COM gpie |= IXGBE_GPIE_EIAME; 29889353SSamuel.Tu@Sun.COM } 29899353SSamuel.Tu@Sun.COM } 29909353SSamuel.Tu@Sun.COM /* Enable specific interrupts for 82599 */ 29919353SSamuel.Tu@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) { 29929353SSamuel.Tu@Sun.COM gpie |= IXGBE_SDP2_GPIEN; /* pluggable optics intr */ 29939353SSamuel.Tu@Sun.COM gpie |= IXGBE_SDP1_GPIEN; /* LSC interrupt */ 29946621Sbt150084 } 29956621Sbt150084 29968490SPaul.Guo@Sun.COM /* write to interrupt control registers */ 29978490SPaul.Guo@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMS, ixgbe->eims); 29986621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_EIAC, eiac); 29998490SPaul.Guo@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIAM, eiam); 30006621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie); 30016621Sbt150084 IXGBE_WRITE_FLUSH(hw); 30026621Sbt150084 } 30036621Sbt150084 30046621Sbt150084 /* 30056621Sbt150084 * ixgbe_loopback_ioctl - Loopback support. 30066621Sbt150084 */ 30076621Sbt150084 enum ioc_reply 30086621Sbt150084 ixgbe_loopback_ioctl(ixgbe_t *ixgbe, struct iocblk *iocp, mblk_t *mp) 30096621Sbt150084 { 30106621Sbt150084 lb_info_sz_t *lbsp; 30116621Sbt150084 lb_property_t *lbpp; 30126621Sbt150084 uint32_t *lbmp; 30136621Sbt150084 uint32_t size; 30146621Sbt150084 uint32_t value; 30156621Sbt150084 30166621Sbt150084 if (mp->b_cont == NULL) 30176621Sbt150084 return (IOC_INVAL); 30186621Sbt150084 30196621Sbt150084 switch (iocp->ioc_cmd) { 30206621Sbt150084 default: 30216621Sbt150084 return (IOC_INVAL); 30226621Sbt150084 30236621Sbt150084 case LB_GET_INFO_SIZE: 30246621Sbt150084 size = sizeof (lb_info_sz_t); 30256621Sbt150084 if (iocp->ioc_count != size) 30266621Sbt150084 return (IOC_INVAL); 30276621Sbt150084 30286621Sbt150084 value = sizeof (lb_normal); 30296621Sbt150084 value += sizeof (lb_mac); 3030*11150SZhen.W@Sun.COM value += sizeof (lb_external); 30316621Sbt150084 30326621Sbt150084 lbsp = (lb_info_sz_t *)(uintptr_t)mp->b_cont->b_rptr; 30336621Sbt150084 *lbsp = value; 30346621Sbt150084 break; 30356621Sbt150084 30366621Sbt150084 case LB_GET_INFO: 30376621Sbt150084 value = sizeof (lb_normal); 30386621Sbt150084 value += sizeof (lb_mac); 3039*11150SZhen.W@Sun.COM value += sizeof (lb_external); 30406621Sbt150084 30416621Sbt150084 size = value; 30426621Sbt150084 if (iocp->ioc_count != size) 30436621Sbt150084 return (IOC_INVAL); 30446621Sbt150084 30456621Sbt150084 value = 0; 30466621Sbt150084 lbpp = (lb_property_t *)(uintptr_t)mp->b_cont->b_rptr; 30476621Sbt150084 30486621Sbt150084 lbpp[value++] = lb_normal; 30496621Sbt150084 lbpp[value++] = lb_mac; 3050*11150SZhen.W@Sun.COM lbpp[value++] = lb_external; 30516621Sbt150084 break; 30526621Sbt150084 30536621Sbt150084 case LB_GET_MODE: 30546621Sbt150084 size = sizeof (uint32_t); 30556621Sbt150084 if (iocp->ioc_count != size) 30566621Sbt150084 return (IOC_INVAL); 30576621Sbt150084 30586621Sbt150084 lbmp = (uint32_t *)(uintptr_t)mp->b_cont->b_rptr; 30596621Sbt150084 *lbmp = ixgbe->loopback_mode; 30606621Sbt150084 break; 30616621Sbt150084 30626621Sbt150084 case LB_SET_MODE: 30636621Sbt150084 size = 0; 30646621Sbt150084 if (iocp->ioc_count != sizeof (uint32_t)) 30656621Sbt150084 return (IOC_INVAL); 30666621Sbt150084 30676621Sbt150084 lbmp = (uint32_t *)(uintptr_t)mp->b_cont->b_rptr; 30686621Sbt150084 if (!ixgbe_set_loopback_mode(ixgbe, *lbmp)) 30696621Sbt150084 return (IOC_INVAL); 30706621Sbt150084 break; 30716621Sbt150084 } 30726621Sbt150084 30736621Sbt150084 iocp->ioc_count = size; 30746621Sbt150084 iocp->ioc_error = 0; 30756621Sbt150084 30766621Sbt150084 if (ixgbe_check_acc_handle(ixgbe->osdep.reg_handle) != DDI_FM_OK) { 30776621Sbt150084 ddi_fm_service_impact(ixgbe->dip, DDI_SERVICE_DEGRADED); 30786621Sbt150084 return (IOC_INVAL); 30796621Sbt150084 } 30806621Sbt150084 30816621Sbt150084 return (IOC_REPLY); 30826621Sbt150084 } 30836621Sbt150084 30846621Sbt150084 /* 30856621Sbt150084 * ixgbe_set_loopback_mode - Setup loopback based on the loopback mode. 30866621Sbt150084 */ 30876621Sbt150084 static boolean_t 30886621Sbt150084 ixgbe_set_loopback_mode(ixgbe_t *ixgbe, uint32_t mode) 30896621Sbt150084 { 30906621Sbt150084 if (mode == ixgbe->loopback_mode) 30916621Sbt150084 return (B_TRUE); 30926621Sbt150084 30936621Sbt150084 ixgbe->loopback_mode = mode; 30946621Sbt150084 30956621Sbt150084 if (mode == IXGBE_LB_NONE) { 30966621Sbt150084 /* 30976621Sbt150084 * Reset the chip 30986621Sbt150084 */ 30996621Sbt150084 (void) ixgbe_reset(ixgbe); 31006621Sbt150084 return (B_TRUE); 31016621Sbt150084 } 31026621Sbt150084 31036621Sbt150084 mutex_enter(&ixgbe->gen_lock); 31046621Sbt150084 31056621Sbt150084 switch (mode) { 31066621Sbt150084 default: 31076621Sbt150084 mutex_exit(&ixgbe->gen_lock); 31086621Sbt150084 return (B_FALSE); 31096621Sbt150084 3110*11150SZhen.W@Sun.COM case IXGBE_LB_EXTERNAL: 3111*11150SZhen.W@Sun.COM break; 3112*11150SZhen.W@Sun.COM 31136621Sbt150084 case IXGBE_LB_INTERNAL_MAC: 31146621Sbt150084 ixgbe_set_internal_mac_loopback(ixgbe); 31156621Sbt150084 break; 31166621Sbt150084 } 31176621Sbt150084 31186621Sbt150084 mutex_exit(&ixgbe->gen_lock); 31196621Sbt150084 31206621Sbt150084 return (B_TRUE); 31216621Sbt150084 } 31226621Sbt150084 31236621Sbt150084 /* 31246621Sbt150084 * ixgbe_set_internal_mac_loopback - Set the internal MAC loopback mode. 31256621Sbt150084 */ 31266621Sbt150084 static void 31276621Sbt150084 ixgbe_set_internal_mac_loopback(ixgbe_t *ixgbe) 31286621Sbt150084 { 31296621Sbt150084 struct ixgbe_hw *hw; 31306621Sbt150084 uint32_t reg; 31316621Sbt150084 uint8_t atlas; 31326621Sbt150084 31336621Sbt150084 hw = &ixgbe->hw; 31346621Sbt150084 31356621Sbt150084 /* 31366621Sbt150084 * Setup MAC loopback 31376621Sbt150084 */ 31386621Sbt150084 reg = IXGBE_READ_REG(&ixgbe->hw, IXGBE_HLREG0); 31396621Sbt150084 reg |= IXGBE_HLREG0_LPBK; 31406621Sbt150084 IXGBE_WRITE_REG(&ixgbe->hw, IXGBE_HLREG0, reg); 31416621Sbt150084 31426621Sbt150084 reg = IXGBE_READ_REG(&ixgbe->hw, IXGBE_AUTOC); 31436621Sbt150084 reg &= ~IXGBE_AUTOC_LMS_MASK; 31446621Sbt150084 IXGBE_WRITE_REG(&ixgbe->hw, IXGBE_AUTOC, reg); 31456621Sbt150084 31466621Sbt150084 /* 31476621Sbt150084 * Disable Atlas Tx lanes to keep packets in loopback and not on wire 31486621Sbt150084 */ 31496621Sbt150084 if (hw->mac.type == ixgbe_mac_82598EB) { 31506621Sbt150084 (void) ixgbe_read_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_LPBK, 31516621Sbt150084 &atlas); 31526621Sbt150084 atlas |= IXGBE_ATLAS_PDN_TX_REG_EN; 31536621Sbt150084 (void) ixgbe_write_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_LPBK, 31546621Sbt150084 atlas); 31556621Sbt150084 31566621Sbt150084 (void) ixgbe_read_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_10G, 31576621Sbt150084 &atlas); 31586621Sbt150084 atlas |= IXGBE_ATLAS_PDN_TX_10G_QL_ALL; 31596621Sbt150084 (void) ixgbe_write_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_10G, 31606621Sbt150084 atlas); 31616621Sbt150084 31626621Sbt150084 (void) ixgbe_read_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_1G, 31636621Sbt150084 &atlas); 31646621Sbt150084 atlas |= IXGBE_ATLAS_PDN_TX_1G_QL_ALL; 31656621Sbt150084 (void) ixgbe_write_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_1G, 31666621Sbt150084 atlas); 31676621Sbt150084 31686621Sbt150084 (void) ixgbe_read_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_AN, 31696621Sbt150084 &atlas); 31706621Sbt150084 atlas |= IXGBE_ATLAS_PDN_TX_AN_QL_ALL; 31716621Sbt150084 (void) ixgbe_write_analog_reg8(&ixgbe->hw, IXGBE_ATLAS_PDN_AN, 31726621Sbt150084 atlas); 31736621Sbt150084 } 31746621Sbt150084 } 31756621Sbt150084 31766621Sbt150084 #pragma inline(ixgbe_intr_rx_work) 31776621Sbt150084 /* 31786621Sbt150084 * ixgbe_intr_rx_work - RX processing of ISR. 31796621Sbt150084 */ 31806621Sbt150084 static void 31816621Sbt150084 ixgbe_intr_rx_work(ixgbe_rx_ring_t *rx_ring) 31826621Sbt150084 { 31836621Sbt150084 mblk_t *mp; 31846621Sbt150084 31856621Sbt150084 mutex_enter(&rx_ring->rx_lock); 31866621Sbt150084 31878275SEric Cheng mp = ixgbe_ring_rx(rx_ring, IXGBE_POLL_NULL); 31886621Sbt150084 mutex_exit(&rx_ring->rx_lock); 31896621Sbt150084 31906621Sbt150084 if (mp != NULL) 31918275SEric Cheng mac_rx_ring(rx_ring->ixgbe->mac_hdl, rx_ring->ring_handle, mp, 31928275SEric Cheng rx_ring->ring_gen_num); 31936621Sbt150084 } 31946621Sbt150084 31956621Sbt150084 #pragma inline(ixgbe_intr_tx_work) 31966621Sbt150084 /* 31976621Sbt150084 * ixgbe_intr_tx_work - TX processing of ISR. 31986621Sbt150084 */ 31996621Sbt150084 static void 32006621Sbt150084 ixgbe_intr_tx_work(ixgbe_tx_ring_t *tx_ring) 32016621Sbt150084 { 320210376SChenlu.Chen@Sun.COM ixgbe_t *ixgbe = tx_ring->ixgbe; 320310376SChenlu.Chen@Sun.COM 32046621Sbt150084 /* 32056621Sbt150084 * Recycle the tx descriptors 32066621Sbt150084 */ 32076621Sbt150084 tx_ring->tx_recycle(tx_ring); 32086621Sbt150084 32096621Sbt150084 /* 32106621Sbt150084 * Schedule the re-transmit 32116621Sbt150084 */ 32126621Sbt150084 if (tx_ring->reschedule && 321310376SChenlu.Chen@Sun.COM (tx_ring->tbd_free >= ixgbe->tx_resched_thresh)) { 32146621Sbt150084 tx_ring->reschedule = B_FALSE; 32158275SEric Cheng mac_tx_ring_update(tx_ring->ixgbe->mac_hdl, 32168275SEric Cheng tx_ring->ring_handle); 32176621Sbt150084 IXGBE_DEBUG_STAT(tx_ring->stat_reschedule); 32186621Sbt150084 } 32196621Sbt150084 } 32206621Sbt150084 32216621Sbt150084 #pragma inline(ixgbe_intr_other_work) 32226621Sbt150084 /* 32238490SPaul.Guo@Sun.COM * ixgbe_intr_other_work - Process interrupt types other than tx/rx 32246621Sbt150084 */ 32256621Sbt150084 static void 32268490SPaul.Guo@Sun.COM ixgbe_intr_other_work(ixgbe_t *ixgbe, uint32_t eicr) 32276621Sbt150084 { 32289353SSamuel.Tu@Sun.COM struct ixgbe_hw *hw = &ixgbe->hw; 32298490SPaul.Guo@Sun.COM /* 32308490SPaul.Guo@Sun.COM * dispatch taskq to handle link status change 32318490SPaul.Guo@Sun.COM */ 32328490SPaul.Guo@Sun.COM if (eicr & IXGBE_EICR_LSC) { 32338490SPaul.Guo@Sun.COM if ((ddi_taskq_dispatch(ixgbe->lsc_taskq, 32348490SPaul.Guo@Sun.COM ixgbe_driver_link_check, (void *)ixgbe, DDI_NOSLEEP)) 32358490SPaul.Guo@Sun.COM != DDI_SUCCESS) { 32368490SPaul.Guo@Sun.COM ixgbe_log(ixgbe, "Fail to dispatch taskq"); 32378490SPaul.Guo@Sun.COM } 32388490SPaul.Guo@Sun.COM } 32396621Sbt150084 32406621Sbt150084 /* 32418490SPaul.Guo@Sun.COM * check for fan failure on adapters with fans 32426621Sbt150084 */ 32438490SPaul.Guo@Sun.COM if ((ixgbe->capab->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) && 32448490SPaul.Guo@Sun.COM (eicr & IXGBE_EICR_GPI_SDP1)) { 32459353SSamuel.Tu@Sun.COM if (hw->mac.type < ixgbe_mac_82599EB) { 32469353SSamuel.Tu@Sun.COM ixgbe_log(ixgbe, 32479353SSamuel.Tu@Sun.COM "Fan has stopped, replace the adapter\n"); 32489353SSamuel.Tu@Sun.COM 32499353SSamuel.Tu@Sun.COM /* re-enable the interrupt, which was automasked */ 32509353SSamuel.Tu@Sun.COM ixgbe->eims |= IXGBE_EICR_GPI_SDP1; 32519353SSamuel.Tu@Sun.COM } 32529353SSamuel.Tu@Sun.COM } 32539353SSamuel.Tu@Sun.COM 32549353SSamuel.Tu@Sun.COM /* 32559353SSamuel.Tu@Sun.COM * Do SFP check for 82599 32569353SSamuel.Tu@Sun.COM */ 32579353SSamuel.Tu@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) { 32589353SSamuel.Tu@Sun.COM if ((ddi_taskq_dispatch(ixgbe->lsc_taskq, 32599353SSamuel.Tu@Sun.COM ixgbe_sfp_check, (void *)ixgbe, 32609353SSamuel.Tu@Sun.COM DDI_NOSLEEP)) != DDI_SUCCESS) { 326110305SPaul.Guo@Sun.COM ixgbe_log(ixgbe, "No memory available to dispatch " 326210305SPaul.Guo@Sun.COM "taskq for SFP check"); 32639353SSamuel.Tu@Sun.COM } 32648490SPaul.Guo@Sun.COM } 32656621Sbt150084 } 32666621Sbt150084 32676621Sbt150084 /* 32686621Sbt150084 * ixgbe_intr_legacy - Interrupt handler for legacy interrupts. 32696621Sbt150084 */ 32706621Sbt150084 static uint_t 32716621Sbt150084 ixgbe_intr_legacy(void *arg1, void *arg2) 32726621Sbt150084 { 32736621Sbt150084 ixgbe_t *ixgbe = (ixgbe_t *)arg1; 32746621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 32756621Sbt150084 ixgbe_tx_ring_t *tx_ring; 32768275SEric Cheng ixgbe_rx_ring_t *rx_ring; 32776621Sbt150084 uint32_t eicr; 32786621Sbt150084 mblk_t *mp; 32796621Sbt150084 boolean_t tx_reschedule; 32806621Sbt150084 uint_t result; 32816621Sbt150084 32828490SPaul.Guo@Sun.COM _NOTE(ARGUNUSED(arg2)); 32836621Sbt150084 32846621Sbt150084 mutex_enter(&ixgbe->gen_lock); 32856621Sbt150084 if (ixgbe->ixgbe_state & IXGBE_SUSPENDED) { 32866621Sbt150084 mutex_exit(&ixgbe->gen_lock); 32876621Sbt150084 return (DDI_INTR_UNCLAIMED); 32886621Sbt150084 } 32896621Sbt150084 32906621Sbt150084 mp = NULL; 32916621Sbt150084 tx_reschedule = B_FALSE; 32926621Sbt150084 32936621Sbt150084 /* 32946621Sbt150084 * Any bit set in eicr: claim this interrupt 32956621Sbt150084 */ 32966621Sbt150084 eicr = IXGBE_READ_REG(hw, IXGBE_EICR); 32976621Sbt150084 if (eicr) { 32986621Sbt150084 /* 32996621Sbt150084 * For legacy interrupt, we have only one interrupt, 33006621Sbt150084 * so we have only one rx ring and one tx ring enabled. 33016621Sbt150084 */ 33026621Sbt150084 ASSERT(ixgbe->num_rx_rings == 1); 33036621Sbt150084 ASSERT(ixgbe->num_tx_rings == 1); 33046621Sbt150084 33056621Sbt150084 /* 33068275SEric Cheng * For legacy interrupt, rx rings[0] will use RTxQ[0]. 33076621Sbt150084 */ 33088275SEric Cheng if (eicr & 0x1) { 33099353SSamuel.Tu@Sun.COM ixgbe->eimc |= IXGBE_EICR_RTX_QUEUE; 33109353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMC, ixgbe->eimc); 33119353SSamuel.Tu@Sun.COM ixgbe->eims |= IXGBE_EICR_RTX_QUEUE; 33126621Sbt150084 /* 33136621Sbt150084 * Clean the rx descriptors 33146621Sbt150084 */ 33158275SEric Cheng rx_ring = &ixgbe->rx_rings[0]; 33168275SEric Cheng mp = ixgbe_ring_rx(rx_ring, IXGBE_POLL_NULL); 33178275SEric Cheng } 33188275SEric Cheng 33198275SEric Cheng /* 33208275SEric Cheng * For legacy interrupt, tx rings[0] will use RTxQ[1]. 33218275SEric Cheng */ 33228275SEric Cheng if (eicr & 0x2) { 33236621Sbt150084 /* 33246621Sbt150084 * Recycle the tx descriptors 33256621Sbt150084 */ 33266621Sbt150084 tx_ring = &ixgbe->tx_rings[0]; 33276621Sbt150084 tx_ring->tx_recycle(tx_ring); 33286621Sbt150084 33296621Sbt150084 /* 33306621Sbt150084 * Schedule the re-transmit 33316621Sbt150084 */ 33326621Sbt150084 tx_reschedule = (tx_ring->reschedule && 333310376SChenlu.Chen@Sun.COM (tx_ring->tbd_free >= ixgbe->tx_resched_thresh)); 33346621Sbt150084 } 33356621Sbt150084 33368490SPaul.Guo@Sun.COM /* any interrupt type other than tx/rx */ 33378490SPaul.Guo@Sun.COM if (eicr & ixgbe->capab->other_intr) { 33389353SSamuel.Tu@Sun.COM if (hw->mac.type < ixgbe_mac_82599EB) { 33399353SSamuel.Tu@Sun.COM ixgbe->eims &= ~(eicr & IXGBE_OTHER_INTR); 33409353SSamuel.Tu@Sun.COM } 33419353SSamuel.Tu@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) { 33429353SSamuel.Tu@Sun.COM ixgbe->eimc = IXGBE_82599_OTHER_INTR; 33439353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMC, ixgbe->eimc); 33449353SSamuel.Tu@Sun.COM } 33459353SSamuel.Tu@Sun.COM ixgbe_intr_other_work(ixgbe, eicr); 33468490SPaul.Guo@Sun.COM ixgbe->eims &= ~(eicr & IXGBE_OTHER_INTR); 33476621Sbt150084 } 33486621Sbt150084 33498490SPaul.Guo@Sun.COM mutex_exit(&ixgbe->gen_lock); 33508490SPaul.Guo@Sun.COM 33516621Sbt150084 result = DDI_INTR_CLAIMED; 33526621Sbt150084 } else { 33538490SPaul.Guo@Sun.COM mutex_exit(&ixgbe->gen_lock); 33548490SPaul.Guo@Sun.COM 33556621Sbt150084 /* 33566621Sbt150084 * No interrupt cause bits set: don't claim this interrupt. 33576621Sbt150084 */ 33586621Sbt150084 result = DDI_INTR_UNCLAIMED; 33596621Sbt150084 } 33606621Sbt150084 33618490SPaul.Guo@Sun.COM /* re-enable the interrupts which were automasked */ 33628490SPaul.Guo@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMS, ixgbe->eims); 33636621Sbt150084 33646621Sbt150084 /* 33656621Sbt150084 * Do the following work outside of the gen_lock 33666621Sbt150084 */ 33679353SSamuel.Tu@Sun.COM if (mp != NULL) { 33688275SEric Cheng mac_rx_ring(rx_ring->ixgbe->mac_hdl, rx_ring->ring_handle, mp, 33698275SEric Cheng rx_ring->ring_gen_num); 33709353SSamuel.Tu@Sun.COM } 33716621Sbt150084 33726621Sbt150084 if (tx_reschedule) { 33736621Sbt150084 tx_ring->reschedule = B_FALSE; 33748275SEric Cheng mac_tx_ring_update(ixgbe->mac_hdl, tx_ring->ring_handle); 33756621Sbt150084 IXGBE_DEBUG_STAT(tx_ring->stat_reschedule); 33766621Sbt150084 } 33776621Sbt150084 33786621Sbt150084 return (result); 33796621Sbt150084 } 33806621Sbt150084 33816621Sbt150084 /* 33826621Sbt150084 * ixgbe_intr_msi - Interrupt handler for MSI. 33836621Sbt150084 */ 33846621Sbt150084 static uint_t 33856621Sbt150084 ixgbe_intr_msi(void *arg1, void *arg2) 33866621Sbt150084 { 33876621Sbt150084 ixgbe_t *ixgbe = (ixgbe_t *)arg1; 33886621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 33896621Sbt150084 uint32_t eicr; 33906621Sbt150084 33918490SPaul.Guo@Sun.COM _NOTE(ARGUNUSED(arg2)); 33928490SPaul.Guo@Sun.COM 33936621Sbt150084 eicr = IXGBE_READ_REG(hw, IXGBE_EICR); 33946621Sbt150084 33956621Sbt150084 /* 33966621Sbt150084 * For MSI interrupt, we have only one vector, 33976621Sbt150084 * so we have only one rx ring and one tx ring enabled. 33986621Sbt150084 */ 33996621Sbt150084 ASSERT(ixgbe->num_rx_rings == 1); 34006621Sbt150084 ASSERT(ixgbe->num_tx_rings == 1); 34016621Sbt150084 34026621Sbt150084 /* 34038275SEric Cheng * For MSI interrupt, rx rings[0] will use RTxQ[0]. 34046621Sbt150084 */ 34058275SEric Cheng if (eicr & 0x1) { 34066621Sbt150084 ixgbe_intr_rx_work(&ixgbe->rx_rings[0]); 34078275SEric Cheng } 34088275SEric Cheng 34098275SEric Cheng /* 34108275SEric Cheng * For MSI interrupt, tx rings[0] will use RTxQ[1]. 34118275SEric Cheng */ 34128275SEric Cheng if (eicr & 0x2) { 34136621Sbt150084 ixgbe_intr_tx_work(&ixgbe->tx_rings[0]); 34146621Sbt150084 } 34156621Sbt150084 34168490SPaul.Guo@Sun.COM /* any interrupt type other than tx/rx */ 34178490SPaul.Guo@Sun.COM if (eicr & ixgbe->capab->other_intr) { 34188490SPaul.Guo@Sun.COM mutex_enter(&ixgbe->gen_lock); 34199353SSamuel.Tu@Sun.COM if (hw->mac.type < ixgbe_mac_82599EB) { 34209353SSamuel.Tu@Sun.COM ixgbe->eims &= ~(eicr & IXGBE_OTHER_INTR); 34219353SSamuel.Tu@Sun.COM } 34229353SSamuel.Tu@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) { 34239353SSamuel.Tu@Sun.COM ixgbe->eimc = IXGBE_82599_OTHER_INTR; 34249353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMC, ixgbe->eimc); 34259353SSamuel.Tu@Sun.COM } 34269353SSamuel.Tu@Sun.COM ixgbe_intr_other_work(ixgbe, eicr); 34278490SPaul.Guo@Sun.COM ixgbe->eims &= ~(eicr & IXGBE_OTHER_INTR); 34288490SPaul.Guo@Sun.COM mutex_exit(&ixgbe->gen_lock); 34296621Sbt150084 } 34306621Sbt150084 34318490SPaul.Guo@Sun.COM /* re-enable the interrupts which were automasked */ 34328490SPaul.Guo@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMS, ixgbe->eims); 34338490SPaul.Guo@Sun.COM 34346621Sbt150084 return (DDI_INTR_CLAIMED); 34356621Sbt150084 } 34366621Sbt150084 34376621Sbt150084 /* 34389353SSamuel.Tu@Sun.COM * ixgbe_intr_msix - Interrupt handler for MSI-X. 34396621Sbt150084 */ 34406621Sbt150084 static uint_t 34419353SSamuel.Tu@Sun.COM ixgbe_intr_msix(void *arg1, void *arg2) 34426621Sbt150084 { 34439353SSamuel.Tu@Sun.COM ixgbe_intr_vector_t *vect = (ixgbe_intr_vector_t *)arg1; 34448275SEric Cheng ixgbe_t *ixgbe = vect->ixgbe; 34459353SSamuel.Tu@Sun.COM struct ixgbe_hw *hw = &ixgbe->hw; 34469353SSamuel.Tu@Sun.COM uint32_t eicr; 34478275SEric Cheng int r_idx = 0; 34486621Sbt150084 34498490SPaul.Guo@Sun.COM _NOTE(ARGUNUSED(arg2)); 34508490SPaul.Guo@Sun.COM 34516621Sbt150084 /* 34528275SEric Cheng * Clean each rx ring that has its bit set in the map 34536621Sbt150084 */ 34546621Sbt150084 r_idx = bt_getlowbit(vect->rx_map, 0, (ixgbe->num_rx_rings - 1)); 34556621Sbt150084 while (r_idx >= 0) { 34566621Sbt150084 ixgbe_intr_rx_work(&ixgbe->rx_rings[r_idx]); 34576621Sbt150084 r_idx = bt_getlowbit(vect->rx_map, (r_idx + 1), 34586621Sbt150084 (ixgbe->num_rx_rings - 1)); 34596621Sbt150084 } 34606621Sbt150084 34618275SEric Cheng /* 34628275SEric Cheng * Clean each tx ring that has its bit set in the map 34638275SEric Cheng */ 34648275SEric Cheng r_idx = bt_getlowbit(vect->tx_map, 0, (ixgbe->num_tx_rings - 1)); 34658275SEric Cheng while (r_idx >= 0) { 34668275SEric Cheng ixgbe_intr_tx_work(&ixgbe->tx_rings[r_idx]); 34678275SEric Cheng r_idx = bt_getlowbit(vect->tx_map, (r_idx + 1), 34688275SEric Cheng (ixgbe->num_tx_rings - 1)); 34698275SEric Cheng } 34708275SEric Cheng 34716621Sbt150084 34726621Sbt150084 /* 34739353SSamuel.Tu@Sun.COM * Clean other interrupt (link change) that has its bit set in the map 34746621Sbt150084 */ 34759353SSamuel.Tu@Sun.COM if (BT_TEST(vect->other_map, 0) == 1) { 34769353SSamuel.Tu@Sun.COM eicr = IXGBE_READ_REG(hw, IXGBE_EICR); 34779353SSamuel.Tu@Sun.COM 34789353SSamuel.Tu@Sun.COM /* 34799353SSamuel.Tu@Sun.COM * Need check cause bits and only other causes will 34809353SSamuel.Tu@Sun.COM * be processed 34819353SSamuel.Tu@Sun.COM */ 34829353SSamuel.Tu@Sun.COM /* any interrupt type other than tx/rx */ 34839353SSamuel.Tu@Sun.COM if (eicr & ixgbe->capab->other_intr) { 34849353SSamuel.Tu@Sun.COM if (hw->mac.type < ixgbe_mac_82599EB) { 34859353SSamuel.Tu@Sun.COM mutex_enter(&ixgbe->gen_lock); 34869353SSamuel.Tu@Sun.COM ixgbe->eims &= ~(eicr & IXGBE_OTHER_INTR); 34879353SSamuel.Tu@Sun.COM ixgbe_intr_other_work(ixgbe, eicr); 34889353SSamuel.Tu@Sun.COM mutex_exit(&ixgbe->gen_lock); 34899353SSamuel.Tu@Sun.COM } else { 34909353SSamuel.Tu@Sun.COM if (hw->mac.type == ixgbe_mac_82599EB) { 34919353SSamuel.Tu@Sun.COM mutex_enter(&ixgbe->gen_lock); 34929353SSamuel.Tu@Sun.COM ixgbe->eims |= IXGBE_EICR_RTX_QUEUE; 34939353SSamuel.Tu@Sun.COM ixgbe_intr_other_work(ixgbe, eicr); 34949353SSamuel.Tu@Sun.COM mutex_exit(&ixgbe->gen_lock); 34959353SSamuel.Tu@Sun.COM } 34969353SSamuel.Tu@Sun.COM } 34979353SSamuel.Tu@Sun.COM } 34989353SSamuel.Tu@Sun.COM 34999353SSamuel.Tu@Sun.COM /* re-enable the interrupts which were automasked */ 35009353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_EIMS, ixgbe->eims); 35016621Sbt150084 } 35026621Sbt150084 35036621Sbt150084 return (DDI_INTR_CLAIMED); 35046621Sbt150084 } 35056621Sbt150084 35066621Sbt150084 /* 35076621Sbt150084 * ixgbe_alloc_intrs - Allocate interrupts for the driver. 35086621Sbt150084 * 35096621Sbt150084 * Normal sequence is to try MSI-X; if not sucessful, try MSI; 35106621Sbt150084 * if not successful, try Legacy. 35116621Sbt150084 * ixgbe->intr_force can be used to force sequence to start with 35126621Sbt150084 * any of the 3 types. 35136621Sbt150084 * If MSI-X is not used, number of tx/rx rings is forced to 1. 35146621Sbt150084 */ 35156621Sbt150084 static int 35166621Sbt150084 ixgbe_alloc_intrs(ixgbe_t *ixgbe) 35176621Sbt150084 { 35186621Sbt150084 dev_info_t *devinfo; 35196621Sbt150084 int intr_types; 35206621Sbt150084 int rc; 35216621Sbt150084 35226621Sbt150084 devinfo = ixgbe->dip; 35236621Sbt150084 35246621Sbt150084 /* 35256621Sbt150084 * Get supported interrupt types 35266621Sbt150084 */ 35276621Sbt150084 rc = ddi_intr_get_supported_types(devinfo, &intr_types); 35286621Sbt150084 35296621Sbt150084 if (rc != DDI_SUCCESS) { 35306621Sbt150084 ixgbe_log(ixgbe, 35316621Sbt150084 "Get supported interrupt types failed: %d", rc); 35326621Sbt150084 return (IXGBE_FAILURE); 35336621Sbt150084 } 35346621Sbt150084 IXGBE_DEBUGLOG_1(ixgbe, "Supported interrupt types: %x", intr_types); 35356621Sbt150084 35366621Sbt150084 ixgbe->intr_type = 0; 35376621Sbt150084 35386621Sbt150084 /* 35396621Sbt150084 * Install MSI-X interrupts 35406621Sbt150084 */ 35416621Sbt150084 if ((intr_types & DDI_INTR_TYPE_MSIX) && 35426621Sbt150084 (ixgbe->intr_force <= IXGBE_INTR_MSIX)) { 35436621Sbt150084 rc = ixgbe_alloc_intr_handles(ixgbe, DDI_INTR_TYPE_MSIX); 35446621Sbt150084 if (rc == IXGBE_SUCCESS) 35456621Sbt150084 return (IXGBE_SUCCESS); 35466621Sbt150084 35476621Sbt150084 ixgbe_log(ixgbe, 35486621Sbt150084 "Allocate MSI-X failed, trying MSI interrupts..."); 35496621Sbt150084 } 35506621Sbt150084 35516621Sbt150084 /* 35528275SEric Cheng * MSI-X not used, force rings and groups to 1 35536621Sbt150084 */ 35546621Sbt150084 ixgbe->num_rx_rings = 1; 35558275SEric Cheng ixgbe->num_rx_groups = 1; 35566621Sbt150084 ixgbe->num_tx_rings = 1; 35576621Sbt150084 ixgbe_log(ixgbe, 35588275SEric Cheng "MSI-X not used, force rings and groups number to 1"); 35596621Sbt150084 35606621Sbt150084 /* 35616621Sbt150084 * Install MSI interrupts 35626621Sbt150084 */ 35636621Sbt150084 if ((intr_types & DDI_INTR_TYPE_MSI) && 35646621Sbt150084 (ixgbe->intr_force <= IXGBE_INTR_MSI)) { 35656621Sbt150084 rc = ixgbe_alloc_intr_handles(ixgbe, DDI_INTR_TYPE_MSI); 35666621Sbt150084 if (rc == IXGBE_SUCCESS) 35676621Sbt150084 return (IXGBE_SUCCESS); 35686621Sbt150084 35696621Sbt150084 ixgbe_log(ixgbe, 35706621Sbt150084 "Allocate MSI failed, trying Legacy interrupts..."); 35716621Sbt150084 } 35726621Sbt150084 35736621Sbt150084 /* 35746621Sbt150084 * Install legacy interrupts 35756621Sbt150084 */ 35766621Sbt150084 if (intr_types & DDI_INTR_TYPE_FIXED) { 35776621Sbt150084 rc = ixgbe_alloc_intr_handles(ixgbe, DDI_INTR_TYPE_FIXED); 35786621Sbt150084 if (rc == IXGBE_SUCCESS) 35796621Sbt150084 return (IXGBE_SUCCESS); 35806621Sbt150084 35816621Sbt150084 ixgbe_log(ixgbe, 35826621Sbt150084 "Allocate Legacy interrupts failed"); 35836621Sbt150084 } 35846621Sbt150084 35856621Sbt150084 /* 35866621Sbt150084 * If none of the 3 types succeeded, return failure 35876621Sbt150084 */ 35886621Sbt150084 return (IXGBE_FAILURE); 35896621Sbt150084 } 35906621Sbt150084 35916621Sbt150084 /* 35926621Sbt150084 * ixgbe_alloc_intr_handles - Allocate interrupt handles. 35936621Sbt150084 * 35946621Sbt150084 * For legacy and MSI, only 1 handle is needed. For MSI-X, 35956621Sbt150084 * if fewer than 2 handles are available, return failure. 35968275SEric Cheng * Upon success, this maps the vectors to rx and tx rings for 35978275SEric Cheng * interrupts. 35986621Sbt150084 */ 35996621Sbt150084 static int 36006621Sbt150084 ixgbe_alloc_intr_handles(ixgbe_t *ixgbe, int intr_type) 36016621Sbt150084 { 36026621Sbt150084 dev_info_t *devinfo; 36036621Sbt150084 int request, count, avail, actual; 36048275SEric Cheng int minimum; 36056621Sbt150084 int rc; 36066621Sbt150084 36076621Sbt150084 devinfo = ixgbe->dip; 36086621Sbt150084 36096621Sbt150084 switch (intr_type) { 36106621Sbt150084 case DDI_INTR_TYPE_FIXED: 36116621Sbt150084 request = 1; /* Request 1 legacy interrupt handle */ 36126621Sbt150084 minimum = 1; 36136621Sbt150084 IXGBE_DEBUGLOG_0(ixgbe, "interrupt type: legacy"); 36146621Sbt150084 break; 36156621Sbt150084 36166621Sbt150084 case DDI_INTR_TYPE_MSI: 36176621Sbt150084 request = 1; /* Request 1 MSI interrupt handle */ 36186621Sbt150084 minimum = 1; 36196621Sbt150084 IXGBE_DEBUGLOG_0(ixgbe, "interrupt type: MSI"); 36206621Sbt150084 break; 36216621Sbt150084 36226621Sbt150084 case DDI_INTR_TYPE_MSIX: 36236621Sbt150084 /* 36246621Sbt150084 * Best number of vectors for the adapter is 36259353SSamuel.Tu@Sun.COM * # rx rings + # tx rings. 36266621Sbt150084 */ 36279353SSamuel.Tu@Sun.COM request = ixgbe->num_rx_rings + ixgbe->num_tx_rings; 36289353SSamuel.Tu@Sun.COM if (request > ixgbe->capab->max_ring_vect) 36299353SSamuel.Tu@Sun.COM request = ixgbe->capab->max_ring_vect; 36306621Sbt150084 minimum = 2; 36316621Sbt150084 IXGBE_DEBUGLOG_0(ixgbe, "interrupt type: MSI-X"); 36326621Sbt150084 break; 36336621Sbt150084 36346621Sbt150084 default: 36356621Sbt150084 ixgbe_log(ixgbe, 36366621Sbt150084 "invalid call to ixgbe_alloc_intr_handles(): %d\n", 36376621Sbt150084 intr_type); 36386621Sbt150084 return (IXGBE_FAILURE); 36396621Sbt150084 } 36406621Sbt150084 IXGBE_DEBUGLOG_2(ixgbe, "interrupt handles requested: %d minimum: %d", 36416621Sbt150084 request, minimum); 36426621Sbt150084 36436621Sbt150084 /* 36446621Sbt150084 * Get number of supported interrupts 36456621Sbt150084 */ 36466621Sbt150084 rc = ddi_intr_get_nintrs(devinfo, intr_type, &count); 36476621Sbt150084 if ((rc != DDI_SUCCESS) || (count < minimum)) { 36486621Sbt150084 ixgbe_log(ixgbe, 36496621Sbt150084 "Get interrupt number failed. Return: %d, count: %d", 36506621Sbt150084 rc, count); 36516621Sbt150084 return (IXGBE_FAILURE); 36526621Sbt150084 } 36536621Sbt150084 IXGBE_DEBUGLOG_1(ixgbe, "interrupts supported: %d", count); 36546621Sbt150084 36556621Sbt150084 /* 36566621Sbt150084 * Get number of available interrupts 36576621Sbt150084 */ 36586621Sbt150084 rc = ddi_intr_get_navail(devinfo, intr_type, &avail); 36596621Sbt150084 if ((rc != DDI_SUCCESS) || (avail < minimum)) { 36606621Sbt150084 ixgbe_log(ixgbe, 36616621Sbt150084 "Get interrupt available number failed. " 36626621Sbt150084 "Return: %d, available: %d", rc, avail); 36636621Sbt150084 return (IXGBE_FAILURE); 36646621Sbt150084 } 36656621Sbt150084 IXGBE_DEBUGLOG_1(ixgbe, "interrupts available: %d", avail); 36666621Sbt150084 36676621Sbt150084 if (avail < request) { 36686621Sbt150084 ixgbe_log(ixgbe, "Request %d handles, %d available", 36696621Sbt150084 request, avail); 36706621Sbt150084 request = avail; 36716621Sbt150084 } 36726621Sbt150084 36736621Sbt150084 actual = 0; 36746621Sbt150084 ixgbe->intr_cnt = 0; 36756621Sbt150084 36766621Sbt150084 /* 36776621Sbt150084 * Allocate an array of interrupt handles 36786621Sbt150084 */ 36796621Sbt150084 ixgbe->intr_size = request * sizeof (ddi_intr_handle_t); 36806621Sbt150084 ixgbe->htable = kmem_alloc(ixgbe->intr_size, KM_SLEEP); 36816621Sbt150084 36826621Sbt150084 rc = ddi_intr_alloc(devinfo, ixgbe->htable, intr_type, 0, 36836621Sbt150084 request, &actual, DDI_INTR_ALLOC_NORMAL); 36846621Sbt150084 if (rc != DDI_SUCCESS) { 36856621Sbt150084 ixgbe_log(ixgbe, "Allocate interrupts failed. " 36866621Sbt150084 "return: %d, request: %d, actual: %d", 36876621Sbt150084 rc, request, actual); 36886621Sbt150084 goto alloc_handle_fail; 36896621Sbt150084 } 36906621Sbt150084 IXGBE_DEBUGLOG_1(ixgbe, "interrupts actually allocated: %d", actual); 36916621Sbt150084 36926621Sbt150084 ixgbe->intr_cnt = actual; 36936621Sbt150084 36946621Sbt150084 /* 36958275SEric Cheng * Now we know the actual number of vectors. Here we map the vector 36968275SEric Cheng * to other, rx rings and tx ring. 36976621Sbt150084 */ 36986621Sbt150084 if (actual < minimum) { 36996621Sbt150084 ixgbe_log(ixgbe, "Insufficient interrupt handles available: %d", 37006621Sbt150084 actual); 37016621Sbt150084 goto alloc_handle_fail; 37026621Sbt150084 } 37036621Sbt150084 37046621Sbt150084 /* 37056621Sbt150084 * Get priority for first vector, assume remaining are all the same 37066621Sbt150084 */ 37076621Sbt150084 rc = ddi_intr_get_pri(ixgbe->htable[0], &ixgbe->intr_pri); 37086621Sbt150084 if (rc != DDI_SUCCESS) { 37096621Sbt150084 ixgbe_log(ixgbe, 37106621Sbt150084 "Get interrupt priority failed: %d", rc); 37116621Sbt150084 goto alloc_handle_fail; 37126621Sbt150084 } 37136621Sbt150084 37146621Sbt150084 rc = ddi_intr_get_cap(ixgbe->htable[0], &ixgbe->intr_cap); 37156621Sbt150084 if (rc != DDI_SUCCESS) { 37166621Sbt150084 ixgbe_log(ixgbe, 37176621Sbt150084 "Get interrupt cap failed: %d", rc); 37186621Sbt150084 goto alloc_handle_fail; 37196621Sbt150084 } 37206621Sbt150084 37216621Sbt150084 ixgbe->intr_type = intr_type; 37226621Sbt150084 37236621Sbt150084 return (IXGBE_SUCCESS); 37246621Sbt150084 37256621Sbt150084 alloc_handle_fail: 37266621Sbt150084 ixgbe_rem_intrs(ixgbe); 37276621Sbt150084 37286621Sbt150084 return (IXGBE_FAILURE); 37296621Sbt150084 } 37306621Sbt150084 37316621Sbt150084 /* 37326621Sbt150084 * ixgbe_add_intr_handlers - Add interrupt handlers based on the interrupt type. 37336621Sbt150084 * 37346621Sbt150084 * Before adding the interrupt handlers, the interrupt vectors have 37356621Sbt150084 * been allocated, and the rx/tx rings have also been allocated. 37366621Sbt150084 */ 37376621Sbt150084 static int 37386621Sbt150084 ixgbe_add_intr_handlers(ixgbe_t *ixgbe) 37396621Sbt150084 { 37408275SEric Cheng int vector = 0; 37416621Sbt150084 int rc; 37426621Sbt150084 37436621Sbt150084 switch (ixgbe->intr_type) { 37446621Sbt150084 case DDI_INTR_TYPE_MSIX: 37456621Sbt150084 /* 37469353SSamuel.Tu@Sun.COM * Add interrupt handler for all vectors 37476621Sbt150084 */ 37489353SSamuel.Tu@Sun.COM for (vector = 0; vector < ixgbe->intr_cnt; vector++) { 37496621Sbt150084 /* 37506621Sbt150084 * install pointer to vect_map[vector] 37516621Sbt150084 */ 37526621Sbt150084 rc = ddi_intr_add_handler(ixgbe->htable[vector], 37539353SSamuel.Tu@Sun.COM (ddi_intr_handler_t *)ixgbe_intr_msix, 37546621Sbt150084 (void *)&ixgbe->vect_map[vector], NULL); 37556621Sbt150084 37566621Sbt150084 if (rc != DDI_SUCCESS) { 37576621Sbt150084 ixgbe_log(ixgbe, 37586621Sbt150084 "Add rx interrupt handler failed. " 37598275SEric Cheng "return: %d, vector: %d", rc, vector); 37606621Sbt150084 for (vector--; vector >= 0; vector--) { 37616621Sbt150084 (void) ddi_intr_remove_handler( 37626621Sbt150084 ixgbe->htable[vector]); 37636621Sbt150084 } 37646621Sbt150084 return (IXGBE_FAILURE); 37656621Sbt150084 } 37666621Sbt150084 } 37678275SEric Cheng 37686621Sbt150084 break; 37696621Sbt150084 37706621Sbt150084 case DDI_INTR_TYPE_MSI: 37716621Sbt150084 /* 37726621Sbt150084 * Add interrupt handlers for the only vector 37736621Sbt150084 */ 37746621Sbt150084 rc = ddi_intr_add_handler(ixgbe->htable[vector], 37756621Sbt150084 (ddi_intr_handler_t *)ixgbe_intr_msi, 37766621Sbt150084 (void *)ixgbe, NULL); 37776621Sbt150084 37786621Sbt150084 if (rc != DDI_SUCCESS) { 37796621Sbt150084 ixgbe_log(ixgbe, 37806621Sbt150084 "Add MSI interrupt handler failed: %d", rc); 37816621Sbt150084 return (IXGBE_FAILURE); 37826621Sbt150084 } 37836621Sbt150084 37846621Sbt150084 break; 37856621Sbt150084 37866621Sbt150084 case DDI_INTR_TYPE_FIXED: 37876621Sbt150084 /* 37886621Sbt150084 * Add interrupt handlers for the only vector 37896621Sbt150084 */ 37906621Sbt150084 rc = ddi_intr_add_handler(ixgbe->htable[vector], 37916621Sbt150084 (ddi_intr_handler_t *)ixgbe_intr_legacy, 37926621Sbt150084 (void *)ixgbe, NULL); 37936621Sbt150084 37946621Sbt150084 if (rc != DDI_SUCCESS) { 37956621Sbt150084 ixgbe_log(ixgbe, 37966621Sbt150084 "Add legacy interrupt handler failed: %d", rc); 37976621Sbt150084 return (IXGBE_FAILURE); 37986621Sbt150084 } 37996621Sbt150084 38006621Sbt150084 break; 38016621Sbt150084 38026621Sbt150084 default: 38036621Sbt150084 return (IXGBE_FAILURE); 38046621Sbt150084 } 38056621Sbt150084 38066621Sbt150084 return (IXGBE_SUCCESS); 38076621Sbt150084 } 38086621Sbt150084 38096621Sbt150084 #pragma inline(ixgbe_map_rxring_to_vector) 38106621Sbt150084 /* 38116621Sbt150084 * ixgbe_map_rxring_to_vector - Map given rx ring to given interrupt vector. 38126621Sbt150084 */ 38136621Sbt150084 static void 38146621Sbt150084 ixgbe_map_rxring_to_vector(ixgbe_t *ixgbe, int r_idx, int v_idx) 38156621Sbt150084 { 38166621Sbt150084 /* 38176621Sbt150084 * Set bit in map 38186621Sbt150084 */ 38196621Sbt150084 BT_SET(ixgbe->vect_map[v_idx].rx_map, r_idx); 38206621Sbt150084 38216621Sbt150084 /* 38226621Sbt150084 * Count bits set 38236621Sbt150084 */ 38246621Sbt150084 ixgbe->vect_map[v_idx].rxr_cnt++; 38256621Sbt150084 38266621Sbt150084 /* 38276621Sbt150084 * Remember bit position 38286621Sbt150084 */ 38298275SEric Cheng ixgbe->rx_rings[r_idx].intr_vector = v_idx; 38306621Sbt150084 ixgbe->rx_rings[r_idx].vect_bit = 1 << v_idx; 38316621Sbt150084 } 38326621Sbt150084 38336621Sbt150084 #pragma inline(ixgbe_map_txring_to_vector) 38346621Sbt150084 /* 38356621Sbt150084 * ixgbe_map_txring_to_vector - Map given tx ring to given interrupt vector. 38366621Sbt150084 */ 38376621Sbt150084 static void 38386621Sbt150084 ixgbe_map_txring_to_vector(ixgbe_t *ixgbe, int t_idx, int v_idx) 38396621Sbt150084 { 38406621Sbt150084 /* 38416621Sbt150084 * Set bit in map 38426621Sbt150084 */ 38436621Sbt150084 BT_SET(ixgbe->vect_map[v_idx].tx_map, t_idx); 38446621Sbt150084 38456621Sbt150084 /* 38466621Sbt150084 * Count bits set 38476621Sbt150084 */ 38486621Sbt150084 ixgbe->vect_map[v_idx].txr_cnt++; 38496621Sbt150084 38506621Sbt150084 /* 38516621Sbt150084 * Remember bit position 38526621Sbt150084 */ 38538275SEric Cheng ixgbe->tx_rings[t_idx].intr_vector = v_idx; 38546621Sbt150084 ixgbe->tx_rings[t_idx].vect_bit = 1 << v_idx; 38556621Sbt150084 } 38566621Sbt150084 38576621Sbt150084 /* 38588275SEric Cheng * ixgbe_setup_ivar - Set the given entry in the given interrupt vector 38596621Sbt150084 * allocation register (IVAR). 38609353SSamuel.Tu@Sun.COM * cause: 38619353SSamuel.Tu@Sun.COM * -1 : other cause 38629353SSamuel.Tu@Sun.COM * 0 : rx 38639353SSamuel.Tu@Sun.COM * 1 : tx 38646621Sbt150084 */ 38656621Sbt150084 static void 38669353SSamuel.Tu@Sun.COM ixgbe_setup_ivar(ixgbe_t *ixgbe, uint16_t intr_alloc_entry, uint8_t msix_vector, 38679353SSamuel.Tu@Sun.COM int8_t cause) 38686621Sbt150084 { 38696621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 38706621Sbt150084 u32 ivar, index; 38716621Sbt150084 38729353SSamuel.Tu@Sun.COM switch (hw->mac.type) { 38739353SSamuel.Tu@Sun.COM case ixgbe_mac_82598EB: 38749353SSamuel.Tu@Sun.COM msix_vector |= IXGBE_IVAR_ALLOC_VAL; 38759353SSamuel.Tu@Sun.COM if (cause == -1) { 38769353SSamuel.Tu@Sun.COM cause = 0; 38779353SSamuel.Tu@Sun.COM } 38789353SSamuel.Tu@Sun.COM index = (((cause * 64) + intr_alloc_entry) >> 2) & 0x1F; 38799353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index)); 38809353SSamuel.Tu@Sun.COM ivar &= ~(0xFF << (8 * (intr_alloc_entry & 0x3))); 38819353SSamuel.Tu@Sun.COM ivar |= (msix_vector << (8 * (intr_alloc_entry & 0x3))); 38829353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar); 38839353SSamuel.Tu@Sun.COM break; 38849353SSamuel.Tu@Sun.COM case ixgbe_mac_82599EB: 38859353SSamuel.Tu@Sun.COM if (cause == -1) { 38869353SSamuel.Tu@Sun.COM /* other causes */ 38879353SSamuel.Tu@Sun.COM msix_vector |= IXGBE_IVAR_ALLOC_VAL; 38889353SSamuel.Tu@Sun.COM index = (intr_alloc_entry & 1) * 8; 38899353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC); 38909353SSamuel.Tu@Sun.COM ivar &= ~(0xFF << index); 38919353SSamuel.Tu@Sun.COM ivar |= (msix_vector << index); 38929353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, ivar); 38939353SSamuel.Tu@Sun.COM } else { 38949353SSamuel.Tu@Sun.COM /* tx or rx causes */ 38959353SSamuel.Tu@Sun.COM msix_vector |= IXGBE_IVAR_ALLOC_VAL; 38969353SSamuel.Tu@Sun.COM index = ((16 * (intr_alloc_entry & 1)) + (8 * cause)); 38979353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, 38989353SSamuel.Tu@Sun.COM IXGBE_IVAR(intr_alloc_entry >> 1)); 38999353SSamuel.Tu@Sun.COM ivar &= ~(0xFF << index); 39009353SSamuel.Tu@Sun.COM ivar |= (msix_vector << index); 39019353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(intr_alloc_entry >> 1), 39029353SSamuel.Tu@Sun.COM ivar); 39039353SSamuel.Tu@Sun.COM } 39049353SSamuel.Tu@Sun.COM break; 39059353SSamuel.Tu@Sun.COM default: 39069353SSamuel.Tu@Sun.COM break; 39079353SSamuel.Tu@Sun.COM } 39088275SEric Cheng } 39098275SEric Cheng 39108275SEric Cheng /* 39118275SEric Cheng * ixgbe_enable_ivar - Enable the given entry by setting the VAL bit of 39128275SEric Cheng * given interrupt vector allocation register (IVAR). 39139353SSamuel.Tu@Sun.COM * cause: 39149353SSamuel.Tu@Sun.COM * -1 : other cause 39159353SSamuel.Tu@Sun.COM * 0 : rx 39169353SSamuel.Tu@Sun.COM * 1 : tx 39178275SEric Cheng */ 39188275SEric Cheng static void 39199353SSamuel.Tu@Sun.COM ixgbe_enable_ivar(ixgbe_t *ixgbe, uint16_t intr_alloc_entry, int8_t cause) 39208275SEric Cheng { 39218275SEric Cheng struct ixgbe_hw *hw = &ixgbe->hw; 39228275SEric Cheng u32 ivar, index; 39238275SEric Cheng 39249353SSamuel.Tu@Sun.COM switch (hw->mac.type) { 39259353SSamuel.Tu@Sun.COM case ixgbe_mac_82598EB: 39269353SSamuel.Tu@Sun.COM if (cause == -1) { 39279353SSamuel.Tu@Sun.COM cause = 0; 39289353SSamuel.Tu@Sun.COM } 39299353SSamuel.Tu@Sun.COM index = (((cause * 64) + intr_alloc_entry) >> 2) & 0x1F; 39309353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index)); 39319353SSamuel.Tu@Sun.COM ivar |= (IXGBE_IVAR_ALLOC_VAL << (8 * 39329353SSamuel.Tu@Sun.COM (intr_alloc_entry & 0x3))); 39339353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar); 39349353SSamuel.Tu@Sun.COM break; 39359353SSamuel.Tu@Sun.COM case ixgbe_mac_82599EB: 39369353SSamuel.Tu@Sun.COM if (cause == -1) { 39379353SSamuel.Tu@Sun.COM /* other causes */ 39389353SSamuel.Tu@Sun.COM index = (intr_alloc_entry & 1) * 8; 39399353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC); 39409353SSamuel.Tu@Sun.COM ivar |= (IXGBE_IVAR_ALLOC_VAL << index); 39419353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, ivar); 39429353SSamuel.Tu@Sun.COM } else { 39439353SSamuel.Tu@Sun.COM /* tx or rx causes */ 39449353SSamuel.Tu@Sun.COM index = ((16 * (intr_alloc_entry & 1)) + (8 * cause)); 39459353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, 39469353SSamuel.Tu@Sun.COM IXGBE_IVAR(intr_alloc_entry >> 1)); 39479353SSamuel.Tu@Sun.COM ivar |= (IXGBE_IVAR_ALLOC_VAL << index); 39489353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(intr_alloc_entry >> 1), 39499353SSamuel.Tu@Sun.COM ivar); 39509353SSamuel.Tu@Sun.COM } 39519353SSamuel.Tu@Sun.COM break; 39529353SSamuel.Tu@Sun.COM default: 39539353SSamuel.Tu@Sun.COM break; 39549353SSamuel.Tu@Sun.COM } 39558275SEric Cheng } 39568275SEric Cheng 39578275SEric Cheng /* 39589353SSamuel.Tu@Sun.COM * ixgbe_disable_ivar - Disble the given entry by clearing the VAL bit of 39598275SEric Cheng * given interrupt vector allocation register (IVAR). 39609353SSamuel.Tu@Sun.COM * cause: 39619353SSamuel.Tu@Sun.COM * -1 : other cause 39629353SSamuel.Tu@Sun.COM * 0 : rx 39639353SSamuel.Tu@Sun.COM * 1 : tx 39648275SEric Cheng */ 39658275SEric Cheng static void 39669353SSamuel.Tu@Sun.COM ixgbe_disable_ivar(ixgbe_t *ixgbe, uint16_t intr_alloc_entry, int8_t cause) 39678275SEric Cheng { 39688275SEric Cheng struct ixgbe_hw *hw = &ixgbe->hw; 39698275SEric Cheng u32 ivar, index; 39708275SEric Cheng 39719353SSamuel.Tu@Sun.COM switch (hw->mac.type) { 39729353SSamuel.Tu@Sun.COM case ixgbe_mac_82598EB: 39739353SSamuel.Tu@Sun.COM if (cause == -1) { 39749353SSamuel.Tu@Sun.COM cause = 0; 39759353SSamuel.Tu@Sun.COM } 39769353SSamuel.Tu@Sun.COM index = (((cause * 64) + intr_alloc_entry) >> 2) & 0x1F; 39779353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index)); 39789353SSamuel.Tu@Sun.COM ivar &= ~(IXGBE_IVAR_ALLOC_VAL<< (8 * 39799353SSamuel.Tu@Sun.COM (intr_alloc_entry & 0x3))); 39809353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar); 39819353SSamuel.Tu@Sun.COM break; 39829353SSamuel.Tu@Sun.COM case ixgbe_mac_82599EB: 39839353SSamuel.Tu@Sun.COM if (cause == -1) { 39849353SSamuel.Tu@Sun.COM /* other causes */ 39859353SSamuel.Tu@Sun.COM index = (intr_alloc_entry & 1) * 8; 39869353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, IXGBE_IVAR_MISC); 39879353SSamuel.Tu@Sun.COM ivar &= ~(IXGBE_IVAR_ALLOC_VAL << index); 39889353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, ivar); 39899353SSamuel.Tu@Sun.COM } else { 39909353SSamuel.Tu@Sun.COM /* tx or rx causes */ 39919353SSamuel.Tu@Sun.COM index = ((16 * (intr_alloc_entry & 1)) + (8 * cause)); 39929353SSamuel.Tu@Sun.COM ivar = IXGBE_READ_REG(hw, 39939353SSamuel.Tu@Sun.COM IXGBE_IVAR(intr_alloc_entry >> 1)); 39949353SSamuel.Tu@Sun.COM ivar &= ~(IXGBE_IVAR_ALLOC_VAL << index); 39959353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(intr_alloc_entry >> 1), 39969353SSamuel.Tu@Sun.COM ivar); 39979353SSamuel.Tu@Sun.COM } 39989353SSamuel.Tu@Sun.COM break; 39999353SSamuel.Tu@Sun.COM default: 40009353SSamuel.Tu@Sun.COM break; 40019353SSamuel.Tu@Sun.COM } 40026621Sbt150084 } 40036621Sbt150084 40046621Sbt150084 /* 40059353SSamuel.Tu@Sun.COM * ixgbe_map_intrs_to_vectors - Map different interrupts to MSI-X vectors. 40066621Sbt150084 * 40079353SSamuel.Tu@Sun.COM * For MSI-X, here will map rx interrupt, tx interrupt and other interrupt 40089353SSamuel.Tu@Sun.COM * to vector[0 - (intr_cnt -1)]. 40096621Sbt150084 */ 40106621Sbt150084 static int 40119353SSamuel.Tu@Sun.COM ixgbe_map_intrs_to_vectors(ixgbe_t *ixgbe) 40126621Sbt150084 { 40136621Sbt150084 int i, vector = 0; 40146621Sbt150084 40156621Sbt150084 /* initialize vector map */ 40166621Sbt150084 bzero(&ixgbe->vect_map, sizeof (ixgbe->vect_map)); 40179353SSamuel.Tu@Sun.COM for (i = 0; i < ixgbe->intr_cnt; i++) { 40189353SSamuel.Tu@Sun.COM ixgbe->vect_map[i].ixgbe = ixgbe; 40199353SSamuel.Tu@Sun.COM } 40206621Sbt150084 40216621Sbt150084 /* 40228275SEric Cheng * non-MSI-X case is very simple: rx rings[0] on RTxQ[0], 40238275SEric Cheng * tx rings[0] on RTxQ[1]. 40246621Sbt150084 */ 40256621Sbt150084 if (ixgbe->intr_type != DDI_INTR_TYPE_MSIX) { 40266621Sbt150084 ixgbe_map_rxring_to_vector(ixgbe, 0, 0); 40278275SEric Cheng ixgbe_map_txring_to_vector(ixgbe, 0, 1); 40286621Sbt150084 return (IXGBE_SUCCESS); 40296621Sbt150084 } 40306621Sbt150084 40316621Sbt150084 /* 40329353SSamuel.Tu@Sun.COM * Interrupts/vectors mapping for MSI-X 40336621Sbt150084 */ 40346621Sbt150084 40356621Sbt150084 /* 40369353SSamuel.Tu@Sun.COM * Map other interrupt to vector 0, 40379353SSamuel.Tu@Sun.COM * Set bit in map and count the bits set. 40389353SSamuel.Tu@Sun.COM */ 40399353SSamuel.Tu@Sun.COM BT_SET(ixgbe->vect_map[vector].other_map, 0); 40409353SSamuel.Tu@Sun.COM ixgbe->vect_map[vector].other_cnt++; 40419353SSamuel.Tu@Sun.COM vector++; 40429353SSamuel.Tu@Sun.COM 40439353SSamuel.Tu@Sun.COM /* 40449353SSamuel.Tu@Sun.COM * Map rx ring interrupts to vectors 40456621Sbt150084 */ 40468275SEric Cheng for (i = 0; i < ixgbe->num_rx_rings; i++) { 40478275SEric Cheng ixgbe_map_rxring_to_vector(ixgbe, i, vector); 40489353SSamuel.Tu@Sun.COM vector = (vector +1) % ixgbe->intr_cnt; 40498275SEric Cheng } 40506621Sbt150084 40516621Sbt150084 /* 40529353SSamuel.Tu@Sun.COM * Map tx ring interrupts to vectors 40536621Sbt150084 */ 40548275SEric Cheng for (i = 0; i < ixgbe->num_tx_rings; i++) { 40558275SEric Cheng ixgbe_map_txring_to_vector(ixgbe, i, vector); 40569353SSamuel.Tu@Sun.COM vector = (vector +1) % ixgbe->intr_cnt; 40576621Sbt150084 } 40586621Sbt150084 40596621Sbt150084 return (IXGBE_SUCCESS); 40606621Sbt150084 } 40616621Sbt150084 40626621Sbt150084 /* 40636621Sbt150084 * ixgbe_setup_adapter_vector - Setup the adapter interrupt vector(s). 40646621Sbt150084 * 40658275SEric Cheng * This relies on ring/vector mapping already set up in the 40666621Sbt150084 * vect_map[] structures 40676621Sbt150084 */ 40686621Sbt150084 static void 40696621Sbt150084 ixgbe_setup_adapter_vector(ixgbe_t *ixgbe) 40706621Sbt150084 { 40716621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 40729353SSamuel.Tu@Sun.COM ixgbe_intr_vector_t *vect; /* vector bitmap */ 40738275SEric Cheng int r_idx; /* ring index */ 40748275SEric Cheng int v_idx; /* vector index */ 40756621Sbt150084 40766621Sbt150084 /* 40776621Sbt150084 * Clear any previous entries 40786621Sbt150084 */ 40799353SSamuel.Tu@Sun.COM switch (hw->mac.type) { 40809353SSamuel.Tu@Sun.COM case ixgbe_mac_82598EB: 40819353SSamuel.Tu@Sun.COM for (v_idx = 0; v_idx < 25; v_idx++) 40829353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(v_idx), 0); 40839353SSamuel.Tu@Sun.COM 40849353SSamuel.Tu@Sun.COM break; 40859353SSamuel.Tu@Sun.COM case ixgbe_mac_82599EB: 40869353SSamuel.Tu@Sun.COM for (v_idx = 0; v_idx < 64; v_idx++) 40879353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR(v_idx), 0); 40889353SSamuel.Tu@Sun.COM IXGBE_WRITE_REG(hw, IXGBE_IVAR_MISC, 0); 40899353SSamuel.Tu@Sun.COM 40909353SSamuel.Tu@Sun.COM break; 40919353SSamuel.Tu@Sun.COM default: 40929353SSamuel.Tu@Sun.COM break; 40939353SSamuel.Tu@Sun.COM } 40946621Sbt150084 40956621Sbt150084 /* 40968275SEric Cheng * For non MSI-X interrupt, rx rings[0] will use RTxQ[0], and 40978275SEric Cheng * tx rings[0] will use RTxQ[1]. 40986621Sbt150084 */ 40998275SEric Cheng if (ixgbe->intr_type != DDI_INTR_TYPE_MSIX) { 41009353SSamuel.Tu@Sun.COM ixgbe_setup_ivar(ixgbe, 0, 0, 0); 41019353SSamuel.Tu@Sun.COM ixgbe_setup_ivar(ixgbe, 0, 1, 1); 41028275SEric Cheng return; 41038275SEric Cheng } 41048275SEric Cheng 41058275SEric Cheng /* 41069353SSamuel.Tu@Sun.COM * For MSI-X interrupt, "Other" is always on vector[0]. 41078275SEric Cheng */ 41089353SSamuel.Tu@Sun.COM ixgbe_setup_ivar(ixgbe, IXGBE_IVAR_OTHER_CAUSES_INDEX, 0, -1); 41096621Sbt150084 41106621Sbt150084 /* 41116621Sbt150084 * For each interrupt vector, populate the IVAR table 41126621Sbt150084 */ 41136621Sbt150084 for (v_idx = 0; v_idx < ixgbe->intr_cnt; v_idx++) { 41146621Sbt150084 vect = &ixgbe->vect_map[v_idx]; 41156621Sbt150084 41166621Sbt150084 /* 41176621Sbt150084 * For each rx ring bit set 41186621Sbt150084 */ 41196621Sbt150084 r_idx = bt_getlowbit(vect->rx_map, 0, 41206621Sbt150084 (ixgbe->num_rx_rings - 1)); 41216621Sbt150084 41226621Sbt150084 while (r_idx >= 0) { 41239353SSamuel.Tu@Sun.COM ixgbe_setup_ivar(ixgbe, r_idx, v_idx, 0); 41246621Sbt150084 r_idx = bt_getlowbit(vect->rx_map, (r_idx + 1), 41256621Sbt150084 (ixgbe->num_rx_rings - 1)); 41266621Sbt150084 } 41276621Sbt150084 41286621Sbt150084 /* 41296621Sbt150084 * For each tx ring bit set 41306621Sbt150084 */ 41316621Sbt150084 r_idx = bt_getlowbit(vect->tx_map, 0, 41326621Sbt150084 (ixgbe->num_tx_rings - 1)); 41336621Sbt150084 41346621Sbt150084 while (r_idx >= 0) { 41359353SSamuel.Tu@Sun.COM ixgbe_setup_ivar(ixgbe, r_idx, v_idx, 1); 41366621Sbt150084 r_idx = bt_getlowbit(vect->tx_map, (r_idx + 1), 41376621Sbt150084 (ixgbe->num_tx_rings - 1)); 41386621Sbt150084 } 41396621Sbt150084 } 41406621Sbt150084 } 41416621Sbt150084 41426621Sbt150084 /* 41436621Sbt150084 * ixgbe_rem_intr_handlers - Remove the interrupt handlers. 41446621Sbt150084 */ 41456621Sbt150084 static void 41466621Sbt150084 ixgbe_rem_intr_handlers(ixgbe_t *ixgbe) 41476621Sbt150084 { 41486621Sbt150084 int i; 41496621Sbt150084 int rc; 41506621Sbt150084 41516621Sbt150084 for (i = 0; i < ixgbe->intr_cnt; i++) { 41526621Sbt150084 rc = ddi_intr_remove_handler(ixgbe->htable[i]); 41536621Sbt150084 if (rc != DDI_SUCCESS) { 41546621Sbt150084 IXGBE_DEBUGLOG_1(ixgbe, 41556621Sbt150084 "Remove intr handler failed: %d", rc); 41566621Sbt150084 } 41576621Sbt150084 } 41586621Sbt150084 } 41596621Sbt150084 41606621Sbt150084 /* 41616621Sbt150084 * ixgbe_rem_intrs - Remove the allocated interrupts. 41626621Sbt150084 */ 41636621Sbt150084 static void 41646621Sbt150084 ixgbe_rem_intrs(ixgbe_t *ixgbe) 41656621Sbt150084 { 41666621Sbt150084 int i; 41676621Sbt150084 int rc; 41686621Sbt150084 41696621Sbt150084 for (i = 0; i < ixgbe->intr_cnt; i++) { 41706621Sbt150084 rc = ddi_intr_free(ixgbe->htable[i]); 41716621Sbt150084 if (rc != DDI_SUCCESS) { 41726621Sbt150084 IXGBE_DEBUGLOG_1(ixgbe, 41736621Sbt150084 "Free intr failed: %d", rc); 41746621Sbt150084 } 41756621Sbt150084 } 41766621Sbt150084 41776621Sbt150084 kmem_free(ixgbe->htable, ixgbe->intr_size); 41786621Sbt150084 ixgbe->htable = NULL; 41796621Sbt150084 } 41806621Sbt150084 41816621Sbt150084 /* 41826621Sbt150084 * ixgbe_enable_intrs - Enable all the ddi interrupts. 41836621Sbt150084 */ 41846621Sbt150084 static int 41856621Sbt150084 ixgbe_enable_intrs(ixgbe_t *ixgbe) 41866621Sbt150084 { 41876621Sbt150084 int i; 41886621Sbt150084 int rc; 41896621Sbt150084 41906621Sbt150084 /* 41916621Sbt150084 * Enable interrupts 41926621Sbt150084 */ 41936621Sbt150084 if (ixgbe->intr_cap & DDI_INTR_FLAG_BLOCK) { 41946621Sbt150084 /* 41956621Sbt150084 * Call ddi_intr_block_enable() for MSI 41966621Sbt150084 */ 41976621Sbt150084 rc = ddi_intr_block_enable(ixgbe->htable, ixgbe->intr_cnt); 41986621Sbt150084 if (rc != DDI_SUCCESS) { 41996621Sbt150084 ixgbe_log(ixgbe, 42006621Sbt150084 "Enable block intr failed: %d", rc); 42016621Sbt150084 return (IXGBE_FAILURE); 42026621Sbt150084 } 42036621Sbt150084 } else { 42046621Sbt150084 /* 42056621Sbt150084 * Call ddi_intr_enable() for Legacy/MSI non block enable 42066621Sbt150084 */ 42076621Sbt150084 for (i = 0; i < ixgbe->intr_cnt; i++) { 42086621Sbt150084 rc = ddi_intr_enable(ixgbe->htable[i]); 42096621Sbt150084 if (rc != DDI_SUCCESS) { 42106621Sbt150084 ixgbe_log(ixgbe, 42116621Sbt150084 "Enable intr failed: %d", rc); 42126621Sbt150084 return (IXGBE_FAILURE); 42136621Sbt150084 } 42146621Sbt150084 } 42156621Sbt150084 } 42166621Sbt150084 42176621Sbt150084 return (IXGBE_SUCCESS); 42186621Sbt150084 } 42196621Sbt150084 42206621Sbt150084 /* 42216621Sbt150084 * ixgbe_disable_intrs - Disable all the interrupts. 42226621Sbt150084 */ 42236621Sbt150084 static int 42246621Sbt150084 ixgbe_disable_intrs(ixgbe_t *ixgbe) 42256621Sbt150084 { 42266621Sbt150084 int i; 42276621Sbt150084 int rc; 42286621Sbt150084 42296621Sbt150084 /* 42306621Sbt150084 * Disable all interrupts 42316621Sbt150084 */ 42326621Sbt150084 if (ixgbe->intr_cap & DDI_INTR_FLAG_BLOCK) { 42336621Sbt150084 rc = ddi_intr_block_disable(ixgbe->htable, ixgbe->intr_cnt); 42346621Sbt150084 if (rc != DDI_SUCCESS) { 42356621Sbt150084 ixgbe_log(ixgbe, 42366621Sbt150084 "Disable block intr failed: %d", rc); 42376621Sbt150084 return (IXGBE_FAILURE); 42386621Sbt150084 } 42396621Sbt150084 } else { 42406621Sbt150084 for (i = 0; i < ixgbe->intr_cnt; i++) { 42416621Sbt150084 rc = ddi_intr_disable(ixgbe->htable[i]); 42426621Sbt150084 if (rc != DDI_SUCCESS) { 42436621Sbt150084 ixgbe_log(ixgbe, 42446621Sbt150084 "Disable intr failed: %d", rc); 42456621Sbt150084 return (IXGBE_FAILURE); 42466621Sbt150084 } 42476621Sbt150084 } 42486621Sbt150084 } 42496621Sbt150084 42506621Sbt150084 return (IXGBE_SUCCESS); 42516621Sbt150084 } 42526621Sbt150084 42536621Sbt150084 /* 42546621Sbt150084 * ixgbe_get_hw_state - Get and save parameters related to adapter hardware. 42556621Sbt150084 */ 42566621Sbt150084 static void 42576621Sbt150084 ixgbe_get_hw_state(ixgbe_t *ixgbe) 42586621Sbt150084 { 42596621Sbt150084 struct ixgbe_hw *hw = &ixgbe->hw; 42608490SPaul.Guo@Sun.COM ixgbe_link_speed speed = IXGBE_LINK_SPEED_UNKNOWN; 42618490SPaul.Guo@Sun.COM boolean_t link_up = B_FALSE; 42626621Sbt150084 uint32_t pcs1g_anlp = 0; 42636621Sbt150084 uint32_t pcs1g_ana = 0; 42646621Sbt150084 42656621Sbt150084 ASSERT(mutex_owned(&ixgbe->gen_lock)); 42666621Sbt150084 ixgbe->param_lp_1000fdx_cap = 0; 42676621Sbt150084 ixgbe->param_lp_100fdx_cap = 0; 42686621Sbt150084 42698490SPaul.Guo@Sun.COM /* check for link, don't wait */ 42708490SPaul.Guo@Sun.COM (void) ixgbe_check_link(hw, &speed, &link_up, false); 42718490SPaul.Guo@Sun.COM if (link_up) { 42726621Sbt150084 pcs1g_anlp = IXGBE_READ_REG(hw, IXGBE_PCS1GANLP); 42736621Sbt150084 pcs1g_ana = IXGBE_READ_REG(hw, IXGBE_PCS1GANA); 42746621Sbt150084 42756621Sbt150084 ixgbe->param_lp_1000fdx_cap = 42766621Sbt150084 (pcs1g_anlp & IXGBE_PCS1GANLP_LPFD) ? 1 : 0; 42776621Sbt150084 ixgbe->param_lp_100fdx_cap = 42786621Sbt150084 (pcs1g_anlp & IXGBE_PCS1GANLP_LPFD) ? 1 : 0; 42796621Sbt150084 } 42806621Sbt150084 428110376SChenlu.Chen@Sun.COM ixgbe->param_adv_1000fdx_cap = 428210376SChenlu.Chen@Sun.COM (pcs1g_ana & IXGBE_PCS1GANA_FDC) ? 1 : 0; 428310376SChenlu.Chen@Sun.COM ixgbe->param_adv_100fdx_cap = (pcs1g_ana & IXGBE_PCS1GANA_FDC) ? 1 : 0; 42846621Sbt150084 } 42856621Sbt150084 42866621Sbt150084 /* 42876621Sbt150084 * ixgbe_get_driver_control - Notify that driver is in control of device. 42886621Sbt150084 */ 42896621Sbt150084 static void 42906621Sbt150084 ixgbe_get_driver_control(struct ixgbe_hw *hw) 42916621Sbt150084 { 42926621Sbt150084 uint32_t ctrl_ext; 42936621Sbt150084 42946621Sbt150084 /* 42956621Sbt150084 * Notify firmware that driver is in control of device 42966621Sbt150084 */ 42976621Sbt150084 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT); 42986621Sbt150084 ctrl_ext |= IXGBE_CTRL_EXT_DRV_LOAD; 42996621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext); 43006621Sbt150084 } 43016621Sbt150084 43026621Sbt150084 /* 43036621Sbt150084 * ixgbe_release_driver_control - Notify that driver is no longer in control 43046621Sbt150084 * of device. 43056621Sbt150084 */ 43066621Sbt150084 static void 43076621Sbt150084 ixgbe_release_driver_control(struct ixgbe_hw *hw) 43086621Sbt150084 { 43096621Sbt150084 uint32_t ctrl_ext; 43106621Sbt150084 43116621Sbt150084 /* 43126621Sbt150084 * Notify firmware that driver is no longer in control of device 43136621Sbt150084 */ 43146621Sbt150084 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT); 43156621Sbt150084 ctrl_ext &= ~IXGBE_CTRL_EXT_DRV_LOAD; 43166621Sbt150084 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext); 43176621Sbt150084 } 43186621Sbt150084 43196621Sbt150084 /* 43206621Sbt150084 * ixgbe_atomic_reserve - Atomic decrease operation. 43216621Sbt150084 */ 43226621Sbt150084 int 43236621Sbt150084 ixgbe_atomic_reserve(uint32_t *count_p, uint32_t n) 43246621Sbt150084 { 43256621Sbt150084 uint32_t oldval; 43266621Sbt150084 uint32_t newval; 43276621Sbt150084 43286621Sbt150084 /* 43296621Sbt150084 * ATOMICALLY 43306621Sbt150084 */ 43316621Sbt150084 do { 43326621Sbt150084 oldval = *count_p; 43336621Sbt150084 if (oldval < n) 43346621Sbt150084 return (-1); 43356621Sbt150084 newval = oldval - n; 43366621Sbt150084 } while (atomic_cas_32(count_p, oldval, newval) != oldval); 43376621Sbt150084 43386621Sbt150084 return (newval); 43396621Sbt150084 } 43406621Sbt150084 43416621Sbt150084 /* 43426621Sbt150084 * ixgbe_mc_table_itr - Traverse the entries in the multicast table. 43436621Sbt150084 */ 43446621Sbt150084 static uint8_t * 43456621Sbt150084 ixgbe_mc_table_itr(struct ixgbe_hw *hw, uint8_t **upd_ptr, uint32_t *vmdq) 43466621Sbt150084 { 43478490SPaul.Guo@Sun.COM uint8_t *addr = *upd_ptr; 43488490SPaul.Guo@Sun.COM uint8_t *new_ptr; 43498490SPaul.Guo@Sun.COM 43506621Sbt150084 _NOTE(ARGUNUSED(hw)); 43516621Sbt150084 _NOTE(ARGUNUSED(vmdq)); 43526621Sbt150084 43536621Sbt150084 new_ptr = addr + IXGBE_ETH_LENGTH_OF_ADDRESS; 43546621Sbt150084 *upd_ptr = new_ptr; 43556621Sbt150084 return (addr); 43566621Sbt150084 } 43576621Sbt150084 43586621Sbt150084 /* 43596621Sbt150084 * FMA support 43606621Sbt150084 */ 43616621Sbt150084 int 43626621Sbt150084 ixgbe_check_acc_handle(ddi_acc_handle_t handle) 43636621Sbt150084 { 43646621Sbt150084 ddi_fm_error_t de; 43656621Sbt150084 43666621Sbt150084 ddi_fm_acc_err_get(handle, &de, DDI_FME_VERSION); 43676621Sbt150084 ddi_fm_acc_err_clear(handle, DDI_FME_VERSION); 43686621Sbt150084 return (de.fme_status); 43696621Sbt150084 } 43706621Sbt150084 43716621Sbt150084 int 43726621Sbt150084 ixgbe_check_dma_handle(ddi_dma_handle_t handle) 43736621Sbt150084 { 43746621Sbt150084 ddi_fm_error_t de; 43756621Sbt150084 43766621Sbt150084 ddi_fm_dma_err_get(handle, &de, DDI_FME_VERSION); 43776621Sbt150084 return (de.fme_status); 43786621Sbt150084 } 43796621Sbt150084 43806621Sbt150084 /* 43816621Sbt150084 * ixgbe_fm_error_cb - The IO fault service error handling callback function. 43826621Sbt150084 */ 43836621Sbt150084 static int 43846621Sbt150084 ixgbe_fm_error_cb(dev_info_t *dip, ddi_fm_error_t *err, const void *impl_data) 43856621Sbt150084 { 43866621Sbt150084 _NOTE(ARGUNUSED(impl_data)); 43876621Sbt150084 /* 43886621Sbt150084 * as the driver can always deal with an error in any dma or 43896621Sbt150084 * access handle, we can just return the fme_status value. 43906621Sbt150084 */ 43916621Sbt150084 pci_ereport_post(dip, err, NULL); 43926621Sbt150084 return (err->fme_status); 43936621Sbt150084 } 43946621Sbt150084 43956621Sbt150084 static void 43966621Sbt150084 ixgbe_fm_init(ixgbe_t *ixgbe) 43976621Sbt150084 { 43986621Sbt150084 ddi_iblock_cookie_t iblk; 43996621Sbt150084 int fma_acc_flag, fma_dma_flag; 44006621Sbt150084 44016621Sbt150084 /* 44026621Sbt150084 * Only register with IO Fault Services if we have some capability 44036621Sbt150084 */ 44046621Sbt150084 if (ixgbe->fm_capabilities & DDI_FM_ACCCHK_CAPABLE) { 44056621Sbt150084 ixgbe_regs_acc_attr.devacc_attr_access = DDI_FLAGERR_ACC; 44066621Sbt150084 fma_acc_flag = 1; 44076621Sbt150084 } else { 44086621Sbt150084 ixgbe_regs_acc_attr.devacc_attr_access = DDI_DEFAULT_ACC; 44096621Sbt150084 fma_acc_flag = 0; 44106621Sbt150084 } 44116621Sbt150084 44126621Sbt150084 if (ixgbe->fm_capabilities & DDI_FM_DMACHK_CAPABLE) { 44136621Sbt150084 fma_dma_flag = 1; 44146621Sbt150084 } else { 44156621Sbt150084 fma_dma_flag = 0; 44166621Sbt150084 } 44176621Sbt150084 44186621Sbt150084 ixgbe_set_fma_flags(fma_acc_flag, fma_dma_flag); 44196621Sbt150084 44206621Sbt150084 if (ixgbe->fm_capabilities) { 44216621Sbt150084 44226621Sbt150084 /* 44236621Sbt150084 * Register capabilities with IO Fault Services 44246621Sbt150084 */ 44256621Sbt150084 ddi_fm_init(ixgbe->dip, &ixgbe->fm_capabilities, &iblk); 44266621Sbt150084 44276621Sbt150084 /* 44286621Sbt150084 * Initialize pci ereport capabilities if ereport capable 44296621Sbt150084 */ 44306621Sbt150084 if (DDI_FM_EREPORT_CAP(ixgbe->fm_capabilities) || 44316621Sbt150084 DDI_FM_ERRCB_CAP(ixgbe->fm_capabilities)) 44326621Sbt150084 pci_ereport_setup(ixgbe->dip); 44336621Sbt150084 44346621Sbt150084 /* 44356621Sbt150084 * Register error callback if error callback capable 44366621Sbt150084 */ 44376621Sbt150084 if (DDI_FM_ERRCB_CAP(ixgbe->fm_capabilities)) 44386621Sbt150084 ddi_fm_handler_register(ixgbe->dip, 44396621Sbt150084 ixgbe_fm_error_cb, (void*) ixgbe); 44406621Sbt150084 } 44416621Sbt150084 } 44426621Sbt150084 44436621Sbt150084 static void 44446621Sbt150084 ixgbe_fm_fini(ixgbe_t *ixgbe) 44456621Sbt150084 { 44466621Sbt150084 /* 44476621Sbt150084 * Only unregister FMA capabilities if they are registered 44486621Sbt150084 */ 44496621Sbt150084 if (ixgbe->fm_capabilities) { 44506621Sbt150084 44516621Sbt150084 /* 44526621Sbt150084 * Release any resources allocated by pci_ereport_setup() 44536621Sbt150084 */ 44546621Sbt150084 if (DDI_FM_EREPORT_CAP(ixgbe->fm_capabilities) || 44556621Sbt150084 DDI_FM_ERRCB_CAP(ixgbe->fm_capabilities)) 44566621Sbt150084 pci_ereport_teardown(ixgbe->dip); 44576621Sbt150084 44586621Sbt150084 /* 44596621Sbt150084 * Un-register error callback if error callback capable 44606621Sbt150084 */ 44616621Sbt150084 if (DDI_FM_ERRCB_CAP(ixgbe->fm_capabilities)) 44626621Sbt150084 ddi_fm_handler_unregister(ixgbe->dip); 44636621Sbt150084 44646621Sbt150084 /* 44656621Sbt150084 * Unregister from IO Fault Service 44666621Sbt150084 */ 44676621Sbt150084 ddi_fm_fini(ixgbe->dip); 44686621Sbt150084 } 44696621Sbt150084 } 44706621Sbt150084 44716621Sbt150084 void 44726621Sbt150084 ixgbe_fm_ereport(ixgbe_t *ixgbe, char *detail) 44736621Sbt150084 { 44746621Sbt150084 uint64_t ena; 44756621Sbt150084 char buf[FM_MAX_CLASS]; 44766621Sbt150084 44776621Sbt150084 (void) snprintf(buf, FM_MAX_CLASS, "%s.%s", DDI_FM_DEVICE, detail); 44786621Sbt150084 ena = fm_ena_generate(0, FM_ENA_FMT1); 44796621Sbt150084 if (DDI_FM_EREPORT_CAP(ixgbe->fm_capabilities)) { 44806621Sbt150084 ddi_fm_ereport_post(ixgbe->dip, buf, ena, DDI_NOSLEEP, 44816621Sbt150084 FM_VERSION, DATA_TYPE_UINT8, FM_EREPORT_VERS0, NULL); 44826621Sbt150084 } 44836621Sbt150084 } 44848275SEric Cheng 44858275SEric Cheng static int 44868275SEric Cheng ixgbe_ring_start(mac_ring_driver_t rh, uint64_t mr_gen_num) 44878275SEric Cheng { 44888275SEric Cheng ixgbe_rx_ring_t *rx_ring = (ixgbe_rx_ring_t *)rh; 44898275SEric Cheng 44908275SEric Cheng mutex_enter(&rx_ring->rx_lock); 44918275SEric Cheng rx_ring->ring_gen_num = mr_gen_num; 44928275SEric Cheng mutex_exit(&rx_ring->rx_lock); 44938275SEric Cheng return (0); 44948275SEric Cheng } 44958275SEric Cheng 44968275SEric Cheng /* 44978275SEric Cheng * Callback funtion for MAC layer to register all rings. 44988275SEric Cheng */ 44998275SEric Cheng /* ARGSUSED */ 45008275SEric Cheng void 45018275SEric Cheng ixgbe_fill_ring(void *arg, mac_ring_type_t rtype, const int rg_index, 45028275SEric Cheng const int ring_index, mac_ring_info_t *infop, mac_ring_handle_t rh) 45038275SEric Cheng { 45048275SEric Cheng ixgbe_t *ixgbe = (ixgbe_t *)arg; 45058275SEric Cheng mac_intr_t *mintr = &infop->mri_intr; 45068275SEric Cheng 45078275SEric Cheng switch (rtype) { 45088275SEric Cheng case MAC_RING_TYPE_RX: { 45098275SEric Cheng ASSERT(rg_index == 0); 45108275SEric Cheng ASSERT(ring_index < ixgbe->num_rx_rings); 45118275SEric Cheng 45128275SEric Cheng ixgbe_rx_ring_t *rx_ring = &ixgbe->rx_rings[ring_index]; 45138275SEric Cheng rx_ring->ring_handle = rh; 45148275SEric Cheng 45158275SEric Cheng infop->mri_driver = (mac_ring_driver_t)rx_ring; 45168275SEric Cheng infop->mri_start = ixgbe_ring_start; 45178275SEric Cheng infop->mri_stop = NULL; 45188275SEric Cheng infop->mri_poll = ixgbe_ring_rx_poll; 45198275SEric Cheng 45208275SEric Cheng mintr->mi_handle = (mac_intr_handle_t)rx_ring; 45218275SEric Cheng mintr->mi_enable = ixgbe_rx_ring_intr_enable; 45228275SEric Cheng mintr->mi_disable = ixgbe_rx_ring_intr_disable; 45238275SEric Cheng 45248275SEric Cheng break; 45258275SEric Cheng } 45268275SEric Cheng case MAC_RING_TYPE_TX: { 45278275SEric Cheng ASSERT(rg_index == -1); 45288275SEric Cheng ASSERT(ring_index < ixgbe->num_tx_rings); 45298275SEric Cheng 45308275SEric Cheng ixgbe_tx_ring_t *tx_ring = &ixgbe->tx_rings[ring_index]; 45318275SEric Cheng tx_ring->ring_handle = rh; 45328275SEric Cheng 45338275SEric Cheng infop->mri_driver = (mac_ring_driver_t)tx_ring; 45348275SEric Cheng infop->mri_start = NULL; 45358275SEric Cheng infop->mri_stop = NULL; 45368275SEric Cheng infop->mri_tx = ixgbe_ring_tx; 45378275SEric Cheng 45388275SEric Cheng break; 45398275SEric Cheng } 45408275SEric Cheng default: 45418275SEric Cheng break; 45428275SEric Cheng } 45438275SEric Cheng } 45448275SEric Cheng 45458275SEric Cheng /* 45468275SEric Cheng * Callback funtion for MAC layer to register all groups. 45478275SEric Cheng */ 45488275SEric Cheng void 45498275SEric Cheng ixgbe_fill_group(void *arg, mac_ring_type_t rtype, const int index, 45508275SEric Cheng mac_group_info_t *infop, mac_group_handle_t gh) 45518275SEric Cheng { 45528275SEric Cheng ixgbe_t *ixgbe = (ixgbe_t *)arg; 45538275SEric Cheng 45548275SEric Cheng switch (rtype) { 45558275SEric Cheng case MAC_RING_TYPE_RX: { 45568275SEric Cheng ixgbe_rx_group_t *rx_group; 45578275SEric Cheng 45588275SEric Cheng rx_group = &ixgbe->rx_groups[index]; 45598275SEric Cheng rx_group->group_handle = gh; 45608275SEric Cheng 45618275SEric Cheng infop->mgi_driver = (mac_group_driver_t)rx_group; 45628275SEric Cheng infop->mgi_start = NULL; 45638275SEric Cheng infop->mgi_stop = NULL; 45648275SEric Cheng infop->mgi_addmac = ixgbe_addmac; 45658275SEric Cheng infop->mgi_remmac = ixgbe_remmac; 45668275SEric Cheng infop->mgi_count = (ixgbe->num_rx_rings / ixgbe->num_rx_groups); 45678275SEric Cheng 45688275SEric Cheng break; 45698275SEric Cheng } 45708275SEric Cheng case MAC_RING_TYPE_TX: 45718275SEric Cheng break; 45728275SEric Cheng default: 45738275SEric Cheng break; 45748275SEric Cheng } 45758275SEric Cheng } 45768275SEric Cheng 45778275SEric Cheng /* 45788275SEric Cheng * Enable interrupt on the specificed rx ring. 45798275SEric Cheng */ 45808275SEric Cheng int 45818275SEric Cheng ixgbe_rx_ring_intr_enable(mac_intr_handle_t intrh) 45828275SEric Cheng { 45838275SEric Cheng ixgbe_rx_ring_t *rx_ring = (ixgbe_rx_ring_t *)intrh; 45848275SEric Cheng ixgbe_t *ixgbe = rx_ring->ixgbe; 45858275SEric Cheng int r_idx = rx_ring->index; 45868275SEric Cheng int v_idx = rx_ring->intr_vector; 45878275SEric Cheng 45888275SEric Cheng mutex_enter(&ixgbe->gen_lock); 45898275SEric Cheng ASSERT(BT_TEST(ixgbe->vect_map[v_idx].rx_map, r_idx) == 0); 45908275SEric Cheng 45918275SEric Cheng /* 45928275SEric Cheng * To enable interrupt by setting the VAL bit of given interrupt 45938275SEric Cheng * vector allocation register (IVAR). 45948275SEric Cheng */ 45959353SSamuel.Tu@Sun.COM ixgbe_enable_ivar(ixgbe, r_idx, 0); 45968275SEric Cheng 45978275SEric Cheng BT_SET(ixgbe->vect_map[v_idx].rx_map, r_idx); 459810305SPaul.Guo@Sun.COM 459910305SPaul.Guo@Sun.COM /* 460010305SPaul.Guo@Sun.COM * To trigger a Rx interrupt to on this ring 460110305SPaul.Guo@Sun.COM */ 460210305SPaul.Guo@Sun.COM IXGBE_WRITE_REG(&ixgbe->hw, IXGBE_EICS, (1 << v_idx)); 460310305SPaul.Guo@Sun.COM IXGBE_WRITE_FLUSH(&ixgbe->hw); 460410305SPaul.Guo@Sun.COM 46058275SEric Cheng mutex_exit(&ixgbe->gen_lock); 46068275SEric Cheng 46078275SEric Cheng return (0); 46088275SEric Cheng } 46098275SEric Cheng 46108275SEric Cheng /* 46118275SEric Cheng * Disable interrupt on the specificed rx ring. 46128275SEric Cheng */ 46138275SEric Cheng int 46148275SEric Cheng ixgbe_rx_ring_intr_disable(mac_intr_handle_t intrh) 46158275SEric Cheng { 46168275SEric Cheng ixgbe_rx_ring_t *rx_ring = (ixgbe_rx_ring_t *)intrh; 46178275SEric Cheng ixgbe_t *ixgbe = rx_ring->ixgbe; 46188275SEric Cheng int r_idx = rx_ring->index; 46198275SEric Cheng int v_idx = rx_ring->intr_vector; 46208275SEric Cheng 46218275SEric Cheng mutex_enter(&ixgbe->gen_lock); 46228275SEric Cheng ASSERT(BT_TEST(ixgbe->vect_map[v_idx].rx_map, r_idx) == 1); 46238275SEric Cheng 46248275SEric Cheng /* 46258275SEric Cheng * To disable interrupt by clearing the VAL bit of given interrupt 46268275SEric Cheng * vector allocation register (IVAR). 46278275SEric Cheng */ 46289353SSamuel.Tu@Sun.COM ixgbe_disable_ivar(ixgbe, r_idx, 0); 46298275SEric Cheng 46308275SEric Cheng BT_CLEAR(ixgbe->vect_map[v_idx].rx_map, r_idx); 46318275SEric Cheng 46328275SEric Cheng mutex_exit(&ixgbe->gen_lock); 46338275SEric Cheng 46348275SEric Cheng return (0); 46358275SEric Cheng } 46368275SEric Cheng 46378275SEric Cheng /* 46388275SEric Cheng * Add a mac address. 46398275SEric Cheng */ 46408275SEric Cheng static int 46418275SEric Cheng ixgbe_addmac(void *arg, const uint8_t *mac_addr) 46428275SEric Cheng { 46438275SEric Cheng ixgbe_rx_group_t *rx_group = (ixgbe_rx_group_t *)arg; 46448275SEric Cheng ixgbe_t *ixgbe = rx_group->ixgbe; 46458275SEric Cheng int slot; 46468275SEric Cheng int err; 46478275SEric Cheng 46488275SEric Cheng mutex_enter(&ixgbe->gen_lock); 46498275SEric Cheng 46508275SEric Cheng if (ixgbe->ixgbe_state & IXGBE_SUSPENDED) { 46518275SEric Cheng mutex_exit(&ixgbe->gen_lock); 46528275SEric Cheng return (ECANCELED); 46538275SEric Cheng } 46548275SEric Cheng 46558275SEric Cheng if (ixgbe->unicst_avail == 0) { 46568275SEric Cheng /* no slots available */ 46578275SEric Cheng mutex_exit(&ixgbe->gen_lock); 46588275SEric Cheng return (ENOSPC); 46598275SEric Cheng } 46608275SEric Cheng 46618275SEric Cheng for (slot = 0; slot < ixgbe->unicst_total; slot++) { 46628275SEric Cheng if (ixgbe->unicst_addr[slot].mac.set == 0) 46638275SEric Cheng break; 46648275SEric Cheng } 46658275SEric Cheng 46668275SEric Cheng ASSERT((slot >= 0) && (slot < ixgbe->unicst_total)); 46678275SEric Cheng 46688275SEric Cheng if ((err = ixgbe_unicst_set(ixgbe, mac_addr, slot)) == 0) { 46698275SEric Cheng ixgbe->unicst_addr[slot].mac.set = 1; 46708275SEric Cheng ixgbe->unicst_avail--; 46718275SEric Cheng } 46728275SEric Cheng 46738275SEric Cheng mutex_exit(&ixgbe->gen_lock); 46748275SEric Cheng 46758275SEric Cheng return (err); 46768275SEric Cheng } 46778275SEric Cheng 46788275SEric Cheng /* 46798275SEric Cheng * Remove a mac address. 46808275SEric Cheng */ 46818275SEric Cheng static int 46828275SEric Cheng ixgbe_remmac(void *arg, const uint8_t *mac_addr) 46838275SEric Cheng { 46848275SEric Cheng ixgbe_rx_group_t *rx_group = (ixgbe_rx_group_t *)arg; 46858275SEric Cheng ixgbe_t *ixgbe = rx_group->ixgbe; 46868275SEric Cheng int slot; 46878275SEric Cheng int err; 46888275SEric Cheng 46898275SEric Cheng mutex_enter(&ixgbe->gen_lock); 46908275SEric Cheng 46918275SEric Cheng if (ixgbe->ixgbe_state & IXGBE_SUSPENDED) { 46928275SEric Cheng mutex_exit(&ixgbe->gen_lock); 46938275SEric Cheng return (ECANCELED); 46948275SEric Cheng } 46958275SEric Cheng 46968275SEric Cheng slot = ixgbe_unicst_find(ixgbe, mac_addr); 46978275SEric Cheng if (slot == -1) { 46988275SEric Cheng mutex_exit(&ixgbe->gen_lock); 46998275SEric Cheng return (EINVAL); 47008275SEric Cheng } 47018275SEric Cheng 47028275SEric Cheng if (ixgbe->unicst_addr[slot].mac.set == 0) { 47038275SEric Cheng mutex_exit(&ixgbe->gen_lock); 47048275SEric Cheng return (EINVAL); 47058275SEric Cheng } 47068275SEric Cheng 47078275SEric Cheng bzero(ixgbe->unicst_addr[slot].mac.addr, ETHERADDRL); 47088275SEric Cheng if ((err = ixgbe_unicst_set(ixgbe, 47098275SEric Cheng ixgbe->unicst_addr[slot].mac.addr, slot)) == 0) { 47108275SEric Cheng ixgbe->unicst_addr[slot].mac.set = 0; 47118275SEric Cheng ixgbe->unicst_avail++; 47128275SEric Cheng } 47138275SEric Cheng 47148275SEric Cheng mutex_exit(&ixgbe->gen_lock); 47158275SEric Cheng 47168275SEric Cheng return (err); 47178275SEric Cheng } 4718