110893SQuaker.Fang@Sun.COM /* 2*11193SQuaker.Fang@Sun.COM * Sun elects to have this file available under and governed by the BSD license 3*11193SQuaker.Fang@Sun.COM * (see below for full license text). However, the following notice 4*11193SQuaker.Fang@Sun.COM * accompanied the original version of this file: 510893SQuaker.Fang@Sun.COM */ 610893SQuaker.Fang@Sun.COM 710893SQuaker.Fang@Sun.COM /* 810893SQuaker.Fang@Sun.COM * Copyright (c) 2009, Intel Corporation 910893SQuaker.Fang@Sun.COM * All rights reserved. 1010893SQuaker.Fang@Sun.COM */ 1110893SQuaker.Fang@Sun.COM 1210893SQuaker.Fang@Sun.COM /* 1310893SQuaker.Fang@Sun.COM * This file is provided under a dual BSD/GPLv2 license. When using or 1410893SQuaker.Fang@Sun.COM * redistributing this file, you may do so under either license. 1510893SQuaker.Fang@Sun.COM * 1610893SQuaker.Fang@Sun.COM * GPL LICENSE SUMMARY 1710893SQuaker.Fang@Sun.COM * 1810893SQuaker.Fang@Sun.COM * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved. 1910893SQuaker.Fang@Sun.COM * 2010893SQuaker.Fang@Sun.COM * This program is free software; you can redistribute it and/or modify 2110893SQuaker.Fang@Sun.COM * it under the terms of version 2 of the GNU General Public License as 2210893SQuaker.Fang@Sun.COM * published by the Free Software Foundation. 2310893SQuaker.Fang@Sun.COM * 2410893SQuaker.Fang@Sun.COM * This program is distributed in the hope that it will be useful, but 2510893SQuaker.Fang@Sun.COM * WITHOUT ANY WARRANTY; without even the implied warranty of 2610893SQuaker.Fang@Sun.COM * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 2710893SQuaker.Fang@Sun.COM * General Public License for more details. 2810893SQuaker.Fang@Sun.COM * 2910893SQuaker.Fang@Sun.COM * You should have received a copy of the GNU General Public License 3010893SQuaker.Fang@Sun.COM * along with this program; if not, write to the Free Software 3110893SQuaker.Fang@Sun.COM * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, 3210893SQuaker.Fang@Sun.COM * USA 3310893SQuaker.Fang@Sun.COM * 3410893SQuaker.Fang@Sun.COM * The full GNU General Public License is included in this distribution 3510893SQuaker.Fang@Sun.COM * in the file called LICENSE.GPL. 3610893SQuaker.Fang@Sun.COM * 3710893SQuaker.Fang@Sun.COM * Contact Information: 3810893SQuaker.Fang@Sun.COM * James P. Ketrenos <ipw2100-admin@linux.intel.com> 3910893SQuaker.Fang@Sun.COM * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 4010893SQuaker.Fang@Sun.COM * 4110893SQuaker.Fang@Sun.COM * BSD LICENSE 4210893SQuaker.Fang@Sun.COM * 4310893SQuaker.Fang@Sun.COM * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved. 4410893SQuaker.Fang@Sun.COM * All rights reserved. 4510893SQuaker.Fang@Sun.COM * 4610893SQuaker.Fang@Sun.COM * Redistribution and use in source and binary forms, with or without 4710893SQuaker.Fang@Sun.COM * modification, are permitted provided that the following conditions 4810893SQuaker.Fang@Sun.COM * are met: 4910893SQuaker.Fang@Sun.COM * 5010893SQuaker.Fang@Sun.COM * * Redistributions of source code must retain the above copyright 5110893SQuaker.Fang@Sun.COM * notice, this list of conditions and the following disclaimer. 5210893SQuaker.Fang@Sun.COM * * Redistributions in binary form must reproduce the above copyright 5310893SQuaker.Fang@Sun.COM * notice, this list of conditions and the following disclaimer in 5410893SQuaker.Fang@Sun.COM * the documentation and/or other materials provided with the 5510893SQuaker.Fang@Sun.COM * distribution. 5610893SQuaker.Fang@Sun.COM * * Neither the name Intel Corporation nor the names of its 5710893SQuaker.Fang@Sun.COM * contributors may be used to endorse or promote products derived 5810893SQuaker.Fang@Sun.COM * from this software without specific prior written permission. 5910893SQuaker.Fang@Sun.COM * 6010893SQuaker.Fang@Sun.COM * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 6110893SQuaker.Fang@Sun.COM * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 6210893SQuaker.Fang@Sun.COM * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 6310893SQuaker.Fang@Sun.COM * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 6410893SQuaker.Fang@Sun.COM * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 6510893SQuaker.Fang@Sun.COM * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 6610893SQuaker.Fang@Sun.COM * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 6710893SQuaker.Fang@Sun.COM * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 6810893SQuaker.Fang@Sun.COM * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 6910893SQuaker.Fang@Sun.COM * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 7010893SQuaker.Fang@Sun.COM * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 7110893SQuaker.Fang@Sun.COM */ 7210893SQuaker.Fang@Sun.COM 7310893SQuaker.Fang@Sun.COM #ifndef _IWP_HW_H_ 7410893SQuaker.Fang@Sun.COM #define _IWP_HW_H_ 7510893SQuaker.Fang@Sun.COM 7610893SQuaker.Fang@Sun.COM #ifdef __cplusplus 7710893SQuaker.Fang@Sun.COM extern "C" { 7810893SQuaker.Fang@Sun.COM #endif 7910893SQuaker.Fang@Sun.COM 8010893SQuaker.Fang@Sun.COM /* 8110893SQuaker.Fang@Sun.COM * maximum scatter/gather 8210893SQuaker.Fang@Sun.COM */ 8310893SQuaker.Fang@Sun.COM #define IWP_MAX_SCATTER (10) 8410893SQuaker.Fang@Sun.COM 8510893SQuaker.Fang@Sun.COM /* 8610893SQuaker.Fang@Sun.COM * Flow Handler Definitions 8710893SQuaker.Fang@Sun.COM */ 8810893SQuaker.Fang@Sun.COM #define FH_MEM_LOWER_BOUND (0x1000) 8910893SQuaker.Fang@Sun.COM #define FH_MEM_UPPER_BOUND (0x1EF0) 9010893SQuaker.Fang@Sun.COM 9110893SQuaker.Fang@Sun.COM #define IWP_FH_REGS_LOWER_BOUND (0x1000) 9210893SQuaker.Fang@Sun.COM #define IWP_FH_REGS_UPPER_BOUND (0x2000) 9310893SQuaker.Fang@Sun.COM 9410893SQuaker.Fang@Sun.COM /* 9510893SQuaker.Fang@Sun.COM * TFDB Area - TFDs buffer table 9610893SQuaker.Fang@Sun.COM */ 9710893SQuaker.Fang@Sun.COM #define FH_MEM_TFDB_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x000) 9810893SQuaker.Fang@Sun.COM #define FH_MEM_TFDB_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x900) 9910893SQuaker.Fang@Sun.COM 10010893SQuaker.Fang@Sun.COM /* 10110893SQuaker.Fang@Sun.COM * channels 0 - 8 10210893SQuaker.Fang@Sun.COM */ 10310893SQuaker.Fang@Sun.COM #define FH_MEM_TFDB_CHNL_BUF0(x) (FH_MEM_TFDB_LOWER_BOUND + (x) * 0x100) 10410893SQuaker.Fang@Sun.COM #define FH_MEM_TFDB_CHNL_BUF1(x) (FH_MEM_TFDB_LOWER_BOUND + 0x80 + (x) * 0x100) 10510893SQuaker.Fang@Sun.COM 10610893SQuaker.Fang@Sun.COM /* 10710893SQuaker.Fang@Sun.COM * TFDIB Area - TFD Immediate Buffer 10810893SQuaker.Fang@Sun.COM */ 10910893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x900) 11010893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x958) 11110893SQuaker.Fang@Sun.COM 11210893SQuaker.Fang@Sun.COM /* 11310893SQuaker.Fang@Sun.COM * channels 0 - 10 11410893SQuaker.Fang@Sun.COM */ 11510893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_CHNL(x) (FH_MEM_TFDIB_LOWER_BOUND + (x) * 0x8) 11610893SQuaker.Fang@Sun.COM 11710893SQuaker.Fang@Sun.COM /* 11810893SQuaker.Fang@Sun.COM * TFDIB registers used in Service Mode 11910893SQuaker.Fang@Sun.COM */ 12010893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_CHNL9_REG0 (FH_MEM_TFDIB_CHNL(9)) 12110893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_CHNL9_REG1 (FH_MEM_TFDIB_CHNL(9) + 4) 12210893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_CHNL10_REG0 (FH_MEM_TFDIB_CHNL(10)) 12310893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_CHNL10_REG1 (FH_MEM_TFDIB_CHNL(10) + 4) 12410893SQuaker.Fang@Sun.COM 12510893SQuaker.Fang@Sun.COM /* 12610893SQuaker.Fang@Sun.COM * Tx service channels 12710893SQuaker.Fang@Sun.COM */ 12810893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_DRAM_ADDR_MSB_MASK (0xF00000000) 12910893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_TB_LENGTH_MASK (0x0001FFFF) /* bits 16:0 */ 13010893SQuaker.Fang@Sun.COM 13110893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_DRAM_ADDR_LSB_BITSHIFT (0) 13210893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_DRAM_ADDR_MSB_BITSHIFT (32) 13310893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_TB_LENGTH_BITSHIFT (0) 13410893SQuaker.Fang@Sun.COM 13510893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_REG0_ADDR_MASK (0xFFFFFFFF) 13610893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_REG1_ADDR_MASK (0xF0000000) 13710893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_REG1_LENGTH_MASK (0x0001FFFF) 13810893SQuaker.Fang@Sun.COM 13910893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_REG0_ADDR_BITSHIFT (0) 14010893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_REG1_ADDR_BITSHIFT (28) 14110893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_REG1_LENGTH_BITSHIFT (0) 14210893SQuaker.Fang@Sun.COM #define FH_MEM_TFDIB_DRAM_ADDR_LSB_MASK (0xFFFFFFFF) 14310893SQuaker.Fang@Sun.COM 14410893SQuaker.Fang@Sun.COM /* 14510893SQuaker.Fang@Sun.COM * TRB Area - Transmit Request Buffers 14610893SQuaker.Fang@Sun.COM */ 14710893SQuaker.Fang@Sun.COM #define FH_MEM_TRB_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x0958) 14810893SQuaker.Fang@Sun.COM #define FH_MEM_TRB_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x0980) 14910893SQuaker.Fang@Sun.COM 15010893SQuaker.Fang@Sun.COM /* 15110893SQuaker.Fang@Sun.COM * channels 0 - 8 15210893SQuaker.Fang@Sun.COM */ 15310893SQuaker.Fang@Sun.COM #define FH_MEM_TRB_CHNL(x) (FH_MEM_TRB_LOWER_BOUND + (x) * 0x4) 15410893SQuaker.Fang@Sun.COM 15510893SQuaker.Fang@Sun.COM /* 15610893SQuaker.Fang@Sun.COM * Keep-Warm (KW) buffer base address. 15710893SQuaker.Fang@Sun.COM * 15810893SQuaker.Fang@Sun.COM * Driver must allocate a 4KByte buffer that is used by Shirely Peak(SP) for 15910893SQuaker.Fang@Sun.COM * keeping the 16010893SQuaker.Fang@Sun.COM * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency 16110893SQuaker.Fang@Sun.COM * DRAM access when SP is Txing or Rxing. The dummy accesses prevent host 16210893SQuaker.Fang@Sun.COM * from going into a power-savings mode that would cause higher DRAM latency, 16310893SQuaker.Fang@Sun.COM * and possible data over/under-runs, before all Tx/Rx is complete. 16410893SQuaker.Fang@Sun.COM * 16510893SQuaker.Fang@Sun.COM * Driver loads IWP_FH_KW_MEM_ADDR_REG with the physical address (bits 35:4) 16610893SQuaker.Fang@Sun.COM * of the buffer, which must be 4K aligned. Once this is set up, the SP 16710893SQuaker.Fang@Sun.COM * automatically invokes keep-warm accesses when normal accesses might not 16810893SQuaker.Fang@Sun.COM * be sufficient to maintain fast DRAM response. 16910893SQuaker.Fang@Sun.COM * 17010893SQuaker.Fang@Sun.COM * Bit fields: 17110893SQuaker.Fang@Sun.COM * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned 17210893SQuaker.Fang@Sun.COM */ 17310893SQuaker.Fang@Sun.COM #define IWP_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C) 17410893SQuaker.Fang@Sun.COM 17510893SQuaker.Fang@Sun.COM /* 17610893SQuaker.Fang@Sun.COM * STAGB Area - Scheduler TAG Buffer 17710893SQuaker.Fang@Sun.COM */ 17810893SQuaker.Fang@Sun.COM #define FH_MEM_STAGB_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x980) 17910893SQuaker.Fang@Sun.COM #define FH_MEM_STAGB_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0) 18010893SQuaker.Fang@Sun.COM 18110893SQuaker.Fang@Sun.COM /* 18210893SQuaker.Fang@Sun.COM * channels 0 - 8 18310893SQuaker.Fang@Sun.COM */ 18410893SQuaker.Fang@Sun.COM #define FH_MEM_STAGB_0(x) (FH_MEM_STAGB_LOWER_BOUND + (x) * 0x8) 18510893SQuaker.Fang@Sun.COM #define FH_MEM_STAGB_1(x) (FH_MEM_STAGB_LOWER_BOUND + 0x4 + (x) * 0x8) 18610893SQuaker.Fang@Sun.COM 18710893SQuaker.Fang@Sun.COM /* 18810893SQuaker.Fang@Sun.COM * Tx service channels 18910893SQuaker.Fang@Sun.COM */ 19010893SQuaker.Fang@Sun.COM #define FH_MEM_SRAM_ADDR_9 (FH_MEM_STAGB_LOWER_BOUND + 0x048) 19110893SQuaker.Fang@Sun.COM #define FH_MEM_SRAM_ADDR_10 (FH_MEM_STAGB_LOWER_BOUND + 0x04C) 19210893SQuaker.Fang@Sun.COM 19310893SQuaker.Fang@Sun.COM #define FH_MEM_STAGB_SRAM_ADDR_MASK (0x00FFFFFF) 19410893SQuaker.Fang@Sun.COM 19510893SQuaker.Fang@Sun.COM /* 19610893SQuaker.Fang@Sun.COM * TFD Circular Buffers Base (CBBC) addresses 19710893SQuaker.Fang@Sun.COM * 19810893SQuaker.Fang@Sun.COM * SP has 16 base pointer registers, one for each of 16 host-DRAM-resident 19910893SQuaker.Fang@Sun.COM * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs) 20010893SQuaker.Fang@Sun.COM * (see struct iwp_tfd_frame). These 16 pointer registers are offset by 0x04 20110893SQuaker.Fang@Sun.COM * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte 20210893SQuaker.Fang@Sun.COM * aligned (address bits 0-7 must be 0). 20310893SQuaker.Fang@Sun.COM * 20410893SQuaker.Fang@Sun.COM * Bit fields in each pointer register: 20510893SQuaker.Fang@Sun.COM * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned 20610893SQuaker.Fang@Sun.COM */ 20710893SQuaker.Fang@Sun.COM #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0) 20810893SQuaker.Fang@Sun.COM #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10) 20910893SQuaker.Fang@Sun.COM 21010893SQuaker.Fang@Sun.COM /* 21110893SQuaker.Fang@Sun.COM * queues 0 - 15 21210893SQuaker.Fang@Sun.COM */ 21310893SQuaker.Fang@Sun.COM #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4) 21410893SQuaker.Fang@Sun.COM 21510893SQuaker.Fang@Sun.COM /* 21610893SQuaker.Fang@Sun.COM * TAGR Area - TAG reconstruct table 21710893SQuaker.Fang@Sun.COM */ 21810893SQuaker.Fang@Sun.COM #define FH_MEM_TAGR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xA10) 21910893SQuaker.Fang@Sun.COM #define FH_MEM_TAGR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA70) 22010893SQuaker.Fang@Sun.COM 22110893SQuaker.Fang@Sun.COM /* 22210893SQuaker.Fang@Sun.COM * TDBGR Area - Tx Debug Registers 22310893SQuaker.Fang@Sun.COM */ 22410893SQuaker.Fang@Sun.COM #define FH_MEM_TDBGR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x0A70) 22510893SQuaker.Fang@Sun.COM #define FH_MEM_TDBGR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0x0B20) 22610893SQuaker.Fang@Sun.COM 22710893SQuaker.Fang@Sun.COM /* 22810893SQuaker.Fang@Sun.COM * channels 0 - 10 22910893SQuaker.Fang@Sun.COM */ 23010893SQuaker.Fang@Sun.COM #define FH_MEM_TDBGR_CHNL(x) (FH_MEM_TDBGR_LOWER_BOUND + (x) * 0x10) 23110893SQuaker.Fang@Sun.COM 23210893SQuaker.Fang@Sun.COM #define FH_MEM_TDBGR_CHNL_REG_0(x) (FH_MEM_TDBGR_CHNL(x)) 23310893SQuaker.Fang@Sun.COM #define FH_MEM_TDBGR_CHNL_REG_1(x) (FH_MEM_TDBGR_CHNL_REG_0(x) + 0x4) 23410893SQuaker.Fang@Sun.COM 23510893SQuaker.Fang@Sun.COM #define FH_MEM_TDBGR_CHNL_BYTES_TO_FIFO_MASK (0x000FFFFF) 23610893SQuaker.Fang@Sun.COM #define FH_MEM_TDBGR_CHNL_BYTES_TO_FIFO_BITSHIFT (0) 23710893SQuaker.Fang@Sun.COM 23810893SQuaker.Fang@Sun.COM /* 23910893SQuaker.Fang@Sun.COM * RDBUF Area 24010893SQuaker.Fang@Sun.COM */ 24110893SQuaker.Fang@Sun.COM #define FH_MEM_RDBUF_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xB80) 24210893SQuaker.Fang@Sun.COM #define FH_MEM_RDBUF_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0) 24310893SQuaker.Fang@Sun.COM #define FH_MEM_RDBUF_CHNL0 (FH_MEM_RDBUF_LOWER_BOUND) 24410893SQuaker.Fang@Sun.COM 24510893SQuaker.Fang@Sun.COM /* 24610893SQuaker.Fang@Sun.COM * Rx SRAM Control and Status Registers (RSCSR) 24710893SQuaker.Fang@Sun.COM * 24810893SQuaker.Fang@Sun.COM * These registers provide handshake between driver and Shirley Peak for 24910893SQuaker.Fang@Sun.COM * the Rx queue 25010893SQuaker.Fang@Sun.COM * (this queue handles *all* command responses, notifications, Rx data, etc. 25110893SQuaker.Fang@Sun.COM * sent from SP uCode to host driver). Unlike Tx, there is only one Rx 25210893SQuaker.Fang@Sun.COM * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can 25310893SQuaker.Fang@Sun.COM * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer 25410893SQuaker.Fang@Sun.COM * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1 25510893SQuaker.Fang@Sun.COM * mapping between RBDs and RBs. 25610893SQuaker.Fang@Sun.COM * 25710893SQuaker.Fang@Sun.COM * Driver must allocate host DRAM memory for the following, and set the 25810893SQuaker.Fang@Sun.COM * physical address of each into SP registers: 25910893SQuaker.Fang@Sun.COM * 26010893SQuaker.Fang@Sun.COM * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256 26110893SQuaker.Fang@Sun.COM * entries (although any power of 2, up to 4096, is selectable by driver). 26210893SQuaker.Fang@Sun.COM * Each entry (1 dword) points to a receive buffer (RB) of consistent size 26310893SQuaker.Fang@Sun.COM * (typically 4K, although 8K or 16K are also selectable by driver). 26410893SQuaker.Fang@Sun.COM * Driver sets up RB size and number of RBDs in the CB via Rx config 26510893SQuaker.Fang@Sun.COM * register FH_MEM_RCSR_CHNL0_CONFIG_REG. 26610893SQuaker.Fang@Sun.COM * 26710893SQuaker.Fang@Sun.COM * Bit fields within one RBD: 26810893SQuaker.Fang@Sun.COM * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned. 26910893SQuaker.Fang@Sun.COM * 27010893SQuaker.Fang@Sun.COM * Driver sets physical address [35:8] of base of RBD circular buffer 27110893SQuaker.Fang@Sun.COM * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0]. 27210893SQuaker.Fang@Sun.COM * 27310893SQuaker.Fang@Sun.COM * 2) Rx status buffer, 8 bytes, in which SP indicates which Rx Buffers 27410893SQuaker.Fang@Sun.COM * (RBs) have been filled, via a "write pointer", actually the index of 27510893SQuaker.Fang@Sun.COM * the RB's corresponding RBD within the circular buffer. Driver sets 27610893SQuaker.Fang@Sun.COM * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0]. 27710893SQuaker.Fang@Sun.COM * 27810893SQuaker.Fang@Sun.COM * Bit fields in lower dword of Rx status buffer (upper dword not used 27910893SQuaker.Fang@Sun.COM * by driver; see struct iwp_shared, val0): 28010893SQuaker.Fang@Sun.COM * 31-12: Not used by driver 28110893SQuaker.Fang@Sun.COM * 11- 0: Index of last filled Rx buffer descriptor 28210893SQuaker.Fang@Sun.COM * (SP writes, driver reads this value) 28310893SQuaker.Fang@Sun.COM * 28410893SQuaker.Fang@Sun.COM * As the driver prepares Receive Buffers (RBs) for SP to fill, driver must 28510893SQuaker.Fang@Sun.COM * enter pointers to these RBs into contiguous RBD circular buffer entries, 28610893SQuaker.Fang@Sun.COM * and update the SP's "write" index register, FH_RSCSR_CHNL0_RBDCB_WPTR_REG. 28710893SQuaker.Fang@Sun.COM * 28810893SQuaker.Fang@Sun.COM * This "write" index corresponds to the *next* RBD that the driver will make 28910893SQuaker.Fang@Sun.COM * available, i.e. one RBD past the the tail of the ready-to-fill RBDs within 29010893SQuaker.Fang@Sun.COM * the circular buffer. This value should initially be 0 (before preparing any 29110893SQuaker.Fang@Sun.COM * RBs), should be 8 after preparing the first 8 RBs (for example), and must 29210893SQuaker.Fang@Sun.COM * wrap back to 0 at the end of the circular buffer (but don't wrap before 29310893SQuaker.Fang@Sun.COM * "read" index has advanced past 1! See below). 29410893SQuaker.Fang@Sun.COM * NOTE: SP EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8. 29510893SQuaker.Fang@Sun.COM * 29610893SQuaker.Fang@Sun.COM * As the SP fills RBs (referenced from contiguous RBDs within the circular 29710893SQuaker.Fang@Sun.COM * buffer), it updates the Rx status buffer in DRAM, 2) described above, 29810893SQuaker.Fang@Sun.COM * to tell the driver the index of the latest filled RBD. The driver must 29910893SQuaker.Fang@Sun.COM * read this "read" index from DRAM after receiving an Rx interrupt from SP. 30010893SQuaker.Fang@Sun.COM * 30110893SQuaker.Fang@Sun.COM * The driver must also internally keep track of a third index, which is the 30210893SQuaker.Fang@Sun.COM * next RBD to process. When receiving an Rx interrupt, driver should process 30310893SQuaker.Fang@Sun.COM * all filled but unprocessed RBs up to, but not including, the RB 30410893SQuaker.Fang@Sun.COM * corresponding to the "read" index. For example, if "read" index becomes "1", 30510893SQuaker.Fang@Sun.COM * driver may process the RB pointed to by RBD 0. Depending on volume of 30610893SQuaker.Fang@Sun.COM * traffic, there may be many RBs to process. 30710893SQuaker.Fang@Sun.COM * 30810893SQuaker.Fang@Sun.COM * If read index == write index, SP thinks there is no room to put new data. 30910893SQuaker.Fang@Sun.COM * Due to this, the maximum number of filled RBs is 255, instead of 256. To 31010893SQuaker.Fang@Sun.COM * be safe, make sure that there is a gap of at least 2 RBDs between "write" 31110893SQuaker.Fang@Sun.COM * and "read" indexes; that is, make sure that there are no more than 254 31210893SQuaker.Fang@Sun.COM * buffers waiting to be filled. 31310893SQuaker.Fang@Sun.COM */ 31410893SQuaker.Fang@Sun.COM #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0) 31510893SQuaker.Fang@Sun.COM #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00) 31610893SQuaker.Fang@Sun.COM #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND) 31710893SQuaker.Fang@Sun.COM #define FH_MEM_RSCSR_CHNL1 (FH_MEM_RSCSR_LOWER_BOUND + 0x020) 31810893SQuaker.Fang@Sun.COM 31910893SQuaker.Fang@Sun.COM /* 32010893SQuaker.Fang@Sun.COM * Physical base address of 8-byte Rx Status buffer. 32110893SQuaker.Fang@Sun.COM * Bit fields: 32210893SQuaker.Fang@Sun.COM * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned. 32310893SQuaker.Fang@Sun.COM */ 32410893SQuaker.Fang@Sun.COM 32510893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0) 32610893SQuaker.Fang@Sun.COM 32710893SQuaker.Fang@Sun.COM /* 32810893SQuaker.Fang@Sun.COM * Physical base address of Rx Buffer Descriptor Circular Buffer. 32910893SQuaker.Fang@Sun.COM * Bit fields: 33010893SQuaker.Fang@Sun.COM * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned. 33110893SQuaker.Fang@Sun.COM */ 33210893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004) 33310893SQuaker.Fang@Sun.COM 33410893SQuaker.Fang@Sun.COM /* 33510893SQuaker.Fang@Sun.COM * Rx write pointer (index, really!). 33610893SQuaker.Fang@Sun.COM * Bit fields: 33710893SQuaker.Fang@Sun.COM * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1. 33810893SQuaker.Fang@Sun.COM * NOTE: For 256-entry circular buffer, use only bits [7:0]. 33910893SQuaker.Fang@Sun.COM */ 34010893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008) 34110893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL0_RBDCB_RPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x00c) 34210893SQuaker.Fang@Sun.COM 34310893SQuaker.Fang@Sun.COM 34410893SQuaker.Fang@Sun.COM /* 34510893SQuaker.Fang@Sun.COM * RSCSR registers used in Service mode 34610893SQuaker.Fang@Sun.COM */ 34710893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL1_RB_WPTR_REG (FH_MEM_RSCSR_CHNL1) 34810893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL1_RB_WPTR_OFFSET_REG (FH_MEM_RSCSR_CHNL1 + 0x004) 34910893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL1_RB_CHUNK_NUM_REG (FH_MEM_RSCSR_CHNL1 + 0x008) 35010893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL1_SRAM_ADDR_REG (FH_MEM_RSCSR_CHNL1 + 0x00C) 35110893SQuaker.Fang@Sun.COM 35210893SQuaker.Fang@Sun.COM /* 35310893SQuaker.Fang@Sun.COM * Rx Config/Status Registers (RCSR) 35410893SQuaker.Fang@Sun.COM * Rx Config Reg for channel 0 (only channel used) 35510893SQuaker.Fang@Sun.COM * 35610893SQuaker.Fang@Sun.COM * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for 35710893SQuaker.Fang@Sun.COM * normal operation (see bit fields). 35810893SQuaker.Fang@Sun.COM * 35910893SQuaker.Fang@Sun.COM * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA. 36010893SQuaker.Fang@Sun.COM * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for 36110893SQuaker.Fang@Sun.COM * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing. 36210893SQuaker.Fang@Sun.COM * 36310893SQuaker.Fang@Sun.COM * Bit fields: 36410893SQuaker.Fang@Sun.COM * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame, 36510893SQuaker.Fang@Sun.COM * '10' operate normally 36610893SQuaker.Fang@Sun.COM * 29-24: reserved 36710893SQuaker.Fang@Sun.COM * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal), 36810893SQuaker.Fang@Sun.COM * min "5" for 32 RBDs, max "12" for 4096 RBDs. 36910893SQuaker.Fang@Sun.COM * 19-18: reserved 37010893SQuaker.Fang@Sun.COM * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K, 37110893SQuaker.Fang@Sun.COM * '10' 12K, '11' 16K. 37210893SQuaker.Fang@Sun.COM * 15-14: reserved 37310893SQuaker.Fang@Sun.COM * 13-12: IRQ destination; '00' none, '01' host driver (normal operation) 37410893SQuaker.Fang@Sun.COM * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec) 37510893SQuaker.Fang@Sun.COM * typical value 0x10 (about 1/2 msec) 37610893SQuaker.Fang@Sun.COM * 3- 0: reserved 37710893SQuaker.Fang@Sun.COM */ 37810893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00) 37910893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0) 38010893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND) 38110893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL1 (FH_MEM_RCSR_LOWER_BOUND + 0x020) 38210893SQuaker.Fang@Sun.COM 38310893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0) 38410893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL0_CREDIT_REG (FH_MEM_RCSR_CHNL0 + 0x004) 38510893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL0_RBD_STTS_REG (FH_MEM_RCSR_CHNL0 + 0x008) 38610893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL0_RB_STTS_REG (FH_MEM_RCSR_CHNL0 + 0x00C) 38710893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL0_RXPD_STTS_REG (FH_MEM_RCSR_CHNL0 + 0x010) 38810893SQuaker.Fang@Sun.COM 38910893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL0_RBD_STTS_FRAME_RB_CNT_MASK (0x7FFFFFF0) 39010893SQuaker.Fang@Sun.COM 39110893SQuaker.Fang@Sun.COM /* 39210893SQuaker.Fang@Sun.COM * RCSR registers used in Service mode 39310893SQuaker.Fang@Sun.COM */ 39410893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL1_CONFIG_REG (FH_MEM_RCSR_CHNL1) 39510893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL1_RB_STTS_REG (FH_MEM_RCSR_CHNL1 + 0x00C) 39610893SQuaker.Fang@Sun.COM #define FH_MEM_RCSR_CHNL1_RX_PD_STTS_REG (FH_MEM_RCSR_CHNL1 + 0x010) 39710893SQuaker.Fang@Sun.COM 39810893SQuaker.Fang@Sun.COM /* 39910893SQuaker.Fang@Sun.COM * Rx Shared Status Registers (RSSR) 40010893SQuaker.Fang@Sun.COM * 40110893SQuaker.Fang@Sun.COM * After stopping Rx DMA channel (writing 0 to FH_MEM_RCSR_CHNL0_CONFIG_REG), 40210893SQuaker.Fang@Sun.COM * driver must poll FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle. 40310893SQuaker.Fang@Sun.COM * 40410893SQuaker.Fang@Sun.COM * Bit fields: 40510893SQuaker.Fang@Sun.COM * 24: 1 = Channel 0 is idle 40610893SQuaker.Fang@Sun.COM * 40710893SQuaker.Fang@Sun.COM * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV contain 40810893SQuaker.Fang@Sun.COM * default values that should not be altered by the driver. 40910893SQuaker.Fang@Sun.COM */ 41010893SQuaker.Fang@Sun.COM #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40) 41110893SQuaker.Fang@Sun.COM #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00) 41210893SQuaker.Fang@Sun.COM #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND) 41310893SQuaker.Fang@Sun.COM #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004) 41410893SQuaker.Fang@Sun.COM #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008) 41510893SQuaker.Fang@Sun.COM 41610893SQuaker.Fang@Sun.COM /* 41710893SQuaker.Fang@Sun.COM * Transmit DMA Channel Control/Status Registers (TCSR) 41810893SQuaker.Fang@Sun.COM * 41910893SQuaker.Fang@Sun.COM * SP has one configuration register for each of 8 Tx DMA/FIFO channels 42010893SQuaker.Fang@Sun.COM * supported in hardware; config regs are separated by 0x20 bytes. 42110893SQuaker.Fang@Sun.COM * 42210893SQuaker.Fang@Sun.COM * To use a Tx DMA channel, driver must initialize its 42310893SQuaker.Fang@Sun.COM * 42410893SQuaker.Fang@Sun.COM * 42510893SQuaker.Fang@Sun.COM * All other bits should be 0. 42610893SQuaker.Fang@Sun.COM * 42710893SQuaker.Fang@Sun.COM * Bit fields: 42810893SQuaker.Fang@Sun.COM * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame, 42910893SQuaker.Fang@Sun.COM * '10' operate normally 43010893SQuaker.Fang@Sun.COM * 29- 4: Reserved, set to "0" 43110893SQuaker.Fang@Sun.COM * 3: Enable internal DMA requests (1, normal operation), disable (0) 43210893SQuaker.Fang@Sun.COM * 2- 0: Reserved, set to "0" 43310893SQuaker.Fang@Sun.COM */ 43410893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_UPPER_BOUND (IWP_FH_REGS_LOWER_BOUND + 0xE60) 43510893SQuaker.Fang@Sun.COM 43610893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_NUM (7) 43710893SQuaker.Fang@Sun.COM 43810893SQuaker.Fang@Sun.COM /* 43910893SQuaker.Fang@Sun.COM * Tx Shared Status Registers (TSSR) 44010893SQuaker.Fang@Sun.COM * 44110893SQuaker.Fang@Sun.COM * After stopping Tx DMA channel (writing 0 to 44210893SQuaker.Fang@Sun.COM * IWP_FH_TSSR_TX_STATUS_REG until selected Tx channel is idle 44310893SQuaker.Fang@Sun.COM * (channel's buffers empty | no pending requests). 44410893SQuaker.Fang@Sun.COM * 44510893SQuaker.Fang@Sun.COM * Bit fields: 44610893SQuaker.Fang@Sun.COM * 31-24: 1 = Channel buffers empty (channel 7:0) 44710893SQuaker.Fang@Sun.COM * 23-16: 1 = No pending requests (channel 7:0) 44810893SQuaker.Fang@Sun.COM */ 44910893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_LOWER_BOUND (IWP_FH_REGS_LOWER_BOUND + 0xEA0) 45010893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_UPPER_BOUND (IWP_FH_REGS_LOWER_BOUND + 0xEC0) 45110893SQuaker.Fang@Sun.COM 45210893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG (IWP_FH_TSSR_LOWER_BOUND + 0x008) 45310893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_STATUS_REG (IWP_FH_TSSR_LOWER_BOUND + 0x010) 45410893SQuaker.Fang@Sun.COM 45510893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000) 45610893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000) 45710893SQuaker.Fang@Sun.COM 45810893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_64B (0x00000000) 45910893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400) 46010893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_256B (0x00000800) 46110893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_512B (0x00000C00) 46210893SQuaker.Fang@Sun.COM 46310893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100) 46410893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080) 46510893SQuaker.Fang@Sun.COM 46610893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020) 46710893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005) 46810893SQuaker.Fang@Sun.COM 46910893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \ 47010893SQuaker.Fang@Sun.COM ((1 << (_chnl)) << 24) 47110893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \ 47210893SQuaker.Fang@Sun.COM ((1 << (_chnl)) << 16) 47310893SQuaker.Fang@Sun.COM 47410893SQuaker.Fang@Sun.COM #define IWP_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \ 47510893SQuaker.Fang@Sun.COM (IWP_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \ 47610893SQuaker.Fang@Sun.COM IWP_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl)) 47710893SQuaker.Fang@Sun.COM 47810893SQuaker.Fang@Sun.COM /* 47910893SQuaker.Fang@Sun.COM * TFDIB 48010893SQuaker.Fang@Sun.COM */ 48110893SQuaker.Fang@Sun.COM #define IWP_FH_TFDIB_UPPER_BOUND (IWP_FH_REGS_LOWER_BOUND + 0x958) 48210893SQuaker.Fang@Sun.COM #define IWP_FH_TFDIB_CTRL1_REG_POS_MSB (28) 48310893SQuaker.Fang@Sun.COM #define IWP_FH_TFDIB_LOWER_BOUND (IWP_FH_REGS_LOWER_BOUND + 0x900) 48410893SQuaker.Fang@Sun.COM 48510893SQuaker.Fang@Sun.COM #define IWP_FH_TFDIB_CTRL0_REG(_chnl)\ 48610893SQuaker.Fang@Sun.COM (IWP_FH_TFDIB_LOWER_BOUND + 0x8 * _chnl) 48710893SQuaker.Fang@Sun.COM 48810893SQuaker.Fang@Sun.COM #define IWP_FH_TFDIB_CTRL1_REG(_chnl)\ 48910893SQuaker.Fang@Sun.COM (IWP_FH_TFDIB_LOWER_BOUND + 0x8 * _chnl + 0x4) 49010893SQuaker.Fang@Sun.COM 49110893SQuaker.Fang@Sun.COM /* 49210893SQuaker.Fang@Sun.COM * Debug Monitor Area 49310893SQuaker.Fang@Sun.COM */ 49410893SQuaker.Fang@Sun.COM #define FH_MEM_DM_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEE0) 49510893SQuaker.Fang@Sun.COM #define FH_MEM_DM_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEF0) 49610893SQuaker.Fang@Sun.COM #define FH_MEM_DM_CONTROL_MASK_REG (FH_MEM_DM_LOWER_BOUND) 49710893SQuaker.Fang@Sun.COM #define FH_MEM_DM_CONTROL_START_REG (FH_MEM_DM_LOWER_BOUND + 0x004) 49810893SQuaker.Fang@Sun.COM #define FH_MEM_DM_CONTROL_STATUS_REG (FH_MEM_DM_LOWER_BOUND + 0x008) 49910893SQuaker.Fang@Sun.COM #define FH_MEM_DM_MONITOR_REG (FH_MEM_DM_LOWER_BOUND + 0x00C) 50010893SQuaker.Fang@Sun.COM 50110893SQuaker.Fang@Sun.COM #define FH_TB1_ADDR_LOW_MASK (0xFFFFFFFF) /* bits 31:0 */ 50210893SQuaker.Fang@Sun.COM #define FH_TB1_ADDR_HIGH_MASK (0xF00000000) /* bits 35:32 */ 50310893SQuaker.Fang@Sun.COM #define FH_TB2_ADDR_LOW_MASK (0x0000FFFF) /* bits 15:0 */ 50410893SQuaker.Fang@Sun.COM #define FH_TB2_ADDR_HIGH_MASK (0xFFFFF0000) /* bits 35:16 */ 50510893SQuaker.Fang@Sun.COM 50610893SQuaker.Fang@Sun.COM #define FH_TB1_ADDR_LOW_BITSHIFT (0) 50710893SQuaker.Fang@Sun.COM #define FH_TB1_ADDR_HIGH_BITSHIFT (32) 50810893SQuaker.Fang@Sun.COM #define FH_TB2_ADDR_LOW_BITSHIFT (0) 50910893SQuaker.Fang@Sun.COM #define FH_TB2_ADDR_HIGH_BITSHIFT (16) 51010893SQuaker.Fang@Sun.COM 51110893SQuaker.Fang@Sun.COM #define FH_TB1_LENGTH_MASK (0x00000FFF) /* bits 11:0 */ 51210893SQuaker.Fang@Sun.COM #define FH_TB2_LENGTH_MASK (0x00000FFF) /* bits 11:0 */ 51310893SQuaker.Fang@Sun.COM 51410893SQuaker.Fang@Sun.COM /* 51510893SQuaker.Fang@Sun.COM * number of FH channels including 2 service mode 51610893SQuaker.Fang@Sun.COM */ 51710893SQuaker.Fang@Sun.COM #define NUM_OF_FH_CHANNELS (10) 51810893SQuaker.Fang@Sun.COM 51910893SQuaker.Fang@Sun.COM /* 52010893SQuaker.Fang@Sun.COM * ctrl field bitology 52110893SQuaker.Fang@Sun.COM */ 52210893SQuaker.Fang@Sun.COM #define FH_TFD_CTRL_PADDING_MASK (0xC0000000) /* bits 31:30 */ 52310893SQuaker.Fang@Sun.COM #define FH_TFD_CTRL_NUMTB_MASK (0x1F000000) /* bits 28:24 */ 52410893SQuaker.Fang@Sun.COM 52510893SQuaker.Fang@Sun.COM #define FH_TFD_CTRL_PADDING_BITSHIFT (30) 52610893SQuaker.Fang@Sun.COM #define FH_TFD_CTRL_NUMTB_BITSHIFT (24) 52710893SQuaker.Fang@Sun.COM 52810893SQuaker.Fang@Sun.COM #define FH_TFD_GET_NUM_TBS(ctrl) \ 52910893SQuaker.Fang@Sun.COM ((ctrl & FH_TFD_CTRL_NUMTB_MASK) >> FH_TFD_CTRL_NUMTB_BITSHIFT) 53010893SQuaker.Fang@Sun.COM #define FH_TFD_GET_PADDING(ctrl) \ 53110893SQuaker.Fang@Sun.COM ((ctrl & FH_TFD_CTRL_PADDING_MASK) >> FH_TFD_CTRL_PADDING_BITSHIFT) 53210893SQuaker.Fang@Sun.COM 53310893SQuaker.Fang@Sun.COM /* 53410893SQuaker.Fang@Sun.COM * TCSR: tx_config register values 53510893SQuaker.Fang@Sun.COM */ 53610893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000) 53710893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001) 53810893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_ARC (0x00000002) 53910893SQuaker.Fang@Sun.COM 54010893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008) 54110893SQuaker.Fang@Sun.COM 54210893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_NOINT (0x00000000) 54310893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000) 54410893SQuaker.Fang@Sun.COM 54510893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000) 54610893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_ENDTFD (0x00400000) 54710893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_IFTFD (0x00800000) 54810893SQuaker.Fang@Sun.COM 54910893SQuaker.Fang@Sun.COM 55010893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_EMPTY (0x00000000) 55110893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_WAIT (0x00002000) 55210893SQuaker.Fang@Sun.COM 55310893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001) 55410893SQuaker.Fang@Sun.COM 55510893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM (20) 55610893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX (12) 55710893SQuaker.Fang@Sun.COM 55810893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00000003) 55910893SQuaker.Fang@Sun.COM 56010893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000) 56110893SQuaker.Fang@Sun.COM 56210893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000) 56310893SQuaker.Fang@Sun.COM 56410893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD (0x00100000) 56510893SQuaker.Fang@Sun.COM 56610893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000) 56710893SQuaker.Fang@Sun.COM 56810893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00) 56910893SQuaker.Fang@Sun.COM 57010893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl)\ 57110893SQuaker.Fang@Sun.COM (IWP_FH_TCSR_LOWER_BOUND + 0x20 * _chnl) 57210893SQuaker.Fang@Sun.COM 57310893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_CREDIT_REG(_chnl)\ 57410893SQuaker.Fang@Sun.COM (IWP_FH_TCSR_LOWER_BOUND + 0x20 * _chnl + 0x4) 57510893SQuaker.Fang@Sun.COM 57610893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_TX_BUF_STS_REG(_chnl)\ 57710893SQuaker.Fang@Sun.COM (IWP_FH_TCSR_LOWER_BOUND + 0x20 * _chnl + 0x8) 57810893SQuaker.Fang@Sun.COM #define IWP_FH_TCSR_CHNL_NUM (7) 57910893SQuaker.Fang@Sun.COM 58010893SQuaker.Fang@Sun.COM /* 58110893SQuaker.Fang@Sun.COM * CBB table 58210893SQuaker.Fang@Sun.COM */ 58310893SQuaker.Fang@Sun.COM #define FH_CBB_ADDR_MASK 0x0FFFFFFF /* bits 27:0 */ 58410893SQuaker.Fang@Sun.COM #define FH_CBB_ADDR_BIT_SHIFT (8) 58510893SQuaker.Fang@Sun.COM 58610893SQuaker.Fang@Sun.COM /* 58710893SQuaker.Fang@Sun.COM * RCSR: channel 0 rx_config register defines 58810893SQuaker.Fang@Sun.COM */ 58910893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */ 59010893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MASK (0x00F00000) /* bits 20-23 */ 59110893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MASK (0x00030000) /* bits 16-17 */ 59210893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MASK (0x00008000) /* bit 15 */ 59310893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MASK (0x00001000) /* bit 12 */ 59410893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MASK (0x00000FF0) /* bit 4-11 */ 59510893SQuaker.Fang@Sun.COM 59610893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20) 59710893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_RB_SIZE_BITSHIFT (16) 59810893SQuaker.Fang@Sun.COM 59910893SQuaker.Fang@Sun.COM #define FH_RCSR_GET_RDBC_SIZE(reg) \ 60010893SQuaker.Fang@Sun.COM ((reg & FH_RCSR_RX_CONFIG_RDBC_SIZE_MASK) >> \ 60110893SQuaker.Fang@Sun.COM FH_RCSR_RX_CONFIG_RDBC_SIZE_BITSHIFT) 60210893SQuaker.Fang@Sun.COM 60310893SQuaker.Fang@Sun.COM /* 60410893SQuaker.Fang@Sun.COM * RCSR: channel 1 rx_config register defines 60510893SQuaker.Fang@Sun.COM */ 60610893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL1_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */ 60710893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL1_RX_CONFIG_IRQ_DEST_MASK (0x00003000) /* bits 12-13 */ 60810893SQuaker.Fang@Sun.COM 60910893SQuaker.Fang@Sun.COM /* 61010893SQuaker.Fang@Sun.COM * RCSR: rx_config register values 61110893SQuaker.Fang@Sun.COM */ 61210893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000) 61310893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000) 61410893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000) 61510893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_SINGLE_FRAME_MODE (0x00008000) 61610893SQuaker.Fang@Sun.COM 61710893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_RDRBD_DISABLE_VAL (0x00000000) 61810893SQuaker.Fang@Sun.COM #define FH_RCSR_RX_CONFIG_RDRBD_ENABLE_VAL (0x20000000) 61910893SQuaker.Fang@Sun.COM 62010893SQuaker.Fang@Sun.COM #define IWP_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000) 62110893SQuaker.Fang@Sun.COM #define IWP_TX_RTS_RETRY_LIMIT (60) 62210893SQuaker.Fang@Sun.COM #define IWP_TX_DATA_RETRY_LIMIT (15) 62310893SQuaker.Fang@Sun.COM 62410893SQuaker.Fang@Sun.COM #define IWP_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000) 62510893SQuaker.Fang@Sun.COM #define IWP_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000) 62610893SQuaker.Fang@Sun.COM #define IWP_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000) 62710893SQuaker.Fang@Sun.COM 62810893SQuaker.Fang@Sun.COM /* 62910893SQuaker.Fang@Sun.COM * RCSR channel 0 config register values 63010893SQuaker.Fang@Sun.COM */ 63110893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000) 63210893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000) 63310893SQuaker.Fang@Sun.COM 63410893SQuaker.Fang@Sun.COM /* 63510893SQuaker.Fang@Sun.COM * RCSR channel 1 config register values 63610893SQuaker.Fang@Sun.COM */ 63710893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL1_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000) 63810893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL1_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000) 63910893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL1_RX_CONFIG_IRQ_DEST_INT_RTC_VAL (0x00002000) 64010893SQuaker.Fang@Sun.COM #define FH_RCSR_CHNL1_RX_CONFIG_IRQ_DEST_INT_HOST_RTC_VAL (0x00003000) 64110893SQuaker.Fang@Sun.COM 64210893SQuaker.Fang@Sun.COM /* 64310893SQuaker.Fang@Sun.COM * RCSR: rb status register defines 64410893SQuaker.Fang@Sun.COM */ 64510893SQuaker.Fang@Sun.COM #define FH_RCSR_RB_BYTE_TO_SEND_MASK (0x0001FFFF) /* bits 0-16 */ 64610893SQuaker.Fang@Sun.COM 64710893SQuaker.Fang@Sun.COM /* 64810893SQuaker.Fang@Sun.COM * RSCSR: defs used in normal mode 64910893SQuaker.Fang@Sun.COM */ 65010893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL0_RBDCB_WPTR_MASK (0x00000FFF) /* bits 0-11 */ 65110893SQuaker.Fang@Sun.COM 65210893SQuaker.Fang@Sun.COM /* 65310893SQuaker.Fang@Sun.COM * RSCSR: defs used in service mode 65410893SQuaker.Fang@Sun.COM */ 65510893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL1_SRAM_ADDR_MASK (0x00FFFFFF) /* bits 0-23 */ 65610893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL1_RB_WPTR_MASK (0x0FFFFFFF) /* bits 0-27 */ 65710893SQuaker.Fang@Sun.COM #define FH_RSCSR_CHNL1_RB_WPTR_OFFSET_MASK (0x000000FF) /* bits 0-7 */ 65810893SQuaker.Fang@Sun.COM 65910893SQuaker.Fang@Sun.COM /* 66010893SQuaker.Fang@Sun.COM * RSSR: RX Enable Error IRQ to Driver register defines 66110893SQuaker.Fang@Sun.COM */ 66210893SQuaker.Fang@Sun.COM #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV_NO_RBD (0x00400000) /* bit 22 */ 66310893SQuaker.Fang@Sun.COM 66410893SQuaker.Fang@Sun.COM #define FH_DRAM2SRAM_DRAM_ADDR_HIGH_MASK (0xFFFFFFF00) /* bits 8-35 */ 66510893SQuaker.Fang@Sun.COM #define FH_DRAM2SRAM_DRAM_ADDR_LOW_MASK (0x000000FF) /* bits 0-7 */ 66610893SQuaker.Fang@Sun.COM 66710893SQuaker.Fang@Sun.COM #define FH_DRAM2SRAM_DRAM_ADDR_HIGH_BITSHIFT (8) /* bits 8-35 */ 66810893SQuaker.Fang@Sun.COM 66910893SQuaker.Fang@Sun.COM /* 67010893SQuaker.Fang@Sun.COM * RX DRAM status regs definitions 67110893SQuaker.Fang@Sun.COM */ 67210893SQuaker.Fang@Sun.COM #define FH_RX_RB_NUM_MASK (0x00000FFF) /* bits 0-11 */ 67310893SQuaker.Fang@Sun.COM #define FH_RX_FRAME_NUM_MASK (0x0FFF0000) /* bits 16-27 */ 67410893SQuaker.Fang@Sun.COM 67510893SQuaker.Fang@Sun.COM #define FH_RX_RB_NUM_BITSHIFT (0) 67610893SQuaker.Fang@Sun.COM #define FH_RX_FRAME_NUM_BITSHIFT (16) 67710893SQuaker.Fang@Sun.COM 67810893SQuaker.Fang@Sun.COM /* 67910893SQuaker.Fang@Sun.COM * Tx Scheduler 68010893SQuaker.Fang@Sun.COM * 68110893SQuaker.Fang@Sun.COM * The Tx Scheduler selects the next frame to be transmitted, chosing TFDs 68210893SQuaker.Fang@Sun.COM * (Transmit Frame Descriptors) from up to 16 circular queues resident in 68310893SQuaker.Fang@Sun.COM * host DRAM. It steers each frame's Tx command (which contains the frame 68410893SQuaker.Fang@Sun.COM * data) through one of up to 7 prioritized Tx DMA FIFO channels within the 68510893SQuaker.Fang@Sun.COM * device. A queue maps to only one (selectable by driver) Tx DMA channel, 68610893SQuaker.Fang@Sun.COM * but one DMA channel may take input from several queues. 68710893SQuaker.Fang@Sun.COM * 68810893SQuaker.Fang@Sun.COM * Tx DMA channels have dedicated purposes. For SP, and are used as follows: 68910893SQuaker.Fang@Sun.COM * BMC TODO: CONFIRM channel assignments, esp for 0/1 69010893SQuaker.Fang@Sun.COM * 69110893SQuaker.Fang@Sun.COM * 0 -- EDCA BK (background) frames, lowest priority 69210893SQuaker.Fang@Sun.COM * 1 -- EDCA BE (best effort) frames, normal priority 69310893SQuaker.Fang@Sun.COM * 2 -- EDCA VI (video) frames, higher priority 69410893SQuaker.Fang@Sun.COM * 3 -- EDCA VO (voice) and management frames, highest priority 69510893SQuaker.Fang@Sun.COM * 4 -- Commands (e.g. RXON, etc.) 69610893SQuaker.Fang@Sun.COM * 5 -- HCCA short frames 69710893SQuaker.Fang@Sun.COM * 6 -- HCCA long frames 69810893SQuaker.Fang@Sun.COM * 7 -- not used by driver (device-internal only) 69910893SQuaker.Fang@Sun.COM * 70010893SQuaker.Fang@Sun.COM * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6. 70110893SQuaker.Fang@Sun.COM * In addition, driver can map queues 7-15 to Tx DMA/FIFO channels 0-3 to 70210893SQuaker.Fang@Sun.COM * support 11n aggregation via EDCA DMA channels. BMC confirm. 70310893SQuaker.Fang@Sun.COM * 70410893SQuaker.Fang@Sun.COM * The driver sets up each queue to work in one of two modes: 70510893SQuaker.Fang@Sun.COM * 70610893SQuaker.Fang@Sun.COM * 1) Scheduler-Ack, in which the scheduler automatically supports a 70710893SQuaker.Fang@Sun.COM * block-ack (BA) window of up to 64 TFDs. In this mode, each queue 70810893SQuaker.Fang@Sun.COM * contains TFDs for a unique combination of Recipient Address (RA) 70910893SQuaker.Fang@Sun.COM * and Traffic Identifier (TID), that is, traffic of a given 71010893SQuaker.Fang@Sun.COM * Quality-Of-Service (QOS) priority, destined for a single station. 71110893SQuaker.Fang@Sun.COM * 71210893SQuaker.Fang@Sun.COM * In scheduler-ack mode, the scheduler keeps track of the Tx status of 71310893SQuaker.Fang@Sun.COM * each frame within the BA window, including whether it's been transmitted, 71410893SQuaker.Fang@Sun.COM * and whether it's been acknowledged by the receiving station. The device 71510893SQuaker.Fang@Sun.COM * automatically processes block-acks received from the receiving STA, 71610893SQuaker.Fang@Sun.COM * and reschedules un-acked frames to be retransmitted (successful 71710893SQuaker.Fang@Sun.COM * Tx completion may end up being out-of-order). 71810893SQuaker.Fang@Sun.COM * 71910893SQuaker.Fang@Sun.COM * The driver must maintain the queue's Byte Count table in host DRAM 72010893SQuaker.Fang@Sun.COM * (struct iwp_sched_queue_byte_cnt_tbl) for this mode. 72110893SQuaker.Fang@Sun.COM * This mode does not support fragmentation. 72210893SQuaker.Fang@Sun.COM * 72310893SQuaker.Fang@Sun.COM * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order. 72410893SQuaker.Fang@Sun.COM * The device may automatically retry Tx, but will retry only one frame 72510893SQuaker.Fang@Sun.COM * at a time, until receiving ACK from receiving station, or reaching 72610893SQuaker.Fang@Sun.COM * retry limit and giving up. 72710893SQuaker.Fang@Sun.COM * 72810893SQuaker.Fang@Sun.COM * The command queue (#4) must use this mode! 72910893SQuaker.Fang@Sun.COM * This mode does not require use of the Byte Count table in host DRAM. 73010893SQuaker.Fang@Sun.COM * 73110893SQuaker.Fang@Sun.COM * Driver controls scheduler operation via 3 means: 73210893SQuaker.Fang@Sun.COM * 1) Scheduler registers 73310893SQuaker.Fang@Sun.COM * 2) Shared scheduler data base in internal 4956 SRAM 73410893SQuaker.Fang@Sun.COM * 3) Shared data in host DRAM 73510893SQuaker.Fang@Sun.COM * 73610893SQuaker.Fang@Sun.COM * Initialization: 73710893SQuaker.Fang@Sun.COM * 73810893SQuaker.Fang@Sun.COM * When loading, driver should allocate memory for: 73910893SQuaker.Fang@Sun.COM * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs. 74010893SQuaker.Fang@Sun.COM * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory 74110893SQuaker.Fang@Sun.COM * (1024 bytes for each queue). 74210893SQuaker.Fang@Sun.COM * 74310893SQuaker.Fang@Sun.COM * After receiving "Alive" response from uCode, driver must initialize 74410893SQuaker.Fang@Sun.COM * the following (especially for queue #4, the command queue, otherwise 74510893SQuaker.Fang@Sun.COM * the driver can't issue commands!): 74610893SQuaker.Fang@Sun.COM * 74710893SQuaker.Fang@Sun.COM * 1) SP's scheduler data base area in SRAM: 74810893SQuaker.Fang@Sun.COM * a) Read SRAM address of data base area from SCD_SRAM_BASE_ADDR 74910893SQuaker.Fang@Sun.COM * b) Clear and Init SCD_CONTEXT_DATA_OFFSET area (size 128 bytes) 75010893SQuaker.Fang@Sun.COM * c) Clear SCD_TX_STTS_BITMAP_OFFSET area (size 256 bytes) 75110893SQuaker.Fang@Sun.COM * d) Clear (BMC and init?) SCD_TRANSLATE_TBL_OFFSET (size 32 bytes) 75210893SQuaker.Fang@Sun.COM * 75310893SQuaker.Fang@Sun.COM * 2) Init SCD_DRAM_BASE_ADDR with physical base of Tx byte count circular 75410893SQuaker.Fang@Sun.COM * buffer array, allocated by driver in host DRAM. 75510893SQuaker.Fang@Sun.COM * 75610893SQuaker.Fang@Sun.COM * 3) 75710893SQuaker.Fang@Sun.COM */ 75810893SQuaker.Fang@Sun.COM 75910893SQuaker.Fang@Sun.COM /* 76010893SQuaker.Fang@Sun.COM * Max Tx window size is the max number of contiguous TFDs that the scheduler 76110893SQuaker.Fang@Sun.COM * can keep track of at one time when creating block-ack chains of frames. 76210893SQuaker.Fang@Sun.COM * Note that "64" matches the number of ack bits in a block-ack. 76310893SQuaker.Fang@Sun.COM * Driver should use SCD_WIN_SIZE and SCD_FRAME_LIMIT values to initialize 76410893SQuaker.Fang@Sun.COM * SCD_CONTEXT_QUEUE_OFFSET(x) values. 76510893SQuaker.Fang@Sun.COM */ 76610893SQuaker.Fang@Sun.COM #define SCD_WIN_SIZE 64 76710893SQuaker.Fang@Sun.COM #define SCD_FRAME_LIMIT 64 76810893SQuaker.Fang@Sun.COM 76910893SQuaker.Fang@Sun.COM /* 77010893SQuaker.Fang@Sun.COM * Driver may need to update queue-empty bits after changing queue's 77110893SQuaker.Fang@Sun.COM * write and read pointers (indexes) during (re-)initialization (i.e. when 77210893SQuaker.Fang@Sun.COM * scheduler is not tracking what's happening). 77310893SQuaker.Fang@Sun.COM * Bit fields: 77410893SQuaker.Fang@Sun.COM * 31-16: Write mask -- 1: update empty bit, 0: don't change empty bit 77510893SQuaker.Fang@Sun.COM * 15-00: Empty state, one for each queue -- 1: empty, 0: non-empty 77610893SQuaker.Fang@Sun.COM * NOTE BMC: THIS REGISTER NOT USED BY LINUX DRIVER. 77710893SQuaker.Fang@Sun.COM */ 77810893SQuaker.Fang@Sun.COM #define SCD_EMPTY_BITS (SCD_START_OFFSET + 0x4) 77910893SQuaker.Fang@Sun.COM 78010893SQuaker.Fang@Sun.COM /* 78110893SQuaker.Fang@Sun.COM * Physical base address of array of byte count (BC) circular buffers (CBs). 78210893SQuaker.Fang@Sun.COM * Each Tx queue has a BC CB in host DRAM to support Scheduler-ACK mode. 78310893SQuaker.Fang@Sun.COM * This register points to BC CB for queue 0, must be on 1024-byte boundary. 78410893SQuaker.Fang@Sun.COM * Others are spaced by 1024 bytes. 78510893SQuaker.Fang@Sun.COM * Each BC CB is 2 bytes * (256 + 64) = 740 bytes, followed by 384 bytes pad. 78610893SQuaker.Fang@Sun.COM * (Index into a queue's BC CB) = (index into queue's TFD CB) = (SSN & 0xff). 78710893SQuaker.Fang@Sun.COM * Bit fields: 78810893SQuaker.Fang@Sun.COM * 25-00: Byte Count CB physical address [35:10], must be 1024-byte aligned. 78910893SQuaker.Fang@Sun.COM */ 79010893SQuaker.Fang@Sun.COM #define SCD_AIT (SCD_START_OFFSET + 0x18) 79110893SQuaker.Fang@Sun.COM 79210893SQuaker.Fang@Sun.COM /* 79310893SQuaker.Fang@Sun.COM * Queue (x) Write Pointers (indexes, really!), one for each Tx queue. 79410893SQuaker.Fang@Sun.COM * Initialized and updated by driver as new TFDs are added to queue. 79510893SQuaker.Fang@Sun.COM * NOTE: If using Block Ack, index must correspond to frame's 79610893SQuaker.Fang@Sun.COM * Start Sequence Number; index = (SSN & 0xff) 79710893SQuaker.Fang@Sun.COM * NOTE BMC: Alternative to HBUS_TARG_WRPTR, which is what Linux driver uses? 79810893SQuaker.Fang@Sun.COM */ 79910893SQuaker.Fang@Sun.COM #define SCD_QUEUE_WRPTR(x) (SCD_START_OFFSET + 0x24 + (x) * 4) 80010893SQuaker.Fang@Sun.COM 80110893SQuaker.Fang@Sun.COM /* 80210893SQuaker.Fang@Sun.COM * Queue (x) Read Pointers (indexes, really!), one for each Tx queue. 80310893SQuaker.Fang@Sun.COM * For FIFO mode, index indicates next frame to transmit. 80410893SQuaker.Fang@Sun.COM * For Scheduler-ACK mode, index indicates first frame in Tx window. 80510893SQuaker.Fang@Sun.COM * Initialized by driver, updated by scheduler. 80610893SQuaker.Fang@Sun.COM */ 80710893SQuaker.Fang@Sun.COM #define SCD_QUEUE_RDPTR(x) (SCD_START_OFFSET + 0x64 + (x) * 4) 80810893SQuaker.Fang@Sun.COM #define SCD_SETQUEUENUM (SCD_START_OFFSET + 0xa4) 80910893SQuaker.Fang@Sun.COM #define SCD_SET_TXSTAT_TXED (SCD_START_OFFSET + 0xa8) 81010893SQuaker.Fang@Sun.COM #define SCD_SET_TXSTAT_DONE (SCD_START_OFFSET + 0xac) 81110893SQuaker.Fang@Sun.COM #define SCD_SET_TXSTAT_NOT_SCHD (SCD_START_OFFSET + 0xb0) 81210893SQuaker.Fang@Sun.COM #define SCD_DECREASE_CREDIT (SCD_START_OFFSET + 0xb4) 81310893SQuaker.Fang@Sun.COM #define SCD_DECREASE_SCREDIT (SCD_START_OFFSET + 0xb8) 81410893SQuaker.Fang@Sun.COM #define SCD_LOAD_CREDIT (SCD_START_OFFSET + 0xbc) 81510893SQuaker.Fang@Sun.COM #define SCD_LOAD_SCREDIT (SCD_START_OFFSET + 0xc0) 81610893SQuaker.Fang@Sun.COM #define SCD_BAR (SCD_START_OFFSET + 0xc4) 81710893SQuaker.Fang@Sun.COM #define SCD_BAR_DW0 (SCD_START_OFFSET + 0xc8) 81810893SQuaker.Fang@Sun.COM #define SCD_BAR_DW1 (SCD_START_OFFSET + 0xcc) 81910893SQuaker.Fang@Sun.COM 82010893SQuaker.Fang@Sun.COM /* 82110893SQuaker.Fang@Sun.COM * Select which queues work in chain mode (1) vs. not (0). 82210893SQuaker.Fang@Sun.COM * Use chain mode to build chains of aggregated frames. 82310893SQuaker.Fang@Sun.COM * Bit fields: 82410893SQuaker.Fang@Sun.COM * 31-16: Reserved 82510893SQuaker.Fang@Sun.COM * 15-00: Mode, one bit for each queue -- 1: Chain mode, 0: one-at-a-time 82610893SQuaker.Fang@Sun.COM * NOTE: If driver sets up queue for chain mode, it should be also set up 82710893SQuaker.Fang@Sun.COM * Scheduler-ACK mode as well, via SCD_QUEUE_STATUS_BITS(x). 82810893SQuaker.Fang@Sun.COM */ 82910893SQuaker.Fang@Sun.COM #define SCD_QUERY_REQ (SCD_START_OFFSET + 0xd8) 83010893SQuaker.Fang@Sun.COM #define SCD_QUERY_RES (SCD_START_OFFSET + 0xdc) 83110893SQuaker.Fang@Sun.COM #define SCD_PENDING_FRAMES (SCD_START_OFFSET + 0xe0) 83210893SQuaker.Fang@Sun.COM 83310893SQuaker.Fang@Sun.COM /* 83410893SQuaker.Fang@Sun.COM * Select which queues interrupt driver when read pointer (index) increments. 83510893SQuaker.Fang@Sun.COM * Bit fields: 83610893SQuaker.Fang@Sun.COM * 31-16: Reserved 83710893SQuaker.Fang@Sun.COM * 15-00: Interrupt enable, one bit for each queue -- 1: enabled, 0: disabled 83810893SQuaker.Fang@Sun.COM * NOTE BMC: THIS FUNCTIONALITY IS APPARENTLY A NO-OP. 83910893SQuaker.Fang@Sun.COM */ 84010893SQuaker.Fang@Sun.COM #define SCD_INTERRUPT_THRESHOLD (SCD_START_OFFSET + 0xe8) 84110893SQuaker.Fang@Sun.COM #define SCD_QUERY_MIN_FRAME_SIZE (SCD_START_OFFSET + 0x100) 84210893SQuaker.Fang@Sun.COM 84310893SQuaker.Fang@Sun.COM 84410893SQuaker.Fang@Sun.COM /* 84510893SQuaker.Fang@Sun.COM * SP internal SRAM structures for scheduler, shared with driver ... 84610893SQuaker.Fang@Sun.COM * Driver should clear and initialize the following areas after receiving 84710893SQuaker.Fang@Sun.COM * "Alive" response from SP uCode, i.e. after initial 84810893SQuaker.Fang@Sun.COM * uCode load, or after a uCode load done for error recovery: 84910893SQuaker.Fang@Sun.COM * 85010893SQuaker.Fang@Sun.COM * SCD_CONTEXT_DATA_OFFSET (size 128 bytes) 85110893SQuaker.Fang@Sun.COM * SCD_TX_STTS_BITMAP_OFFSET (size 256 bytes) 85210893SQuaker.Fang@Sun.COM * SCD_TRANSLATE_TBL_OFFSET (size 32 bytes) 85310893SQuaker.Fang@Sun.COM * 85410893SQuaker.Fang@Sun.COM * Driver reads base address of this scheduler area from SCD_SRAM_BASE_ADDR. 85510893SQuaker.Fang@Sun.COM * All OFFSET values must be added to this base address. 85610893SQuaker.Fang@Sun.COM * Use HBUS_TARG_MEM_* registers to access SRAM. 85710893SQuaker.Fang@Sun.COM */ 85810893SQuaker.Fang@Sun.COM 85910893SQuaker.Fang@Sun.COM /* 86010893SQuaker.Fang@Sun.COM * Queue context. One 8-byte entry for each of 16 queues. 86110893SQuaker.Fang@Sun.COM * 86210893SQuaker.Fang@Sun.COM * Driver should clear this entire area (size 0x80) to 0 after receiving 86310893SQuaker.Fang@Sun.COM * "Alive" notification from uCode. Additionally, driver should init 86410893SQuaker.Fang@Sun.COM * each queue's entry as follows: 86510893SQuaker.Fang@Sun.COM * 86610893SQuaker.Fang@Sun.COM * LS Dword bit fields: 86710893SQuaker.Fang@Sun.COM * 0-06: Max Tx window size for Scheduler-ACK. Driver should init to 64. 86810893SQuaker.Fang@Sun.COM * 86910893SQuaker.Fang@Sun.COM * MS Dword bit fields: 87010893SQuaker.Fang@Sun.COM * 16-22: Frame limit. Driver should init to 10 (0xa). 87110893SQuaker.Fang@Sun.COM * 87210893SQuaker.Fang@Sun.COM * Driver should init all other bits to 0. 87310893SQuaker.Fang@Sun.COM * 87410893SQuaker.Fang@Sun.COM * Init must be done after driver receives "Alive" response from SP uCode, 87510893SQuaker.Fang@Sun.COM * and when setting up queue for aggregation. 87610893SQuaker.Fang@Sun.COM */ 87710893SQuaker.Fang@Sun.COM #define SCD_CONTEXT_DATA_OFFSET 0x380 87810893SQuaker.Fang@Sun.COM 87910893SQuaker.Fang@Sun.COM /* 88010893SQuaker.Fang@Sun.COM * Tx Status Bitmap 88110893SQuaker.Fang@Sun.COM * 88210893SQuaker.Fang@Sun.COM * Driver should clear this entire area (size 0x100) to 0 after receiving 88310893SQuaker.Fang@Sun.COM * "Alive" notification from uCode. Area is used only by device itself; 88410893SQuaker.Fang@Sun.COM * no other support (besides clearing) is required from driver. 88510893SQuaker.Fang@Sun.COM */ 88610893SQuaker.Fang@Sun.COM #define SCD_TX_STTS_BITMAP_OFFSET 0x400 88710893SQuaker.Fang@Sun.COM 88810893SQuaker.Fang@Sun.COM /* 88910893SQuaker.Fang@Sun.COM * RAxTID to queue translation mapping. 89010893SQuaker.Fang@Sun.COM * 89110893SQuaker.Fang@Sun.COM * When queue is in Scheduler-ACK mode, frames placed in a that queue must be 89210893SQuaker.Fang@Sun.COM * for only one combination of receiver address (RA) and traffic ID (TID), i.e. 89310893SQuaker.Fang@Sun.COM * one QOS priority level destined for one station (for this link, not final 89410893SQuaker.Fang@Sun.COM * destination). The SCD_TRANSLATE_TABLE area provides 16 16-bit mappings, 89510893SQuaker.Fang@Sun.COM * one for each of the 16 queues. If queue is not in Scheduler-ACK mode, the 89610893SQuaker.Fang@Sun.COM * device ignores the mapping value. 89710893SQuaker.Fang@Sun.COM * 89810893SQuaker.Fang@Sun.COM * Bit fields, for each 16-bit map: 89910893SQuaker.Fang@Sun.COM * 15-9: Reserved, set to 0 90010893SQuaker.Fang@Sun.COM * 8-4: Index into device's station table for recipient station 90110893SQuaker.Fang@Sun.COM * 3-0: Traffic ID (tid), range 0-15 90210893SQuaker.Fang@Sun.COM * 90310893SQuaker.Fang@Sun.COM * Driver should clear this entire area (size 32 bytes) to 0 after receiving 90410893SQuaker.Fang@Sun.COM * "Alive" notification from uCode. To update a 16-bit map value, driver 90510893SQuaker.Fang@Sun.COM * must read a dword-aligned value from device SRAM, replace the 16-bit map 90610893SQuaker.Fang@Sun.COM * value of interest, and write the dword value back into device SRAM. 90710893SQuaker.Fang@Sun.COM */ 90810893SQuaker.Fang@Sun.COM #define SCD_TRANSLATE_TBL_OFFSET 0x500 90910893SQuaker.Fang@Sun.COM #define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8)) 91010893SQuaker.Fang@Sun.COM #define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \ 91110893SQuaker.Fang@Sun.COM ((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc) 91210893SQuaker.Fang@Sun.COM 91310893SQuaker.Fang@Sun.COM /* 91410893SQuaker.Fang@Sun.COM * Mask to enable contiguous Tx DMA/FIFO channels between "lo" and "hi". 91510893SQuaker.Fang@Sun.COM */ 91610893SQuaker.Fang@Sun.COM #define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \ 91710893SQuaker.Fang@Sun.COM ((1<<(hi))|((1<<(hi))-(1<<(lo)))) 91810893SQuaker.Fang@Sun.COM 91910893SQuaker.Fang@Sun.COM #define SCD_MODE_REG_BIT_SEARCH_MODE (1<<0) 92010893SQuaker.Fang@Sun.COM #define SCD_MODE_REG_BIT_SBYP_MODE (1<<1) 92110893SQuaker.Fang@Sun.COM 92210893SQuaker.Fang@Sun.COM #define SCD_TXFIFO_POS_TID (0) 92310893SQuaker.Fang@Sun.COM #define SCD_TXFIFO_POS_RA (4) 92410893SQuaker.Fang@Sun.COM #define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8) 92510893SQuaker.Fang@Sun.COM #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10) 92610893SQuaker.Fang@Sun.COM 92710893SQuaker.Fang@Sun.COM #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF) 92810893SQuaker.Fang@Sun.COM 92910893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0) 93010893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F) 93110893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG1_CREDIT_POS (8) 93210893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00) 93310893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24) 93410893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000) 93510893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16) 93610893SQuaker.Fang@Sun.COM #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000) 93710893SQuaker.Fang@Sun.COM 93810893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BIT_KEDRON_R (0x00000010) 93910893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00) 94010893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100) 94110893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200) 94210893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_EEP_SEM (0x00200000) 94310893SQuaker.Fang@Sun.COM #define IWP_CSR_ANA_PLL_CFG (0x00880300) 94410893SQuaker.Fang@Sun.COM 94510893SQuaker.Fang@Sun.COM /* IWP-END */ 94610893SQuaker.Fang@Sun.COM 94710893SQuaker.Fang@Sun.COM 94810893SQuaker.Fang@Sun.COM #define STATISTICS_FLG_CLEAR (0x1) 94910893SQuaker.Fang@Sun.COM #define STATISTICS_FLG_DISABLE_NOTIFICATION (0x2) 95010893SQuaker.Fang@Sun.COM 95110893SQuaker.Fang@Sun.COM #define STATISTICS_REPLY_FLG_CLEAR (0x1) 95210893SQuaker.Fang@Sun.COM #define STATISTICS_REPLY_FLG_BAND_24G_MSK (0x2) 95310893SQuaker.Fang@Sun.COM #define STATISTICS_REPLY_FLG_TGJ_NARROW_BAND_MSK (0x4) 95410893SQuaker.Fang@Sun.COM #define STATISTICS_REPLY_FLG_FAT_MODE_MSK (0x8) 95510893SQuaker.Fang@Sun.COM #define RX_PHY_FLAGS_ANTENNAE_OFFSET (4) 95610893SQuaker.Fang@Sun.COM #define RX_PHY_FLAGS_ANTENNAE_MASK (0x70) 95710893SQuaker.Fang@Sun.COM 95810893SQuaker.Fang@Sun.COM /* 95910893SQuaker.Fang@Sun.COM * Register and values 96010893SQuaker.Fang@Sun.COM */ 96110893SQuaker.Fang@Sun.COM #define CSR_BASE (0x0) 96210893SQuaker.Fang@Sun.COM #define HBUS_BASE (0x400) 96310893SQuaker.Fang@Sun.COM 96410893SQuaker.Fang@Sun.COM #define HBUS_TARG_MBX_C (HBUS_BASE+0x030) 96510893SQuaker.Fang@Sun.COM 96610893SQuaker.Fang@Sun.COM /* 96710893SQuaker.Fang@Sun.COM * CSR (control and status registers) 96810893SQuaker.Fang@Sun.COM */ 96910893SQuaker.Fang@Sun.COM #define CSR_SW_VER (CSR_BASE+0x000) 97010893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */ 97110893SQuaker.Fang@Sun.COM #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */ 97210893SQuaker.Fang@Sun.COM #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */ 97310893SQuaker.Fang@Sun.COM #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */ 97410893SQuaker.Fang@Sun.COM #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack */ 97510893SQuaker.Fang@Sun.COM #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */ 97610893SQuaker.Fang@Sun.COM #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc */ 97710893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL (CSR_BASE+0x024) 97810893SQuaker.Fang@Sun.COM #define CSR_HW_REV (CSR_BASE+0x028) 97910893SQuaker.Fang@Sun.COM #define CSR_EEPROM_REG (CSR_BASE+0x02c) 98010893SQuaker.Fang@Sun.COM #define CSR_EEPROM_GP (CSR_BASE+0x030) 98110893SQuaker.Fang@Sun.COM #define CSR_GP_DRIVER_REG (CSR_BASE+0x050) 98210893SQuaker.Fang@Sun.COM #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054) 98310893SQuaker.Fang@Sun.COM #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058) 98410893SQuaker.Fang@Sun.COM #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c) 98510893SQuaker.Fang@Sun.COM #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060) 98610893SQuaker.Fang@Sun.COM #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100) 98710893SQuaker.Fang@Sun.COM #define CSR_ANA_PLL_CFG (CSR_BASE+0x20c) 98810893SQuaker.Fang@Sun.COM #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C) 98910893SQuaker.Fang@Sun.COM 99010893SQuaker.Fang@Sun.COM /* 99110893SQuaker.Fang@Sun.COM * BSM (Bootstrap State Machine) 99210893SQuaker.Fang@Sun.COM */ 99310893SQuaker.Fang@Sun.COM #define BSM_BASE (CSR_BASE + 0x3400) 99410893SQuaker.Fang@Sun.COM 99510893SQuaker.Fang@Sun.COM #define BSM_WR_CTRL_REG (BSM_BASE + 0x000) /* ctl and status */ 99610893SQuaker.Fang@Sun.COM #define BSM_WR_MEM_SRC_REG (BSM_BASE + 0x004) /* source in BSM mem */ 99710893SQuaker.Fang@Sun.COM #define BSM_WR_MEM_DST_REG (BSM_BASE + 0x008) /* dest in SRAM mem */ 99810893SQuaker.Fang@Sun.COM #define BSM_WR_DWCOUNT_REG (BSM_BASE + 0x00C) /* bytes */ 99910893SQuaker.Fang@Sun.COM #define BSM_WR_STATUS_REG (BSM_BASE + 0x010) /* bit 0: 1 == done */ 100010893SQuaker.Fang@Sun.COM 100110893SQuaker.Fang@Sun.COM /* 100210893SQuaker.Fang@Sun.COM * BSM special memory, stays powered during power-save sleeps 100310893SQuaker.Fang@Sun.COM */ 100410893SQuaker.Fang@Sun.COM #define BSM_SRAM_LOWER_BOUND (CSR_BASE + 0x3800) 100510893SQuaker.Fang@Sun.COM #define BSM_SRAM_SIZE (1024) 100610893SQuaker.Fang@Sun.COM 100710893SQuaker.Fang@Sun.COM 100810893SQuaker.Fang@Sun.COM /* 100910893SQuaker.Fang@Sun.COM * card static random access memory (SRAM) for processor data and instructs 101010893SQuaker.Fang@Sun.COM */ 101110893SQuaker.Fang@Sun.COM #define RTC_INST_LOWER_BOUND (0x000000) 101210893SQuaker.Fang@Sun.COM #define RTC_INST_UPPER_BOUND (0x040000) 101310893SQuaker.Fang@Sun.COM 101410893SQuaker.Fang@Sun.COM #define RTC_DATA_LOWER_BOUND (0x800000) 101510893SQuaker.Fang@Sun.COM #define RTC_DATA_UPPER_BOUND (0x814000) 101610893SQuaker.Fang@Sun.COM 101710893SQuaker.Fang@Sun.COM #define RTC_INST_SIZE\ 101810893SQuaker.Fang@Sun.COM (RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND) 101910893SQuaker.Fang@Sun.COM #define RTC_DATA_SIZE\ 102010893SQuaker.Fang@Sun.COM (RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND) 102110893SQuaker.Fang@Sun.COM 102210893SQuaker.Fang@Sun.COM /* 102310893SQuaker.Fang@Sun.COM * HBUS (Host-side bus) 102410893SQuaker.Fang@Sun.COM */ 102510893SQuaker.Fang@Sun.COM #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c) 102610893SQuaker.Fang@Sun.COM #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010) 102710893SQuaker.Fang@Sun.COM #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018) 102810893SQuaker.Fang@Sun.COM #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c) 102910893SQuaker.Fang@Sun.COM #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044) 103010893SQuaker.Fang@Sun.COM #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048) 103110893SQuaker.Fang@Sun.COM #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c) 103210893SQuaker.Fang@Sun.COM #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050) 103310893SQuaker.Fang@Sun.COM #define HBUS_TARG_WRPTR (HBUS_BASE+0x060) 103410893SQuaker.Fang@Sun.COM 103510893SQuaker.Fang@Sun.COM /* 103610893SQuaker.Fang@Sun.COM * HW I/F configuration 103710893SQuaker.Fang@Sun.COM */ 103810893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MB (0x00000100) 103910893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MM (0x00000200) 104010893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BIT_SKU_MRC (0x00000400) 104110893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE (0x00000800) 104210893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A (0x00000000) 104310893SQuaker.Fang@Sun.COM #define CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B (0x00001000) 104410893SQuaker.Fang@Sun.COM 104510893SQuaker.Fang@Sun.COM #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001) 104610893SQuaker.Fang@Sun.COM #define CSR_UCODE_SW_BIT_RFKILL (0x00000002) 104710893SQuaker.Fang@Sun.COM #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004) 104810893SQuaker.Fang@Sun.COM #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008) 104910893SQuaker.Fang@Sun.COM 105010893SQuaker.Fang@Sun.COM #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200) 105110893SQuaker.Fang@Sun.COM #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000) 105210893SQuaker.Fang@Sun.COM #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000) 105310893SQuaker.Fang@Sun.COM #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000) 105410893SQuaker.Fang@Sun.COM #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC CSR_GPIO_IN_BIT_AUX_POWER 105510893SQuaker.Fang@Sun.COM 105610893SQuaker.Fang@Sun.COM #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003) 105710893SQuaker.Fang@Sun.COM #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_MIX (0x00000000) 105810893SQuaker.Fang@Sun.COM #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_MIX (0x00000001) 105910893SQuaker.Fang@Sun.COM #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002) 106010893SQuaker.Fang@Sun.COM 106110893SQuaker.Fang@Sun.COM /* 106210893SQuaker.Fang@Sun.COM * interrupt flags in INTA, set by uCode or hardware (e.g. dma), 106310893SQuaker.Fang@Sun.COM * acknowledged (reset) by host writing "1" to flagged bits. 106410893SQuaker.Fang@Sun.COM */ 106510893SQuaker.Fang@Sun.COM #define BIT_INT_FH_RX \ 106610893SQuaker.Fang@Sun.COM (((uint32_t)1) << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */ 106710893SQuaker.Fang@Sun.COM #define BIT_INT_ERR (1<<29) /* DMA hardware error FH_INT[31] */ 106810893SQuaker.Fang@Sun.COM #define BIT_INT_FH_TX (1<<27) /* Tx DMA FH_INT[1:0] */ 106910893SQuaker.Fang@Sun.COM #define BIT_INT_MAC_CLK_ACTV (1<<26) /* NIC controller's clock toggled on/off */ 107010893SQuaker.Fang@Sun.COM #define BIT_INT_SWERROR (1<<25) /* uCode error */ 107110893SQuaker.Fang@Sun.COM #define BIT_INT_RF_KILL (1<<7) /* HW RFKILL switch GP_CNTRL[27] toggled */ 107210893SQuaker.Fang@Sun.COM #define BIT_INT_CT_KILL (1<<6) /* Critical temp (chip too hot) rfkill */ 107310893SQuaker.Fang@Sun.COM #define BIT_INT_SW_RX (1<<3) /* Rx, command responses, 3945 */ 107410893SQuaker.Fang@Sun.COM #define BIT_INT_WAKEUP (1<<1) /* NIC controller waking up (pwr mgmt) */ 107510893SQuaker.Fang@Sun.COM #define BIT_INT_ALIVE (1<<0) /* uCode interrupts once it initializes */ 107610893SQuaker.Fang@Sun.COM 107710893SQuaker.Fang@Sun.COM #define CSR_INI_SET_MASK (BIT_INT_FH_RX | \ 107810893SQuaker.Fang@Sun.COM BIT_INT_ERR | \ 107910893SQuaker.Fang@Sun.COM BIT_INT_FH_TX | \ 108010893SQuaker.Fang@Sun.COM BIT_INT_SWERROR | \ 108110893SQuaker.Fang@Sun.COM BIT_INT_RF_KILL | \ 108210893SQuaker.Fang@Sun.COM BIT_INT_SW_RX | \ 108310893SQuaker.Fang@Sun.COM BIT_INT_WAKEUP | \ 108410893SQuaker.Fang@Sun.COM BIT_INT_ALIVE) 108510893SQuaker.Fang@Sun.COM 108610893SQuaker.Fang@Sun.COM /* 108710893SQuaker.Fang@Sun.COM * interrupt flags in FH (flow handler) (PCI busmaster DMA) 108810893SQuaker.Fang@Sun.COM */ 108910893SQuaker.Fang@Sun.COM #define BIT_FH_INT_ERR (((uint32_t)1) << 31) /* Error */ 109010893SQuaker.Fang@Sun.COM #define BIT_FH_INT_HI_PRIOR (1<<30) /* High priority Rx,bypass coalescing */ 109110893SQuaker.Fang@Sun.COM #define BIT_FH_INT_RX_CHNL2 (1<<18) /* Rx channel 2 (3945 only) */ 109210893SQuaker.Fang@Sun.COM #define BIT_FH_INT_RX_CHNL1 (1<<17) /* Rx channel 1 */ 109310893SQuaker.Fang@Sun.COM #define BIT_FH_INT_RX_CHNL0 (1<<16) /* Rx channel 0 */ 109410893SQuaker.Fang@Sun.COM #define BIT_FH_INT_TX_CHNL6 (1<<6) /* Tx channel 6 (3945 only) */ 109510893SQuaker.Fang@Sun.COM #define BIT_FH_INT_TX_CHNL1 (1<<1) /* Tx channel 1 */ 109610893SQuaker.Fang@Sun.COM #define BIT_FH_INT_TX_CHNL0 (1<<0) /* Tx channel 0 */ 109710893SQuaker.Fang@Sun.COM 109810893SQuaker.Fang@Sun.COM #define FH_INT_RX_MASK (BIT_FH_INT_HI_PRIOR | \ 109910893SQuaker.Fang@Sun.COM BIT_FH_INT_RX_CHNL1 | \ 110010893SQuaker.Fang@Sun.COM BIT_FH_INT_RX_CHNL0) 110110893SQuaker.Fang@Sun.COM 110210893SQuaker.Fang@Sun.COM #define FH_INT_TX_MASK (BIT_FH_INT_TX_CHNL6 | \ 110310893SQuaker.Fang@Sun.COM BIT_FH_INT_TX_CHNL1 | \ 110410893SQuaker.Fang@Sun.COM BIT_FH_INT_TX_CHNL0) 110510893SQuaker.Fang@Sun.COM 110610893SQuaker.Fang@Sun.COM /* 110710893SQuaker.Fang@Sun.COM * RESET 110810893SQuaker.Fang@Sun.COM */ 110910893SQuaker.Fang@Sun.COM #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001) 111010893SQuaker.Fang@Sun.COM #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002) 111110893SQuaker.Fang@Sun.COM #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080) 111210893SQuaker.Fang@Sun.COM #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100) 111310893SQuaker.Fang@Sun.COM #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200) 111410893SQuaker.Fang@Sun.COM 111510893SQuaker.Fang@Sun.COM /* 111610893SQuaker.Fang@Sun.COM * GP (general purpose) CONTROL 111710893SQuaker.Fang@Sun.COM */ 111810893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001) 111910893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004) 112010893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008) 112110893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010) 112210893SQuaker.Fang@Sun.COM 112310893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001) 112410893SQuaker.Fang@Sun.COM 112510893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000) 112610893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000) 112710893SQuaker.Fang@Sun.COM #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000) 112810893SQuaker.Fang@Sun.COM 112910893SQuaker.Fang@Sun.COM /* 113010893SQuaker.Fang@Sun.COM * APMG (power management) constants 113110893SQuaker.Fang@Sun.COM */ 113210893SQuaker.Fang@Sun.COM #define APMG_CLK_CTRL_REG (0x003000) 113310893SQuaker.Fang@Sun.COM #define ALM_APMG_CLK_EN (0x003004) 113410893SQuaker.Fang@Sun.COM #define ALM_APMG_CLK_DIS (0x003008) 113510893SQuaker.Fang@Sun.COM #define ALM_APMG_PS_CTL (0x00300c) 113610893SQuaker.Fang@Sun.COM #define ALM_APMG_PCIDEV_STT (0x003010) 113710893SQuaker.Fang@Sun.COM #define ALM_APMG_RFKILL (0x003014) 113810893SQuaker.Fang@Sun.COM #define ALM_APMG_LARC_INT (0x00301c) 113910893SQuaker.Fang@Sun.COM #define ALM_APMG_LARC_INT_MSK (0x003020) 114010893SQuaker.Fang@Sun.COM 114110893SQuaker.Fang@Sun.COM #define APMG_CLK_REG_VAL_DMA_CLK_RQT (0x00000200) 114210893SQuaker.Fang@Sun.COM #define APMG_CLK_REG_VAL_BSM_CLK_RQT (0x00000800) 114310893SQuaker.Fang@Sun.COM 114410893SQuaker.Fang@Sun.COM #define APMG_PS_CTRL_REG_VAL_ALM_R_RESET_REQ (0x04000000) 114510893SQuaker.Fang@Sun.COM 114610893SQuaker.Fang@Sun.COM #define APMG_DEV_STATE_REG_VAL_L1_ACTIVE_DISABLE (0x00000800) 114710893SQuaker.Fang@Sun.COM 114810893SQuaker.Fang@Sun.COM #define APMG_PS_CTRL_REG_MSK_POWER_SRC (0x03000000) 114910893SQuaker.Fang@Sun.COM #define APMG_PS_CTRL_REG_VAL_POWER_SRC_VMAIN (0x00000000) 115010893SQuaker.Fang@Sun.COM #define APMG_PS_CTRL_REG_VAL_POWER_SRC_VAUX (0x01000000) 115110893SQuaker.Fang@Sun.COM 115210893SQuaker.Fang@Sun.COM /* 115310893SQuaker.Fang@Sun.COM * BSM (bootstrap state machine) 115410893SQuaker.Fang@Sun.COM */ 115510893SQuaker.Fang@Sun.COM /* 115610893SQuaker.Fang@Sun.COM * start boot load now 115710893SQuaker.Fang@Sun.COM */ 115810893SQuaker.Fang@Sun.COM #define BSM_WR_CTRL_REG_BIT_START (0x80000000) 115910893SQuaker.Fang@Sun.COM /* 116010893SQuaker.Fang@Sun.COM * enable boot after power up 116110893SQuaker.Fang@Sun.COM */ 116210893SQuaker.Fang@Sun.COM #define BSM_WR_CTRL_REG_BIT_START_EN (0x40000000) 116310893SQuaker.Fang@Sun.COM 116410893SQuaker.Fang@Sun.COM /* 116510893SQuaker.Fang@Sun.COM * DBM 116610893SQuaker.Fang@Sun.COM */ 116710893SQuaker.Fang@Sun.COM #define ALM_FH_SRVC_CHNL (6) 116810893SQuaker.Fang@Sun.COM #define IWP_FH_SRVC_LOWER_BOUND (IWP_FH_REGS_LOWER_BOUND + 0x9C8) 116910893SQuaker.Fang@Sun.COM #define IWP_FH_SRVC_CHNL (9) 117010893SQuaker.Fang@Sun.COM 117110893SQuaker.Fang@Sun.COM 117210893SQuaker.Fang@Sun.COM #define IWP_FH_SRVC_CHNL_SRAM_ADDR_REG(_chnl)\ 117310893SQuaker.Fang@Sun.COM (IWP_FH_SRVC_LOWER_BOUND + (_chnl - 9) * 0x4) 117410893SQuaker.Fang@Sun.COM 117510893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE (20) 117610893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH (4) 117710893SQuaker.Fang@Sun.COM 117810893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN (0x08000000) 117910893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE (0x80000000) 118010893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE (0x20000000) 118110893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 (0x01000000) 118210893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST (0x00001000) 118310893SQuaker.Fang@Sun.COM #define ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH (0x00000000) 118410893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000) 118510893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001) 118610893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000) 118710893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008) 118810893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000) 118910893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000) 119010893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000) 119110893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000) 119210893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00004000) 119310893SQuaker.Fang@Sun.COM #define ALM_FH_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001) 119410893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000) 119510893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000) 119610893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400) 119710893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100) 119810893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080) 119910893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020) 120010893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005) 120110893SQuaker.Fang@Sun.COM 120210893SQuaker.Fang@Sun.COM #define ALM_TB_MAX_BYTES_COUNT (0xFFF0) 120310893SQuaker.Fang@Sun.COM 120410893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_channel) \ 120510893SQuaker.Fang@Sun.COM ((1LU << _channel) << 24) 120610893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_channel) \ 120710893SQuaker.Fang@Sun.COM ((1LU << _channel) << 16) 120810893SQuaker.Fang@Sun.COM 120910893SQuaker.Fang@Sun.COM #define ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_channel) \ 121010893SQuaker.Fang@Sun.COM (ALM_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_channel) | \ 121110893SQuaker.Fang@Sun.COM ALM_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_channel)) 121210893SQuaker.Fang@Sun.COM #define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */ 121310893SQuaker.Fang@Sun.COM #define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */ 121410893SQuaker.Fang@Sun.COM #define PCI_CFG_RETRY_TIMEOUT (0x41) 121510893SQuaker.Fang@Sun.COM 121610893SQuaker.Fang@Sun.COM #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004) 121710893SQuaker.Fang@Sun.COM 121810893SQuaker.Fang@Sun.COM #define TFD_QUEUE_MIN 0 121910893SQuaker.Fang@Sun.COM #define TFD_QUEUE_MAX 6 122010893SQuaker.Fang@Sun.COM #define TFD_QUEUE_SIZE_MAX (256) 122110893SQuaker.Fang@Sun.COM 122210893SQuaker.Fang@Sun.COM /* 122310893SQuaker.Fang@Sun.COM * spectrum and channel data structures 122410893SQuaker.Fang@Sun.COM */ 122510893SQuaker.Fang@Sun.COM #define IWP_NUM_SCAN_RATES (2) 122610893SQuaker.Fang@Sun.COM 122710893SQuaker.Fang@Sun.COM #define IWP_SCAN_FLAG_24GHZ (1<<0) 122810893SQuaker.Fang@Sun.COM #define IWP_SCAN_FLAG_52GHZ (1<<1) 122910893SQuaker.Fang@Sun.COM #define IWP_SCAN_FLAG_ACTIVE (1<<2) 123010893SQuaker.Fang@Sun.COM #define IWP_SCAN_FLAG_DIRECT (1<<3) 123110893SQuaker.Fang@Sun.COM 123210893SQuaker.Fang@Sun.COM #define IWP_MAX_CMD_SIZE 1024 123310893SQuaker.Fang@Sun.COM 123410893SQuaker.Fang@Sun.COM #define IWP_DEFAULT_TX_RETRY 15 123510893SQuaker.Fang@Sun.COM #define IWP_MAX_TX_RETRY 16 123610893SQuaker.Fang@Sun.COM 123710893SQuaker.Fang@Sun.COM #define RFD_SIZE 4 123810893SQuaker.Fang@Sun.COM #define NUM_TFD_CHUNKS 4 123910893SQuaker.Fang@Sun.COM 124010893SQuaker.Fang@Sun.COM #define RX_QUEUE_SIZE 256 124110893SQuaker.Fang@Sun.COM #define RX_QUEUE_SIZE_LOG 8 124210893SQuaker.Fang@Sun.COM 124310893SQuaker.Fang@Sun.COM /* 124410893SQuaker.Fang@Sun.COM * TX Queue Flag Definitions 124510893SQuaker.Fang@Sun.COM */ 124610893SQuaker.Fang@Sun.COM /* 124710893SQuaker.Fang@Sun.COM * use short preamble 124810893SQuaker.Fang@Sun.COM */ 124910893SQuaker.Fang@Sun.COM #define DCT_FLAG_LONG_PREAMBLE 0x00 125010893SQuaker.Fang@Sun.COM #define DCT_FLAG_SHORT_PREAMBLE 0x04 125110893SQuaker.Fang@Sun.COM 125210893SQuaker.Fang@Sun.COM /* 125310893SQuaker.Fang@Sun.COM * ACK rx is expected to follow 125410893SQuaker.Fang@Sun.COM */ 125510893SQuaker.Fang@Sun.COM #define DCT_FLAG_ACK_REQD 0x80 125610893SQuaker.Fang@Sun.COM 125710893SQuaker.Fang@Sun.COM #define IWP_MB_DISASSOCIATE_THRESHOLD_DEFAULT 24 125810893SQuaker.Fang@Sun.COM #define IWP_MB_ROAMING_THRESHOLD_DEFAULT 8 125910893SQuaker.Fang@Sun.COM #define IWP_REAL_RATE_RX_PACKET_THRESHOLD 300 126010893SQuaker.Fang@Sun.COM 126110893SQuaker.Fang@Sun.COM /* 126210893SQuaker.Fang@Sun.COM * QoS definitions 126310893SQuaker.Fang@Sun.COM */ 126410893SQuaker.Fang@Sun.COM 126510893SQuaker.Fang@Sun.COM #define AC_NUM (4) /* the number of access category */ 126610893SQuaker.Fang@Sun.COM 126710893SQuaker.Fang@Sun.COM /* 126810893SQuaker.Fang@Sun.COM * index of every AC in firmware 126910893SQuaker.Fang@Sun.COM */ 127010893SQuaker.Fang@Sun.COM #define QOS_AC_BK (0) 127110893SQuaker.Fang@Sun.COM #define QOS_AC_BE (1) 127210893SQuaker.Fang@Sun.COM #define QOS_AC_VI (2) 127310893SQuaker.Fang@Sun.COM #define QOS_AC_VO (3) 127410893SQuaker.Fang@Sun.COM #define QOS_AC_INVALID (-1) 127510893SQuaker.Fang@Sun.COM 127610893SQuaker.Fang@Sun.COM #define QOS_CW_RANGE_MIN (0) /* exponential of 2 */ 127710893SQuaker.Fang@Sun.COM #define QOS_CW_RANGE_MAX (15) /* exponential of 2 */ 127810893SQuaker.Fang@Sun.COM #define QOS_TXOP_MIN (0) /* unit of 32 microsecond */ 127910893SQuaker.Fang@Sun.COM #define QOS_TXOP_MAX (255) /* unit of 32 microsecond */ 128010893SQuaker.Fang@Sun.COM #define QOS_AIFSN_MIN (2) 128110893SQuaker.Fang@Sun.COM #define QOS_AIFSN_MAX (15) /* undefined */ 128210893SQuaker.Fang@Sun.COM 128310893SQuaker.Fang@Sun.COM /* 128410893SQuaker.Fang@Sun.COM * masks for flags of QoS parameter command 128510893SQuaker.Fang@Sun.COM */ 128610893SQuaker.Fang@Sun.COM #define QOS_PARAM_FLG_UPDATE_EDCA (0x01) 128710893SQuaker.Fang@Sun.COM #define QOS_PARAM_FLG_TGN (0x02) 128810893SQuaker.Fang@Sun.COM 128910893SQuaker.Fang@Sun.COM /* 129010893SQuaker.Fang@Sun.COM * index of TX queue for every AC 129110893SQuaker.Fang@Sun.COM */ 129210893SQuaker.Fang@Sun.COM #define QOS_AC_BK_TO_TXQ (3) 129310893SQuaker.Fang@Sun.COM #define QOS_AC_BE_TO_TXQ (2) 129410893SQuaker.Fang@Sun.COM #define QOS_AC_VI_TO_TXQ (1) 129510893SQuaker.Fang@Sun.COM #define QOS_AC_VO_TO_TXQ (0) 129610893SQuaker.Fang@Sun.COM #define TXQ_FOR_AC_MIN (0) 129710893SQuaker.Fang@Sun.COM #define TXQ_FOR_AC_MAX (3) 129810893SQuaker.Fang@Sun.COM #define TXQ_FOR_AC_INVALID (-1) 129910893SQuaker.Fang@Sun.COM #define NON_QOS_TXQ QOS_AC_BE_TO_TXQ 130010893SQuaker.Fang@Sun.COM #define QOS_TXQ_FOR_MGT QOS_AC_VO_TO_TXQ 130110893SQuaker.Fang@Sun.COM 130210893SQuaker.Fang@Sun.COM #define WME_TID_MIN (0) 130310893SQuaker.Fang@Sun.COM #define WME_TID_MAX (7) 130410893SQuaker.Fang@Sun.COM #define WME_TID_INVALID (-1) 130510893SQuaker.Fang@Sun.COM 130610893SQuaker.Fang@Sun.COM /* 130710893SQuaker.Fang@Sun.COM * HT definitions 130810893SQuaker.Fang@Sun.COM */ 130910893SQuaker.Fang@Sun.COM 131010893SQuaker.Fang@Sun.COM /* 131110893SQuaker.Fang@Sun.COM * HT capabilities masks 131210893SQuaker.Fang@Sun.COM */ 131310893SQuaker.Fang@Sun.COM #define HT_CAP_SUP_WIDTH (0x0002) 131410893SQuaker.Fang@Sun.COM #define HT_CAP_MIMO_PS (0x000c) 131510893SQuaker.Fang@Sun.COM #define HT_CAP_GRN_FLD (0x0010) 131610893SQuaker.Fang@Sun.COM #define HT_CAP_SGI_20 (0x0020) 131710893SQuaker.Fang@Sun.COM #define HT_CAP_SGI_40 (0x0040) 131810893SQuaker.Fang@Sun.COM #define HT_CAP_DELAY_BA (0x0400) 131910893SQuaker.Fang@Sun.COM #define HT_CAP_MAX_AMSDU (0x0800) 132010893SQuaker.Fang@Sun.COM #define HT_CAP_MCS_TX_DEFINED (0x01) 132110893SQuaker.Fang@Sun.COM #define HT_CAP_MCS_TX_RX_DIFF (0x02) 132210893SQuaker.Fang@Sun.COM #define HT_CAP_MCS_TX_STREAMS (0x0c) 132310893SQuaker.Fang@Sun.COM #define HT_CAP_MCS_TX_UEQM (0x10) 132410893SQuaker.Fang@Sun.COM 132510893SQuaker.Fang@Sun.COM #define HT_CAP_MIMO_PS_STATIC (0) 132610893SQuaker.Fang@Sun.COM #define HT_CAP_MIMO_PS_DYNAMIC (1) 132710893SQuaker.Fang@Sun.COM #define HT_CAP_MIMO_PS_INVALID (2) 132810893SQuaker.Fang@Sun.COM #define HT_CAP_MIMO_PS_NONE (3) 132910893SQuaker.Fang@Sun.COM 133010893SQuaker.Fang@Sun.COM #define HT_RX_AMPDU_FACTOR_8K (0x0) 133110893SQuaker.Fang@Sun.COM #define HT_RX_AMPDU_FACTOR_16K (0x1) 133210893SQuaker.Fang@Sun.COM #define HT_RX_AMPDU_FACTOR_32K (0x2) 133310893SQuaker.Fang@Sun.COM #define HT_RX_AMPDU_FACTOR_64K (0x3) 133410893SQuaker.Fang@Sun.COM #define HT_RX_AMPDU_FACTOR HT_RX_AMPDU_FACTOR_8K 133510893SQuaker.Fang@Sun.COM #define HT_RX_AMPDU_FACTOR_MSK (0x3) 133610893SQuaker.Fang@Sun.COM 133710893SQuaker.Fang@Sun.COM #define HT_MPDU_DENSITY_4USEC (0x5) 133810893SQuaker.Fang@Sun.COM #define HT_MPDU_DENSITY_8USEC (0x6) 133910893SQuaker.Fang@Sun.COM #define HT_MPDU_DENSITY HT_MPDU_DENSITY_4USEC 134010893SQuaker.Fang@Sun.COM #define HT_MPDU_DENSITY_MSK (0x1c) 134110893SQuaker.Fang@Sun.COM #define HT_MPDU_DENSITY_POS (2) 134210893SQuaker.Fang@Sun.COM 134310893SQuaker.Fang@Sun.COM #define HT_RATESET_NUM (16) 134410893SQuaker.Fang@Sun.COM #define HT_1CHAIN_RATE_MIN_IDX (0x0) 134510893SQuaker.Fang@Sun.COM #define HT_1CHAIN_RATE_MAX_IDX (0x7) 134610893SQuaker.Fang@Sun.COM #define HT_2CHAIN_RATE_MIN_IDX (0x8) 134710893SQuaker.Fang@Sun.COM #define HT_2CHAIN_RATE_MAX_IDX (0xf) 134810893SQuaker.Fang@Sun.COM 134910893SQuaker.Fang@Sun.COM struct iwp_ampdu_param { 135010893SQuaker.Fang@Sun.COM uint8_t factor; 135110893SQuaker.Fang@Sun.COM uint8_t density; 135210893SQuaker.Fang@Sun.COM }; 135310893SQuaker.Fang@Sun.COM 135410893SQuaker.Fang@Sun.COM typedef struct iwp_ht_conf { 135510893SQuaker.Fang@Sun.COM uint8_t ht_support; 135610893SQuaker.Fang@Sun.COM uint16_t cap; 135710893SQuaker.Fang@Sun.COM struct iwp_ampdu_param ampdu_p; 135810893SQuaker.Fang@Sun.COM uint8_t tx_support_mcs[HT_RATESET_NUM]; 135910893SQuaker.Fang@Sun.COM uint8_t rx_support_mcs[HT_RATESET_NUM]; 136010893SQuaker.Fang@Sun.COM uint8_t valid_chains; 136110893SQuaker.Fang@Sun.COM uint8_t tx_stream_count; 136210893SQuaker.Fang@Sun.COM uint8_t rx_stream_count; 136310893SQuaker.Fang@Sun.COM uint8_t ht_protection; 136410893SQuaker.Fang@Sun.COM } iwp_ht_conf_t; 136510893SQuaker.Fang@Sun.COM 136610893SQuaker.Fang@Sun.COM #define NO_HT_PROT (0) 136710893SQuaker.Fang@Sun.COM #define HT_PROT_CHAN_NON_HT (1) 136810893SQuaker.Fang@Sun.COM #define HT_PROT_FAT (2) 136910893SQuaker.Fang@Sun.COM #define HT_PROT_ASSOC_NON_HT (3) 137010893SQuaker.Fang@Sun.COM 137110893SQuaker.Fang@Sun.COM /* 137210893SQuaker.Fang@Sun.COM * HT flags for RXON command. 137310893SQuaker.Fang@Sun.COM */ 137410893SQuaker.Fang@Sun.COM #define RXON_FLG_CONTROL_CHANNEL_LOCATION_MSK 0x400000 137510893SQuaker.Fang@Sun.COM #define RXON_FLG_CONTROL_CHANNEL_LOC_LOW_MSK 0x000000 137610893SQuaker.Fang@Sun.COM #define RXON_FLG_CONTROL_CHANNEL_LOC_HIGH_MSK 0x400000 137710893SQuaker.Fang@Sun.COM 137810893SQuaker.Fang@Sun.COM #define RXON_FLG_HT_OPERATING_MODE_POS (23) 137910893SQuaker.Fang@Sun.COM #define RXON_FLG_HT_PROT_MSK 0x800000 138010893SQuaker.Fang@Sun.COM #define RXON_FLG_FAT_PROT_MSK 0x1000000 138110893SQuaker.Fang@Sun.COM 138210893SQuaker.Fang@Sun.COM #define RXON_FLG_CHANNEL_MODE_POS (25) 138310893SQuaker.Fang@Sun.COM #define RXON_FLG_CHANNEL_MODE_MSK 0x06000000 138410893SQuaker.Fang@Sun.COM #define RXON_FLG_CHANNEL_MODE_LEGACY_MSK 0x00000000 138510893SQuaker.Fang@Sun.COM #define RXON_FLG_CHANNEL_MODE_PURE_40_MSK 0x02000000 138610893SQuaker.Fang@Sun.COM #define RXON_FLG_CHANNEL_MODE_MIXED_MSK 0x04000000 138710893SQuaker.Fang@Sun.COM 138810893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_DRIVER_FORCE_MSK (0x1<<0) 138910893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_VALID_MSK (0x7<<1) 139010893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_VALID_POS (1) 139110893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_FORCE_SEL_MSK (0x7<<4) 139210893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_FORCE_SEL_POS (4) 139310893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_FORCE_MIMO_SEL_MSK (0x7<<7) 139410893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_FORCE_MIMO_SEL_POS (7) 139510893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_CNT_MSK (0x3<<10) 139610893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_CNT_POS (10) 139710893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_MIMO_CNT_MSK (0x3<<12) 139810893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_MIMO_CNT_POS (12) 139910893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_MIMO_FORCE_MSK (0x1<<14) 140010893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_MIMO_FORCE_POS (14) 140110893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_A_MSK (1) 140210893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_B_MSK (2) 140310893SQuaker.Fang@Sun.COM #define RXON_RX_CHAIN_C_MSK (4) 140410893SQuaker.Fang@Sun.COM 140510893SQuaker.Fang@Sun.COM /* 140610893SQuaker.Fang@Sun.COM * Generic queue structure 140710893SQuaker.Fang@Sun.COM * 140810893SQuaker.Fang@Sun.COM * Contains common data for Rx and Tx queues 140910893SQuaker.Fang@Sun.COM */ 141010893SQuaker.Fang@Sun.COM #define TFD_CTL_COUNT_SET(n) (n<<24) 141110893SQuaker.Fang@Sun.COM #define TFD_CTL_COUNT_GET(ctl) ((ctl>>24) & 7) 141210893SQuaker.Fang@Sun.COM #define TFD_CTL_PAD_SET(n) (n<<28) 141310893SQuaker.Fang@Sun.COM #define TFD_CTL_PAD_GET(ctl) (ctl>>28) 141410893SQuaker.Fang@Sun.COM 141510893SQuaker.Fang@Sun.COM #define TFD_TX_CMD_SLOTS 64 141610893SQuaker.Fang@Sun.COM #define TFD_CMD_SLOTS 32 141710893SQuaker.Fang@Sun.COM 141810893SQuaker.Fang@Sun.COM /* 141910893SQuaker.Fang@Sun.COM * Tx/Rx Queues 142010893SQuaker.Fang@Sun.COM * 142110893SQuaker.Fang@Sun.COM * Most communication between driver and SP is via queues of data buffers. 142210893SQuaker.Fang@Sun.COM * For example, all commands that the driver issues to device's embedded 142310893SQuaker.Fang@Sun.COM * controller (uCode) are via the command queue (one of the Tx queues). All 142410893SQuaker.Fang@Sun.COM * uCode command responses/replies/notifications, including Rx frames, are 142510893SQuaker.Fang@Sun.COM * conveyed from uCode to driver via the Rx queue. 142610893SQuaker.Fang@Sun.COM * 142710893SQuaker.Fang@Sun.COM * Most support for these queues, including handshake support, resides in 142810893SQuaker.Fang@Sun.COM * structures in host DRAM, shared between the driver and the device. When 142910893SQuaker.Fang@Sun.COM * allocating this memory, the driver must make sure that data written by 143010893SQuaker.Fang@Sun.COM * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's 143110893SQuaker.Fang@Sun.COM * cache memory), so DRAM and cache are consistent, and the device can 143210893SQuaker.Fang@Sun.COM * immediately see changes made by the driver. 143310893SQuaker.Fang@Sun.COM * 143410893SQuaker.Fang@Sun.COM * SP supports up to 16 DRAM-based Tx queues, and services these queues via 143510893SQuaker.Fang@Sun.COM * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array 143610893SQuaker.Fang@Sun.COM * in DRAM containing 256 Transmit Frame Descriptors (TFDs). 143710893SQuaker.Fang@Sun.COM */ 143810893SQuaker.Fang@Sun.COM #define IWP_MAX_WIN_SIZE 64 143910893SQuaker.Fang@Sun.COM #define IWP_QUEUE_SIZE 256 144010893SQuaker.Fang@Sun.COM #define IWP_NUM_FIFOS 7 144110893SQuaker.Fang@Sun.COM #define IWP_NUM_QUEUES 20 144210893SQuaker.Fang@Sun.COM #define IWP_CMD_QUEUE_NUM 4 144310893SQuaker.Fang@Sun.COM #define IWP_KW_SIZE 0x1000 /* 4k */ 144410893SQuaker.Fang@Sun.COM #define IWP_CMD_FIFO_NUM 7 144510893SQuaker.Fang@Sun.COM 144610893SQuaker.Fang@Sun.COM struct iwp_rate { 144710893SQuaker.Fang@Sun.COM union { 144810893SQuaker.Fang@Sun.COM struct { 144910893SQuaker.Fang@Sun.COM uint8_t rate; 145010893SQuaker.Fang@Sun.COM uint8_t flags; 145110893SQuaker.Fang@Sun.COM uint16_t ext_flags; 145210893SQuaker.Fang@Sun.COM } s; 145310893SQuaker.Fang@Sun.COM uint32_t rate_n_flags; 145410893SQuaker.Fang@Sun.COM } r; 145510893SQuaker.Fang@Sun.COM }; 145610893SQuaker.Fang@Sun.COM 145710893SQuaker.Fang@Sun.COM struct iwp_dram_scratch { 145810893SQuaker.Fang@Sun.COM uint8_t try_cnt; 145910893SQuaker.Fang@Sun.COM uint8_t bt_kill_cnt; 146010893SQuaker.Fang@Sun.COM uint16_t reserved; 146110893SQuaker.Fang@Sun.COM }; 146210893SQuaker.Fang@Sun.COM 146310893SQuaker.Fang@Sun.COM 146410893SQuaker.Fang@Sun.COM struct iwp_tx_power { 146510893SQuaker.Fang@Sun.COM uint8_t tx_gain; /* gain for analog radio */ 146610893SQuaker.Fang@Sun.COM uint8_t dsp_atten; /* gain for DSP */ 146710893SQuaker.Fang@Sun.COM }; 146810893SQuaker.Fang@Sun.COM 146910893SQuaker.Fang@Sun.COM 147010893SQuaker.Fang@Sun.COM union iwp_tx_power_triple_stream { 147110893SQuaker.Fang@Sun.COM struct { 147210893SQuaker.Fang@Sun.COM uint8_t radio_tx_gain[3]; 147310893SQuaker.Fang@Sun.COM uint8_t reserved1; 147410893SQuaker.Fang@Sun.COM uint8_t dsp_predis_atten[3]; 147510893SQuaker.Fang@Sun.COM uint8_t reserved2; 147610893SQuaker.Fang@Sun.COM }s; 147710893SQuaker.Fang@Sun.COM uint32_t val1; 147810893SQuaker.Fang@Sun.COM uint32_t val2; 147910893SQuaker.Fang@Sun.COM }; 148010893SQuaker.Fang@Sun.COM 148110893SQuaker.Fang@Sun.COM struct iwp_tx_power_db { 148210893SQuaker.Fang@Sun.COM union iwp_tx_power_triple_stream ht_ofdm_power[24]; 148310893SQuaker.Fang@Sun.COM union iwp_tx_power_triple_stream cck_power[2]; 148410893SQuaker.Fang@Sun.COM }; 148510893SQuaker.Fang@Sun.COM 148610893SQuaker.Fang@Sun.COM typedef struct iwp_tx_power_table_cmd { 148710893SQuaker.Fang@Sun.COM uint8_t band; 148810893SQuaker.Fang@Sun.COM uint8_t pa_measurements; 148910893SQuaker.Fang@Sun.COM uint8_t channel; 149010893SQuaker.Fang@Sun.COM uint8_t max_mcs; 149110893SQuaker.Fang@Sun.COM struct iwp_tx_power_db db; 149210893SQuaker.Fang@Sun.COM } iwp_tx_power_table_cmd_t; 149310893SQuaker.Fang@Sun.COM 149410893SQuaker.Fang@Sun.COM /* 149510893SQuaker.Fang@Sun.COM * Hardware rate scaling set by iwp_ap_lq function. 149610893SQuaker.Fang@Sun.COM * Given a particular initial rate and mode, the driver uses the 149710893SQuaker.Fang@Sun.COM * following formula to fill the rs_table[LINK_QUAL_MAX_RETRY_NUM] 149810893SQuaker.Fang@Sun.COM * rate table in the Link Quality command: 149910893SQuaker.Fang@Sun.COM * 150010893SQuaker.Fang@Sun.COM * 1) If using High-throughput(HT)(SISO or MIMO) initial rate: 150110893SQuaker.Fang@Sun.COM * a) Use this same initial rate for first 3 entries. 150210893SQuaker.Fang@Sun.COM * b) Find next lower available rate using same mode(SISO or MIMO), 150310893SQuaker.Fang@Sun.COM * use for next 3 entries. If no lower rate available, switch to 150410893SQuaker.Fang@Sun.COM * legacy mode(no FAT channel, no MIMO, no short guard interval). 150510893SQuaker.Fang@Sun.COM * c) If using MIMO, set command's mimo_delimeter to number of 150610893SQuaker.Fang@Sun.COM * entries using MIMO(3 or 6). 150710893SQuaker.Fang@Sun.COM * d) After trying 2 HT rates, switch to legacy mode(no FAT channel, 150810893SQuaker.Fang@Sun.COM * no MIMO, no short qguard interval), at the next lower bit rate 150910893SQuaker.Fang@Sun.COM * (e.g. if second HT bit rate was 54, try 48 legacy),and follow 151010893SQuaker.Fang@Sun.COM * legacy procedure for remaining table entries. 151110893SQuaker.Fang@Sun.COM * 151210893SQuaker.Fang@Sun.COM * 2) If using legacy initial rate: 151310893SQuaker.Fang@Sun.COM * a) Use the initial rate for only one entry. 151410893SQuaker.Fang@Sun.COM * b) For each following entry, reduce the rate to next lower available 151510893SQuaker.Fang@Sun.COM * rate, until reaching the lowest available rate. 151610893SQuaker.Fang@Sun.COM * c) When reducing rate, also switch antenna selection. 151710893SQuaker.Fang@Sun.COM * b) Once lowest available rate is reached, repreat this rate until 151810893SQuaker.Fang@Sun.COM * rate table is filled(16 entries),switching antenna each entry. 151910893SQuaker.Fang@Sun.COM */ 152010893SQuaker.Fang@Sun.COM 152110893SQuaker.Fang@Sun.COM /* 152210893SQuaker.Fang@Sun.COM * OFDM HT rate masks 152310893SQuaker.Fang@Sun.COM */ 152410893SQuaker.Fang@Sun.COM #define R_MCS_6M_MSK 0x1 152510893SQuaker.Fang@Sun.COM #define R_MCS_12M_MSK 0x2 152610893SQuaker.Fang@Sun.COM #define R_MCS_18M_MSK 0x4 152710893SQuaker.Fang@Sun.COM #define R_MCS_24M_MSK 0x8 152810893SQuaker.Fang@Sun.COM #define R_MCS_36M_MSK 0x10 152910893SQuaker.Fang@Sun.COM #define R_MCS_48M_MSK 0x20 153010893SQuaker.Fang@Sun.COM #define R_MCS_54M_MSK 0x40 153110893SQuaker.Fang@Sun.COM #define R_MCS_60M_MSK 0x80 153210893SQuaker.Fang@Sun.COM #define R_MCS_12M_DUAL_MSK 0x100 153310893SQuaker.Fang@Sun.COM #define R_MCS_24M_DUAL_MSK 0x200 153410893SQuaker.Fang@Sun.COM #define R_MCS_36M_DUAL_MSK 0x400 153510893SQuaker.Fang@Sun.COM #define R_MCS_48M_DUAL_MSK 0x800 153610893SQuaker.Fang@Sun.COM 153710893SQuaker.Fang@Sun.COM #define RATE_MCS_CODE_MSK 0x7 153810893SQuaker.Fang@Sun.COM #define RATE_MCS_MIMO_POS 3 153910893SQuaker.Fang@Sun.COM #define RATE_MCS_MIMO_MSK 0x8 154010893SQuaker.Fang@Sun.COM #define RATE_MCS_HT_DUP_POS 5 154110893SQuaker.Fang@Sun.COM #define RATE_MCS_HT_DUP_MSK 0x20 154210893SQuaker.Fang@Sun.COM #define RATE_MCS_FLAGS_POS 8 154310893SQuaker.Fang@Sun.COM #define RATE_MCS_HT_POS 8 154410893SQuaker.Fang@Sun.COM #define RATE_MCS_HT_MSK 0x100 154510893SQuaker.Fang@Sun.COM #define RATE_MCS_CCK_POS 9 154610893SQuaker.Fang@Sun.COM #define RATE_MCS_CCK_MSK 0x200 154710893SQuaker.Fang@Sun.COM #define RATE_MCS_GF_POS 10 154810893SQuaker.Fang@Sun.COM #define RATE_MCS_GF_MSK 0x400 154910893SQuaker.Fang@Sun.COM 155010893SQuaker.Fang@Sun.COM #define RATE_MCS_FAT_POS 11 155110893SQuaker.Fang@Sun.COM #define RATE_MCS_FAT_MSK 0x800 155210893SQuaker.Fang@Sun.COM #define RATE_MCS_DUP_POS 12 155310893SQuaker.Fang@Sun.COM #define RATE_MCS_DUP_MSK 0x1000 155410893SQuaker.Fang@Sun.COM #define RATE_MCS_SGI_POS 13 155510893SQuaker.Fang@Sun.COM #define RATE_MCS_SGI_MSK 0x2000 155610893SQuaker.Fang@Sun.COM 155710893SQuaker.Fang@Sun.COM #define EEPROM_SEM_TIMEOUT 10 155810893SQuaker.Fang@Sun.COM #define EEPROM_SEM_RETRY_LIMIT 1000 155910893SQuaker.Fang@Sun.COM 156010893SQuaker.Fang@Sun.COM /* 156110893SQuaker.Fang@Sun.COM * Antenna masks: 156210893SQuaker.Fang@Sun.COM * bit14:15 01 B inactive, A active 156310893SQuaker.Fang@Sun.COM * 10 B active, A inactive 156410893SQuaker.Fang@Sun.COM * 11 Both active 156510893SQuaker.Fang@Sun.COM */ 156610893SQuaker.Fang@Sun.COM #define RATE_MCS_ANT_A_POS 14 156710893SQuaker.Fang@Sun.COM #define RATE_MCS_ANT_B_POS 15 156810893SQuaker.Fang@Sun.COM #define RATE_MCS_ANT_A_MSK 0x4000 156910893SQuaker.Fang@Sun.COM #define RATE_MCS_ANT_B_MSK 0x8000 157010893SQuaker.Fang@Sun.COM #define RATE_MCS_ANT_AB_MSK 0xc000 157110893SQuaker.Fang@Sun.COM 157210893SQuaker.Fang@Sun.COM #define is_legacy(tbl) (((tbl) == LQ_G) || ((tbl) == LQ_A)) 157310893SQuaker.Fang@Sun.COM #define is_siso(tbl) (((tbl) == LQ_SISO)) 157410893SQuaker.Fang@Sun.COM #define is_mimo(tbl) (((tbl) == LQ_MIMO)) 157510893SQuaker.Fang@Sun.COM #define is_Ht(tbl) (is_siso(tbl) || is_mimo(tbl)) 157610893SQuaker.Fang@Sun.COM #define is_a_band(tbl) (((tbl) == LQ_A)) 157710893SQuaker.Fang@Sun.COM #define is_g_and(tbl) (((tbl) == LQ_G)) 157810893SQuaker.Fang@Sun.COM 157910893SQuaker.Fang@Sun.COM /* 158010893SQuaker.Fang@Sun.COM * RS_NEW_API: only TLC_RTS remains and moved to bit 0 158110893SQuaker.Fang@Sun.COM */ 158210893SQuaker.Fang@Sun.COM #define LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK (1<<0) 158310893SQuaker.Fang@Sun.COM 158410893SQuaker.Fang@Sun.COM #define LINK_QUAL_AC_NUM 4 158510893SQuaker.Fang@Sun.COM #define LINK_QUAL_MAX_RETRY_NUM 16 158610893SQuaker.Fang@Sun.COM 158710893SQuaker.Fang@Sun.COM #define LINK_QUAL_ANT_A_MSK (1<<0) 158810893SQuaker.Fang@Sun.COM #define LINK_QUAL_ANT_B_MSK (1<<1) 158910893SQuaker.Fang@Sun.COM #define LINK_QUAL_ANT_MSK (LINK_QUAL_ANT_A_MSK|LINK_QUAL_ANT_B_MSK) 159010893SQuaker.Fang@Sun.COM 159110893SQuaker.Fang@Sun.COM struct iwp_link_qual_general_params { 159210893SQuaker.Fang@Sun.COM uint8_t flags; 159310893SQuaker.Fang@Sun.COM uint8_t mimo_delimiter; 159410893SQuaker.Fang@Sun.COM uint8_t single_stream_ant_msk; 159510893SQuaker.Fang@Sun.COM uint8_t dual_stream_ant_msk; 159610893SQuaker.Fang@Sun.COM uint8_t start_rate_index[LINK_QUAL_AC_NUM]; 159710893SQuaker.Fang@Sun.COM }; 159810893SQuaker.Fang@Sun.COM 159910893SQuaker.Fang@Sun.COM struct iwp_link_qual_agg_params { 160010893SQuaker.Fang@Sun.COM uint16_t agg_time_limit; 160110893SQuaker.Fang@Sun.COM uint8_t agg_dis_start_th; 160210893SQuaker.Fang@Sun.COM uint8_t agg_frame_cnt_limit; 160310893SQuaker.Fang@Sun.COM uint32_t reserved; 160410893SQuaker.Fang@Sun.COM }; 160510893SQuaker.Fang@Sun.COM 160610893SQuaker.Fang@Sun.COM typedef struct iwp_link_quality_cmd { 160710893SQuaker.Fang@Sun.COM uint8_t sta_id; 160810893SQuaker.Fang@Sun.COM uint8_t reserved1; 160910893SQuaker.Fang@Sun.COM uint16_t control; 161010893SQuaker.Fang@Sun.COM struct iwp_link_qual_general_params general_params; 161110893SQuaker.Fang@Sun.COM struct iwp_link_qual_agg_params agg_params; 161210893SQuaker.Fang@Sun.COM uint32_t rate_n_flags[LINK_QUAL_MAX_RETRY_NUM]; 161310893SQuaker.Fang@Sun.COM uint32_t reserved2; 161410893SQuaker.Fang@Sun.COM } iwp_link_quality_cmd_t; 161510893SQuaker.Fang@Sun.COM 161610893SQuaker.Fang@Sun.COM struct iwp_rx_mpdu_body_size { 161710893SQuaker.Fang@Sun.COM uint16_t byte_count; 161810893SQuaker.Fang@Sun.COM uint16_t reserved; 161910893SQuaker.Fang@Sun.COM }; 162010893SQuaker.Fang@Sun.COM 162110893SQuaker.Fang@Sun.COM typedef struct iwp_rx_phy_res { 162210893SQuaker.Fang@Sun.COM uint8_t non_cfg_phy_cnt; /* non configurable DSP phy data byte count */ 162310893SQuaker.Fang@Sun.COM uint8_t cfg_phy_cnt; /* configurable DSP phy data byte count */ 162410893SQuaker.Fang@Sun.COM uint8_t stat_id; /* configurable DSP phy data set ID */ 162510893SQuaker.Fang@Sun.COM uint8_t reserved1; 162610893SQuaker.Fang@Sun.COM uint32_t timestampl; /* TSF at on air rise */ 162710893SQuaker.Fang@Sun.COM uint32_t timestamph; 162810893SQuaker.Fang@Sun.COM uint32_t beacon_time_stamp; /* beacon at on-air rise */ 162910893SQuaker.Fang@Sun.COM uint16_t phy_flags; /* general phy flags: band, modulation, ... */ 163010893SQuaker.Fang@Sun.COM uint16_t channel; /* channel number */ 163110893SQuaker.Fang@Sun.COM /* for various implementations of non_cfg_phy */ 163210893SQuaker.Fang@Sun.COM uint8_t non_cfg_phy[32]; 163310893SQuaker.Fang@Sun.COM struct iwp_rate rate; /* rate in ucode internal format */ 163410893SQuaker.Fang@Sun.COM uint16_t byte_count; /* frame's byte-count */ 163510893SQuaker.Fang@Sun.COM uint16_t reserved3; 163610893SQuaker.Fang@Sun.COM } iwp_rx_phy_res_t; 163710893SQuaker.Fang@Sun.COM 163810893SQuaker.Fang@Sun.COM struct iwp_rx_mpdu_res_start { 163910893SQuaker.Fang@Sun.COM uint16_t byte_count; 164010893SQuaker.Fang@Sun.COM uint16_t reserved; 164110893SQuaker.Fang@Sun.COM }; 164210893SQuaker.Fang@Sun.COM 164310893SQuaker.Fang@Sun.COM #define IWP_AGC_DB_MASK (0x3f80) /* MASK(7,13) */ 164410893SQuaker.Fang@Sun.COM #define IWP_AGC_DB_POS (7) 164510893SQuaker.Fang@Sun.COM 164610893SQuaker.Fang@Sun.COM #define IWP_RX_RES_PHY_CNT (8) 164710893SQuaker.Fang@Sun.COM #define IWP_RX_RES_AGC_IDX (1) 164810893SQuaker.Fang@Sun.COM #define IWP_RX_RES_RSSI_AB_IDX (2) 164910893SQuaker.Fang@Sun.COM #define IWP_RX_RES_RSSI_C_IDX (3) 165010893SQuaker.Fang@Sun.COM #define IWP_OFDM_AGC_MSK (0xFE00) 165110893SQuaker.Fang@Sun.COM #define IWP_OFDM_AGC_BIT_POS (9) 165210893SQuaker.Fang@Sun.COM #define IWP_OFDM_RSSI_A_MSK (0x00FF) 165310893SQuaker.Fang@Sun.COM #define IWP_OFDM_RSSI_A_BIT_POS (0) 165410893SQuaker.Fang@Sun.COM #define IWP_OFDM_RSSI_B_MSK (0xFF0000) 165510893SQuaker.Fang@Sun.COM #define IWP_OFDM_RSSI_B_BIT_POS (16) 165610893SQuaker.Fang@Sun.COM #define IWP_OFDM_RSSI_C_MSK (0x00FF) 165710893SQuaker.Fang@Sun.COM #define IWP_OFDM_RSSI_C_BIT_POS (0) 165810893SQuaker.Fang@Sun.COM #define IWP_RSSI_OFFSET (44) 165910893SQuaker.Fang@Sun.COM 166010893SQuaker.Fang@Sun.COM /* 166110893SQuaker.Fang@Sun.COM * Fixed (non-configurable) rx data from phy 166210893SQuaker.Fang@Sun.COM */ 166310893SQuaker.Fang@Sun.COM struct iwp_rx_non_cfg_phy { 166410893SQuaker.Fang@Sun.COM uint32_t non_cfg_phy[IWP_RX_RES_PHY_CNT]; /* upto 8 phy entries */ 166510893SQuaker.Fang@Sun.COM }; 166610893SQuaker.Fang@Sun.COM 166710893SQuaker.Fang@Sun.COM /* 166810893SQuaker.Fang@Sun.COM * Byte Count Table Entry 166910893SQuaker.Fang@Sun.COM * 167010893SQuaker.Fang@Sun.COM * Bit fields: 167110893SQuaker.Fang@Sun.COM * 15-12: reserved 167210893SQuaker.Fang@Sun.COM * 11- 0: total to-be-transmitted byte count of frame (does not include command) 167310893SQuaker.Fang@Sun.COM */ 167410893SQuaker.Fang@Sun.COM struct iwp_queue_byte_cnt_entry { 167510893SQuaker.Fang@Sun.COM uint16_t val; 167610893SQuaker.Fang@Sun.COM }; 167710893SQuaker.Fang@Sun.COM 167810893SQuaker.Fang@Sun.COM /* 167910893SQuaker.Fang@Sun.COM * Byte Count table 168010893SQuaker.Fang@Sun.COM * 168110893SQuaker.Fang@Sun.COM * Each Tx queue uses a byte-count table containing 320 entries: 168210893SQuaker.Fang@Sun.COM * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that 168310893SQuaker.Fang@Sun.COM * duplicate the first 64 entries (to avoid wrap-around within a Tx window; 168410893SQuaker.Fang@Sun.COM * max Tx window is 64 TFDs). 168510893SQuaker.Fang@Sun.COM * 168610893SQuaker.Fang@Sun.COM * When driver sets up a new TFD, it must also enter the total byte count 168710893SQuaker.Fang@Sun.COM * of the frame to be transmitted into the corresponding entry in the byte 168810893SQuaker.Fang@Sun.COM * count table for the chosen Tx queue. If the TFD index is 0-63, the driver 168910893SQuaker.Fang@Sun.COM * must duplicate the byte count entry in corresponding index 256-319. 169010893SQuaker.Fang@Sun.COM * 169110893SQuaker.Fang@Sun.COM * "dont_care" padding puts each byte count table on a 1024-byte boundary; 169210893SQuaker.Fang@Sun.COM * SP assumes tables are separated by 1024 bytes. 169310893SQuaker.Fang@Sun.COM */ 169410893SQuaker.Fang@Sun.COM struct iwp_sched_queue_byte_cnt_tbl { 169510893SQuaker.Fang@Sun.COM struct iwp_queue_byte_cnt_entry tfd_offset[IWP_QUEUE_SIZE + 169610893SQuaker.Fang@Sun.COM IWP_MAX_WIN_SIZE]; 169710893SQuaker.Fang@Sun.COM }; 169810893SQuaker.Fang@Sun.COM 169910893SQuaker.Fang@Sun.COM /* 170010893SQuaker.Fang@Sun.COM * struct iwp_shared, handshake area for Tx and Rx 170110893SQuaker.Fang@Sun.COM * 170210893SQuaker.Fang@Sun.COM * For convenience in allocating memory, this structure combines 2 areas of 170310893SQuaker.Fang@Sun.COM * DRAM which must be shared between driver and SP. These do not need to 170410893SQuaker.Fang@Sun.COM * be combined, if better allocation would result from keeping them separate: 170510893SQuaker.Fang@Sun.COM * TODO: Split these; carried over from 3945, doesn't work well for SP. 170610893SQuaker.Fang@Sun.COM * 170710893SQuaker.Fang@Sun.COM * 1) The Tx byte count tables occupy 1024 bytes each (16 KBytes total for 170810893SQuaker.Fang@Sun.COM * 16 queues). Driver uses SCD_DRAM_BASE_ADDR to tell SP where to find 170910893SQuaker.Fang@Sun.COM * the first of these tables. SP assumes tables are 1024 bytes apart. 171010893SQuaker.Fang@Sun.COM * 171110893SQuaker.Fang@Sun.COM * 2) The Rx status (val0 and val1) occupies only 8 bytes. Driver uses 171210893SQuaker.Fang@Sun.COM * FH_RSCSR_CHNL0_STTS_WPTR_REG to tell SP where to find this area. 171310893SQuaker.Fang@Sun.COM * Driver reads val0 to determine the latest Receive Buffer Descriptor (RBD) 171410893SQuaker.Fang@Sun.COM * that has been filled by the SP. 171510893SQuaker.Fang@Sun.COM * 171610893SQuaker.Fang@Sun.COM * Bit fields val0: 171710893SQuaker.Fang@Sun.COM * 31-12: Not used 171810893SQuaker.Fang@Sun.COM * 11- 0: Index of last filled Rx buffer descriptor (SP writes, driver reads) 171910893SQuaker.Fang@Sun.COM * 172010893SQuaker.Fang@Sun.COM * Bit fields val1: 172110893SQuaker.Fang@Sun.COM * 31- 0: Not used 172210893SQuaker.Fang@Sun.COM */ 172310893SQuaker.Fang@Sun.COM typedef struct iwp_shared { 172410893SQuaker.Fang@Sun.COM struct iwp_sched_queue_byte_cnt_tbl 172510893SQuaker.Fang@Sun.COM queues_byte_cnt_tbls[IWP_NUM_QUEUES]; 172610893SQuaker.Fang@Sun.COM uint32_t val0; 172710893SQuaker.Fang@Sun.COM uint32_t val1; 172810893SQuaker.Fang@Sun.COM uint32_t padding1; /* so that allocation will be aligned to 16B */ 172910893SQuaker.Fang@Sun.COM uint32_t padding2; 173010893SQuaker.Fang@Sun.COM } iwp_shared_t; 173110893SQuaker.Fang@Sun.COM 173210893SQuaker.Fang@Sun.COM 173310893SQuaker.Fang@Sun.COM /* 173410893SQuaker.Fang@Sun.COM * struct iwp_tfd_frame_data 173510893SQuaker.Fang@Sun.COM * 173610893SQuaker.Fang@Sun.COM * Describes up to 2 buffers containing (contiguous) portions of a Tx frame. 173710893SQuaker.Fang@Sun.COM * Each buffer must be on dword boundary. 173810893SQuaker.Fang@Sun.COM * Up to 10 iwp_tfd_frame_data structures, describing up to 20 buffers, 173910893SQuaker.Fang@Sun.COM * may be filled within a TFD (iwp_tfd_frame). 174010893SQuaker.Fang@Sun.COM * 174110893SQuaker.Fang@Sun.COM * Bit fields in tb1_addr: 174210893SQuaker.Fang@Sun.COM * 31- 0: Tx buffer 1 address bits [31:0] 174310893SQuaker.Fang@Sun.COM * 174410893SQuaker.Fang@Sun.COM * Bit fields in val1: 174510893SQuaker.Fang@Sun.COM * 31-16: Tx buffer 2 address bits [15:0] 174610893SQuaker.Fang@Sun.COM * 15- 4: Tx buffer 1 length (bytes) 174710893SQuaker.Fang@Sun.COM * 3- 0: Tx buffer 1 address bits [32:32] 174810893SQuaker.Fang@Sun.COM * 174910893SQuaker.Fang@Sun.COM * Bit fields in val2: 175010893SQuaker.Fang@Sun.COM * 31-20: Tx buffer 2 length (bytes) 175110893SQuaker.Fang@Sun.COM * 19- 0: Tx buffer 2 address bits [35:16] 175210893SQuaker.Fang@Sun.COM */ 175310893SQuaker.Fang@Sun.COM struct iwp_tfd_frame_data { 175410893SQuaker.Fang@Sun.COM uint32_t tb1_addr; 175510893SQuaker.Fang@Sun.COM uint32_t val1; 175610893SQuaker.Fang@Sun.COM uint32_t val2; 175710893SQuaker.Fang@Sun.COM }; 175810893SQuaker.Fang@Sun.COM 175910893SQuaker.Fang@Sun.COM typedef struct iwp_tx_desc { 176010893SQuaker.Fang@Sun.COM uint32_t val0; 176110893SQuaker.Fang@Sun.COM struct iwp_tfd_frame_data pa[10]; 176210893SQuaker.Fang@Sun.COM uint32_t reserved; 176310893SQuaker.Fang@Sun.COM } iwp_tx_desc_t; 176410893SQuaker.Fang@Sun.COM 176510893SQuaker.Fang@Sun.COM struct agg_tx_status { 176610893SQuaker.Fang@Sun.COM uint16_t status; 176710893SQuaker.Fang@Sun.COM uint16_t sequence; 176810893SQuaker.Fang@Sun.COM }; 176910893SQuaker.Fang@Sun.COM 177010893SQuaker.Fang@Sun.COM typedef struct iwp_tx_stat { 177110893SQuaker.Fang@Sun.COM uint8_t frame_count; 177210893SQuaker.Fang@Sun.COM uint8_t bt_kill_count; 177310893SQuaker.Fang@Sun.COM uint8_t nrts; 177410893SQuaker.Fang@Sun.COM uint8_t ntries; 177510893SQuaker.Fang@Sun.COM struct iwp_rate rate; 177610893SQuaker.Fang@Sun.COM uint16_t duration; 177710893SQuaker.Fang@Sun.COM uint16_t reserved; 177810893SQuaker.Fang@Sun.COM uint32_t pa_power1; 177910893SQuaker.Fang@Sun.COM uint32_t pa_power2; 178010893SQuaker.Fang@Sun.COM uint32_t tfd_info; 178110893SQuaker.Fang@Sun.COM uint16_t seq_ctl; 178210893SQuaker.Fang@Sun.COM uint16_t byte_cnt; 178310893SQuaker.Fang@Sun.COM uint32_t tlc_info; 178410893SQuaker.Fang@Sun.COM struct agg_tx_status status; 178510893SQuaker.Fang@Sun.COM } iwp_tx_stat_t; 178610893SQuaker.Fang@Sun.COM 178710893SQuaker.Fang@Sun.COM struct iwp_cmd_header { 178810893SQuaker.Fang@Sun.COM uint8_t type; 178910893SQuaker.Fang@Sun.COM uint8_t flags; 179010893SQuaker.Fang@Sun.COM uint8_t idx; 179110893SQuaker.Fang@Sun.COM uint8_t qid; 179210893SQuaker.Fang@Sun.COM }; 179310893SQuaker.Fang@Sun.COM 179410893SQuaker.Fang@Sun.COM typedef struct iwp_rx_desc { 179510893SQuaker.Fang@Sun.COM uint32_t len; 179610893SQuaker.Fang@Sun.COM struct iwp_cmd_header hdr; 179710893SQuaker.Fang@Sun.COM } iwp_rx_desc_t; 179810893SQuaker.Fang@Sun.COM 179910893SQuaker.Fang@Sun.COM typedef struct iwp_rx_stat { 180010893SQuaker.Fang@Sun.COM uint8_t len; 180110893SQuaker.Fang@Sun.COM uint8_t id; 180210893SQuaker.Fang@Sun.COM uint8_t rssi; /* received signal strength */ 180310893SQuaker.Fang@Sun.COM uint8_t agc; /* access gain control */ 180410893SQuaker.Fang@Sun.COM uint16_t signal; 180510893SQuaker.Fang@Sun.COM uint16_t noise; 180610893SQuaker.Fang@Sun.COM } iwp_rx_stat_t; 180710893SQuaker.Fang@Sun.COM 180810893SQuaker.Fang@Sun.COM typedef struct iwp_rx_head { 180910893SQuaker.Fang@Sun.COM uint16_t chan; 181010893SQuaker.Fang@Sun.COM uint16_t flags; 181110893SQuaker.Fang@Sun.COM uint8_t reserved; 181210893SQuaker.Fang@Sun.COM uint8_t rate; 181310893SQuaker.Fang@Sun.COM uint16_t len; 181410893SQuaker.Fang@Sun.COM } iwp_rx_head_t; 181510893SQuaker.Fang@Sun.COM 181610893SQuaker.Fang@Sun.COM typedef struct iwp_rx_tail { 181710893SQuaker.Fang@Sun.COM uint32_t flags; 181810893SQuaker.Fang@Sun.COM uint32_t timestampl; 181910893SQuaker.Fang@Sun.COM uint32_t timestamph; 182010893SQuaker.Fang@Sun.COM uint32_t tbeacon; 182110893SQuaker.Fang@Sun.COM } iwp_rx_tail_t; 182210893SQuaker.Fang@Sun.COM 182310893SQuaker.Fang@Sun.COM enum { 182410893SQuaker.Fang@Sun.COM IWP_AP_ID = 0, 182510893SQuaker.Fang@Sun.COM IWP_MULTICAST_ID, 182610893SQuaker.Fang@Sun.COM IWP_STA_ID, 182710893SQuaker.Fang@Sun.COM IWP_BROADCAST_ID = 15, 182810893SQuaker.Fang@Sun.COM IWP_STATION_COUNT = 16, 182910893SQuaker.Fang@Sun.COM IWP_INVALID_STATION 183010893SQuaker.Fang@Sun.COM }; 183110893SQuaker.Fang@Sun.COM 183210893SQuaker.Fang@Sun.COM /* 183310893SQuaker.Fang@Sun.COM * key flags 183410893SQuaker.Fang@Sun.COM */ 183510893SQuaker.Fang@Sun.COM enum { 183610893SQuaker.Fang@Sun.COM STA_KEY_FLG_ENCRYPT_MSK = 0x7, 183710893SQuaker.Fang@Sun.COM STA_KEY_FLG_NO_ENC = 0x0, 183810893SQuaker.Fang@Sun.COM STA_KEY_FLG_WEP = 0x1, 183910893SQuaker.Fang@Sun.COM STA_KEY_FLG_CCMP = 0x2, 184010893SQuaker.Fang@Sun.COM STA_KEY_FLG_TKIP = 0x3, 184110893SQuaker.Fang@Sun.COM 184210893SQuaker.Fang@Sun.COM STA_KEY_FLG_KEYID_POS = 8, 184310893SQuaker.Fang@Sun.COM STA_KEY_FLG_INVALID = 0x0800, 184410893SQuaker.Fang@Sun.COM }; 184510893SQuaker.Fang@Sun.COM 184610893SQuaker.Fang@Sun.COM /* 184710893SQuaker.Fang@Sun.COM * modify flags 184810893SQuaker.Fang@Sun.COM */ 184910893SQuaker.Fang@Sun.COM enum { 185010893SQuaker.Fang@Sun.COM STA_MODIFY_KEY_MASK = 0x01, 185110893SQuaker.Fang@Sun.COM STA_MODIFY_TID_DISABLE_TX = 0x02, 185210893SQuaker.Fang@Sun.COM STA_MODIFY_TX_RATE_MSK = 0x04 185310893SQuaker.Fang@Sun.COM }; 185410893SQuaker.Fang@Sun.COM 185510893SQuaker.Fang@Sun.COM enum { 185610893SQuaker.Fang@Sun.COM RX_RES_STATUS_NO_CRC32_ERROR = (1 << 0), 185710893SQuaker.Fang@Sun.COM RX_RES_STATUS_NO_RXE_OVERFLOW = (1 << 1), 185810893SQuaker.Fang@Sun.COM }; 185910893SQuaker.Fang@Sun.COM 186010893SQuaker.Fang@Sun.COM enum { 186110893SQuaker.Fang@Sun.COM RX_RES_PHY_FLAGS_BAND_24_MSK = (1 << 0), 186210893SQuaker.Fang@Sun.COM RX_RES_PHY_FLAGS_MOD_CCK_MSK = (1 << 1), 186310893SQuaker.Fang@Sun.COM RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK = (1 << 2), 186410893SQuaker.Fang@Sun.COM RX_RES_PHY_FLAGS_NARROW_BAND_MSK = (1 << 3), 186510893SQuaker.Fang@Sun.COM RX_RES_PHY_FLAGS_ANTENNA_MSK = 0xf0, 186610893SQuaker.Fang@Sun.COM 186710893SQuaker.Fang@Sun.COM RX_RES_STATUS_SEC_TYPE_MSK = (0x7 << 8), 186810893SQuaker.Fang@Sun.COM RX_RES_STATUS_SEC_TYPE_NONE = (STA_KEY_FLG_NO_ENC << 8), 186910893SQuaker.Fang@Sun.COM RX_RES_STATUS_SEC_TYPE_WEP = (STA_KEY_FLG_WEP << 8), 187010893SQuaker.Fang@Sun.COM RX_RES_STATUS_SEC_TYPE_TKIP = (STA_KEY_FLG_TKIP << 8), 187110893SQuaker.Fang@Sun.COM RX_RES_STATUS_SEC_TYPE_CCMP = (STA_KEY_FLG_CCMP << 8), 187210893SQuaker.Fang@Sun.COM 187310893SQuaker.Fang@Sun.COM RX_RES_STATUS_DECRYPT_TYPE_MSK = (0x3 << 11), 187410893SQuaker.Fang@Sun.COM RX_RES_STATUS_NOT_DECRYPT = (0x0 << 11), 187510893SQuaker.Fang@Sun.COM RX_RES_STATUS_DECRYPT_OK = (0x3 << 11), 187610893SQuaker.Fang@Sun.COM RX_RES_STATUS_BAD_ICV_MIC = (0x1 << 11), 187710893SQuaker.Fang@Sun.COM RX_RES_STATUS_BAD_KEY_TTAK = (0x2 << 11), 187810893SQuaker.Fang@Sun.COM }; 187910893SQuaker.Fang@Sun.COM 188010893SQuaker.Fang@Sun.COM enum { 188110893SQuaker.Fang@Sun.COM REPLY_ALIVE = 0x1, 188210893SQuaker.Fang@Sun.COM REPLY_ERROR = 0x2, 188310893SQuaker.Fang@Sun.COM 188410893SQuaker.Fang@Sun.COM /* RXON state commands */ 188510893SQuaker.Fang@Sun.COM REPLY_RXON = 0x10, 188610893SQuaker.Fang@Sun.COM REPLY_RXON_ASSOC = 0x11, 188710893SQuaker.Fang@Sun.COM REPLY_QOS_PARAM = 0x13, 188810893SQuaker.Fang@Sun.COM REPLY_RXON_TIMING = 0x14, 188910893SQuaker.Fang@Sun.COM 189010893SQuaker.Fang@Sun.COM /* Multi-Station support */ 189110893SQuaker.Fang@Sun.COM REPLY_ADD_STA = 0x18, 189210893SQuaker.Fang@Sun.COM REPLY_REMOVE_STA = 0x19, 189310893SQuaker.Fang@Sun.COM REPLY_REMOVE_ALL_STA = 0x1a, 189410893SQuaker.Fang@Sun.COM 189510893SQuaker.Fang@Sun.COM /* RX, TX */ 189610893SQuaker.Fang@Sun.COM 189710893SQuaker.Fang@Sun.COM REPLY_TX = 0x1c, 189810893SQuaker.Fang@Sun.COM 189910893SQuaker.Fang@Sun.COM /* timers commands */ 190010893SQuaker.Fang@Sun.COM REPLY_BCON = 0x27, 190110893SQuaker.Fang@Sun.COM 190210893SQuaker.Fang@Sun.COM REPLY_SHUTDOWN = 0x40, 190310893SQuaker.Fang@Sun.COM 190410893SQuaker.Fang@Sun.COM /* MISC commands */ 190510893SQuaker.Fang@Sun.COM REPLY_RATE_SCALE = 0x47, 190610893SQuaker.Fang@Sun.COM REPLY_LEDS_CMD = 0x48, 190710893SQuaker.Fang@Sun.COM REPLY_TX_LINK_QUALITY_CMD = 0x4e, 190810893SQuaker.Fang@Sun.COM 190910893SQuaker.Fang@Sun.COM COEX_PRIORITY_TABLE_CMD = 0x5a, 191010893SQuaker.Fang@Sun.COM CALIBRATION_CFG_CMD = 0x65, 191110893SQuaker.Fang@Sun.COM CALIBRATION_RES_NOTIFICATION = 0x66, 191210893SQuaker.Fang@Sun.COM CALIBRATION_COMPLETE_NOTIFICATION = 0x67, 191310893SQuaker.Fang@Sun.COM 191410893SQuaker.Fang@Sun.COM /* 802.11h related */ 191510893SQuaker.Fang@Sun.COM RADAR_NOTIFICATION = 0x70, 191610893SQuaker.Fang@Sun.COM REPLY_QUIET_CMD = 0x71, 191710893SQuaker.Fang@Sun.COM REPLY_CHANNEL_SWITCH = 0x72, 191810893SQuaker.Fang@Sun.COM CHANNEL_SWITCH_NOTIFICATION = 0x73, 191910893SQuaker.Fang@Sun.COM REPLY_SPECTRUM_MEASUREMENT_CMD = 0x74, 192010893SQuaker.Fang@Sun.COM SPECTRUM_MEASURE_NOTIFICATION = 0x75, 192110893SQuaker.Fang@Sun.COM 192210893SQuaker.Fang@Sun.COM /* Power Management *** */ 192310893SQuaker.Fang@Sun.COM POWER_TABLE_CMD = 0x77, 192410893SQuaker.Fang@Sun.COM PM_SLEEP_NOTIFICATION = 0x7A, 192510893SQuaker.Fang@Sun.COM PM_DEBUG_STATISTIC_NOTIFIC = 0x7B, 192610893SQuaker.Fang@Sun.COM 192710893SQuaker.Fang@Sun.COM /* Scan commands and notifications */ 192810893SQuaker.Fang@Sun.COM REPLY_SCAN_CMD = 0x80, 192910893SQuaker.Fang@Sun.COM REPLY_SCAN_ABORT_CMD = 0x81, 193010893SQuaker.Fang@Sun.COM 193110893SQuaker.Fang@Sun.COM SCAN_START_NOTIFICATION = 0x82, 193210893SQuaker.Fang@Sun.COM SCAN_RESULTS_NOTIFICATION = 0x83, 193310893SQuaker.Fang@Sun.COM SCAN_COMPLETE_NOTIFICATION = 0x84, 193410893SQuaker.Fang@Sun.COM 193510893SQuaker.Fang@Sun.COM /* IBSS/AP commands */ 193610893SQuaker.Fang@Sun.COM BEACON_NOTIFICATION = 0x90, 193710893SQuaker.Fang@Sun.COM REPLY_TX_BEACON = 0x91, 193810893SQuaker.Fang@Sun.COM WHO_IS_AWAKE_NOTIFICATION = 0x94, 193910893SQuaker.Fang@Sun.COM 194010893SQuaker.Fang@Sun.COM QUIET_NOTIFICATION = 0x96, 194110893SQuaker.Fang@Sun.COM REPLY_TX_PWR_TABLE_CMD = 0x97, 194210893SQuaker.Fang@Sun.COM MEASURE_ABORT_NOTIFICATION = 0x99, 194310893SQuaker.Fang@Sun.COM 194410893SQuaker.Fang@Sun.COM REPLY_CALIBRATION_TUNE = 0x9a, 194510893SQuaker.Fang@Sun.COM 194610893SQuaker.Fang@Sun.COM /* BT config command */ 194710893SQuaker.Fang@Sun.COM REPLY_BT_CONFIG = 0x9b, 194810893SQuaker.Fang@Sun.COM REPLY_STATISTICS_CMD = 0x9c, 194910893SQuaker.Fang@Sun.COM STATISTICS_NOTIFICATION = 0x9d, 195010893SQuaker.Fang@Sun.COM 195110893SQuaker.Fang@Sun.COM /* RF-KILL commands and notifications *** */ 195210893SQuaker.Fang@Sun.COM REPLY_CARD_STATE_CMD = 0xa0, 195310893SQuaker.Fang@Sun.COM CARD_STATE_NOTIFICATION = 0xa1, 195410893SQuaker.Fang@Sun.COM 195510893SQuaker.Fang@Sun.COM /* Missed beacons notification */ 195610893SQuaker.Fang@Sun.COM MISSED_BEACONS_NOTIFICATION = 0xa2, 195710893SQuaker.Fang@Sun.COM MISSED_BEACONS_NOTIFICATION_TH_CMD = 0xa3, 195810893SQuaker.Fang@Sun.COM 195910893SQuaker.Fang@Sun.COM REPLY_CT_KILL_CONFIG_CMD = 0xa4, 196010893SQuaker.Fang@Sun.COM SENSITIVITY_CMD = 0xa8, 196110893SQuaker.Fang@Sun.COM REPLY_PHY_CALIBRATION_CMD = 0xb0, 196210893SQuaker.Fang@Sun.COM REPLY_RX_PHY_CMD = 0xc0, 196310893SQuaker.Fang@Sun.COM REPLY_RX_MPDU_CMD = 0xc1, 196410893SQuaker.Fang@Sun.COM REPLY_SP_RX = 0xc3, 196510893SQuaker.Fang@Sun.COM REPLY_COMPRESSED_BA = 0xc5, 196610893SQuaker.Fang@Sun.COM REPLY_MAX = 0xff 196710893SQuaker.Fang@Sun.COM }; 196810893SQuaker.Fang@Sun.COM 196910893SQuaker.Fang@Sun.COM typedef struct iwp_cmd { 197010893SQuaker.Fang@Sun.COM struct iwp_cmd_header hdr; 197110893SQuaker.Fang@Sun.COM uint8_t data[1024]; 197210893SQuaker.Fang@Sun.COM } iwp_cmd_t; 197310893SQuaker.Fang@Sun.COM 197410893SQuaker.Fang@Sun.COM /* 197510893SQuaker.Fang@Sun.COM * Alive Command & Response 197610893SQuaker.Fang@Sun.COM */ 197710893SQuaker.Fang@Sun.COM #define UCODE_VALID_OK (0x1) 197810893SQuaker.Fang@Sun.COM #define INITIALIZE_SUBTYPE (9) 197910893SQuaker.Fang@Sun.COM 198010893SQuaker.Fang@Sun.COM struct iwp_alive_resp { 198110893SQuaker.Fang@Sun.COM uint8_t ucode_minor; 198210893SQuaker.Fang@Sun.COM uint8_t ucode_major; 198310893SQuaker.Fang@Sun.COM uint16_t reserved1; 198410893SQuaker.Fang@Sun.COM uint8_t sw_rev[8]; 198510893SQuaker.Fang@Sun.COM uint8_t ver_type; 198610893SQuaker.Fang@Sun.COM uint8_t ver_subtype; 198710893SQuaker.Fang@Sun.COM uint16_t reserved2; 198810893SQuaker.Fang@Sun.COM uint32_t log_event_table_ptr; 198910893SQuaker.Fang@Sun.COM uint32_t error_event_table_ptr; 199010893SQuaker.Fang@Sun.COM uint32_t timestamp; 199110893SQuaker.Fang@Sun.COM uint32_t is_valid; 199210893SQuaker.Fang@Sun.COM }; 199310893SQuaker.Fang@Sun.COM 199410893SQuaker.Fang@Sun.COM struct iwp_init_alive_resp { 199510893SQuaker.Fang@Sun.COM struct iwp_alive_resp s; 199610893SQuaker.Fang@Sun.COM /* calibration values from "initialize" uCode */ 199710893SQuaker.Fang@Sun.COM uint32_t voltage; /* signed */ 199810893SQuaker.Fang@Sun.COM uint32_t therm_r1[2]; /* signed 1st for normal, 2nd for FAT channel */ 199910893SQuaker.Fang@Sun.COM uint32_t therm_r2[2]; /* signed */ 200010893SQuaker.Fang@Sun.COM uint32_t therm_r3[2]; /* signed */ 200110893SQuaker.Fang@Sun.COM uint32_t therm_r4[2]; /* signed */ 200210893SQuaker.Fang@Sun.COM /* 200310893SQuaker.Fang@Sun.COM * signed MIMO gain comp, 5 freq groups, 2 Tx chains 200410893SQuaker.Fang@Sun.COM */ 200510893SQuaker.Fang@Sun.COM uint32_t tx_atten[5][2]; 200610893SQuaker.Fang@Sun.COM }; 200710893SQuaker.Fang@Sun.COM 200810893SQuaker.Fang@Sun.COM /* 200910893SQuaker.Fang@Sun.COM * Rx config defines & structure 201010893SQuaker.Fang@Sun.COM */ 201110893SQuaker.Fang@Sun.COM /* 201210893SQuaker.Fang@Sun.COM * rx_config device types 201310893SQuaker.Fang@Sun.COM */ 201410893SQuaker.Fang@Sun.COM enum { 201510893SQuaker.Fang@Sun.COM RXON_DEV_TYPE_AP = 1, 201610893SQuaker.Fang@Sun.COM RXON_DEV_TYPE_ESS = 3, 201710893SQuaker.Fang@Sun.COM RXON_DEV_TYPE_IBSS = 4, 201810893SQuaker.Fang@Sun.COM RXON_DEV_TYPE_SNIFFER = 6, 201910893SQuaker.Fang@Sun.COM }; 202010893SQuaker.Fang@Sun.COM 202110893SQuaker.Fang@Sun.COM /* 202210893SQuaker.Fang@Sun.COM * rx_config flags 202310893SQuaker.Fang@Sun.COM */ 202410893SQuaker.Fang@Sun.COM enum { 202510893SQuaker.Fang@Sun.COM /* band & modulation selection */ 202610893SQuaker.Fang@Sun.COM RXON_FLG_BAND_24G_MSK = (1 << 0), 202710893SQuaker.Fang@Sun.COM RXON_FLG_CCK_MSK = (1 << 1), 202810893SQuaker.Fang@Sun.COM /* auto detection enable */ 202910893SQuaker.Fang@Sun.COM RXON_FLG_AUTO_DETECT_MSK = (1 << 2), 203010893SQuaker.Fang@Sun.COM /* TGg protection when tx */ 203110893SQuaker.Fang@Sun.COM RXON_FLG_TGG_PROTECT_MSK = (1 << 3), 203210893SQuaker.Fang@Sun.COM /* cck short slot & preamble */ 203310893SQuaker.Fang@Sun.COM RXON_FLG_SHORT_SLOT_MSK = (1 << 4), 203410893SQuaker.Fang@Sun.COM RXON_FLG_SHORT_PREAMBLE_MSK = (1 << 5), 203510893SQuaker.Fang@Sun.COM /* antenna selection */ 203610893SQuaker.Fang@Sun.COM RXON_FLG_DIS_DIV_MSK = (1 << 7), 203710893SQuaker.Fang@Sun.COM RXON_FLG_ANT_SEL_MSK = 0x0f00, 203810893SQuaker.Fang@Sun.COM RXON_FLG_ANT_A_MSK = (1 << 8), 203910893SQuaker.Fang@Sun.COM RXON_FLG_ANT_B_MSK = (1 << 9), 204010893SQuaker.Fang@Sun.COM /* radar detection enable */ 204110893SQuaker.Fang@Sun.COM RXON_FLG_RADAR_DETECT_MSK = (1 << 12), 204210893SQuaker.Fang@Sun.COM RXON_FLG_TGJ_NARROW_BAND_MSK = (1 << 13), 204310893SQuaker.Fang@Sun.COM /* 204410893SQuaker.Fang@Sun.COM * rx response to host with 8-byte TSF 204510893SQuaker.Fang@Sun.COM * (according to ON_AIR deassertion) 204610893SQuaker.Fang@Sun.COM */ 204710893SQuaker.Fang@Sun.COM RXON_FLG_TSF2HOST_MSK = (1 << 15), 204810893SQuaker.Fang@Sun.COM RXON_FLG_DIS_ACQUISITION = (1 << 27), 204910893SQuaker.Fang@Sun.COM RXON_FLG_DIS_RE_ACQUISITION = (1 << 28), 205010893SQuaker.Fang@Sun.COM RXON_FLG_DIS_BEAMFORM = (1 << 29) 205110893SQuaker.Fang@Sun.COM }; 205210893SQuaker.Fang@Sun.COM 205310893SQuaker.Fang@Sun.COM /* 205410893SQuaker.Fang@Sun.COM * rx_config filter flags 205510893SQuaker.Fang@Sun.COM */ 205610893SQuaker.Fang@Sun.COM enum { 205710893SQuaker.Fang@Sun.COM /* accept all data frames */ 205810893SQuaker.Fang@Sun.COM RXON_FILTER_PROMISC_MSK = (1 << 0), 205910893SQuaker.Fang@Sun.COM /* pass control & management to host */ 206010893SQuaker.Fang@Sun.COM RXON_FILTER_CTL2HOST_MSK = (1 << 1), 206110893SQuaker.Fang@Sun.COM /* accept multi-cast */ 206210893SQuaker.Fang@Sun.COM RXON_FILTER_ACCEPT_GRP_MSK = (1 << 2), 206310893SQuaker.Fang@Sun.COM /* don't decrypt uni-cast frames */ 206410893SQuaker.Fang@Sun.COM RXON_FILTER_DIS_DECRYPT_MSK = (1 << 3), 206510893SQuaker.Fang@Sun.COM /* don't decrypt multi-cast frames */ 206610893SQuaker.Fang@Sun.COM RXON_FILTER_DIS_GRP_DECRYPT_MSK = (1 << 4), 206710893SQuaker.Fang@Sun.COM /* STA is associated */ 206810893SQuaker.Fang@Sun.COM RXON_FILTER_ASSOC_MSK = (1 << 5), 206910893SQuaker.Fang@Sun.COM /* transfer to host non bssid beacons in associated state */ 207010893SQuaker.Fang@Sun.COM RXON_FILTER_BCON_AWARE_MSK = (1 << 6) 207110893SQuaker.Fang@Sun.COM }; 207210893SQuaker.Fang@Sun.COM 207310893SQuaker.Fang@Sun.COM 207410893SQuaker.Fang@Sun.COM /* 207510893SQuaker.Fang@Sun.COM * structure for RXON Command & Response 207610893SQuaker.Fang@Sun.COM */ 207710893SQuaker.Fang@Sun.COM typedef struct iwp_rxon_cmd { 207810893SQuaker.Fang@Sun.COM uint8_t node_addr[IEEE80211_ADDR_LEN]; 207910893SQuaker.Fang@Sun.COM uint16_t reserved1; 208010893SQuaker.Fang@Sun.COM uint8_t bssid[IEEE80211_ADDR_LEN]; 208110893SQuaker.Fang@Sun.COM uint16_t reserved2; 208210893SQuaker.Fang@Sun.COM uint8_t wlap_bssid[IEEE80211_ADDR_LEN]; 208310893SQuaker.Fang@Sun.COM uint16_t reserved3; 208410893SQuaker.Fang@Sun.COM uint8_t dev_type; 208510893SQuaker.Fang@Sun.COM uint8_t air_propagation; 208610893SQuaker.Fang@Sun.COM uint16_t rx_chain; 208710893SQuaker.Fang@Sun.COM uint8_t ofdm_basic_rates; 208810893SQuaker.Fang@Sun.COM uint8_t cck_basic_rates; 208910893SQuaker.Fang@Sun.COM uint16_t assoc_id; 209010893SQuaker.Fang@Sun.COM uint32_t flags; 209110893SQuaker.Fang@Sun.COM uint32_t filter_flags; 209210893SQuaker.Fang@Sun.COM uint16_t chan; 209310893SQuaker.Fang@Sun.COM uint8_t ofdm_ht_single_stream_basic_rates; 209410893SQuaker.Fang@Sun.COM uint8_t ofdm_ht_dual_stream_basic_rates; 209510893SQuaker.Fang@Sun.COM uint8_t ofdm_ht_triple_stream_basic_rates; 209610893SQuaker.Fang@Sun.COM uint8_t reserved4; 209710893SQuaker.Fang@Sun.COM uint16_t acquisition_data; 209810893SQuaker.Fang@Sun.COM uint16_t reserved5; 209910893SQuaker.Fang@Sun.COM } iwp_rxon_cmd_t; 210010893SQuaker.Fang@Sun.COM 210110893SQuaker.Fang@Sun.COM typedef struct iwp_compressed_ba_resp { 210210893SQuaker.Fang@Sun.COM uint32_t sta_addr_lo32; 210310893SQuaker.Fang@Sun.COM uint16_t sta_addr_hi16; 210410893SQuaker.Fang@Sun.COM uint16_t reserved; 210510893SQuaker.Fang@Sun.COM uint8_t sta_id; 210610893SQuaker.Fang@Sun.COM uint8_t tid; 210710893SQuaker.Fang@Sun.COM uint16_t ba_seq_ctl; 210810893SQuaker.Fang@Sun.COM uint32_t ba_bitmap0; 210910893SQuaker.Fang@Sun.COM uint32_t ba_bitmap1; 211010893SQuaker.Fang@Sun.COM uint16_t scd_flow; 211110893SQuaker.Fang@Sun.COM uint16_t scd_ssn; 211210893SQuaker.Fang@Sun.COM } iwp_compressed_ba_resp_t; 211310893SQuaker.Fang@Sun.COM 211410893SQuaker.Fang@Sun.COM #define PHY_CALIBRATE_DIFF_GAIN_CMD (7) 211510893SQuaker.Fang@Sun.COM #define PHY_CALIBRATE_LO_CMD (9) 211610893SQuaker.Fang@Sun.COM #define PHY_CALIBRATE_TX_IQ_CMD (11) 211710893SQuaker.Fang@Sun.COM #define PHY_CALIBRATE_CRYSTAL_FRQ_CMD (15) 211810893SQuaker.Fang@Sun.COM #define PHY_CALIBRATE_BASE_BAND_CMD (16) 211910893SQuaker.Fang@Sun.COM #define PHY_CALIBRATE_TX_IQ_PERD_CMD (17) 212010893SQuaker.Fang@Sun.COM #define HD_TABLE_SIZE (11) 212110893SQuaker.Fang@Sun.COM 212210893SQuaker.Fang@Sun.COM /* 212310893SQuaker.Fang@Sun.COM * Param table within SENSITIVITY_CMD 212410893SQuaker.Fang@Sun.COM */ 212510893SQuaker.Fang@Sun.COM #define HD_MIN_ENERGY_CCK_DET_INDEX (0) 212610893SQuaker.Fang@Sun.COM #define HD_MIN_ENERGY_OFDM_DET_INDEX (1) 212710893SQuaker.Fang@Sun.COM #define HD_AUTO_CORR32_X1_TH_ADD_MIN_INDEX (2) 212810893SQuaker.Fang@Sun.COM #define HD_AUTO_CORR32_X1_TH_ADD_MIN_MRC_INDEX (3) 212910893SQuaker.Fang@Sun.COM #define HD_AUTO_CORR40_X4_TH_ADD_MIN_MRC_INDEX (4) 213010893SQuaker.Fang@Sun.COM #define HD_AUTO_CORR32_X4_TH_ADD_MIN_INDEX (5) 213110893SQuaker.Fang@Sun.COM #define HD_AUTO_CORR32_X4_TH_ADD_MIN_MRC_INDEX (6) 213210893SQuaker.Fang@Sun.COM #define HD_BARKER_CORR_TH_ADD_MIN_INDEX (7) 213310893SQuaker.Fang@Sun.COM #define HD_BARKER_CORR_TH_ADD_MIN_MRC_INDEX (8) 213410893SQuaker.Fang@Sun.COM #define HD_AUTO_CORR40_X4_TH_ADD_MIN_INDEX (9) 213510893SQuaker.Fang@Sun.COM #define HD_OFDM_ENERGY_TH_IN_INDEX (10) 213610893SQuaker.Fang@Sun.COM 213710893SQuaker.Fang@Sun.COM typedef struct iwp_sensitivity_cmd { 213810893SQuaker.Fang@Sun.COM uint16_t control; 213910893SQuaker.Fang@Sun.COM uint16_t table[HD_TABLE_SIZE]; 214010893SQuaker.Fang@Sun.COM } iwp_sensitivity_cmd_t; 214110893SQuaker.Fang@Sun.COM 214210893SQuaker.Fang@Sun.COM typedef struct iwp_calibration_cmd { 214310893SQuaker.Fang@Sun.COM uint8_t opCode; 214410893SQuaker.Fang@Sun.COM uint8_t flags; 214510893SQuaker.Fang@Sun.COM uint16_t reserved; 214610893SQuaker.Fang@Sun.COM char diff_gain_a; 214710893SQuaker.Fang@Sun.COM char diff_gain_b; 214810893SQuaker.Fang@Sun.COM char diff_gain_c; 214910893SQuaker.Fang@Sun.COM uint8_t reserved1; 215010893SQuaker.Fang@Sun.COM } iwp_calibation_cmd_t; 215110893SQuaker.Fang@Sun.COM 215210893SQuaker.Fang@Sun.COM 215310893SQuaker.Fang@Sun.COM struct iwp_calib_hdr { 215410893SQuaker.Fang@Sun.COM uint8_t op_code; 215510893SQuaker.Fang@Sun.COM uint8_t first_group; 215610893SQuaker.Fang@Sun.COM uint8_t groups_num; 215710893SQuaker.Fang@Sun.COM uint8_t data_valid; 215810893SQuaker.Fang@Sun.COM }; 215910893SQuaker.Fang@Sun.COM 216010893SQuaker.Fang@Sun.COM #define FH_RSCSR_FRAME_SIZE_MASK (0x00003FFF) 216110893SQuaker.Fang@Sun.COM 216210893SQuaker.Fang@Sun.COM struct iwp_calib_results { 216310893SQuaker.Fang@Sun.COM void *tx_iq_res; 216410893SQuaker.Fang@Sun.COM uint32_t tx_iq_res_len; 216510893SQuaker.Fang@Sun.COM void *tx_iq_perd_res; 216610893SQuaker.Fang@Sun.COM uint32_t tx_iq_perd_res_len; 216710893SQuaker.Fang@Sun.COM void *lo_res; 216810893SQuaker.Fang@Sun.COM uint32_t lo_res_len; 216910893SQuaker.Fang@Sun.COM void *base_band_res; 217010893SQuaker.Fang@Sun.COM uint32_t base_band_res_len; 217110893SQuaker.Fang@Sun.COM }; 217210893SQuaker.Fang@Sun.COM 217310893SQuaker.Fang@Sun.COM #define IWP_CALIB_INIT_CFG_ALL (0xFFFFFFFF) 217410893SQuaker.Fang@Sun.COM 217510893SQuaker.Fang@Sun.COM struct iwp_calib_cfg_elmnt_s { 217610893SQuaker.Fang@Sun.COM uint32_t is_enable; 217710893SQuaker.Fang@Sun.COM uint32_t start; 217810893SQuaker.Fang@Sun.COM uint32_t send_res; 217910893SQuaker.Fang@Sun.COM uint32_t apply_res; 218010893SQuaker.Fang@Sun.COM uint32_t resered; 218110893SQuaker.Fang@Sun.COM }; 218210893SQuaker.Fang@Sun.COM 218310893SQuaker.Fang@Sun.COM struct iwp_calib_cfg_status_s { 218410893SQuaker.Fang@Sun.COM struct iwp_calib_cfg_elmnt_s once; 218510893SQuaker.Fang@Sun.COM struct iwp_calib_cfg_elmnt_s perd; 218610893SQuaker.Fang@Sun.COM uint32_t flags; 218710893SQuaker.Fang@Sun.COM }; 218810893SQuaker.Fang@Sun.COM 218910893SQuaker.Fang@Sun.COM struct iwp_calib_cfg_cmd { 219010893SQuaker.Fang@Sun.COM struct iwp_calib_cfg_status_s ucd_calib_cfg; 219110893SQuaker.Fang@Sun.COM struct iwp_calib_cfg_status_s drv_calib_cfg; 219210893SQuaker.Fang@Sun.COM uint32_t reserved1; 219310893SQuaker.Fang@Sun.COM }; 219410893SQuaker.Fang@Sun.COM 219510893SQuaker.Fang@Sun.COM struct iwp_cal_crystal_freq { 219610893SQuaker.Fang@Sun.COM uint8_t cap_pin1; 219710893SQuaker.Fang@Sun.COM uint8_t cap_pin2; 219810893SQuaker.Fang@Sun.COM }; 219910893SQuaker.Fang@Sun.COM 220010893SQuaker.Fang@Sun.COM typedef struct iwp_calibration_crystal_cmd { 220110893SQuaker.Fang@Sun.COM uint8_t opCode; 220210893SQuaker.Fang@Sun.COM uint8_t first_group; 220310893SQuaker.Fang@Sun.COM uint8_t num_group; 220410893SQuaker.Fang@Sun.COM uint8_t all_data_valid; 220510893SQuaker.Fang@Sun.COM struct iwp_cal_crystal_freq data; 220610893SQuaker.Fang@Sun.COM } iwp_calibration_crystal_cmd_t; 220710893SQuaker.Fang@Sun.COM 220810893SQuaker.Fang@Sun.COM #define COEX_NUM_OF_EVENTS (16) 220910893SQuaker.Fang@Sun.COM 221010893SQuaker.Fang@Sun.COM struct iwp_wimax_coex_event_entry { 221110893SQuaker.Fang@Sun.COM uint8_t request_prio; 221210893SQuaker.Fang@Sun.COM uint8_t win_medium_prio; 221310893SQuaker.Fang@Sun.COM uint8_t reserved; 221410893SQuaker.Fang@Sun.COM uint8_t flags; 221510893SQuaker.Fang@Sun.COM }; 221610893SQuaker.Fang@Sun.COM 221710893SQuaker.Fang@Sun.COM typedef struct iwp_wimax_coex_cmd { 221810893SQuaker.Fang@Sun.COM uint8_t flags; 221910893SQuaker.Fang@Sun.COM uint8_t reserved[3]; 222010893SQuaker.Fang@Sun.COM struct iwp_wimax_coex_event_entry sta_prio[COEX_NUM_OF_EVENTS]; 222110893SQuaker.Fang@Sun.COM } iwp_wimax_coex_cmd_t; 222210893SQuaker.Fang@Sun.COM 222310893SQuaker.Fang@Sun.COM typedef struct iwp_missed_beacon_notif { 222410893SQuaker.Fang@Sun.COM uint32_t consequtive_missed_beacons; 222510893SQuaker.Fang@Sun.COM uint32_t total_missed_becons; 222610893SQuaker.Fang@Sun.COM uint32_t num_expected_beacons; 222710893SQuaker.Fang@Sun.COM uint32_t num_recvd_beacons; 222810893SQuaker.Fang@Sun.COM } iwp_missed_beacon_notif_t; 222910893SQuaker.Fang@Sun.COM 223010893SQuaker.Fang@Sun.COM typedef struct iwp_ct_kill_config { 223110893SQuaker.Fang@Sun.COM uint32_t reserved; 223210893SQuaker.Fang@Sun.COM uint32_t critical_temperature_M; 223310893SQuaker.Fang@Sun.COM uint32_t critical_temperature_R; 223410893SQuaker.Fang@Sun.COM } iwp_ct_kill_config_t; 223510893SQuaker.Fang@Sun.COM 223610893SQuaker.Fang@Sun.COM /* 223710893SQuaker.Fang@Sun.COM * structure for command IWP_CMD_ASSOCIATE 223810893SQuaker.Fang@Sun.COM */ 223910893SQuaker.Fang@Sun.COM typedef struct iwp_assoc { 224010893SQuaker.Fang@Sun.COM uint32_t flags; 224110893SQuaker.Fang@Sun.COM uint32_t filter; 224210893SQuaker.Fang@Sun.COM uint8_t ofdm_mask; 224310893SQuaker.Fang@Sun.COM uint8_t cck_mask; 224410893SQuaker.Fang@Sun.COM uint8_t ofdm_ht_single_stream_basic_rates; 224510893SQuaker.Fang@Sun.COM uint8_t ofdm_ht_dual_stream_basic_rates; 224610893SQuaker.Fang@Sun.COM uint16_t rx_chain_select_flags; 224710893SQuaker.Fang@Sun.COM uint16_t reserved; 224810893SQuaker.Fang@Sun.COM } iwp_assoc_t; 224910893SQuaker.Fang@Sun.COM 225010893SQuaker.Fang@Sun.COM /* 225110893SQuaker.Fang@Sun.COM * structure for command IWP_CMD_TSF 225210893SQuaker.Fang@Sun.COM */ 225310893SQuaker.Fang@Sun.COM typedef struct iwp_cmd_tsf { 225410893SQuaker.Fang@Sun.COM uint32_t timestampl; 225510893SQuaker.Fang@Sun.COM uint32_t timestamph; 225610893SQuaker.Fang@Sun.COM uint16_t bintval; 225710893SQuaker.Fang@Sun.COM uint16_t atim; 225810893SQuaker.Fang@Sun.COM uint32_t binitval; 225910893SQuaker.Fang@Sun.COM uint16_t lintval; 226010893SQuaker.Fang@Sun.COM uint16_t reserved; 226110893SQuaker.Fang@Sun.COM } iwp_cmd_tsf_t; 226210893SQuaker.Fang@Sun.COM 226310893SQuaker.Fang@Sun.COM /* 226410893SQuaker.Fang@Sun.COM * structure for IWP_CMD_ADD_NODE 226510893SQuaker.Fang@Sun.COM */ 226610893SQuaker.Fang@Sun.COM #define STA_MODE_ADD_MSK (0) 226710893SQuaker.Fang@Sun.COM #define STA_MODE_MODIFY_MSK (1) 226810893SQuaker.Fang@Sun.COM 226910893SQuaker.Fang@Sun.COM #define STA_FLG_RTS_MIMO_PROT (1 << 17) 227010893SQuaker.Fang@Sun.COM #define STA_FLG_MAX_AMPDU_POS (19) 227110893SQuaker.Fang@Sun.COM #define STA_FLG_AMPDU_DENSITY_POS (23) 227210893SQuaker.Fang@Sun.COM #define STA_FLG_FAT_EN (1 << 21) 227310893SQuaker.Fang@Sun.COM 227410893SQuaker.Fang@Sun.COM #define STA_MODIFY_KEY_MASK (0x01) 227510893SQuaker.Fang@Sun.COM #define STA_MODIFY_TID_DISABLE_TX (0x02) 227610893SQuaker.Fang@Sun.COM #define STA_MODIFY_TX_RATE_MSK (0x04) 227710893SQuaker.Fang@Sun.COM #define STA_MODIFY_ADDBA_TID_MSK (0x08) 227810893SQuaker.Fang@Sun.COM #define STA_MODIFY_DELBA_TID_MSK (0x10) 227910893SQuaker.Fang@Sun.COM 228010893SQuaker.Fang@Sun.COM struct sta_id_modify { 228110893SQuaker.Fang@Sun.COM uint8_t addr[6]; 228210893SQuaker.Fang@Sun.COM uint16_t reserved1; 228310893SQuaker.Fang@Sun.COM uint8_t sta_id; 228410893SQuaker.Fang@Sun.COM uint8_t modify_mask; 228510893SQuaker.Fang@Sun.COM uint16_t reserved2; 228610893SQuaker.Fang@Sun.COM }; 228710893SQuaker.Fang@Sun.COM 228810893SQuaker.Fang@Sun.COM struct iwp_keyinfo { 228910893SQuaker.Fang@Sun.COM uint16_t key_flags; 229010893SQuaker.Fang@Sun.COM uint8_t tkip_rx_tsc_byte2; 229110893SQuaker.Fang@Sun.COM uint8_t reserved1; 229210893SQuaker.Fang@Sun.COM uint16_t tkip_rx_ttak[5]; 229310893SQuaker.Fang@Sun.COM uint8_t key_offset; 229410893SQuaker.Fang@Sun.COM uint8_t reserved2; 229510893SQuaker.Fang@Sun.COM uint8_t key[16]; 229610893SQuaker.Fang@Sun.COM uint32_t tx_secur_seq_cnt1; 229710893SQuaker.Fang@Sun.COM uint32_t tx_secur_seq_cnt2; 229810893SQuaker.Fang@Sun.COM uint32_t hw_tkip_mic_rx_key1; 229910893SQuaker.Fang@Sun.COM uint32_t hw_tkip_mic_rx_key2; 230010893SQuaker.Fang@Sun.COM uint32_t hw_tkip_mic_tx_key1; 230110893SQuaker.Fang@Sun.COM uint32_t hw_tkip_mic_tx_key2; 230210893SQuaker.Fang@Sun.COM }; 230310893SQuaker.Fang@Sun.COM typedef struct iwp_add_sta { 230410893SQuaker.Fang@Sun.COM uint8_t mode; 230510893SQuaker.Fang@Sun.COM uint8_t reserved[3]; 230610893SQuaker.Fang@Sun.COM struct sta_id_modify sta; 230710893SQuaker.Fang@Sun.COM struct iwp_keyinfo key; 230810893SQuaker.Fang@Sun.COM uint32_t station_flags; 230910893SQuaker.Fang@Sun.COM uint32_t station_flags_msk; 231010893SQuaker.Fang@Sun.COM uint16_t disable_tx; 231110893SQuaker.Fang@Sun.COM uint16_t reserved1; 231210893SQuaker.Fang@Sun.COM uint8_t add_immediate_ba_tid; 231310893SQuaker.Fang@Sun.COM uint8_t remove_immediate_ba_tid; 231410893SQuaker.Fang@Sun.COM uint16_t add_immediate_ba_ssn; 231510893SQuaker.Fang@Sun.COM uint32_t reserved2; 231610893SQuaker.Fang@Sun.COM } iwp_add_sta_t; 231710893SQuaker.Fang@Sun.COM 231810893SQuaker.Fang@Sun.COM typedef struct iwp_rem_sta { 231910893SQuaker.Fang@Sun.COM uint8_t num_sta; /* number of removed stations */ 232010893SQuaker.Fang@Sun.COM uint8_t reserved1[3]; 232110893SQuaker.Fang@Sun.COM uint8_t addr[6]; /* MAC address of the first station */ 232210893SQuaker.Fang@Sun.COM uint8_t reserved2[2]; 232310893SQuaker.Fang@Sun.COM } iwp_rem_sta_t; 232410893SQuaker.Fang@Sun.COM 232510893SQuaker.Fang@Sun.COM /* 232610893SQuaker.Fang@Sun.COM * Tx flags 232710893SQuaker.Fang@Sun.COM */ 232810893SQuaker.Fang@Sun.COM enum { 232910893SQuaker.Fang@Sun.COM TX_CMD_FLG_RTS_MSK = (1 << 1), 233010893SQuaker.Fang@Sun.COM TX_CMD_FLG_CTS_MSK = (1 << 2), 233110893SQuaker.Fang@Sun.COM TX_CMD_FLG_ACK_MSK = (1 << 3), 233210893SQuaker.Fang@Sun.COM TX_CMD_FLG_STA_RATE_MSK = (1 << 4), 233310893SQuaker.Fang@Sun.COM TX_CMD_FLG_IMM_BA_RSP_MASK = (1 << 6), 233410893SQuaker.Fang@Sun.COM TX_CMD_FLG_FULL_TXOP_PROT_MSK = (1 << 7), 233510893SQuaker.Fang@Sun.COM TX_CMD_FLG_ANT_SEL_MSK = 0xf00, 233610893SQuaker.Fang@Sun.COM TX_CMD_FLG_ANT_A_MSK = (1 << 8), 233710893SQuaker.Fang@Sun.COM TX_CMD_FLG_ANT_B_MSK = (1 << 9), 233810893SQuaker.Fang@Sun.COM 233910893SQuaker.Fang@Sun.COM /* ucode ignores BT priority for this frame */ 234010893SQuaker.Fang@Sun.COM TX_CMD_FLG_BT_DIS_MSK = (1 << 12), 234110893SQuaker.Fang@Sun.COM 234210893SQuaker.Fang@Sun.COM /* ucode overrides sequence control */ 234310893SQuaker.Fang@Sun.COM TX_CMD_FLG_SEQ_CTL_MSK = (1 << 13), 234410893SQuaker.Fang@Sun.COM 234510893SQuaker.Fang@Sun.COM /* signal that this frame is non-last MPDU */ 234610893SQuaker.Fang@Sun.COM TX_CMD_FLG_MORE_FRAG_MSK = (1 << 14), 234710893SQuaker.Fang@Sun.COM 234810893SQuaker.Fang@Sun.COM /* calculate TSF in outgoing frame */ 234910893SQuaker.Fang@Sun.COM TX_CMD_FLG_TSF_MSK = (1 << 16), 235010893SQuaker.Fang@Sun.COM 235110893SQuaker.Fang@Sun.COM /* activate TX calibration. */ 235210893SQuaker.Fang@Sun.COM TX_CMD_FLG_CALIB_MSK = (1 << 17), 235310893SQuaker.Fang@Sun.COM 235410893SQuaker.Fang@Sun.COM /* 235510893SQuaker.Fang@Sun.COM * signals that 2 bytes pad was inserted 235610893SQuaker.Fang@Sun.COM * after the MAC header 235710893SQuaker.Fang@Sun.COM */ 235810893SQuaker.Fang@Sun.COM TX_CMD_FLG_MH_PAD_MSK = (1 << 20), 235910893SQuaker.Fang@Sun.COM 236010893SQuaker.Fang@Sun.COM /* HCCA-AP - disable duration overwriting. */ 236110893SQuaker.Fang@Sun.COM TX_CMD_FLG_DUR_MSK = (1 << 25), 236210893SQuaker.Fang@Sun.COM }; 236310893SQuaker.Fang@Sun.COM 236410893SQuaker.Fang@Sun.COM 236510893SQuaker.Fang@Sun.COM /* 236610893SQuaker.Fang@Sun.COM * structure for command IWP_CMD_TX_DATA 236710893SQuaker.Fang@Sun.COM */ 236810893SQuaker.Fang@Sun.COM typedef struct iwp_tx_cmd { 236910893SQuaker.Fang@Sun.COM uint16_t len; 237010893SQuaker.Fang@Sun.COM uint16_t next_frame_len; 237110893SQuaker.Fang@Sun.COM uint32_t tx_flags; 237210893SQuaker.Fang@Sun.COM struct iwp_dram_scratch scratch; 237310893SQuaker.Fang@Sun.COM struct iwp_rate rate; 237410893SQuaker.Fang@Sun.COM uint8_t sta_id; 237510893SQuaker.Fang@Sun.COM uint8_t sec_ctl; 237610893SQuaker.Fang@Sun.COM uint8_t initial_rate_index; 237710893SQuaker.Fang@Sun.COM uint8_t reserved; 237810893SQuaker.Fang@Sun.COM uint8_t key[16]; 237910893SQuaker.Fang@Sun.COM uint16_t next_frame_flags; 238010893SQuaker.Fang@Sun.COM uint16_t reserved2; 238110893SQuaker.Fang@Sun.COM union { 238210893SQuaker.Fang@Sun.COM uint32_t life_time; 238310893SQuaker.Fang@Sun.COM uint32_t attempt; 238410893SQuaker.Fang@Sun.COM } stop_time; 238510893SQuaker.Fang@Sun.COM uint32_t dram_lsb_ptr; 238610893SQuaker.Fang@Sun.COM uint8_t dram_msb_ptr; 238710893SQuaker.Fang@Sun.COM uint8_t rts_retry_limit; 238810893SQuaker.Fang@Sun.COM uint8_t data_retry_limit; 238910893SQuaker.Fang@Sun.COM uint8_t tid_tspec; 239010893SQuaker.Fang@Sun.COM union { 239110893SQuaker.Fang@Sun.COM uint16_t pm_frame_timeout; 239210893SQuaker.Fang@Sun.COM uint16_t attempt_duration; 239310893SQuaker.Fang@Sun.COM } timeout; 239410893SQuaker.Fang@Sun.COM uint16_t driver_txop; 239510893SQuaker.Fang@Sun.COM } iwp_tx_cmd_t; 239610893SQuaker.Fang@Sun.COM 239710893SQuaker.Fang@Sun.COM 239810893SQuaker.Fang@Sun.COM /* 239910893SQuaker.Fang@Sun.COM * structure for command "TX beacon" 240010893SQuaker.Fang@Sun.COM */ 240110893SQuaker.Fang@Sun.COM 240210893SQuaker.Fang@Sun.COM typedef struct iwp_tx_beacon_cmd { 240310893SQuaker.Fang@Sun.COM iwp_tx_cmd_t config; 240410893SQuaker.Fang@Sun.COM uint16_t tim_idx; 240510893SQuaker.Fang@Sun.COM uint8_t tim_size; 240610893SQuaker.Fang@Sun.COM uint8_t reserved; 240710893SQuaker.Fang@Sun.COM uint8_t bcon_frame[2342]; 240810893SQuaker.Fang@Sun.COM } iwp_tx_beacon_cmd_t; 240910893SQuaker.Fang@Sun.COM 241010893SQuaker.Fang@Sun.COM 241110893SQuaker.Fang@Sun.COM /* 241210893SQuaker.Fang@Sun.COM * LEDs Command & Response 241310893SQuaker.Fang@Sun.COM * REPLY_LEDS_CMD = 0x48 (command, has simple generic response) 241410893SQuaker.Fang@Sun.COM * 241510893SQuaker.Fang@Sun.COM * For each of 3 possible LEDs (Activity/Link/Tech, selected by "id" field), 241610893SQuaker.Fang@Sun.COM * this command turns it on or off, or sets up a periodic blinking cycle. 241710893SQuaker.Fang@Sun.COM */ 241810893SQuaker.Fang@Sun.COM typedef struct iwp_led_cmd { 241910893SQuaker.Fang@Sun.COM uint32_t interval; /* "interval" in uSec */ 242010893SQuaker.Fang@Sun.COM uint8_t id; /* 1: Activity, 2: Link, 3: Tech */ 242110893SQuaker.Fang@Sun.COM /* 242210893SQuaker.Fang@Sun.COM * # intervals off while blinking; 242310893SQuaker.Fang@Sun.COM * "0", with > 0 "on" value, turns LED on 242410893SQuaker.Fang@Sun.COM */ 242510893SQuaker.Fang@Sun.COM uint8_t off; 242610893SQuaker.Fang@Sun.COM /* 242710893SQuaker.Fang@Sun.COM * # intervals on while blinking; 242810893SQuaker.Fang@Sun.COM * "0", regardless of "off", turns LED off 242910893SQuaker.Fang@Sun.COM */ 243010893SQuaker.Fang@Sun.COM uint8_t on; 243110893SQuaker.Fang@Sun.COM uint8_t reserved; 243210893SQuaker.Fang@Sun.COM } iwp_led_cmd_t; 243310893SQuaker.Fang@Sun.COM 243410893SQuaker.Fang@Sun.COM /* 243510893SQuaker.Fang@Sun.COM * structure for IWP_CMD_SET_POWER_MODE 243610893SQuaker.Fang@Sun.COM */ 243710893SQuaker.Fang@Sun.COM typedef struct iwp_powertable_cmd { 243810893SQuaker.Fang@Sun.COM uint16_t flags; 243910893SQuaker.Fang@Sun.COM uint8_t keep_alive_seconds; 244010893SQuaker.Fang@Sun.COM uint8_t debug_flags; 244110893SQuaker.Fang@Sun.COM uint32_t rx_timeout; 244210893SQuaker.Fang@Sun.COM uint32_t tx_timeout; 244310893SQuaker.Fang@Sun.COM uint32_t sleep[5]; 244410893SQuaker.Fang@Sun.COM uint32_t keep_alive_beacons; 244510893SQuaker.Fang@Sun.COM } iwp_powertable_cmd_t; 244610893SQuaker.Fang@Sun.COM 244710893SQuaker.Fang@Sun.COM struct iwp_ssid_ie { 244810893SQuaker.Fang@Sun.COM uint8_t id; 244910893SQuaker.Fang@Sun.COM uint8_t len; 245010893SQuaker.Fang@Sun.COM uint8_t ssid[32]; 245110893SQuaker.Fang@Sun.COM }; 245210893SQuaker.Fang@Sun.COM /* 245310893SQuaker.Fang@Sun.COM * structure for command IWP_CMD_SCAN 245410893SQuaker.Fang@Sun.COM */ 245510893SQuaker.Fang@Sun.COM typedef struct iwp_scan_hdr { 245610893SQuaker.Fang@Sun.COM uint16_t len; 245710893SQuaker.Fang@Sun.COM uint8_t reserved1; 245810893SQuaker.Fang@Sun.COM uint8_t nchan; 245910893SQuaker.Fang@Sun.COM /* 246010893SQuaker.Fang@Sun.COM * dwell only this long on quiet chnl 246110893SQuaker.Fang@Sun.COM * (active scan) 246210893SQuaker.Fang@Sun.COM */ 246310893SQuaker.Fang@Sun.COM uint16_t quiet_time; 246410893SQuaker.Fang@Sun.COM uint16_t quiet_plcp_th; /* quiet chnl is < this # pkts (typ. 1) */ 246510893SQuaker.Fang@Sun.COM uint16_t good_crc_th; /* passive -> active promotion threshold */ 246610893SQuaker.Fang@Sun.COM uint16_t rx_chain; 246710893SQuaker.Fang@Sun.COM /* 246810893SQuaker.Fang@Sun.COM * max usec to be out of associated (service) 246910893SQuaker.Fang@Sun.COM * chnl 247010893SQuaker.Fang@Sun.COM */ 247110893SQuaker.Fang@Sun.COM uint32_t max_out_time; 247210893SQuaker.Fang@Sun.COM /* 247310893SQuaker.Fang@Sun.COM * pause scan this long when returning to svc 247410893SQuaker.Fang@Sun.COM * chnl. 247510893SQuaker.Fang@Sun.COM * SP -- 31:22 # beacons, 21:0 additional usec. 247610893SQuaker.Fang@Sun.COM */ 247710893SQuaker.Fang@Sun.COM uint32_t suspend_time; 247810893SQuaker.Fang@Sun.COM uint32_t flags; 247910893SQuaker.Fang@Sun.COM uint32_t filter_flags; 248010893SQuaker.Fang@Sun.COM struct iwp_tx_cmd tx_cmd; 248110893SQuaker.Fang@Sun.COM struct iwp_ssid_ie direct_scan[20]; 248210893SQuaker.Fang@Sun.COM /* followed by probe request body */ 248310893SQuaker.Fang@Sun.COM /* followed by nchan x iwp_scan_chan */ 248410893SQuaker.Fang@Sun.COM } iwp_scan_hdr_t; 248510893SQuaker.Fang@Sun.COM 248610893SQuaker.Fang@Sun.COM typedef struct iwp_scan_chan { 248710893SQuaker.Fang@Sun.COM uint32_t type; 248810893SQuaker.Fang@Sun.COM uint16_t chan; 248910893SQuaker.Fang@Sun.COM struct iwp_tx_power tpc; 249010893SQuaker.Fang@Sun.COM uint16_t active_dwell; /* dwell time */ 249110893SQuaker.Fang@Sun.COM uint16_t passive_dwell; /* dwell time */ 249210893SQuaker.Fang@Sun.COM } iwp_scan_chan_t; 249310893SQuaker.Fang@Sun.COM 249410893SQuaker.Fang@Sun.COM /* 249510893SQuaker.Fang@Sun.COM * structure for IWP_CMD_BLUETOOTH 249610893SQuaker.Fang@Sun.COM */ 249710893SQuaker.Fang@Sun.COM typedef struct iwp_bt_cmd { 249810893SQuaker.Fang@Sun.COM uint8_t flags; 249910893SQuaker.Fang@Sun.COM uint8_t lead_time; 250010893SQuaker.Fang@Sun.COM uint8_t max_kill; 250110893SQuaker.Fang@Sun.COM uint8_t reserved; 250210893SQuaker.Fang@Sun.COM uint32_t kill_ack_mask; 250310893SQuaker.Fang@Sun.COM uint32_t kill_cts_mask; 250410893SQuaker.Fang@Sun.COM } iwp_bt_cmd_t; 250510893SQuaker.Fang@Sun.COM 250610893SQuaker.Fang@Sun.COM typedef struct iwp_wme_param { 250710893SQuaker.Fang@Sun.COM uint8_t aifsn; 250810893SQuaker.Fang@Sun.COM uint8_t cwmin_e; 250910893SQuaker.Fang@Sun.COM uint8_t cwmax_e; 251010893SQuaker.Fang@Sun.COM uint16_t txop; 251110893SQuaker.Fang@Sun.COM } iwp_wme_param_t; 251210893SQuaker.Fang@Sun.COM /* 251310893SQuaker.Fang@Sun.COM * QoS parameter command (REPLY_QOS_PARAM = 0x13) 251410893SQuaker.Fang@Sun.COM * FIFO0-background, FIFO1-best effort, FIFO2-video, FIFO3-voice 251510893SQuaker.Fang@Sun.COM */ 251610893SQuaker.Fang@Sun.COM 251710893SQuaker.Fang@Sun.COM struct iwp_edca_param { 251810893SQuaker.Fang@Sun.COM uint16_t cw_min; 251910893SQuaker.Fang@Sun.COM uint16_t cw_max; 252010893SQuaker.Fang@Sun.COM uint8_t aifsn; 252110893SQuaker.Fang@Sun.COM uint8_t reserved; 252210893SQuaker.Fang@Sun.COM uint16_t txop; 252310893SQuaker.Fang@Sun.COM }; 252410893SQuaker.Fang@Sun.COM 252510893SQuaker.Fang@Sun.COM typedef struct iwp_qos_param_cmd { 252610893SQuaker.Fang@Sun.COM uint32_t flags; 252710893SQuaker.Fang@Sun.COM struct iwp_edca_param ac[AC_NUM]; 252810893SQuaker.Fang@Sun.COM } iwp_qos_param_cmd_t; 252910893SQuaker.Fang@Sun.COM 253010893SQuaker.Fang@Sun.COM /* 253110893SQuaker.Fang@Sun.COM * firmware image header 253210893SQuaker.Fang@Sun.COM */ 253310893SQuaker.Fang@Sun.COM typedef struct iwp_firmware_hdr { 253410893SQuaker.Fang@Sun.COM uint32_t version; 253510893SQuaker.Fang@Sun.COM uint32_t bld_nu; 253610893SQuaker.Fang@Sun.COM uint32_t textsz; 253710893SQuaker.Fang@Sun.COM uint32_t datasz; 253810893SQuaker.Fang@Sun.COM uint32_t init_textsz; 253910893SQuaker.Fang@Sun.COM uint32_t init_datasz; 254010893SQuaker.Fang@Sun.COM uint32_t bootsz; 254110893SQuaker.Fang@Sun.COM } iwp_firmware_hdr_t; 254210893SQuaker.Fang@Sun.COM 254310893SQuaker.Fang@Sun.COM /* 254410893SQuaker.Fang@Sun.COM * structure for IWP_START_SCAN notification 254510893SQuaker.Fang@Sun.COM */ 254610893SQuaker.Fang@Sun.COM typedef struct iwp_start_scan { 254710893SQuaker.Fang@Sun.COM uint32_t timestampl; 254810893SQuaker.Fang@Sun.COM uint32_t timestamph; 254910893SQuaker.Fang@Sun.COM uint32_t tbeacon; 255010893SQuaker.Fang@Sun.COM uint8_t chan; 255110893SQuaker.Fang@Sun.COM uint8_t band; 255210893SQuaker.Fang@Sun.COM uint16_t reserved; 255310893SQuaker.Fang@Sun.COM uint32_t status; 255410893SQuaker.Fang@Sun.COM } iwp_start_scan_t; 255510893SQuaker.Fang@Sun.COM 255610893SQuaker.Fang@Sun.COM /* 255710893SQuaker.Fang@Sun.COM * structure for IWK_SCAN_COMPLETE notification 255810893SQuaker.Fang@Sun.COM */ 255910893SQuaker.Fang@Sun.COM typedef struct iwp_stop_scan { 256010893SQuaker.Fang@Sun.COM uint8_t nchan; 256110893SQuaker.Fang@Sun.COM uint8_t status; 256210893SQuaker.Fang@Sun.COM uint8_t reserved; 256310893SQuaker.Fang@Sun.COM uint8_t chan; 256410893SQuaker.Fang@Sun.COM uint8_t tsf; 256510893SQuaker.Fang@Sun.COM } iwp_stop_scan_t; 256610893SQuaker.Fang@Sun.COM 256710893SQuaker.Fang@Sun.COM 256810893SQuaker.Fang@Sun.COM #define IWP_READ(sc, reg) \ 256910893SQuaker.Fang@Sun.COM ddi_get32((sc)->sc_handle, (uint32_t *)((sc)->sc_base + (reg))) 257010893SQuaker.Fang@Sun.COM 257110893SQuaker.Fang@Sun.COM #define IWP_WRITE(sc, reg, val) \ 257210893SQuaker.Fang@Sun.COM ddi_put32((sc)->sc_handle, (uint32_t *)((sc)->sc_base + (reg)), (val)) 257310893SQuaker.Fang@Sun.COM 257410893SQuaker.Fang@Sun.COM /* 257510893SQuaker.Fang@Sun.COM * Driver can access peripheral registers 257610893SQuaker.Fang@Sun.COM * and ram via HBUS_TARG_PRPH_* registers. 257710893SQuaker.Fang@Sun.COM */ 257810893SQuaker.Fang@Sun.COM 257910893SQuaker.Fang@Sun.COM #define PRPH_BASE (0x00000) 258010893SQuaker.Fang@Sun.COM #define PRPH_END (0xFFFFF) 258110893SQuaker.Fang@Sun.COM 258210893SQuaker.Fang@Sun.COM #define IWP_SCD_BASE (PRPH_BASE + 0xA02C00) 258310893SQuaker.Fang@Sun.COM 258410893SQuaker.Fang@Sun.COM #define IWP_SCD_SRAM_BASE_ADDR (IWP_SCD_BASE + 0x0) 258510893SQuaker.Fang@Sun.COM #define IWP_SCD_DRAM_BASE_ADDR (IWP_SCD_BASE + 0x8) 258610893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUECHAIN_SEL (IWP_SCD_BASE + 0xE8) 258710893SQuaker.Fang@Sun.COM #define IWP_SCD_AGGR_SEL (IWP_SCD_BASE + 0x248) 258810893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_RDPTR(x) (IWP_SCD_BASE + 0x68 + (x) * 4) 258910893SQuaker.Fang@Sun.COM #define IWP_SCD_INTERRUPT_MASK (IWP_SCD_BASE + 0x108) 259010893SQuaker.Fang@Sun.COM #define IWP_SCD_TXFACT (IWP_SCD_BASE + 0x1C) 259110893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_STATUS_BITS(x) (IWP_SCD_BASE + 0x10C + (x) * 4) 259210893SQuaker.Fang@Sun.COM 259310893SQuaker.Fang@Sun.COM #define IWP_SCD_CONTEXT_DATA_OFFSET (0x600) 259410893SQuaker.Fang@Sun.COM #define IWP_SCD_TX_STTS_BITMAP_OFFSET (0x7B1) 259510893SQuaker.Fang@Sun.COM #define IWP_SCD_TRANSLATE_TBL_OFFSET (0x7E0) 259610893SQuaker.Fang@Sun.COM 259710893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS (0) 259810893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK (0x0000007F) 259910893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16) 260010893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000) 260110893SQuaker.Fang@Sun.COM 260210893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUECHAIN_SEL_ALL(x) (((1 << (x)) - 1) &\ 260310893SQuaker.Fang@Sun.COM (~(1 << IWP_CMD_QUEUE_NUM))) 260410893SQuaker.Fang@Sun.COM 260510893SQuaker.Fang@Sun.COM #define IWP_SCD_CONTEXT_QUEUE_OFFSET(x)\ 260610893SQuaker.Fang@Sun.COM (IWP_SCD_CONTEXT_DATA_OFFSET + (x) * 8) 260710893SQuaker.Fang@Sun.COM 260810893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_STTS_REG_POS_TXF (0) 260910893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_STTS_REG_POS_ACTIVE (3) 261010893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_STTS_REG_POS_WSL (4) 261110893SQuaker.Fang@Sun.COM #define IWP_SCD_QUEUE_STTS_REG_MSK (0x00FF0000) 261210893SQuaker.Fang@Sun.COM 261310893SQuaker.Fang@Sun.COM /* TX command security control */ 261410893SQuaker.Fang@Sun.COM #define TX_CMD_SEC_WEP (0x01) 261510893SQuaker.Fang@Sun.COM #define TX_CMD_SEC_CCM (0x02) 261610893SQuaker.Fang@Sun.COM #define TX_CMD_SEC_TKIP (0x03) 261710893SQuaker.Fang@Sun.COM #define TX_CMD_SEC_MSK (0x03) 261810893SQuaker.Fang@Sun.COM #define TX_CMD_SEC_SHIFT (6) 261910893SQuaker.Fang@Sun.COM #define TX_CMD_SEC_KEY128 (0x08) 262010893SQuaker.Fang@Sun.COM 262110893SQuaker.Fang@Sun.COM #define WEP_IV_LEN (4) 262210893SQuaker.Fang@Sun.COM #define WEP_ICV_LEN (4) 262310893SQuaker.Fang@Sun.COM #define CCMP_MIC_LEN (8) 262410893SQuaker.Fang@Sun.COM #define TKIP_ICV_LEN (4) 262510893SQuaker.Fang@Sun.COM 262610893SQuaker.Fang@Sun.COM #ifdef __cplusplus 262710893SQuaker.Fang@Sun.COM } 262810893SQuaker.Fang@Sun.COM #endif 262910893SQuaker.Fang@Sun.COM 263010893SQuaker.Fang@Sun.COM #endif /* _IWP_HW_H_ */ 2631