15779Sxy150489 /* 25779Sxy150489 * CDDL HEADER START 35779Sxy150489 * 45779Sxy150489 * The contents of this file are subject to the terms of the 55779Sxy150489 * Common Development and Distribution License (the "License"). 65779Sxy150489 * You may not use this file except in compliance with the License. 75779Sxy150489 * 8*12111SGuoqing.Zhu@Sun.COM * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9*12111SGuoqing.Zhu@Sun.COM * or http://www.opensolaris.org/os/licensing. 105779Sxy150489 * See the License for the specific language governing permissions 115779Sxy150489 * and limitations under the License. 125779Sxy150489 * 13*12111SGuoqing.Zhu@Sun.COM * When distributing Covered Code, include this CDDL HEADER in each 14*12111SGuoqing.Zhu@Sun.COM * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 155779Sxy150489 * If applicable, add the following below this CDDL HEADER, with the 165779Sxy150489 * fields enclosed by brackets "[]" replaced with your own identifying 175779Sxy150489 * information: Portions Copyright [yyyy] [name of copyright owner] 185779Sxy150489 * 195779Sxy150489 * CDDL HEADER END 205779Sxy150489 */ 215779Sxy150489 225779Sxy150489 /* 23*12111SGuoqing.Zhu@Sun.COM * Copyright(c) 2007-2010 Intel Corporation. All rights reserved. 245779Sxy150489 */ 255779Sxy150489 26*12111SGuoqing.Zhu@Sun.COM /* 27*12111SGuoqing.Zhu@Sun.COM * Copyright (c) 2008, 2010, Oracle and/or its affiliates. All rights reserved. 28*12111SGuoqing.Zhu@Sun.COM */ 29*12111SGuoqing.Zhu@Sun.COM 30*12111SGuoqing.Zhu@Sun.COM /* IntelVersion: 1.82.2.1 v3_3_14_3_BHSW1 */ 315812Sxy150489 325779Sxy150489 #ifndef _IGB_REGS_H 335779Sxy150489 #define _IGB_REGS_H 345779Sxy150489 355779Sxy150489 #ifdef __cplusplus 365779Sxy150489 extern "C" { 375779Sxy150489 #endif 385779Sxy150489 395779Sxy150489 #define E1000_CTRL 0x00000 /* Device Control - RW */ 405779Sxy150489 #define E1000_CTRL_DUP 0x00004 /* Device Control Duplicate (Shadow) - RW */ 415779Sxy150489 #define E1000_STATUS 0x00008 /* Device Status - RO */ 425779Sxy150489 #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */ 435779Sxy150489 #define E1000_EERD 0x00014 /* EEPROM Read - RW */ 445779Sxy150489 #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */ 455779Sxy150489 #define E1000_FLA 0x0001C /* Flash Access - RW */ 465779Sxy150489 #define E1000_MDIC 0x00020 /* MDI Control - RW */ 4711155SJason.Xu@Sun.COM #define E1000_MDICNFG 0x00E04 /* MDI Config - RW */ 4811155SJason.Xu@Sun.COM #define E1000_REGISTER_SET_SIZE 0x20000 /* CSR Size */ 4911155SJason.Xu@Sun.COM #define E1000_EEPROM_INIT_CTRL_WORD_2 0x0F /* EEPROM Init Ctrl Word 2 */ 5011155SJason.Xu@Sun.COM #define E1000_BARCTRL 0x5BBC /* BAR ctrl reg */ 5111155SJason.Xu@Sun.COM #define E1000_BARCTRL_FLSIZE 0x0700 /* BAR ctrl Flsize */ 5211155SJason.Xu@Sun.COM #define E1000_BARCTRL_CSRSIZE 0x2000 /* BAR ctrl CSR size */ 535779Sxy150489 #define E1000_SCTL 0x00024 /* SerDes Control - RW */ 545779Sxy150489 #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */ 555779Sxy150489 #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */ 568571SChenlu.Chen@Sun.COM #define E1000_FEXT 0x0002C /* Future Extended - RW */ 575779Sxy150489 #define E1000_FEXTNVM 0x00028 /* Future Extended NVM - RW */ 585779Sxy150489 #define E1000_FCT 0x00030 /* Flow Control Type - RW */ 595779Sxy150489 #define E1000_CONNSW 0x00034 /* Copper/Fiber switch control - RW */ 605779Sxy150489 #define E1000_VET 0x00038 /* VLAN Ether Type - RW */ 615779Sxy150489 #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */ 625779Sxy150489 #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */ 635779Sxy150489 #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */ 645779Sxy150489 #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */ 655779Sxy150489 #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */ 665779Sxy150489 #define E1000_IAM 0x000E0 /* Interrupt Acknowledge Auto Mask */ 675779Sxy150489 #define E1000_RCTL 0x00100 /* Rx Control - RW */ 685779Sxy150489 #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */ 695779Sxy150489 #define E1000_TXCW 0x00178 /* Tx Configuration Word - RW */ 705779Sxy150489 #define E1000_RXCW 0x00180 /* Rx Configuration Word - RO */ 715779Sxy150489 #define E1000_EICR 0x01580 /* Ext. Interrupt Cause Read - R/clr */ 725779Sxy150489 #define E1000_EITR(_n) (0x01680 + (0x4 * (_n))) 735779Sxy150489 #define E1000_EICS 0x01520 /* Ext. Interrupt Cause Set - W0 */ 745779Sxy150489 #define E1000_EIMS 0x01524 /* Ext. Interrupt Mask Set/Read - RW */ 755779Sxy150489 #define E1000_EIMC 0x01528 /* Ext. Interrupt Mask Clear - WO */ 765779Sxy150489 #define E1000_EIAC 0x0152C /* Ext. Interrupt Auto Clear - RW */ 775779Sxy150489 #define E1000_EIAM 0x01530 /* Ext. Interrupt Ack Auto Clear Mask - RW */ 788571SChenlu.Chen@Sun.COM #define E1000_GPIE 0x01514 /* General Purpose Interrupt Enable - RW */ 798571SChenlu.Chen@Sun.COM #define E1000_IVAR0 0x01700 /* Interrupt Vector Allocation (array) - RW */ 808571SChenlu.Chen@Sun.COM #define E1000_IVAR_MISC 0x01740 /* IVAR for "other" causes - RW */ 815779Sxy150489 #define E1000_TCTL 0x00400 /* Tx Control - RW */ 825779Sxy150489 #define E1000_TCTL_EXT 0x00404 /* Extended Tx Control - RW */ 835779Sxy150489 #define E1000_TIPG 0x00410 /* Tx Inter-packet gap -RW */ 845779Sxy150489 #define E1000_TBT 0x00448 /* Tx Burst Timer - RW */ 855779Sxy150489 #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */ 865779Sxy150489 #define E1000_LEDCTL 0x00E00 /* LED Control - RW */ 875779Sxy150489 #define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */ 885779Sxy150489 #define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */ 895779Sxy150489 #define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */ 905779Sxy150489 #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */ 915779Sxy150489 #define E1000_PBS 0x01008 /* Packet Buffer Size */ 925779Sxy150489 #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */ 935779Sxy150489 #define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */ 945779Sxy150489 #define E1000_FLASHT 0x01028 /* FLASH Timer Register */ 955779Sxy150489 #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */ 965779Sxy150489 #define E1000_FLSWCTL 0x01030 /* FLASH control register */ 975779Sxy150489 #define E1000_FLSWDATA 0x01034 /* FLASH data register */ 985779Sxy150489 #define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */ 995779Sxy150489 #define E1000_FLOP 0x0103C /* FLASH Opcode Register */ 1005779Sxy150489 #define E1000_I2CCMD 0x01028 /* SFPI2C Command Register - RW */ 10111155SJason.Xu@Sun.COM #define E1000_I2CPARAMS 0x0102C /* SFPI2C Parameters Register - RW */ 1025779Sxy150489 #define E1000_WDSTP 0x01040 /* Watchdog Setup - RW */ 1035779Sxy150489 #define E1000_SWDSTS 0x01044 /* SW Device Status - RW */ 1045779Sxy150489 #define E1000_FRTIMER 0x01048 /* Free Running Timer - RW */ 1055779Sxy150489 #define E1000_TCPTIMER 0x0104C /* TCP Timer - RW */ 1068571SChenlu.Chen@Sun.COM #define E1000_VPDDIAG 0x01060 /* VPD Diagnostic - RO */ 10711155SJason.Xu@Sun.COM #define E1000_ICR_V2 0x01500 /* Interrupt Cause - new location - RC */ 10811155SJason.Xu@Sun.COM #define E1000_ICS_V2 0x01504 /* Interrupt Cause Set - new location - WO */ 10911155SJason.Xu@Sun.COM /* Interrupt Mask Set/Read - new location - RW */ 11011155SJason.Xu@Sun.COM #define E1000_IMS_V2 0x01508 11111155SJason.Xu@Sun.COM #define E1000_IMC_V2 0x0150C /* Interrupt Mask Clear - new location - WO */ 11211155SJason.Xu@Sun.COM /* Interrupt Ack Auto Mask - new location - RW */ 11311155SJason.Xu@Sun.COM #define E1000_IAM_V2 0x01510 1145779Sxy150489 #define E1000_ERT 0x02008 /* Early Rx Threshold - RW */ 1155779Sxy150489 #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */ 1165779Sxy150489 #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */ 1175779Sxy150489 #define E1000_PSRCTL 0x02170 /* Packet Split Receive Control - RW */ 1185779Sxy150489 #define E1000_RDFPCQ(_n) (0x02430 + (0x4 * (_n))) 1195779Sxy150489 #define E1000_PBRTH 0x02458 /* PB Rx Arbitration Threshold - RW */ 1205779Sxy150489 #define E1000_FCRTV 0x02460 /* Flow Control Refresh Timer Value - RW */ 1215779Sxy150489 /* Split and Replication Rx Control - RW */ 1225779Sxy150489 #define E1000_RDPUMB 0x025CC /* DMA Rx Descriptor uC Mailbox - RW */ 1235779Sxy150489 #define E1000_RDPUAD 0x025D0 /* DMA Rx Descriptor uC Addr Command - RW */ 1245779Sxy150489 #define E1000_RDPUWD 0x025D4 /* DMA Rx Descriptor uC Data Write - RW */ 1255779Sxy150489 #define E1000_RDPURD 0x025D8 /* DMA Rx Descriptor uC Data Read - RW */ 1265779Sxy150489 #define E1000_RDPUCTL 0x025DC /* DMA Rx Descriptor uC Control - RW */ 1278571SChenlu.Chen@Sun.COM #define E1000_PBDIAG 0x02458 /* Packet Buffer Diagnostic - RW */ 1288571SChenlu.Chen@Sun.COM #define E1000_RXPBS 0x02404 /* Rx Packet Buffer Size - RW */ 12911155SJason.Xu@Sun.COM /* Same as RXPBS, renamed for newer adapters - RW */ 13011155SJason.Xu@Sun.COM #define E1000_IRPBS 0x02404 1315779Sxy150489 #define E1000_RDTR 0x02820 /* Rx Delay Timer - RW */ 1325779Sxy150489 #define E1000_RADV 0x0282C /* Rx Interrupt Absolute Delay Timer - RW */ 1335779Sxy150489 /* 1345779Sxy150489 * Convenience macros 1355779Sxy150489 * 1365779Sxy150489 * Note: "_n" is the queue number of the register to be written to. 1375779Sxy150489 * 1385779Sxy150489 * Example usage: 1395779Sxy150489 * E1000_RDBAL_REG(current_rx_queue) 1405779Sxy150489 */ 1418571SChenlu.Chen@Sun.COM #define E1000_RDBAL(_n) ((_n) < 4 ? \ 1428571SChenlu.Chen@Sun.COM (0x02800 + ((_n) * 0x100)) : \ 1438571SChenlu.Chen@Sun.COM (0x0C000 + ((_n) * 0x40))) 1448571SChenlu.Chen@Sun.COM #define E1000_RDBAH(_n) ((_n) < 4 ? \ 1458571SChenlu.Chen@Sun.COM (0x02804 + ((_n) * 0x100)) : \ 1468571SChenlu.Chen@Sun.COM (0x0C004 + ((_n) * 0x40))) 1478571SChenlu.Chen@Sun.COM #define E1000_RDLEN(_n) ((_n) < 4 ? \ 1488571SChenlu.Chen@Sun.COM (0x02808 + ((_n) * 0x100)) : \ 1498571SChenlu.Chen@Sun.COM (0x0C008 + ((_n) * 0x40))) 1508571SChenlu.Chen@Sun.COM #define E1000_SRRCTL(_n) ((_n) < 4 ? \ 1518571SChenlu.Chen@Sun.COM (0x0280C + ((_n) * 0x100)) : \ 1528571SChenlu.Chen@Sun.COM (0x0C00C + ((_n) * 0x40))) 1538571SChenlu.Chen@Sun.COM #define E1000_RDH(_n) ((_n) < 4 ? \ 1548571SChenlu.Chen@Sun.COM (0x02810 + ((_n) * 0x100)) : \ 1558571SChenlu.Chen@Sun.COM (0x0C010 + ((_n) * 0x40))) 15611155SJason.Xu@Sun.COM #define E1000_RXCTL(_n) ((_n) < 4 ? \ 15711155SJason.Xu@Sun.COM (0x02814 + ((_n) * 0x100)) : \ 15811155SJason.Xu@Sun.COM (0x0C014 + ((_n) * 0x40))) 15911155SJason.Xu@Sun.COM #define E1000_DCA_RXCTRL(_n) E1000_RXCTL(_n) 1608571SChenlu.Chen@Sun.COM #define E1000_RDT(_n) ((_n) < 4 ? \ 1618571SChenlu.Chen@Sun.COM (0x02818 + ((_n) * 0x100)) : \ 1628571SChenlu.Chen@Sun.COM (0x0C018 + ((_n) * 0x40))) 1638571SChenlu.Chen@Sun.COM #define E1000_RXDCTL(_n) ((_n) < 4 ? \ 1648571SChenlu.Chen@Sun.COM (0x02828 + ((_n) * 0x100)) : \ 1658571SChenlu.Chen@Sun.COM (0x0C028 + ((_n) * 0x40))) 16611155SJason.Xu@Sun.COM #define E1000_RQDPC(_n) ((_n) < 4 ? \ 16711155SJason.Xu@Sun.COM (0x02830 + ((_n) * 0x100)) : \ 16811155SJason.Xu@Sun.COM (0x0C030 + ((_n) * 0x40))) 1698571SChenlu.Chen@Sun.COM #define E1000_TDBAL(_n) ((_n) < 4 ? \ 1708571SChenlu.Chen@Sun.COM (0x03800 + ((_n) * 0x100)) : \ 1718571SChenlu.Chen@Sun.COM (0x0E000 + ((_n) * 0x40))) 1728571SChenlu.Chen@Sun.COM #define E1000_TDBAH(_n) ((_n) < 4 ? \ 1738571SChenlu.Chen@Sun.COM (0x03804 + ((_n) * 0x100)) : \ 1748571SChenlu.Chen@Sun.COM (0x0E004 + ((_n) * 0x40))) 1758571SChenlu.Chen@Sun.COM #define E1000_TDLEN(_n) ((_n) < 4 ? \ 1768571SChenlu.Chen@Sun.COM (0x03808 + ((_n) * 0x100)) : \ 1778571SChenlu.Chen@Sun.COM (0x0E008 + ((_n) * 0x40))) 1788571SChenlu.Chen@Sun.COM #define E1000_TDH(_n) ((_n) < 4 ? \ 1798571SChenlu.Chen@Sun.COM (0x03810 + ((_n) * 0x100)) : \ 1808571SChenlu.Chen@Sun.COM (0x0E010 + ((_n) * 0x40))) 18111155SJason.Xu@Sun.COM #define E1000_TXCTL(_n) ((_n) < 4 ? \ 18211155SJason.Xu@Sun.COM (0x03814 + ((_n) * 0x100)) : \ 18311155SJason.Xu@Sun.COM (0x0E014 + ((_n) * 0x40))) 18411155SJason.Xu@Sun.COM #define E1000_DCA_TXCTRL(_n) E1000_TXCTL(_n) 1858571SChenlu.Chen@Sun.COM #define E1000_TDT(_n) ((_n) < 4 ? \ 1868571SChenlu.Chen@Sun.COM (0x03818 + ((_n) * 0x100)) : \ 1878571SChenlu.Chen@Sun.COM (0x0E018 + ((_n) * 0x40))) 1888571SChenlu.Chen@Sun.COM #define E1000_TXDCTL(_n) ((_n) < 4 ? \ 1898571SChenlu.Chen@Sun.COM (0x03828 + ((_n) * 0x100)) : \ 1908571SChenlu.Chen@Sun.COM (0x0E028 + ((_n) * 0x40))) 1918571SChenlu.Chen@Sun.COM #define E1000_TDWBAL(_n) ((_n) < 4 ? \ 1928571SChenlu.Chen@Sun.COM (0x03838 + ((_n) * 0x100)) : \ 1938571SChenlu.Chen@Sun.COM (0x0E038 + ((_n) * 0x40))) 1948571SChenlu.Chen@Sun.COM #define E1000_TDWBAH(_n) ((_n) < 4 ? \ 1958571SChenlu.Chen@Sun.COM (0x0383C + ((_n) * 0x100)) : \ 1968571SChenlu.Chen@Sun.COM (0x0E03C + ((_n) * 0x40))) 19711155SJason.Xu@Sun.COM #define E1000_TARC(_n) (0x03840 + ((_n) * 0x100)) 1985779Sxy150489 #define E1000_RSRPD 0x02C00 /* Rx Small Packet Detect - RW */ 1995779Sxy150489 #define E1000_RAID 0x02C08 /* Receive Ack Interrupt Delay - RW */ 2005779Sxy150489 #define E1000_TXDMAC 0x03000 /* Tx DMA Control - RW */ 2015779Sxy150489 #define E1000_KABGTXD 0x03004 /* AFE Band Gap Transmit Ref Data */ 2025779Sxy150489 #define E1000_PSRTYPE(_i) (0x05480 + ((_i) * 4)) 2038571SChenlu.Chen@Sun.COM #define E1000_RAL(_i) (((_i) <= 15) ? \ 2048571SChenlu.Chen@Sun.COM (0x05400 + ((_i) * 8)) : \ 2058571SChenlu.Chen@Sun.COM (0x054E0 + ((_i - 16) * 8))) 2068571SChenlu.Chen@Sun.COM #define E1000_RAH(_i) (((_i) <= 15) ? \ 2078571SChenlu.Chen@Sun.COM (0x05404 + ((_i) * 8)) : \ 2088571SChenlu.Chen@Sun.COM (0x054E4 + ((_i - 16) * 8))) 2095779Sxy150489 #define E1000_IP4AT_REG(_i) (0x05840 + ((_i) * 8)) 2105779Sxy150489 #define E1000_IP6AT_REG(_i) (0x05880 + ((_i) * 4)) 2115779Sxy150489 #define E1000_WUPM_REG(_i) (0x05A00 + ((_i) * 4)) 2125779Sxy150489 #define E1000_FFMT_REG(_i) (0x09000 + ((_i) * 8)) 2135779Sxy150489 #define E1000_FFVT_REG(_i) (0x09800 + ((_i) * 8)) 2145779Sxy150489 #define E1000_FFLT_REG(_i) (0x05F00 + ((_i) * 8)) 2158571SChenlu.Chen@Sun.COM #define E1000_PBSLAC 0x03100 /* Packet Buffer Slave Access Control */ 2168571SChenlu.Chen@Sun.COM /* Packet Buffer DWORD (_n) */ 2178571SChenlu.Chen@Sun.COM #define E1000_PBSLAD(_n) (0x03110 + (0x4 * (_n))) 2188571SChenlu.Chen@Sun.COM #define E1000_TXPBS 0x03404 /* Tx Packet Buffer Size - RW */ 21911155SJason.Xu@Sun.COM /* Same as TXPBS, renamed for newer adpaters - RW */ 22011155SJason.Xu@Sun.COM #define E1000_ITPBS 0x03404 2215779Sxy150489 #define E1000_TDFH 0x03410 /* Tx Data FIFO Head - RW */ 2225779Sxy150489 #define E1000_TDFT 0x03418 /* Tx Data FIFO Tail - RW */ 2235779Sxy150489 #define E1000_TDFHS 0x03420 /* Tx Data FIFO Head Saved - RW */ 2245779Sxy150489 #define E1000_TDFTS 0x03428 /* Tx Data FIFO Tail Saved - RW */ 2255779Sxy150489 #define E1000_TDFPC 0x03430 /* Tx Data FIFO Packet Count - RW */ 2265779Sxy150489 #define E1000_TDPUMB 0x0357C /* DMA Tx Descriptor uC Mail Box - RW */ 2275779Sxy150489 #define E1000_TDPUAD 0x03580 /* DMA Tx Descriptor uC Addr Command - RW */ 2285779Sxy150489 #define E1000_TDPUWD 0x03584 /* DMA Tx Descriptor uC Data Write - RW */ 2295779Sxy150489 #define E1000_TDPURD 0x03588 /* DMA Tx Descriptor uC Data Read - RW */ 2305779Sxy150489 #define E1000_TDPUCTL 0x0358C /* DMA Tx Descriptor uC Control - RW */ 2315779Sxy150489 #define E1000_DTXCTL 0x03590 /* DMA Tx Control - RW */ 2328571SChenlu.Chen@Sun.COM #define E1000_DTXTCPFLGL 0x0359C /* DMA Tx Control flag low - RW */ 2338571SChenlu.Chen@Sun.COM #define E1000_DTXTCPFLGH 0x035A0 /* DMA Tx Control flag high - RW */ 2348571SChenlu.Chen@Sun.COM #define E1000_DTXMXSZRQ 0x03540 /* DMA Tx Max Total Allow Size Requests - RW */ 2355779Sxy150489 #define E1000_TIDV 0x03820 /* Tx Interrupt Delay Value - RW */ 2365779Sxy150489 #define E1000_TADV 0x0382C /* Tx Interrupt Absolute Delay Val - RW */ 2375779Sxy150489 #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */ 2385779Sxy150489 #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */ 2395779Sxy150489 #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */ 2405779Sxy150489 #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */ 2415779Sxy150489 #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */ 2425779Sxy150489 #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */ 2435779Sxy150489 #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */ 2445779Sxy150489 #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */ 2455779Sxy150489 #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */ 2465779Sxy150489 #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */ 2475779Sxy150489 #define E1000_COLC 0x04028 /* Collision Count - R/clr */ 2485779Sxy150489 #define E1000_DC 0x04030 /* Defer Count - R/clr */ 2495779Sxy150489 #define E1000_TNCRS 0x04034 /* Tx-No CRS - R/clr */ 2505779Sxy150489 #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */ 2515779Sxy150489 #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */ 2525779Sxy150489 #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */ 2535779Sxy150489 #define E1000_XONRXC 0x04048 /* XON Rx Count - R/clr */ 2545779Sxy150489 #define E1000_XONTXC 0x0404C /* XON Tx Count - R/clr */ 2555779Sxy150489 #define E1000_XOFFRXC 0x04050 /* XOFF Rx Count - R/clr */ 2565779Sxy150489 #define E1000_XOFFTXC 0x04054 /* XOFF Tx Count - R/clr */ 2575779Sxy150489 #define E1000_FCRUC 0x04058 /* Flow Control Rx Unsupported Count- R/clr */ 2585779Sxy150489 #define E1000_PRC64 0x0405C /* Packets Rx (64 bytes) - R/clr */ 2595779Sxy150489 #define E1000_PRC127 0x04060 /* Packets Rx (65-127 bytes) - R/clr */ 2605779Sxy150489 #define E1000_PRC255 0x04064 /* Packets Rx (128-255 bytes) - R/clr */ 2615779Sxy150489 #define E1000_PRC511 0x04068 /* Packets Rx (255-511 bytes) - R/clr */ 2625779Sxy150489 #define E1000_PRC1023 0x0406C /* Packets Rx (512-1023 bytes) - R/clr */ 2635779Sxy150489 #define E1000_PRC1522 0x04070 /* Packets Rx (1024-1522 bytes) - R/clr */ 2645779Sxy150489 #define E1000_GPRC 0x04074 /* Good Packets Rx Count - R/clr */ 2655779Sxy150489 #define E1000_BPRC 0x04078 /* Broadcast Packets Rx Count - R/clr */ 2665779Sxy150489 #define E1000_MPRC 0x0407C /* Multicast Packets Rx Count - R/clr */ 2675779Sxy150489 #define E1000_GPTC 0x04080 /* Good Packets Tx Count - R/clr */ 2685779Sxy150489 #define E1000_GORCL 0x04088 /* Good Octets Rx Count Low - R/clr */ 2695779Sxy150489 #define E1000_GORCH 0x0408C /* Good Octets Rx Count High - R/clr */ 2705779Sxy150489 #define E1000_GOTCL 0x04090 /* Good Octets Tx Count Low - R/clr */ 2715779Sxy150489 #define E1000_GOTCH 0x04094 /* Good Octets Tx Count High - R/clr */ 2725779Sxy150489 #define E1000_RNBC 0x040A0 /* Rx No Buffers Count - R/clr */ 2735779Sxy150489 #define E1000_RUC 0x040A4 /* Rx Undersize Count - R/clr */ 2745779Sxy150489 #define E1000_RFC 0x040A8 /* Rx Fragment Count - R/clr */ 2755779Sxy150489 #define E1000_ROC 0x040AC /* Rx Oversize Count - R/clr */ 2765779Sxy150489 #define E1000_RJC 0x040B0 /* Rx Jabber Count - R/clr */ 2775779Sxy150489 #define E1000_MGTPRC 0x040B4 /* Management Packets Rx Count - R/clr */ 2785779Sxy150489 #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */ 2795779Sxy150489 #define E1000_MGTPTC 0x040BC /* Management Packets Tx Count - R/clr */ 2805779Sxy150489 #define E1000_TORL 0x040C0 /* Total Octets Rx Low - R/clr */ 2815779Sxy150489 #define E1000_TORH 0x040C4 /* Total Octets Rx High - R/clr */ 2825779Sxy150489 #define E1000_TOTL 0x040C8 /* Total Octets Tx Low - R/clr */ 2835779Sxy150489 #define E1000_TOTH 0x040CC /* Total Octets Tx High - R/clr */ 2845779Sxy150489 #define E1000_TPR 0x040D0 /* Total Packets Rx - R/clr */ 2855779Sxy150489 #define E1000_TPT 0x040D4 /* Total Packets Tx - R/clr */ 2865779Sxy150489 #define E1000_PTC64 0x040D8 /* Packets Tx (64 bytes) - R/clr */ 2875779Sxy150489 #define E1000_PTC127 0x040DC /* Packets Tx (65-127 bytes) - R/clr */ 2885779Sxy150489 #define E1000_PTC255 0x040E0 /* Packets Tx (128-255 bytes) - R/clr */ 2895779Sxy150489 #define E1000_PTC511 0x040E4 /* Packets Tx (256-511 bytes) - R/clr */ 2905779Sxy150489 #define E1000_PTC1023 0x040E8 /* Packets Tx (512-1023 bytes) - R/clr */ 2915779Sxy150489 #define E1000_PTC1522 0x040EC /* Packets Tx (1024-1522 Bytes) - R/clr */ 2925779Sxy150489 #define E1000_MPTC 0x040F0 /* Multicast Packets Tx Count - R/clr */ 2935779Sxy150489 #define E1000_BPTC 0x040F4 /* Broadcast Packets Tx Count - R/clr */ 2945779Sxy150489 #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context Tx - R/clr */ 2955779Sxy150489 #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context Tx Fail - R/clr */ 2965779Sxy150489 #define E1000_IAC 0x04100 /* Interrupt Assertion Count */ 2978571SChenlu.Chen@Sun.COM #define E1000_ICRXPTC 0x04104 /* Interrupt Cause Rx Pkt Timer Expire Count */ 2988571SChenlu.Chen@Sun.COM #define E1000_ICRXATC 0x04108 /* Interrupt Cause Rx Abs Timer Expire Count */ 2998571SChenlu.Chen@Sun.COM #define E1000_ICTXPTC 0x0410C /* Interrupt Cause Tx Pkt Timer Expire Count */ 3008571SChenlu.Chen@Sun.COM #define E1000_ICTXATC 0x04110 /* Interrupt Cause Tx Abs Timer Expire Count */ 3015779Sxy150489 #define E1000_ICTXQEC 0x04118 /* Interrupt Cause Tx Queue Empty Count */ 3028571SChenlu.Chen@Sun.COM #define E1000_ICTXQMTC 0x0411C /* Interrupt Cause Tx Queue Min Thresh Count */ 3038571SChenlu.Chen@Sun.COM #define E1000_ICRXDMTC 0x04120 /* Interrupt Cause Rx Desc Min Thresh Count */ 3045779Sxy150489 #define E1000_ICRXOC 0x04124 /* Interrupt Cause Receiver Overrun Count */ 3055779Sxy150489 3068571SChenlu.Chen@Sun.COM /* LinkSec Tx Untagged Packet Count - OutPktsUntagged */ 3078571SChenlu.Chen@Sun.COM #define E1000_LSECTXUT 0x04300 3088571SChenlu.Chen@Sun.COM /* LinkSec Encrypted Tx Packets Count - OutPktsEncrypted */ 3098571SChenlu.Chen@Sun.COM #define E1000_LSECTXPKTE 0x04304 3108571SChenlu.Chen@Sun.COM /* LinkSec Protected Tx Packet Count - OutPktsProtected */ 3118571SChenlu.Chen@Sun.COM #define E1000_LSECTXPKTP 0x04308 3128571SChenlu.Chen@Sun.COM /* LinkSec Encrypted Tx Octets Count - OutOctetsEncrypted */ 3138571SChenlu.Chen@Sun.COM #define E1000_LSECTXOCTE 0x0430C 3148571SChenlu.Chen@Sun.COM /* LinkSec Protected Tx Octets Count - OutOctetsProtected */ 3158571SChenlu.Chen@Sun.COM #define E1000_LSECTXOCTP 0x04310 3168571SChenlu.Chen@Sun.COM /* LinkSec Untagged non-Strict Rx Packet Count - InPktsUntagged/InPktsNoTag */ 3178571SChenlu.Chen@Sun.COM #define E1000_LSECRXUT 0x04314 3188571SChenlu.Chen@Sun.COM /* LinkSec Rx Octets Decrypted Count - InOctetsDecrypted */ 3198571SChenlu.Chen@Sun.COM #define E1000_LSECRXOCTD 0x0431C 3208571SChenlu.Chen@Sun.COM /* LinkSec Rx Octets Validated - InOctetsValidated */ 3218571SChenlu.Chen@Sun.COM #define E1000_LSECRXOCTV 0x04320 3228571SChenlu.Chen@Sun.COM /* LinkSec Rx Bad Tag - InPktsBadTag */ 3238571SChenlu.Chen@Sun.COM #define E1000_LSECRXBAD 0x04324 3248571SChenlu.Chen@Sun.COM /* LinkSec Rx Packet No SCI Count - InPktsNoSci */ 3258571SChenlu.Chen@Sun.COM #define E1000_LSECRXNOSCI 0x04328 3268571SChenlu.Chen@Sun.COM /* LinkSec Rx Packet Unknown SCI Count - InPktsUnknownSci */ 3278571SChenlu.Chen@Sun.COM #define E1000_LSECRXUNSCI 0x0432C 3288571SChenlu.Chen@Sun.COM /* LinkSec Rx Unchecked Packets Count - InPktsUnchecked */ 3298571SChenlu.Chen@Sun.COM #define E1000_LSECRXUNCH 0x04330 3308571SChenlu.Chen@Sun.COM /* LinkSec Rx Delayed Packet Count - InPktsDelayed */ 3318571SChenlu.Chen@Sun.COM #define E1000_LSECRXDELAY 0x04340 3328571SChenlu.Chen@Sun.COM /* LinkSec Rx Late Packets Count - InPktsLate */ 3338571SChenlu.Chen@Sun.COM #define E1000_LSECRXLATE 0x04350 3348571SChenlu.Chen@Sun.COM /* LinkSec Rx Packet OK Count - InPktsOk */ 3358571SChenlu.Chen@Sun.COM #define E1000_LSECRXOK(_n) (0x04360 + (0x04 * (_n))) 3368571SChenlu.Chen@Sun.COM /* LinkSec Rx Invalid Count - InPktsInvalid */ 3378571SChenlu.Chen@Sun.COM #define E1000_LSECRXINV(_n) (0x04380 + (0x04 * (_n))) 3388571SChenlu.Chen@Sun.COM /* LinkSec Rx Not Valid Count - InPktsNotValid */ 3398571SChenlu.Chen@Sun.COM #define E1000_LSECRXNV(_n) (0x043A0 + (0x04 * (_n))) 3408571SChenlu.Chen@Sun.COM /* LinkSec Rx Unused SA Count - InPktsUnusedSa */ 3418571SChenlu.Chen@Sun.COM #define E1000_LSECRXUNSA 0x043C0 3428571SChenlu.Chen@Sun.COM /* LinkSec Rx Not Using SA Count - InPktsNotUsingSa */ 3438571SChenlu.Chen@Sun.COM #define E1000_LSECRXNUSA 0x043D0 3448571SChenlu.Chen@Sun.COM /* LinkSec Tx Capabilities Register - RO */ 3458571SChenlu.Chen@Sun.COM #define E1000_LSECTXCAP 0x0B000 3468571SChenlu.Chen@Sun.COM /* LinkSec Rx Capabilities Register - RO */ 3478571SChenlu.Chen@Sun.COM #define E1000_LSECRXCAP 0x0B300 3488571SChenlu.Chen@Sun.COM #define E1000_LSECTXCTRL 0x0B004 /* LinkSec Tx Control - RW */ 3498571SChenlu.Chen@Sun.COM #define E1000_LSECRXCTRL 0x0B304 /* LinkSec Rx Control - RW */ 3508571SChenlu.Chen@Sun.COM #define E1000_LSECTXSCL 0x0B008 /* LinkSec Tx SCI Low - RW */ 3518571SChenlu.Chen@Sun.COM #define E1000_LSECTXSCH 0x0B00C /* LinkSec Tx SCI High - RW */ 3528571SChenlu.Chen@Sun.COM #define E1000_LSECTXSA 0x0B010 /* LinkSec Tx SA0 - RW */ 3538571SChenlu.Chen@Sun.COM #define E1000_LSECTXPN0 0x0B018 /* LinkSec Tx SA PN 0 - RW */ 3548571SChenlu.Chen@Sun.COM #define E1000_LSECTXPN1 0x0B01C /* LinkSec Tx SA PN 1 - RW */ 3558571SChenlu.Chen@Sun.COM #define E1000_LSECRXSCL 0x0B3D0 /* LinkSec Rx SCI Low - RW */ 3568571SChenlu.Chen@Sun.COM #define E1000_LSECRXSCH 0x0B3E0 /* LinkSec Rx SCI High - RW */ 3578571SChenlu.Chen@Sun.COM /* LinkSec Tx 128-bit Key 0 - WO */ 3588571SChenlu.Chen@Sun.COM #define E1000_LSECTXKEY0(_n) (0x0B020 + (0x04 * (_n))) 3598571SChenlu.Chen@Sun.COM /* LinkSec Tx 128-bit Key 1 - WO */ 3608571SChenlu.Chen@Sun.COM #define E1000_LSECTXKEY1(_n) (0x0B030 + (0x04 * (_n))) 3618571SChenlu.Chen@Sun.COM /* LinkSec Rx SAs - RW */ 3628571SChenlu.Chen@Sun.COM #define E1000_LSECRXSA(_n) (0x0B310 + (0x04 * (_n))) 3638571SChenlu.Chen@Sun.COM /* LinkSec Rx SAs - RW */ 3648571SChenlu.Chen@Sun.COM #define E1000_LSECRXPN(_n) (0x0B330 + (0x04 * (_n))) 3658571SChenlu.Chen@Sun.COM /* 3668571SChenlu.Chen@Sun.COM * LinkSec Rx Keys - where _n is the SA no. and _m the 4 dwords of the 128 bit 3678571SChenlu.Chen@Sun.COM * key - RW. 3688571SChenlu.Chen@Sun.COM */ 3698571SChenlu.Chen@Sun.COM #define E1000_LSECRXKEY(_n, _m) (0x0B350 + (0x10 * (_n)) + (0x04 * (_m))) 3708571SChenlu.Chen@Sun.COM 3718571SChenlu.Chen@Sun.COM #define E1000_SSVPC 0x041A0 /* Switch Security Violation Packet Count */ 3728571SChenlu.Chen@Sun.COM #define E1000_IPSCTRL 0xB430 /* IpSec Control Register */ 3738571SChenlu.Chen@Sun.COM #define E1000_IPSRXCMD 0x0B408 /* IPSec Rx Command Register - RW */ 3748571SChenlu.Chen@Sun.COM #define E1000_IPSRXIDX 0x0B400 /* IPSec Rx Index - RW */ 3758571SChenlu.Chen@Sun.COM /* IPSec Rx IPv4/v6 Address - RW */ 3768571SChenlu.Chen@Sun.COM #define E1000_IPSRXIPADDR(_n) (0x0B420+ (0x04 * (_n))) 3778571SChenlu.Chen@Sun.COM /* IPSec Rx 128-bit Key - RW */ 3788571SChenlu.Chen@Sun.COM #define E1000_IPSRXKEY(_n) (0x0B410 + (0x04 * (_n))) 3798571SChenlu.Chen@Sun.COM #define E1000_IPSRXSALT 0x0B404 /* IPSec Rx Salt - RW */ 3808571SChenlu.Chen@Sun.COM #define E1000_IPSRXSPI 0x0B40C /* IPSec Rx SPI - RW */ 3818571SChenlu.Chen@Sun.COM /* IPSec Tx 128-bit Key - RW */ 3828571SChenlu.Chen@Sun.COM #define E1000_IPSTXKEY(_n) (0x0B460 + (0x04 * (_n))) 3838571SChenlu.Chen@Sun.COM #define E1000_IPSTXSALT 0x0B454 /* IPSec Tx Salt - RW */ 3848571SChenlu.Chen@Sun.COM #define E1000_IPSTXIDX 0x0B450 /* IPSec Tx SA IDX - RW */ 3855779Sxy150489 #define E1000_PCS_CFG0 0x04200 /* PCS Configuration 0 - RW */ 3865779Sxy150489 #define E1000_PCS_LCTL 0x04208 /* PCS Link Control - RW */ 3875779Sxy150489 #define E1000_PCS_LSTAT 0x0420C /* PCS Link Status - RO */ 3885779Sxy150489 #define E1000_CBTMPC 0x0402C /* Circuit Breaker Tx Packet Count */ 3895779Sxy150489 #define E1000_HTDPMC 0x0403C /* Host Transmit Discarded Packets */ 3905779Sxy150489 #define E1000_CBRDPC 0x04044 /* Circuit Breaker Rx Dropped Count */ 3915779Sxy150489 #define E1000_CBRMPC 0x040FC /* Circuit Breaker Rx Packet Count */ 3925779Sxy150489 #define E1000_RPTHC 0x04104 /* Rx Packets To Host */ 3935779Sxy150489 #define E1000_HGPTC 0x04118 /* Host Good Packets Tx Count */ 3945779Sxy150489 #define E1000_HTCBDPC 0x04124 /* Host Tx Circuit Breaker Dropped Count */ 3955779Sxy150489 #define E1000_HGORCL 0x04128 /* Host Good Octets Received Count Low */ 3965779Sxy150489 #define E1000_HGORCH 0x0412C /* Host Good Octets Received Count High */ 3975779Sxy150489 #define E1000_HGOTCL 0x04130 /* Host Good Octets Transmit Count Low */ 3985779Sxy150489 #define E1000_HGOTCH 0x04134 /* Host Good Octets Transmit Count High */ 3995779Sxy150489 #define E1000_LENERRS 0x04138 /* Length Errors Count */ 4005779Sxy150489 #define E1000_SCVPC 0x04228 /* SerDes/SGMII Code Violation Pkt Count */ 4015779Sxy150489 #define E1000_HRMPC 0x0A018 /* Header Redirection Missed Packet Count */ 4025779Sxy150489 #define E1000_PCS_ANADV 0x04218 /* AN advertisement - RW */ 4035779Sxy150489 #define E1000_PCS_LPAB 0x0421C /* Link Partner Ability - RW */ 4045779Sxy150489 #define E1000_PCS_NPTX 0x04220 /* AN Next Page Transmit - RW */ 4058571SChenlu.Chen@Sun.COM #define E1000_PCS_LPABNP 0x04224 /* Link Partner Ability Next Page - RW */ 4068571SChenlu.Chen@Sun.COM #define E1000_1GSTAT_RCV 0x04228 /* 1GSTAT Code Violation Packet Count - RW */ 4075779Sxy150489 #define E1000_RXCSUM 0x05000 /* Rx Checksum Control - RW */ 4085779Sxy150489 #define E1000_RLPML 0x05004 /* Rx Long Packet Max Length */ 4095779Sxy150489 #define E1000_RFCTL 0x05008 /* Receive Filter Control */ 4105779Sxy150489 #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */ 4115779Sxy150489 #define E1000_RA 0x05400 /* Receive Address - RW Array */ 4128571SChenlu.Chen@Sun.COM /* 2nd half of receive address array - RW Array */ 4138571SChenlu.Chen@Sun.COM #define E1000_RA2 0x054E0 4145779Sxy150489 #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */ 4158571SChenlu.Chen@Sun.COM #define E1000_VT_CTL 0x0581C /* VMDq Control - RW */ 4165779Sxy150489 #define E1000_VFQA0 0x0B000 /* VLAN Filter Queue Array 0 - RW Array */ 4175779Sxy150489 #define E1000_VFQA1 0x0B200 /* VLAN Filter Queue Array 1 - RW Array */ 4185779Sxy150489 #define E1000_WUC 0x05800 /* Wakeup Control - RW */ 4195779Sxy150489 #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */ 4205779Sxy150489 #define E1000_WUS 0x05810 /* Wakeup Status - RO */ 4215779Sxy150489 #define E1000_MANC 0x05820 /* Management Control - RW */ 4225779Sxy150489 #define E1000_IPAV 0x05838 /* IP Address Valid - RW */ 4235779Sxy150489 #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */ 4245779Sxy150489 #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */ 4255779Sxy150489 #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */ 4265779Sxy150489 #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */ 4275779Sxy150489 #define E1000_PBACL 0x05B68 /* MSIx PBA Clear - Read/Write 1's to clear */ 4285779Sxy150489 #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */ 4295779Sxy150489 #define E1000_HOST_IF 0x08800 /* Host Interface */ 4305779Sxy150489 #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */ 4315779Sxy150489 #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */ 4328571SChenlu.Chen@Sun.COM /* Flexible Host Filter Table */ 4338571SChenlu.Chen@Sun.COM #define E1000_FHFT(_n) (0x09000 + (_n * 0x100)) 4348571SChenlu.Chen@Sun.COM /* Ext Flexible Host Filter Table */ 4358571SChenlu.Chen@Sun.COM #define E1000_FHFT_EXT(_n) (0x09A00 + (_n * 0x100)) 4365779Sxy150489 4375779Sxy150489 #define E1000_KMRNCTRLSTA 0x00034 /* MAC-PHY interface - RW */ 4385779Sxy150489 #define E1000_MDPHYA 0x0003C /* PHY address - RW */ 4395779Sxy150489 #define E1000_MANC2H 0x05860 /* Management Control To Host - RW */ 4405779Sxy150489 /* Software-Firmware Synchronization - RW */ 4415779Sxy150489 #define E1000_SW_FW_SYNC 0x05B5C 4425779Sxy150489 #define E1000_CCMCTL 0x05B48 /* CCM Control Register */ 4435779Sxy150489 #define E1000_GIOCTL 0x05B44 /* GIO Analog Control Register */ 4445779Sxy150489 #define E1000_SCCTL 0x05B4C /* PCIc PLL Configuration Register */ 4455779Sxy150489 #define E1000_GCR 0x05B00 /* PCI-Ex Control */ 44610319SJason.Xu@Sun.COM #define E1000_GCR2 0x05B64 /* PCI-Ex Control #2 */ 4475779Sxy150489 #define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */ 4485779Sxy150489 #define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */ 4495779Sxy150489 #define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */ 4505779Sxy150489 #define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */ 4515779Sxy150489 /* Function Active and Power State to MNG */ 4525779Sxy150489 #define E1000_FACTPS 0x05B30 4535779Sxy150489 #define E1000_SWSM 0x05B50 /* SW Semaphore */ 4545779Sxy150489 #define E1000_FWSM 0x05B54 /* FW Semaphore */ 45510319SJason.Xu@Sun.COM /* Driver-only SW semaphore (not used by BOOT agents) */ 45610319SJason.Xu@Sun.COM #define E1000_SWSM2 0x05B58 4575779Sxy150489 #define E1000_DCA_ID 0x05B70 /* DCA Requester ID Information - RO */ 4585779Sxy150489 #define E1000_DCA_CTRL 0x05B74 /* DCA Control - RW */ 459*12111SGuoqing.Zhu@Sun.COM #define E1000_UFUSE 0x05B78 /* UFUSE - RO */ 4605779Sxy150489 #define E1000_FFLT_DBG 0x05F04 /* Debug Register */ 4618571SChenlu.Chen@Sun.COM #define E1000_HICR 0x08F00 /* Host Interface Control */ 4625779Sxy150489 4635779Sxy150489 /* RSS registers */ 4645779Sxy150489 #define E1000_CPUVEC 0x02C10 /* CPU Vector Register - RW */ 4655779Sxy150489 #define E1000_MRQC 0x05818 /* Multiple Receive Control - RW */ 4665779Sxy150489 #define E1000_IMIR(_i) (0x05A80 + ((_i) * 4)) /* Immediate Interrupt */ 4675779Sxy150489 /* Immediate Interrupt Ext */ 4685779Sxy150489 #define E1000_IMIREXT(_i) (0x05AA0 + ((_i) * 4)) 4695779Sxy150489 #define E1000_IMIRVP 0x05AC0 /* Immediate Interrupt Rx VLAN Priority - RW */ 4705779Sxy150489 /* MSI-X Allocation Register (_i) - RW */ 4715779Sxy150489 #define E1000_MSIXBM(_i) (0x01600 + ((_i) * 4)) 4725779Sxy150489 /* MSI-X Table entry addr low reg 0 - RW */ 4735779Sxy150489 #define E1000_MSIXTADD(_i) (0x0C000 + ((_i) * 0x10)) 4745779Sxy150489 /* MSI-X Table entry addr upper reg 0 - RW */ 4755779Sxy150489 #define E1000_MSIXTUADD(_i) (0x0C004 + ((_i) * 0x10)) 4765779Sxy150489 /* MSI-X Table entry message reg 0 - RW */ 4775779Sxy150489 #define E1000_MSIXTMSG(_i) (0x0C008 + ((_i) * 0x10)) 4785779Sxy150489 /* MSI-X Table entry vector ctrl reg 0 - RW */ 4795779Sxy150489 #define E1000_MSIXVCTRL(_i) (0x0C00C + ((_i) * 0x10)) 4805779Sxy150489 #define E1000_MSIXPBA 0x0E000 /* MSI-X Pending bit array */ 4815779Sxy150489 /* Redirection Table - RW Array */ 4825779Sxy150489 #define E1000_RETA(_i) (0x05C00 + ((_i) * 4)) 4835779Sxy150489 /* RSS Random Key - RW Array */ 4845779Sxy150489 #define E1000_RSSRK(_i) (0x05C80 + ((_i) * 4)) 4855779Sxy150489 #define E1000_RSSIM 0x05864 /* RSS Interrupt Mask */ 4865779Sxy150489 #define E1000_RSSIR 0x05868 /* RSS Interrupt Request */ 4878571SChenlu.Chen@Sun.COM /* VT Registers */ 4888571SChenlu.Chen@Sun.COM #define E1000_SWPBS 0x03004 /* Switch Packet Buffer Size - RW */ 4898571SChenlu.Chen@Sun.COM #define E1000_MBVFICR 0x00C80 /* Mailbox VF Cause - RWC */ 4908571SChenlu.Chen@Sun.COM #define E1000_MBVFIMR 0x00C84 /* Mailbox VF int Mask - RW */ 4918571SChenlu.Chen@Sun.COM #define E1000_VFLRE 0x00C88 /* VF Register Events - RWC */ 4928571SChenlu.Chen@Sun.COM #define E1000_VFRE 0x00C8C /* VF Receive Enables */ 4938571SChenlu.Chen@Sun.COM #define E1000_VFTE 0x00C90 /* VF Transmit Enables */ 4948571SChenlu.Chen@Sun.COM #define E1000_QDE 0x02408 /* Queue Drop Enable - RW */ 4958571SChenlu.Chen@Sun.COM #define E1000_DTXSWC 0x03500 /* DMA Tx Switch Control - RW */ 4968571SChenlu.Chen@Sun.COM #define E1000_RPLOLR 0x05AF0 /* Replication Offload - RW */ 4978571SChenlu.Chen@Sun.COM #define E1000_UTA 0x0A000 /* Unicast Table Array - RW */ 4988571SChenlu.Chen@Sun.COM #define E1000_IOVTCL 0x05BBC /* IOV Control Register */ 4998571SChenlu.Chen@Sun.COM #define E1000_VMRCTL 0X05D80 /* Virtual Mirror Rule Control */ 5008571SChenlu.Chen@Sun.COM /* These act per VF so an array friendly macro is used */ 5018571SChenlu.Chen@Sun.COM #define E1000_V2PMAILBOX(_n) (0x00C40 + (4 * (_n))) 5028571SChenlu.Chen@Sun.COM #define E1000_P2VMAILBOX(_n) (0x00C00 + (4 * (_n))) 5038571SChenlu.Chen@Sun.COM #define E1000_VMBMEM(_n) (0x00800 + (64 * (_n))) 5048571SChenlu.Chen@Sun.COM #define E1000_VFVMBMEM(_n) (0x00800 + (_n)) 5058571SChenlu.Chen@Sun.COM #define E1000_VMOLR(_n) (0x05AD0 + (4 * (_n))) 50610319SJason.Xu@Sun.COM /* VLAN Virtual Machine Filter - RW */ 50710319SJason.Xu@Sun.COM #define E1000_VLVF(_n) (0x05D00 + (4 * (_n))) 508*12111SGuoqing.Zhu@Sun.COM #define E1000_VMVIR(_n) (0x03700 + (4 * (_n))) 5098571SChenlu.Chen@Sun.COM 5108571SChenlu.Chen@Sun.COM /* Filtering Registers */ 5118571SChenlu.Chen@Sun.COM #define E1000_SAQF(_n) (0x05980 + (4 * (_n))) /* Source Address Queue Fltr */ 5128571SChenlu.Chen@Sun.COM #define E1000_DAQF(_n) (0x059A0 + (4 * (_n))) /* Dest Address Queue Fltr */ 5138571SChenlu.Chen@Sun.COM #define E1000_SPQF(_n) (0x059C0 + (4 * (_n))) /* Source Port Queue Fltr */ 5148571SChenlu.Chen@Sun.COM #define E1000_FTQF(_n) (0x059E0 + (4 * (_n))) /* 5-tuple Queue Fltr */ 51510319SJason.Xu@Sun.COM #define E1000_TTQF(_n) (0x059E0 + (4 * (_n))) /* 2-tuple Queue Fltr */ 5168571SChenlu.Chen@Sun.COM #define E1000_SYNQF(_n) (0x055FC + (4 * (_n))) /* SYN Packet Queue Fltr */ 5178571SChenlu.Chen@Sun.COM #define E1000_ETQF(_n) (0x05CB0 + (4 * (_n))) /* EType Queue Fltr */ 5188571SChenlu.Chen@Sun.COM 5198571SChenlu.Chen@Sun.COM #define E1000_RTTDCS 0x3600 /* Reedtown Tx Desc plane control and status */ 5208571SChenlu.Chen@Sun.COM #define E1000_RTTPCS 0x3474 /* Reedtown Tx Packet Plane control and status */ 5218571SChenlu.Chen@Sun.COM #define E1000_RTRPCS 0x2474 /* Rx packet plane control and status */ 5228571SChenlu.Chen@Sun.COM #define E1000_RTRUP2TC 0x05AC4 /* Rx User Priority to Traffic Class */ 5238571SChenlu.Chen@Sun.COM #define E1000_RTTUP2TC 0x0418 /* Transmit User Priority to Traffic Class */ 5248571SChenlu.Chen@Sun.COM /* Tx Desc plane TC Rate-scheduler config */ 5258571SChenlu.Chen@Sun.COM #define E1000_RTTDTCRC(_n) (0x3610 + ((_n) * 4)) 5268571SChenlu.Chen@Sun.COM /* Tx Packet plane TC Rate-Scheduler Config */ 5278571SChenlu.Chen@Sun.COM #define E1000_RTTPTCRC(_n) (0x3480 + ((_n) * 4)) 5288571SChenlu.Chen@Sun.COM /* Rx Packet plane TC Rate-Scheduler Config */ 5298571SChenlu.Chen@Sun.COM #define E1000_RTRPTCRC(_n) (0x2480 + ((_n) * 4)) 5308571SChenlu.Chen@Sun.COM /* Tx Desc Plane TC Rate-Scheduler Status */ 5318571SChenlu.Chen@Sun.COM #define E1000_RTTDTCRS(_n) (0x3630 + ((_n) * 4)) 5328571SChenlu.Chen@Sun.COM /* Tx Desc Plane TC Rate-Scheduler MMW */ 5338571SChenlu.Chen@Sun.COM #define E1000_RTTDTCRM(_n) (0x3650 + ((_n) * 4)) 5348571SChenlu.Chen@Sun.COM /* Tx Packet plane TC Rate-Scheduler Status */ 5358571SChenlu.Chen@Sun.COM #define E1000_RTTPTCRS(_n) (0x34A0 + ((_n) * 4)) 5368571SChenlu.Chen@Sun.COM /* Tx Packet plane TC Rate-scheduler MMW */ 5378571SChenlu.Chen@Sun.COM #define E1000_RTTPTCRM(_n) (0x34C0 + ((_n) * 4)) 5388571SChenlu.Chen@Sun.COM /* Rx Packet plane TC Rate-Scheduler Status */ 5398571SChenlu.Chen@Sun.COM #define E1000_RTRPTCRS(_n) (0x24A0 + ((_n) * 4)) 5408571SChenlu.Chen@Sun.COM /* Rx Packet plane TC Rate-Scheduler MMW */ 5418571SChenlu.Chen@Sun.COM #define E1000_RTRPTCRM(_n) (0x24C0 + ((_n) * 4)) 5428571SChenlu.Chen@Sun.COM /* Tx Desc plane VM Rate-Scheduler MMW */ 5438571SChenlu.Chen@Sun.COM #define E1000_RTTDVMRM(_n) (0x3670 + ((_n) * 4)) 5448571SChenlu.Chen@Sun.COM /* Tx BCN Rate-Scheduler MMW */ 5458571SChenlu.Chen@Sun.COM #define E1000_RTTBCNRM(_n) (0x3690 + ((_n) * 4)) 5468571SChenlu.Chen@Sun.COM #define E1000_RTTDQSEL 0x3604 /* Tx Desc Plane Queue Select */ 5478571SChenlu.Chen@Sun.COM #define E1000_RTTDVMRC 0x3608 /* Tx Desc Plane VM Rate-Scheduler Config */ 5488571SChenlu.Chen@Sun.COM #define E1000_RTTDVMRS 0x360C /* Tx Desc Plane VM Rate-Scheduler Status */ 5498571SChenlu.Chen@Sun.COM #define E1000_RTTBCNRC 0x36B0 /* Tx BCN Rate-Scheduler Config */ 5508571SChenlu.Chen@Sun.COM #define E1000_RTTBCNRS 0x36B4 /* Tx BCN Rate-Scheduler Status */ 5518571SChenlu.Chen@Sun.COM #define E1000_RTTBCNCR 0xB200 /* Tx BCN Control Register */ 5528571SChenlu.Chen@Sun.COM #define E1000_RTTBCNTG 0x35A4 /* Tx BCN Tagging */ 5538571SChenlu.Chen@Sun.COM #define E1000_RTTBCNCP 0xB208 /* Tx BCN Congestion point */ 5548571SChenlu.Chen@Sun.COM #define E1000_RTRBCNCR 0xB20C /* Rx BCN Control Register */ 5558571SChenlu.Chen@Sun.COM #define E1000_RTTBCNRD 0x36B8 /* Tx BCN Rate Drift */ 5568571SChenlu.Chen@Sun.COM #define E1000_PFCTOP 0x1080 /* Priority Flow Control Type and Opcode */ 5578571SChenlu.Chen@Sun.COM #define E1000_RTTBCNIDX 0xB204 /* Tx BCN Congestion Point */ 5588571SChenlu.Chen@Sun.COM #define E1000_RTTBCNACH 0x0B214 /* Tx BCN Control High */ 5598571SChenlu.Chen@Sun.COM #define E1000_RTTBCNACL 0x0B210 /* Tx BCN Control Low */ 5605779Sxy150489 56111155SJason.Xu@Sun.COM /* DMA Coalescing registers */ 56211155SJason.Xu@Sun.COM #define E1000_DMACR 0x02508 /* Control Register */ 56311155SJason.Xu@Sun.COM #define E1000_DMCTXTH 0x03550 /* Transmit Threshold */ 56411155SJason.Xu@Sun.COM #define E1000_DMCTLX 0x02514 /* Time to Lx Request */ 56511155SJason.Xu@Sun.COM #define E1000_DMCRTRH 0x05DD0 /* Receive Packet Rate Threshold */ 56611155SJason.Xu@Sun.COM #define E1000_DMCCNT 0x05DD4 /* Current RX Count */ 56711155SJason.Xu@Sun.COM #define E1000_FCRTC 0x02170 /* Flow Control Rx high watermark */ 56811155SJason.Xu@Sun.COM #define E1000_PCIEMISC 0x05BB8 /* PCIE misc config register */ 56911155SJason.Xu@Sun.COM 570*12111SGuoqing.Zhu@Sun.COM /* PCIe Parity Status Register */ 571*12111SGuoqing.Zhu@Sun.COM #define E1000_PCIEERRSTS 0x05BA8 572*12111SGuoqing.Zhu@Sun.COM 5735779Sxy150489 #ifdef __cplusplus 5745779Sxy150489 } 5755779Sxy150489 #endif 5765779Sxy150489 #endif /* _IGB_REGS_H */ 577