xref: /onnv-gate/usr/src/uts/common/io/igb/igb_main.c (revision 9188:ab6acbc59f0c)
15779Sxy150489 /*
25779Sxy150489  * CDDL HEADER START
35779Sxy150489  *
48571SChenlu.Chen@Sun.COM  * Copyright(c) 2007-2009 Intel Corporation. All rights reserved.
55779Sxy150489  * The contents of this file are subject to the terms of the
65779Sxy150489  * Common Development and Distribution License (the "License").
75779Sxy150489  * You may not use this file except in compliance with the License.
85779Sxy150489  *
98571SChenlu.Chen@Sun.COM  * You can obtain a copy of the license at:
108571SChenlu.Chen@Sun.COM  *	http://www.opensolaris.org/os/licensing.
115779Sxy150489  * See the License for the specific language governing permissions
125779Sxy150489  * and limitations under the License.
135779Sxy150489  *
148571SChenlu.Chen@Sun.COM  * When using or redistributing this file, you may do so under the
158571SChenlu.Chen@Sun.COM  * License only. No other modification of this header is permitted.
168571SChenlu.Chen@Sun.COM  *
175779Sxy150489  * If applicable, add the following below this CDDL HEADER, with the
185779Sxy150489  * fields enclosed by brackets "[]" replaced with your own identifying
195779Sxy150489  * information: Portions Copyright [yyyy] [name of copyright owner]
205779Sxy150489  *
215779Sxy150489  * CDDL HEADER END
225779Sxy150489  */
235779Sxy150489 
245779Sxy150489 /*
258571SChenlu.Chen@Sun.COM  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
26*9188SPaul.Guo@Sun.COM  * Use is subject to license terms.
275779Sxy150489  */
285779Sxy150489 
295779Sxy150489 #include "igb_sw.h"
305779Sxy150489 
317656SSherry.Moore@Sun.COM static char ident[] = "Intel 1Gb Ethernet";
32*9188SPaul.Guo@Sun.COM static char igb_version[] = "igb 1.1.6";
335779Sxy150489 
345779Sxy150489 /*
355779Sxy150489  * Local function protoypes
365779Sxy150489  */
375779Sxy150489 static int igb_register_mac(igb_t *);
385779Sxy150489 static int igb_identify_hardware(igb_t *);
395779Sxy150489 static int igb_regs_map(igb_t *);
405779Sxy150489 static void igb_init_properties(igb_t *);
415779Sxy150489 static int igb_init_driver_settings(igb_t *);
425779Sxy150489 static void igb_init_locks(igb_t *);
435779Sxy150489 static void igb_destroy_locks(igb_t *);
448955SChenlu.Chen@Sun.COM static int igb_init_mac_address(igb_t *);
455779Sxy150489 static int igb_init(igb_t *);
468955SChenlu.Chen@Sun.COM static int igb_init_adapter(igb_t *);
478955SChenlu.Chen@Sun.COM static void igb_stop_adapter(igb_t *);
485779Sxy150489 static int igb_reset(igb_t *);
495779Sxy150489 static void igb_tx_clean(igb_t *);
505779Sxy150489 static boolean_t igb_tx_drain(igb_t *);
515779Sxy150489 static boolean_t igb_rx_drain(igb_t *);
525779Sxy150489 static int igb_alloc_rings(igb_t *);
535779Sxy150489 static void igb_free_rings(igb_t *);
545779Sxy150489 static void igb_setup_rings(igb_t *);
555779Sxy150489 static void igb_setup_rx(igb_t *);
565779Sxy150489 static void igb_setup_tx(igb_t *);
575779Sxy150489 static void igb_setup_rx_ring(igb_rx_ring_t *);
585779Sxy150489 static void igb_setup_tx_ring(igb_tx_ring_t *);
595779Sxy150489 static void igb_setup_rss(igb_t *);
608275SEric Cheng static void igb_setup_mac_rss_classify(igb_t *);
618275SEric Cheng static void igb_setup_mac_classify(igb_t *);
625779Sxy150489 static void igb_init_unicst(igb_t *);
635779Sxy150489 static void igb_setup_multicst(igb_t *);
645779Sxy150489 static void igb_get_phy_state(igb_t *);
655779Sxy150489 static void igb_get_conf(igb_t *);
665779Sxy150489 static int igb_get_prop(igb_t *, char *, int, int, int);
675779Sxy150489 static boolean_t igb_is_link_up(igb_t *);
685779Sxy150489 static boolean_t igb_link_check(igb_t *);
695779Sxy150489 static void igb_local_timer(void *);
705779Sxy150489 static void igb_arm_watchdog_timer(igb_t *);
715779Sxy150489 static void igb_start_watchdog_timer(igb_t *);
725779Sxy150489 static void igb_restart_watchdog_timer(igb_t *);
735779Sxy150489 static void igb_stop_watchdog_timer(igb_t *);
745779Sxy150489 static void igb_disable_adapter_interrupts(igb_t *);
758571SChenlu.Chen@Sun.COM static void igb_enable_adapter_interrupts_82575(igb_t *);
768571SChenlu.Chen@Sun.COM static void igb_enable_adapter_interrupts_82576(igb_t *);
775779Sxy150489 static boolean_t is_valid_mac_addr(uint8_t *);
785779Sxy150489 static boolean_t igb_stall_check(igb_t *);
795779Sxy150489 static boolean_t igb_set_loopback_mode(igb_t *, uint32_t);
805779Sxy150489 static void igb_set_external_loopback(igb_t *);
815779Sxy150489 static void igb_set_internal_mac_loopback(igb_t *);
825779Sxy150489 static void igb_set_internal_phy_loopback(igb_t *);
835779Sxy150489 static void igb_set_internal_serdes_loopback(igb_t *);
845779Sxy150489 static boolean_t igb_find_mac_address(igb_t *);
855779Sxy150489 static int igb_alloc_intrs(igb_t *);
867072Sxy150489 static int igb_alloc_intr_handles(igb_t *, int);
875779Sxy150489 static int igb_add_intr_handlers(igb_t *);
885779Sxy150489 static void igb_rem_intr_handlers(igb_t *);
895779Sxy150489 static void igb_rem_intrs(igb_t *);
905779Sxy150489 static int igb_enable_intrs(igb_t *);
915779Sxy150489 static int igb_disable_intrs(igb_t *);
928571SChenlu.Chen@Sun.COM static void igb_setup_msix_82575(igb_t *);
938571SChenlu.Chen@Sun.COM static void igb_setup_msix_82576(igb_t *);
945779Sxy150489 static uint_t igb_intr_legacy(void *, void *);
955779Sxy150489 static uint_t igb_intr_msi(void *, void *);
965779Sxy150489 static uint_t igb_intr_rx(void *, void *);
978275SEric Cheng static uint_t igb_intr_tx(void *, void *);
985779Sxy150489 static uint_t igb_intr_tx_other(void *, void *);
995779Sxy150489 static void igb_intr_rx_work(igb_rx_ring_t *);
1005779Sxy150489 static void igb_intr_tx_work(igb_tx_ring_t *);
1018275SEric Cheng static void igb_intr_link_work(igb_t *);
1025779Sxy150489 static void igb_get_driver_control(struct e1000_hw *);
1035779Sxy150489 static void igb_release_driver_control(struct e1000_hw *);
1045779Sxy150489 
1055779Sxy150489 static int igb_attach(dev_info_t *, ddi_attach_cmd_t);
1065779Sxy150489 static int igb_detach(dev_info_t *, ddi_detach_cmd_t);
1075779Sxy150489 static int igb_resume(dev_info_t *);
1085779Sxy150489 static int igb_suspend(dev_info_t *);
1097656SSherry.Moore@Sun.COM static int igb_quiesce(dev_info_t *);
1105779Sxy150489 static void igb_unconfigure(dev_info_t *, igb_t *);
1116624Sgl147354 static int igb_fm_error_cb(dev_info_t *, ddi_fm_error_t *,
1126624Sgl147354     const void *);
1136624Sgl147354 static void igb_fm_init(igb_t *);
1146624Sgl147354 static void igb_fm_fini(igb_t *);
1156624Sgl147354 
1165779Sxy150489 
1175779Sxy150489 static struct cb_ops igb_cb_ops = {
1185779Sxy150489 	nulldev,		/* cb_open */
1195779Sxy150489 	nulldev,		/* cb_close */
1205779Sxy150489 	nodev,			/* cb_strategy */
1215779Sxy150489 	nodev,			/* cb_print */
1225779Sxy150489 	nodev,			/* cb_dump */
1235779Sxy150489 	nodev,			/* cb_read */
1245779Sxy150489 	nodev,			/* cb_write */
1255779Sxy150489 	nodev,			/* cb_ioctl */
1265779Sxy150489 	nodev,			/* cb_devmap */
1275779Sxy150489 	nodev,			/* cb_mmap */
1285779Sxy150489 	nodev,			/* cb_segmap */
1295779Sxy150489 	nochpoll,		/* cb_chpoll */
1305779Sxy150489 	ddi_prop_op,		/* cb_prop_op */
1315779Sxy150489 	NULL,			/* cb_stream */
1325779Sxy150489 	D_MP | D_HOTPLUG,	/* cb_flag */
1335779Sxy150489 	CB_REV,			/* cb_rev */
1345779Sxy150489 	nodev,			/* cb_aread */
1355779Sxy150489 	nodev			/* cb_awrite */
1365779Sxy150489 };
1375779Sxy150489 
1385779Sxy150489 static struct dev_ops igb_dev_ops = {
1395779Sxy150489 	DEVO_REV,		/* devo_rev */
1405779Sxy150489 	0,			/* devo_refcnt */
1415779Sxy150489 	NULL,			/* devo_getinfo */
1425779Sxy150489 	nulldev,		/* devo_identify */
1435779Sxy150489 	nulldev,		/* devo_probe */
1445779Sxy150489 	igb_attach,		/* devo_attach */
1455779Sxy150489 	igb_detach,		/* devo_detach */
1465779Sxy150489 	nodev,			/* devo_reset */
1475779Sxy150489 	&igb_cb_ops,		/* devo_cb_ops */
1485779Sxy150489 	NULL,			/* devo_bus_ops */
1497656SSherry.Moore@Sun.COM 	ddi_power,		/* devo_power */
1507656SSherry.Moore@Sun.COM 	igb_quiesce,	/* devo_quiesce */
1515779Sxy150489 };
1525779Sxy150489 
1535779Sxy150489 static struct modldrv igb_modldrv = {
1545779Sxy150489 	&mod_driverops,		/* Type of module.  This one is a driver */
1555779Sxy150489 	ident,			/* Discription string */
1565779Sxy150489 	&igb_dev_ops,		/* driver ops */
1575779Sxy150489 };
1585779Sxy150489 
1595779Sxy150489 static struct modlinkage igb_modlinkage = {
1605779Sxy150489 	MODREV_1, &igb_modldrv, NULL
1615779Sxy150489 };
1625779Sxy150489 
1635779Sxy150489 /* Access attributes for register mapping */
1645779Sxy150489 ddi_device_acc_attr_t igb_regs_acc_attr = {
1655779Sxy150489 	DDI_DEVICE_ATTR_V0,
1665779Sxy150489 	DDI_STRUCTURE_LE_ACC,
1675779Sxy150489 	DDI_STRICTORDER_ACC,
1686624Sgl147354 	DDI_FLAGERR_ACC
1695779Sxy150489 };
1705779Sxy150489 
1715779Sxy150489 #define	IGB_M_CALLBACK_FLAGS	(MC_IOCTL | MC_GETCAPAB)
1725779Sxy150489 
1735779Sxy150489 static mac_callbacks_t igb_m_callbacks = {
1745779Sxy150489 	IGB_M_CALLBACK_FLAGS,
1755779Sxy150489 	igb_m_stat,
1765779Sxy150489 	igb_m_start,
1775779Sxy150489 	igb_m_stop,
1785779Sxy150489 	igb_m_promisc,
1795779Sxy150489 	igb_m_multicst,
1808275SEric Cheng 	NULL,
1815779Sxy150489 	NULL,
1825779Sxy150489 	igb_m_ioctl,
1835779Sxy150489 	igb_m_getcapab
1845779Sxy150489 };
1855779Sxy150489 
1865779Sxy150489 /*
1878571SChenlu.Chen@Sun.COM  * Initialize capabilities of each supported adapter type
1888571SChenlu.Chen@Sun.COM  */
1898571SChenlu.Chen@Sun.COM static adapter_info_t igb_82575_cap = {
1908571SChenlu.Chen@Sun.COM 	/* limits */
1918571SChenlu.Chen@Sun.COM 	4,		/* maximum number of rx queues */
1928571SChenlu.Chen@Sun.COM 	1,		/* minimum number of rx queues */
1938571SChenlu.Chen@Sun.COM 	4,		/* default number of rx queues */
1948571SChenlu.Chen@Sun.COM 	4,		/* maximum number of tx queues */
1958571SChenlu.Chen@Sun.COM 	1,		/* minimum number of tx queues */
1968571SChenlu.Chen@Sun.COM 	4,		/* default number of tx queues */
1978571SChenlu.Chen@Sun.COM 	65535,		/* maximum interrupt throttle rate */
1988571SChenlu.Chen@Sun.COM 	0,		/* minimum interrupt throttle rate */
1998571SChenlu.Chen@Sun.COM 	200,		/* default interrupt throttle rate */
2008571SChenlu.Chen@Sun.COM 
2018571SChenlu.Chen@Sun.COM 	/* function pointers */
2028571SChenlu.Chen@Sun.COM 	igb_enable_adapter_interrupts_82575,
2038571SChenlu.Chen@Sun.COM 	igb_setup_msix_82575,
2048571SChenlu.Chen@Sun.COM 
2058571SChenlu.Chen@Sun.COM 	/* capabilities */
2068571SChenlu.Chen@Sun.COM 	(IGB_FLAG_HAS_DCA |	/* capability flags */
2078955SChenlu.Chen@Sun.COM 	IGB_FLAG_VMDQ_POOL),
2088955SChenlu.Chen@Sun.COM 
2098955SChenlu.Chen@Sun.COM 	0xffc00000		/* mask for RXDCTL register */
2108571SChenlu.Chen@Sun.COM };
2118571SChenlu.Chen@Sun.COM 
2128571SChenlu.Chen@Sun.COM static adapter_info_t igb_82576_cap = {
2138571SChenlu.Chen@Sun.COM 	/* limits */
2148955SChenlu.Chen@Sun.COM 	16,		/* maximum number of rx queues */
2158571SChenlu.Chen@Sun.COM 	1,		/* minimum number of rx queues */
2168571SChenlu.Chen@Sun.COM 	4,		/* default number of rx queues */
2178955SChenlu.Chen@Sun.COM 	16,		/* maximum number of tx queues */
2188571SChenlu.Chen@Sun.COM 	1,		/* minimum number of tx queues */
2198571SChenlu.Chen@Sun.COM 	4,		/* default number of tx queues */
2208571SChenlu.Chen@Sun.COM 	65535,		/* maximum interrupt throttle rate */
2218571SChenlu.Chen@Sun.COM 	0,		/* minimum interrupt throttle rate */
2228571SChenlu.Chen@Sun.COM 	200,		/* default interrupt throttle rate */
2238571SChenlu.Chen@Sun.COM 
2248571SChenlu.Chen@Sun.COM 	/* function pointers */
2258571SChenlu.Chen@Sun.COM 	igb_enable_adapter_interrupts_82576,
2268571SChenlu.Chen@Sun.COM 	igb_setup_msix_82576,
2278571SChenlu.Chen@Sun.COM 
2288571SChenlu.Chen@Sun.COM 	/* capabilities */
2298571SChenlu.Chen@Sun.COM 	(IGB_FLAG_HAS_DCA |	/* capability flags */
2308571SChenlu.Chen@Sun.COM 	IGB_FLAG_VMDQ_POOL |
2318955SChenlu.Chen@Sun.COM 	IGB_FLAG_NEED_CTX_IDX),
2328955SChenlu.Chen@Sun.COM 
2338955SChenlu.Chen@Sun.COM 	0xffe00000		/* mask for RXDCTL register */
2348571SChenlu.Chen@Sun.COM };
2358571SChenlu.Chen@Sun.COM 
2368571SChenlu.Chen@Sun.COM /*
2375779Sxy150489  * Module Initialization Functions
2385779Sxy150489  */
2395779Sxy150489 
2405779Sxy150489 int
2415779Sxy150489 _init(void)
2425779Sxy150489 {
2435779Sxy150489 	int status;
2445779Sxy150489 
2455779Sxy150489 	mac_init_ops(&igb_dev_ops, MODULE_NAME);
2465779Sxy150489 
2475779Sxy150489 	status = mod_install(&igb_modlinkage);
2485779Sxy150489 
2495779Sxy150489 	if (status != DDI_SUCCESS) {
2505779Sxy150489 		mac_fini_ops(&igb_dev_ops);
2515779Sxy150489 	}
2525779Sxy150489 
2535779Sxy150489 	return (status);
2545779Sxy150489 }
2555779Sxy150489 
2565779Sxy150489 int
2575779Sxy150489 _fini(void)
2585779Sxy150489 {
2595779Sxy150489 	int status;
2605779Sxy150489 
2615779Sxy150489 	status = mod_remove(&igb_modlinkage);
2625779Sxy150489 
2635779Sxy150489 	if (status == DDI_SUCCESS) {
2645779Sxy150489 		mac_fini_ops(&igb_dev_ops);
2655779Sxy150489 	}
2665779Sxy150489 
2675779Sxy150489 	return (status);
2685779Sxy150489 
2695779Sxy150489 }
2705779Sxy150489 
2715779Sxy150489 int
2725779Sxy150489 _info(struct modinfo *modinfop)
2735779Sxy150489 {
2745779Sxy150489 	int status;
2755779Sxy150489 
2765779Sxy150489 	status = mod_info(&igb_modlinkage, modinfop);
2775779Sxy150489 
2785779Sxy150489 	return (status);
2795779Sxy150489 }
2805779Sxy150489 
2815779Sxy150489 /*
2825779Sxy150489  * igb_attach - driver attach
2835779Sxy150489  *
2845779Sxy150489  * This function is the device specific initialization entry
2855779Sxy150489  * point. This entry point is required and must be written.
2865779Sxy150489  * The DDI_ATTACH command must be provided in the attach entry
2875779Sxy150489  * point. When attach() is called with cmd set to DDI_ATTACH,
2885779Sxy150489  * all normal kernel services (such as kmem_alloc(9F)) are
2895779Sxy150489  * available for use by the driver.
2905779Sxy150489  *
2915779Sxy150489  * The attach() function will be called once for each instance
2925779Sxy150489  * of  the  device  on  the  system with cmd set to DDI_ATTACH.
2935779Sxy150489  * Until attach() succeeds, the only driver entry points which
2945779Sxy150489  * may be called are open(9E) and getinfo(9E).
2955779Sxy150489  */
2965779Sxy150489 static int
2975779Sxy150489 igb_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd)
2985779Sxy150489 {
2995779Sxy150489 	igb_t *igb;
3005779Sxy150489 	struct igb_osdep *osdep;
3015779Sxy150489 	struct e1000_hw *hw;
3025779Sxy150489 	int instance;
3035779Sxy150489 
3045779Sxy150489 	/*
3055779Sxy150489 	 * Check the command and perform corresponding operations
3065779Sxy150489 	 */
3075779Sxy150489 	switch (cmd) {
3085779Sxy150489 	default:
3095779Sxy150489 		return (DDI_FAILURE);
3105779Sxy150489 
3115779Sxy150489 	case DDI_RESUME:
3125779Sxy150489 		return (igb_resume(devinfo));
3135779Sxy150489 
3145779Sxy150489 	case DDI_ATTACH:
3155779Sxy150489 		break;
3165779Sxy150489 	}
3175779Sxy150489 
3185779Sxy150489 	/* Get the device instance */
3195779Sxy150489 	instance = ddi_get_instance(devinfo);
3205779Sxy150489 
3215779Sxy150489 	/* Allocate memory for the instance data structure */
3225779Sxy150489 	igb = kmem_zalloc(sizeof (igb_t), KM_SLEEP);
3235779Sxy150489 
3245779Sxy150489 	igb->dip = devinfo;
3255779Sxy150489 	igb->instance = instance;
3265779Sxy150489 
3275779Sxy150489 	hw = &igb->hw;
3285779Sxy150489 	osdep = &igb->osdep;
3295779Sxy150489 	hw->back = osdep;
3305779Sxy150489 	osdep->igb = igb;
3315779Sxy150489 
3325779Sxy150489 	/* Attach the instance pointer to the dev_info data structure */
3335779Sxy150489 	ddi_set_driver_private(devinfo, igb);
3345779Sxy150489 
3356624Sgl147354 
3366624Sgl147354 	/* Initialize for fma support */
3376624Sgl147354 	igb->fm_capabilities = igb_get_prop(igb, "fm-capable",
3386624Sgl147354 	    0, 0x0f,
3396624Sgl147354 	    DDI_FM_EREPORT_CAPABLE | DDI_FM_ACCCHK_CAPABLE |
3406624Sgl147354 	    DDI_FM_DMACHK_CAPABLE | DDI_FM_ERRCB_CAPABLE);
3416624Sgl147354 	igb_fm_init(igb);
3426624Sgl147354 	igb->attach_progress |= ATTACH_PROGRESS_FMINIT;
3436624Sgl147354 
3445779Sxy150489 	/*
3455779Sxy150489 	 * Map PCI config space registers
3465779Sxy150489 	 */
3475779Sxy150489 	if (pci_config_setup(devinfo, &osdep->cfg_handle) != DDI_SUCCESS) {
3485779Sxy150489 		igb_error(igb, "Failed to map PCI configurations");
3495779Sxy150489 		goto attach_fail;
3505779Sxy150489 	}
3515779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_PCI_CONFIG;
3525779Sxy150489 
3535779Sxy150489 	/*
3545779Sxy150489 	 * Identify the chipset family
3555779Sxy150489 	 */
3565779Sxy150489 	if (igb_identify_hardware(igb) != IGB_SUCCESS) {
3575779Sxy150489 		igb_error(igb, "Failed to identify hardware");
3585779Sxy150489 		goto attach_fail;
3595779Sxy150489 	}
3605779Sxy150489 
3615779Sxy150489 	/*
3625779Sxy150489 	 * Map device registers
3635779Sxy150489 	 */
3645779Sxy150489 	if (igb_regs_map(igb) != IGB_SUCCESS) {
3655779Sxy150489 		igb_error(igb, "Failed to map device registers");
3665779Sxy150489 		goto attach_fail;
3675779Sxy150489 	}
3685779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_REGS_MAP;
3695779Sxy150489 
3705779Sxy150489 	/*
3715779Sxy150489 	 * Initialize driver parameters
3725779Sxy150489 	 */
3735779Sxy150489 	igb_init_properties(igb);
3745779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_PROPS;
3755779Sxy150489 
3765779Sxy150489 	/*
3775779Sxy150489 	 * Allocate interrupts
3785779Sxy150489 	 */
3795779Sxy150489 	if (igb_alloc_intrs(igb) != IGB_SUCCESS) {
3805779Sxy150489 		igb_error(igb, "Failed to allocate interrupts");
3815779Sxy150489 		goto attach_fail;
3825779Sxy150489 	}
3835779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ALLOC_INTR;
3845779Sxy150489 
3855779Sxy150489 	/*
3865779Sxy150489 	 * Allocate rx/tx rings based on the ring numbers.
3875779Sxy150489 	 * The actual numbers of rx/tx rings are decided by the number of
3885779Sxy150489 	 * allocated interrupt vectors, so we should allocate the rings after
3895779Sxy150489 	 * interrupts are allocated.
3905779Sxy150489 	 */
3915779Sxy150489 	if (igb_alloc_rings(igb) != IGB_SUCCESS) {
3928275SEric Cheng 		igb_error(igb, "Failed to allocate rx/tx rings or groups");
3935779Sxy150489 		goto attach_fail;
3945779Sxy150489 	}
3955779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ALLOC_RINGS;
3965779Sxy150489 
3975779Sxy150489 	/*
3985779Sxy150489 	 * Add interrupt handlers
3995779Sxy150489 	 */
4005779Sxy150489 	if (igb_add_intr_handlers(igb) != IGB_SUCCESS) {
4015779Sxy150489 		igb_error(igb, "Failed to add interrupt handlers");
4025779Sxy150489 		goto attach_fail;
4035779Sxy150489 	}
4045779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ADD_INTR;
4055779Sxy150489 
4065779Sxy150489 	/*
4075779Sxy150489 	 * Initialize driver parameters
4085779Sxy150489 	 */
4095779Sxy150489 	if (igb_init_driver_settings(igb) != IGB_SUCCESS) {
4105779Sxy150489 		igb_error(igb, "Failed to initialize driver settings");
4115779Sxy150489 		goto attach_fail;
4125779Sxy150489 	}
4135779Sxy150489 
4146624Sgl147354 	if (igb_check_acc_handle(igb->osdep.cfg_handle) != DDI_FM_OK) {
4156624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
4166624Sgl147354 		goto attach_fail;
4176624Sgl147354 	}
4186624Sgl147354 
4195779Sxy150489 	/*
4205779Sxy150489 	 * Initialize mutexes for this device.
4215779Sxy150489 	 * Do this before enabling the interrupt handler and
4225779Sxy150489 	 * register the softint to avoid the condition where
4235779Sxy150489 	 * interrupt handler can try using uninitialized mutex
4245779Sxy150489 	 */
4255779Sxy150489 	igb_init_locks(igb);
4265779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_LOCKS;
4275779Sxy150489 
4285779Sxy150489 	/*
4298955SChenlu.Chen@Sun.COM 	 * Allocate DMA resources
4305779Sxy150489 	 */
4318955SChenlu.Chen@Sun.COM 	if (igb_alloc_dma(igb) != IGB_SUCCESS) {
4328955SChenlu.Chen@Sun.COM 		igb_error(igb, "Failed to allocate DMA resources");
4338955SChenlu.Chen@Sun.COM 		goto attach_fail;
4348955SChenlu.Chen@Sun.COM 	}
4358955SChenlu.Chen@Sun.COM 	igb->attach_progress |= ATTACH_PROGRESS_ALLOC_DMA;
4368955SChenlu.Chen@Sun.COM 
4378955SChenlu.Chen@Sun.COM 	/*
4388955SChenlu.Chen@Sun.COM 	 * Initialize the adapter and setup the rx/tx rings
4398955SChenlu.Chen@Sun.COM 	 */
4405779Sxy150489 	if (igb_init(igb) != IGB_SUCCESS) {
4415779Sxy150489 		igb_error(igb, "Failed to initialize adapter");
4425779Sxy150489 		goto attach_fail;
4435779Sxy150489 	}
4448955SChenlu.Chen@Sun.COM 	igb->attach_progress |= ATTACH_PROGRESS_INIT_ADAPTER;
4455779Sxy150489 
4465779Sxy150489 	/*
4475779Sxy150489 	 * Initialize statistics
4485779Sxy150489 	 */
4495779Sxy150489 	if (igb_init_stats(igb) != IGB_SUCCESS) {
4505779Sxy150489 		igb_error(igb, "Failed to initialize statistics");
4515779Sxy150489 		goto attach_fail;
4525779Sxy150489 	}
4535779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_STATS;
4545779Sxy150489 
4555779Sxy150489 	/*
4565779Sxy150489 	 * Initialize NDD parameters
4575779Sxy150489 	 */
4585779Sxy150489 	if (igb_nd_init(igb) != IGB_SUCCESS) {
4595779Sxy150489 		igb_error(igb, "Failed to initialize ndd");
4605779Sxy150489 		goto attach_fail;
4615779Sxy150489 	}
4625779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_NDD;
4635779Sxy150489 
4645779Sxy150489 	/*
4655779Sxy150489 	 * Register the driver to the MAC
4665779Sxy150489 	 */
4675779Sxy150489 	if (igb_register_mac(igb) != IGB_SUCCESS) {
4685779Sxy150489 		igb_error(igb, "Failed to register MAC");
4695779Sxy150489 		goto attach_fail;
4705779Sxy150489 	}
4715779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_MAC;
4725779Sxy150489 
4735779Sxy150489 	/*
4745779Sxy150489 	 * Now that mutex locks are initialized, and the chip is also
4755779Sxy150489 	 * initialized, enable interrupts.
4765779Sxy150489 	 */
4775779Sxy150489 	if (igb_enable_intrs(igb) != IGB_SUCCESS) {
4785779Sxy150489 		igb_error(igb, "Failed to enable DDI interrupts");
4795779Sxy150489 		goto attach_fail;
4805779Sxy150489 	}
4815779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ENABLE_INTR;
4825779Sxy150489 
4838571SChenlu.Chen@Sun.COM 	igb_log(igb, "%s", igb_version);
4845779Sxy150489 	igb->igb_state |= IGB_INITIALIZED;
4855779Sxy150489 
4865779Sxy150489 	return (DDI_SUCCESS);
4875779Sxy150489 
4885779Sxy150489 attach_fail:
4895779Sxy150489 	igb_unconfigure(devinfo, igb);
4905779Sxy150489 	return (DDI_FAILURE);
4915779Sxy150489 }
4925779Sxy150489 
4935779Sxy150489 /*
4945779Sxy150489  * igb_detach - driver detach
4955779Sxy150489  *
4965779Sxy150489  * The detach() function is the complement of the attach routine.
4975779Sxy150489  * If cmd is set to DDI_DETACH, detach() is used to remove  the
4985779Sxy150489  * state  associated  with  a  given  instance of a device node
4995779Sxy150489  * prior to the removal of that instance from the system.
5005779Sxy150489  *
5015779Sxy150489  * The detach() function will be called once for each  instance
5025779Sxy150489  * of the device for which there has been a successful attach()
5035779Sxy150489  * once there are no longer  any  opens  on  the  device.
5045779Sxy150489  *
5055779Sxy150489  * Interrupts routine are disabled, All memory allocated by this
5065779Sxy150489  * driver are freed.
5075779Sxy150489  */
5085779Sxy150489 static int
5095779Sxy150489 igb_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd)
5105779Sxy150489 {
5115779Sxy150489 	igb_t *igb;
5125779Sxy150489 
5135779Sxy150489 	/*
5145779Sxy150489 	 * Check detach command
5155779Sxy150489 	 */
5165779Sxy150489 	switch (cmd) {
5175779Sxy150489 	default:
5185779Sxy150489 		return (DDI_FAILURE);
5195779Sxy150489 
5205779Sxy150489 	case DDI_SUSPEND:
5215779Sxy150489 		return (igb_suspend(devinfo));
5225779Sxy150489 
5235779Sxy150489 	case DDI_DETACH:
5245779Sxy150489 		break;
5255779Sxy150489 	}
5265779Sxy150489 
5275779Sxy150489 
5285779Sxy150489 	/*
5295779Sxy150489 	 * Get the pointer to the driver private data structure
5305779Sxy150489 	 */
5315779Sxy150489 	igb = (igb_t *)ddi_get_driver_private(devinfo);
5325779Sxy150489 	if (igb == NULL)
5335779Sxy150489 		return (DDI_FAILURE);
5345779Sxy150489 
5355779Sxy150489 	/*
5365779Sxy150489 	 * Unregister MAC. If failed, we have to fail the detach
5375779Sxy150489 	 */
5385779Sxy150489 	if (mac_unregister(igb->mac_hdl) != 0) {
5395779Sxy150489 		igb_error(igb, "Failed to unregister MAC");
5405779Sxy150489 		return (DDI_FAILURE);
5415779Sxy150489 	}
5425779Sxy150489 	igb->attach_progress &= ~ATTACH_PROGRESS_MAC;
5435779Sxy150489 
5445779Sxy150489 	/*
5455779Sxy150489 	 * If the device is still running, it needs to be stopped first.
5465779Sxy150489 	 * This check is necessary because under some specific circumstances,
5475779Sxy150489 	 * the detach routine can be called without stopping the interface
5485779Sxy150489 	 * first.
5495779Sxy150489 	 */
5505779Sxy150489 	mutex_enter(&igb->gen_lock);
5515779Sxy150489 	if (igb->igb_state & IGB_STARTED) {
5525779Sxy150489 		igb->igb_state &= ~IGB_STARTED;
5535779Sxy150489 		igb_stop(igb);
5545779Sxy150489 		mutex_exit(&igb->gen_lock);
5555779Sxy150489 		/* Disable and stop the watchdog timer */
5565779Sxy150489 		igb_disable_watchdog_timer(igb);
5575779Sxy150489 	} else
5585779Sxy150489 		mutex_exit(&igb->gen_lock);
5595779Sxy150489 
5605779Sxy150489 	/*
5615779Sxy150489 	 * Check if there are still rx buffers held by the upper layer.
5625779Sxy150489 	 * If so, fail the detach.
5635779Sxy150489 	 */
5645779Sxy150489 	if (!igb_rx_drain(igb))
5655779Sxy150489 		return (DDI_FAILURE);
5665779Sxy150489 
5675779Sxy150489 	/*
5685779Sxy150489 	 * Do the remaining unconfigure routines
5695779Sxy150489 	 */
5705779Sxy150489 	igb_unconfigure(devinfo, igb);
5715779Sxy150489 
5725779Sxy150489 	return (DDI_SUCCESS);
5735779Sxy150489 }
5745779Sxy150489 
5757656SSherry.Moore@Sun.COM /*
5767656SSherry.Moore@Sun.COM  * quiesce(9E) entry point.
5777656SSherry.Moore@Sun.COM  *
5787656SSherry.Moore@Sun.COM  * This function is called when the system is single-threaded at high
5797656SSherry.Moore@Sun.COM  * PIL with preemption disabled. Therefore, this function must not be
5807656SSherry.Moore@Sun.COM  * blocked.
5817656SSherry.Moore@Sun.COM  *
5827656SSherry.Moore@Sun.COM  * This function returns DDI_SUCCESS on success, or DDI_FAILURE on failure.
5837656SSherry.Moore@Sun.COM  * DDI_FAILURE indicates an error condition and should almost never happen.
5847656SSherry.Moore@Sun.COM  */
5857656SSherry.Moore@Sun.COM static int
5867656SSherry.Moore@Sun.COM igb_quiesce(dev_info_t *devinfo)
5877656SSherry.Moore@Sun.COM {
5887656SSherry.Moore@Sun.COM 	igb_t *igb;
5897656SSherry.Moore@Sun.COM 	struct e1000_hw *hw;
5907656SSherry.Moore@Sun.COM 
5917656SSherry.Moore@Sun.COM 	igb = (igb_t *)ddi_get_driver_private(devinfo);
5927656SSherry.Moore@Sun.COM 
5937656SSherry.Moore@Sun.COM 	if (igb == NULL)
5947656SSherry.Moore@Sun.COM 		return (DDI_FAILURE);
5957656SSherry.Moore@Sun.COM 
5967656SSherry.Moore@Sun.COM 	hw = &igb->hw;
5977656SSherry.Moore@Sun.COM 
5987656SSherry.Moore@Sun.COM 	/*
5997656SSherry.Moore@Sun.COM 	 * Disable the adapter interrupts
6007656SSherry.Moore@Sun.COM 	 */
6017656SSherry.Moore@Sun.COM 	igb_disable_adapter_interrupts(igb);
6027656SSherry.Moore@Sun.COM 
6037656SSherry.Moore@Sun.COM 	/* Tell firmware driver is no longer in control */
6047656SSherry.Moore@Sun.COM 	igb_release_driver_control(hw);
6057656SSherry.Moore@Sun.COM 
6067656SSherry.Moore@Sun.COM 	/*
6077656SSherry.Moore@Sun.COM 	 * Reset the chipset
6087656SSherry.Moore@Sun.COM 	 */
6097656SSherry.Moore@Sun.COM 	(void) e1000_reset_hw(hw);
6107656SSherry.Moore@Sun.COM 
6117656SSherry.Moore@Sun.COM 	/*
6127656SSherry.Moore@Sun.COM 	 * Reset PHY if possible
6137656SSherry.Moore@Sun.COM 	 */
6147656SSherry.Moore@Sun.COM 	if (e1000_check_reset_block(hw) == E1000_SUCCESS)
6157656SSherry.Moore@Sun.COM 		(void) e1000_phy_hw_reset(hw);
6167656SSherry.Moore@Sun.COM 
6177656SSherry.Moore@Sun.COM 	return (DDI_SUCCESS);
6187656SSherry.Moore@Sun.COM }
6197656SSherry.Moore@Sun.COM 
6208955SChenlu.Chen@Sun.COM /*
6218955SChenlu.Chen@Sun.COM  * igb_unconfigure - release all resources held by this instance
6228955SChenlu.Chen@Sun.COM  */
6235779Sxy150489 static void
6245779Sxy150489 igb_unconfigure(dev_info_t *devinfo, igb_t *igb)
6255779Sxy150489 {
6265779Sxy150489 	/*
6275779Sxy150489 	 * Disable interrupt
6285779Sxy150489 	 */
6295779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ENABLE_INTR) {
6305779Sxy150489 		(void) igb_disable_intrs(igb);
6315779Sxy150489 	}
6325779Sxy150489 
6335779Sxy150489 	/*
6345779Sxy150489 	 * Unregister MAC
6355779Sxy150489 	 */
6365779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_MAC) {
6375779Sxy150489 		(void) mac_unregister(igb->mac_hdl);
6385779Sxy150489 	}
6395779Sxy150489 
6405779Sxy150489 	/*
6415779Sxy150489 	 * Free ndd parameters
6425779Sxy150489 	 */
6435779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_NDD) {
6445779Sxy150489 		igb_nd_cleanup(igb);
6455779Sxy150489 	}
6465779Sxy150489 
6475779Sxy150489 	/*
6485779Sxy150489 	 * Free statistics
6495779Sxy150489 	 */
6505779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_STATS) {
6515779Sxy150489 		kstat_delete((kstat_t *)igb->igb_ks);
6525779Sxy150489 	}
6535779Sxy150489 
6545779Sxy150489 	/*
6555779Sxy150489 	 * Remove interrupt handlers
6565779Sxy150489 	 */
6575779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ADD_INTR) {
6585779Sxy150489 		igb_rem_intr_handlers(igb);
6595779Sxy150489 	}
6605779Sxy150489 
6615779Sxy150489 	/*
6625779Sxy150489 	 * Remove interrupts
6635779Sxy150489 	 */
6645779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ALLOC_INTR) {
6655779Sxy150489 		igb_rem_intrs(igb);
6665779Sxy150489 	}
6675779Sxy150489 
6685779Sxy150489 	/*
6695779Sxy150489 	 * Remove driver properties
6705779Sxy150489 	 */
6715779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_PROPS) {
6725779Sxy150489 		(void) ddi_prop_remove_all(devinfo);
6735779Sxy150489 	}
6745779Sxy150489 
6755779Sxy150489 	/*
6765779Sxy150489 	 * Release the DMA resources of rx/tx rings
6775779Sxy150489 	 */
6788955SChenlu.Chen@Sun.COM 	if (igb->attach_progress & ATTACH_PROGRESS_ALLOC_DMA) {
6798955SChenlu.Chen@Sun.COM 		igb_free_dma(igb);
6805779Sxy150489 	}
6815779Sxy150489 
6825779Sxy150489 	/*
6838955SChenlu.Chen@Sun.COM 	 * Stop the adapter
6845779Sxy150489 	 */
6858955SChenlu.Chen@Sun.COM 	if (igb->attach_progress & ATTACH_PROGRESS_INIT_ADAPTER) {
6865779Sxy150489 		mutex_enter(&igb->gen_lock);
6878955SChenlu.Chen@Sun.COM 		igb_stop_adapter(igb);
6885779Sxy150489 		mutex_exit(&igb->gen_lock);
6896624Sgl147354 		if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
6906624Sgl147354 			ddi_fm_service_impact(igb->dip, DDI_SERVICE_UNAFFECTED);
6915779Sxy150489 	}
6925779Sxy150489 
6935779Sxy150489 	/*
6945779Sxy150489 	 * Free register handle
6955779Sxy150489 	 */
6965779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_REGS_MAP) {
6975779Sxy150489 		if (igb->osdep.reg_handle != NULL)
6985779Sxy150489 			ddi_regs_map_free(&igb->osdep.reg_handle);
6995779Sxy150489 	}
7005779Sxy150489 
7015779Sxy150489 	/*
7025779Sxy150489 	 * Free PCI config handle
7035779Sxy150489 	 */
7045779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_PCI_CONFIG) {
7055779Sxy150489 		if (igb->osdep.cfg_handle != NULL)
7065779Sxy150489 			pci_config_teardown(&igb->osdep.cfg_handle);
7075779Sxy150489 	}
7085779Sxy150489 
7095779Sxy150489 	/*
7105779Sxy150489 	 * Free locks
7115779Sxy150489 	 */
7125779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_LOCKS) {
7135779Sxy150489 		igb_destroy_locks(igb);
7145779Sxy150489 	}
7155779Sxy150489 
7165779Sxy150489 	/*
7175779Sxy150489 	 * Free the rx/tx rings
7185779Sxy150489 	 */
7195779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ALLOC_RINGS) {
7205779Sxy150489 		igb_free_rings(igb);
7215779Sxy150489 	}
7225779Sxy150489 
7235779Sxy150489 	/*
7246624Sgl147354 	 * Remove FMA
7256624Sgl147354 	 */
7266624Sgl147354 	if (igb->attach_progress & ATTACH_PROGRESS_FMINIT) {
7276624Sgl147354 		igb_fm_fini(igb);
7286624Sgl147354 	}
7296624Sgl147354 
7306624Sgl147354 	/*
7315779Sxy150489 	 * Free the driver data structure
7325779Sxy150489 	 */
7335779Sxy150489 	kmem_free(igb, sizeof (igb_t));
7345779Sxy150489 
7355779Sxy150489 	ddi_set_driver_private(devinfo, NULL);
7365779Sxy150489 }
7375779Sxy150489 
7385779Sxy150489 /*
7395779Sxy150489  * igb_register_mac - Register the driver and its function pointers with
7405779Sxy150489  * the GLD interface
7415779Sxy150489  */
7425779Sxy150489 static int
7435779Sxy150489 igb_register_mac(igb_t *igb)
7445779Sxy150489 {
7455779Sxy150489 	struct e1000_hw *hw = &igb->hw;
7465779Sxy150489 	mac_register_t *mac;
7475779Sxy150489 	int status;
7485779Sxy150489 
7495779Sxy150489 	if ((mac = mac_alloc(MAC_VERSION)) == NULL)
7505779Sxy150489 		return (IGB_FAILURE);
7515779Sxy150489 
7525779Sxy150489 	mac->m_type_ident = MAC_PLUGIN_IDENT_ETHER;
7535779Sxy150489 	mac->m_driver = igb;
7545779Sxy150489 	mac->m_dip = igb->dip;
7555779Sxy150489 	mac->m_src_addr = hw->mac.addr;
7565779Sxy150489 	mac->m_callbacks = &igb_m_callbacks;
7575779Sxy150489 	mac->m_min_sdu = 0;
7585779Sxy150489 	mac->m_max_sdu = igb->max_frame_size -
7595779Sxy150489 	    sizeof (struct ether_vlan_header) - ETHERFCSL;
7605895Syz147064 	mac->m_margin = VLAN_TAGSZ;
7618275SEric Cheng 	mac->m_v12n = MAC_VIRT_LEVEL1;
7625779Sxy150489 
7635779Sxy150489 	status = mac_register(mac, &igb->mac_hdl);
7645779Sxy150489 
7655779Sxy150489 	mac_free(mac);
7665779Sxy150489 
7675779Sxy150489 	return ((status == 0) ? IGB_SUCCESS : IGB_FAILURE);
7685779Sxy150489 }
7695779Sxy150489 
7705779Sxy150489 /*
7715779Sxy150489  * igb_identify_hardware - Identify the type of the chipset
7725779Sxy150489  */
7735779Sxy150489 static int
7745779Sxy150489 igb_identify_hardware(igb_t *igb)
7755779Sxy150489 {
7765779Sxy150489 	struct e1000_hw *hw = &igb->hw;
7775779Sxy150489 	struct igb_osdep *osdep = &igb->osdep;
7785779Sxy150489 
7795779Sxy150489 	/*
7805779Sxy150489 	 * Get the device id
7815779Sxy150489 	 */
7825779Sxy150489 	hw->vendor_id =
7835779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_VENID);
7845779Sxy150489 	hw->device_id =
7855779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_DEVID);
7865779Sxy150489 	hw->revision_id =
7875779Sxy150489 	    pci_config_get8(osdep->cfg_handle, PCI_CONF_REVID);
7885779Sxy150489 	hw->subsystem_device_id =
7895779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_SUBSYSID);
7905779Sxy150489 	hw->subsystem_vendor_id =
7915779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_SUBVENID);
7925779Sxy150489 
7935779Sxy150489 	/*
7945779Sxy150489 	 * Set the mac type of the adapter based on the device id
7955779Sxy150489 	 */
7965779Sxy150489 	if (e1000_set_mac_type(hw) != E1000_SUCCESS) {
7975779Sxy150489 		return (IGB_FAILURE);
7985779Sxy150489 	}
7995779Sxy150489 
8008571SChenlu.Chen@Sun.COM 	/*
8018571SChenlu.Chen@Sun.COM 	 * Install adapter capabilities based on mac type
8028571SChenlu.Chen@Sun.COM 	 */
8038571SChenlu.Chen@Sun.COM 	switch (hw->mac.type) {
8048571SChenlu.Chen@Sun.COM 	case e1000_82575:
8058571SChenlu.Chen@Sun.COM 		igb->capab = &igb_82575_cap;
8068571SChenlu.Chen@Sun.COM 		break;
8078571SChenlu.Chen@Sun.COM 	case e1000_82576:
8088571SChenlu.Chen@Sun.COM 		igb->capab = &igb_82576_cap;
8098571SChenlu.Chen@Sun.COM 		break;
8108571SChenlu.Chen@Sun.COM 	default:
8118571SChenlu.Chen@Sun.COM 		return (IGB_FAILURE);
8128571SChenlu.Chen@Sun.COM 	}
8138571SChenlu.Chen@Sun.COM 
8145779Sxy150489 	return (IGB_SUCCESS);
8155779Sxy150489 }
8165779Sxy150489 
8175779Sxy150489 /*
8185779Sxy150489  * igb_regs_map - Map the device registers
8195779Sxy150489  */
8205779Sxy150489 static int
8215779Sxy150489 igb_regs_map(igb_t *igb)
8225779Sxy150489 {
8235779Sxy150489 	dev_info_t *devinfo = igb->dip;
8245779Sxy150489 	struct e1000_hw *hw = &igb->hw;
8255779Sxy150489 	struct igb_osdep *osdep = &igb->osdep;
8265779Sxy150489 	off_t mem_size;
8275779Sxy150489 
8285779Sxy150489 	/*
8295779Sxy150489 	 * First get the size of device registers to be mapped.
8305779Sxy150489 	 */
8318571SChenlu.Chen@Sun.COM 	if (ddi_dev_regsize(devinfo, IGB_ADAPTER_REGSET, &mem_size) !=
8328571SChenlu.Chen@Sun.COM 	    DDI_SUCCESS) {
8335779Sxy150489 		return (IGB_FAILURE);
8345779Sxy150489 	}
8355779Sxy150489 
8365779Sxy150489 	/*
8375779Sxy150489 	 * Call ddi_regs_map_setup() to map registers
8385779Sxy150489 	 */
8398571SChenlu.Chen@Sun.COM 	if ((ddi_regs_map_setup(devinfo, IGB_ADAPTER_REGSET,
8405779Sxy150489 	    (caddr_t *)&hw->hw_addr, 0,
8415779Sxy150489 	    mem_size, &igb_regs_acc_attr,
8425779Sxy150489 	    &osdep->reg_handle)) != DDI_SUCCESS) {
8435779Sxy150489 		return (IGB_FAILURE);
8445779Sxy150489 	}
8455779Sxy150489 
8465779Sxy150489 	return (IGB_SUCCESS);
8475779Sxy150489 }
8485779Sxy150489 
8495779Sxy150489 /*
8505779Sxy150489  * igb_init_properties - Initialize driver properties
8515779Sxy150489  */
8525779Sxy150489 static void
8535779Sxy150489 igb_init_properties(igb_t *igb)
8545779Sxy150489 {
8555779Sxy150489 	/*
8565779Sxy150489 	 * Get conf file properties, including link settings
8575779Sxy150489 	 * jumbo frames, ring number, descriptor number, etc.
8585779Sxy150489 	 */
8595779Sxy150489 	igb_get_conf(igb);
8605779Sxy150489 }
8615779Sxy150489 
8625779Sxy150489 /*
8635779Sxy150489  * igb_init_driver_settings - Initialize driver settings
8645779Sxy150489  *
8655779Sxy150489  * The settings include hardware function pointers, bus information,
8665779Sxy150489  * rx/tx rings settings, link state, and any other parameters that
8675779Sxy150489  * need to be setup during driver initialization.
8685779Sxy150489  */
8695779Sxy150489 static int
8705779Sxy150489 igb_init_driver_settings(igb_t *igb)
8715779Sxy150489 {
8725779Sxy150489 	struct e1000_hw *hw = &igb->hw;
8735779Sxy150489 	igb_rx_ring_t *rx_ring;
8745779Sxy150489 	igb_tx_ring_t *tx_ring;
8755779Sxy150489 	uint32_t rx_size;
8765779Sxy150489 	uint32_t tx_size;
8775779Sxy150489 	int i;
8785779Sxy150489 
8795779Sxy150489 	/*
8805779Sxy150489 	 * Initialize chipset specific hardware function pointers
8815779Sxy150489 	 */
8825779Sxy150489 	if (e1000_setup_init_funcs(hw, B_TRUE) != E1000_SUCCESS) {
8835779Sxy150489 		return (IGB_FAILURE);
8845779Sxy150489 	}
8855779Sxy150489 
8865779Sxy150489 	/*
8875779Sxy150489 	 * Get bus information
8885779Sxy150489 	 */
8895779Sxy150489 	if (e1000_get_bus_info(hw) != E1000_SUCCESS) {
8905779Sxy150489 		return (IGB_FAILURE);
8915779Sxy150489 	}
8925779Sxy150489 
8935779Sxy150489 	/*
894*9188SPaul.Guo@Sun.COM 	 * Get the system page size
895*9188SPaul.Guo@Sun.COM 	 */
896*9188SPaul.Guo@Sun.COM 	igb->page_size = ddi_ptob(igb->dip, (ulong_t)1);
897*9188SPaul.Guo@Sun.COM 
898*9188SPaul.Guo@Sun.COM 	/*
8995779Sxy150489 	 * Set rx buffer size
9005779Sxy150489 	 * The IP header alignment room is counted in the calculation.
9015779Sxy150489 	 * The rx buffer size is in unit of 1K that is required by the
9025779Sxy150489 	 * chipset hardware.
9035779Sxy150489 	 */
9045779Sxy150489 	rx_size = igb->max_frame_size + IPHDR_ALIGN_ROOM;
9055779Sxy150489 	igb->rx_buf_size = ((rx_size >> 10) +
9065779Sxy150489 	    ((rx_size & (((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10;
9075779Sxy150489 
9085779Sxy150489 	/*
9095779Sxy150489 	 * Set tx buffer size
9105779Sxy150489 	 */
9115779Sxy150489 	tx_size = igb->max_frame_size;
9125779Sxy150489 	igb->tx_buf_size = ((tx_size >> 10) +
9135779Sxy150489 	    ((tx_size & (((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10;
9145779Sxy150489 
9155779Sxy150489 	/*
9165779Sxy150489 	 * Initialize rx/tx rings parameters
9175779Sxy150489 	 */
9185779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
9195779Sxy150489 		rx_ring = &igb->rx_rings[i];
9205779Sxy150489 		rx_ring->index = i;
9215779Sxy150489 		rx_ring->igb = igb;
9225779Sxy150489 
9235779Sxy150489 		rx_ring->ring_size = igb->rx_ring_size;
9245779Sxy150489 		rx_ring->free_list_size = igb->rx_ring_size;
9255779Sxy150489 		rx_ring->copy_thresh = igb->rx_copy_thresh;
9265779Sxy150489 		rx_ring->limit_per_intr = igb->rx_limit_per_intr;
9275779Sxy150489 	}
9285779Sxy150489 
9295779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
9305779Sxy150489 		tx_ring = &igb->tx_rings[i];
9315779Sxy150489 		tx_ring->index = i;
9325779Sxy150489 		tx_ring->igb = igb;
9335779Sxy150489 		if (igb->tx_head_wb_enable)
9345779Sxy150489 			tx_ring->tx_recycle = igb_tx_recycle_head_wb;
9355779Sxy150489 		else
9365779Sxy150489 			tx_ring->tx_recycle = igb_tx_recycle_legacy;
9375779Sxy150489 
9385779Sxy150489 		tx_ring->ring_size = igb->tx_ring_size;
9395779Sxy150489 		tx_ring->free_list_size = igb->tx_ring_size +
9405779Sxy150489 		    (igb->tx_ring_size >> 1);
9415779Sxy150489 		tx_ring->copy_thresh = igb->tx_copy_thresh;
9425779Sxy150489 		tx_ring->recycle_thresh = igb->tx_recycle_thresh;
9435779Sxy150489 		tx_ring->overload_thresh = igb->tx_overload_thresh;
9445779Sxy150489 		tx_ring->resched_thresh = igb->tx_resched_thresh;
9455779Sxy150489 	}
9465779Sxy150489 
9475779Sxy150489 	/*
9488571SChenlu.Chen@Sun.COM 	 * Initialize values of interrupt throttling rates
9495779Sxy150489 	 */
9505779Sxy150489 	for (i = 1; i < MAX_NUM_EITR; i++)
9515779Sxy150489 		igb->intr_throttling[i] = igb->intr_throttling[0];
9525779Sxy150489 
9535779Sxy150489 	/*
9545779Sxy150489 	 * The initial link state should be "unknown"
9555779Sxy150489 	 */
9565779Sxy150489 	igb->link_state = LINK_STATE_UNKNOWN;
9575779Sxy150489 
9585779Sxy150489 	return (IGB_SUCCESS);
9595779Sxy150489 }
9605779Sxy150489 
9615779Sxy150489 /*
9625779Sxy150489  * igb_init_locks - Initialize locks
9635779Sxy150489  */
9645779Sxy150489 static void
9655779Sxy150489 igb_init_locks(igb_t *igb)
9665779Sxy150489 {
9675779Sxy150489 	igb_rx_ring_t *rx_ring;
9685779Sxy150489 	igb_tx_ring_t *tx_ring;
9695779Sxy150489 	int i;
9705779Sxy150489 
9715779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
9725779Sxy150489 		rx_ring = &igb->rx_rings[i];
9735779Sxy150489 		mutex_init(&rx_ring->rx_lock, NULL,
9745779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9755779Sxy150489 		mutex_init(&rx_ring->recycle_lock, NULL,
9765779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9775779Sxy150489 	}
9785779Sxy150489 
9795779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
9805779Sxy150489 		tx_ring = &igb->tx_rings[i];
9815779Sxy150489 		mutex_init(&tx_ring->tx_lock, NULL,
9825779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9835779Sxy150489 		mutex_init(&tx_ring->recycle_lock, NULL,
9845779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9855779Sxy150489 		mutex_init(&tx_ring->tcb_head_lock, NULL,
9865779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9875779Sxy150489 		mutex_init(&tx_ring->tcb_tail_lock, NULL,
9885779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9895779Sxy150489 	}
9905779Sxy150489 
9915779Sxy150489 	mutex_init(&igb->gen_lock, NULL,
9925779Sxy150489 	    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9935779Sxy150489 
9945779Sxy150489 	mutex_init(&igb->watchdog_lock, NULL,
9955779Sxy150489 	    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
9965779Sxy150489 }
9975779Sxy150489 
9985779Sxy150489 /*
9995779Sxy150489  * igb_destroy_locks - Destroy locks
10005779Sxy150489  */
10015779Sxy150489 static void
10025779Sxy150489 igb_destroy_locks(igb_t *igb)
10035779Sxy150489 {
10045779Sxy150489 	igb_rx_ring_t *rx_ring;
10055779Sxy150489 	igb_tx_ring_t *tx_ring;
10065779Sxy150489 	int i;
10075779Sxy150489 
10085779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
10095779Sxy150489 		rx_ring = &igb->rx_rings[i];
10105779Sxy150489 		mutex_destroy(&rx_ring->rx_lock);
10115779Sxy150489 		mutex_destroy(&rx_ring->recycle_lock);
10125779Sxy150489 	}
10135779Sxy150489 
10145779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
10155779Sxy150489 		tx_ring = &igb->tx_rings[i];
10165779Sxy150489 		mutex_destroy(&tx_ring->tx_lock);
10175779Sxy150489 		mutex_destroy(&tx_ring->recycle_lock);
10185779Sxy150489 		mutex_destroy(&tx_ring->tcb_head_lock);
10195779Sxy150489 		mutex_destroy(&tx_ring->tcb_tail_lock);
10205779Sxy150489 	}
10215779Sxy150489 
10225779Sxy150489 	mutex_destroy(&igb->gen_lock);
10235779Sxy150489 	mutex_destroy(&igb->watchdog_lock);
10245779Sxy150489 }
10255779Sxy150489 
10265779Sxy150489 static int
10275779Sxy150489 igb_resume(dev_info_t *devinfo)
10285779Sxy150489 {
10295779Sxy150489 	igb_t *igb;
10305779Sxy150489 
10315779Sxy150489 	igb = (igb_t *)ddi_get_driver_private(devinfo);
10325779Sxy150489 	if (igb == NULL)
10335779Sxy150489 		return (DDI_FAILURE);
10345779Sxy150489 
10355779Sxy150489 	mutex_enter(&igb->gen_lock);
10365779Sxy150489 
10375779Sxy150489 	if (igb->igb_state & IGB_STARTED) {
10385779Sxy150489 		if (igb_start(igb) != IGB_SUCCESS) {
10395779Sxy150489 			mutex_exit(&igb->gen_lock);
10405779Sxy150489 			return (DDI_FAILURE);
10415779Sxy150489 		}
10425779Sxy150489 
10435779Sxy150489 		/*
10445779Sxy150489 		 * Enable and start the watchdog timer
10455779Sxy150489 		 */
10465779Sxy150489 		igb_enable_watchdog_timer(igb);
10475779Sxy150489 	}
10485779Sxy150489 
10495779Sxy150489 	igb->igb_state &= ~IGB_SUSPENDED;
10505779Sxy150489 
10515779Sxy150489 	mutex_exit(&igb->gen_lock);
10525779Sxy150489 
10535779Sxy150489 	return (DDI_SUCCESS);
10545779Sxy150489 }
10555779Sxy150489 
10565779Sxy150489 static int
10575779Sxy150489 igb_suspend(dev_info_t *devinfo)
10585779Sxy150489 {
10595779Sxy150489 	igb_t *igb;
10605779Sxy150489 
10615779Sxy150489 	igb = (igb_t *)ddi_get_driver_private(devinfo);
10625779Sxy150489 	if (igb == NULL)
10635779Sxy150489 		return (DDI_FAILURE);
10645779Sxy150489 
10655779Sxy150489 	mutex_enter(&igb->gen_lock);
10665779Sxy150489 
10675779Sxy150489 	igb->igb_state |= IGB_SUSPENDED;
10685779Sxy150489 
10698955SChenlu.Chen@Sun.COM 	if (!(igb->igb_state & IGB_STARTED)) {
10708955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->gen_lock);
10718955SChenlu.Chen@Sun.COM 		return (DDI_SUCCESS);
10728955SChenlu.Chen@Sun.COM 	}
10738955SChenlu.Chen@Sun.COM 
10745779Sxy150489 	igb_stop(igb);
10755779Sxy150489 
10765779Sxy150489 	mutex_exit(&igb->gen_lock);
10775779Sxy150489 
10785779Sxy150489 	/*
10795779Sxy150489 	 * Disable and stop the watchdog timer
10805779Sxy150489 	 */
10815779Sxy150489 	igb_disable_watchdog_timer(igb);
10825779Sxy150489 
10835779Sxy150489 	return (DDI_SUCCESS);
10845779Sxy150489 }
10855779Sxy150489 
10865779Sxy150489 static int
10875779Sxy150489 igb_init(igb_t *igb)
10885779Sxy150489 {
10898955SChenlu.Chen@Sun.COM 	int i;
10908955SChenlu.Chen@Sun.COM 
10918955SChenlu.Chen@Sun.COM 	mutex_enter(&igb->gen_lock);
10928955SChenlu.Chen@Sun.COM 
10938955SChenlu.Chen@Sun.COM 	/*
10948955SChenlu.Chen@Sun.COM 	 * Initilize the adapter
10958955SChenlu.Chen@Sun.COM 	 */
10968955SChenlu.Chen@Sun.COM 	if (igb_init_adapter(igb) != IGB_SUCCESS) {
10978955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->gen_lock);
10988955SChenlu.Chen@Sun.COM 		igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
10998955SChenlu.Chen@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
11008955SChenlu.Chen@Sun.COM 		return (IGB_FAILURE);
11018955SChenlu.Chen@Sun.COM 	}
11028955SChenlu.Chen@Sun.COM 
11038955SChenlu.Chen@Sun.COM 	/*
11048955SChenlu.Chen@Sun.COM 	 * Setup the rx/tx rings
11058955SChenlu.Chen@Sun.COM 	 */
11068955SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_rx_rings; i++)
11078955SChenlu.Chen@Sun.COM 		mutex_enter(&igb->rx_rings[i].rx_lock);
11088955SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_tx_rings; i++)
11098955SChenlu.Chen@Sun.COM 		mutex_enter(&igb->tx_rings[i].tx_lock);
11108955SChenlu.Chen@Sun.COM 
11118955SChenlu.Chen@Sun.COM 	igb_setup_rings(igb);
11128955SChenlu.Chen@Sun.COM 
11138955SChenlu.Chen@Sun.COM 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
11148955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->tx_rings[i].tx_lock);
11158955SChenlu.Chen@Sun.COM 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
11168955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->rx_rings[i].rx_lock);
11178955SChenlu.Chen@Sun.COM 
11188955SChenlu.Chen@Sun.COM 	mutex_exit(&igb->gen_lock);
11198955SChenlu.Chen@Sun.COM 
11208955SChenlu.Chen@Sun.COM 	return (IGB_SUCCESS);
11218955SChenlu.Chen@Sun.COM }
11228955SChenlu.Chen@Sun.COM 
11238955SChenlu.Chen@Sun.COM /*
11248955SChenlu.Chen@Sun.COM  * igb_init_mac_address - Initialize the default MAC address
11258955SChenlu.Chen@Sun.COM  *
11268955SChenlu.Chen@Sun.COM  * On success, the MAC address is entered in the igb->hw.mac.addr
11278955SChenlu.Chen@Sun.COM  * and hw->mac.perm_addr fields and the adapter's RAR(0) receive
11288955SChenlu.Chen@Sun.COM  * address register.
11298955SChenlu.Chen@Sun.COM  *
11308955SChenlu.Chen@Sun.COM  * Important side effects:
11318955SChenlu.Chen@Sun.COM  * 1. adapter is reset - this is required to put it in a known state.
11328955SChenlu.Chen@Sun.COM  * 2. all of non-volatile memory (NVM) is read & checksummed - NVM is where
11338955SChenlu.Chen@Sun.COM  * MAC address and all default settings are stored, so a valid checksum
11348955SChenlu.Chen@Sun.COM  * is required.
11358955SChenlu.Chen@Sun.COM  */
11368955SChenlu.Chen@Sun.COM static int
11378955SChenlu.Chen@Sun.COM igb_init_mac_address(igb_t *igb)
11388955SChenlu.Chen@Sun.COM {
11395779Sxy150489 	struct e1000_hw *hw = &igb->hw;
11405779Sxy150489 
11418275SEric Cheng 	ASSERT(mutex_owned(&igb->gen_lock));
11425779Sxy150489 
11435779Sxy150489 	/*
11445779Sxy150489 	 * Reset chipset to put the hardware in a known state
11458955SChenlu.Chen@Sun.COM 	 * before we try to get MAC address from NVM.
11465779Sxy150489 	 */
11476624Sgl147354 	if (e1000_reset_hw(hw) != E1000_SUCCESS) {
11488955SChenlu.Chen@Sun.COM 		igb_error(igb, "Adapter reset failed.");
11498955SChenlu.Chen@Sun.COM 		goto init_mac_fail;
11506624Sgl147354 	}
11515779Sxy150489 
11525779Sxy150489 	/*
11535779Sxy150489 	 * NVM validation
11545779Sxy150489 	 */
11555779Sxy150489 	if (e1000_validate_nvm_checksum(hw) < 0) {
11565779Sxy150489 		/*
11575779Sxy150489 		 * Some PCI-E parts fail the first check due to
11585779Sxy150489 		 * the link being in sleep state.  Call it again,
11595779Sxy150489 		 * if it fails a second time its a real issue.
11605779Sxy150489 		 */
11615779Sxy150489 		if (e1000_validate_nvm_checksum(hw) < 0) {
11625779Sxy150489 			igb_error(igb,
11635779Sxy150489 			    "Invalid NVM checksum. Please contact "
11645779Sxy150489 			    "the vendor to update the NVM.");
11658955SChenlu.Chen@Sun.COM 			goto init_mac_fail;
11665779Sxy150489 		}
11675779Sxy150489 	}
11685779Sxy150489 
11695779Sxy150489 	/*
11708955SChenlu.Chen@Sun.COM 	 * Get the mac address
11718955SChenlu.Chen@Sun.COM 	 * This function should handle SPARC case correctly.
11728955SChenlu.Chen@Sun.COM 	 */
11738955SChenlu.Chen@Sun.COM 	if (!igb_find_mac_address(igb)) {
11748955SChenlu.Chen@Sun.COM 		igb_error(igb, "Failed to get the mac address");
11758955SChenlu.Chen@Sun.COM 		goto init_mac_fail;
11768955SChenlu.Chen@Sun.COM 	}
11778955SChenlu.Chen@Sun.COM 
11788955SChenlu.Chen@Sun.COM 	/* Validate mac address */
11798955SChenlu.Chen@Sun.COM 	if (!is_valid_mac_addr(hw->mac.addr)) {
11808955SChenlu.Chen@Sun.COM 		igb_error(igb, "Invalid mac address");
11818955SChenlu.Chen@Sun.COM 		goto init_mac_fail;
11828955SChenlu.Chen@Sun.COM 	}
11838955SChenlu.Chen@Sun.COM 
11848955SChenlu.Chen@Sun.COM 	return (IGB_SUCCESS);
11858955SChenlu.Chen@Sun.COM 
11868955SChenlu.Chen@Sun.COM init_mac_fail:
11878955SChenlu.Chen@Sun.COM 	return (IGB_FAILURE);
11888955SChenlu.Chen@Sun.COM }
11898955SChenlu.Chen@Sun.COM 
11908955SChenlu.Chen@Sun.COM /*
11918955SChenlu.Chen@Sun.COM  * igb_init_adapter - Initialize the adapter
11928955SChenlu.Chen@Sun.COM  */
11938955SChenlu.Chen@Sun.COM static int
11948955SChenlu.Chen@Sun.COM igb_init_adapter(igb_t *igb)
11958955SChenlu.Chen@Sun.COM {
11968955SChenlu.Chen@Sun.COM 	struct e1000_hw *hw = &igb->hw;
11978955SChenlu.Chen@Sun.COM 	uint32_t pba;
11988955SChenlu.Chen@Sun.COM 	uint32_t high_water;
11998955SChenlu.Chen@Sun.COM 	int i;
12008955SChenlu.Chen@Sun.COM 
12018955SChenlu.Chen@Sun.COM 	ASSERT(mutex_owned(&igb->gen_lock));
12028955SChenlu.Chen@Sun.COM 
12038955SChenlu.Chen@Sun.COM 	/*
12048955SChenlu.Chen@Sun.COM 	 * In order to obtain the default MAC address, this will reset the
12058955SChenlu.Chen@Sun.COM 	 * adapter and validate the NVM that the address and many other
12068955SChenlu.Chen@Sun.COM 	 * default settings come from.
12078955SChenlu.Chen@Sun.COM 	 */
12088955SChenlu.Chen@Sun.COM 	if (igb_init_mac_address(igb) != IGB_SUCCESS) {
12098955SChenlu.Chen@Sun.COM 		igb_error(igb, "Failed to initialize MAC address");
12108955SChenlu.Chen@Sun.COM 		goto init_adapter_fail;
12118955SChenlu.Chen@Sun.COM 	}
12128955SChenlu.Chen@Sun.COM 
12138955SChenlu.Chen@Sun.COM 	/*
12145779Sxy150489 	 * Setup flow control
12155779Sxy150489 	 *
12165779Sxy150489 	 * These parameters set thresholds for the adapter's generation(Tx)
12175779Sxy150489 	 * and response(Rx) to Ethernet PAUSE frames.  These are just threshold
12185779Sxy150489 	 * settings.  Flow control is enabled or disabled in the configuration
12195779Sxy150489 	 * file.
12205779Sxy150489 	 * High-water mark is set down from the top of the rx fifo (not
12215779Sxy150489 	 * sensitive to max_frame_size) and low-water is set just below
12225779Sxy150489 	 * high-water mark.
12235779Sxy150489 	 * The high water mark must be low enough to fit one full frame above
12245779Sxy150489 	 * it in the rx FIFO.  Should be the lower of:
12255779Sxy150489 	 * 90% of the Rx FIFO size, or the full Rx FIFO size minus one full
12265779Sxy150489 	 * frame.
12275779Sxy150489 	 */
12288955SChenlu.Chen@Sun.COM 	/*
12298955SChenlu.Chen@Sun.COM 	 * The default setting of PBA is correct for 82575 and other supported
12308955SChenlu.Chen@Sun.COM 	 * adapters do not have the E1000_PBA register, so PBA value is only
12318955SChenlu.Chen@Sun.COM 	 * used for calculation here and is never written to the adapter.
12328955SChenlu.Chen@Sun.COM 	 */
12338571SChenlu.Chen@Sun.COM 	if (hw->mac.type == e1000_82575) {
12348571SChenlu.Chen@Sun.COM 		pba = E1000_PBA_34K;
12358571SChenlu.Chen@Sun.COM 	} else {
12368571SChenlu.Chen@Sun.COM 		pba = E1000_PBA_64K;
12378571SChenlu.Chen@Sun.COM 	}
12388571SChenlu.Chen@Sun.COM 
12395779Sxy150489 	high_water = min(((pba << 10) * 9 / 10),
12405779Sxy150489 	    ((pba << 10) - igb->max_frame_size));
12415779Sxy150489 
12428571SChenlu.Chen@Sun.COM 	if (hw->mac.type == e1000_82575) {
12438571SChenlu.Chen@Sun.COM 		/* 8-byte granularity */
12448571SChenlu.Chen@Sun.COM 		hw->fc.high_water = high_water & 0xFFF8;
12458571SChenlu.Chen@Sun.COM 		hw->fc.low_water = hw->fc.high_water - 8;
12468571SChenlu.Chen@Sun.COM 	} else {
12478571SChenlu.Chen@Sun.COM 		/* 16-byte granularity */
12488571SChenlu.Chen@Sun.COM 		hw->fc.high_water = high_water & 0xFFF0;
12498571SChenlu.Chen@Sun.COM 		hw->fc.low_water = hw->fc.high_water - 16;
12508571SChenlu.Chen@Sun.COM 	}
12518571SChenlu.Chen@Sun.COM 
12525779Sxy150489 	hw->fc.pause_time = E1000_FC_PAUSE_TIME;
12535779Sxy150489 	hw->fc.send_xon = B_TRUE;
12545779Sxy150489 
12558955SChenlu.Chen@Sun.COM 	e1000_validate_mdi_setting(hw);
12568955SChenlu.Chen@Sun.COM 
12575779Sxy150489 	/*
12588955SChenlu.Chen@Sun.COM 	 * Reset the chipset hardware the second time to put PBA settings
12598955SChenlu.Chen@Sun.COM 	 * into effect.
12605779Sxy150489 	 */
12616624Sgl147354 	if (e1000_reset_hw(hw) != E1000_SUCCESS) {
12628955SChenlu.Chen@Sun.COM 		igb_error(igb, "Second reset failed");
12638955SChenlu.Chen@Sun.COM 		goto init_adapter_fail;
12646624Sgl147354 	}
12655779Sxy150489 
12665779Sxy150489 	/*
12675779Sxy150489 	 * Don't wait for auto-negotiation to complete
12685779Sxy150489 	 */
12695779Sxy150489 	hw->phy.autoneg_wait_to_complete = B_FALSE;
12705779Sxy150489 
12715779Sxy150489 	/*
12725779Sxy150489 	 * Copper options
12735779Sxy150489 	 */
12745779Sxy150489 	if (hw->phy.media_type == e1000_media_type_copper) {
12755779Sxy150489 		hw->phy.mdix = 0;	/* AUTO_ALL_MODES */
12765779Sxy150489 		hw->phy.disable_polarity_correction = B_FALSE;
12775779Sxy150489 		hw->phy.ms_type = e1000_ms_hw_default; /* E1000_MASTER_SLAVE */
12785779Sxy150489 	}
12795779Sxy150489 
12805779Sxy150489 	/*
12815779Sxy150489 	 * Initialize link settings
12825779Sxy150489 	 */
12835779Sxy150489 	(void) igb_setup_link(igb, B_FALSE);
12845779Sxy150489 
12855779Sxy150489 	/*
12865779Sxy150489 	 * Configure/Initialize hardware
12875779Sxy150489 	 */
12885779Sxy150489 	if (e1000_init_hw(hw) != E1000_SUCCESS) {
12895779Sxy150489 		igb_error(igb, "Failed to initialize hardware");
12908955SChenlu.Chen@Sun.COM 		goto init_adapter_fail;
12915779Sxy150489 	}
12925779Sxy150489 
12935779Sxy150489 	/*
12948955SChenlu.Chen@Sun.COM 	 * Disable wakeup control by default
12958955SChenlu.Chen@Sun.COM 	 */
12968955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_WUC, 0);
12978955SChenlu.Chen@Sun.COM 
12988955SChenlu.Chen@Sun.COM 	/*
12998955SChenlu.Chen@Sun.COM 	 * Record phy info in hw struct
13008955SChenlu.Chen@Sun.COM 	 */
13018955SChenlu.Chen@Sun.COM 	(void) e1000_get_phy_info(hw);
13028955SChenlu.Chen@Sun.COM 
13038955SChenlu.Chen@Sun.COM 	/*
13045779Sxy150489 	 * Make sure driver has control
13055779Sxy150489 	 */
13065779Sxy150489 	igb_get_driver_control(hw);
13075779Sxy150489 
13085779Sxy150489 	/*
13098955SChenlu.Chen@Sun.COM 	 * Restore LED settings to the default from EEPROM
13108955SChenlu.Chen@Sun.COM 	 * to meet the standard for Sun platforms.
13118955SChenlu.Chen@Sun.COM 	 */
13128955SChenlu.Chen@Sun.COM 	(void) e1000_cleanup_led(hw);
13138955SChenlu.Chen@Sun.COM 
13148955SChenlu.Chen@Sun.COM 	/*
13155779Sxy150489 	 * Setup MSI-X interrupts
13165779Sxy150489 	 */
13175779Sxy150489 	if (igb->intr_type == DDI_INTR_TYPE_MSIX)
13188571SChenlu.Chen@Sun.COM 		igb->capab->setup_msix(igb);
13195779Sxy150489 
13205779Sxy150489 	/*
13215779Sxy150489 	 * Initialize unicast addresses.
13225779Sxy150489 	 */
13235779Sxy150489 	igb_init_unicst(igb);
13245779Sxy150489 
13255779Sxy150489 	/*
13265779Sxy150489 	 * Setup and initialize the mctable structures.
13275779Sxy150489 	 */
13285779Sxy150489 	igb_setup_multicst(igb);
13295779Sxy150489 
13305779Sxy150489 	/*
13315779Sxy150489 	 * Set interrupt throttling rate
13325779Sxy150489 	 */
13335779Sxy150489 	for (i = 0; i < igb->intr_cnt; i++)
13345779Sxy150489 		E1000_WRITE_REG(hw, E1000_EITR(i), igb->intr_throttling[i]);
13355779Sxy150489 
13365779Sxy150489 	/*
13375779Sxy150489 	 * Save the state of the phy
13385779Sxy150489 	 */
13395779Sxy150489 	igb_get_phy_state(igb);
13405779Sxy150489 
13415779Sxy150489 	return (IGB_SUCCESS);
13428955SChenlu.Chen@Sun.COM 
13438955SChenlu.Chen@Sun.COM init_adapter_fail:
13448955SChenlu.Chen@Sun.COM 	/*
13458955SChenlu.Chen@Sun.COM 	 * Reset PHY if possible
13468955SChenlu.Chen@Sun.COM 	 */
13478955SChenlu.Chen@Sun.COM 	if (e1000_check_reset_block(hw) == E1000_SUCCESS)
13488955SChenlu.Chen@Sun.COM 		(void) e1000_phy_hw_reset(hw);
13498955SChenlu.Chen@Sun.COM 
13508955SChenlu.Chen@Sun.COM 	return (IGB_FAILURE);
13515779Sxy150489 }
13525779Sxy150489 
13535779Sxy150489 /*
13548955SChenlu.Chen@Sun.COM  * igb_stop_adapter - Stop the adapter
13555779Sxy150489  */
13565779Sxy150489 static void
13578955SChenlu.Chen@Sun.COM igb_stop_adapter(igb_t *igb)
13585779Sxy150489 {
13595779Sxy150489 	struct e1000_hw *hw = &igb->hw;
13605779Sxy150489 
13615779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
13625779Sxy150489 
13635779Sxy150489 	/* Tell firmware driver is no longer in control */
13645779Sxy150489 	igb_release_driver_control(hw);
13655779Sxy150489 
13665779Sxy150489 	/*
13675779Sxy150489 	 * Reset the chipset
13685779Sxy150489 	 */
13696624Sgl147354 	if (e1000_reset_hw(hw) != E1000_SUCCESS) {
13706624Sgl147354 		igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
13716624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
13726624Sgl147354 	}
13735779Sxy150489 
13745779Sxy150489 	/*
13758955SChenlu.Chen@Sun.COM 	 * e1000_phy_hw_reset is not needed here, MAC reset above is sufficient
13765779Sxy150489 	 */
13775779Sxy150489 }
13785779Sxy150489 
13795779Sxy150489 /*
13805779Sxy150489  * igb_reset - Reset the chipset and restart the driver.
13815779Sxy150489  *
13825779Sxy150489  * It involves stopping and re-starting the chipset,
13835779Sxy150489  * and re-configuring the rx/tx rings.
13845779Sxy150489  */
13855779Sxy150489 static int
13865779Sxy150489 igb_reset(igb_t *igb)
13875779Sxy150489 {
13885779Sxy150489 	int i;
13895779Sxy150489 
13905779Sxy150489 	mutex_enter(&igb->gen_lock);
13915779Sxy150489 
13925779Sxy150489 	ASSERT(igb->igb_state & IGB_STARTED);
13935779Sxy150489 
13945779Sxy150489 	/*
13955779Sxy150489 	 * Disable the adapter interrupts to stop any rx/tx activities
13965779Sxy150489 	 * before draining pending data and resetting hardware.
13975779Sxy150489 	 */
13985779Sxy150489 	igb_disable_adapter_interrupts(igb);
13995779Sxy150489 
14005779Sxy150489 	/*
14015779Sxy150489 	 * Drain the pending transmit packets
14025779Sxy150489 	 */
14035779Sxy150489 	(void) igb_tx_drain(igb);
14045779Sxy150489 
14055779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++)
14065779Sxy150489 		mutex_enter(&igb->rx_rings[i].rx_lock);
14075779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++)
14085779Sxy150489 		mutex_enter(&igb->tx_rings[i].tx_lock);
14095779Sxy150489 
14105779Sxy150489 	/*
14118955SChenlu.Chen@Sun.COM 	 * Stop the adapter
14125779Sxy150489 	 */
14138955SChenlu.Chen@Sun.COM 	igb_stop_adapter(igb);
14145779Sxy150489 
14155779Sxy150489 	/*
14165779Sxy150489 	 * Clean the pending tx data/resources
14175779Sxy150489 	 */
14185779Sxy150489 	igb_tx_clean(igb);
14195779Sxy150489 
14205779Sxy150489 	/*
14218955SChenlu.Chen@Sun.COM 	 * Start the adapter
14225779Sxy150489 	 */
14238955SChenlu.Chen@Sun.COM 	if (igb_init_adapter(igb) != IGB_SUCCESS) {
14246624Sgl147354 		igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
14255779Sxy150489 		goto reset_failure;
14265779Sxy150489 	}
14275779Sxy150489 
14285779Sxy150489 	/*
14295779Sxy150489 	 * Setup the rx/tx rings
14305779Sxy150489 	 */
14315779Sxy150489 	igb_setup_rings(igb);
14325779Sxy150489 
14335779Sxy150489 	/*
14345779Sxy150489 	 * Enable adapter interrupts
14355779Sxy150489 	 * The interrupts must be enabled after the driver state is START
14365779Sxy150489 	 */
14378571SChenlu.Chen@Sun.COM 	igb->capab->enable_intr(igb);
14385779Sxy150489 
14396624Sgl147354 	if (igb_check_acc_handle(igb->osdep.cfg_handle) != DDI_FM_OK)
14406624Sgl147354 		goto reset_failure;
14416624Sgl147354 
14426624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
14436624Sgl147354 		goto reset_failure;
14446624Sgl147354 
14455779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
14465779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
14475779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
14485779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
14495779Sxy150489 
14505779Sxy150489 	mutex_exit(&igb->gen_lock);
14515779Sxy150489 
14525779Sxy150489 	return (IGB_SUCCESS);
14535779Sxy150489 
14545779Sxy150489 reset_failure:
14555779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
14565779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
14575779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
14585779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
14595779Sxy150489 
14605779Sxy150489 	mutex_exit(&igb->gen_lock);
14615779Sxy150489 
14626624Sgl147354 	ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
14636624Sgl147354 
14645779Sxy150489 	return (IGB_FAILURE);
14655779Sxy150489 }
14665779Sxy150489 
14675779Sxy150489 /*
14685779Sxy150489  * igb_tx_clean - Clean the pending transmit packets and DMA resources
14695779Sxy150489  */
14705779Sxy150489 static void
14715779Sxy150489 igb_tx_clean(igb_t *igb)
14725779Sxy150489 {
14735779Sxy150489 	igb_tx_ring_t *tx_ring;
14745779Sxy150489 	tx_control_block_t *tcb;
14755779Sxy150489 	link_list_t pending_list;
14765779Sxy150489 	uint32_t desc_num;
14775779Sxy150489 	int i, j;
14785779Sxy150489 
14795779Sxy150489 	LINK_LIST_INIT(&pending_list);
14805779Sxy150489 
14815779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
14825779Sxy150489 		tx_ring = &igb->tx_rings[i];
14835779Sxy150489 
14845779Sxy150489 		mutex_enter(&tx_ring->recycle_lock);
14855779Sxy150489 
14865779Sxy150489 		/*
14875779Sxy150489 		 * Clean the pending tx data - the pending packets in the
14885779Sxy150489 		 * work_list that have no chances to be transmitted again.
14895779Sxy150489 		 *
14905779Sxy150489 		 * We must ensure the chipset is stopped or the link is down
14915779Sxy150489 		 * before cleaning the transmit packets.
14925779Sxy150489 		 */
14935779Sxy150489 		desc_num = 0;
14945779Sxy150489 		for (j = 0; j < tx_ring->ring_size; j++) {
14955779Sxy150489 			tcb = tx_ring->work_list[j];
14965779Sxy150489 			if (tcb != NULL) {
14975779Sxy150489 				desc_num += tcb->desc_num;
14985779Sxy150489 
14995779Sxy150489 				tx_ring->work_list[j] = NULL;
15005779Sxy150489 
15015779Sxy150489 				igb_free_tcb(tcb);
15025779Sxy150489 
15035779Sxy150489 				LIST_PUSH_TAIL(&pending_list, &tcb->link);
15045779Sxy150489 			}
15055779Sxy150489 		}
15065779Sxy150489 
15075779Sxy150489 		if (desc_num > 0) {
15085779Sxy150489 			atomic_add_32(&tx_ring->tbd_free, desc_num);
15095779Sxy150489 			ASSERT(tx_ring->tbd_free == tx_ring->ring_size);
15105779Sxy150489 
15115779Sxy150489 			/*
15127072Sxy150489 			 * Reset the head and tail pointers of the tbd ring;
15137072Sxy150489 			 * Reset the head write-back if it is enabled.
15145779Sxy150489 			 */
15155779Sxy150489 			tx_ring->tbd_head = 0;
15165779Sxy150489 			tx_ring->tbd_tail = 0;
15177072Sxy150489 			if (igb->tx_head_wb_enable)
15187072Sxy150489 				*tx_ring->tbd_head_wb = 0;
15195779Sxy150489 
15205779Sxy150489 			E1000_WRITE_REG(&igb->hw, E1000_TDH(tx_ring->index), 0);
15215779Sxy150489 			E1000_WRITE_REG(&igb->hw, E1000_TDT(tx_ring->index), 0);
15225779Sxy150489 		}
15235779Sxy150489 
15245779Sxy150489 		mutex_exit(&tx_ring->recycle_lock);
15255779Sxy150489 
15265779Sxy150489 		/*
15275779Sxy150489 		 * Add the tx control blocks in the pending list to
15285779Sxy150489 		 * the free list.
15295779Sxy150489 		 */
15305779Sxy150489 		igb_put_free_list(tx_ring, &pending_list);
15315779Sxy150489 	}
15325779Sxy150489 }
15335779Sxy150489 
15345779Sxy150489 /*
15355779Sxy150489  * igb_tx_drain - Drain the tx rings to allow pending packets to be transmitted
15365779Sxy150489  */
15375779Sxy150489 static boolean_t
15385779Sxy150489 igb_tx_drain(igb_t *igb)
15395779Sxy150489 {
15405779Sxy150489 	igb_tx_ring_t *tx_ring;
15415779Sxy150489 	boolean_t done;
15425779Sxy150489 	int i, j;
15435779Sxy150489 
15445779Sxy150489 	/*
15455779Sxy150489 	 * Wait for a specific time to allow pending tx packets
15465779Sxy150489 	 * to be transmitted.
15475779Sxy150489 	 *
15485779Sxy150489 	 * Check the counter tbd_free to see if transmission is done.
15495779Sxy150489 	 * No lock protection is needed here.
15505779Sxy150489 	 *
15515779Sxy150489 	 * Return B_TRUE if all pending packets have been transmitted;
15525779Sxy150489 	 * Otherwise return B_FALSE;
15535779Sxy150489 	 */
15545779Sxy150489 	for (i = 0; i < TX_DRAIN_TIME; i++) {
15555779Sxy150489 
15565779Sxy150489 		done = B_TRUE;
15575779Sxy150489 		for (j = 0; j < igb->num_tx_rings; j++) {
15585779Sxy150489 			tx_ring = &igb->tx_rings[j];
15595779Sxy150489 			done = done &&
15605779Sxy150489 			    (tx_ring->tbd_free == tx_ring->ring_size);
15615779Sxy150489 		}
15625779Sxy150489 
15635779Sxy150489 		if (done)
15645779Sxy150489 			break;
15655779Sxy150489 
15665779Sxy150489 		msec_delay(1);
15675779Sxy150489 	}
15685779Sxy150489 
15695779Sxy150489 	return (done);
15705779Sxy150489 }
15715779Sxy150489 
15725779Sxy150489 /*
15735779Sxy150489  * igb_rx_drain - Wait for all rx buffers to be released by upper layer
15745779Sxy150489  */
15755779Sxy150489 static boolean_t
15765779Sxy150489 igb_rx_drain(igb_t *igb)
15775779Sxy150489 {
15785779Sxy150489 	igb_rx_ring_t *rx_ring;
15795779Sxy150489 	boolean_t done;
15805779Sxy150489 	int i, j;
15815779Sxy150489 
15825779Sxy150489 	/*
15835779Sxy150489 	 * Polling the rx free list to check if those rx buffers held by
15845779Sxy150489 	 * the upper layer are released.
15855779Sxy150489 	 *
15865779Sxy150489 	 * Check the counter rcb_free to see if all pending buffers are
15875779Sxy150489 	 * released. No lock protection is needed here.
15885779Sxy150489 	 *
15895779Sxy150489 	 * Return B_TRUE if all pending buffers have been released;
15905779Sxy150489 	 * Otherwise return B_FALSE;
15915779Sxy150489 	 */
15925779Sxy150489 	for (i = 0; i < RX_DRAIN_TIME; i++) {
15935779Sxy150489 
15945779Sxy150489 		done = B_TRUE;
15955779Sxy150489 		for (j = 0; j < igb->num_rx_rings; j++) {
15965779Sxy150489 			rx_ring = &igb->rx_rings[j];
15975779Sxy150489 			done = done &&
15985779Sxy150489 			    (rx_ring->rcb_free == rx_ring->free_list_size);
15995779Sxy150489 		}
16005779Sxy150489 
16015779Sxy150489 		if (done)
16025779Sxy150489 			break;
16035779Sxy150489 
16045779Sxy150489 		msec_delay(1);
16055779Sxy150489 	}
16065779Sxy150489 
16075779Sxy150489 	return (done);
16085779Sxy150489 }
16095779Sxy150489 
16105779Sxy150489 /*
16115779Sxy150489  * igb_start - Start the driver/chipset
16125779Sxy150489  */
16135779Sxy150489 int
16145779Sxy150489 igb_start(igb_t *igb)
16155779Sxy150489 {
16165779Sxy150489 	int i;
16175779Sxy150489 
16185779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
16195779Sxy150489 
16205779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++)
16215779Sxy150489 		mutex_enter(&igb->rx_rings[i].rx_lock);
16225779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++)
16235779Sxy150489 		mutex_enter(&igb->tx_rings[i].tx_lock);
16245779Sxy150489 
16255779Sxy150489 	/*
16268955SChenlu.Chen@Sun.COM 	 * Start the adapter
16275779Sxy150489 	 */
16288955SChenlu.Chen@Sun.COM 	if ((igb->attach_progress & ATTACH_PROGRESS_INIT_ADAPTER) == 0) {
16298955SChenlu.Chen@Sun.COM 		if (igb_init_adapter(igb) != IGB_SUCCESS) {
16308275SEric Cheng 			igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
16318275SEric Cheng 			goto start_failure;
16328275SEric Cheng 		}
16338955SChenlu.Chen@Sun.COM 		igb->attach_progress |= ATTACH_PROGRESS_INIT_ADAPTER;
16348955SChenlu.Chen@Sun.COM 
16358955SChenlu.Chen@Sun.COM 		/*
16368955SChenlu.Chen@Sun.COM 		 * Setup the rx/tx rings
16378955SChenlu.Chen@Sun.COM 		 */
16388955SChenlu.Chen@Sun.COM 		igb_setup_rings(igb);
16395779Sxy150489 	}
16405779Sxy150489 
16415779Sxy150489 	/*
16425779Sxy150489 	 * Enable adapter interrupts
16435779Sxy150489 	 * The interrupts must be enabled after the driver state is START
16445779Sxy150489 	 */
16458571SChenlu.Chen@Sun.COM 	igb->capab->enable_intr(igb);
16465779Sxy150489 
16476624Sgl147354 	if (igb_check_acc_handle(igb->osdep.cfg_handle) != DDI_FM_OK)
16486624Sgl147354 		goto start_failure;
16496624Sgl147354 
16506624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
16516624Sgl147354 		goto start_failure;
16526624Sgl147354 
16535779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
16545779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
16555779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
16565779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
16575779Sxy150489 
16585779Sxy150489 	return (IGB_SUCCESS);
16595779Sxy150489 
16605779Sxy150489 start_failure:
16615779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
16625779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
16635779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
16645779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
16655779Sxy150489 
16666624Sgl147354 	ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
16676624Sgl147354 
16685779Sxy150489 	return (IGB_FAILURE);
16695779Sxy150489 }
16705779Sxy150489 
16715779Sxy150489 /*
16725779Sxy150489  * igb_stop - Stop the driver/chipset
16735779Sxy150489  */
16745779Sxy150489 void
16755779Sxy150489 igb_stop(igb_t *igb)
16765779Sxy150489 {
16775779Sxy150489 	int i;
16785779Sxy150489 
16795779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
16805779Sxy150489 
16818955SChenlu.Chen@Sun.COM 	igb->attach_progress &= ~ATTACH_PROGRESS_INIT_ADAPTER;
16828275SEric Cheng 
16835779Sxy150489 	/*
16845779Sxy150489 	 * Disable the adapter interrupts
16855779Sxy150489 	 */
16865779Sxy150489 	igb_disable_adapter_interrupts(igb);
16875779Sxy150489 
16885779Sxy150489 	/*
16895779Sxy150489 	 * Drain the pending tx packets
16905779Sxy150489 	 */
16915779Sxy150489 	(void) igb_tx_drain(igb);
16925779Sxy150489 
16935779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++)
16945779Sxy150489 		mutex_enter(&igb->rx_rings[i].rx_lock);
16955779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++)
16965779Sxy150489 		mutex_enter(&igb->tx_rings[i].tx_lock);
16975779Sxy150489 
16985779Sxy150489 	/*
16998955SChenlu.Chen@Sun.COM 	 * Stop the adapter
17005779Sxy150489 	 */
17018955SChenlu.Chen@Sun.COM 	igb_stop_adapter(igb);
17025779Sxy150489 
17035779Sxy150489 	/*
17045779Sxy150489 	 * Clean the pending tx data/resources
17055779Sxy150489 	 */
17065779Sxy150489 	igb_tx_clean(igb);
17075779Sxy150489 
17085779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
17095779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
17105779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
17115779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
17126624Sgl147354 
17136624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
17146624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
17155779Sxy150489 }
17165779Sxy150489 
17175779Sxy150489 /*
17185779Sxy150489  * igb_alloc_rings - Allocate memory space for rx/tx rings
17195779Sxy150489  */
17205779Sxy150489 static int
17215779Sxy150489 igb_alloc_rings(igb_t *igb)
17225779Sxy150489 {
17235779Sxy150489 	/*
17245779Sxy150489 	 * Allocate memory space for rx rings
17255779Sxy150489 	 */
17265779Sxy150489 	igb->rx_rings = kmem_zalloc(
17275779Sxy150489 	    sizeof (igb_rx_ring_t) * igb->num_rx_rings,
17285779Sxy150489 	    KM_NOSLEEP);
17295779Sxy150489 
17305779Sxy150489 	if (igb->rx_rings == NULL) {
17315779Sxy150489 		return (IGB_FAILURE);
17325779Sxy150489 	}
17335779Sxy150489 
17345779Sxy150489 	/*
17355779Sxy150489 	 * Allocate memory space for tx rings
17365779Sxy150489 	 */
17375779Sxy150489 	igb->tx_rings = kmem_zalloc(
17385779Sxy150489 	    sizeof (igb_tx_ring_t) * igb->num_tx_rings,
17395779Sxy150489 	    KM_NOSLEEP);
17405779Sxy150489 
17415779Sxy150489 	if (igb->tx_rings == NULL) {
17425779Sxy150489 		kmem_free(igb->rx_rings,
17435779Sxy150489 		    sizeof (igb_rx_ring_t) * igb->num_rx_rings);
17445779Sxy150489 		igb->rx_rings = NULL;
17455779Sxy150489 		return (IGB_FAILURE);
17465779Sxy150489 	}
17475779Sxy150489 
17488275SEric Cheng 	/*
17498275SEric Cheng 	 * Allocate memory space for rx ring groups
17508275SEric Cheng 	 */
17518275SEric Cheng 	igb->rx_groups = kmem_zalloc(
17528275SEric Cheng 	    sizeof (igb_rx_group_t) * igb->num_rx_groups,
17538275SEric Cheng 	    KM_NOSLEEP);
17548275SEric Cheng 
17558275SEric Cheng 	if (igb->rx_groups == NULL) {
17568275SEric Cheng 		kmem_free(igb->rx_rings,
17578275SEric Cheng 		    sizeof (igb_rx_ring_t) * igb->num_rx_rings);
17588275SEric Cheng 		kmem_free(igb->tx_rings,
17598275SEric Cheng 		    sizeof (igb_tx_ring_t) * igb->num_tx_rings);
17608275SEric Cheng 		igb->rx_rings = NULL;
17618275SEric Cheng 		igb->tx_rings = NULL;
17628275SEric Cheng 		return (IGB_FAILURE);
17638275SEric Cheng 	}
17648275SEric Cheng 
17655779Sxy150489 	return (IGB_SUCCESS);
17665779Sxy150489 }
17675779Sxy150489 
17685779Sxy150489 /*
17695779Sxy150489  * igb_free_rings - Free the memory space of rx/tx rings.
17705779Sxy150489  */
17715779Sxy150489 static void
17725779Sxy150489 igb_free_rings(igb_t *igb)
17735779Sxy150489 {
17745779Sxy150489 	if (igb->rx_rings != NULL) {
17755779Sxy150489 		kmem_free(igb->rx_rings,
17765779Sxy150489 		    sizeof (igb_rx_ring_t) * igb->num_rx_rings);
17775779Sxy150489 		igb->rx_rings = NULL;
17785779Sxy150489 	}
17795779Sxy150489 
17805779Sxy150489 	if (igb->tx_rings != NULL) {
17815779Sxy150489 		kmem_free(igb->tx_rings,
17825779Sxy150489 		    sizeof (igb_tx_ring_t) * igb->num_tx_rings);
17835779Sxy150489 		igb->tx_rings = NULL;
17845779Sxy150489 	}
17858275SEric Cheng 
17868275SEric Cheng 	if (igb->rx_groups != NULL) {
17878275SEric Cheng 		kmem_free(igb->rx_groups,
17888275SEric Cheng 		    sizeof (igb_rx_group_t) * igb->num_rx_groups);
17898275SEric Cheng 		igb->rx_groups = NULL;
17908275SEric Cheng 	}
17915779Sxy150489 }
17925779Sxy150489 
17935779Sxy150489 /*
17945779Sxy150489  * igb_setup_rings - Setup rx/tx rings
17955779Sxy150489  */
17965779Sxy150489 static void
17975779Sxy150489 igb_setup_rings(igb_t *igb)
17985779Sxy150489 {
17995779Sxy150489 	/*
18005779Sxy150489 	 * Setup the rx/tx rings, including the following:
18015779Sxy150489 	 *
18025779Sxy150489 	 * 1. Setup the descriptor ring and the control block buffers;
18035779Sxy150489 	 * 2. Initialize necessary registers for receive/transmit;
18045779Sxy150489 	 * 3. Initialize software pointers/parameters for receive/transmit;
18055779Sxy150489 	 */
18065779Sxy150489 	igb_setup_rx(igb);
18075779Sxy150489 
18085779Sxy150489 	igb_setup_tx(igb);
18096624Sgl147354 
18106624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
18116624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
18125779Sxy150489 }
18135779Sxy150489 
18145779Sxy150489 static void
18155779Sxy150489 igb_setup_rx_ring(igb_rx_ring_t *rx_ring)
18165779Sxy150489 {
18175779Sxy150489 	igb_t *igb = rx_ring->igb;
18185779Sxy150489 	struct e1000_hw *hw = &igb->hw;
18195779Sxy150489 	rx_control_block_t *rcb;
18205779Sxy150489 	union e1000_adv_rx_desc	*rbd;
18215779Sxy150489 	uint32_t size;
18225779Sxy150489 	uint32_t buf_low;
18235779Sxy150489 	uint32_t buf_high;
18248955SChenlu.Chen@Sun.COM 	uint32_t rxdctl;
18255779Sxy150489 	int i;
18265779Sxy150489 
18275779Sxy150489 	ASSERT(mutex_owned(&rx_ring->rx_lock));
18285779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
18295779Sxy150489 
18308955SChenlu.Chen@Sun.COM 	/*
18318955SChenlu.Chen@Sun.COM 	 * Initialize descriptor ring with buffer addresses
18328955SChenlu.Chen@Sun.COM 	 */
18335779Sxy150489 	for (i = 0; i < igb->rx_ring_size; i++) {
18345779Sxy150489 		rcb = rx_ring->work_list[i];
18355779Sxy150489 		rbd = &rx_ring->rbd_ring[i];
18365779Sxy150489 
18375779Sxy150489 		rbd->read.pkt_addr = rcb->rx_buf.dma_address;
18385779Sxy150489 		rbd->read.hdr_addr = NULL;
18395779Sxy150489 	}
18405779Sxy150489 
18415779Sxy150489 	/*
18425779Sxy150489 	 * Initialize the base address registers
18435779Sxy150489 	 */
18445779Sxy150489 	buf_low = (uint32_t)rx_ring->rbd_area.dma_address;
18455779Sxy150489 	buf_high = (uint32_t)(rx_ring->rbd_area.dma_address >> 32);
18465779Sxy150489 	E1000_WRITE_REG(hw, E1000_RDBAH(rx_ring->index), buf_high);
18475779Sxy150489 	E1000_WRITE_REG(hw, E1000_RDBAL(rx_ring->index), buf_low);
18485779Sxy150489 
18495779Sxy150489 	/*
18508955SChenlu.Chen@Sun.COM 	 * Initialize the length register
18518955SChenlu.Chen@Sun.COM 	 */
18528955SChenlu.Chen@Sun.COM 	size = rx_ring->ring_size * sizeof (union e1000_adv_rx_desc);
18538955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_RDLEN(rx_ring->index), size);
18548955SChenlu.Chen@Sun.COM 
18558955SChenlu.Chen@Sun.COM 	/*
18568955SChenlu.Chen@Sun.COM 	 * Initialize buffer size & descriptor type
18575779Sxy150489 	 */
18588955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_SRRCTL(rx_ring->index),
18598955SChenlu.Chen@Sun.COM 	    ((igb->rx_buf_size >> E1000_SRRCTL_BSIZEPKT_SHIFT) |
18608955SChenlu.Chen@Sun.COM 	    E1000_SRRCTL_DESCTYPE_ADV_ONEBUF));
18618955SChenlu.Chen@Sun.COM 
18628955SChenlu.Chen@Sun.COM 	/*
18638955SChenlu.Chen@Sun.COM 	 * Setup the Receive Descriptor Control Register (RXDCTL)
18648955SChenlu.Chen@Sun.COM 	 */
18658955SChenlu.Chen@Sun.COM 	rxdctl = E1000_READ_REG(hw, E1000_RXDCTL(rx_ring->index));
18668955SChenlu.Chen@Sun.COM 	rxdctl &= igb->capab->rxdctl_mask;
18678955SChenlu.Chen@Sun.COM 	rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
18688955SChenlu.Chen@Sun.COM 	rxdctl |= 16;		/* pthresh */
18698955SChenlu.Chen@Sun.COM 	rxdctl |= 8 << 8;	/* hthresh */
18708955SChenlu.Chen@Sun.COM 	rxdctl |= 1 << 16;	/* wthresh */
18718955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_RXDCTL(rx_ring->index), rxdctl);
18725779Sxy150489 
18735779Sxy150489 	rx_ring->rbd_next = 0;
18745779Sxy150489 
18755779Sxy150489 	/*
18765779Sxy150489 	 * Note: Considering the case that the chipset is being reset
18775779Sxy150489 	 * and there are still some buffers held by the upper layer,
18785779Sxy150489 	 * we should not reset the values of rcb_head, rcb_tail and
18795779Sxy150489 	 * rcb_free;
18805779Sxy150489 	 */
18815779Sxy150489 	if (igb->igb_state == IGB_UNKNOWN) {
18825779Sxy150489 		rx_ring->rcb_head = 0;
18835779Sxy150489 		rx_ring->rcb_tail = 0;
18845779Sxy150489 		rx_ring->rcb_free = rx_ring->free_list_size;
18855779Sxy150489 	}
18865779Sxy150489 }
18875779Sxy150489 
18885779Sxy150489 static void
18895779Sxy150489 igb_setup_rx(igb_t *igb)
18905779Sxy150489 {
18915779Sxy150489 	igb_rx_ring_t *rx_ring;
18928275SEric Cheng 	igb_rx_group_t *rx_group;
18935779Sxy150489 	struct e1000_hw *hw = &igb->hw;
18948955SChenlu.Chen@Sun.COM 	uint32_t rctl, rxcsum;
18958275SEric Cheng 	uint32_t ring_per_group;
18965779Sxy150489 	int i;
18975779Sxy150489 
18985779Sxy150489 	/*
18998955SChenlu.Chen@Sun.COM 	 * Setup the Receive Control Register (RCTL), and enable the
19008955SChenlu.Chen@Sun.COM 	 * receiver. The initial configuration is to: enable the receiver,
19018955SChenlu.Chen@Sun.COM 	 * accept broadcasts, discard bad packets, accept long packets,
19028955SChenlu.Chen@Sun.COM 	 * disable VLAN filter checking, and set receive buffer size to
19038955SChenlu.Chen@Sun.COM 	 * 2k.  For 82575, also set the receive descriptor minimum
19048955SChenlu.Chen@Sun.COM 	 * threshold size to 1/2 the ring.
19055779Sxy150489 	 */
19068571SChenlu.Chen@Sun.COM 	rctl = E1000_READ_REG(hw, E1000_RCTL);
19078571SChenlu.Chen@Sun.COM 
19088571SChenlu.Chen@Sun.COM 	/*
19098955SChenlu.Chen@Sun.COM 	 * Clear the field used for wakeup control.  This driver doesn't do
19108955SChenlu.Chen@Sun.COM 	 * wakeup but leave this here for completeness.
19118571SChenlu.Chen@Sun.COM 	 */
19128571SChenlu.Chen@Sun.COM 	rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
19138571SChenlu.Chen@Sun.COM 
19148955SChenlu.Chen@Sun.COM 	switch (hw->mac.type) {
19158955SChenlu.Chen@Sun.COM 	case e1000_82575:
19168955SChenlu.Chen@Sun.COM 		rctl |= (E1000_RCTL_EN |	/* Enable Receive Unit */
19178955SChenlu.Chen@Sun.COM 		    E1000_RCTL_BAM |		/* Accept Broadcast Packets */
19188955SChenlu.Chen@Sun.COM 		    E1000_RCTL_LPE |		/* Large Packet Enable */
19198955SChenlu.Chen@Sun.COM 						/* Multicast filter offset */
19208955SChenlu.Chen@Sun.COM 		    (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT) |
19218955SChenlu.Chen@Sun.COM 		    E1000_RCTL_RDMTS_HALF |	/* rx descriptor threshold */
19228955SChenlu.Chen@Sun.COM 		    E1000_RCTL_SECRC);		/* Strip Ethernet CRC */
19238955SChenlu.Chen@Sun.COM 		break;
19248955SChenlu.Chen@Sun.COM 
19258955SChenlu.Chen@Sun.COM 	case e1000_82576:
19268955SChenlu.Chen@Sun.COM 		rctl |= (E1000_RCTL_EN |	/* Enable Receive Unit */
19278955SChenlu.Chen@Sun.COM 		    E1000_RCTL_BAM |		/* Accept Broadcast Packets */
19288955SChenlu.Chen@Sun.COM 		    E1000_RCTL_LPE |		/* Large Packet Enable */
19298955SChenlu.Chen@Sun.COM 						/* Multicast filter offset */
19308955SChenlu.Chen@Sun.COM 		    (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT) |
19318955SChenlu.Chen@Sun.COM 		    E1000_RCTL_SECRC);		/* Strip Ethernet CRC */
19328955SChenlu.Chen@Sun.COM 		break;
19338955SChenlu.Chen@Sun.COM 
19348955SChenlu.Chen@Sun.COM 	default:
19358955SChenlu.Chen@Sun.COM 		igb_log(igb, "unsupported MAC type: %d", hw->mac.type);
19368955SChenlu.Chen@Sun.COM 		return;	/* should never come here; this will cause rx failure */
19378955SChenlu.Chen@Sun.COM 	}
19385779Sxy150489 
19398275SEric Cheng 	for (i = 0; i < igb->num_rx_groups; i++) {
19408275SEric Cheng 		rx_group = &igb->rx_groups[i];
19418275SEric Cheng 		rx_group->index = i;
19428275SEric Cheng 		rx_group->igb = igb;
19438275SEric Cheng 	}
19448275SEric Cheng 
19455779Sxy150489 	/*
19468955SChenlu.Chen@Sun.COM 	 * Set up all rx descriptor rings - must be called before receive unit
19478955SChenlu.Chen@Sun.COM 	 * enabled.
19485812Sxy150489 	 */
19498275SEric Cheng 	ring_per_group = igb->num_rx_rings / igb->num_rx_groups;
19505812Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
19515812Sxy150489 		rx_ring = &igb->rx_rings[i];
19525812Sxy150489 		igb_setup_rx_ring(rx_ring);
19538275SEric Cheng 
19548275SEric Cheng 		/*
19558275SEric Cheng 		 * Map a ring to a group by assigning a group index
19568275SEric Cheng 		 */
19578275SEric Cheng 		rx_ring->group_index = i / ring_per_group;
19585812Sxy150489 	}
19595812Sxy150489 
19605812Sxy150489 	/*
19615779Sxy150489 	 * Setup the Rx Long Packet Max Length register
19625779Sxy150489 	 */
19635779Sxy150489 	E1000_WRITE_REG(hw, E1000_RLPML, igb->max_frame_size);
19645779Sxy150489 
19655779Sxy150489 	/*
19665779Sxy150489 	 * Hardware checksum settings
19675779Sxy150489 	 */
19685779Sxy150489 	if (igb->rx_hcksum_enable) {
19698955SChenlu.Chen@Sun.COM 		rxcsum =
19705779Sxy150489 		    E1000_RXCSUM_TUOFL |	/* TCP/UDP checksum */
19715779Sxy150489 		    E1000_RXCSUM_IPOFL;		/* IP checksum */
19725779Sxy150489 
19738955SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
19745779Sxy150489 	}
19755779Sxy150489 
19765779Sxy150489 	/*
19778275SEric Cheng 	 * Setup classify and RSS for multiple receive queues
19785779Sxy150489 	 */
19798275SEric Cheng 	switch (igb->vmdq_mode) {
19808275SEric Cheng 	case E1000_VMDQ_OFF:
19818275SEric Cheng 		/*
19828275SEric Cheng 		 * One ring group, only RSS is needed when more than
19838275SEric Cheng 		 * one ring enabled.
19848275SEric Cheng 		 */
19858275SEric Cheng 		if (igb->num_rx_rings > 1)
19868275SEric Cheng 			igb_setup_rss(igb);
19878275SEric Cheng 		break;
19888275SEric Cheng 	case E1000_VMDQ_MAC:
19898275SEric Cheng 		/*
19908275SEric Cheng 		 * Multiple groups, each group has one ring,
19918275SEric Cheng 		 * only the MAC classification is needed.
19928275SEric Cheng 		 */
19938275SEric Cheng 		igb_setup_mac_classify(igb);
19948275SEric Cheng 		break;
19958275SEric Cheng 	case E1000_VMDQ_MAC_RSS:
19968275SEric Cheng 		/*
19978275SEric Cheng 		 * Multiple groups and multiple rings, both
19988275SEric Cheng 		 * MAC classification and RSS are needed.
19998275SEric Cheng 		 */
20008275SEric Cheng 		igb_setup_mac_rss_classify(igb);
20018275SEric Cheng 		break;
20028275SEric Cheng 	}
20038955SChenlu.Chen@Sun.COM 
20048955SChenlu.Chen@Sun.COM 	/*
20058955SChenlu.Chen@Sun.COM 	 * Enable the receive unit - must be done after all
20068955SChenlu.Chen@Sun.COM 	 * the rx setup above.
20078955SChenlu.Chen@Sun.COM 	 */
20088955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_RCTL, rctl);
20098955SChenlu.Chen@Sun.COM 
20108955SChenlu.Chen@Sun.COM 	/*
20118955SChenlu.Chen@Sun.COM 	 * Initialize all adapter ring head & tail pointers - must
20128955SChenlu.Chen@Sun.COM 	 * be done after receive unit is enabled
20138955SChenlu.Chen@Sun.COM 	 */
20148955SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_rx_rings; i++) {
20158955SChenlu.Chen@Sun.COM 		rx_ring = &igb->rx_rings[i];
20168955SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_RDH(i), 0);
20178955SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_RDT(i), rx_ring->ring_size - 1);
20188955SChenlu.Chen@Sun.COM 	}
20198955SChenlu.Chen@Sun.COM 
20208955SChenlu.Chen@Sun.COM 	/*
20218955SChenlu.Chen@Sun.COM 	 * 82575 with manageability enabled needs a special flush to make
20228955SChenlu.Chen@Sun.COM 	 * sure the fifos start clean.
20238955SChenlu.Chen@Sun.COM 	 */
20248955SChenlu.Chen@Sun.COM 	if ((hw->mac.type == e1000_82575) &&
20258955SChenlu.Chen@Sun.COM 	    (E1000_READ_REG(hw, E1000_MANC) & E1000_MANC_RCV_TCO_EN)) {
20268955SChenlu.Chen@Sun.COM 		e1000_rx_fifo_flush_82575(hw);
20278955SChenlu.Chen@Sun.COM 	}
20285779Sxy150489 }
20295779Sxy150489 
20305779Sxy150489 static void
20315779Sxy150489 igb_setup_tx_ring(igb_tx_ring_t *tx_ring)
20325779Sxy150489 {
20335779Sxy150489 	igb_t *igb = tx_ring->igb;
20345779Sxy150489 	struct e1000_hw *hw = &igb->hw;
20355779Sxy150489 	uint32_t size;
20365779Sxy150489 	uint32_t buf_low;
20375779Sxy150489 	uint32_t buf_high;
20385779Sxy150489 	uint32_t reg_val;
20395779Sxy150489 
20405779Sxy150489 	ASSERT(mutex_owned(&tx_ring->tx_lock));
20415779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
20425779Sxy150489 
20438275SEric Cheng 
20445779Sxy150489 	/*
20455779Sxy150489 	 * Initialize the length register
20465779Sxy150489 	 */
20475779Sxy150489 	size = tx_ring->ring_size * sizeof (union e1000_adv_tx_desc);
20485779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDLEN(tx_ring->index), size);
20495779Sxy150489 
20505779Sxy150489 	/*
20515779Sxy150489 	 * Initialize the base address registers
20525779Sxy150489 	 */
20535779Sxy150489 	buf_low = (uint32_t)tx_ring->tbd_area.dma_address;
20545779Sxy150489 	buf_high = (uint32_t)(tx_ring->tbd_area.dma_address >> 32);
20555779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDBAL(tx_ring->index), buf_low);
20565779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDBAH(tx_ring->index), buf_high);
20575779Sxy150489 
20585779Sxy150489 	/*
20595779Sxy150489 	 * Setup head & tail pointers
20605779Sxy150489 	 */
20615779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDH(tx_ring->index), 0);
20625779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDT(tx_ring->index), 0);
20635779Sxy150489 
20645779Sxy150489 	/*
20655779Sxy150489 	 * Setup head write-back
20665779Sxy150489 	 */
20675779Sxy150489 	if (igb->tx_head_wb_enable) {
20685779Sxy150489 		/*
20695779Sxy150489 		 * The memory of the head write-back is allocated using
20705779Sxy150489 		 * the extra tbd beyond the tail of the tbd ring.
20715779Sxy150489 		 */
20725779Sxy150489 		tx_ring->tbd_head_wb = (uint32_t *)
20735779Sxy150489 		    ((uintptr_t)tx_ring->tbd_area.address + size);
20747072Sxy150489 		*tx_ring->tbd_head_wb = 0;
20755779Sxy150489 
20765779Sxy150489 		buf_low = (uint32_t)
20775779Sxy150489 		    (tx_ring->tbd_area.dma_address + size);
20785779Sxy150489 		buf_high = (uint32_t)
20795779Sxy150489 		    ((tx_ring->tbd_area.dma_address + size) >> 32);
20805779Sxy150489 
20815779Sxy150489 		/* Set the head write-back enable bit */
20825779Sxy150489 		buf_low |= E1000_TX_HEAD_WB_ENABLE;
20835779Sxy150489 
20845779Sxy150489 		E1000_WRITE_REG(hw, E1000_TDWBAL(tx_ring->index), buf_low);
20855779Sxy150489 		E1000_WRITE_REG(hw, E1000_TDWBAH(tx_ring->index), buf_high);
20865779Sxy150489 
20875779Sxy150489 		/*
20885779Sxy150489 		 * Turn off relaxed ordering for head write back or it will
20895779Sxy150489 		 * cause problems with the tx recycling
20905779Sxy150489 		 */
20915779Sxy150489 		reg_val = E1000_READ_REG(hw,
20925779Sxy150489 		    E1000_DCA_TXCTRL(tx_ring->index));
20935779Sxy150489 		reg_val &= ~E1000_DCA_TXCTRL_TX_WB_RO_EN;
20945779Sxy150489 		E1000_WRITE_REG(hw,
20955779Sxy150489 		    E1000_DCA_TXCTRL(tx_ring->index), reg_val);
20965779Sxy150489 	} else {
20975779Sxy150489 		tx_ring->tbd_head_wb = NULL;
20985779Sxy150489 	}
20995779Sxy150489 
21005779Sxy150489 	tx_ring->tbd_head = 0;
21015779Sxy150489 	tx_ring->tbd_tail = 0;
21025779Sxy150489 	tx_ring->tbd_free = tx_ring->ring_size;
21035779Sxy150489 
21045779Sxy150489 	/*
21058571SChenlu.Chen@Sun.COM 	 * Note: for the case that the chipset is being reset, we should not
21068571SChenlu.Chen@Sun.COM 	 * reset the values of tcb_head, tcb_tail. And considering there might
21078571SChenlu.Chen@Sun.COM 	 * still be some packets kept in the pending_list, we should not assert
21088571SChenlu.Chen@Sun.COM 	 * (tcb_free == free_list_size) here.
21095779Sxy150489 	 */
21105779Sxy150489 	if (igb->igb_state == IGB_UNKNOWN) {
21115779Sxy150489 		tx_ring->tcb_head = 0;
21125779Sxy150489 		tx_ring->tcb_tail = 0;
21135779Sxy150489 		tx_ring->tcb_free = tx_ring->free_list_size;
21145779Sxy150489 	}
21155779Sxy150489 
21165779Sxy150489 	/*
21178571SChenlu.Chen@Sun.COM 	 * Enable TXDCTL per queue
21188571SChenlu.Chen@Sun.COM 	 */
21198571SChenlu.Chen@Sun.COM 	reg_val = E1000_READ_REG(hw, E1000_TXDCTL(tx_ring->index));
21208571SChenlu.Chen@Sun.COM 	reg_val |= E1000_TXDCTL_QUEUE_ENABLE;
21218571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_TXDCTL(tx_ring->index), reg_val);
2122*9188SPaul.Guo@Sun.COM 
2123*9188SPaul.Guo@Sun.COM 	/*
2124*9188SPaul.Guo@Sun.COM 	 * Initialize hardware checksum offload settings
2125*9188SPaul.Guo@Sun.COM 	 */
2126*9188SPaul.Guo@Sun.COM 	bzero(&tx_ring->tx_context, sizeof (tx_context_t));
21275779Sxy150489 }
21285779Sxy150489 
21295779Sxy150489 static void
21305779Sxy150489 igb_setup_tx(igb_t *igb)
21315779Sxy150489 {
21325779Sxy150489 	igb_tx_ring_t *tx_ring;
21335779Sxy150489 	struct e1000_hw *hw = &igb->hw;
21345779Sxy150489 	uint32_t reg_val;
21355779Sxy150489 	int i;
21365779Sxy150489 
21375779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
21385779Sxy150489 		tx_ring = &igb->tx_rings[i];
21395779Sxy150489 		igb_setup_tx_ring(tx_ring);
21405779Sxy150489 	}
21415779Sxy150489 
21425779Sxy150489 	/*
21435779Sxy150489 	 * Setup the Transmit Control Register (TCTL)
21445779Sxy150489 	 */
21458571SChenlu.Chen@Sun.COM 	reg_val = E1000_READ_REG(hw, E1000_TCTL);
21468571SChenlu.Chen@Sun.COM 	reg_val &= ~E1000_TCTL_CT;
21478571SChenlu.Chen@Sun.COM 	reg_val |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
21488571SChenlu.Chen@Sun.COM 	    (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
21498571SChenlu.Chen@Sun.COM 
21508571SChenlu.Chen@Sun.COM 	/* Enable transmits */
21518571SChenlu.Chen@Sun.COM 	reg_val |= E1000_TCTL_EN;
21525779Sxy150489 
21535779Sxy150489 	E1000_WRITE_REG(hw, E1000_TCTL, reg_val);
21545779Sxy150489 }
21555779Sxy150489 
21565779Sxy150489 /*
21575779Sxy150489  * igb_setup_rss - Setup receive-side scaling feature
21585779Sxy150489  */
21595779Sxy150489 static void
21605779Sxy150489 igb_setup_rss(igb_t *igb)
21615779Sxy150489 {
21625779Sxy150489 	struct e1000_hw *hw = &igb->hw;
21635779Sxy150489 	uint32_t i, mrqc, rxcsum;
21648571SChenlu.Chen@Sun.COM 	int shift = 0;
21655779Sxy150489 	uint32_t random;
21665779Sxy150489 	union e1000_reta {
21675779Sxy150489 		uint32_t	dword;
21685779Sxy150489 		uint8_t		bytes[4];
21695779Sxy150489 	} reta;
21705779Sxy150489 
21715779Sxy150489 	/* Setup the Redirection Table */
21728571SChenlu.Chen@Sun.COM 	if (hw->mac.type == e1000_82576) {
21738571SChenlu.Chen@Sun.COM 		shift = 0;
21748571SChenlu.Chen@Sun.COM 	} else if (hw->mac.type == e1000_82575) {
21758571SChenlu.Chen@Sun.COM 		shift = 6;
21768571SChenlu.Chen@Sun.COM 	}
21775779Sxy150489 	for (i = 0; i < (32 * 4); i++) {
21785779Sxy150489 		reta.bytes[i & 3] = (i % igb->num_rx_rings) << shift;
21795779Sxy150489 		if ((i & 3) == 3) {
21805779Sxy150489 			E1000_WRITE_REG(hw,
21815779Sxy150489 			    (E1000_RETA(0) + (i & ~3)), reta.dword);
21825779Sxy150489 		}
21835779Sxy150489 	}
21845779Sxy150489 
21855779Sxy150489 	/* Fill out hash function seeds */
21865779Sxy150489 	for (i = 0; i < 10; i++) {
21875779Sxy150489 		(void) random_get_pseudo_bytes((uint8_t *)&random,
21885779Sxy150489 		    sizeof (uint32_t));
21895779Sxy150489 		E1000_WRITE_REG(hw, E1000_RSSRK(i), random);
21905779Sxy150489 	}
21915779Sxy150489 
21925779Sxy150489 	/* Setup the Multiple Receive Queue Control register */
21935779Sxy150489 	mrqc = E1000_MRQC_ENABLE_RSS_4Q;
21945779Sxy150489 	mrqc |= (E1000_MRQC_RSS_FIELD_IPV4 |
21955779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV4_TCP |
21965779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6 |
21975779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_TCP |
21985779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV4_UDP |
21995779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_UDP |
22005779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_UDP_EX |
22015779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
22025779Sxy150489 
22035779Sxy150489 	E1000_WRITE_REG(hw, E1000_MRQC, mrqc);
22045779Sxy150489 
22055779Sxy150489 	/*
22065779Sxy150489 	 * Disable Packet Checksum to enable RSS for multiple receive queues.
22075779Sxy150489 	 *
22085779Sxy150489 	 * The Packet Checksum is not ethernet CRC. It is another kind of
22095779Sxy150489 	 * checksum offloading provided by the 82575 chipset besides the IP
22105779Sxy150489 	 * header checksum offloading and the TCP/UDP checksum offloading.
22115779Sxy150489 	 * The Packet Checksum is by default computed over the entire packet
22125779Sxy150489 	 * from the first byte of the DA through the last byte of the CRC,
22135779Sxy150489 	 * including the Ethernet and IP headers.
22145779Sxy150489 	 *
22155779Sxy150489 	 * It is a hardware limitation that Packet Checksum is mutually
22165779Sxy150489 	 * exclusive with RSS.
22175779Sxy150489 	 */
22185779Sxy150489 	rxcsum = E1000_READ_REG(hw, E1000_RXCSUM);
22195779Sxy150489 	rxcsum |= E1000_RXCSUM_PCSD;
22205779Sxy150489 	E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
22215779Sxy150489 }
22225779Sxy150489 
22235779Sxy150489 /*
22248275SEric Cheng  * igb_setup_mac_rss_classify - Setup MAC classification and rss
22258275SEric Cheng  */
22268275SEric Cheng static void
22278275SEric Cheng igb_setup_mac_rss_classify(igb_t *igb)
22288275SEric Cheng {
22298275SEric Cheng 	struct e1000_hw *hw = &igb->hw;
22308275SEric Cheng 	uint32_t i, mrqc, vmdctl, rxcsum;
22318275SEric Cheng 	uint32_t ring_per_group;
22328275SEric Cheng 	int shift_group0, shift_group1;
22338275SEric Cheng 	uint32_t random;
22348275SEric Cheng 	union e1000_reta {
22358275SEric Cheng 		uint32_t	dword;
22368275SEric Cheng 		uint8_t		bytes[4];
22378275SEric Cheng 	} reta;
22388275SEric Cheng 
22398275SEric Cheng 	ring_per_group = igb->num_rx_rings / igb->num_rx_groups;
22408275SEric Cheng 
22418275SEric Cheng 	/* Setup the Redirection Table, it is shared between two groups */
22428275SEric Cheng 	shift_group0 = 2;
22438275SEric Cheng 	shift_group1 = 6;
22448275SEric Cheng 	for (i = 0; i < (32 * 4); i++) {
22458275SEric Cheng 		reta.bytes[i & 3] = ((i % ring_per_group) << shift_group0) |
22468275SEric Cheng 		    ((ring_per_group + (i % ring_per_group)) << shift_group1);
22478275SEric Cheng 		if ((i & 3) == 3) {
22488275SEric Cheng 			E1000_WRITE_REG(hw,
22498275SEric Cheng 			    (E1000_RETA(0) + (i & ~3)), reta.dword);
22508275SEric Cheng 		}
22518275SEric Cheng 	}
22528275SEric Cheng 
22538275SEric Cheng 	/* Fill out hash function seeds */
22548275SEric Cheng 	for (i = 0; i < 10; i++) {
22558275SEric Cheng 		(void) random_get_pseudo_bytes((uint8_t *)&random,
22568275SEric Cheng 		    sizeof (uint32_t));
22578275SEric Cheng 		E1000_WRITE_REG(hw, E1000_RSSRK(i), random);
22588275SEric Cheng 	}
22598275SEric Cheng 
22608275SEric Cheng 	/*
22618275SEric Cheng 	 * Setup the Multiple Receive Queue Control register,
22628275SEric Cheng 	 * enable VMDq based on packet destination MAC address and RSS.
22638275SEric Cheng 	 */
22648275SEric Cheng 	mrqc = E1000_MRQC_ENABLE_VMDQ_MAC_RSS_GROUP;
22658275SEric Cheng 	mrqc |= (E1000_MRQC_RSS_FIELD_IPV4 |
22668275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV4_TCP |
22678275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6 |
22688275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_TCP |
22698275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV4_UDP |
22708275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_UDP |
22718275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_UDP_EX |
22728275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
22738275SEric Cheng 
22748275SEric Cheng 	E1000_WRITE_REG(hw, E1000_MRQC, mrqc);
22758275SEric Cheng 
22768275SEric Cheng 
22778275SEric Cheng 	/* Define the default group and default queues */
22788275SEric Cheng 	vmdctl = E1000_VMDQ_MAC_GROUP_DEFAULT_QUEUE;
22798571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_VT_CTL, vmdctl);
22808275SEric Cheng 
22818275SEric Cheng 	/*
22828275SEric Cheng 	 * Disable Packet Checksum to enable RSS for multiple receive queues.
22838275SEric Cheng 	 *
22848275SEric Cheng 	 * The Packet Checksum is not ethernet CRC. It is another kind of
22858275SEric Cheng 	 * checksum offloading provided by the 82575 chipset besides the IP
22868275SEric Cheng 	 * header checksum offloading and the TCP/UDP checksum offloading.
22878275SEric Cheng 	 * The Packet Checksum is by default computed over the entire packet
22888275SEric Cheng 	 * from the first byte of the DA through the last byte of the CRC,
22898275SEric Cheng 	 * including the Ethernet and IP headers.
22908275SEric Cheng 	 *
22918275SEric Cheng 	 * It is a hardware limitation that Packet Checksum is mutually
22928275SEric Cheng 	 * exclusive with RSS.
22938275SEric Cheng 	 */
22948275SEric Cheng 	rxcsum = E1000_READ_REG(hw, E1000_RXCSUM);
22958275SEric Cheng 	rxcsum |= E1000_RXCSUM_PCSD;
22968275SEric Cheng 	E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
22978275SEric Cheng }
22988275SEric Cheng 
22998275SEric Cheng /*
23008275SEric Cheng  * igb_setup_mac_classify - Setup MAC classification feature
23018275SEric Cheng  */
23028275SEric Cheng static void
23038275SEric Cheng igb_setup_mac_classify(igb_t *igb)
23048275SEric Cheng {
23058275SEric Cheng 	struct e1000_hw *hw = &igb->hw;
23068275SEric Cheng 	uint32_t mrqc, rxcsum;
23078275SEric Cheng 
23088275SEric Cheng 	/*
23098275SEric Cheng 	 * Setup the Multiple Receive Queue Control register,
23108275SEric Cheng 	 * enable VMDq based on packet destination MAC address.
23118275SEric Cheng 	 */
23128275SEric Cheng 	mrqc = E1000_MRQC_ENABLE_VMDQ_MAC_GROUP;
23138275SEric Cheng 	E1000_WRITE_REG(hw, E1000_MRQC, mrqc);
23148275SEric Cheng 
23158275SEric Cheng 	/*
23168275SEric Cheng 	 * Disable Packet Checksum to enable RSS for multiple receive queues.
23178275SEric Cheng 	 *
23188275SEric Cheng 	 * The Packet Checksum is not ethernet CRC. It is another kind of
23198275SEric Cheng 	 * checksum offloading provided by the 82575 chipset besides the IP
23208275SEric Cheng 	 * header checksum offloading and the TCP/UDP checksum offloading.
23218275SEric Cheng 	 * The Packet Checksum is by default computed over the entire packet
23228275SEric Cheng 	 * from the first byte of the DA through the last byte of the CRC,
23238275SEric Cheng 	 * including the Ethernet and IP headers.
23248275SEric Cheng 	 *
23258275SEric Cheng 	 * It is a hardware limitation that Packet Checksum is mutually
23268275SEric Cheng 	 * exclusive with RSS.
23278275SEric Cheng 	 */
23288275SEric Cheng 	rxcsum = E1000_READ_REG(hw, E1000_RXCSUM);
23298275SEric Cheng 	rxcsum |= E1000_RXCSUM_PCSD;
23308275SEric Cheng 	E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
23318275SEric Cheng 
23328275SEric Cheng }
23338275SEric Cheng 
23348275SEric Cheng /*
23355779Sxy150489  * igb_init_unicst - Initialize the unicast addresses
23365779Sxy150489  */
23375779Sxy150489 static void
23385779Sxy150489 igb_init_unicst(igb_t *igb)
23395779Sxy150489 {
23405779Sxy150489 	struct e1000_hw *hw = &igb->hw;
23415779Sxy150489 	int slot;
23425779Sxy150489 
23435779Sxy150489 	/*
23445779Sxy150489 	 * Here we should consider two situations:
23455779Sxy150489 	 *
23465779Sxy150489 	 * 1. Chipset is initialized the first time
23475779Sxy150489 	 *    Initialize the multiple unicast addresses, and
23488275SEric Cheng 	 *    save the default MAC address.
23495779Sxy150489 	 *
23505779Sxy150489 	 * 2. Chipset is reset
23515779Sxy150489 	 *    Recover the multiple unicast addresses from the
23525779Sxy150489 	 *    software data structure to the RAR registers.
23535779Sxy150489 	 */
23548275SEric Cheng 
23558275SEric Cheng 	/*
23568275SEric Cheng 	 * Clear the default MAC address in the RAR0 rgister,
23578275SEric Cheng 	 * which is loaded from EEPROM when system boot or chipreset,
23588275SEric Cheng 	 * this will cause the conficts with add_mac/rem_mac entry
23598275SEric Cheng 	 * points when VMDq is enabled. For this reason, the RAR0
23608275SEric Cheng 	 * must be cleared for both cases mentioned above.
23618275SEric Cheng 	 */
23628275SEric Cheng 	e1000_rar_clear(hw, 0);
23638275SEric Cheng 
23645779Sxy150489 	if (!igb->unicst_init) {
23658275SEric Cheng 
23665779Sxy150489 		/* Initialize the multiple unicast addresses */
23675779Sxy150489 		igb->unicst_total = MAX_NUM_UNICAST_ADDRESSES;
23688275SEric Cheng 		igb->unicst_avail = igb->unicst_total;
23698275SEric Cheng 
23708275SEric Cheng 		for (slot = 0; slot < igb->unicst_total; slot++)
23715779Sxy150489 			igb->unicst_addr[slot].mac.set = 0;
23725779Sxy150489 
23735779Sxy150489 		igb->unicst_init = B_TRUE;
23745779Sxy150489 	} else {
23755779Sxy150489 		/* Re-configure the RAR registers */
23768275SEric Cheng 		for (slot = 0; slot < igb->unicst_total; slot++) {
23778275SEric Cheng 			e1000_rar_set_vmdq(hw, igb->unicst_addr[slot].mac.addr,
23788275SEric Cheng 			    slot, igb->vmdq_mode,
23798275SEric Cheng 			    igb->unicst_addr[slot].mac.group_index);
23808275SEric Cheng 		}
23815779Sxy150489 	}
23826624Sgl147354 
23836624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
23846624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
23855779Sxy150489 }
23865779Sxy150489 
23875779Sxy150489 /*
23888275SEric Cheng  * igb_unicst_find - Find the slot for the specified unicast address
23898275SEric Cheng  */
23908275SEric Cheng int
23918275SEric Cheng igb_unicst_find(igb_t *igb, const uint8_t *mac_addr)
23928275SEric Cheng {
23938275SEric Cheng 	int slot;
23948275SEric Cheng 
23958275SEric Cheng 	ASSERT(mutex_owned(&igb->gen_lock));
23968275SEric Cheng 
23978275SEric Cheng 	for (slot = 0; slot < igb->unicst_total; slot++) {
23988275SEric Cheng 		if (bcmp(igb->unicst_addr[slot].mac.addr,
23998275SEric Cheng 		    mac_addr, ETHERADDRL) == 0)
24008275SEric Cheng 			return (slot);
24018275SEric Cheng 	}
24028275SEric Cheng 
24038275SEric Cheng 	return (-1);
24048275SEric Cheng }
24058275SEric Cheng 
24068275SEric Cheng /*
24075779Sxy150489  * igb_unicst_set - Set the unicast address to the specified slot
24085779Sxy150489  */
24095779Sxy150489 int
24105779Sxy150489 igb_unicst_set(igb_t *igb, const uint8_t *mac_addr,
24118275SEric Cheng     int slot)
24125779Sxy150489 {
24135779Sxy150489 	struct e1000_hw *hw = &igb->hw;
24145779Sxy150489 
24155779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
24165779Sxy150489 
24175779Sxy150489 	/*
24185779Sxy150489 	 * Save the unicast address in the software data structure
24195779Sxy150489 	 */
24205779Sxy150489 	bcopy(mac_addr, igb->unicst_addr[slot].mac.addr, ETHERADDRL);
24215779Sxy150489 
24225779Sxy150489 	/*
24235779Sxy150489 	 * Set the unicast address to the RAR register
24245779Sxy150489 	 */
24255779Sxy150489 	e1000_rar_set(hw, (uint8_t *)mac_addr, slot);
24265779Sxy150489 
24276624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
24286624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
24296624Sgl147354 		return (EIO);
24306624Sgl147354 	}
24316624Sgl147354 
24325779Sxy150489 	return (0);
24335779Sxy150489 }
24345779Sxy150489 
24355779Sxy150489 /*
24365779Sxy150489  * igb_multicst_add - Add a multicst address
24375779Sxy150489  */
24385779Sxy150489 int
24395779Sxy150489 igb_multicst_add(igb_t *igb, const uint8_t *multiaddr)
24405779Sxy150489 {
24415779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
24425779Sxy150489 
24435779Sxy150489 	if ((multiaddr[0] & 01) == 0) {
24445779Sxy150489 		return (EINVAL);
24455779Sxy150489 	}
24465779Sxy150489 
24475779Sxy150489 	if (igb->mcast_count >= MAX_NUM_MULTICAST_ADDRESSES) {
24485779Sxy150489 		return (ENOENT);
24495779Sxy150489 	}
24505779Sxy150489 
24515779Sxy150489 	bcopy(multiaddr,
24525779Sxy150489 	    &igb->mcast_table[igb->mcast_count], ETHERADDRL);
24535779Sxy150489 	igb->mcast_count++;
24545779Sxy150489 
24555779Sxy150489 	/*
24565779Sxy150489 	 * Update the multicast table in the hardware
24575779Sxy150489 	 */
24585779Sxy150489 	igb_setup_multicst(igb);
24595779Sxy150489 
24606624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
24616624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
24626624Sgl147354 		return (EIO);
24636624Sgl147354 	}
24646624Sgl147354 
24655779Sxy150489 	return (0);
24665779Sxy150489 }
24675779Sxy150489 
24685779Sxy150489 /*
24695779Sxy150489  * igb_multicst_remove - Remove a multicst address
24705779Sxy150489  */
24715779Sxy150489 int
24725779Sxy150489 igb_multicst_remove(igb_t *igb, const uint8_t *multiaddr)
24735779Sxy150489 {
24745779Sxy150489 	int i;
24755779Sxy150489 
24765779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
24775779Sxy150489 
24785779Sxy150489 	for (i = 0; i < igb->mcast_count; i++) {
24795779Sxy150489 		if (bcmp(multiaddr, &igb->mcast_table[i],
24805779Sxy150489 		    ETHERADDRL) == 0) {
24815779Sxy150489 			for (i++; i < igb->mcast_count; i++) {
24825779Sxy150489 				igb->mcast_table[i - 1] =
24835779Sxy150489 				    igb->mcast_table[i];
24845779Sxy150489 			}
24855779Sxy150489 			igb->mcast_count--;
24865779Sxy150489 			break;
24875779Sxy150489 		}
24885779Sxy150489 	}
24895779Sxy150489 
24905779Sxy150489 	/*
24915779Sxy150489 	 * Update the multicast table in the hardware
24925779Sxy150489 	 */
24935779Sxy150489 	igb_setup_multicst(igb);
24945779Sxy150489 
24956624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
24966624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
24976624Sgl147354 		return (EIO);
24986624Sgl147354 	}
24996624Sgl147354 
25005779Sxy150489 	return (0);
25015779Sxy150489 }
25025779Sxy150489 
25035779Sxy150489 /*
25045779Sxy150489  * igb_setup_multicast - setup multicast data structures
25055779Sxy150489  *
25065779Sxy150489  * This routine initializes all of the multicast related structures
25075779Sxy150489  * and save them in the hardware registers.
25085779Sxy150489  */
25095779Sxy150489 static void
25105779Sxy150489 igb_setup_multicst(igb_t *igb)
25115779Sxy150489 {
25125779Sxy150489 	uint8_t *mc_addr_list;
25135779Sxy150489 	uint32_t mc_addr_count;
25145779Sxy150489 	struct e1000_hw *hw = &igb->hw;
25155779Sxy150489 
25165779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
25175779Sxy150489 
25185779Sxy150489 	ASSERT(igb->mcast_count <= MAX_NUM_MULTICAST_ADDRESSES);
25195779Sxy150489 
25205779Sxy150489 	mc_addr_list = (uint8_t *)igb->mcast_table;
25215779Sxy150489 	mc_addr_count = igb->mcast_count;
25225779Sxy150489 
25235779Sxy150489 	/*
25245779Sxy150489 	 * Update the multicase addresses to the MTA registers
25255779Sxy150489 	 */
25265779Sxy150489 	e1000_update_mc_addr_list(hw, mc_addr_list, mc_addr_count,
25275779Sxy150489 	    igb->unicst_total, hw->mac.rar_entry_count);
25285779Sxy150489 }
25295779Sxy150489 
25305779Sxy150489 /*
25315779Sxy150489  * igb_get_conf - Get driver configurations set in driver.conf
25325779Sxy150489  *
25335779Sxy150489  * This routine gets user-configured values out of the configuration
25345779Sxy150489  * file igb.conf.
25355779Sxy150489  *
25365779Sxy150489  * For each configurable value, there is a minimum, a maximum, and a
25375779Sxy150489  * default.
25385779Sxy150489  * If user does not configure a value, use the default.
25395779Sxy150489  * If user configures below the minimum, use the minumum.
25405779Sxy150489  * If user configures above the maximum, use the maxumum.
25415779Sxy150489  */
25425779Sxy150489 static void
25435779Sxy150489 igb_get_conf(igb_t *igb)
25445779Sxy150489 {
25455779Sxy150489 	struct e1000_hw *hw = &igb->hw;
25465779Sxy150489 	uint32_t default_mtu;
25475779Sxy150489 	uint32_t flow_control;
25488275SEric Cheng 	uint32_t ring_per_group;
25498275SEric Cheng 	int i;
25505779Sxy150489 
25515779Sxy150489 	/*
25525779Sxy150489 	 * igb driver supports the following user configurations:
25535779Sxy150489 	 *
25545779Sxy150489 	 * Link configurations:
25555779Sxy150489 	 *    adv_autoneg_cap
25565779Sxy150489 	 *    adv_1000fdx_cap
25575779Sxy150489 	 *    adv_100fdx_cap
25585779Sxy150489 	 *    adv_100hdx_cap
25595779Sxy150489 	 *    adv_10fdx_cap
25605779Sxy150489 	 *    adv_10hdx_cap
25615779Sxy150489 	 * Note: 1000hdx is not supported.
25625779Sxy150489 	 *
25635779Sxy150489 	 * Jumbo frame configuration:
25645779Sxy150489 	 *    default_mtu
25655779Sxy150489 	 *
25665779Sxy150489 	 * Ethernet flow control configuration:
25675779Sxy150489 	 *    flow_control
25685779Sxy150489 	 *
25695779Sxy150489 	 * Multiple rings configurations:
25705779Sxy150489 	 *    tx_queue_number
25715779Sxy150489 	 *    tx_ring_size
25725779Sxy150489 	 *    rx_queue_number
25735779Sxy150489 	 *    rx_ring_size
25745779Sxy150489 	 *
25755779Sxy150489 	 * Call igb_get_prop() to get the value for a specific
25765779Sxy150489 	 * configuration parameter.
25775779Sxy150489 	 */
25785779Sxy150489 
25795779Sxy150489 	/*
25805779Sxy150489 	 * Link configurations
25815779Sxy150489 	 */
25825779Sxy150489 	igb->param_adv_autoneg_cap = igb_get_prop(igb,
25835779Sxy150489 	    PROP_ADV_AUTONEG_CAP, 0, 1, 1);
25845779Sxy150489 	igb->param_adv_1000fdx_cap = igb_get_prop(igb,
25855779Sxy150489 	    PROP_ADV_1000FDX_CAP, 0, 1, 1);
25865779Sxy150489 	igb->param_adv_100fdx_cap = igb_get_prop(igb,
25875779Sxy150489 	    PROP_ADV_100FDX_CAP, 0, 1, 1);
25885779Sxy150489 	igb->param_adv_100hdx_cap = igb_get_prop(igb,
25895779Sxy150489 	    PROP_ADV_100HDX_CAP, 0, 1, 1);
25905779Sxy150489 	igb->param_adv_10fdx_cap = igb_get_prop(igb,
25915779Sxy150489 	    PROP_ADV_10FDX_CAP, 0, 1, 1);
25925779Sxy150489 	igb->param_adv_10hdx_cap = igb_get_prop(igb,
25935779Sxy150489 	    PROP_ADV_10HDX_CAP, 0, 1, 1);
25945779Sxy150489 
25955779Sxy150489 	/*
25965779Sxy150489 	 * Jumbo frame configurations
25975779Sxy150489 	 */
25985779Sxy150489 	default_mtu = igb_get_prop(igb, PROP_DEFAULT_MTU,
25995779Sxy150489 	    MIN_MTU, MAX_MTU, DEFAULT_MTU);
26005779Sxy150489 
26015779Sxy150489 	igb->max_frame_size = default_mtu +
26025779Sxy150489 	    sizeof (struct ether_vlan_header) + ETHERFCSL;
26035779Sxy150489 
26045779Sxy150489 	/*
26055779Sxy150489 	 * Ethernet flow control configuration
26065779Sxy150489 	 */
26075779Sxy150489 	flow_control = igb_get_prop(igb, PROP_FLOW_CONTROL,
26085779Sxy150489 	    e1000_fc_none, 4, e1000_fc_full);
26095779Sxy150489 	if (flow_control == 4)
26105779Sxy150489 		flow_control = e1000_fc_default;
26115779Sxy150489 
26128571SChenlu.Chen@Sun.COM 	hw->fc.requested_mode = flow_control;
26135779Sxy150489 
26145779Sxy150489 	/*
26155779Sxy150489 	 * Multiple rings configurations
26165779Sxy150489 	 */
26175779Sxy150489 	igb->tx_ring_size = igb_get_prop(igb, PROP_TX_RING_SIZE,
26185779Sxy150489 	    MIN_TX_RING_SIZE, MAX_TX_RING_SIZE, DEFAULT_TX_RING_SIZE);
26195779Sxy150489 	igb->rx_ring_size = igb_get_prop(igb, PROP_RX_RING_SIZE,
26205779Sxy150489 	    MIN_RX_RING_SIZE, MAX_RX_RING_SIZE, DEFAULT_RX_RING_SIZE);
26215779Sxy150489 
26228275SEric Cheng 	igb->mr_enable = igb_get_prop(igb, PROP_MR_ENABLE, 0, 1, 1);
26238275SEric Cheng 	igb->num_rx_groups = igb_get_prop(igb, PROP_RX_GROUP_NUM,
26248275SEric Cheng 	    MIN_RX_GROUP_NUM, MAX_RX_GROUP_NUM, DEFAULT_RX_GROUP_NUM);
26258571SChenlu.Chen@Sun.COM 	/*
26268571SChenlu.Chen@Sun.COM 	 * Currently we do not support VMDq for 82576.
26278571SChenlu.Chen@Sun.COM 	 * If it is e1000_82576, set num_rx_groups to 1.
26288571SChenlu.Chen@Sun.COM 	 */
26298571SChenlu.Chen@Sun.COM 	if (hw->mac.type == e1000_82576)
26308571SChenlu.Chen@Sun.COM 		igb->num_rx_groups = 1;
26318275SEric Cheng 
26328275SEric Cheng 	if (igb->mr_enable) {
26338571SChenlu.Chen@Sun.COM 		igb->num_tx_rings = igb->capab->def_tx_que_num;
26348571SChenlu.Chen@Sun.COM 		igb->num_rx_rings = igb->capab->def_rx_que_num;
26358275SEric Cheng 	} else {
26368275SEric Cheng 		igb->num_tx_rings = 1;
26378275SEric Cheng 		igb->num_rx_rings = 1;
26388275SEric Cheng 
26398275SEric Cheng 		if (igb->num_rx_groups > 1) {
26408275SEric Cheng 			igb_error(igb,
26418275SEric Cheng 			    "Invalid rx groups number. Please enable multiple "
26428275SEric Cheng 			    "rings first");
26438275SEric Cheng 			igb->num_rx_groups = 1;
26448275SEric Cheng 		}
26458275SEric Cheng 	}
26468275SEric Cheng 
26478275SEric Cheng 	/*
26488275SEric Cheng 	 * Check the divisibility between rx rings and rx groups.
26498275SEric Cheng 	 */
26508275SEric Cheng 	for (i = igb->num_rx_groups; i > 0; i--) {
26518275SEric Cheng 		if ((igb->num_rx_rings % i) == 0)
26528275SEric Cheng 			break;
26538275SEric Cheng 	}
26548275SEric Cheng 	if (i != igb->num_rx_groups) {
26558275SEric Cheng 		igb_error(igb,
26568275SEric Cheng 		    "Invalid rx groups number. Downgrade the rx group "
26578275SEric Cheng 		    "number to %d.", i);
26588275SEric Cheng 		igb->num_rx_groups = i;
26598275SEric Cheng 	}
26608275SEric Cheng 
26618275SEric Cheng 	/*
26628275SEric Cheng 	 * Get the ring number per group.
26638275SEric Cheng 	 */
26648275SEric Cheng 	ring_per_group = igb->num_rx_rings / igb->num_rx_groups;
26658275SEric Cheng 
26668275SEric Cheng 	if (igb->num_rx_groups == 1) {
26678275SEric Cheng 		/*
26688275SEric Cheng 		 * One rx ring group, the rx ring number is num_rx_rings.
26698275SEric Cheng 		 */
26708275SEric Cheng 		igb->vmdq_mode = E1000_VMDQ_OFF;
26718275SEric Cheng 	} else if (ring_per_group == 1) {
26728275SEric Cheng 		/*
26738275SEric Cheng 		 * Multiple rx groups, each group has one rx ring.
26748275SEric Cheng 		 */
26758275SEric Cheng 		igb->vmdq_mode = E1000_VMDQ_MAC;
26768275SEric Cheng 	} else {
26778275SEric Cheng 		/*
26788275SEric Cheng 		 * Multiple groups and multiple rings.
26798275SEric Cheng 		 */
26808275SEric Cheng 		igb->vmdq_mode = E1000_VMDQ_MAC_RSS;
26818275SEric Cheng 	}
26828275SEric Cheng 
26835779Sxy150489 	/*
26845779Sxy150489 	 * Tunable used to force an interrupt type. The only use is
26855779Sxy150489 	 * for testing of the lesser interrupt types.
26865779Sxy150489 	 * 0 = don't force interrupt type
26875779Sxy150489 	 * 1 = force interrupt type MSIX
26885779Sxy150489 	 * 2 = force interrupt type MSI
26895779Sxy150489 	 * 3 = force interrupt type Legacy
26905779Sxy150489 	 */
26915779Sxy150489 	igb->intr_force = igb_get_prop(igb, PROP_INTR_FORCE,
26925812Sxy150489 	    IGB_INTR_NONE, IGB_INTR_LEGACY, IGB_INTR_NONE);
26935779Sxy150489 
26945779Sxy150489 	igb->tx_hcksum_enable = igb_get_prop(igb, PROP_TX_HCKSUM_ENABLE,
26955779Sxy150489 	    0, 1, 1);
26965779Sxy150489 	igb->rx_hcksum_enable = igb_get_prop(igb, PROP_RX_HCKSUM_ENABLE,
26975779Sxy150489 	    0, 1, 1);
26985779Sxy150489 	igb->lso_enable = igb_get_prop(igb, PROP_LSO_ENABLE,
2699*9188SPaul.Guo@Sun.COM 	    0, 1, 1);
27005779Sxy150489 	igb->tx_head_wb_enable = igb_get_prop(igb, PROP_TX_HEAD_WB_ENABLE,
27015779Sxy150489 	    0, 1, 1);
27025779Sxy150489 
2703*9188SPaul.Guo@Sun.COM 	/*
2704*9188SPaul.Guo@Sun.COM 	 * igb LSO needs the tx h/w checksum support.
2705*9188SPaul.Guo@Sun.COM 	 * Here LSO will be disabled if tx h/w checksum has been disabled.
2706*9188SPaul.Guo@Sun.COM 	 */
2707*9188SPaul.Guo@Sun.COM 	if (igb->tx_hcksum_enable == B_FALSE)
2708*9188SPaul.Guo@Sun.COM 		igb->lso_enable = B_FALSE;
2709*9188SPaul.Guo@Sun.COM 
27105779Sxy150489 	igb->tx_copy_thresh = igb_get_prop(igb, PROP_TX_COPY_THRESHOLD,
27115779Sxy150489 	    MIN_TX_COPY_THRESHOLD, MAX_TX_COPY_THRESHOLD,
27125779Sxy150489 	    DEFAULT_TX_COPY_THRESHOLD);
27135779Sxy150489 	igb->tx_recycle_thresh = igb_get_prop(igb, PROP_TX_RECYCLE_THRESHOLD,
27145779Sxy150489 	    MIN_TX_RECYCLE_THRESHOLD, MAX_TX_RECYCLE_THRESHOLD,
27155779Sxy150489 	    DEFAULT_TX_RECYCLE_THRESHOLD);
27165779Sxy150489 	igb->tx_overload_thresh = igb_get_prop(igb, PROP_TX_OVERLOAD_THRESHOLD,
27175779Sxy150489 	    MIN_TX_OVERLOAD_THRESHOLD, MAX_TX_OVERLOAD_THRESHOLD,
27185779Sxy150489 	    DEFAULT_TX_OVERLOAD_THRESHOLD);
27195779Sxy150489 	igb->tx_resched_thresh = igb_get_prop(igb, PROP_TX_RESCHED_THRESHOLD,
27205779Sxy150489 	    MIN_TX_RESCHED_THRESHOLD, MAX_TX_RESCHED_THRESHOLD,
27215779Sxy150489 	    DEFAULT_TX_RESCHED_THRESHOLD);
27225779Sxy150489 
27235779Sxy150489 	igb->rx_copy_thresh = igb_get_prop(igb, PROP_RX_COPY_THRESHOLD,
27245779Sxy150489 	    MIN_RX_COPY_THRESHOLD, MAX_RX_COPY_THRESHOLD,
27255779Sxy150489 	    DEFAULT_RX_COPY_THRESHOLD);
27265779Sxy150489 	igb->rx_limit_per_intr = igb_get_prop(igb, PROP_RX_LIMIT_PER_INTR,
27275779Sxy150489 	    MIN_RX_LIMIT_PER_INTR, MAX_RX_LIMIT_PER_INTR,
27285779Sxy150489 	    DEFAULT_RX_LIMIT_PER_INTR);
27295779Sxy150489 
27305779Sxy150489 	igb->intr_throttling[0] = igb_get_prop(igb, PROP_INTR_THROTTLING,
27318571SChenlu.Chen@Sun.COM 	    igb->capab->min_intr_throttle,
27328571SChenlu.Chen@Sun.COM 	    igb->capab->max_intr_throttle,
27338571SChenlu.Chen@Sun.COM 	    igb->capab->def_intr_throttle);
27345779Sxy150489 }
27355779Sxy150489 
27365779Sxy150489 /*
27375779Sxy150489  * igb_get_prop - Get a property value out of the configuration file igb.conf
27385779Sxy150489  *
27395779Sxy150489  * Caller provides the name of the property, a default value, a minimum
27405779Sxy150489  * value, and a maximum value.
27415779Sxy150489  *
27425779Sxy150489  * Return configured value of the property, with default, minimum and
27435779Sxy150489  * maximum properly applied.
27445779Sxy150489  */
27455779Sxy150489 static int
27465779Sxy150489 igb_get_prop(igb_t *igb,
27475779Sxy150489     char *propname,	/* name of the property */
27485779Sxy150489     int minval,		/* minimum acceptable value */
27495779Sxy150489     int maxval,		/* maximim acceptable value */
27505779Sxy150489     int defval)		/* default value */
27515779Sxy150489 {
27525779Sxy150489 	int value;
27535779Sxy150489 
27545779Sxy150489 	/*
27555779Sxy150489 	 * Call ddi_prop_get_int() to read the conf settings
27565779Sxy150489 	 */
27575779Sxy150489 	value = ddi_prop_get_int(DDI_DEV_T_ANY, igb->dip,
27585779Sxy150489 	    DDI_PROP_DONTPASS, propname, defval);
27595779Sxy150489 
27605779Sxy150489 	if (value > maxval)
27615779Sxy150489 		value = maxval;
27625779Sxy150489 
27635779Sxy150489 	if (value < minval)
27645779Sxy150489 		value = minval;
27655779Sxy150489 
27665779Sxy150489 	return (value);
27675779Sxy150489 }
27685779Sxy150489 
27695779Sxy150489 /*
27705779Sxy150489  * igb_setup_link - Using the link properties to setup the link
27715779Sxy150489  */
27725779Sxy150489 int
27735779Sxy150489 igb_setup_link(igb_t *igb, boolean_t setup_hw)
27745779Sxy150489 {
27755779Sxy150489 	struct e1000_mac_info *mac;
27765779Sxy150489 	struct e1000_phy_info *phy;
27775779Sxy150489 	boolean_t invalid;
27785779Sxy150489 
27795779Sxy150489 	mac = &igb->hw.mac;
27805779Sxy150489 	phy = &igb->hw.phy;
27815779Sxy150489 	invalid = B_FALSE;
27825779Sxy150489 
27835779Sxy150489 	if (igb->param_adv_autoneg_cap == 1) {
27845779Sxy150489 		mac->autoneg = B_TRUE;
27855779Sxy150489 		phy->autoneg_advertised = 0;
27865779Sxy150489 
27875779Sxy150489 		/*
27885779Sxy150489 		 * 1000hdx is not supported for autonegotiation
27895779Sxy150489 		 */
27905779Sxy150489 		if (igb->param_adv_1000fdx_cap == 1)
27915779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_1000_FULL;
27925779Sxy150489 
27935779Sxy150489 		if (igb->param_adv_100fdx_cap == 1)
27945779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_100_FULL;
27955779Sxy150489 
27965779Sxy150489 		if (igb->param_adv_100hdx_cap == 1)
27975779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_100_HALF;
27985779Sxy150489 
27995779Sxy150489 		if (igb->param_adv_10fdx_cap == 1)
28005779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_10_FULL;
28015779Sxy150489 
28025779Sxy150489 		if (igb->param_adv_10hdx_cap == 1)
28035779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_10_HALF;
28045779Sxy150489 
28055779Sxy150489 		if (phy->autoneg_advertised == 0)
28065779Sxy150489 			invalid = B_TRUE;
28075779Sxy150489 	} else {
28085779Sxy150489 		mac->autoneg = B_FALSE;
28095779Sxy150489 
28105779Sxy150489 		/*
28115779Sxy150489 		 * 1000fdx and 1000hdx are not supported for forced link
28125779Sxy150489 		 */
28135779Sxy150489 		if (igb->param_adv_100fdx_cap == 1)
28145779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_100_FULL;
28155779Sxy150489 		else if (igb->param_adv_100hdx_cap == 1)
28165779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_100_HALF;
28175779Sxy150489 		else if (igb->param_adv_10fdx_cap == 1)
28185779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_10_FULL;
28195779Sxy150489 		else if (igb->param_adv_10hdx_cap == 1)
28205779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_10_HALF;
28215779Sxy150489 		else
28225779Sxy150489 			invalid = B_TRUE;
28235779Sxy150489 	}
28245779Sxy150489 
28255779Sxy150489 	if (invalid) {
28265779Sxy150489 		igb_notice(igb, "Invalid link settings. Setup link to "
28275779Sxy150489 		    "autonegotiation with full link capabilities.");
28285779Sxy150489 		mac->autoneg = B_TRUE;
28295779Sxy150489 		phy->autoneg_advertised = ADVERTISE_1000_FULL |
28305779Sxy150489 		    ADVERTISE_100_FULL | ADVERTISE_100_HALF |
28315779Sxy150489 		    ADVERTISE_10_FULL | ADVERTISE_10_HALF;
28325779Sxy150489 	}
28335779Sxy150489 
28345779Sxy150489 	if (setup_hw) {
28355779Sxy150489 		if (e1000_setup_link(&igb->hw) != E1000_SUCCESS)
28365779Sxy150489 			return (IGB_FAILURE);
28375779Sxy150489 	}
28385779Sxy150489 
28395779Sxy150489 	return (IGB_SUCCESS);
28405779Sxy150489 }
28415779Sxy150489 
28425779Sxy150489 
28435779Sxy150489 /*
28445779Sxy150489  * igb_is_link_up - Check if the link is up
28455779Sxy150489  */
28465779Sxy150489 static boolean_t
28475779Sxy150489 igb_is_link_up(igb_t *igb)
28485779Sxy150489 {
28495779Sxy150489 	struct e1000_hw *hw = &igb->hw;
28508955SChenlu.Chen@Sun.COM 	boolean_t link_up = B_FALSE;
28515779Sxy150489 
28525779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
28535779Sxy150489 
28548955SChenlu.Chen@Sun.COM 	/*
28558955SChenlu.Chen@Sun.COM 	 * get_link_status is set in the interrupt handler on link-status-change
28568955SChenlu.Chen@Sun.COM 	 * or rx sequence error interrupt.  get_link_status will stay
28578955SChenlu.Chen@Sun.COM 	 * false until the e1000_check_for_link establishes link only
28588955SChenlu.Chen@Sun.COM 	 * for copper adapters.
28598955SChenlu.Chen@Sun.COM 	 */
28608955SChenlu.Chen@Sun.COM 	switch (hw->phy.media_type) {
28618955SChenlu.Chen@Sun.COM 	case e1000_media_type_copper:
28628955SChenlu.Chen@Sun.COM 		if (hw->mac.get_link_status) {
28638955SChenlu.Chen@Sun.COM 			(void) e1000_check_for_link(hw);
28648955SChenlu.Chen@Sun.COM 			link_up = !hw->mac.get_link_status;
28658955SChenlu.Chen@Sun.COM 		} else {
28668955SChenlu.Chen@Sun.COM 			link_up = B_TRUE;
28678955SChenlu.Chen@Sun.COM 		}
28688955SChenlu.Chen@Sun.COM 		break;
28698955SChenlu.Chen@Sun.COM 	case e1000_media_type_fiber:
28708955SChenlu.Chen@Sun.COM 		(void) e1000_check_for_link(hw);
28718955SChenlu.Chen@Sun.COM 		link_up = (E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU);
28728955SChenlu.Chen@Sun.COM 		break;
28738955SChenlu.Chen@Sun.COM 	case e1000_media_type_internal_serdes:
28748955SChenlu.Chen@Sun.COM 		(void) e1000_check_for_link(hw);
28758955SChenlu.Chen@Sun.COM 		link_up = hw->mac.serdes_has_link;
28768955SChenlu.Chen@Sun.COM 		break;
28775779Sxy150489 	}
28785779Sxy150489 
28795779Sxy150489 	return (link_up);
28805779Sxy150489 }
28815779Sxy150489 
28825779Sxy150489 /*
28835779Sxy150489  * igb_link_check - Link status processing
28845779Sxy150489  */
28855779Sxy150489 static boolean_t
28865779Sxy150489 igb_link_check(igb_t *igb)
28875779Sxy150489 {
28885779Sxy150489 	struct e1000_hw *hw = &igb->hw;
28895779Sxy150489 	uint16_t speed = 0, duplex = 0;
28905779Sxy150489 	boolean_t link_changed = B_FALSE;
28915779Sxy150489 
28925779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
28935779Sxy150489 
28945779Sxy150489 	if (igb_is_link_up(igb)) {
28955779Sxy150489 		/*
28965779Sxy150489 		 * The Link is up, check whether it was marked as down earlier
28975779Sxy150489 		 */
28985779Sxy150489 		if (igb->link_state != LINK_STATE_UP) {
28995779Sxy150489 			(void) e1000_get_speed_and_duplex(hw, &speed, &duplex);
29005779Sxy150489 			igb->link_speed = speed;
29015779Sxy150489 			igb->link_duplex = duplex;
29025779Sxy150489 			igb->link_state = LINK_STATE_UP;
29035779Sxy150489 			igb->link_down_timeout = 0;
29045779Sxy150489 			link_changed = B_TRUE;
29055779Sxy150489 		}
29065779Sxy150489 	} else {
29075779Sxy150489 		if (igb->link_state != LINK_STATE_DOWN) {
29085779Sxy150489 			igb->link_speed = 0;
29095779Sxy150489 			igb->link_duplex = 0;
29105779Sxy150489 			igb->link_state = LINK_STATE_DOWN;
29115779Sxy150489 			link_changed = B_TRUE;
29125779Sxy150489 		}
29135779Sxy150489 
29145779Sxy150489 		if (igb->igb_state & IGB_STARTED) {
29155779Sxy150489 			if (igb->link_down_timeout < MAX_LINK_DOWN_TIMEOUT) {
29165779Sxy150489 				igb->link_down_timeout++;
29175779Sxy150489 			} else if (igb->link_down_timeout ==
29185779Sxy150489 			    MAX_LINK_DOWN_TIMEOUT) {
29195779Sxy150489 				igb_tx_clean(igb);
29205779Sxy150489 				igb->link_down_timeout++;
29215779Sxy150489 			}
29225779Sxy150489 		}
29235779Sxy150489 	}
29245779Sxy150489 
29256624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
29266624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
29276624Sgl147354 
29285779Sxy150489 	return (link_changed);
29295779Sxy150489 }
29305779Sxy150489 
29315779Sxy150489 /*
29325779Sxy150489  * igb_local_timer - driver watchdog function
29335779Sxy150489  *
29345779Sxy150489  * This function will handle the transmit stall check, link status check and
29355779Sxy150489  * other routines.
29365779Sxy150489  */
29375779Sxy150489 static void
29385779Sxy150489 igb_local_timer(void *arg)
29395779Sxy150489 {
29405779Sxy150489 	igb_t *igb = (igb_t *)arg;
29418955SChenlu.Chen@Sun.COM 	boolean_t link_changed = B_FALSE;
29425779Sxy150489 
29435779Sxy150489 	if (igb_stall_check(igb)) {
29446624Sgl147354 		igb_fm_ereport(igb, DDI_FM_DEVICE_STALL);
29458955SChenlu.Chen@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
29465779Sxy150489 		igb->reset_count++;
29476624Sgl147354 		if (igb_reset(igb) == IGB_SUCCESS)
29486624Sgl147354 			ddi_fm_service_impact(igb->dip,
29496624Sgl147354 			    DDI_SERVICE_RESTORED);
29505779Sxy150489 	}
29515779Sxy150489 
29525779Sxy150489 	mutex_enter(&igb->gen_lock);
29538955SChenlu.Chen@Sun.COM 	if (!(igb->igb_state & IGB_SUSPENDED) && (igb->igb_state & IGB_STARTED))
29548955SChenlu.Chen@Sun.COM 		link_changed = igb_link_check(igb);
29555779Sxy150489 	mutex_exit(&igb->gen_lock);
29565779Sxy150489 
29575779Sxy150489 	if (link_changed)
29585779Sxy150489 		mac_link_update(igb->mac_hdl, igb->link_state);
29595779Sxy150489 
29606624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
29616624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
29626624Sgl147354 
29635779Sxy150489 	igb_restart_watchdog_timer(igb);
29645779Sxy150489 }
29655779Sxy150489 
29665779Sxy150489 /*
29675779Sxy150489  * igb_stall_check - check for transmit stall
29685779Sxy150489  *
29695779Sxy150489  * This function checks if the adapter is stalled (in transmit).
29705779Sxy150489  *
29715779Sxy150489  * It is called each time the watchdog timeout is invoked.
29725779Sxy150489  * If the transmit descriptor reclaim continuously fails,
29735779Sxy150489  * the watchdog value will increment by 1. If the watchdog
29745779Sxy150489  * value exceeds the threshold, the igb is assumed to
29755779Sxy150489  * have stalled and need to be reset.
29765779Sxy150489  */
29775779Sxy150489 static boolean_t
29785779Sxy150489 igb_stall_check(igb_t *igb)
29795779Sxy150489 {
29805779Sxy150489 	igb_tx_ring_t *tx_ring;
29815779Sxy150489 	boolean_t result;
29825779Sxy150489 	int i;
29835779Sxy150489 
29845779Sxy150489 	if (igb->link_state != LINK_STATE_UP)
29855779Sxy150489 		return (B_FALSE);
29865779Sxy150489 
29875779Sxy150489 	/*
29885779Sxy150489 	 * If any tx ring is stalled, we'll reset the chipset
29895779Sxy150489 	 */
29905779Sxy150489 	result = B_FALSE;
29915779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
29925779Sxy150489 		tx_ring = &igb->tx_rings[i];
29935779Sxy150489 
29945779Sxy150489 		if (tx_ring->recycle_fail > 0)
29955779Sxy150489 			tx_ring->stall_watchdog++;
29965779Sxy150489 		else
29975779Sxy150489 			tx_ring->stall_watchdog = 0;
29985779Sxy150489 
29995779Sxy150489 		if (tx_ring->stall_watchdog >= STALL_WATCHDOG_TIMEOUT) {
30005779Sxy150489 			result = B_TRUE;
30015779Sxy150489 			break;
30025779Sxy150489 		}
30035779Sxy150489 	}
30045779Sxy150489 
30055779Sxy150489 	if (result) {
30065779Sxy150489 		tx_ring->stall_watchdog = 0;
30075779Sxy150489 		tx_ring->recycle_fail = 0;
30085779Sxy150489 	}
30095779Sxy150489 
30105779Sxy150489 	return (result);
30115779Sxy150489 }
30125779Sxy150489 
30135779Sxy150489 
30145779Sxy150489 /*
30155779Sxy150489  * is_valid_mac_addr - Check if the mac address is valid
30165779Sxy150489  */
30175779Sxy150489 static boolean_t
30185779Sxy150489 is_valid_mac_addr(uint8_t *mac_addr)
30195779Sxy150489 {
30205779Sxy150489 	const uint8_t addr_test1[6] = { 0, 0, 0, 0, 0, 0 };
30215779Sxy150489 	const uint8_t addr_test2[6] =
30225779Sxy150489 	    { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
30235779Sxy150489 
30245779Sxy150489 	if (!(bcmp(addr_test1, mac_addr, ETHERADDRL)) ||
30255779Sxy150489 	    !(bcmp(addr_test2, mac_addr, ETHERADDRL)))
30265779Sxy150489 		return (B_FALSE);
30275779Sxy150489 
30285779Sxy150489 	return (B_TRUE);
30295779Sxy150489 }
30305779Sxy150489 
30315779Sxy150489 static boolean_t
30325779Sxy150489 igb_find_mac_address(igb_t *igb)
30335779Sxy150489 {
30345779Sxy150489 	struct e1000_hw *hw = &igb->hw;
30355779Sxy150489 #ifdef __sparc
30365779Sxy150489 	uchar_t *bytes;
30375779Sxy150489 	struct ether_addr sysaddr;
30385779Sxy150489 	uint_t nelts;
30395779Sxy150489 	int err;
30405779Sxy150489 	boolean_t found = B_FALSE;
30415779Sxy150489 
30425779Sxy150489 	/*
30435779Sxy150489 	 * The "vendor's factory-set address" may already have
30445779Sxy150489 	 * been extracted from the chip, but if the property
30455779Sxy150489 	 * "local-mac-address" is set we use that instead.
30465779Sxy150489 	 *
30475779Sxy150489 	 * We check whether it looks like an array of 6
30485779Sxy150489 	 * bytes (which it should, if OBP set it).  If we can't
30495779Sxy150489 	 * make sense of it this way, we'll ignore it.
30505779Sxy150489 	 */
30515779Sxy150489 	err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, igb->dip,
30525779Sxy150489 	    DDI_PROP_DONTPASS, "local-mac-address", &bytes, &nelts);
30535779Sxy150489 	if (err == DDI_PROP_SUCCESS) {
30545779Sxy150489 		if (nelts == ETHERADDRL) {
30555779Sxy150489 			while (nelts--)
30565779Sxy150489 				hw->mac.addr[nelts] = bytes[nelts];
30575779Sxy150489 			found = B_TRUE;
30585779Sxy150489 		}
30595779Sxy150489 		ddi_prop_free(bytes);
30605779Sxy150489 	}
30615779Sxy150489 
30625779Sxy150489 	/*
30635779Sxy150489 	 * Look up the OBP property "local-mac-address?". If the user has set
30645779Sxy150489 	 * 'local-mac-address? = false', use "the system address" instead.
30655779Sxy150489 	 */
30665779Sxy150489 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, igb->dip, 0,
30675779Sxy150489 	    "local-mac-address?", &bytes, &nelts) == DDI_PROP_SUCCESS) {
30685779Sxy150489 		if (strncmp("false", (caddr_t)bytes, (size_t)nelts) == 0) {
30695779Sxy150489 			if (localetheraddr(NULL, &sysaddr) != 0) {
30705779Sxy150489 				bcopy(&sysaddr, hw->mac.addr, ETHERADDRL);
30715779Sxy150489 				found = B_TRUE;
30725779Sxy150489 			}
30735779Sxy150489 		}
30745779Sxy150489 		ddi_prop_free(bytes);
30755779Sxy150489 	}
30765779Sxy150489 
30775779Sxy150489 	/*
30785779Sxy150489 	 * Finally(!), if there's a valid "mac-address" property (created
30795779Sxy150489 	 * if we netbooted from this interface), we must use this instead
30805779Sxy150489 	 * of any of the above to ensure that the NFS/install server doesn't
30815779Sxy150489 	 * get confused by the address changing as Solaris takes over!
30825779Sxy150489 	 */
30835779Sxy150489 	err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, igb->dip,
30845779Sxy150489 	    DDI_PROP_DONTPASS, "mac-address", &bytes, &nelts);
30855779Sxy150489 	if (err == DDI_PROP_SUCCESS) {
30865779Sxy150489 		if (nelts == ETHERADDRL) {
30875779Sxy150489 			while (nelts--)
30885779Sxy150489 				hw->mac.addr[nelts] = bytes[nelts];
30895779Sxy150489 			found = B_TRUE;
30905779Sxy150489 		}
30915779Sxy150489 		ddi_prop_free(bytes);
30925779Sxy150489 	}
30935779Sxy150489 
30945779Sxy150489 	if (found) {
30955779Sxy150489 		bcopy(hw->mac.addr, hw->mac.perm_addr, ETHERADDRL);
30965779Sxy150489 		return (B_TRUE);
30975779Sxy150489 	}
30985779Sxy150489 #endif
30995779Sxy150489 
31005779Sxy150489 	/*
31015779Sxy150489 	 * Read the device MAC address from the EEPROM
31025779Sxy150489 	 */
31035779Sxy150489 	if (e1000_read_mac_addr(hw) != E1000_SUCCESS)
31045779Sxy150489 		return (B_FALSE);
31055779Sxy150489 
31065779Sxy150489 	return (B_TRUE);
31075779Sxy150489 }
31085779Sxy150489 
31095779Sxy150489 #pragma inline(igb_arm_watchdog_timer)
31105779Sxy150489 
31115779Sxy150489 static void
31125779Sxy150489 igb_arm_watchdog_timer(igb_t *igb)
31135779Sxy150489 {
31145779Sxy150489 	/*
31155779Sxy150489 	 * Fire a watchdog timer
31165779Sxy150489 	 */
31175779Sxy150489 	igb->watchdog_tid =
31185779Sxy150489 	    timeout(igb_local_timer,
31195779Sxy150489 	    (void *)igb, 1 * drv_usectohz(1000000));
31205779Sxy150489 
31215779Sxy150489 }
31225779Sxy150489 
31235779Sxy150489 /*
31245779Sxy150489  * igb_enable_watchdog_timer - Enable and start the driver watchdog timer
31255779Sxy150489  */
31265779Sxy150489 void
31275779Sxy150489 igb_enable_watchdog_timer(igb_t *igb)
31285779Sxy150489 {
31295779Sxy150489 	mutex_enter(&igb->watchdog_lock);
31305779Sxy150489 
31315779Sxy150489 	if (!igb->watchdog_enable) {
31325779Sxy150489 		igb->watchdog_enable = B_TRUE;
31335779Sxy150489 		igb->watchdog_start = B_TRUE;
31345779Sxy150489 		igb_arm_watchdog_timer(igb);
31355779Sxy150489 	}
31365779Sxy150489 
31375779Sxy150489 	mutex_exit(&igb->watchdog_lock);
31385779Sxy150489 
31395779Sxy150489 }
31405779Sxy150489 
31415779Sxy150489 /*
31425779Sxy150489  * igb_disable_watchdog_timer - Disable and stop the driver watchdog timer
31435779Sxy150489  */
31445779Sxy150489 void
31455779Sxy150489 igb_disable_watchdog_timer(igb_t *igb)
31465779Sxy150489 {
31475779Sxy150489 	timeout_id_t tid;
31485779Sxy150489 
31495779Sxy150489 	mutex_enter(&igb->watchdog_lock);
31505779Sxy150489 
31515779Sxy150489 	igb->watchdog_enable = B_FALSE;
31525779Sxy150489 	igb->watchdog_start = B_FALSE;
31535779Sxy150489 	tid = igb->watchdog_tid;
31545779Sxy150489 	igb->watchdog_tid = 0;
31555779Sxy150489 
31565779Sxy150489 	mutex_exit(&igb->watchdog_lock);
31575779Sxy150489 
31585779Sxy150489 	if (tid != 0)
31595779Sxy150489 		(void) untimeout(tid);
31605779Sxy150489 
31615779Sxy150489 }
31625779Sxy150489 
31635779Sxy150489 /*
31645779Sxy150489  * igb_start_watchdog_timer - Start the driver watchdog timer
31655779Sxy150489  */
31665779Sxy150489 static void
31675779Sxy150489 igb_start_watchdog_timer(igb_t *igb)
31685779Sxy150489 {
31695779Sxy150489 	mutex_enter(&igb->watchdog_lock);
31705779Sxy150489 
31715779Sxy150489 	if (igb->watchdog_enable) {
31725779Sxy150489 		if (!igb->watchdog_start) {
31735779Sxy150489 			igb->watchdog_start = B_TRUE;
31745779Sxy150489 			igb_arm_watchdog_timer(igb);
31755779Sxy150489 		}
31765779Sxy150489 	}
31775779Sxy150489 
31785779Sxy150489 	mutex_exit(&igb->watchdog_lock);
31795779Sxy150489 }
31805779Sxy150489 
31815779Sxy150489 /*
31825779Sxy150489  * igb_restart_watchdog_timer - Restart the driver watchdog timer
31835779Sxy150489  */
31845779Sxy150489 static void
31855779Sxy150489 igb_restart_watchdog_timer(igb_t *igb)
31865779Sxy150489 {
31875779Sxy150489 	mutex_enter(&igb->watchdog_lock);
31885779Sxy150489 
31895779Sxy150489 	if (igb->watchdog_start)
31905779Sxy150489 		igb_arm_watchdog_timer(igb);
31915779Sxy150489 
31925779Sxy150489 	mutex_exit(&igb->watchdog_lock);
31935779Sxy150489 }
31945779Sxy150489 
31955779Sxy150489 /*
31965779Sxy150489  * igb_stop_watchdog_timer - Stop the driver watchdog timer
31975779Sxy150489  */
31985779Sxy150489 static void
31995779Sxy150489 igb_stop_watchdog_timer(igb_t *igb)
32005779Sxy150489 {
32015779Sxy150489 	timeout_id_t tid;
32025779Sxy150489 
32035779Sxy150489 	mutex_enter(&igb->watchdog_lock);
32045779Sxy150489 
32055779Sxy150489 	igb->watchdog_start = B_FALSE;
32065779Sxy150489 	tid = igb->watchdog_tid;
32075779Sxy150489 	igb->watchdog_tid = 0;
32085779Sxy150489 
32095779Sxy150489 	mutex_exit(&igb->watchdog_lock);
32105779Sxy150489 
32115779Sxy150489 	if (tid != 0)
32125779Sxy150489 		(void) untimeout(tid);
32135779Sxy150489 }
32145779Sxy150489 
32155779Sxy150489 /*
32165779Sxy150489  * igb_disable_adapter_interrupts - Clear/disable all hardware interrupts
32175779Sxy150489  */
32185779Sxy150489 static void
32195779Sxy150489 igb_disable_adapter_interrupts(igb_t *igb)
32205779Sxy150489 {
32215779Sxy150489 	struct e1000_hw *hw = &igb->hw;
32225779Sxy150489 
32235779Sxy150489 	/*
32245779Sxy150489 	 * Set the IMC register to mask all the interrupts,
32255779Sxy150489 	 * including the tx interrupts.
32265779Sxy150489 	 */
32278571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IMC, ~0);
32288571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IAM, 0);
32295779Sxy150489 
32305779Sxy150489 	/*
32315779Sxy150489 	 * Additional disabling for MSI-X
32325779Sxy150489 	 */
32335779Sxy150489 	if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
32348571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIMC, ~0);
32358571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIAC, 0);
32368571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIAM, 0);
32375779Sxy150489 	}
32385779Sxy150489 
32395779Sxy150489 	E1000_WRITE_FLUSH(hw);
32405779Sxy150489 }
32415779Sxy150489 
32425779Sxy150489 /*
32438571SChenlu.Chen@Sun.COM  * igb_enable_adapter_interrupts_82576 - Enable NIC interrupts for 82576
32445779Sxy150489  */
32455779Sxy150489 static void
32468571SChenlu.Chen@Sun.COM igb_enable_adapter_interrupts_82576(igb_t *igb)
32478571SChenlu.Chen@Sun.COM {
32488571SChenlu.Chen@Sun.COM 	struct e1000_hw *hw = &igb->hw;
32498571SChenlu.Chen@Sun.COM 
32508955SChenlu.Chen@Sun.COM 	/* Clear any pending interrupts */
32518955SChenlu.Chen@Sun.COM 	(void) E1000_READ_REG(hw, E1000_ICR);
32528955SChenlu.Chen@Sun.COM 
32538571SChenlu.Chen@Sun.COM 	if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
32548571SChenlu.Chen@Sun.COM 
32558571SChenlu.Chen@Sun.COM 		/* Interrupt enabling for MSI-X */
32568571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIMS, igb->eims_mask);
32578571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIAC, igb->eims_mask);
32588571SChenlu.Chen@Sun.COM 		igb->ims_mask = E1000_IMS_LSC;
32598571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_IMS, E1000_IMS_LSC);
32608571SChenlu.Chen@Sun.COM 	} else {
32618571SChenlu.Chen@Sun.COM 		/* Interrupt enabling for MSI and legacy */
32628571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_IVAR0, E1000_IVAR_VALID);
32638571SChenlu.Chen@Sun.COM 		igb->ims_mask = IMS_ENABLE_MASK | E1000_IMS_TXQE;
32648571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_IMS,
32658571SChenlu.Chen@Sun.COM 		    (IMS_ENABLE_MASK | E1000_IMS_TXQE));
32668571SChenlu.Chen@Sun.COM 	}
32678571SChenlu.Chen@Sun.COM 
32688571SChenlu.Chen@Sun.COM 	/* Disable auto-mask for ICR interrupt bits */
32698571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IAM, 0);
32708571SChenlu.Chen@Sun.COM 
32718571SChenlu.Chen@Sun.COM 	E1000_WRITE_FLUSH(hw);
32728571SChenlu.Chen@Sun.COM }
32738571SChenlu.Chen@Sun.COM 
32748571SChenlu.Chen@Sun.COM /*
32758571SChenlu.Chen@Sun.COM  * igb_enable_adapter_interrupts_82575 - Enable NIC interrupts for 82575
32768571SChenlu.Chen@Sun.COM  */
32778571SChenlu.Chen@Sun.COM static void
32788571SChenlu.Chen@Sun.COM igb_enable_adapter_interrupts_82575(igb_t *igb)
32795779Sxy150489 {
32805779Sxy150489 	struct e1000_hw *hw = &igb->hw;
32815779Sxy150489 	uint32_t reg;
32825779Sxy150489 
32838955SChenlu.Chen@Sun.COM 	/* Clear any pending interrupts */
32848955SChenlu.Chen@Sun.COM 	(void) E1000_READ_REG(hw, E1000_ICR);
32858955SChenlu.Chen@Sun.COM 
32865779Sxy150489 	if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
32875779Sxy150489 		/* Interrupt enabling for MSI-X */
32885779Sxy150489 		E1000_WRITE_REG(hw, E1000_EIMS, igb->eims_mask);
32895779Sxy150489 		E1000_WRITE_REG(hw, E1000_EIAC, igb->eims_mask);
32908275SEric Cheng 		igb->ims_mask = E1000_IMS_LSC;
32915779Sxy150489 		E1000_WRITE_REG(hw, E1000_IMS, E1000_IMS_LSC);
32925779Sxy150489 
32935779Sxy150489 		/* Enable MSI-X PBA support */
32945779Sxy150489 		reg = E1000_READ_REG(hw, E1000_CTRL_EXT);
32955779Sxy150489 		reg |= E1000_CTRL_EXT_PBA_CLR;
32965779Sxy150489 
32975779Sxy150489 		/* Non-selective interrupt clear-on-read */
32985779Sxy150489 		reg |= E1000_CTRL_EXT_IRCA;	/* Called NSICR in the EAS */
32995779Sxy150489 
33005779Sxy150489 		E1000_WRITE_REG(hw, E1000_CTRL_EXT, reg);
33015779Sxy150489 	} else {
33025779Sxy150489 		/* Interrupt enabling for MSI and legacy */
33038275SEric Cheng 		igb->ims_mask = IMS_ENABLE_MASK;
33045779Sxy150489 		E1000_WRITE_REG(hw, E1000_IMS, IMS_ENABLE_MASK);
33055779Sxy150489 	}
33065779Sxy150489 
33075779Sxy150489 	E1000_WRITE_FLUSH(hw);
33085779Sxy150489 }
33095779Sxy150489 
33105779Sxy150489 /*
33115779Sxy150489  * Loopback Support
33125779Sxy150489  */
33135779Sxy150489 static lb_property_t lb_normal =
33145779Sxy150489 	{ normal,	"normal",	IGB_LB_NONE		};
33155779Sxy150489 static lb_property_t lb_external =
33165779Sxy150489 	{ external,	"External",	IGB_LB_EXTERNAL		};
33175779Sxy150489 static lb_property_t lb_mac =
33185779Sxy150489 	{ internal,	"MAC",		IGB_LB_INTERNAL_MAC	};
33195779Sxy150489 static lb_property_t lb_phy =
33205779Sxy150489 	{ internal,	"PHY",		IGB_LB_INTERNAL_PHY	};
33215779Sxy150489 static lb_property_t lb_serdes =
33225779Sxy150489 	{ internal,	"SerDes",	IGB_LB_INTERNAL_SERDES	};
33235779Sxy150489 
33245779Sxy150489 enum ioc_reply
33255779Sxy150489 igb_loopback_ioctl(igb_t *igb, struct iocblk *iocp, mblk_t *mp)
33265779Sxy150489 {
33275779Sxy150489 	lb_info_sz_t *lbsp;
33285779Sxy150489 	lb_property_t *lbpp;
33295779Sxy150489 	struct e1000_hw *hw;
33305779Sxy150489 	uint32_t *lbmp;
33315779Sxy150489 	uint32_t size;
33325779Sxy150489 	uint32_t value;
33335779Sxy150489 
33345779Sxy150489 	hw = &igb->hw;
33355779Sxy150489 
33365779Sxy150489 	if (mp->b_cont == NULL)
33375779Sxy150489 		return (IOC_INVAL);
33385779Sxy150489 
33395779Sxy150489 	switch (iocp->ioc_cmd) {
33405779Sxy150489 	default:
33415779Sxy150489 		return (IOC_INVAL);
33425779Sxy150489 
33435779Sxy150489 	case LB_GET_INFO_SIZE:
33445779Sxy150489 		size = sizeof (lb_info_sz_t);
33455779Sxy150489 		if (iocp->ioc_count != size)
33465779Sxy150489 			return (IOC_INVAL);
33475779Sxy150489 
33485779Sxy150489 		value = sizeof (lb_normal);
33495779Sxy150489 		value += sizeof (lb_mac);
33505779Sxy150489 		if (hw->phy.media_type == e1000_media_type_copper)
33515779Sxy150489 			value += sizeof (lb_phy);
33525779Sxy150489 		else
33535779Sxy150489 			value += sizeof (lb_serdes);
33545779Sxy150489 		value += sizeof (lb_external);
33555779Sxy150489 
33565779Sxy150489 		lbsp = (lb_info_sz_t *)(uintptr_t)mp->b_cont->b_rptr;
33575779Sxy150489 		*lbsp = value;
33585779Sxy150489 		break;
33595779Sxy150489 
33605779Sxy150489 	case LB_GET_INFO:
33615779Sxy150489 		value = sizeof (lb_normal);
33625779Sxy150489 		value += sizeof (lb_mac);
33635779Sxy150489 		if (hw->phy.media_type == e1000_media_type_copper)
33645779Sxy150489 			value += sizeof (lb_phy);
33655779Sxy150489 		else
33665779Sxy150489 			value += sizeof (lb_serdes);
33675779Sxy150489 		value += sizeof (lb_external);
33685779Sxy150489 
33695779Sxy150489 		size = value;
33705779Sxy150489 		if (iocp->ioc_count != size)
33715779Sxy150489 			return (IOC_INVAL);
33725779Sxy150489 
33735779Sxy150489 		value = 0;
33745779Sxy150489 		lbpp = (lb_property_t *)(uintptr_t)mp->b_cont->b_rptr;
33755779Sxy150489 
33765779Sxy150489 		lbpp[value++] = lb_normal;
33775779Sxy150489 		lbpp[value++] = lb_mac;
33785779Sxy150489 		if (hw->phy.media_type == e1000_media_type_copper)
33795779Sxy150489 			lbpp[value++] = lb_phy;
33805779Sxy150489 		else
33815779Sxy150489 			lbpp[value++] = lb_serdes;
33825779Sxy150489 		lbpp[value++] = lb_external;
33835779Sxy150489 		break;
33845779Sxy150489 
33855779Sxy150489 	case LB_GET_MODE:
33865779Sxy150489 		size = sizeof (uint32_t);
33875779Sxy150489 		if (iocp->ioc_count != size)
33885779Sxy150489 			return (IOC_INVAL);
33895779Sxy150489 
33905779Sxy150489 		lbmp = (uint32_t *)(uintptr_t)mp->b_cont->b_rptr;
33915779Sxy150489 		*lbmp = igb->loopback_mode;
33925779Sxy150489 		break;
33935779Sxy150489 
33945779Sxy150489 	case LB_SET_MODE:
33955779Sxy150489 		size = 0;
33965779Sxy150489 		if (iocp->ioc_count != sizeof (uint32_t))
33975779Sxy150489 			return (IOC_INVAL);
33985779Sxy150489 
33995779Sxy150489 		lbmp = (uint32_t *)(uintptr_t)mp->b_cont->b_rptr;
34005779Sxy150489 		if (!igb_set_loopback_mode(igb, *lbmp))
34015779Sxy150489 			return (IOC_INVAL);
34025779Sxy150489 		break;
34035779Sxy150489 	}
34045779Sxy150489 
34055779Sxy150489 	iocp->ioc_count = size;
34065779Sxy150489 	iocp->ioc_error = 0;
34075779Sxy150489 
34086624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
34096624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
34106624Sgl147354 		return (IOC_INVAL);
34116624Sgl147354 	}
34126624Sgl147354 
34135779Sxy150489 	return (IOC_REPLY);
34145779Sxy150489 }
34155779Sxy150489 
34165779Sxy150489 /*
34175779Sxy150489  * igb_set_loopback_mode - Setup loopback based on the loopback mode
34185779Sxy150489  */
34195779Sxy150489 static boolean_t
34205779Sxy150489 igb_set_loopback_mode(igb_t *igb, uint32_t mode)
34215779Sxy150489 {
34225779Sxy150489 	struct e1000_hw *hw;
34235779Sxy150489 
34245779Sxy150489 	if (mode == igb->loopback_mode)
34255779Sxy150489 		return (B_TRUE);
34265779Sxy150489 
34275779Sxy150489 	hw = &igb->hw;
34285779Sxy150489 
34295779Sxy150489 	igb->loopback_mode = mode;
34305779Sxy150489 
34315779Sxy150489 	if (mode == IGB_LB_NONE) {
34325779Sxy150489 		/* Reset the chip */
34335779Sxy150489 		hw->phy.autoneg_wait_to_complete = B_TRUE;
34345779Sxy150489 		(void) igb_reset(igb);
34355779Sxy150489 		hw->phy.autoneg_wait_to_complete = B_FALSE;
34365779Sxy150489 		return (B_TRUE);
34375779Sxy150489 	}
34385779Sxy150489 
34395779Sxy150489 	mutex_enter(&igb->gen_lock);
34405779Sxy150489 
34415779Sxy150489 	switch (mode) {
34425779Sxy150489 	default:
34435779Sxy150489 		mutex_exit(&igb->gen_lock);
34445779Sxy150489 		return (B_FALSE);
34455779Sxy150489 
34465779Sxy150489 	case IGB_LB_EXTERNAL:
34475779Sxy150489 		igb_set_external_loopback(igb);
34485779Sxy150489 		break;
34495779Sxy150489 
34505779Sxy150489 	case IGB_LB_INTERNAL_MAC:
34515779Sxy150489 		igb_set_internal_mac_loopback(igb);
34525779Sxy150489 		break;
34535779Sxy150489 
34545779Sxy150489 	case IGB_LB_INTERNAL_PHY:
34555779Sxy150489 		igb_set_internal_phy_loopback(igb);
34565779Sxy150489 		break;
34575779Sxy150489 
34585779Sxy150489 	case IGB_LB_INTERNAL_SERDES:
34595779Sxy150489 		igb_set_internal_serdes_loopback(igb);
34605779Sxy150489 		break;
34615779Sxy150489 	}
34625779Sxy150489 
34635779Sxy150489 	mutex_exit(&igb->gen_lock);
34645779Sxy150489 
34655779Sxy150489 	return (B_TRUE);
34665779Sxy150489 }
34675779Sxy150489 
34685779Sxy150489 /*
34695779Sxy150489  * igb_set_external_loopback - Set the external loopback mode
34705779Sxy150489  */
34715779Sxy150489 static void
34725779Sxy150489 igb_set_external_loopback(igb_t *igb)
34735779Sxy150489 {
34745779Sxy150489 	struct e1000_hw *hw;
34755779Sxy150489 
34765779Sxy150489 	hw = &igb->hw;
34775779Sxy150489 
34785779Sxy150489 	/* Set phy to known state */
34795779Sxy150489 	(void) e1000_phy_hw_reset(hw);
34805779Sxy150489 
34815779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x0, 0x0140);
34825779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x9, 0x1b00);
34835779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x12, 0x1610);
34845779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x1f37, 0x3f1c);
34855779Sxy150489 }
34865779Sxy150489 
34875779Sxy150489 /*
34885779Sxy150489  * igb_set_internal_mac_loopback - Set the internal MAC loopback mode
34895779Sxy150489  */
34905779Sxy150489 static void
34915779Sxy150489 igb_set_internal_mac_loopback(igb_t *igb)
34925779Sxy150489 {
34935779Sxy150489 	struct e1000_hw *hw;
34945779Sxy150489 	uint32_t ctrl;
34955779Sxy150489 	uint32_t rctl;
34968955SChenlu.Chen@Sun.COM 	uint32_t ctrl_ext;
34978955SChenlu.Chen@Sun.COM 	uint16_t phy_ctrl;
34988955SChenlu.Chen@Sun.COM 	uint16_t phy_status;
34995779Sxy150489 
35005779Sxy150489 	hw = &igb->hw;
35015779Sxy150489 
35028955SChenlu.Chen@Sun.COM 	(void) e1000_read_phy_reg(hw, PHY_CONTROL, &phy_ctrl);
35038955SChenlu.Chen@Sun.COM 	phy_ctrl &= ~MII_CR_AUTO_NEG_EN;
35048955SChenlu.Chen@Sun.COM 	(void) e1000_write_phy_reg(hw, PHY_CONTROL, phy_ctrl);
35058955SChenlu.Chen@Sun.COM 
35068955SChenlu.Chen@Sun.COM 	(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
35078955SChenlu.Chen@Sun.COM 
35088955SChenlu.Chen@Sun.COM 	/* Set link mode to PHY (00b) in the Extended Control register */
35098955SChenlu.Chen@Sun.COM 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
35108955SChenlu.Chen@Sun.COM 	ctrl_ext &= ~E1000_CTRL_EXT_LINK_MODE_MASK;
35118955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
35128955SChenlu.Chen@Sun.COM 
35138955SChenlu.Chen@Sun.COM 	/* Set the Device Control register */
35148955SChenlu.Chen@Sun.COM 	ctrl = E1000_READ_REG(hw, E1000_CTRL);
35158955SChenlu.Chen@Sun.COM 	if (!(phy_status & MII_SR_LINK_STATUS))
35168955SChenlu.Chen@Sun.COM 		ctrl |= E1000_CTRL_ILOS; /* Set ILOS when the link is down */
35178955SChenlu.Chen@Sun.COM 	ctrl &= ~E1000_CTRL_SPD_SEL;	/* Clear the speed sel bits */
35188955SChenlu.Chen@Sun.COM 	ctrl |= (E1000_CTRL_SLU |	/* Force link up */
35198955SChenlu.Chen@Sun.COM 	    E1000_CTRL_FRCSPD |		/* Force speed */
35208955SChenlu.Chen@Sun.COM 	    E1000_CTRL_FRCDPX |		/* Force duplex */
35218955SChenlu.Chen@Sun.COM 	    E1000_CTRL_SPD_1000 |	/* Force speed to 1000 */
35228955SChenlu.Chen@Sun.COM 	    E1000_CTRL_FD);		/* Force full duplex */
35238955SChenlu.Chen@Sun.COM 
35248955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_CTRL, ctrl);
35258955SChenlu.Chen@Sun.COM 
35265779Sxy150489 	/* Set the Receive Control register */
35275779Sxy150489 	rctl = E1000_READ_REG(hw, E1000_RCTL);
35285779Sxy150489 	rctl &= ~E1000_RCTL_LBM_TCVR;
35295779Sxy150489 	rctl |= E1000_RCTL_LBM_MAC;
35305779Sxy150489 	E1000_WRITE_REG(hw, E1000_RCTL, rctl);
35315779Sxy150489 }
35325779Sxy150489 
35335779Sxy150489 /*
35345779Sxy150489  * igb_set_internal_phy_loopback - Set the internal PHY loopback mode
35355779Sxy150489  */
35365779Sxy150489 static void
35375779Sxy150489 igb_set_internal_phy_loopback(igb_t *igb)
35385779Sxy150489 {
35395779Sxy150489 	struct e1000_hw *hw;
35405779Sxy150489 	uint32_t ctrl_ext;
35415779Sxy150489 	uint16_t phy_ctrl;
35425779Sxy150489 	uint16_t phy_pconf;
35435779Sxy150489 
35445779Sxy150489 	hw = &igb->hw;
35455779Sxy150489 
35465779Sxy150489 	/* Set link mode to PHY (00b) in the Extended Control register */
35475779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
35485779Sxy150489 	ctrl_ext &= ~E1000_CTRL_EXT_LINK_MODE_MASK;
35495779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
35505779Sxy150489 
35515779Sxy150489 	/*
35525779Sxy150489 	 * Set PHY control register (0x4140):
35535779Sxy150489 	 *    Set full duplex mode
35545779Sxy150489 	 *    Set loopback bit
35555779Sxy150489 	 *    Clear auto-neg enable bit
35565779Sxy150489 	 *    Set PHY speed
35575779Sxy150489 	 */
35585779Sxy150489 	phy_ctrl = MII_CR_FULL_DUPLEX | MII_CR_SPEED_1000 | MII_CR_LOOPBACK;
35595779Sxy150489 	(void) e1000_write_phy_reg(hw, PHY_CONTROL, phy_ctrl);
35605779Sxy150489 
35615779Sxy150489 	/* Set the link disable bit in the Port Configuration register */
35625779Sxy150489 	(void) e1000_read_phy_reg(hw, 0x10, &phy_pconf);
35635779Sxy150489 	phy_pconf |= (uint16_t)1 << 14;
35645779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x10, phy_pconf);
35655779Sxy150489 }
35665779Sxy150489 
35675779Sxy150489 /*
35685779Sxy150489  * igb_set_internal_serdes_loopback - Set the internal SerDes loopback mode
35695779Sxy150489  */
35705779Sxy150489 static void
35715779Sxy150489 igb_set_internal_serdes_loopback(igb_t *igb)
35725779Sxy150489 {
35735779Sxy150489 	struct e1000_hw *hw;
35745779Sxy150489 	uint32_t ctrl_ext;
35755779Sxy150489 	uint32_t ctrl;
35765779Sxy150489 	uint32_t pcs_lctl;
35775779Sxy150489 	uint32_t connsw;
35785779Sxy150489 
35795779Sxy150489 	hw = &igb->hw;
35805779Sxy150489 
35815779Sxy150489 	/* Set link mode to SerDes (11b) in the Extended Control register */
35825779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
35835779Sxy150489 	ctrl_ext |= E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
35845779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
35855779Sxy150489 
35865779Sxy150489 	/* Configure the SerDes to loopback */
35875779Sxy150489 	E1000_WRITE_REG(hw, E1000_SCTL, 0x410);
35885779Sxy150489 
35895779Sxy150489 	/* Set Device Control register */
35905779Sxy150489 	ctrl = E1000_READ_REG(hw, E1000_CTRL);
35915779Sxy150489 	ctrl |= (E1000_CTRL_FD |	/* Force full duplex */
35925779Sxy150489 	    E1000_CTRL_SLU);		/* Force link up */
35935779Sxy150489 	ctrl &= ~(E1000_CTRL_RFCE |	/* Disable receive flow control */
35945779Sxy150489 	    E1000_CTRL_TFCE |		/* Disable transmit flow control */
35955779Sxy150489 	    E1000_CTRL_LRST);		/* Clear link reset */
35965779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL, ctrl);
35975779Sxy150489 
35985779Sxy150489 	/* Set PCS Link Control register */
35995779Sxy150489 	pcs_lctl = E1000_READ_REG(hw, E1000_PCS_LCTL);
36005779Sxy150489 	pcs_lctl |= (E1000_PCS_LCTL_FORCE_LINK |
36015779Sxy150489 	    E1000_PCS_LCTL_FSD |
36025779Sxy150489 	    E1000_PCS_LCTL_FDV_FULL |
36035779Sxy150489 	    E1000_PCS_LCTL_FLV_LINK_UP);
36045779Sxy150489 	pcs_lctl &= ~E1000_PCS_LCTL_AN_ENABLE;
36055779Sxy150489 	E1000_WRITE_REG(hw, E1000_PCS_LCTL, pcs_lctl);
36065779Sxy150489 
36075779Sxy150489 	/* Set the Copper/Fiber Switch Control - CONNSW register */
36085779Sxy150489 	connsw = E1000_READ_REG(hw, E1000_CONNSW);
36095779Sxy150489 	connsw &= ~E1000_CONNSW_ENRGSRC;
36105779Sxy150489 	E1000_WRITE_REG(hw, E1000_CONNSW, connsw);
36115779Sxy150489 }
36125779Sxy150489 
36135779Sxy150489 #pragma inline(igb_intr_rx_work)
36145779Sxy150489 /*
36155779Sxy150489  * igb_intr_rx_work - rx processing of ISR
36165779Sxy150489  */
36175779Sxy150489 static void
36185779Sxy150489 igb_intr_rx_work(igb_rx_ring_t *rx_ring)
36195779Sxy150489 {
36205779Sxy150489 	mblk_t *mp;
36215779Sxy150489 
36225779Sxy150489 	mutex_enter(&rx_ring->rx_lock);
36238275SEric Cheng 	mp = igb_rx(rx_ring, IGB_NO_POLL);
36245779Sxy150489 	mutex_exit(&rx_ring->rx_lock);
36255779Sxy150489 
36265779Sxy150489 	if (mp != NULL)
36278275SEric Cheng 		mac_rx_ring(rx_ring->igb->mac_hdl, rx_ring->ring_handle, mp,
36288275SEric Cheng 		    rx_ring->ring_gen_num);
36295779Sxy150489 }
36305779Sxy150489 
36315779Sxy150489 #pragma inline(igb_intr_tx_work)
36325779Sxy150489 /*
36335779Sxy150489  * igb_intr_tx_work - tx processing of ISR
36345779Sxy150489  */
36355779Sxy150489 static void
36365779Sxy150489 igb_intr_tx_work(igb_tx_ring_t *tx_ring)
36375779Sxy150489 {
36385779Sxy150489 	/* Recycle the tx descriptors */
36395779Sxy150489 	tx_ring->tx_recycle(tx_ring);
36405779Sxy150489 
36415779Sxy150489 	/* Schedule the re-transmit */
36425779Sxy150489 	if (tx_ring->reschedule &&
36435779Sxy150489 	    (tx_ring->tbd_free >= tx_ring->resched_thresh)) {
36445779Sxy150489 		tx_ring->reschedule = B_FALSE;
36458275SEric Cheng 		mac_tx_ring_update(tx_ring->igb->mac_hdl, tx_ring->ring_handle);
36465779Sxy150489 		IGB_DEBUG_STAT(tx_ring->stat_reschedule);
36475779Sxy150489 	}
36485779Sxy150489 }
36495779Sxy150489 
36508275SEric Cheng #pragma inline(igb_intr_link_work)
36515779Sxy150489 /*
36528275SEric Cheng  * igb_intr_link_work - link-status-change processing of ISR
36535779Sxy150489  */
36545779Sxy150489 static void
36558275SEric Cheng igb_intr_link_work(igb_t *igb)
36565779Sxy150489 {
36575779Sxy150489 	boolean_t link_changed;
36585779Sxy150489 
36595779Sxy150489 	igb_stop_watchdog_timer(igb);
36605779Sxy150489 
36615779Sxy150489 	mutex_enter(&igb->gen_lock);
36625779Sxy150489 
36635779Sxy150489 	/*
36645779Sxy150489 	 * Because we got a link-status-change interrupt, force
36655779Sxy150489 	 * e1000_check_for_link() to look at phy
36665779Sxy150489 	 */
36675779Sxy150489 	igb->hw.mac.get_link_status = B_TRUE;
36685779Sxy150489 
36695779Sxy150489 	/* igb_link_check takes care of link status change */
36705779Sxy150489 	link_changed = igb_link_check(igb);
36715779Sxy150489 
36725779Sxy150489 	/* Get new phy state */
36735779Sxy150489 	igb_get_phy_state(igb);
36745779Sxy150489 
36755779Sxy150489 	mutex_exit(&igb->gen_lock);
36765779Sxy150489 
36775779Sxy150489 	if (link_changed)
36785779Sxy150489 		mac_link_update(igb->mac_hdl, igb->link_state);
36795779Sxy150489 
36805779Sxy150489 	igb_start_watchdog_timer(igb);
36815779Sxy150489 }
36825779Sxy150489 
36835779Sxy150489 /*
36845779Sxy150489  * igb_intr_legacy - Interrupt handler for legacy interrupts
36855779Sxy150489  */
36865779Sxy150489 static uint_t
36875779Sxy150489 igb_intr_legacy(void *arg1, void *arg2)
36885779Sxy150489 {
36895779Sxy150489 	igb_t *igb = (igb_t *)arg1;
36905779Sxy150489 	igb_tx_ring_t *tx_ring;
36915779Sxy150489 	uint32_t icr;
36925779Sxy150489 	mblk_t *mp;
36935779Sxy150489 	boolean_t tx_reschedule;
36945779Sxy150489 	boolean_t link_changed;
36955779Sxy150489 	uint_t result;
36965779Sxy150489 
36975779Sxy150489 	_NOTE(ARGUNUSED(arg2));
36985779Sxy150489 
36995779Sxy150489 	mutex_enter(&igb->gen_lock);
37005779Sxy150489 
37015779Sxy150489 	if (igb->igb_state & IGB_SUSPENDED) {
37025779Sxy150489 		mutex_exit(&igb->gen_lock);
37035779Sxy150489 		return (DDI_INTR_UNCLAIMED);
37045779Sxy150489 	}
37055779Sxy150489 
37065779Sxy150489 	mp = NULL;
37075779Sxy150489 	tx_reschedule = B_FALSE;
37085779Sxy150489 	link_changed = B_FALSE;
37095779Sxy150489 	icr = E1000_READ_REG(&igb->hw, E1000_ICR);
37105779Sxy150489 
37115779Sxy150489 	if (icr & E1000_ICR_INT_ASSERTED) {
37125779Sxy150489 		/*
37135779Sxy150489 		 * E1000_ICR_INT_ASSERTED bit was set:
37145779Sxy150489 		 * Read(Clear) the ICR, claim this interrupt,
37155779Sxy150489 		 * look for work to do.
37165779Sxy150489 		 */
37175779Sxy150489 		ASSERT(igb->num_rx_rings == 1);
37185779Sxy150489 		ASSERT(igb->num_tx_rings == 1);
37195779Sxy150489 
37208571SChenlu.Chen@Sun.COM 		/* Make sure all interrupt causes cleared */
37218571SChenlu.Chen@Sun.COM 		(void) E1000_READ_REG(&igb->hw, E1000_EICR);
37228571SChenlu.Chen@Sun.COM 
37235779Sxy150489 		if (icr & E1000_ICR_RXT0) {
37248275SEric Cheng 			mp = igb_rx(&igb->rx_rings[0], IGB_NO_POLL);
37255779Sxy150489 		}
37265779Sxy150489 
37275779Sxy150489 		if (icr & E1000_ICR_TXDW) {
37285779Sxy150489 			tx_ring = &igb->tx_rings[0];
37295779Sxy150489 
37305779Sxy150489 			/* Recycle the tx descriptors */
37315779Sxy150489 			tx_ring->tx_recycle(tx_ring);
37325779Sxy150489 
37335779Sxy150489 			/* Schedule the re-transmit */
37345779Sxy150489 			tx_reschedule = (tx_ring->reschedule &&
37355779Sxy150489 			    (tx_ring->tbd_free >= tx_ring->resched_thresh));
37365779Sxy150489 		}
37375779Sxy150489 
37385779Sxy150489 		if (icr & E1000_ICR_LSC) {
37395779Sxy150489 			/*
37405779Sxy150489 			 * Because we got a link-status-change interrupt, force
37415779Sxy150489 			 * e1000_check_for_link() to look at phy
37425779Sxy150489 			 */
37435779Sxy150489 			igb->hw.mac.get_link_status = B_TRUE;
37445779Sxy150489 
37455779Sxy150489 			/* igb_link_check takes care of link status change */
37465779Sxy150489 			link_changed = igb_link_check(igb);
37475779Sxy150489 
37485779Sxy150489 			/* Get new phy state */
37495779Sxy150489 			igb_get_phy_state(igb);
37505779Sxy150489 		}
37515779Sxy150489 
37525779Sxy150489 		result = DDI_INTR_CLAIMED;
37535779Sxy150489 	} else {
37545779Sxy150489 		/*
37555779Sxy150489 		 * E1000_ICR_INT_ASSERTED bit was not set:
37565779Sxy150489 		 * Don't claim this interrupt.
37575779Sxy150489 		 */
37585779Sxy150489 		result = DDI_INTR_UNCLAIMED;
37595779Sxy150489 	}
37605779Sxy150489 
37615779Sxy150489 	mutex_exit(&igb->gen_lock);
37625779Sxy150489 
37635779Sxy150489 	/*
37645779Sxy150489 	 * Do the following work outside of the gen_lock
37655779Sxy150489 	 */
37665779Sxy150489 	if (mp != NULL)
37675779Sxy150489 		mac_rx(igb->mac_hdl, NULL, mp);
37685779Sxy150489 
37695779Sxy150489 	if (tx_reschedule)  {
37705779Sxy150489 		tx_ring->reschedule = B_FALSE;
37718275SEric Cheng 		mac_tx_ring_update(igb->mac_hdl, tx_ring->ring_handle);
37725779Sxy150489 		IGB_DEBUG_STAT(tx_ring->stat_reschedule);
37735779Sxy150489 	}
37745779Sxy150489 
37755779Sxy150489 	if (link_changed)
37765779Sxy150489 		mac_link_update(igb->mac_hdl, igb->link_state);
37775779Sxy150489 
37785779Sxy150489 	return (result);
37795779Sxy150489 }
37805779Sxy150489 
37815779Sxy150489 /*
37825779Sxy150489  * igb_intr_msi - Interrupt handler for MSI
37835779Sxy150489  */
37845779Sxy150489 static uint_t
37855779Sxy150489 igb_intr_msi(void *arg1, void *arg2)
37865779Sxy150489 {
37875779Sxy150489 	igb_t *igb = (igb_t *)arg1;
37885779Sxy150489 	uint32_t icr;
37895779Sxy150489 
37905779Sxy150489 	_NOTE(ARGUNUSED(arg2));
37915779Sxy150489 
37925779Sxy150489 	icr = E1000_READ_REG(&igb->hw, E1000_ICR);
37935779Sxy150489 
37948571SChenlu.Chen@Sun.COM 	/* Make sure all interrupt causes cleared */
37958571SChenlu.Chen@Sun.COM 	(void) E1000_READ_REG(&igb->hw, E1000_EICR);
37968571SChenlu.Chen@Sun.COM 
37975779Sxy150489 	/*
37985779Sxy150489 	 * For MSI interrupt, we have only one vector,
37995779Sxy150489 	 * so we have only one rx ring and one tx ring enabled.
38005779Sxy150489 	 */
38015779Sxy150489 	ASSERT(igb->num_rx_rings == 1);
38025779Sxy150489 	ASSERT(igb->num_tx_rings == 1);
38035779Sxy150489 
38045779Sxy150489 	if (icr & E1000_ICR_RXT0) {
38055779Sxy150489 		igb_intr_rx_work(&igb->rx_rings[0]);
38065779Sxy150489 	}
38075779Sxy150489 
38085779Sxy150489 	if (icr & E1000_ICR_TXDW) {
38095779Sxy150489 		igb_intr_tx_work(&igb->tx_rings[0]);
38105779Sxy150489 	}
38115779Sxy150489 
38125779Sxy150489 	if (icr & E1000_ICR_LSC) {
38138275SEric Cheng 		igb_intr_link_work(igb);
38145779Sxy150489 	}
38155779Sxy150489 
38165779Sxy150489 	return (DDI_INTR_CLAIMED);
38175779Sxy150489 }
38185779Sxy150489 
38195779Sxy150489 /*
38205779Sxy150489  * igb_intr_rx - Interrupt handler for rx
38215779Sxy150489  */
38225779Sxy150489 static uint_t
38235779Sxy150489 igb_intr_rx(void *arg1, void *arg2)
38245779Sxy150489 {
38255779Sxy150489 	igb_rx_ring_t *rx_ring = (igb_rx_ring_t *)arg1;
38265779Sxy150489 
38275779Sxy150489 	_NOTE(ARGUNUSED(arg2));
38285779Sxy150489 
38295779Sxy150489 	/*
38305779Sxy150489 	 * Only used via MSI-X vector so don't check cause bits
38315779Sxy150489 	 * and only clean the given ring.
38325779Sxy150489 	 */
38335779Sxy150489 	igb_intr_rx_work(rx_ring);
38345779Sxy150489 
38355779Sxy150489 	return (DDI_INTR_CLAIMED);
38365779Sxy150489 }
38375779Sxy150489 
38385779Sxy150489 /*
38398275SEric Cheng  * igb_intr_tx - Interrupt handler for tx
38408275SEric Cheng  */
38418275SEric Cheng static uint_t
38428275SEric Cheng igb_intr_tx(void *arg1, void *arg2)
38438275SEric Cheng {
38448275SEric Cheng 	igb_tx_ring_t *tx_ring = (igb_tx_ring_t *)arg1;
38458275SEric Cheng 
38468275SEric Cheng 	_NOTE(ARGUNUSED(arg2));
38478275SEric Cheng 
38488275SEric Cheng 	/*
38498275SEric Cheng 	 * Only used via MSI-X vector so don't check cause bits
38508275SEric Cheng 	 * and only clean the given ring.
38518275SEric Cheng 	 */
38528275SEric Cheng 	igb_intr_tx_work(tx_ring);
38538275SEric Cheng 
38548275SEric Cheng 	return (DDI_INTR_CLAIMED);
38558275SEric Cheng }
38568275SEric Cheng 
38578275SEric Cheng /*
38585779Sxy150489  * igb_intr_tx_other - Interrupt handler for both tx and other
38595779Sxy150489  *
38605779Sxy150489  */
38615779Sxy150489 static uint_t
38625779Sxy150489 igb_intr_tx_other(void *arg1, void *arg2)
38635779Sxy150489 {
38645779Sxy150489 	igb_t *igb = (igb_t *)arg1;
38655779Sxy150489 	uint32_t icr;
38665779Sxy150489 
38675779Sxy150489 	_NOTE(ARGUNUSED(arg2));
38685779Sxy150489 
38695779Sxy150489 	icr = E1000_READ_REG(&igb->hw, E1000_ICR);
38705779Sxy150489 
38715779Sxy150489 	/*
38728275SEric Cheng 	 * Look for tx reclaiming work first. Remember, in the
38738275SEric Cheng 	 * case of only interrupt sharing, only one tx ring is
38748275SEric Cheng 	 * used
38755779Sxy150489 	 */
38765779Sxy150489 	igb_intr_tx_work(&igb->tx_rings[0]);
38775779Sxy150489 
38785779Sxy150489 	/*
38798955SChenlu.Chen@Sun.COM 	 * Check for "other" causes.
38805779Sxy150489 	 */
38815779Sxy150489 	if (icr & E1000_ICR_LSC) {
38828275SEric Cheng 		igb_intr_link_work(igb);
38835779Sxy150489 	}
38845779Sxy150489 
38858955SChenlu.Chen@Sun.COM 	/*
38868955SChenlu.Chen@Sun.COM 	 * The DOUTSYNC bit indicates a tx packet dropped because
38878955SChenlu.Chen@Sun.COM 	 * DMA engine gets "out of sync". There isn't a real fix
38888955SChenlu.Chen@Sun.COM 	 * for this. The Intel recommendation is to count the number
38898955SChenlu.Chen@Sun.COM 	 * of occurrences so user can detect when it is happening.
38908955SChenlu.Chen@Sun.COM 	 * The issue is non-fatal and there's no recovery action
38918955SChenlu.Chen@Sun.COM 	 * available.
38928955SChenlu.Chen@Sun.COM 	 */
38938955SChenlu.Chen@Sun.COM 	if (icr & E1000_ICR_DOUTSYNC) {
38948955SChenlu.Chen@Sun.COM 		IGB_STAT(igb->dout_sync);
38958955SChenlu.Chen@Sun.COM 	}
38968955SChenlu.Chen@Sun.COM 
38975779Sxy150489 	return (DDI_INTR_CLAIMED);
38985779Sxy150489 }
38995779Sxy150489 
39005779Sxy150489 /*
39015779Sxy150489  * igb_alloc_intrs - Allocate interrupts for the driver
39025779Sxy150489  *
39035779Sxy150489  * Normal sequence is to try MSI-X; if not sucessful, try MSI;
39045779Sxy150489  * if not successful, try Legacy.
39055779Sxy150489  * igb->intr_force can be used to force sequence to start with
39065779Sxy150489  * any of the 3 types.
39075779Sxy150489  * If MSI-X is not used, number of tx/rx rings is forced to 1.
39085779Sxy150489  */
39095779Sxy150489 static int
39105779Sxy150489 igb_alloc_intrs(igb_t *igb)
39115779Sxy150489 {
39125779Sxy150489 	dev_info_t *devinfo;
39135779Sxy150489 	int intr_types;
39145779Sxy150489 	int rc;
39155779Sxy150489 
39165779Sxy150489 	devinfo = igb->dip;
39175779Sxy150489 
39185779Sxy150489 	/* Get supported interrupt types */
39195779Sxy150489 	rc = ddi_intr_get_supported_types(devinfo, &intr_types);
39205779Sxy150489 
39215779Sxy150489 	if (rc != DDI_SUCCESS) {
39225779Sxy150489 		igb_log(igb,
39235779Sxy150489 		    "Get supported interrupt types failed: %d", rc);
39245779Sxy150489 		return (IGB_FAILURE);
39255779Sxy150489 	}
39265779Sxy150489 	IGB_DEBUGLOG_1(igb, "Supported interrupt types: %x", intr_types);
39275779Sxy150489 
39285779Sxy150489 	igb->intr_type = 0;
39295779Sxy150489 
39305779Sxy150489 	/* Install MSI-X interrupts */
39315779Sxy150489 	if ((intr_types & DDI_INTR_TYPE_MSIX) &&
39325779Sxy150489 	    (igb->intr_force <= IGB_INTR_MSIX)) {
39337072Sxy150489 		rc = igb_alloc_intr_handles(igb, DDI_INTR_TYPE_MSIX);
39345779Sxy150489 
39355779Sxy150489 		if (rc == IGB_SUCCESS)
39365779Sxy150489 			return (IGB_SUCCESS);
39375779Sxy150489 
39385779Sxy150489 		igb_log(igb,
39395779Sxy150489 		    "Allocate MSI-X failed, trying MSI interrupts...");
39405779Sxy150489 	}
39415779Sxy150489 
39425779Sxy150489 	/* MSI-X not used, force rings to 1 */
39435779Sxy150489 	igb->num_rx_rings = 1;
39445779Sxy150489 	igb->num_tx_rings = 1;
39455779Sxy150489 	igb_log(igb,
39465779Sxy150489 	    "MSI-X not used, force rx and tx queue number to 1");
39475779Sxy150489 
39485779Sxy150489 	/* Install MSI interrupts */
39495779Sxy150489 	if ((intr_types & DDI_INTR_TYPE_MSI) &&
39505779Sxy150489 	    (igb->intr_force <= IGB_INTR_MSI)) {
39517072Sxy150489 		rc = igb_alloc_intr_handles(igb, DDI_INTR_TYPE_MSI);
39525779Sxy150489 
39535779Sxy150489 		if (rc == IGB_SUCCESS)
39545779Sxy150489 			return (IGB_SUCCESS);
39555779Sxy150489 
39565779Sxy150489 		igb_log(igb,
39575779Sxy150489 		    "Allocate MSI failed, trying Legacy interrupts...");
39585779Sxy150489 	}
39595779Sxy150489 
39605779Sxy150489 	/* Install legacy interrupts */
39615779Sxy150489 	if (intr_types & DDI_INTR_TYPE_FIXED) {
39627072Sxy150489 		rc = igb_alloc_intr_handles(igb, DDI_INTR_TYPE_FIXED);
39635779Sxy150489 
39645779Sxy150489 		if (rc == IGB_SUCCESS)
39655779Sxy150489 			return (IGB_SUCCESS);
39665779Sxy150489 
39675779Sxy150489 		igb_log(igb,
39685779Sxy150489 		    "Allocate Legacy interrupts failed");
39695779Sxy150489 	}
39705779Sxy150489 
39715779Sxy150489 	/* If none of the 3 types succeeded, return failure */
39725779Sxy150489 	return (IGB_FAILURE);
39735779Sxy150489 }
39745779Sxy150489 
39755779Sxy150489 /*
39767072Sxy150489  * igb_alloc_intr_handles - Allocate interrupt handles.
39775779Sxy150489  *
39787072Sxy150489  * For legacy and MSI, only 1 handle is needed.  For MSI-X,
39797072Sxy150489  * if fewer than 2 handles are available, return failure.
39805779Sxy150489  * Upon success, this sets the number of Rx rings to a number that
39817072Sxy150489  * matches the handles available for Rx interrupts.
39825779Sxy150489  */
39835779Sxy150489 static int
39847072Sxy150489 igb_alloc_intr_handles(igb_t *igb, int intr_type)
39855779Sxy150489 {
39865779Sxy150489 	dev_info_t *devinfo;
39878275SEric Cheng 	int orig, request, count, avail, actual;
39888275SEric Cheng 	int diff, minimum;
39895779Sxy150489 	int rc;
39905779Sxy150489 
39915779Sxy150489 	devinfo = igb->dip;
39925779Sxy150489 
39937072Sxy150489 	switch (intr_type) {
39947072Sxy150489 	case DDI_INTR_TYPE_FIXED:
39957072Sxy150489 		request = 1;	/* Request 1 legacy interrupt handle */
39967072Sxy150489 		minimum = 1;
39977072Sxy150489 		IGB_DEBUGLOG_0(igb, "interrupt type: legacy");
39987072Sxy150489 		break;
39997072Sxy150489 
40007072Sxy150489 	case DDI_INTR_TYPE_MSI:
40017072Sxy150489 		request = 1;	/* Request 1 MSI interrupt handle */
40027072Sxy150489 		minimum = 1;
40037072Sxy150489 		IGB_DEBUGLOG_0(igb, "interrupt type: MSI");
40047072Sxy150489 		break;
40057072Sxy150489 
40067072Sxy150489 	case DDI_INTR_TYPE_MSIX:
40077072Sxy150489 		/*
40088275SEric Cheng 		 * Number of vectors for the adapter is
40098275SEric Cheng 		 * # rx rings + # tx rings
40108275SEric Cheng 		 * One of tx vectors is for tx & other
40117072Sxy150489 		 */
40128275SEric Cheng 		request = igb->num_rx_rings + igb->num_tx_rings;
40138275SEric Cheng 		orig = request;
40147072Sxy150489 		minimum = 2;
40157072Sxy150489 		IGB_DEBUGLOG_0(igb, "interrupt type: MSI-X");
40167072Sxy150489 		break;
40177072Sxy150489 
40187072Sxy150489 	default:
40195779Sxy150489 		igb_log(igb,
40207072Sxy150489 		    "invalid call to igb_alloc_intr_handles(): %d\n",
40217072Sxy150489 		    intr_type);
40225779Sxy150489 		return (IGB_FAILURE);
40235779Sxy150489 	}
40247072Sxy150489 	IGB_DEBUGLOG_2(igb, "interrupt handles requested: %d  minimum: %d",
40257072Sxy150489 	    request, minimum);
40267072Sxy150489 
40277072Sxy150489 	/*
40287072Sxy150489 	 * Get number of supported interrupts
40297072Sxy150489 	 */
40307072Sxy150489 	rc = ddi_intr_get_nintrs(devinfo, intr_type, &count);
40317072Sxy150489 	if ((rc != DDI_SUCCESS) || (count < minimum)) {
40325779Sxy150489 		igb_log(igb,
40337072Sxy150489 		    "Get supported interrupt number failed. "
40347072Sxy150489 		    "Return: %d, count: %d", rc, count);
40357072Sxy150489 		return (IGB_FAILURE);
40367072Sxy150489 	}
40377072Sxy150489 	IGB_DEBUGLOG_1(igb, "interrupts supported: %d", count);
40387072Sxy150489 
40397072Sxy150489 	/*
40407072Sxy150489 	 * Get number of available interrupts
40417072Sxy150489 	 */
40427072Sxy150489 	rc = ddi_intr_get_navail(devinfo, intr_type, &avail);
40437072Sxy150489 	if ((rc != DDI_SUCCESS) || (avail < minimum)) {
40447072Sxy150489 		igb_log(igb,
40457072Sxy150489 		    "Get available interrupt number failed. "
40465779Sxy150489 		    "Return: %d, available: %d", rc, avail);
40475779Sxy150489 		return (IGB_FAILURE);
40485779Sxy150489 	}
40497072Sxy150489 	IGB_DEBUGLOG_1(igb, "interrupts available: %d", avail);
40505779Sxy150489 
40515779Sxy150489 	if (avail < request) {
40527072Sxy150489 		igb_log(igb, "Request %d handles, %d available",
40535779Sxy150489 		    request, avail);
40545779Sxy150489 		request = avail;
40555779Sxy150489 	}
40565779Sxy150489 
40575779Sxy150489 	actual = 0;
40585779Sxy150489 	igb->intr_cnt = 0;
40595779Sxy150489 
40607072Sxy150489 	/*
40617072Sxy150489 	 * Allocate an array of interrupt handles
40627072Sxy150489 	 */
40635779Sxy150489 	igb->intr_size = request * sizeof (ddi_intr_handle_t);
40645779Sxy150489 	igb->htable = kmem_alloc(igb->intr_size, KM_SLEEP);
40655779Sxy150489 
40667072Sxy150489 	rc = ddi_intr_alloc(devinfo, igb->htable, intr_type, 0,
40675779Sxy150489 	    request, &actual, DDI_INTR_ALLOC_NORMAL);
40685779Sxy150489 	if (rc != DDI_SUCCESS) {
40697072Sxy150489 		igb_log(igb, "Allocate interrupts failed. "
40705779Sxy150489 		    "return: %d, request: %d, actual: %d",
40715779Sxy150489 		    rc, request, actual);
40727072Sxy150489 		goto alloc_handle_fail;
40735779Sxy150489 	}
40747072Sxy150489 	IGB_DEBUGLOG_1(igb, "interrupts actually allocated: %d", actual);
40755779Sxy150489 
40765779Sxy150489 	igb->intr_cnt = actual;
40775779Sxy150489 
40787072Sxy150489 	if (actual < minimum) {
40797072Sxy150489 		igb_log(igb, "Insufficient interrupt handles allocated: %d",
40807072Sxy150489 		    actual);
40817072Sxy150489 		goto alloc_handle_fail;
40827072Sxy150489 	}
40837072Sxy150489 
40845779Sxy150489 	/*
40858275SEric Cheng 	 * For MSI-X, actual might force us to reduce number of tx & rx rings
40865779Sxy150489 	 */
40878275SEric Cheng 	if ((intr_type == DDI_INTR_TYPE_MSIX) && (orig > actual)) {
40888275SEric Cheng 		diff = orig - actual;
40898275SEric Cheng 		if (diff < igb->num_tx_rings) {
40908275SEric Cheng 			igb_log(igb,
40918275SEric Cheng 			    "MSI-X vectors force Tx queue number to %d",
40928275SEric Cheng 			    igb->num_tx_rings - diff);
40938275SEric Cheng 			igb->num_tx_rings -= diff;
40948275SEric Cheng 		} else {
40958275SEric Cheng 			igb_log(igb,
40968275SEric Cheng 			    "MSI-X vectors force Tx queue number to 1");
40978275SEric Cheng 			igb->num_tx_rings = 1;
40988275SEric Cheng 
40997072Sxy150489 			igb_log(igb,
41007072Sxy150489 			    "MSI-X vectors force Rx queue number to %d",
41018275SEric Cheng 			    actual - 1);
41028275SEric Cheng 			igb->num_rx_rings = actual - 1;
41037072Sxy150489 		}
41045779Sxy150489 	}
41055779Sxy150489 
41067072Sxy150489 	/*
41077072Sxy150489 	 * Get priority for first vector, assume remaining are all the same
41087072Sxy150489 	 */
41095779Sxy150489 	rc = ddi_intr_get_pri(igb->htable[0], &igb->intr_pri);
41105779Sxy150489 	if (rc != DDI_SUCCESS) {
41115779Sxy150489 		igb_log(igb,
41125779Sxy150489 		    "Get interrupt priority failed: %d", rc);
41137072Sxy150489 		goto alloc_handle_fail;
41145779Sxy150489 	}
41155779Sxy150489 
41165779Sxy150489 	rc = ddi_intr_get_cap(igb->htable[0], &igb->intr_cap);
41175779Sxy150489 	if (rc != DDI_SUCCESS) {
41185779Sxy150489 		igb_log(igb,
41195779Sxy150489 		    "Get interrupt cap failed: %d", rc);
41207072Sxy150489 		goto alloc_handle_fail;
41215779Sxy150489 	}
41225779Sxy150489 
41237072Sxy150489 	igb->intr_type = intr_type;
41245779Sxy150489 
41255779Sxy150489 	return (IGB_SUCCESS);
41265779Sxy150489 
41277072Sxy150489 alloc_handle_fail:
41285779Sxy150489 	igb_rem_intrs(igb);
41295779Sxy150489 
41305779Sxy150489 	return (IGB_FAILURE);
41315779Sxy150489 }
41325779Sxy150489 
41335779Sxy150489 /*
41345779Sxy150489  * igb_add_intr_handlers - Add interrupt handlers based on the interrupt type
41355779Sxy150489  *
41365779Sxy150489  * Before adding the interrupt handlers, the interrupt vectors have
41375779Sxy150489  * been allocated, and the rx/tx rings have also been allocated.
41385779Sxy150489  */
41395779Sxy150489 static int
41405779Sxy150489 igb_add_intr_handlers(igb_t *igb)
41415779Sxy150489 {
41425779Sxy150489 	igb_rx_ring_t *rx_ring;
41438275SEric Cheng 	igb_tx_ring_t *tx_ring;
41445779Sxy150489 	int vector;
41455779Sxy150489 	int rc;
41465779Sxy150489 	int i;
41475779Sxy150489 
41485779Sxy150489 	vector = 0;
41495779Sxy150489 
41505779Sxy150489 	switch (igb->intr_type) {
41515779Sxy150489 	case DDI_INTR_TYPE_MSIX:
41525779Sxy150489 		/* Add interrupt handler for tx + other */
41538275SEric Cheng 		tx_ring = &igb->tx_rings[0];
41545779Sxy150489 		rc = ddi_intr_add_handler(igb->htable[vector],
41555779Sxy150489 		    (ddi_intr_handler_t *)igb_intr_tx_other,
41565779Sxy150489 		    (void *)igb, NULL);
41578275SEric Cheng 
41585779Sxy150489 		if (rc != DDI_SUCCESS) {
41595779Sxy150489 			igb_log(igb,
41605779Sxy150489 			    "Add tx/other interrupt handler failed: %d", rc);
41615779Sxy150489 			return (IGB_FAILURE);
41625779Sxy150489 		}
41638275SEric Cheng 		tx_ring->intr_vector = vector;
41645779Sxy150489 		vector++;
41655779Sxy150489 
41665779Sxy150489 		/* Add interrupt handler for each rx ring */
41675779Sxy150489 		for (i = 0; i < igb->num_rx_rings; i++) {
41685779Sxy150489 			rx_ring = &igb->rx_rings[i];
41695779Sxy150489 
41705779Sxy150489 			rc = ddi_intr_add_handler(igb->htable[vector],
41715779Sxy150489 			    (ddi_intr_handler_t *)igb_intr_rx,
41725779Sxy150489 			    (void *)rx_ring, NULL);
41735779Sxy150489 
41745779Sxy150489 			if (rc != DDI_SUCCESS) {
41755779Sxy150489 				igb_log(igb,
41765779Sxy150489 				    "Add rx interrupt handler failed. "
41775779Sxy150489 				    "return: %d, rx ring: %d", rc, i);
41785779Sxy150489 				for (vector--; vector >= 0; vector--) {
41795779Sxy150489 					(void) ddi_intr_remove_handler(
41805779Sxy150489 					    igb->htable[vector]);
41815779Sxy150489 				}
41825779Sxy150489 				return (IGB_FAILURE);
41835779Sxy150489 			}
41845779Sxy150489 
41855779Sxy150489 			rx_ring->intr_vector = vector;
41865779Sxy150489 
41875779Sxy150489 			vector++;
41885779Sxy150489 		}
41898275SEric Cheng 
41908275SEric Cheng 		/* Add interrupt handler for each tx ring from 2nd ring */
41918275SEric Cheng 		for (i = 1; i < igb->num_tx_rings; i++) {
41928275SEric Cheng 			tx_ring = &igb->tx_rings[i];
41938275SEric Cheng 
41948275SEric Cheng 			rc = ddi_intr_add_handler(igb->htable[vector],
41958275SEric Cheng 			    (ddi_intr_handler_t *)igb_intr_tx,
41968275SEric Cheng 			    (void *)tx_ring, NULL);
41978275SEric Cheng 
41988275SEric Cheng 			if (rc != DDI_SUCCESS) {
41998275SEric Cheng 				igb_log(igb,
42008275SEric Cheng 				    "Add tx interrupt handler failed. "
42018275SEric Cheng 				    "return: %d, tx ring: %d", rc, i);
42028275SEric Cheng 				for (vector--; vector >= 0; vector--) {
42038275SEric Cheng 					(void) ddi_intr_remove_handler(
42048275SEric Cheng 					    igb->htable[vector]);
42058275SEric Cheng 				}
42068275SEric Cheng 				return (IGB_FAILURE);
42078275SEric Cheng 			}
42088275SEric Cheng 
42098275SEric Cheng 			tx_ring->intr_vector = vector;
42108275SEric Cheng 
42118275SEric Cheng 			vector++;
42128275SEric Cheng 		}
42138275SEric Cheng 
42145779Sxy150489 		break;
42155779Sxy150489 
42165779Sxy150489 	case DDI_INTR_TYPE_MSI:
42175779Sxy150489 		/* Add interrupt handlers for the only vector */
42185779Sxy150489 		rc = ddi_intr_add_handler(igb->htable[vector],
42195779Sxy150489 		    (ddi_intr_handler_t *)igb_intr_msi,
42205779Sxy150489 		    (void *)igb, NULL);
42215779Sxy150489 
42225779Sxy150489 		if (rc != DDI_SUCCESS) {
42235779Sxy150489 			igb_log(igb,
42245779Sxy150489 			    "Add MSI interrupt handler failed: %d", rc);
42255779Sxy150489 			return (IGB_FAILURE);
42265779Sxy150489 		}
42275779Sxy150489 
42285779Sxy150489 		rx_ring = &igb->rx_rings[0];
42295779Sxy150489 		rx_ring->intr_vector = vector;
42305779Sxy150489 
42315779Sxy150489 		vector++;
42325779Sxy150489 		break;
42335779Sxy150489 
42345779Sxy150489 	case DDI_INTR_TYPE_FIXED:
42355779Sxy150489 		/* Add interrupt handlers for the only vector */
42365779Sxy150489 		rc = ddi_intr_add_handler(igb->htable[vector],
42375779Sxy150489 		    (ddi_intr_handler_t *)igb_intr_legacy,
42385779Sxy150489 		    (void *)igb, NULL);
42395779Sxy150489 
42405779Sxy150489 		if (rc != DDI_SUCCESS) {
42415779Sxy150489 			igb_log(igb,
42425779Sxy150489 			    "Add legacy interrupt handler failed: %d", rc);
42435779Sxy150489 			return (IGB_FAILURE);
42445779Sxy150489 		}
42455779Sxy150489 
42465779Sxy150489 		rx_ring = &igb->rx_rings[0];
42475779Sxy150489 		rx_ring->intr_vector = vector;
42485779Sxy150489 
42495779Sxy150489 		vector++;
42505779Sxy150489 		break;
42515779Sxy150489 
42525779Sxy150489 	default:
42535779Sxy150489 		return (IGB_FAILURE);
42545779Sxy150489 	}
42555779Sxy150489 
42565779Sxy150489 	ASSERT(vector == igb->intr_cnt);
42575779Sxy150489 
42585779Sxy150489 	return (IGB_SUCCESS);
42595779Sxy150489 }
42605779Sxy150489 
42615779Sxy150489 /*
42628571SChenlu.Chen@Sun.COM  * igb_setup_msix_82575 - setup 82575 adapter to use MSI-X interrupts
42635779Sxy150489  *
42645779Sxy150489  * For each vector enabled on the adapter, Set the MSIXBM register accordingly
42655779Sxy150489  */
42665779Sxy150489 static void
42678571SChenlu.Chen@Sun.COM igb_setup_msix_82575(igb_t *igb)
42685779Sxy150489 {
42695779Sxy150489 	uint32_t eims = 0;
42705779Sxy150489 	int i, vector;
42715779Sxy150489 	struct e1000_hw *hw = &igb->hw;
42725779Sxy150489 
42735779Sxy150489 	/*
42748571SChenlu.Chen@Sun.COM 	 * Set vector for tx ring 0 and other causes.
42758571SChenlu.Chen@Sun.COM 	 * NOTE assumption that it is vector 0.
42765779Sxy150489 	 */
42775779Sxy150489 	vector = 0;
42788275SEric Cheng 
42795779Sxy150489 	igb->eims_mask = E1000_EICR_TX_QUEUE0 | E1000_EICR_OTHER;
42805779Sxy150489 	E1000_WRITE_REG(hw, E1000_MSIXBM(vector), igb->eims_mask);
42815779Sxy150489 	vector++;
42828275SEric Cheng 
42835779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
42845779Sxy150489 		/*
42855779Sxy150489 		 * Set vector for each rx ring
42865779Sxy150489 		 */
42875779Sxy150489 		eims = (E1000_EICR_RX_QUEUE0 << i);
42885779Sxy150489 		E1000_WRITE_REG(hw, E1000_MSIXBM(vector), eims);
42895779Sxy150489 
42905779Sxy150489 		/*
42918571SChenlu.Chen@Sun.COM 		 * Accumulate bits to enable in
42928571SChenlu.Chen@Sun.COM 		 * igb_enable_adapter_interrupts_82575()
42935779Sxy150489 		 */
42945779Sxy150489 		igb->eims_mask |= eims;
42955779Sxy150489 
42965779Sxy150489 		vector++;
42975779Sxy150489 	}
42985779Sxy150489 
42998275SEric Cheng 	for (i = 1; i < igb->num_tx_rings; i++) {
43008275SEric Cheng 		/*
43018275SEric Cheng 		 * Set vector for each tx ring from 2nd tx ring
43028275SEric Cheng 		 */
43038275SEric Cheng 		eims = (E1000_EICR_TX_QUEUE0 << i);
43048275SEric Cheng 		E1000_WRITE_REG(hw, E1000_MSIXBM(vector), eims);
43058275SEric Cheng 
43068275SEric Cheng 		/*
43078571SChenlu.Chen@Sun.COM 		 * Accumulate bits to enable in
43088571SChenlu.Chen@Sun.COM 		 * igb_enable_adapter_interrupts_82575()
43098275SEric Cheng 		 */
43108275SEric Cheng 		igb->eims_mask |= eims;
43118275SEric Cheng 
43128275SEric Cheng 		vector++;
43138275SEric Cheng 	}
43148275SEric Cheng 
43155779Sxy150489 	ASSERT(vector == igb->intr_cnt);
43165779Sxy150489 
43175779Sxy150489 	/*
43185779Sxy150489 	 * Disable IAM for ICR interrupt bits
43195779Sxy150489 	 */
43205779Sxy150489 	E1000_WRITE_REG(hw, E1000_IAM, 0);
43215779Sxy150489 	E1000_WRITE_FLUSH(hw);
43225779Sxy150489 }
43235779Sxy150489 
43245779Sxy150489 /*
43258571SChenlu.Chen@Sun.COM  * igb_setup_msix_82576 - setup 82576 adapter to use MSI-X interrupts
43268571SChenlu.Chen@Sun.COM  *
43278571SChenlu.Chen@Sun.COM  * 82576 uses a table based method for assigning vectors.  Each queue has a
43288571SChenlu.Chen@Sun.COM  * single entry in the table to which we write a vector number along with a
43298571SChenlu.Chen@Sun.COM  * "valid" bit.  The entry is a single byte in a 4-byte register.  Vectors
43308571SChenlu.Chen@Sun.COM  * take a different position in the 4-byte register depending on whether
43318571SChenlu.Chen@Sun.COM  * they are numbered above or below 8.
43328571SChenlu.Chen@Sun.COM  */
43338571SChenlu.Chen@Sun.COM static void
43348571SChenlu.Chen@Sun.COM igb_setup_msix_82576(igb_t *igb)
43358571SChenlu.Chen@Sun.COM {
43368571SChenlu.Chen@Sun.COM 	struct e1000_hw *hw = &igb->hw;
43378571SChenlu.Chen@Sun.COM 	uint32_t ivar, index, vector;
43388571SChenlu.Chen@Sun.COM 	int i;
43398571SChenlu.Chen@Sun.COM 
43408571SChenlu.Chen@Sun.COM 	/* must enable msi-x capability before IVAR settings */
43418571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_GPIE,
43428571SChenlu.Chen@Sun.COM 	    (E1000_GPIE_MSIX_MODE | E1000_GPIE_PBA | E1000_GPIE_NSICR));
43438571SChenlu.Chen@Sun.COM 
43448571SChenlu.Chen@Sun.COM 	/*
43458571SChenlu.Chen@Sun.COM 	 * Set vector for tx ring 0 and other causes.
43468571SChenlu.Chen@Sun.COM 	 * NOTE assumption that it is vector 0.
43478571SChenlu.Chen@Sun.COM 	 * This is also interdependent with installation of interrupt service
43488571SChenlu.Chen@Sun.COM 	 * routines in igb_add_intr_handlers().
43498571SChenlu.Chen@Sun.COM 	 */
43508571SChenlu.Chen@Sun.COM 
43518571SChenlu.Chen@Sun.COM 	/* assign "other" causes to vector 0 */
43528571SChenlu.Chen@Sun.COM 	vector = 0;
43538571SChenlu.Chen@Sun.COM 	ivar = ((vector | E1000_IVAR_VALID) << 8);
43548571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IVAR_MISC, ivar);
43558571SChenlu.Chen@Sun.COM 
43568571SChenlu.Chen@Sun.COM 	/* assign tx ring 0 to vector 0 */
43578571SChenlu.Chen@Sun.COM 	ivar = ((vector | E1000_IVAR_VALID) << 8);
43588571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IVAR0, ivar);
43598571SChenlu.Chen@Sun.COM 
43608571SChenlu.Chen@Sun.COM 	/* prepare to enable tx & other interrupt causes */
43618571SChenlu.Chen@Sun.COM 	igb->eims_mask = (1 << vector);
43628571SChenlu.Chen@Sun.COM 
43638571SChenlu.Chen@Sun.COM 	vector ++;
43648571SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_rx_rings; i++) {
43658571SChenlu.Chen@Sun.COM 		/*
43668571SChenlu.Chen@Sun.COM 		 * Set vector for each rx ring
43678571SChenlu.Chen@Sun.COM 		 */
43688571SChenlu.Chen@Sun.COM 		index = (i & 0x7);
43698571SChenlu.Chen@Sun.COM 		ivar = E1000_READ_REG_ARRAY(hw, E1000_IVAR0, index);
43708571SChenlu.Chen@Sun.COM 
43718571SChenlu.Chen@Sun.COM 		if (i < 8) {
43728571SChenlu.Chen@Sun.COM 			/* vector goes into low byte of register */
43738571SChenlu.Chen@Sun.COM 			ivar = ivar & 0xFFFFFF00;
43748571SChenlu.Chen@Sun.COM 			ivar |= (vector | E1000_IVAR_VALID);
43758571SChenlu.Chen@Sun.COM 		} else {
43768571SChenlu.Chen@Sun.COM 			/* vector goes into third byte of register */
43778571SChenlu.Chen@Sun.COM 			ivar = ivar & 0xFF00FFFF;
43788571SChenlu.Chen@Sun.COM 			ivar |= ((vector | E1000_IVAR_VALID) << 16);
43798571SChenlu.Chen@Sun.COM 		}
43808571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG_ARRAY(hw, E1000_IVAR0, index, ivar);
43818571SChenlu.Chen@Sun.COM 
43828571SChenlu.Chen@Sun.COM 		/* Accumulate interrupt-cause bits to enable */
43838571SChenlu.Chen@Sun.COM 		igb->eims_mask |= (1 << vector);
43848571SChenlu.Chen@Sun.COM 
43858571SChenlu.Chen@Sun.COM 		vector ++;
43868571SChenlu.Chen@Sun.COM 	}
43878571SChenlu.Chen@Sun.COM 
43888571SChenlu.Chen@Sun.COM 	for (i = 1; i < igb->num_tx_rings; i++) {
43898571SChenlu.Chen@Sun.COM 		/*
43908571SChenlu.Chen@Sun.COM 		 * Set vector for each tx ring from 2nd tx ring.
43918571SChenlu.Chen@Sun.COM 		 * Note assumption that tx vectors numericall follow rx vectors.
43928571SChenlu.Chen@Sun.COM 		 */
43938571SChenlu.Chen@Sun.COM 		index = (i & 0x7);
43948571SChenlu.Chen@Sun.COM 		ivar = E1000_READ_REG_ARRAY(hw, E1000_IVAR0, index);
43958571SChenlu.Chen@Sun.COM 
43968571SChenlu.Chen@Sun.COM 		if (i < 8) {
43978571SChenlu.Chen@Sun.COM 			/* vector goes into second byte of register */
43988571SChenlu.Chen@Sun.COM 			ivar = ivar & 0xFFFF00FF;
43998571SChenlu.Chen@Sun.COM 			ivar |= ((vector | E1000_IVAR_VALID) << 8);
44008571SChenlu.Chen@Sun.COM 		} else {
44018571SChenlu.Chen@Sun.COM 			/* vector goes into fourth byte of register */
44028571SChenlu.Chen@Sun.COM 			ivar = ivar & 0x00FFFFFF;
44038571SChenlu.Chen@Sun.COM 			ivar |= (vector | E1000_IVAR_VALID) << 24;
44048571SChenlu.Chen@Sun.COM 		}
44058571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG_ARRAY(hw, E1000_IVAR0, index, ivar);
44068571SChenlu.Chen@Sun.COM 
44078571SChenlu.Chen@Sun.COM 		/* Accumulate interrupt-cause bits to enable */
44088571SChenlu.Chen@Sun.COM 		igb->eims_mask |= (1 << vector);
44098571SChenlu.Chen@Sun.COM 
44108571SChenlu.Chen@Sun.COM 		vector ++;
44118571SChenlu.Chen@Sun.COM 	}
44128571SChenlu.Chen@Sun.COM 
44138571SChenlu.Chen@Sun.COM 	ASSERT(vector == igb->intr_cnt);
44148571SChenlu.Chen@Sun.COM }
44158571SChenlu.Chen@Sun.COM 
44168571SChenlu.Chen@Sun.COM /*
44175779Sxy150489  * igb_rem_intr_handlers - remove the interrupt handlers
44185779Sxy150489  */
44195779Sxy150489 static void
44205779Sxy150489 igb_rem_intr_handlers(igb_t *igb)
44215779Sxy150489 {
44225779Sxy150489 	int i;
44235779Sxy150489 	int rc;
44245779Sxy150489 
44255779Sxy150489 	for (i = 0; i < igb->intr_cnt; i++) {
44265779Sxy150489 		rc = ddi_intr_remove_handler(igb->htable[i]);
44275779Sxy150489 		if (rc != DDI_SUCCESS) {
44285779Sxy150489 			IGB_DEBUGLOG_1(igb,
44295779Sxy150489 			    "Remove intr handler failed: %d", rc);
44305779Sxy150489 		}
44315779Sxy150489 	}
44325779Sxy150489 }
44335779Sxy150489 
44345779Sxy150489 /*
44355779Sxy150489  * igb_rem_intrs - remove the allocated interrupts
44365779Sxy150489  */
44375779Sxy150489 static void
44385779Sxy150489 igb_rem_intrs(igb_t *igb)
44395779Sxy150489 {
44405779Sxy150489 	int i;
44415779Sxy150489 	int rc;
44425779Sxy150489 
44435779Sxy150489 	for (i = 0; i < igb->intr_cnt; i++) {
44445779Sxy150489 		rc = ddi_intr_free(igb->htable[i]);
44455779Sxy150489 		if (rc != DDI_SUCCESS) {
44465779Sxy150489 			IGB_DEBUGLOG_1(igb,
44475779Sxy150489 			    "Free intr failed: %d", rc);
44485779Sxy150489 		}
44495779Sxy150489 	}
44505779Sxy150489 
44515779Sxy150489 	kmem_free(igb->htable, igb->intr_size);
44525779Sxy150489 	igb->htable = NULL;
44535779Sxy150489 }
44545779Sxy150489 
44555779Sxy150489 /*
44565779Sxy150489  * igb_enable_intrs - enable all the ddi interrupts
44575779Sxy150489  */
44585779Sxy150489 static int
44595779Sxy150489 igb_enable_intrs(igb_t *igb)
44605779Sxy150489 {
44615779Sxy150489 	int i;
44625779Sxy150489 	int rc;
44635779Sxy150489 
44645779Sxy150489 	/* Enable interrupts */
44655779Sxy150489 	if (igb->intr_cap & DDI_INTR_FLAG_BLOCK) {
44665779Sxy150489 		/* Call ddi_intr_block_enable() for MSI */
44675779Sxy150489 		rc = ddi_intr_block_enable(igb->htable, igb->intr_cnt);
44685779Sxy150489 		if (rc != DDI_SUCCESS) {
44695779Sxy150489 			igb_log(igb,
44705779Sxy150489 			    "Enable block intr failed: %d", rc);
44715779Sxy150489 			return (IGB_FAILURE);
44725779Sxy150489 		}
44735779Sxy150489 	} else {
44745779Sxy150489 		/* Call ddi_intr_enable() for Legacy/MSI non block enable */
44755779Sxy150489 		for (i = 0; i < igb->intr_cnt; i++) {
44765779Sxy150489 			rc = ddi_intr_enable(igb->htable[i]);
44775779Sxy150489 			if (rc != DDI_SUCCESS) {
44785779Sxy150489 				igb_log(igb,
44795779Sxy150489 				    "Enable intr failed: %d", rc);
44805779Sxy150489 				return (IGB_FAILURE);
44815779Sxy150489 			}
44825779Sxy150489 		}
44835779Sxy150489 	}
44845779Sxy150489 
44855779Sxy150489 	return (IGB_SUCCESS);
44865779Sxy150489 }
44875779Sxy150489 
44885779Sxy150489 /*
44895779Sxy150489  * igb_disable_intrs - disable all the ddi interrupts
44905779Sxy150489  */
44915779Sxy150489 static int
44925779Sxy150489 igb_disable_intrs(igb_t *igb)
44935779Sxy150489 {
44945779Sxy150489 	int i;
44955779Sxy150489 	int rc;
44965779Sxy150489 
44975779Sxy150489 	/* Disable all interrupts */
44985779Sxy150489 	if (igb->intr_cap & DDI_INTR_FLAG_BLOCK) {
44995779Sxy150489 		rc = ddi_intr_block_disable(igb->htable, igb->intr_cnt);
45005779Sxy150489 		if (rc != DDI_SUCCESS) {
45015779Sxy150489 			igb_log(igb,
45025779Sxy150489 			    "Disable block intr failed: %d", rc);
45035779Sxy150489 			return (IGB_FAILURE);
45045779Sxy150489 		}
45055779Sxy150489 	} else {
45065779Sxy150489 		for (i = 0; i < igb->intr_cnt; i++) {
45075779Sxy150489 			rc = ddi_intr_disable(igb->htable[i]);
45085779Sxy150489 			if (rc != DDI_SUCCESS) {
45095779Sxy150489 				igb_log(igb,
45105779Sxy150489 				    "Disable intr failed: %d", rc);
45115779Sxy150489 				return (IGB_FAILURE);
45125779Sxy150489 			}
45135779Sxy150489 		}
45145779Sxy150489 	}
45155779Sxy150489 
45165779Sxy150489 	return (IGB_SUCCESS);
45175779Sxy150489 }
45185779Sxy150489 
45195779Sxy150489 /*
45205779Sxy150489  * igb_get_phy_state - Get and save the parameters read from PHY registers
45215779Sxy150489  */
45225779Sxy150489 static void
45235779Sxy150489 igb_get_phy_state(igb_t *igb)
45245779Sxy150489 {
45255779Sxy150489 	struct e1000_hw *hw = &igb->hw;
45265779Sxy150489 	uint16_t phy_ctrl;
45275779Sxy150489 	uint16_t phy_status;
45285779Sxy150489 	uint16_t phy_an_adv;
45295779Sxy150489 	uint16_t phy_an_exp;
45305779Sxy150489 	uint16_t phy_ext_status;
45315779Sxy150489 	uint16_t phy_1000t_ctrl;
45325779Sxy150489 	uint16_t phy_1000t_status;
45335779Sxy150489 	uint16_t phy_lp_able;
45345779Sxy150489 
45355779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
45365779Sxy150489 
45375779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_CONTROL, &phy_ctrl);
45385779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
45395779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_AUTONEG_ADV, &phy_an_adv);
45405779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_AUTONEG_EXP, &phy_an_exp);
45415779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_EXT_STATUS, &phy_ext_status);
45425779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_1000T_CTRL, &phy_1000t_ctrl);
45435779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_1000T_STATUS, &phy_1000t_status);
45445779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_LP_ABILITY, &phy_lp_able);
45455779Sxy150489 
45465779Sxy150489 	igb->param_autoneg_cap =
45475779Sxy150489 	    (phy_status & MII_SR_AUTONEG_CAPS) ? 1 : 0;
45485779Sxy150489 	igb->param_pause_cap =
45495779Sxy150489 	    (phy_an_adv & NWAY_AR_PAUSE) ? 1 : 0;
45505779Sxy150489 	igb->param_asym_pause_cap =
45515779Sxy150489 	    (phy_an_adv & NWAY_AR_ASM_DIR) ? 1 : 0;
45525779Sxy150489 	igb->param_1000fdx_cap = ((phy_ext_status & IEEE_ESR_1000T_FD_CAPS) ||
45535779Sxy150489 	    (phy_ext_status & IEEE_ESR_1000X_FD_CAPS)) ? 1 : 0;
45545779Sxy150489 	igb->param_1000hdx_cap = ((phy_ext_status & IEEE_ESR_1000T_HD_CAPS) ||
45555779Sxy150489 	    (phy_ext_status & IEEE_ESR_1000X_HD_CAPS)) ? 1 : 0;
45565779Sxy150489 	igb->param_100t4_cap =
45575779Sxy150489 	    (phy_status & MII_SR_100T4_CAPS) ? 1 : 0;
45585779Sxy150489 	igb->param_100fdx_cap = ((phy_status & MII_SR_100X_FD_CAPS) ||
45595779Sxy150489 	    (phy_status & MII_SR_100T2_FD_CAPS)) ? 1 : 0;
45605779Sxy150489 	igb->param_100hdx_cap = ((phy_status & MII_SR_100X_HD_CAPS) ||
45615779Sxy150489 	    (phy_status & MII_SR_100T2_HD_CAPS)) ? 1 : 0;
45625779Sxy150489 	igb->param_10fdx_cap =
45635779Sxy150489 	    (phy_status & MII_SR_10T_FD_CAPS) ? 1 : 0;
45645779Sxy150489 	igb->param_10hdx_cap =
45655779Sxy150489 	    (phy_status & MII_SR_10T_HD_CAPS) ? 1 : 0;
45665779Sxy150489 	igb->param_rem_fault =
45675779Sxy150489 	    (phy_status & MII_SR_REMOTE_FAULT) ? 1 : 0;
45685779Sxy150489 
45695779Sxy150489 	igb->param_adv_autoneg_cap = hw->mac.autoneg;
45705779Sxy150489 	igb->param_adv_pause_cap =
45715779Sxy150489 	    (phy_an_adv & NWAY_AR_PAUSE) ? 1 : 0;
45725779Sxy150489 	igb->param_adv_asym_pause_cap =
45735779Sxy150489 	    (phy_an_adv & NWAY_AR_ASM_DIR) ? 1 : 0;
45745779Sxy150489 	igb->param_adv_1000hdx_cap =
45755779Sxy150489 	    (phy_1000t_ctrl & CR_1000T_HD_CAPS) ? 1 : 0;
45765779Sxy150489 	igb->param_adv_100t4_cap =
45775779Sxy150489 	    (phy_an_adv & NWAY_AR_100T4_CAPS) ? 1 : 0;
45785779Sxy150489 	igb->param_adv_rem_fault =
45795779Sxy150489 	    (phy_an_adv & NWAY_AR_REMOTE_FAULT) ? 1 : 0;
45805779Sxy150489 	if (igb->param_adv_autoneg_cap == 1) {
45815779Sxy150489 		igb->param_adv_1000fdx_cap =
45825779Sxy150489 		    (phy_1000t_ctrl & CR_1000T_FD_CAPS) ? 1 : 0;
45835779Sxy150489 		igb->param_adv_100fdx_cap =
45845779Sxy150489 		    (phy_an_adv & NWAY_AR_100TX_FD_CAPS) ? 1 : 0;
45855779Sxy150489 		igb->param_adv_100hdx_cap =
45865779Sxy150489 		    (phy_an_adv & NWAY_AR_100TX_HD_CAPS) ? 1 : 0;
45875779Sxy150489 		igb->param_adv_10fdx_cap =
45885779Sxy150489 		    (phy_an_adv & NWAY_AR_10T_FD_CAPS) ? 1 : 0;
45895779Sxy150489 		igb->param_adv_10hdx_cap =
45905779Sxy150489 		    (phy_an_adv & NWAY_AR_10T_HD_CAPS) ? 1 : 0;
45915779Sxy150489 	}
45925779Sxy150489 
45935779Sxy150489 	igb->param_lp_autoneg_cap =
45945779Sxy150489 	    (phy_an_exp & NWAY_ER_LP_NWAY_CAPS) ? 1 : 0;
45955779Sxy150489 	igb->param_lp_pause_cap =
45965779Sxy150489 	    (phy_lp_able & NWAY_LPAR_PAUSE) ? 1 : 0;
45975779Sxy150489 	igb->param_lp_asym_pause_cap =
45985779Sxy150489 	    (phy_lp_able & NWAY_LPAR_ASM_DIR) ? 1 : 0;
45995779Sxy150489 	igb->param_lp_1000fdx_cap =
46005779Sxy150489 	    (phy_1000t_status & SR_1000T_LP_FD_CAPS) ? 1 : 0;
46015779Sxy150489 	igb->param_lp_1000hdx_cap =
46025779Sxy150489 	    (phy_1000t_status & SR_1000T_LP_HD_CAPS) ? 1 : 0;
46035779Sxy150489 	igb->param_lp_100t4_cap =
46045779Sxy150489 	    (phy_lp_able & NWAY_LPAR_100T4_CAPS) ? 1 : 0;
46055779Sxy150489 	igb->param_lp_100fdx_cap =
46065779Sxy150489 	    (phy_lp_able & NWAY_LPAR_100TX_FD_CAPS) ? 1 : 0;
46075779Sxy150489 	igb->param_lp_100hdx_cap =
46085779Sxy150489 	    (phy_lp_able & NWAY_LPAR_100TX_HD_CAPS) ? 1 : 0;
46095779Sxy150489 	igb->param_lp_10fdx_cap =
46105779Sxy150489 	    (phy_lp_able & NWAY_LPAR_10T_FD_CAPS) ? 1 : 0;
46115779Sxy150489 	igb->param_lp_10hdx_cap =
46125779Sxy150489 	    (phy_lp_able & NWAY_LPAR_10T_HD_CAPS) ? 1 : 0;
46135779Sxy150489 	igb->param_lp_rem_fault =
46145779Sxy150489 	    (phy_lp_able & NWAY_LPAR_REMOTE_FAULT) ? 1 : 0;
46155779Sxy150489 }
46165779Sxy150489 
46175779Sxy150489 /*
46185779Sxy150489  * igb_get_driver_control
46195779Sxy150489  */
46205779Sxy150489 static void
46215779Sxy150489 igb_get_driver_control(struct e1000_hw *hw)
46225779Sxy150489 {
46235779Sxy150489 	uint32_t ctrl_ext;
46245779Sxy150489 
46255779Sxy150489 	/* Notify firmware that driver is in control of device */
46265779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
46275779Sxy150489 	ctrl_ext |= E1000_CTRL_EXT_DRV_LOAD;
46285779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
46295779Sxy150489 }
46305779Sxy150489 
46315779Sxy150489 /*
46325779Sxy150489  * igb_release_driver_control
46335779Sxy150489  */
46345779Sxy150489 static void
46355779Sxy150489 igb_release_driver_control(struct e1000_hw *hw)
46365779Sxy150489 {
46375779Sxy150489 	uint32_t ctrl_ext;
46385779Sxy150489 
46395779Sxy150489 	/* Notify firmware that driver is no longer in control of device */
46405779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
46415779Sxy150489 	ctrl_ext &= ~E1000_CTRL_EXT_DRV_LOAD;
46425779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
46435779Sxy150489 }
46445779Sxy150489 
46455779Sxy150489 /*
46465779Sxy150489  * igb_atomic_reserve - Atomic decrease operation
46475779Sxy150489  */
46485779Sxy150489 int
46495779Sxy150489 igb_atomic_reserve(uint32_t *count_p, uint32_t n)
46505779Sxy150489 {
46515779Sxy150489 	uint32_t oldval;
46525779Sxy150489 	uint32_t newval;
46535779Sxy150489 
46545779Sxy150489 	/* ATOMICALLY */
46555779Sxy150489 	do {
46565779Sxy150489 		oldval = *count_p;
46575779Sxy150489 		if (oldval < n)
46585779Sxy150489 			return (-1);
46595779Sxy150489 		newval = oldval - n;
46605779Sxy150489 	} while (atomic_cas_32(count_p, oldval, newval) != oldval);
46615779Sxy150489 
46625779Sxy150489 	return (newval);
46635779Sxy150489 }
46646624Sgl147354 
46656624Sgl147354 /*
46666624Sgl147354  * FMA support
46676624Sgl147354  */
46686624Sgl147354 
46696624Sgl147354 int
46706624Sgl147354 igb_check_acc_handle(ddi_acc_handle_t handle)
46716624Sgl147354 {
46726624Sgl147354 	ddi_fm_error_t de;
46736624Sgl147354 
46746624Sgl147354 	ddi_fm_acc_err_get(handle, &de, DDI_FME_VERSION);
46756624Sgl147354 	ddi_fm_acc_err_clear(handle, DDI_FME_VERSION);
46766624Sgl147354 	return (de.fme_status);
46776624Sgl147354 }
46786624Sgl147354 
46796624Sgl147354 int
46806624Sgl147354 igb_check_dma_handle(ddi_dma_handle_t handle)
46816624Sgl147354 {
46826624Sgl147354 	ddi_fm_error_t de;
46836624Sgl147354 
46846624Sgl147354 	ddi_fm_dma_err_get(handle, &de, DDI_FME_VERSION);
46856624Sgl147354 	return (de.fme_status);
46866624Sgl147354 }
46876624Sgl147354 
46886624Sgl147354 /*
46896624Sgl147354  * The IO fault service error handling callback function
46906624Sgl147354  */
46916624Sgl147354 /*ARGSUSED*/
46926624Sgl147354 static int
46936624Sgl147354 igb_fm_error_cb(dev_info_t *dip, ddi_fm_error_t *err, const void *impl_data)
46946624Sgl147354 {
46956624Sgl147354 	/*
46966624Sgl147354 	 * as the driver can always deal with an error in any dma or
46976624Sgl147354 	 * access handle, we can just return the fme_status value.
46986624Sgl147354 	 */
46996624Sgl147354 	pci_ereport_post(dip, err, NULL);
47006624Sgl147354 	return (err->fme_status);
47016624Sgl147354 }
47026624Sgl147354 
47036624Sgl147354 static void
47046624Sgl147354 igb_fm_init(igb_t *igb)
47056624Sgl147354 {
47066624Sgl147354 	ddi_iblock_cookie_t iblk;
47076624Sgl147354 	int fma_acc_flag, fma_dma_flag;
47086624Sgl147354 
47096624Sgl147354 	/* Only register with IO Fault Services if we have some capability */
47106624Sgl147354 	if (igb->fm_capabilities & DDI_FM_ACCCHK_CAPABLE) {
47116624Sgl147354 		igb_regs_acc_attr.devacc_attr_access = DDI_FLAGERR_ACC;
47126624Sgl147354 		fma_acc_flag = 1;
47136624Sgl147354 	} else {
47146624Sgl147354 		igb_regs_acc_attr.devacc_attr_access = DDI_DEFAULT_ACC;
47156624Sgl147354 		fma_acc_flag = 0;
47166624Sgl147354 	}
47176624Sgl147354 
47186624Sgl147354 	if (igb->fm_capabilities & DDI_FM_DMACHK_CAPABLE) {
47196624Sgl147354 		fma_dma_flag = 1;
47206624Sgl147354 	} else {
47216624Sgl147354 		fma_dma_flag = 0;
47226624Sgl147354 	}
47236624Sgl147354 
47246624Sgl147354 	(void) igb_set_fma_flags(fma_acc_flag, fma_dma_flag);
47256624Sgl147354 
47266624Sgl147354 	if (igb->fm_capabilities) {
47276624Sgl147354 
47286624Sgl147354 		/* Register capabilities with IO Fault Services */
47296624Sgl147354 		ddi_fm_init(igb->dip, &igb->fm_capabilities, &iblk);
47306624Sgl147354 
47316624Sgl147354 		/*
47326624Sgl147354 		 * Initialize pci ereport capabilities if ereport capable
47336624Sgl147354 		 */
47346624Sgl147354 		if (DDI_FM_EREPORT_CAP(igb->fm_capabilities) ||
47356624Sgl147354 		    DDI_FM_ERRCB_CAP(igb->fm_capabilities))
47366624Sgl147354 			pci_ereport_setup(igb->dip);
47376624Sgl147354 
47386624Sgl147354 		/*
47396624Sgl147354 		 * Register error callback if error callback capable
47406624Sgl147354 		 */
47416624Sgl147354 		if (DDI_FM_ERRCB_CAP(igb->fm_capabilities))
47426624Sgl147354 			ddi_fm_handler_register(igb->dip,
47436624Sgl147354 			    igb_fm_error_cb, (void*) igb);
47446624Sgl147354 	}
47456624Sgl147354 }
47466624Sgl147354 
47476624Sgl147354 static void
47486624Sgl147354 igb_fm_fini(igb_t *igb)
47496624Sgl147354 {
47506624Sgl147354 	/* Only unregister FMA capabilities if we registered some */
47516624Sgl147354 	if (igb->fm_capabilities) {
47526624Sgl147354 
47536624Sgl147354 		/*
47546624Sgl147354 		 * Release any resources allocated by pci_ereport_setup()
47556624Sgl147354 		 */
47566624Sgl147354 		if (DDI_FM_EREPORT_CAP(igb->fm_capabilities) ||
47576624Sgl147354 		    DDI_FM_ERRCB_CAP(igb->fm_capabilities))
47586624Sgl147354 			pci_ereport_teardown(igb->dip);
47596624Sgl147354 
47606624Sgl147354 		/*
47616624Sgl147354 		 * Un-register error callback if error callback capable
47626624Sgl147354 		 */
47636624Sgl147354 		if (DDI_FM_ERRCB_CAP(igb->fm_capabilities))
47646624Sgl147354 			ddi_fm_handler_unregister(igb->dip);
47656624Sgl147354 
47666624Sgl147354 		/* Unregister from IO Fault Services */
47676624Sgl147354 		ddi_fm_fini(igb->dip);
47686624Sgl147354 	}
47696624Sgl147354 }
47706624Sgl147354 
47716624Sgl147354 void
47726624Sgl147354 igb_fm_ereport(igb_t *igb, char *detail)
47736624Sgl147354 {
47746624Sgl147354 	uint64_t ena;
47756624Sgl147354 	char buf[FM_MAX_CLASS];
47766624Sgl147354 
47776624Sgl147354 	(void) snprintf(buf, FM_MAX_CLASS, "%s.%s", DDI_FM_DEVICE, detail);
47786624Sgl147354 	ena = fm_ena_generate(0, FM_ENA_FMT1);
47796624Sgl147354 	if (DDI_FM_EREPORT_CAP(igb->fm_capabilities)) {
47806624Sgl147354 		ddi_fm_ereport_post(igb->dip, buf, ena, DDI_NOSLEEP,
47816624Sgl147354 		    FM_VERSION, DATA_TYPE_UINT8, FM_EREPORT_VERS0, NULL);
47826624Sgl147354 	}
47836624Sgl147354 }
4784