xref: /onnv-gate/usr/src/uts/common/io/igb/igb_main.c (revision 11367:f4bcaf08946c)
15779Sxy150489 /*
25779Sxy150489  * CDDL HEADER START
35779Sxy150489  *
48571SChenlu.Chen@Sun.COM  * Copyright(c) 2007-2009 Intel Corporation. All rights reserved.
55779Sxy150489  * The contents of this file are subject to the terms of the
65779Sxy150489  * Common Development and Distribution License (the "License").
75779Sxy150489  * You may not use this file except in compliance with the License.
85779Sxy150489  *
98571SChenlu.Chen@Sun.COM  * You can obtain a copy of the license at:
108571SChenlu.Chen@Sun.COM  *	http://www.opensolaris.org/os/licensing.
115779Sxy150489  * See the License for the specific language governing permissions
125779Sxy150489  * and limitations under the License.
135779Sxy150489  *
148571SChenlu.Chen@Sun.COM  * When using or redistributing this file, you may do so under the
158571SChenlu.Chen@Sun.COM  * License only. No other modification of this header is permitted.
168571SChenlu.Chen@Sun.COM  *
175779Sxy150489  * If applicable, add the following below this CDDL HEADER, with the
185779Sxy150489  * fields enclosed by brackets "[]" replaced with your own identifying
195779Sxy150489  * information: Portions Copyright [yyyy] [name of copyright owner]
205779Sxy150489  *
215779Sxy150489  * CDDL HEADER END
225779Sxy150489  */
235779Sxy150489 
245779Sxy150489 /*
258571SChenlu.Chen@Sun.COM  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
269188SPaul.Guo@Sun.COM  * Use is subject to license terms.
275779Sxy150489  */
285779Sxy150489 
295779Sxy150489 #include "igb_sw.h"
305779Sxy150489 
317656SSherry.Moore@Sun.COM static char ident[] = "Intel 1Gb Ethernet";
32*11367SJason.Xu@Sun.COM static char igb_version[] = "igb 1.1.10";
335779Sxy150489 
345779Sxy150489 /*
355779Sxy150489  * Local function protoypes
365779Sxy150489  */
375779Sxy150489 static int igb_register_mac(igb_t *);
385779Sxy150489 static int igb_identify_hardware(igb_t *);
395779Sxy150489 static int igb_regs_map(igb_t *);
405779Sxy150489 static void igb_init_properties(igb_t *);
415779Sxy150489 static int igb_init_driver_settings(igb_t *);
425779Sxy150489 static void igb_init_locks(igb_t *);
435779Sxy150489 static void igb_destroy_locks(igb_t *);
448955SChenlu.Chen@Sun.COM static int igb_init_mac_address(igb_t *);
455779Sxy150489 static int igb_init(igb_t *);
468955SChenlu.Chen@Sun.COM static int igb_init_adapter(igb_t *);
478955SChenlu.Chen@Sun.COM static void igb_stop_adapter(igb_t *);
485779Sxy150489 static int igb_reset(igb_t *);
495779Sxy150489 static void igb_tx_clean(igb_t *);
505779Sxy150489 static boolean_t igb_tx_drain(igb_t *);
515779Sxy150489 static boolean_t igb_rx_drain(igb_t *);
525779Sxy150489 static int igb_alloc_rings(igb_t *);
535779Sxy150489 static void igb_free_rings(igb_t *);
545779Sxy150489 static void igb_setup_rings(igb_t *);
555779Sxy150489 static void igb_setup_rx(igb_t *);
565779Sxy150489 static void igb_setup_tx(igb_t *);
575779Sxy150489 static void igb_setup_rx_ring(igb_rx_ring_t *);
585779Sxy150489 static void igb_setup_tx_ring(igb_tx_ring_t *);
595779Sxy150489 static void igb_setup_rss(igb_t *);
608275SEric Cheng static void igb_setup_mac_rss_classify(igb_t *);
618275SEric Cheng static void igb_setup_mac_classify(igb_t *);
625779Sxy150489 static void igb_init_unicst(igb_t *);
635779Sxy150489 static void igb_setup_multicst(igb_t *);
645779Sxy150489 static void igb_get_phy_state(igb_t *);
655779Sxy150489 static void igb_get_conf(igb_t *);
665779Sxy150489 static int igb_get_prop(igb_t *, char *, int, int, int);
675779Sxy150489 static boolean_t igb_is_link_up(igb_t *);
685779Sxy150489 static boolean_t igb_link_check(igb_t *);
695779Sxy150489 static void igb_local_timer(void *);
70*11367SJason.Xu@Sun.COM static void igb_link_timer(void *);
715779Sxy150489 static void igb_arm_watchdog_timer(igb_t *);
725779Sxy150489 static void igb_start_watchdog_timer(igb_t *);
735779Sxy150489 static void igb_restart_watchdog_timer(igb_t *);
745779Sxy150489 static void igb_stop_watchdog_timer(igb_t *);
75*11367SJason.Xu@Sun.COM static void igb_start_link_timer(igb_t *);
76*11367SJason.Xu@Sun.COM static void igb_stop_link_timer(igb_t *);
775779Sxy150489 static void igb_disable_adapter_interrupts(igb_t *);
788571SChenlu.Chen@Sun.COM static void igb_enable_adapter_interrupts_82575(igb_t *);
798571SChenlu.Chen@Sun.COM static void igb_enable_adapter_interrupts_82576(igb_t *);
8011155SJason.Xu@Sun.COM static void igb_enable_adapter_interrupts_82580(igb_t *);
815779Sxy150489 static boolean_t is_valid_mac_addr(uint8_t *);
825779Sxy150489 static boolean_t igb_stall_check(igb_t *);
835779Sxy150489 static boolean_t igb_set_loopback_mode(igb_t *, uint32_t);
845779Sxy150489 static void igb_set_external_loopback(igb_t *);
855779Sxy150489 static void igb_set_internal_mac_loopback(igb_t *);
865779Sxy150489 static void igb_set_internal_phy_loopback(igb_t *);
875779Sxy150489 static void igb_set_internal_serdes_loopback(igb_t *);
885779Sxy150489 static boolean_t igb_find_mac_address(igb_t *);
895779Sxy150489 static int igb_alloc_intrs(igb_t *);
907072Sxy150489 static int igb_alloc_intr_handles(igb_t *, int);
915779Sxy150489 static int igb_add_intr_handlers(igb_t *);
925779Sxy150489 static void igb_rem_intr_handlers(igb_t *);
935779Sxy150489 static void igb_rem_intrs(igb_t *);
945779Sxy150489 static int igb_enable_intrs(igb_t *);
955779Sxy150489 static int igb_disable_intrs(igb_t *);
968571SChenlu.Chen@Sun.COM static void igb_setup_msix_82575(igb_t *);
978571SChenlu.Chen@Sun.COM static void igb_setup_msix_82576(igb_t *);
9811155SJason.Xu@Sun.COM static void igb_setup_msix_82580(igb_t *);
995779Sxy150489 static uint_t igb_intr_legacy(void *, void *);
1005779Sxy150489 static uint_t igb_intr_msi(void *, void *);
1015779Sxy150489 static uint_t igb_intr_rx(void *, void *);
1028275SEric Cheng static uint_t igb_intr_tx(void *, void *);
1035779Sxy150489 static uint_t igb_intr_tx_other(void *, void *);
1045779Sxy150489 static void igb_intr_rx_work(igb_rx_ring_t *);
1055779Sxy150489 static void igb_intr_tx_work(igb_tx_ring_t *);
1068275SEric Cheng static void igb_intr_link_work(igb_t *);
1075779Sxy150489 static void igb_get_driver_control(struct e1000_hw *);
1085779Sxy150489 static void igb_release_driver_control(struct e1000_hw *);
1095779Sxy150489 
1105779Sxy150489 static int igb_attach(dev_info_t *, ddi_attach_cmd_t);
1115779Sxy150489 static int igb_detach(dev_info_t *, ddi_detach_cmd_t);
1125779Sxy150489 static int igb_resume(dev_info_t *);
1135779Sxy150489 static int igb_suspend(dev_info_t *);
1147656SSherry.Moore@Sun.COM static int igb_quiesce(dev_info_t *);
1155779Sxy150489 static void igb_unconfigure(dev_info_t *, igb_t *);
1166624Sgl147354 static int igb_fm_error_cb(dev_info_t *, ddi_fm_error_t *,
1176624Sgl147354     const void *);
1186624Sgl147354 static void igb_fm_init(igb_t *);
1196624Sgl147354 static void igb_fm_fini(igb_t *);
1209775SVitezslav.Batrla@Sun.COM static void igb_release_multicast(igb_t *);
1215779Sxy150489 
1225779Sxy150489 static struct cb_ops igb_cb_ops = {
1235779Sxy150489 	nulldev,		/* cb_open */
1245779Sxy150489 	nulldev,		/* cb_close */
1255779Sxy150489 	nodev,			/* cb_strategy */
1265779Sxy150489 	nodev,			/* cb_print */
1275779Sxy150489 	nodev,			/* cb_dump */
1285779Sxy150489 	nodev,			/* cb_read */
1295779Sxy150489 	nodev,			/* cb_write */
1305779Sxy150489 	nodev,			/* cb_ioctl */
1315779Sxy150489 	nodev,			/* cb_devmap */
1325779Sxy150489 	nodev,			/* cb_mmap */
1335779Sxy150489 	nodev,			/* cb_segmap */
1345779Sxy150489 	nochpoll,		/* cb_chpoll */
1355779Sxy150489 	ddi_prop_op,		/* cb_prop_op */
1365779Sxy150489 	NULL,			/* cb_stream */
1375779Sxy150489 	D_MP | D_HOTPLUG,	/* cb_flag */
1385779Sxy150489 	CB_REV,			/* cb_rev */
1395779Sxy150489 	nodev,			/* cb_aread */
1405779Sxy150489 	nodev			/* cb_awrite */
1415779Sxy150489 };
1425779Sxy150489 
1435779Sxy150489 static struct dev_ops igb_dev_ops = {
1445779Sxy150489 	DEVO_REV,		/* devo_rev */
1455779Sxy150489 	0,			/* devo_refcnt */
1465779Sxy150489 	NULL,			/* devo_getinfo */
1475779Sxy150489 	nulldev,		/* devo_identify */
1485779Sxy150489 	nulldev,		/* devo_probe */
1495779Sxy150489 	igb_attach,		/* devo_attach */
1505779Sxy150489 	igb_detach,		/* devo_detach */
1515779Sxy150489 	nodev,			/* devo_reset */
1525779Sxy150489 	&igb_cb_ops,		/* devo_cb_ops */
1535779Sxy150489 	NULL,			/* devo_bus_ops */
1547656SSherry.Moore@Sun.COM 	ddi_power,		/* devo_power */
1557656SSherry.Moore@Sun.COM 	igb_quiesce,	/* devo_quiesce */
1565779Sxy150489 };
1575779Sxy150489 
1585779Sxy150489 static struct modldrv igb_modldrv = {
1595779Sxy150489 	&mod_driverops,		/* Type of module.  This one is a driver */
1605779Sxy150489 	ident,			/* Discription string */
1615779Sxy150489 	&igb_dev_ops,		/* driver ops */
1625779Sxy150489 };
1635779Sxy150489 
1645779Sxy150489 static struct modlinkage igb_modlinkage = {
1655779Sxy150489 	MODREV_1, &igb_modldrv, NULL
1665779Sxy150489 };
1675779Sxy150489 
1685779Sxy150489 /* Access attributes for register mapping */
1695779Sxy150489 ddi_device_acc_attr_t igb_regs_acc_attr = {
17011236SStephen.Hanson@Sun.COM 	DDI_DEVICE_ATTR_V1,
1715779Sxy150489 	DDI_STRUCTURE_LE_ACC,
1725779Sxy150489 	DDI_STRICTORDER_ACC,
1736624Sgl147354 	DDI_FLAGERR_ACC
1745779Sxy150489 };
1755779Sxy150489 
1765779Sxy150489 #define	IGB_M_CALLBACK_FLAGS	(MC_IOCTL | MC_GETCAPAB)
1775779Sxy150489 
1785779Sxy150489 static mac_callbacks_t igb_m_callbacks = {
1795779Sxy150489 	IGB_M_CALLBACK_FLAGS,
1805779Sxy150489 	igb_m_stat,
1815779Sxy150489 	igb_m_start,
1825779Sxy150489 	igb_m_stop,
1835779Sxy150489 	igb_m_promisc,
1845779Sxy150489 	igb_m_multicst,
1858275SEric Cheng 	NULL,
1865779Sxy150489 	NULL,
1875779Sxy150489 	igb_m_ioctl,
1885779Sxy150489 	igb_m_getcapab
1895779Sxy150489 };
1905779Sxy150489 
1915779Sxy150489 /*
1928571SChenlu.Chen@Sun.COM  * Initialize capabilities of each supported adapter type
1938571SChenlu.Chen@Sun.COM  */
1948571SChenlu.Chen@Sun.COM static adapter_info_t igb_82575_cap = {
1958571SChenlu.Chen@Sun.COM 	/* limits */
1968571SChenlu.Chen@Sun.COM 	4,		/* maximum number of rx queues */
1978571SChenlu.Chen@Sun.COM 	1,		/* minimum number of rx queues */
1988571SChenlu.Chen@Sun.COM 	4,		/* default number of rx queues */
1998571SChenlu.Chen@Sun.COM 	4,		/* maximum number of tx queues */
2008571SChenlu.Chen@Sun.COM 	1,		/* minimum number of tx queues */
2018571SChenlu.Chen@Sun.COM 	4,		/* default number of tx queues */
2028571SChenlu.Chen@Sun.COM 	65535,		/* maximum interrupt throttle rate */
2038571SChenlu.Chen@Sun.COM 	0,		/* minimum interrupt throttle rate */
2048571SChenlu.Chen@Sun.COM 	200,		/* default interrupt throttle rate */
2058571SChenlu.Chen@Sun.COM 
2068571SChenlu.Chen@Sun.COM 	/* function pointers */
2078571SChenlu.Chen@Sun.COM 	igb_enable_adapter_interrupts_82575,
2088571SChenlu.Chen@Sun.COM 	igb_setup_msix_82575,
2098571SChenlu.Chen@Sun.COM 
2108571SChenlu.Chen@Sun.COM 	/* capabilities */
2118571SChenlu.Chen@Sun.COM 	(IGB_FLAG_HAS_DCA |	/* capability flags */
2128955SChenlu.Chen@Sun.COM 	IGB_FLAG_VMDQ_POOL),
2138955SChenlu.Chen@Sun.COM 
2148955SChenlu.Chen@Sun.COM 	0xffc00000		/* mask for RXDCTL register */
2158571SChenlu.Chen@Sun.COM };
2168571SChenlu.Chen@Sun.COM 
2178571SChenlu.Chen@Sun.COM static adapter_info_t igb_82576_cap = {
2188571SChenlu.Chen@Sun.COM 	/* limits */
2198955SChenlu.Chen@Sun.COM 	16,		/* maximum number of rx queues */
2208571SChenlu.Chen@Sun.COM 	1,		/* minimum number of rx queues */
2218571SChenlu.Chen@Sun.COM 	4,		/* default number of rx queues */
2228955SChenlu.Chen@Sun.COM 	16,		/* maximum number of tx queues */
2238571SChenlu.Chen@Sun.COM 	1,		/* minimum number of tx queues */
2248571SChenlu.Chen@Sun.COM 	4,		/* default number of tx queues */
2258571SChenlu.Chen@Sun.COM 	65535,		/* maximum interrupt throttle rate */
2268571SChenlu.Chen@Sun.COM 	0,		/* minimum interrupt throttle rate */
2278571SChenlu.Chen@Sun.COM 	200,		/* default interrupt throttle rate */
2288571SChenlu.Chen@Sun.COM 
2298571SChenlu.Chen@Sun.COM 	/* function pointers */
2308571SChenlu.Chen@Sun.COM 	igb_enable_adapter_interrupts_82576,
2318571SChenlu.Chen@Sun.COM 	igb_setup_msix_82576,
2328571SChenlu.Chen@Sun.COM 
2338571SChenlu.Chen@Sun.COM 	/* capabilities */
2348571SChenlu.Chen@Sun.COM 	(IGB_FLAG_HAS_DCA |	/* capability flags */
2358571SChenlu.Chen@Sun.COM 	IGB_FLAG_VMDQ_POOL |
2368955SChenlu.Chen@Sun.COM 	IGB_FLAG_NEED_CTX_IDX),
2378955SChenlu.Chen@Sun.COM 
2388955SChenlu.Chen@Sun.COM 	0xffe00000		/* mask for RXDCTL register */
2398571SChenlu.Chen@Sun.COM };
2408571SChenlu.Chen@Sun.COM 
24111155SJason.Xu@Sun.COM static adapter_info_t igb_82580_cap = {
24211155SJason.Xu@Sun.COM 	/* limits */
24311155SJason.Xu@Sun.COM 	8,		/* maximum number of rx queues */
24411155SJason.Xu@Sun.COM 	1,		/* minimum number of rx queues */
24511155SJason.Xu@Sun.COM 	4,		/* default number of rx queues */
24611155SJason.Xu@Sun.COM 	8,		/* maximum number of tx queues */
24711155SJason.Xu@Sun.COM 	1,		/* minimum number of tx queues */
24811155SJason.Xu@Sun.COM 	4,		/* default number of tx queues */
24911155SJason.Xu@Sun.COM 	65535,		/* maximum interrupt throttle rate */
25011155SJason.Xu@Sun.COM 	0,		/* minimum interrupt throttle rate */
25111155SJason.Xu@Sun.COM 	200,		/* default interrupt throttle rate */
25211155SJason.Xu@Sun.COM 
25311155SJason.Xu@Sun.COM 	/* function pointers */
25411155SJason.Xu@Sun.COM 	igb_enable_adapter_interrupts_82580,
25511155SJason.Xu@Sun.COM 	igb_setup_msix_82580,
25611155SJason.Xu@Sun.COM 
25711155SJason.Xu@Sun.COM 	/* capabilities */
25811155SJason.Xu@Sun.COM 	(IGB_FLAG_HAS_DCA |	/* capability flags */
25911155SJason.Xu@Sun.COM 	IGB_FLAG_VMDQ_POOL |
26011155SJason.Xu@Sun.COM 	IGB_FLAG_NEED_CTX_IDX),
26111155SJason.Xu@Sun.COM 
26211155SJason.Xu@Sun.COM 	0xffe00000		/* mask for RXDCTL register */
26311155SJason.Xu@Sun.COM };
26411155SJason.Xu@Sun.COM 
2658571SChenlu.Chen@Sun.COM /*
2665779Sxy150489  * Module Initialization Functions
2675779Sxy150489  */
2685779Sxy150489 
2695779Sxy150489 int
2705779Sxy150489 _init(void)
2715779Sxy150489 {
2725779Sxy150489 	int status;
2735779Sxy150489 
2745779Sxy150489 	mac_init_ops(&igb_dev_ops, MODULE_NAME);
2755779Sxy150489 
2765779Sxy150489 	status = mod_install(&igb_modlinkage);
2775779Sxy150489 
2785779Sxy150489 	if (status != DDI_SUCCESS) {
2795779Sxy150489 		mac_fini_ops(&igb_dev_ops);
2805779Sxy150489 	}
2815779Sxy150489 
2825779Sxy150489 	return (status);
2835779Sxy150489 }
2845779Sxy150489 
2855779Sxy150489 int
2865779Sxy150489 _fini(void)
2875779Sxy150489 {
2885779Sxy150489 	int status;
2895779Sxy150489 
2905779Sxy150489 	status = mod_remove(&igb_modlinkage);
2915779Sxy150489 
2925779Sxy150489 	if (status == DDI_SUCCESS) {
2935779Sxy150489 		mac_fini_ops(&igb_dev_ops);
2945779Sxy150489 	}
2955779Sxy150489 
2965779Sxy150489 	return (status);
2975779Sxy150489 
2985779Sxy150489 }
2995779Sxy150489 
3005779Sxy150489 int
3015779Sxy150489 _info(struct modinfo *modinfop)
3025779Sxy150489 {
3035779Sxy150489 	int status;
3045779Sxy150489 
3055779Sxy150489 	status = mod_info(&igb_modlinkage, modinfop);
3065779Sxy150489 
3075779Sxy150489 	return (status);
3085779Sxy150489 }
3095779Sxy150489 
3105779Sxy150489 /*
3115779Sxy150489  * igb_attach - driver attach
3125779Sxy150489  *
3135779Sxy150489  * This function is the device specific initialization entry
3145779Sxy150489  * point. This entry point is required and must be written.
3155779Sxy150489  * The DDI_ATTACH command must be provided in the attach entry
3165779Sxy150489  * point. When attach() is called with cmd set to DDI_ATTACH,
3175779Sxy150489  * all normal kernel services (such as kmem_alloc(9F)) are
3185779Sxy150489  * available for use by the driver.
3195779Sxy150489  *
3205779Sxy150489  * The attach() function will be called once for each instance
3215779Sxy150489  * of  the  device  on  the  system with cmd set to DDI_ATTACH.
3225779Sxy150489  * Until attach() succeeds, the only driver entry points which
3235779Sxy150489  * may be called are open(9E) and getinfo(9E).
3245779Sxy150489  */
3255779Sxy150489 static int
3265779Sxy150489 igb_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd)
3275779Sxy150489 {
3285779Sxy150489 	igb_t *igb;
3295779Sxy150489 	struct igb_osdep *osdep;
3305779Sxy150489 	struct e1000_hw *hw;
3315779Sxy150489 	int instance;
3325779Sxy150489 
3335779Sxy150489 	/*
3345779Sxy150489 	 * Check the command and perform corresponding operations
3355779Sxy150489 	 */
3365779Sxy150489 	switch (cmd) {
3375779Sxy150489 	default:
3385779Sxy150489 		return (DDI_FAILURE);
3395779Sxy150489 
3405779Sxy150489 	case DDI_RESUME:
3415779Sxy150489 		return (igb_resume(devinfo));
3425779Sxy150489 
3435779Sxy150489 	case DDI_ATTACH:
3445779Sxy150489 		break;
3455779Sxy150489 	}
3465779Sxy150489 
3475779Sxy150489 	/* Get the device instance */
3485779Sxy150489 	instance = ddi_get_instance(devinfo);
3495779Sxy150489 
3505779Sxy150489 	/* Allocate memory for the instance data structure */
3515779Sxy150489 	igb = kmem_zalloc(sizeof (igb_t), KM_SLEEP);
3525779Sxy150489 
3535779Sxy150489 	igb->dip = devinfo;
3545779Sxy150489 	igb->instance = instance;
3555779Sxy150489 
3565779Sxy150489 	hw = &igb->hw;
3575779Sxy150489 	osdep = &igb->osdep;
3585779Sxy150489 	hw->back = osdep;
3595779Sxy150489 	osdep->igb = igb;
3605779Sxy150489 
3615779Sxy150489 	/* Attach the instance pointer to the dev_info data structure */
3625779Sxy150489 	ddi_set_driver_private(devinfo, igb);
3635779Sxy150489 
3646624Sgl147354 
3656624Sgl147354 	/* Initialize for fma support */
3666624Sgl147354 	igb->fm_capabilities = igb_get_prop(igb, "fm-capable",
3676624Sgl147354 	    0, 0x0f,
3686624Sgl147354 	    DDI_FM_EREPORT_CAPABLE | DDI_FM_ACCCHK_CAPABLE |
3696624Sgl147354 	    DDI_FM_DMACHK_CAPABLE | DDI_FM_ERRCB_CAPABLE);
3706624Sgl147354 	igb_fm_init(igb);
3716624Sgl147354 	igb->attach_progress |= ATTACH_PROGRESS_FMINIT;
3726624Sgl147354 
3735779Sxy150489 	/*
3745779Sxy150489 	 * Map PCI config space registers
3755779Sxy150489 	 */
3765779Sxy150489 	if (pci_config_setup(devinfo, &osdep->cfg_handle) != DDI_SUCCESS) {
3775779Sxy150489 		igb_error(igb, "Failed to map PCI configurations");
3785779Sxy150489 		goto attach_fail;
3795779Sxy150489 	}
3805779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_PCI_CONFIG;
3815779Sxy150489 
3825779Sxy150489 	/*
3835779Sxy150489 	 * Identify the chipset family
3845779Sxy150489 	 */
3855779Sxy150489 	if (igb_identify_hardware(igb) != IGB_SUCCESS) {
3865779Sxy150489 		igb_error(igb, "Failed to identify hardware");
3875779Sxy150489 		goto attach_fail;
3885779Sxy150489 	}
3895779Sxy150489 
3905779Sxy150489 	/*
3915779Sxy150489 	 * Map device registers
3925779Sxy150489 	 */
3935779Sxy150489 	if (igb_regs_map(igb) != IGB_SUCCESS) {
3945779Sxy150489 		igb_error(igb, "Failed to map device registers");
3955779Sxy150489 		goto attach_fail;
3965779Sxy150489 	}
3975779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_REGS_MAP;
3985779Sxy150489 
3995779Sxy150489 	/*
4005779Sxy150489 	 * Initialize driver parameters
4015779Sxy150489 	 */
4025779Sxy150489 	igb_init_properties(igb);
4035779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_PROPS;
4045779Sxy150489 
4055779Sxy150489 	/*
4065779Sxy150489 	 * Allocate interrupts
4075779Sxy150489 	 */
4085779Sxy150489 	if (igb_alloc_intrs(igb) != IGB_SUCCESS) {
4095779Sxy150489 		igb_error(igb, "Failed to allocate interrupts");
4105779Sxy150489 		goto attach_fail;
4115779Sxy150489 	}
4125779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ALLOC_INTR;
4135779Sxy150489 
4145779Sxy150489 	/*
4155779Sxy150489 	 * Allocate rx/tx rings based on the ring numbers.
4165779Sxy150489 	 * The actual numbers of rx/tx rings are decided by the number of
4175779Sxy150489 	 * allocated interrupt vectors, so we should allocate the rings after
4185779Sxy150489 	 * interrupts are allocated.
4195779Sxy150489 	 */
4205779Sxy150489 	if (igb_alloc_rings(igb) != IGB_SUCCESS) {
4218275SEric Cheng 		igb_error(igb, "Failed to allocate rx/tx rings or groups");
4225779Sxy150489 		goto attach_fail;
4235779Sxy150489 	}
4245779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ALLOC_RINGS;
4255779Sxy150489 
4265779Sxy150489 	/*
4275779Sxy150489 	 * Add interrupt handlers
4285779Sxy150489 	 */
4295779Sxy150489 	if (igb_add_intr_handlers(igb) != IGB_SUCCESS) {
4305779Sxy150489 		igb_error(igb, "Failed to add interrupt handlers");
4315779Sxy150489 		goto attach_fail;
4325779Sxy150489 	}
4335779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ADD_INTR;
4345779Sxy150489 
4355779Sxy150489 	/*
4365779Sxy150489 	 * Initialize driver parameters
4375779Sxy150489 	 */
4385779Sxy150489 	if (igb_init_driver_settings(igb) != IGB_SUCCESS) {
4395779Sxy150489 		igb_error(igb, "Failed to initialize driver settings");
4405779Sxy150489 		goto attach_fail;
4415779Sxy150489 	}
4425779Sxy150489 
4436624Sgl147354 	if (igb_check_acc_handle(igb->osdep.cfg_handle) != DDI_FM_OK) {
4446624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
4456624Sgl147354 		goto attach_fail;
4466624Sgl147354 	}
4476624Sgl147354 
4485779Sxy150489 	/*
4495779Sxy150489 	 * Initialize mutexes for this device.
4505779Sxy150489 	 * Do this before enabling the interrupt handler and
4515779Sxy150489 	 * register the softint to avoid the condition where
4525779Sxy150489 	 * interrupt handler can try using uninitialized mutex
4535779Sxy150489 	 */
4545779Sxy150489 	igb_init_locks(igb);
4555779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_LOCKS;
4565779Sxy150489 
4575779Sxy150489 	/*
4588955SChenlu.Chen@Sun.COM 	 * Allocate DMA resources
4595779Sxy150489 	 */
4608955SChenlu.Chen@Sun.COM 	if (igb_alloc_dma(igb) != IGB_SUCCESS) {
4618955SChenlu.Chen@Sun.COM 		igb_error(igb, "Failed to allocate DMA resources");
4628955SChenlu.Chen@Sun.COM 		goto attach_fail;
4638955SChenlu.Chen@Sun.COM 	}
4648955SChenlu.Chen@Sun.COM 	igb->attach_progress |= ATTACH_PROGRESS_ALLOC_DMA;
4658955SChenlu.Chen@Sun.COM 
4668955SChenlu.Chen@Sun.COM 	/*
4678955SChenlu.Chen@Sun.COM 	 * Initialize the adapter and setup the rx/tx rings
4688955SChenlu.Chen@Sun.COM 	 */
4695779Sxy150489 	if (igb_init(igb) != IGB_SUCCESS) {
4705779Sxy150489 		igb_error(igb, "Failed to initialize adapter");
4715779Sxy150489 		goto attach_fail;
4725779Sxy150489 	}
4738955SChenlu.Chen@Sun.COM 	igb->attach_progress |= ATTACH_PROGRESS_INIT_ADAPTER;
4745779Sxy150489 
4755779Sxy150489 	/*
4765779Sxy150489 	 * Initialize statistics
4775779Sxy150489 	 */
4785779Sxy150489 	if (igb_init_stats(igb) != IGB_SUCCESS) {
4795779Sxy150489 		igb_error(igb, "Failed to initialize statistics");
4805779Sxy150489 		goto attach_fail;
4815779Sxy150489 	}
4825779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_STATS;
4835779Sxy150489 
4845779Sxy150489 	/*
4855779Sxy150489 	 * Initialize NDD parameters
4865779Sxy150489 	 */
4875779Sxy150489 	if (igb_nd_init(igb) != IGB_SUCCESS) {
4885779Sxy150489 		igb_error(igb, "Failed to initialize ndd");
4895779Sxy150489 		goto attach_fail;
4905779Sxy150489 	}
4915779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_NDD;
4925779Sxy150489 
4935779Sxy150489 	/*
4945779Sxy150489 	 * Register the driver to the MAC
4955779Sxy150489 	 */
4965779Sxy150489 	if (igb_register_mac(igb) != IGB_SUCCESS) {
4975779Sxy150489 		igb_error(igb, "Failed to register MAC");
4985779Sxy150489 		goto attach_fail;
4995779Sxy150489 	}
5005779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_MAC;
5015779Sxy150489 
5025779Sxy150489 	/*
5035779Sxy150489 	 * Now that mutex locks are initialized, and the chip is also
5045779Sxy150489 	 * initialized, enable interrupts.
5055779Sxy150489 	 */
5065779Sxy150489 	if (igb_enable_intrs(igb) != IGB_SUCCESS) {
5075779Sxy150489 		igb_error(igb, "Failed to enable DDI interrupts");
5085779Sxy150489 		goto attach_fail;
5095779Sxy150489 	}
5105779Sxy150489 	igb->attach_progress |= ATTACH_PROGRESS_ENABLE_INTR;
5115779Sxy150489 
5128571SChenlu.Chen@Sun.COM 	igb_log(igb, "%s", igb_version);
513*11367SJason.Xu@Sun.COM 	atomic_or_32(&igb->igb_state, IGB_INITIALIZED);
5145779Sxy150489 
5155779Sxy150489 	return (DDI_SUCCESS);
5165779Sxy150489 
5175779Sxy150489 attach_fail:
5185779Sxy150489 	igb_unconfigure(devinfo, igb);
5195779Sxy150489 	return (DDI_FAILURE);
5205779Sxy150489 }
5215779Sxy150489 
5225779Sxy150489 /*
5235779Sxy150489  * igb_detach - driver detach
5245779Sxy150489  *
5255779Sxy150489  * The detach() function is the complement of the attach routine.
5265779Sxy150489  * If cmd is set to DDI_DETACH, detach() is used to remove  the
5275779Sxy150489  * state  associated  with  a  given  instance of a device node
5285779Sxy150489  * prior to the removal of that instance from the system.
5295779Sxy150489  *
5305779Sxy150489  * The detach() function will be called once for each  instance
5315779Sxy150489  * of the device for which there has been a successful attach()
5325779Sxy150489  * once there are no longer  any  opens  on  the  device.
5335779Sxy150489  *
5345779Sxy150489  * Interrupts routine are disabled, All memory allocated by this
5355779Sxy150489  * driver are freed.
5365779Sxy150489  */
5375779Sxy150489 static int
5385779Sxy150489 igb_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd)
5395779Sxy150489 {
5405779Sxy150489 	igb_t *igb;
5415779Sxy150489 
5425779Sxy150489 	/*
5435779Sxy150489 	 * Check detach command
5445779Sxy150489 	 */
5455779Sxy150489 	switch (cmd) {
5465779Sxy150489 	default:
5475779Sxy150489 		return (DDI_FAILURE);
5485779Sxy150489 
5495779Sxy150489 	case DDI_SUSPEND:
5505779Sxy150489 		return (igb_suspend(devinfo));
5515779Sxy150489 
5525779Sxy150489 	case DDI_DETACH:
5535779Sxy150489 		break;
5545779Sxy150489 	}
5555779Sxy150489 
5565779Sxy150489 
5575779Sxy150489 	/*
5585779Sxy150489 	 * Get the pointer to the driver private data structure
5595779Sxy150489 	 */
5605779Sxy150489 	igb = (igb_t *)ddi_get_driver_private(devinfo);
5615779Sxy150489 	if (igb == NULL)
5625779Sxy150489 		return (DDI_FAILURE);
5635779Sxy150489 
5645779Sxy150489 	/*
5655779Sxy150489 	 * Unregister MAC. If failed, we have to fail the detach
5665779Sxy150489 	 */
5675779Sxy150489 	if (mac_unregister(igb->mac_hdl) != 0) {
5685779Sxy150489 		igb_error(igb, "Failed to unregister MAC");
5695779Sxy150489 		return (DDI_FAILURE);
5705779Sxy150489 	}
5715779Sxy150489 	igb->attach_progress &= ~ATTACH_PROGRESS_MAC;
5725779Sxy150489 
5735779Sxy150489 	/*
5745779Sxy150489 	 * If the device is still running, it needs to be stopped first.
5755779Sxy150489 	 * This check is necessary because under some specific circumstances,
5765779Sxy150489 	 * the detach routine can be called without stopping the interface
5775779Sxy150489 	 * first.
5785779Sxy150489 	 */
5795779Sxy150489 	mutex_enter(&igb->gen_lock);
5805779Sxy150489 	if (igb->igb_state & IGB_STARTED) {
581*11367SJason.Xu@Sun.COM 		atomic_and_32(&igb->igb_state, ~IGB_STARTED);
5825779Sxy150489 		igb_stop(igb);
5835779Sxy150489 		mutex_exit(&igb->gen_lock);
5845779Sxy150489 		/* Disable and stop the watchdog timer */
5855779Sxy150489 		igb_disable_watchdog_timer(igb);
5865779Sxy150489 	} else
5875779Sxy150489 		mutex_exit(&igb->gen_lock);
5885779Sxy150489 
5895779Sxy150489 	/*
5905779Sxy150489 	 * Check if there are still rx buffers held by the upper layer.
5915779Sxy150489 	 * If so, fail the detach.
5925779Sxy150489 	 */
5935779Sxy150489 	if (!igb_rx_drain(igb))
5945779Sxy150489 		return (DDI_FAILURE);
5955779Sxy150489 
5965779Sxy150489 	/*
5975779Sxy150489 	 * Do the remaining unconfigure routines
5985779Sxy150489 	 */
5995779Sxy150489 	igb_unconfigure(devinfo, igb);
6005779Sxy150489 
6015779Sxy150489 	return (DDI_SUCCESS);
6025779Sxy150489 }
6035779Sxy150489 
6047656SSherry.Moore@Sun.COM /*
6057656SSherry.Moore@Sun.COM  * quiesce(9E) entry point.
6067656SSherry.Moore@Sun.COM  *
6077656SSherry.Moore@Sun.COM  * This function is called when the system is single-threaded at high
6087656SSherry.Moore@Sun.COM  * PIL with preemption disabled. Therefore, this function must not be
6097656SSherry.Moore@Sun.COM  * blocked.
6107656SSherry.Moore@Sun.COM  *
6117656SSherry.Moore@Sun.COM  * This function returns DDI_SUCCESS on success, or DDI_FAILURE on failure.
6127656SSherry.Moore@Sun.COM  * DDI_FAILURE indicates an error condition and should almost never happen.
6137656SSherry.Moore@Sun.COM  */
6147656SSherry.Moore@Sun.COM static int
6157656SSherry.Moore@Sun.COM igb_quiesce(dev_info_t *devinfo)
6167656SSherry.Moore@Sun.COM {
6177656SSherry.Moore@Sun.COM 	igb_t *igb;
6187656SSherry.Moore@Sun.COM 	struct e1000_hw *hw;
6197656SSherry.Moore@Sun.COM 
6207656SSherry.Moore@Sun.COM 	igb = (igb_t *)ddi_get_driver_private(devinfo);
6217656SSherry.Moore@Sun.COM 
6227656SSherry.Moore@Sun.COM 	if (igb == NULL)
6237656SSherry.Moore@Sun.COM 		return (DDI_FAILURE);
6247656SSherry.Moore@Sun.COM 
6257656SSherry.Moore@Sun.COM 	hw = &igb->hw;
6267656SSherry.Moore@Sun.COM 
6277656SSherry.Moore@Sun.COM 	/*
6287656SSherry.Moore@Sun.COM 	 * Disable the adapter interrupts
6297656SSherry.Moore@Sun.COM 	 */
6307656SSherry.Moore@Sun.COM 	igb_disable_adapter_interrupts(igb);
6317656SSherry.Moore@Sun.COM 
6327656SSherry.Moore@Sun.COM 	/* Tell firmware driver is no longer in control */
6337656SSherry.Moore@Sun.COM 	igb_release_driver_control(hw);
6347656SSherry.Moore@Sun.COM 
6357656SSherry.Moore@Sun.COM 	/*
6367656SSherry.Moore@Sun.COM 	 * Reset the chipset
6377656SSherry.Moore@Sun.COM 	 */
6387656SSherry.Moore@Sun.COM 	(void) e1000_reset_hw(hw);
6397656SSherry.Moore@Sun.COM 
6407656SSherry.Moore@Sun.COM 	/*
6417656SSherry.Moore@Sun.COM 	 * Reset PHY if possible
6427656SSherry.Moore@Sun.COM 	 */
6437656SSherry.Moore@Sun.COM 	if (e1000_check_reset_block(hw) == E1000_SUCCESS)
6447656SSherry.Moore@Sun.COM 		(void) e1000_phy_hw_reset(hw);
6457656SSherry.Moore@Sun.COM 
6467656SSherry.Moore@Sun.COM 	return (DDI_SUCCESS);
6477656SSherry.Moore@Sun.COM }
6487656SSherry.Moore@Sun.COM 
6498955SChenlu.Chen@Sun.COM /*
6508955SChenlu.Chen@Sun.COM  * igb_unconfigure - release all resources held by this instance
6518955SChenlu.Chen@Sun.COM  */
6525779Sxy150489 static void
6535779Sxy150489 igb_unconfigure(dev_info_t *devinfo, igb_t *igb)
6545779Sxy150489 {
6555779Sxy150489 	/*
6565779Sxy150489 	 * Disable interrupt
6575779Sxy150489 	 */
6585779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ENABLE_INTR) {
6595779Sxy150489 		(void) igb_disable_intrs(igb);
6605779Sxy150489 	}
6615779Sxy150489 
6625779Sxy150489 	/*
6635779Sxy150489 	 * Unregister MAC
6645779Sxy150489 	 */
6655779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_MAC) {
6665779Sxy150489 		(void) mac_unregister(igb->mac_hdl);
6675779Sxy150489 	}
6685779Sxy150489 
6695779Sxy150489 	/*
6705779Sxy150489 	 * Free ndd parameters
6715779Sxy150489 	 */
6725779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_NDD) {
6735779Sxy150489 		igb_nd_cleanup(igb);
6745779Sxy150489 	}
6755779Sxy150489 
6765779Sxy150489 	/*
6775779Sxy150489 	 * Free statistics
6785779Sxy150489 	 */
6795779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_STATS) {
6805779Sxy150489 		kstat_delete((kstat_t *)igb->igb_ks);
6815779Sxy150489 	}
6825779Sxy150489 
6835779Sxy150489 	/*
6845779Sxy150489 	 * Remove interrupt handlers
6855779Sxy150489 	 */
6865779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ADD_INTR) {
6875779Sxy150489 		igb_rem_intr_handlers(igb);
6885779Sxy150489 	}
6895779Sxy150489 
6905779Sxy150489 	/*
6915779Sxy150489 	 * Remove interrupts
6925779Sxy150489 	 */
6935779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ALLOC_INTR) {
6945779Sxy150489 		igb_rem_intrs(igb);
6955779Sxy150489 	}
6965779Sxy150489 
6975779Sxy150489 	/*
6985779Sxy150489 	 * Remove driver properties
6995779Sxy150489 	 */
7005779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_PROPS) {
7015779Sxy150489 		(void) ddi_prop_remove_all(devinfo);
7025779Sxy150489 	}
7035779Sxy150489 
7045779Sxy150489 	/*
7055779Sxy150489 	 * Release the DMA resources of rx/tx rings
7065779Sxy150489 	 */
7078955SChenlu.Chen@Sun.COM 	if (igb->attach_progress & ATTACH_PROGRESS_ALLOC_DMA) {
7088955SChenlu.Chen@Sun.COM 		igb_free_dma(igb);
7095779Sxy150489 	}
7105779Sxy150489 
7115779Sxy150489 	/*
7128955SChenlu.Chen@Sun.COM 	 * Stop the adapter
7135779Sxy150489 	 */
7148955SChenlu.Chen@Sun.COM 	if (igb->attach_progress & ATTACH_PROGRESS_INIT_ADAPTER) {
7155779Sxy150489 		mutex_enter(&igb->gen_lock);
7168955SChenlu.Chen@Sun.COM 		igb_stop_adapter(igb);
7175779Sxy150489 		mutex_exit(&igb->gen_lock);
7186624Sgl147354 		if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
7196624Sgl147354 			ddi_fm_service_impact(igb->dip, DDI_SERVICE_UNAFFECTED);
7205779Sxy150489 	}
7215779Sxy150489 
7225779Sxy150489 	/*
7239775SVitezslav.Batrla@Sun.COM 	 * Free multicast table
7249775SVitezslav.Batrla@Sun.COM 	 */
7259775SVitezslav.Batrla@Sun.COM 	igb_release_multicast(igb);
7269775SVitezslav.Batrla@Sun.COM 
7279775SVitezslav.Batrla@Sun.COM 	/*
7285779Sxy150489 	 * Free register handle
7295779Sxy150489 	 */
7305779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_REGS_MAP) {
7315779Sxy150489 		if (igb->osdep.reg_handle != NULL)
7325779Sxy150489 			ddi_regs_map_free(&igb->osdep.reg_handle);
7335779Sxy150489 	}
7345779Sxy150489 
7355779Sxy150489 	/*
7365779Sxy150489 	 * Free PCI config handle
7375779Sxy150489 	 */
7385779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_PCI_CONFIG) {
7395779Sxy150489 		if (igb->osdep.cfg_handle != NULL)
7405779Sxy150489 			pci_config_teardown(&igb->osdep.cfg_handle);
7415779Sxy150489 	}
7425779Sxy150489 
7435779Sxy150489 	/*
7445779Sxy150489 	 * Free locks
7455779Sxy150489 	 */
7465779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_LOCKS) {
7475779Sxy150489 		igb_destroy_locks(igb);
7485779Sxy150489 	}
7495779Sxy150489 
7505779Sxy150489 	/*
7515779Sxy150489 	 * Free the rx/tx rings
7525779Sxy150489 	 */
7535779Sxy150489 	if (igb->attach_progress & ATTACH_PROGRESS_ALLOC_RINGS) {
7545779Sxy150489 		igb_free_rings(igb);
7555779Sxy150489 	}
7565779Sxy150489 
7575779Sxy150489 	/*
7586624Sgl147354 	 * Remove FMA
7596624Sgl147354 	 */
7606624Sgl147354 	if (igb->attach_progress & ATTACH_PROGRESS_FMINIT) {
7616624Sgl147354 		igb_fm_fini(igb);
7626624Sgl147354 	}
7636624Sgl147354 
7646624Sgl147354 	/*
7655779Sxy150489 	 * Free the driver data structure
7665779Sxy150489 	 */
7675779Sxy150489 	kmem_free(igb, sizeof (igb_t));
7685779Sxy150489 
7695779Sxy150489 	ddi_set_driver_private(devinfo, NULL);
7705779Sxy150489 }
7715779Sxy150489 
7725779Sxy150489 /*
7735779Sxy150489  * igb_register_mac - Register the driver and its function pointers with
7745779Sxy150489  * the GLD interface
7755779Sxy150489  */
7765779Sxy150489 static int
7775779Sxy150489 igb_register_mac(igb_t *igb)
7785779Sxy150489 {
7795779Sxy150489 	struct e1000_hw *hw = &igb->hw;
7805779Sxy150489 	mac_register_t *mac;
7815779Sxy150489 	int status;
7825779Sxy150489 
7835779Sxy150489 	if ((mac = mac_alloc(MAC_VERSION)) == NULL)
7845779Sxy150489 		return (IGB_FAILURE);
7855779Sxy150489 
7865779Sxy150489 	mac->m_type_ident = MAC_PLUGIN_IDENT_ETHER;
7875779Sxy150489 	mac->m_driver = igb;
7885779Sxy150489 	mac->m_dip = igb->dip;
7895779Sxy150489 	mac->m_src_addr = hw->mac.addr;
7905779Sxy150489 	mac->m_callbacks = &igb_m_callbacks;
7915779Sxy150489 	mac->m_min_sdu = 0;
7925779Sxy150489 	mac->m_max_sdu = igb->max_frame_size -
7935779Sxy150489 	    sizeof (struct ether_vlan_header) - ETHERFCSL;
7945895Syz147064 	mac->m_margin = VLAN_TAGSZ;
7958275SEric Cheng 	mac->m_v12n = MAC_VIRT_LEVEL1;
7965779Sxy150489 
7975779Sxy150489 	status = mac_register(mac, &igb->mac_hdl);
7985779Sxy150489 
7995779Sxy150489 	mac_free(mac);
8005779Sxy150489 
8015779Sxy150489 	return ((status == 0) ? IGB_SUCCESS : IGB_FAILURE);
8025779Sxy150489 }
8035779Sxy150489 
8045779Sxy150489 /*
8055779Sxy150489  * igb_identify_hardware - Identify the type of the chipset
8065779Sxy150489  */
8075779Sxy150489 static int
8085779Sxy150489 igb_identify_hardware(igb_t *igb)
8095779Sxy150489 {
8105779Sxy150489 	struct e1000_hw *hw = &igb->hw;
8115779Sxy150489 	struct igb_osdep *osdep = &igb->osdep;
8125779Sxy150489 
8135779Sxy150489 	/*
8145779Sxy150489 	 * Get the device id
8155779Sxy150489 	 */
8165779Sxy150489 	hw->vendor_id =
8175779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_VENID);
8185779Sxy150489 	hw->device_id =
8195779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_DEVID);
8205779Sxy150489 	hw->revision_id =
8215779Sxy150489 	    pci_config_get8(osdep->cfg_handle, PCI_CONF_REVID);
8225779Sxy150489 	hw->subsystem_device_id =
8235779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_SUBSYSID);
8245779Sxy150489 	hw->subsystem_vendor_id =
8255779Sxy150489 	    pci_config_get16(osdep->cfg_handle, PCI_CONF_SUBVENID);
8265779Sxy150489 
8275779Sxy150489 	/*
8285779Sxy150489 	 * Set the mac type of the adapter based on the device id
8295779Sxy150489 	 */
8305779Sxy150489 	if (e1000_set_mac_type(hw) != E1000_SUCCESS) {
8315779Sxy150489 		return (IGB_FAILURE);
8325779Sxy150489 	}
8335779Sxy150489 
8348571SChenlu.Chen@Sun.COM 	/*
8358571SChenlu.Chen@Sun.COM 	 * Install adapter capabilities based on mac type
8368571SChenlu.Chen@Sun.COM 	 */
8378571SChenlu.Chen@Sun.COM 	switch (hw->mac.type) {
8388571SChenlu.Chen@Sun.COM 	case e1000_82575:
8398571SChenlu.Chen@Sun.COM 		igb->capab = &igb_82575_cap;
8408571SChenlu.Chen@Sun.COM 		break;
8418571SChenlu.Chen@Sun.COM 	case e1000_82576:
8428571SChenlu.Chen@Sun.COM 		igb->capab = &igb_82576_cap;
8438571SChenlu.Chen@Sun.COM 		break;
84411155SJason.Xu@Sun.COM 	case e1000_82580:
84511155SJason.Xu@Sun.COM 		igb->capab = &igb_82580_cap;
84611155SJason.Xu@Sun.COM 		break;
8478571SChenlu.Chen@Sun.COM 	default:
8488571SChenlu.Chen@Sun.COM 		return (IGB_FAILURE);
8498571SChenlu.Chen@Sun.COM 	}
8508571SChenlu.Chen@Sun.COM 
8515779Sxy150489 	return (IGB_SUCCESS);
8525779Sxy150489 }
8535779Sxy150489 
8545779Sxy150489 /*
8555779Sxy150489  * igb_regs_map - Map the device registers
8565779Sxy150489  */
8575779Sxy150489 static int
8585779Sxy150489 igb_regs_map(igb_t *igb)
8595779Sxy150489 {
8605779Sxy150489 	dev_info_t *devinfo = igb->dip;
8615779Sxy150489 	struct e1000_hw *hw = &igb->hw;
8625779Sxy150489 	struct igb_osdep *osdep = &igb->osdep;
8635779Sxy150489 	off_t mem_size;
8645779Sxy150489 
8655779Sxy150489 	/*
8665779Sxy150489 	 * First get the size of device registers to be mapped.
8675779Sxy150489 	 */
8688571SChenlu.Chen@Sun.COM 	if (ddi_dev_regsize(devinfo, IGB_ADAPTER_REGSET, &mem_size) !=
8698571SChenlu.Chen@Sun.COM 	    DDI_SUCCESS) {
8705779Sxy150489 		return (IGB_FAILURE);
8715779Sxy150489 	}
8725779Sxy150489 
8735779Sxy150489 	/*
8745779Sxy150489 	 * Call ddi_regs_map_setup() to map registers
8755779Sxy150489 	 */
8768571SChenlu.Chen@Sun.COM 	if ((ddi_regs_map_setup(devinfo, IGB_ADAPTER_REGSET,
8775779Sxy150489 	    (caddr_t *)&hw->hw_addr, 0,
8785779Sxy150489 	    mem_size, &igb_regs_acc_attr,
8795779Sxy150489 	    &osdep->reg_handle)) != DDI_SUCCESS) {
8805779Sxy150489 		return (IGB_FAILURE);
8815779Sxy150489 	}
8825779Sxy150489 
8835779Sxy150489 	return (IGB_SUCCESS);
8845779Sxy150489 }
8855779Sxy150489 
8865779Sxy150489 /*
8875779Sxy150489  * igb_init_properties - Initialize driver properties
8885779Sxy150489  */
8895779Sxy150489 static void
8905779Sxy150489 igb_init_properties(igb_t *igb)
8915779Sxy150489 {
8925779Sxy150489 	/*
8935779Sxy150489 	 * Get conf file properties, including link settings
8945779Sxy150489 	 * jumbo frames, ring number, descriptor number, etc.
8955779Sxy150489 	 */
8965779Sxy150489 	igb_get_conf(igb);
8975779Sxy150489 }
8985779Sxy150489 
8995779Sxy150489 /*
9005779Sxy150489  * igb_init_driver_settings - Initialize driver settings
9015779Sxy150489  *
9025779Sxy150489  * The settings include hardware function pointers, bus information,
9035779Sxy150489  * rx/tx rings settings, link state, and any other parameters that
9045779Sxy150489  * need to be setup during driver initialization.
9055779Sxy150489  */
9065779Sxy150489 static int
9075779Sxy150489 igb_init_driver_settings(igb_t *igb)
9085779Sxy150489 {
9095779Sxy150489 	struct e1000_hw *hw = &igb->hw;
9105779Sxy150489 	igb_rx_ring_t *rx_ring;
9115779Sxy150489 	igb_tx_ring_t *tx_ring;
9125779Sxy150489 	uint32_t rx_size;
9135779Sxy150489 	uint32_t tx_size;
9145779Sxy150489 	int i;
9155779Sxy150489 
9165779Sxy150489 	/*
9175779Sxy150489 	 * Initialize chipset specific hardware function pointers
9185779Sxy150489 	 */
9195779Sxy150489 	if (e1000_setup_init_funcs(hw, B_TRUE) != E1000_SUCCESS) {
9205779Sxy150489 		return (IGB_FAILURE);
9215779Sxy150489 	}
9225779Sxy150489 
9235779Sxy150489 	/*
9245779Sxy150489 	 * Get bus information
9255779Sxy150489 	 */
9265779Sxy150489 	if (e1000_get_bus_info(hw) != E1000_SUCCESS) {
9275779Sxy150489 		return (IGB_FAILURE);
9285779Sxy150489 	}
9295779Sxy150489 
9305779Sxy150489 	/*
9319188SPaul.Guo@Sun.COM 	 * Get the system page size
9329188SPaul.Guo@Sun.COM 	 */
9339188SPaul.Guo@Sun.COM 	igb->page_size = ddi_ptob(igb->dip, (ulong_t)1);
9349188SPaul.Guo@Sun.COM 
9359188SPaul.Guo@Sun.COM 	/*
9365779Sxy150489 	 * Set rx buffer size
9375779Sxy150489 	 * The IP header alignment room is counted in the calculation.
9385779Sxy150489 	 * The rx buffer size is in unit of 1K that is required by the
9395779Sxy150489 	 * chipset hardware.
9405779Sxy150489 	 */
9415779Sxy150489 	rx_size = igb->max_frame_size + IPHDR_ALIGN_ROOM;
9425779Sxy150489 	igb->rx_buf_size = ((rx_size >> 10) +
9435779Sxy150489 	    ((rx_size & (((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10;
9445779Sxy150489 
9455779Sxy150489 	/*
9465779Sxy150489 	 * Set tx buffer size
9475779Sxy150489 	 */
9485779Sxy150489 	tx_size = igb->max_frame_size;
9495779Sxy150489 	igb->tx_buf_size = ((tx_size >> 10) +
9505779Sxy150489 	    ((tx_size & (((uint32_t)1 << 10) - 1)) > 0 ? 1 : 0)) << 10;
9515779Sxy150489 
9525779Sxy150489 	/*
9535779Sxy150489 	 * Initialize rx/tx rings parameters
9545779Sxy150489 	 */
9555779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
9565779Sxy150489 		rx_ring = &igb->rx_rings[i];
9575779Sxy150489 		rx_ring->index = i;
9585779Sxy150489 		rx_ring->igb = igb;
9595779Sxy150489 
9605779Sxy150489 		rx_ring->ring_size = igb->rx_ring_size;
9615779Sxy150489 		rx_ring->free_list_size = igb->rx_ring_size;
9625779Sxy150489 		rx_ring->copy_thresh = igb->rx_copy_thresh;
9635779Sxy150489 		rx_ring->limit_per_intr = igb->rx_limit_per_intr;
9645779Sxy150489 	}
9655779Sxy150489 
9665779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
9675779Sxy150489 		tx_ring = &igb->tx_rings[i];
9685779Sxy150489 		tx_ring->index = i;
9695779Sxy150489 		tx_ring->igb = igb;
9705779Sxy150489 		if (igb->tx_head_wb_enable)
9715779Sxy150489 			tx_ring->tx_recycle = igb_tx_recycle_head_wb;
9725779Sxy150489 		else
9735779Sxy150489 			tx_ring->tx_recycle = igb_tx_recycle_legacy;
9745779Sxy150489 
9755779Sxy150489 		tx_ring->ring_size = igb->tx_ring_size;
9765779Sxy150489 		tx_ring->free_list_size = igb->tx_ring_size +
9775779Sxy150489 		    (igb->tx_ring_size >> 1);
9785779Sxy150489 		tx_ring->copy_thresh = igb->tx_copy_thresh;
9795779Sxy150489 		tx_ring->recycle_thresh = igb->tx_recycle_thresh;
9805779Sxy150489 		tx_ring->overload_thresh = igb->tx_overload_thresh;
9815779Sxy150489 		tx_ring->resched_thresh = igb->tx_resched_thresh;
9825779Sxy150489 	}
9835779Sxy150489 
9845779Sxy150489 	/*
9858571SChenlu.Chen@Sun.COM 	 * Initialize values of interrupt throttling rates
9865779Sxy150489 	 */
9875779Sxy150489 	for (i = 1; i < MAX_NUM_EITR; i++)
9885779Sxy150489 		igb->intr_throttling[i] = igb->intr_throttling[0];
9895779Sxy150489 
9905779Sxy150489 	/*
9915779Sxy150489 	 * The initial link state should be "unknown"
9925779Sxy150489 	 */
9935779Sxy150489 	igb->link_state = LINK_STATE_UNKNOWN;
9945779Sxy150489 
9955779Sxy150489 	return (IGB_SUCCESS);
9965779Sxy150489 }
9975779Sxy150489 
9985779Sxy150489 /*
9995779Sxy150489  * igb_init_locks - Initialize locks
10005779Sxy150489  */
10015779Sxy150489 static void
10025779Sxy150489 igb_init_locks(igb_t *igb)
10035779Sxy150489 {
10045779Sxy150489 	igb_rx_ring_t *rx_ring;
10055779Sxy150489 	igb_tx_ring_t *tx_ring;
10065779Sxy150489 	int i;
10075779Sxy150489 
10085779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
10095779Sxy150489 		rx_ring = &igb->rx_rings[i];
10105779Sxy150489 		mutex_init(&rx_ring->rx_lock, NULL,
10115779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10125779Sxy150489 		mutex_init(&rx_ring->recycle_lock, NULL,
10135779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10145779Sxy150489 	}
10155779Sxy150489 
10165779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
10175779Sxy150489 		tx_ring = &igb->tx_rings[i];
10185779Sxy150489 		mutex_init(&tx_ring->tx_lock, NULL,
10195779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10205779Sxy150489 		mutex_init(&tx_ring->recycle_lock, NULL,
10215779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10225779Sxy150489 		mutex_init(&tx_ring->tcb_head_lock, NULL,
10235779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10245779Sxy150489 		mutex_init(&tx_ring->tcb_tail_lock, NULL,
10255779Sxy150489 		    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10265779Sxy150489 	}
10275779Sxy150489 
10285779Sxy150489 	mutex_init(&igb->gen_lock, NULL,
10295779Sxy150489 	    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10305779Sxy150489 
10315779Sxy150489 	mutex_init(&igb->watchdog_lock, NULL,
10325779Sxy150489 	    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
1033*11367SJason.Xu@Sun.COM 
1034*11367SJason.Xu@Sun.COM 	mutex_init(&igb->link_lock, NULL,
1035*11367SJason.Xu@Sun.COM 	    MUTEX_DRIVER, DDI_INTR_PRI(igb->intr_pri));
10365779Sxy150489 }
10375779Sxy150489 
10385779Sxy150489 /*
10395779Sxy150489  * igb_destroy_locks - Destroy locks
10405779Sxy150489  */
10415779Sxy150489 static void
10425779Sxy150489 igb_destroy_locks(igb_t *igb)
10435779Sxy150489 {
10445779Sxy150489 	igb_rx_ring_t *rx_ring;
10455779Sxy150489 	igb_tx_ring_t *tx_ring;
10465779Sxy150489 	int i;
10475779Sxy150489 
10485779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
10495779Sxy150489 		rx_ring = &igb->rx_rings[i];
10505779Sxy150489 		mutex_destroy(&rx_ring->rx_lock);
10515779Sxy150489 		mutex_destroy(&rx_ring->recycle_lock);
10525779Sxy150489 	}
10535779Sxy150489 
10545779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
10555779Sxy150489 		tx_ring = &igb->tx_rings[i];
10565779Sxy150489 		mutex_destroy(&tx_ring->tx_lock);
10575779Sxy150489 		mutex_destroy(&tx_ring->recycle_lock);
10585779Sxy150489 		mutex_destroy(&tx_ring->tcb_head_lock);
10595779Sxy150489 		mutex_destroy(&tx_ring->tcb_tail_lock);
10605779Sxy150489 	}
10615779Sxy150489 
10625779Sxy150489 	mutex_destroy(&igb->gen_lock);
10635779Sxy150489 	mutex_destroy(&igb->watchdog_lock);
1064*11367SJason.Xu@Sun.COM 	mutex_destroy(&igb->link_lock);
10655779Sxy150489 }
10665779Sxy150489 
10675779Sxy150489 static int
10685779Sxy150489 igb_resume(dev_info_t *devinfo)
10695779Sxy150489 {
10705779Sxy150489 	igb_t *igb;
10715779Sxy150489 
10725779Sxy150489 	igb = (igb_t *)ddi_get_driver_private(devinfo);
10735779Sxy150489 	if (igb == NULL)
10745779Sxy150489 		return (DDI_FAILURE);
10755779Sxy150489 
10765779Sxy150489 	mutex_enter(&igb->gen_lock);
10775779Sxy150489 
10785779Sxy150489 	if (igb->igb_state & IGB_STARTED) {
10795779Sxy150489 		if (igb_start(igb) != IGB_SUCCESS) {
10805779Sxy150489 			mutex_exit(&igb->gen_lock);
10815779Sxy150489 			return (DDI_FAILURE);
10825779Sxy150489 		}
10835779Sxy150489 
10845779Sxy150489 		/*
10855779Sxy150489 		 * Enable and start the watchdog timer
10865779Sxy150489 		 */
10875779Sxy150489 		igb_enable_watchdog_timer(igb);
10885779Sxy150489 	}
10895779Sxy150489 
1090*11367SJason.Xu@Sun.COM 	atomic_and_32(&igb->igb_state, ~IGB_SUSPENDED);
10915779Sxy150489 
10925779Sxy150489 	mutex_exit(&igb->gen_lock);
10935779Sxy150489 
10945779Sxy150489 	return (DDI_SUCCESS);
10955779Sxy150489 }
10965779Sxy150489 
10975779Sxy150489 static int
10985779Sxy150489 igb_suspend(dev_info_t *devinfo)
10995779Sxy150489 {
11005779Sxy150489 	igb_t *igb;
11015779Sxy150489 
11025779Sxy150489 	igb = (igb_t *)ddi_get_driver_private(devinfo);
11035779Sxy150489 	if (igb == NULL)
11045779Sxy150489 		return (DDI_FAILURE);
11055779Sxy150489 
11065779Sxy150489 	mutex_enter(&igb->gen_lock);
11075779Sxy150489 
1108*11367SJason.Xu@Sun.COM 	atomic_or_32(&igb->igb_state, IGB_SUSPENDED);
11095779Sxy150489 
11108955SChenlu.Chen@Sun.COM 	if (!(igb->igb_state & IGB_STARTED)) {
11118955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->gen_lock);
11128955SChenlu.Chen@Sun.COM 		return (DDI_SUCCESS);
11138955SChenlu.Chen@Sun.COM 	}
11148955SChenlu.Chen@Sun.COM 
11155779Sxy150489 	igb_stop(igb);
11165779Sxy150489 
11175779Sxy150489 	mutex_exit(&igb->gen_lock);
11185779Sxy150489 
11195779Sxy150489 	/*
11205779Sxy150489 	 * Disable and stop the watchdog timer
11215779Sxy150489 	 */
11225779Sxy150489 	igb_disable_watchdog_timer(igb);
11235779Sxy150489 
11245779Sxy150489 	return (DDI_SUCCESS);
11255779Sxy150489 }
11265779Sxy150489 
11275779Sxy150489 static int
11285779Sxy150489 igb_init(igb_t *igb)
11295779Sxy150489 {
11308955SChenlu.Chen@Sun.COM 	int i;
11318955SChenlu.Chen@Sun.COM 
11328955SChenlu.Chen@Sun.COM 	mutex_enter(&igb->gen_lock);
11338955SChenlu.Chen@Sun.COM 
11348955SChenlu.Chen@Sun.COM 	/*
11358955SChenlu.Chen@Sun.COM 	 * Initilize the adapter
11368955SChenlu.Chen@Sun.COM 	 */
11378955SChenlu.Chen@Sun.COM 	if (igb_init_adapter(igb) != IGB_SUCCESS) {
11388955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->gen_lock);
11398955SChenlu.Chen@Sun.COM 		igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
11408955SChenlu.Chen@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
11418955SChenlu.Chen@Sun.COM 		return (IGB_FAILURE);
11428955SChenlu.Chen@Sun.COM 	}
11438955SChenlu.Chen@Sun.COM 
11448955SChenlu.Chen@Sun.COM 	/*
11458955SChenlu.Chen@Sun.COM 	 * Setup the rx/tx rings
11468955SChenlu.Chen@Sun.COM 	 */
11478955SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_rx_rings; i++)
11488955SChenlu.Chen@Sun.COM 		mutex_enter(&igb->rx_rings[i].rx_lock);
11498955SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_tx_rings; i++)
11508955SChenlu.Chen@Sun.COM 		mutex_enter(&igb->tx_rings[i].tx_lock);
11518955SChenlu.Chen@Sun.COM 
11528955SChenlu.Chen@Sun.COM 	igb_setup_rings(igb);
11538955SChenlu.Chen@Sun.COM 
11548955SChenlu.Chen@Sun.COM 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
11558955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->tx_rings[i].tx_lock);
11568955SChenlu.Chen@Sun.COM 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
11578955SChenlu.Chen@Sun.COM 		mutex_exit(&igb->rx_rings[i].rx_lock);
11588955SChenlu.Chen@Sun.COM 
1159*11367SJason.Xu@Sun.COM 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
1160*11367SJason.Xu@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
1161*11367SJason.Xu@Sun.COM 		return (IGB_FAILURE);
1162*11367SJason.Xu@Sun.COM 	}
1163*11367SJason.Xu@Sun.COM 
11648955SChenlu.Chen@Sun.COM 	mutex_exit(&igb->gen_lock);
11658955SChenlu.Chen@Sun.COM 
11668955SChenlu.Chen@Sun.COM 	return (IGB_SUCCESS);
11678955SChenlu.Chen@Sun.COM }
11688955SChenlu.Chen@Sun.COM 
11698955SChenlu.Chen@Sun.COM /*
11708955SChenlu.Chen@Sun.COM  * igb_init_mac_address - Initialize the default MAC address
11718955SChenlu.Chen@Sun.COM  *
11728955SChenlu.Chen@Sun.COM  * On success, the MAC address is entered in the igb->hw.mac.addr
11738955SChenlu.Chen@Sun.COM  * and hw->mac.perm_addr fields and the adapter's RAR(0) receive
11748955SChenlu.Chen@Sun.COM  * address register.
11758955SChenlu.Chen@Sun.COM  *
11768955SChenlu.Chen@Sun.COM  * Important side effects:
11778955SChenlu.Chen@Sun.COM  * 1. adapter is reset - this is required to put it in a known state.
11788955SChenlu.Chen@Sun.COM  * 2. all of non-volatile memory (NVM) is read & checksummed - NVM is where
11798955SChenlu.Chen@Sun.COM  * MAC address and all default settings are stored, so a valid checksum
11808955SChenlu.Chen@Sun.COM  * is required.
11818955SChenlu.Chen@Sun.COM  */
11828955SChenlu.Chen@Sun.COM static int
11838955SChenlu.Chen@Sun.COM igb_init_mac_address(igb_t *igb)
11848955SChenlu.Chen@Sun.COM {
11855779Sxy150489 	struct e1000_hw *hw = &igb->hw;
11865779Sxy150489 
11878275SEric Cheng 	ASSERT(mutex_owned(&igb->gen_lock));
11885779Sxy150489 
11895779Sxy150489 	/*
11905779Sxy150489 	 * Reset chipset to put the hardware in a known state
11918955SChenlu.Chen@Sun.COM 	 * before we try to get MAC address from NVM.
11925779Sxy150489 	 */
11936624Sgl147354 	if (e1000_reset_hw(hw) != E1000_SUCCESS) {
11948955SChenlu.Chen@Sun.COM 		igb_error(igb, "Adapter reset failed.");
11958955SChenlu.Chen@Sun.COM 		goto init_mac_fail;
11966624Sgl147354 	}
11975779Sxy150489 
11985779Sxy150489 	/*
11995779Sxy150489 	 * NVM validation
12005779Sxy150489 	 */
12015779Sxy150489 	if (e1000_validate_nvm_checksum(hw) < 0) {
12025779Sxy150489 		/*
12035779Sxy150489 		 * Some PCI-E parts fail the first check due to
12045779Sxy150489 		 * the link being in sleep state.  Call it again,
12055779Sxy150489 		 * if it fails a second time its a real issue.
12065779Sxy150489 		 */
12075779Sxy150489 		if (e1000_validate_nvm_checksum(hw) < 0) {
12085779Sxy150489 			igb_error(igb,
12095779Sxy150489 			    "Invalid NVM checksum. Please contact "
12105779Sxy150489 			    "the vendor to update the NVM.");
12118955SChenlu.Chen@Sun.COM 			goto init_mac_fail;
12125779Sxy150489 		}
12135779Sxy150489 	}
12145779Sxy150489 
12155779Sxy150489 	/*
12168955SChenlu.Chen@Sun.COM 	 * Get the mac address
12178955SChenlu.Chen@Sun.COM 	 * This function should handle SPARC case correctly.
12188955SChenlu.Chen@Sun.COM 	 */
12198955SChenlu.Chen@Sun.COM 	if (!igb_find_mac_address(igb)) {
12208955SChenlu.Chen@Sun.COM 		igb_error(igb, "Failed to get the mac address");
12218955SChenlu.Chen@Sun.COM 		goto init_mac_fail;
12228955SChenlu.Chen@Sun.COM 	}
12238955SChenlu.Chen@Sun.COM 
12248955SChenlu.Chen@Sun.COM 	/* Validate mac address */
12258955SChenlu.Chen@Sun.COM 	if (!is_valid_mac_addr(hw->mac.addr)) {
12268955SChenlu.Chen@Sun.COM 		igb_error(igb, "Invalid mac address");
12278955SChenlu.Chen@Sun.COM 		goto init_mac_fail;
12288955SChenlu.Chen@Sun.COM 	}
12298955SChenlu.Chen@Sun.COM 
12308955SChenlu.Chen@Sun.COM 	return (IGB_SUCCESS);
12318955SChenlu.Chen@Sun.COM 
12328955SChenlu.Chen@Sun.COM init_mac_fail:
12338955SChenlu.Chen@Sun.COM 	return (IGB_FAILURE);
12348955SChenlu.Chen@Sun.COM }
12358955SChenlu.Chen@Sun.COM 
12368955SChenlu.Chen@Sun.COM /*
12378955SChenlu.Chen@Sun.COM  * igb_init_adapter - Initialize the adapter
12388955SChenlu.Chen@Sun.COM  */
12398955SChenlu.Chen@Sun.COM static int
12408955SChenlu.Chen@Sun.COM igb_init_adapter(igb_t *igb)
12418955SChenlu.Chen@Sun.COM {
12428955SChenlu.Chen@Sun.COM 	struct e1000_hw *hw = &igb->hw;
12438955SChenlu.Chen@Sun.COM 	uint32_t pba;
12448955SChenlu.Chen@Sun.COM 	uint32_t high_water;
12458955SChenlu.Chen@Sun.COM 	int i;
12468955SChenlu.Chen@Sun.COM 
12478955SChenlu.Chen@Sun.COM 	ASSERT(mutex_owned(&igb->gen_lock));
12488955SChenlu.Chen@Sun.COM 
12498955SChenlu.Chen@Sun.COM 	/*
12508955SChenlu.Chen@Sun.COM 	 * In order to obtain the default MAC address, this will reset the
12518955SChenlu.Chen@Sun.COM 	 * adapter and validate the NVM that the address and many other
12528955SChenlu.Chen@Sun.COM 	 * default settings come from.
12538955SChenlu.Chen@Sun.COM 	 */
12548955SChenlu.Chen@Sun.COM 	if (igb_init_mac_address(igb) != IGB_SUCCESS) {
12558955SChenlu.Chen@Sun.COM 		igb_error(igb, "Failed to initialize MAC address");
12568955SChenlu.Chen@Sun.COM 		goto init_adapter_fail;
12578955SChenlu.Chen@Sun.COM 	}
12588955SChenlu.Chen@Sun.COM 
12598955SChenlu.Chen@Sun.COM 	/*
12605779Sxy150489 	 * Setup flow control
12615779Sxy150489 	 *
12625779Sxy150489 	 * These parameters set thresholds for the adapter's generation(Tx)
12635779Sxy150489 	 * and response(Rx) to Ethernet PAUSE frames.  These are just threshold
12645779Sxy150489 	 * settings.  Flow control is enabled or disabled in the configuration
12655779Sxy150489 	 * file.
12665779Sxy150489 	 * High-water mark is set down from the top of the rx fifo (not
12675779Sxy150489 	 * sensitive to max_frame_size) and low-water is set just below
12685779Sxy150489 	 * high-water mark.
12695779Sxy150489 	 * The high water mark must be low enough to fit one full frame above
12705779Sxy150489 	 * it in the rx FIFO.  Should be the lower of:
12715779Sxy150489 	 * 90% of the Rx FIFO size, or the full Rx FIFO size minus one full
12725779Sxy150489 	 * frame.
12735779Sxy150489 	 */
12748955SChenlu.Chen@Sun.COM 	/*
12758955SChenlu.Chen@Sun.COM 	 * The default setting of PBA is correct for 82575 and other supported
12768955SChenlu.Chen@Sun.COM 	 * adapters do not have the E1000_PBA register, so PBA value is only
12778955SChenlu.Chen@Sun.COM 	 * used for calculation here and is never written to the adapter.
12788955SChenlu.Chen@Sun.COM 	 */
12798571SChenlu.Chen@Sun.COM 	if (hw->mac.type == e1000_82575) {
12808571SChenlu.Chen@Sun.COM 		pba = E1000_PBA_34K;
12818571SChenlu.Chen@Sun.COM 	} else {
12828571SChenlu.Chen@Sun.COM 		pba = E1000_PBA_64K;
12838571SChenlu.Chen@Sun.COM 	}
12848571SChenlu.Chen@Sun.COM 
12855779Sxy150489 	high_water = min(((pba << 10) * 9 / 10),
12865779Sxy150489 	    ((pba << 10) - igb->max_frame_size));
12875779Sxy150489 
12888571SChenlu.Chen@Sun.COM 	if (hw->mac.type == e1000_82575) {
12898571SChenlu.Chen@Sun.COM 		/* 8-byte granularity */
12908571SChenlu.Chen@Sun.COM 		hw->fc.high_water = high_water & 0xFFF8;
12918571SChenlu.Chen@Sun.COM 		hw->fc.low_water = hw->fc.high_water - 8;
12928571SChenlu.Chen@Sun.COM 	} else {
12938571SChenlu.Chen@Sun.COM 		/* 16-byte granularity */
12948571SChenlu.Chen@Sun.COM 		hw->fc.high_water = high_water & 0xFFF0;
12958571SChenlu.Chen@Sun.COM 		hw->fc.low_water = hw->fc.high_water - 16;
12968571SChenlu.Chen@Sun.COM 	}
12978571SChenlu.Chen@Sun.COM 
12985779Sxy150489 	hw->fc.pause_time = E1000_FC_PAUSE_TIME;
12995779Sxy150489 	hw->fc.send_xon = B_TRUE;
13005779Sxy150489 
130111155SJason.Xu@Sun.COM 	(void) e1000_validate_mdi_setting(hw);
13028955SChenlu.Chen@Sun.COM 
13035779Sxy150489 	/*
13048955SChenlu.Chen@Sun.COM 	 * Reset the chipset hardware the second time to put PBA settings
13058955SChenlu.Chen@Sun.COM 	 * into effect.
13065779Sxy150489 	 */
13076624Sgl147354 	if (e1000_reset_hw(hw) != E1000_SUCCESS) {
13088955SChenlu.Chen@Sun.COM 		igb_error(igb, "Second reset failed");
13098955SChenlu.Chen@Sun.COM 		goto init_adapter_fail;
13106624Sgl147354 	}
13115779Sxy150489 
13125779Sxy150489 	/*
13135779Sxy150489 	 * Don't wait for auto-negotiation to complete
13145779Sxy150489 	 */
13155779Sxy150489 	hw->phy.autoneg_wait_to_complete = B_FALSE;
13165779Sxy150489 
13175779Sxy150489 	/*
13185779Sxy150489 	 * Copper options
13195779Sxy150489 	 */
13205779Sxy150489 	if (hw->phy.media_type == e1000_media_type_copper) {
13215779Sxy150489 		hw->phy.mdix = 0;	/* AUTO_ALL_MODES */
13225779Sxy150489 		hw->phy.disable_polarity_correction = B_FALSE;
13235779Sxy150489 		hw->phy.ms_type = e1000_ms_hw_default; /* E1000_MASTER_SLAVE */
13245779Sxy150489 	}
13255779Sxy150489 
13265779Sxy150489 	/*
13275779Sxy150489 	 * Initialize link settings
13285779Sxy150489 	 */
13295779Sxy150489 	(void) igb_setup_link(igb, B_FALSE);
13305779Sxy150489 
13315779Sxy150489 	/*
13325779Sxy150489 	 * Configure/Initialize hardware
13335779Sxy150489 	 */
13345779Sxy150489 	if (e1000_init_hw(hw) != E1000_SUCCESS) {
13355779Sxy150489 		igb_error(igb, "Failed to initialize hardware");
13368955SChenlu.Chen@Sun.COM 		goto init_adapter_fail;
13375779Sxy150489 	}
13385779Sxy150489 
13395779Sxy150489 	/*
1340*11367SJason.Xu@Sun.COM 	 *  Start the link setup timer
1341*11367SJason.Xu@Sun.COM 	 */
1342*11367SJason.Xu@Sun.COM 	igb_start_link_timer(igb);
1343*11367SJason.Xu@Sun.COM 
1344*11367SJason.Xu@Sun.COM 	/*
13458955SChenlu.Chen@Sun.COM 	 * Disable wakeup control by default
13468955SChenlu.Chen@Sun.COM 	 */
13478955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_WUC, 0);
13488955SChenlu.Chen@Sun.COM 
13498955SChenlu.Chen@Sun.COM 	/*
13508955SChenlu.Chen@Sun.COM 	 * Record phy info in hw struct
13518955SChenlu.Chen@Sun.COM 	 */
13528955SChenlu.Chen@Sun.COM 	(void) e1000_get_phy_info(hw);
13538955SChenlu.Chen@Sun.COM 
13548955SChenlu.Chen@Sun.COM 	/*
13555779Sxy150489 	 * Make sure driver has control
13565779Sxy150489 	 */
13575779Sxy150489 	igb_get_driver_control(hw);
13585779Sxy150489 
13595779Sxy150489 	/*
13608955SChenlu.Chen@Sun.COM 	 * Restore LED settings to the default from EEPROM
13618955SChenlu.Chen@Sun.COM 	 * to meet the standard for Sun platforms.
13628955SChenlu.Chen@Sun.COM 	 */
13638955SChenlu.Chen@Sun.COM 	(void) e1000_cleanup_led(hw);
13648955SChenlu.Chen@Sun.COM 
13658955SChenlu.Chen@Sun.COM 	/*
13665779Sxy150489 	 * Setup MSI-X interrupts
13675779Sxy150489 	 */
13685779Sxy150489 	if (igb->intr_type == DDI_INTR_TYPE_MSIX)
13698571SChenlu.Chen@Sun.COM 		igb->capab->setup_msix(igb);
13705779Sxy150489 
13715779Sxy150489 	/*
13725779Sxy150489 	 * Initialize unicast addresses.
13735779Sxy150489 	 */
13745779Sxy150489 	igb_init_unicst(igb);
13755779Sxy150489 
13765779Sxy150489 	/*
13775779Sxy150489 	 * Setup and initialize the mctable structures.
13785779Sxy150489 	 */
13795779Sxy150489 	igb_setup_multicst(igb);
13805779Sxy150489 
13815779Sxy150489 	/*
13825779Sxy150489 	 * Set interrupt throttling rate
13835779Sxy150489 	 */
13845779Sxy150489 	for (i = 0; i < igb->intr_cnt; i++)
13855779Sxy150489 		E1000_WRITE_REG(hw, E1000_EITR(i), igb->intr_throttling[i]);
13865779Sxy150489 
13875779Sxy150489 	/*
13885779Sxy150489 	 * Save the state of the phy
13895779Sxy150489 	 */
13905779Sxy150489 	igb_get_phy_state(igb);
13915779Sxy150489 
13925779Sxy150489 	return (IGB_SUCCESS);
13938955SChenlu.Chen@Sun.COM 
13948955SChenlu.Chen@Sun.COM init_adapter_fail:
13958955SChenlu.Chen@Sun.COM 	/*
13968955SChenlu.Chen@Sun.COM 	 * Reset PHY if possible
13978955SChenlu.Chen@Sun.COM 	 */
13988955SChenlu.Chen@Sun.COM 	if (e1000_check_reset_block(hw) == E1000_SUCCESS)
13998955SChenlu.Chen@Sun.COM 		(void) e1000_phy_hw_reset(hw);
14008955SChenlu.Chen@Sun.COM 
14018955SChenlu.Chen@Sun.COM 	return (IGB_FAILURE);
14025779Sxy150489 }
14035779Sxy150489 
14045779Sxy150489 /*
14058955SChenlu.Chen@Sun.COM  * igb_stop_adapter - Stop the adapter
14065779Sxy150489  */
14075779Sxy150489 static void
14088955SChenlu.Chen@Sun.COM igb_stop_adapter(igb_t *igb)
14095779Sxy150489 {
14105779Sxy150489 	struct e1000_hw *hw = &igb->hw;
14115779Sxy150489 
14125779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
14135779Sxy150489 
1414*11367SJason.Xu@Sun.COM 	/* Stop the link setup timer */
1415*11367SJason.Xu@Sun.COM 	igb_stop_link_timer(igb);
1416*11367SJason.Xu@Sun.COM 
14175779Sxy150489 	/* Tell firmware driver is no longer in control */
14185779Sxy150489 	igb_release_driver_control(hw);
14195779Sxy150489 
14205779Sxy150489 	/*
14215779Sxy150489 	 * Reset the chipset
14225779Sxy150489 	 */
14236624Sgl147354 	if (e1000_reset_hw(hw) != E1000_SUCCESS) {
14246624Sgl147354 		igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
14256624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
14266624Sgl147354 	}
14275779Sxy150489 
14285779Sxy150489 	/*
14298955SChenlu.Chen@Sun.COM 	 * e1000_phy_hw_reset is not needed here, MAC reset above is sufficient
14305779Sxy150489 	 */
14315779Sxy150489 }
14325779Sxy150489 
14335779Sxy150489 /*
14345779Sxy150489  * igb_reset - Reset the chipset and restart the driver.
14355779Sxy150489  *
14365779Sxy150489  * It involves stopping and re-starting the chipset,
14375779Sxy150489  * and re-configuring the rx/tx rings.
14385779Sxy150489  */
14395779Sxy150489 static int
14405779Sxy150489 igb_reset(igb_t *igb)
14415779Sxy150489 {
14425779Sxy150489 	int i;
14435779Sxy150489 
14445779Sxy150489 	mutex_enter(&igb->gen_lock);
14455779Sxy150489 
14465779Sxy150489 	ASSERT(igb->igb_state & IGB_STARTED);
1447*11367SJason.Xu@Sun.COM 	atomic_and_32(&igb->igb_state, ~IGB_STARTED);
14485779Sxy150489 
14495779Sxy150489 	/*
14505779Sxy150489 	 * Disable the adapter interrupts to stop any rx/tx activities
14515779Sxy150489 	 * before draining pending data and resetting hardware.
14525779Sxy150489 	 */
14535779Sxy150489 	igb_disable_adapter_interrupts(igb);
14545779Sxy150489 
14555779Sxy150489 	/*
14565779Sxy150489 	 * Drain the pending transmit packets
14575779Sxy150489 	 */
14585779Sxy150489 	(void) igb_tx_drain(igb);
14595779Sxy150489 
14605779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++)
14615779Sxy150489 		mutex_enter(&igb->rx_rings[i].rx_lock);
14625779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++)
14635779Sxy150489 		mutex_enter(&igb->tx_rings[i].tx_lock);
14645779Sxy150489 
14655779Sxy150489 	/*
14668955SChenlu.Chen@Sun.COM 	 * Stop the adapter
14675779Sxy150489 	 */
14688955SChenlu.Chen@Sun.COM 	igb_stop_adapter(igb);
14695779Sxy150489 
14705779Sxy150489 	/*
14715779Sxy150489 	 * Clean the pending tx data/resources
14725779Sxy150489 	 */
14735779Sxy150489 	igb_tx_clean(igb);
14745779Sxy150489 
14755779Sxy150489 	/*
14768955SChenlu.Chen@Sun.COM 	 * Start the adapter
14775779Sxy150489 	 */
14788955SChenlu.Chen@Sun.COM 	if (igb_init_adapter(igb) != IGB_SUCCESS) {
14796624Sgl147354 		igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
14805779Sxy150489 		goto reset_failure;
14815779Sxy150489 	}
14825779Sxy150489 
14835779Sxy150489 	/*
14845779Sxy150489 	 * Setup the rx/tx rings
14855779Sxy150489 	 */
14865779Sxy150489 	igb_setup_rings(igb);
14875779Sxy150489 
1488*11367SJason.Xu@Sun.COM 	atomic_and_32(&igb->igb_state, ~(IGB_ERROR | IGB_STALL));
1489*11367SJason.Xu@Sun.COM 
14905779Sxy150489 	/*
14915779Sxy150489 	 * Enable adapter interrupts
14925779Sxy150489 	 * The interrupts must be enabled after the driver state is START
14935779Sxy150489 	 */
14948571SChenlu.Chen@Sun.COM 	igb->capab->enable_intr(igb);
14955779Sxy150489 
14966624Sgl147354 	if (igb_check_acc_handle(igb->osdep.cfg_handle) != DDI_FM_OK)
14976624Sgl147354 		goto reset_failure;
14986624Sgl147354 
14996624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
15006624Sgl147354 		goto reset_failure;
15016624Sgl147354 
15025779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
15035779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
15045779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
15055779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
15065779Sxy150489 
1507*11367SJason.Xu@Sun.COM 	atomic_or_32(&igb->igb_state, IGB_STARTED);
1508*11367SJason.Xu@Sun.COM 
15095779Sxy150489 	mutex_exit(&igb->gen_lock);
15105779Sxy150489 
15115779Sxy150489 	return (IGB_SUCCESS);
15125779Sxy150489 
15135779Sxy150489 reset_failure:
15145779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
15155779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
15165779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
15175779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
15185779Sxy150489 
15195779Sxy150489 	mutex_exit(&igb->gen_lock);
15205779Sxy150489 
15216624Sgl147354 	ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
15226624Sgl147354 
15235779Sxy150489 	return (IGB_FAILURE);
15245779Sxy150489 }
15255779Sxy150489 
15265779Sxy150489 /*
15275779Sxy150489  * igb_tx_clean - Clean the pending transmit packets and DMA resources
15285779Sxy150489  */
15295779Sxy150489 static void
15305779Sxy150489 igb_tx_clean(igb_t *igb)
15315779Sxy150489 {
15325779Sxy150489 	igb_tx_ring_t *tx_ring;
15335779Sxy150489 	tx_control_block_t *tcb;
15345779Sxy150489 	link_list_t pending_list;
15355779Sxy150489 	uint32_t desc_num;
15365779Sxy150489 	int i, j;
15375779Sxy150489 
15385779Sxy150489 	LINK_LIST_INIT(&pending_list);
15395779Sxy150489 
15405779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
15415779Sxy150489 		tx_ring = &igb->tx_rings[i];
15425779Sxy150489 
15435779Sxy150489 		mutex_enter(&tx_ring->recycle_lock);
15445779Sxy150489 
15455779Sxy150489 		/*
15465779Sxy150489 		 * Clean the pending tx data - the pending packets in the
15475779Sxy150489 		 * work_list that have no chances to be transmitted again.
15485779Sxy150489 		 *
15495779Sxy150489 		 * We must ensure the chipset is stopped or the link is down
15505779Sxy150489 		 * before cleaning the transmit packets.
15515779Sxy150489 		 */
15525779Sxy150489 		desc_num = 0;
15535779Sxy150489 		for (j = 0; j < tx_ring->ring_size; j++) {
15545779Sxy150489 			tcb = tx_ring->work_list[j];
15555779Sxy150489 			if (tcb != NULL) {
15565779Sxy150489 				desc_num += tcb->desc_num;
15575779Sxy150489 
15585779Sxy150489 				tx_ring->work_list[j] = NULL;
15595779Sxy150489 
15605779Sxy150489 				igb_free_tcb(tcb);
15615779Sxy150489 
15625779Sxy150489 				LIST_PUSH_TAIL(&pending_list, &tcb->link);
15635779Sxy150489 			}
15645779Sxy150489 		}
15655779Sxy150489 
15665779Sxy150489 		if (desc_num > 0) {
15675779Sxy150489 			atomic_add_32(&tx_ring->tbd_free, desc_num);
15685779Sxy150489 			ASSERT(tx_ring->tbd_free == tx_ring->ring_size);
15695779Sxy150489 
15705779Sxy150489 			/*
15717072Sxy150489 			 * Reset the head and tail pointers of the tbd ring;
15727072Sxy150489 			 * Reset the head write-back if it is enabled.
15735779Sxy150489 			 */
15745779Sxy150489 			tx_ring->tbd_head = 0;
15755779Sxy150489 			tx_ring->tbd_tail = 0;
15767072Sxy150489 			if (igb->tx_head_wb_enable)
15777072Sxy150489 				*tx_ring->tbd_head_wb = 0;
15785779Sxy150489 
15795779Sxy150489 			E1000_WRITE_REG(&igb->hw, E1000_TDH(tx_ring->index), 0);
15805779Sxy150489 			E1000_WRITE_REG(&igb->hw, E1000_TDT(tx_ring->index), 0);
15815779Sxy150489 		}
15825779Sxy150489 
15835779Sxy150489 		mutex_exit(&tx_ring->recycle_lock);
15845779Sxy150489 
15855779Sxy150489 		/*
15865779Sxy150489 		 * Add the tx control blocks in the pending list to
15875779Sxy150489 		 * the free list.
15885779Sxy150489 		 */
15895779Sxy150489 		igb_put_free_list(tx_ring, &pending_list);
15905779Sxy150489 	}
15915779Sxy150489 }
15925779Sxy150489 
15935779Sxy150489 /*
15945779Sxy150489  * igb_tx_drain - Drain the tx rings to allow pending packets to be transmitted
15955779Sxy150489  */
15965779Sxy150489 static boolean_t
15975779Sxy150489 igb_tx_drain(igb_t *igb)
15985779Sxy150489 {
15995779Sxy150489 	igb_tx_ring_t *tx_ring;
16005779Sxy150489 	boolean_t done;
16015779Sxy150489 	int i, j;
16025779Sxy150489 
16035779Sxy150489 	/*
16045779Sxy150489 	 * Wait for a specific time to allow pending tx packets
16055779Sxy150489 	 * to be transmitted.
16065779Sxy150489 	 *
16075779Sxy150489 	 * Check the counter tbd_free to see if transmission is done.
16085779Sxy150489 	 * No lock protection is needed here.
16095779Sxy150489 	 *
16105779Sxy150489 	 * Return B_TRUE if all pending packets have been transmitted;
16115779Sxy150489 	 * Otherwise return B_FALSE;
16125779Sxy150489 	 */
16135779Sxy150489 	for (i = 0; i < TX_DRAIN_TIME; i++) {
16145779Sxy150489 
16155779Sxy150489 		done = B_TRUE;
16165779Sxy150489 		for (j = 0; j < igb->num_tx_rings; j++) {
16175779Sxy150489 			tx_ring = &igb->tx_rings[j];
16185779Sxy150489 			done = done &&
16195779Sxy150489 			    (tx_ring->tbd_free == tx_ring->ring_size);
16205779Sxy150489 		}
16215779Sxy150489 
16225779Sxy150489 		if (done)
16235779Sxy150489 			break;
16245779Sxy150489 
16255779Sxy150489 		msec_delay(1);
16265779Sxy150489 	}
16275779Sxy150489 
16285779Sxy150489 	return (done);
16295779Sxy150489 }
16305779Sxy150489 
16315779Sxy150489 /*
16325779Sxy150489  * igb_rx_drain - Wait for all rx buffers to be released by upper layer
16335779Sxy150489  */
16345779Sxy150489 static boolean_t
16355779Sxy150489 igb_rx_drain(igb_t *igb)
16365779Sxy150489 {
16375779Sxy150489 	igb_rx_ring_t *rx_ring;
16385779Sxy150489 	boolean_t done;
16395779Sxy150489 	int i, j;
16405779Sxy150489 
16415779Sxy150489 	/*
16425779Sxy150489 	 * Polling the rx free list to check if those rx buffers held by
16435779Sxy150489 	 * the upper layer are released.
16445779Sxy150489 	 *
16455779Sxy150489 	 * Check the counter rcb_free to see if all pending buffers are
16465779Sxy150489 	 * released. No lock protection is needed here.
16475779Sxy150489 	 *
16485779Sxy150489 	 * Return B_TRUE if all pending buffers have been released;
16495779Sxy150489 	 * Otherwise return B_FALSE;
16505779Sxy150489 	 */
16515779Sxy150489 	for (i = 0; i < RX_DRAIN_TIME; i++) {
16525779Sxy150489 
16535779Sxy150489 		done = B_TRUE;
16545779Sxy150489 		for (j = 0; j < igb->num_rx_rings; j++) {
16555779Sxy150489 			rx_ring = &igb->rx_rings[j];
16565779Sxy150489 			done = done &&
16575779Sxy150489 			    (rx_ring->rcb_free == rx_ring->free_list_size);
16585779Sxy150489 		}
16595779Sxy150489 
16605779Sxy150489 		if (done)
16615779Sxy150489 			break;
16625779Sxy150489 
16635779Sxy150489 		msec_delay(1);
16645779Sxy150489 	}
16655779Sxy150489 
16665779Sxy150489 	return (done);
16675779Sxy150489 }
16685779Sxy150489 
16695779Sxy150489 /*
16705779Sxy150489  * igb_start - Start the driver/chipset
16715779Sxy150489  */
16725779Sxy150489 int
16735779Sxy150489 igb_start(igb_t *igb)
16745779Sxy150489 {
16755779Sxy150489 	int i;
16765779Sxy150489 
16775779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
16785779Sxy150489 
16795779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++)
16805779Sxy150489 		mutex_enter(&igb->rx_rings[i].rx_lock);
16815779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++)
16825779Sxy150489 		mutex_enter(&igb->tx_rings[i].tx_lock);
16835779Sxy150489 
16845779Sxy150489 	/*
16858955SChenlu.Chen@Sun.COM 	 * Start the adapter
16865779Sxy150489 	 */
16878955SChenlu.Chen@Sun.COM 	if ((igb->attach_progress & ATTACH_PROGRESS_INIT_ADAPTER) == 0) {
16888955SChenlu.Chen@Sun.COM 		if (igb_init_adapter(igb) != IGB_SUCCESS) {
16898275SEric Cheng 			igb_fm_ereport(igb, DDI_FM_DEVICE_INVAL_STATE);
16908275SEric Cheng 			goto start_failure;
16918275SEric Cheng 		}
16928955SChenlu.Chen@Sun.COM 		igb->attach_progress |= ATTACH_PROGRESS_INIT_ADAPTER;
16938955SChenlu.Chen@Sun.COM 
16948955SChenlu.Chen@Sun.COM 		/*
16958955SChenlu.Chen@Sun.COM 		 * Setup the rx/tx rings
16968955SChenlu.Chen@Sun.COM 		 */
16978955SChenlu.Chen@Sun.COM 		igb_setup_rings(igb);
16985779Sxy150489 	}
16995779Sxy150489 
17005779Sxy150489 	/*
17015779Sxy150489 	 * Enable adapter interrupts
17025779Sxy150489 	 * The interrupts must be enabled after the driver state is START
17035779Sxy150489 	 */
17048571SChenlu.Chen@Sun.COM 	igb->capab->enable_intr(igb);
17055779Sxy150489 
17066624Sgl147354 	if (igb_check_acc_handle(igb->osdep.cfg_handle) != DDI_FM_OK)
17076624Sgl147354 		goto start_failure;
17086624Sgl147354 
17096624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
17106624Sgl147354 		goto start_failure;
17116624Sgl147354 
17125779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
17135779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
17145779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
17155779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
17165779Sxy150489 
17175779Sxy150489 	return (IGB_SUCCESS);
17185779Sxy150489 
17195779Sxy150489 start_failure:
17205779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
17215779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
17225779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
17235779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
17245779Sxy150489 
17256624Sgl147354 	ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
17266624Sgl147354 
17275779Sxy150489 	return (IGB_FAILURE);
17285779Sxy150489 }
17295779Sxy150489 
17305779Sxy150489 /*
17315779Sxy150489  * igb_stop - Stop the driver/chipset
17325779Sxy150489  */
17335779Sxy150489 void
17345779Sxy150489 igb_stop(igb_t *igb)
17355779Sxy150489 {
17365779Sxy150489 	int i;
17375779Sxy150489 
17385779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
17395779Sxy150489 
17408955SChenlu.Chen@Sun.COM 	igb->attach_progress &= ~ATTACH_PROGRESS_INIT_ADAPTER;
17418275SEric Cheng 
17425779Sxy150489 	/*
17435779Sxy150489 	 * Disable the adapter interrupts
17445779Sxy150489 	 */
17455779Sxy150489 	igb_disable_adapter_interrupts(igb);
17465779Sxy150489 
17475779Sxy150489 	/*
17485779Sxy150489 	 * Drain the pending tx packets
17495779Sxy150489 	 */
17505779Sxy150489 	(void) igb_tx_drain(igb);
17515779Sxy150489 
17525779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++)
17535779Sxy150489 		mutex_enter(&igb->rx_rings[i].rx_lock);
17545779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++)
17555779Sxy150489 		mutex_enter(&igb->tx_rings[i].tx_lock);
17565779Sxy150489 
17575779Sxy150489 	/*
17588955SChenlu.Chen@Sun.COM 	 * Stop the adapter
17595779Sxy150489 	 */
17608955SChenlu.Chen@Sun.COM 	igb_stop_adapter(igb);
17615779Sxy150489 
17625779Sxy150489 	/*
17635779Sxy150489 	 * Clean the pending tx data/resources
17645779Sxy150489 	 */
17655779Sxy150489 	igb_tx_clean(igb);
17665779Sxy150489 
17675779Sxy150489 	for (i = igb->num_tx_rings - 1; i >= 0; i--)
17685779Sxy150489 		mutex_exit(&igb->tx_rings[i].tx_lock);
17695779Sxy150489 	for (i = igb->num_rx_rings - 1; i >= 0; i--)
17705779Sxy150489 		mutex_exit(&igb->rx_rings[i].rx_lock);
17716624Sgl147354 
17726624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK)
17736624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
17745779Sxy150489 }
17755779Sxy150489 
17765779Sxy150489 /*
17775779Sxy150489  * igb_alloc_rings - Allocate memory space for rx/tx rings
17785779Sxy150489  */
17795779Sxy150489 static int
17805779Sxy150489 igb_alloc_rings(igb_t *igb)
17815779Sxy150489 {
17825779Sxy150489 	/*
17835779Sxy150489 	 * Allocate memory space for rx rings
17845779Sxy150489 	 */
17855779Sxy150489 	igb->rx_rings = kmem_zalloc(
17865779Sxy150489 	    sizeof (igb_rx_ring_t) * igb->num_rx_rings,
17875779Sxy150489 	    KM_NOSLEEP);
17885779Sxy150489 
17895779Sxy150489 	if (igb->rx_rings == NULL) {
17905779Sxy150489 		return (IGB_FAILURE);
17915779Sxy150489 	}
17925779Sxy150489 
17935779Sxy150489 	/*
17945779Sxy150489 	 * Allocate memory space for tx rings
17955779Sxy150489 	 */
17965779Sxy150489 	igb->tx_rings = kmem_zalloc(
17975779Sxy150489 	    sizeof (igb_tx_ring_t) * igb->num_tx_rings,
17985779Sxy150489 	    KM_NOSLEEP);
17995779Sxy150489 
18005779Sxy150489 	if (igb->tx_rings == NULL) {
18015779Sxy150489 		kmem_free(igb->rx_rings,
18025779Sxy150489 		    sizeof (igb_rx_ring_t) * igb->num_rx_rings);
18035779Sxy150489 		igb->rx_rings = NULL;
18045779Sxy150489 		return (IGB_FAILURE);
18055779Sxy150489 	}
18065779Sxy150489 
18078275SEric Cheng 	/*
18088275SEric Cheng 	 * Allocate memory space for rx ring groups
18098275SEric Cheng 	 */
18108275SEric Cheng 	igb->rx_groups = kmem_zalloc(
18118275SEric Cheng 	    sizeof (igb_rx_group_t) * igb->num_rx_groups,
18128275SEric Cheng 	    KM_NOSLEEP);
18138275SEric Cheng 
18148275SEric Cheng 	if (igb->rx_groups == NULL) {
18158275SEric Cheng 		kmem_free(igb->rx_rings,
18168275SEric Cheng 		    sizeof (igb_rx_ring_t) * igb->num_rx_rings);
18178275SEric Cheng 		kmem_free(igb->tx_rings,
18188275SEric Cheng 		    sizeof (igb_tx_ring_t) * igb->num_tx_rings);
18198275SEric Cheng 		igb->rx_rings = NULL;
18208275SEric Cheng 		igb->tx_rings = NULL;
18218275SEric Cheng 		return (IGB_FAILURE);
18228275SEric Cheng 	}
18238275SEric Cheng 
18245779Sxy150489 	return (IGB_SUCCESS);
18255779Sxy150489 }
18265779Sxy150489 
18275779Sxy150489 /*
18285779Sxy150489  * igb_free_rings - Free the memory space of rx/tx rings.
18295779Sxy150489  */
18305779Sxy150489 static void
18315779Sxy150489 igb_free_rings(igb_t *igb)
18325779Sxy150489 {
18335779Sxy150489 	if (igb->rx_rings != NULL) {
18345779Sxy150489 		kmem_free(igb->rx_rings,
18355779Sxy150489 		    sizeof (igb_rx_ring_t) * igb->num_rx_rings);
18365779Sxy150489 		igb->rx_rings = NULL;
18375779Sxy150489 	}
18385779Sxy150489 
18395779Sxy150489 	if (igb->tx_rings != NULL) {
18405779Sxy150489 		kmem_free(igb->tx_rings,
18415779Sxy150489 		    sizeof (igb_tx_ring_t) * igb->num_tx_rings);
18425779Sxy150489 		igb->tx_rings = NULL;
18435779Sxy150489 	}
18448275SEric Cheng 
18458275SEric Cheng 	if (igb->rx_groups != NULL) {
18468275SEric Cheng 		kmem_free(igb->rx_groups,
18478275SEric Cheng 		    sizeof (igb_rx_group_t) * igb->num_rx_groups);
18488275SEric Cheng 		igb->rx_groups = NULL;
18498275SEric Cheng 	}
18505779Sxy150489 }
18515779Sxy150489 
18525779Sxy150489 /*
18535779Sxy150489  * igb_setup_rings - Setup rx/tx rings
18545779Sxy150489  */
18555779Sxy150489 static void
18565779Sxy150489 igb_setup_rings(igb_t *igb)
18575779Sxy150489 {
18585779Sxy150489 	/*
18595779Sxy150489 	 * Setup the rx/tx rings, including the following:
18605779Sxy150489 	 *
18615779Sxy150489 	 * 1. Setup the descriptor ring and the control block buffers;
18625779Sxy150489 	 * 2. Initialize necessary registers for receive/transmit;
18635779Sxy150489 	 * 3. Initialize software pointers/parameters for receive/transmit;
18645779Sxy150489 	 */
18655779Sxy150489 	igb_setup_rx(igb);
18665779Sxy150489 
18675779Sxy150489 	igb_setup_tx(igb);
18685779Sxy150489 }
18695779Sxy150489 
18705779Sxy150489 static void
18715779Sxy150489 igb_setup_rx_ring(igb_rx_ring_t *rx_ring)
18725779Sxy150489 {
18735779Sxy150489 	igb_t *igb = rx_ring->igb;
18745779Sxy150489 	struct e1000_hw *hw = &igb->hw;
18755779Sxy150489 	rx_control_block_t *rcb;
18765779Sxy150489 	union e1000_adv_rx_desc	*rbd;
18775779Sxy150489 	uint32_t size;
18785779Sxy150489 	uint32_t buf_low;
18795779Sxy150489 	uint32_t buf_high;
18808955SChenlu.Chen@Sun.COM 	uint32_t rxdctl;
18815779Sxy150489 	int i;
18825779Sxy150489 
18835779Sxy150489 	ASSERT(mutex_owned(&rx_ring->rx_lock));
18845779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
18855779Sxy150489 
18868955SChenlu.Chen@Sun.COM 	/*
18878955SChenlu.Chen@Sun.COM 	 * Initialize descriptor ring with buffer addresses
18888955SChenlu.Chen@Sun.COM 	 */
18895779Sxy150489 	for (i = 0; i < igb->rx_ring_size; i++) {
18905779Sxy150489 		rcb = rx_ring->work_list[i];
18915779Sxy150489 		rbd = &rx_ring->rbd_ring[i];
18925779Sxy150489 
18935779Sxy150489 		rbd->read.pkt_addr = rcb->rx_buf.dma_address;
18945779Sxy150489 		rbd->read.hdr_addr = NULL;
18955779Sxy150489 	}
18965779Sxy150489 
18975779Sxy150489 	/*
18985779Sxy150489 	 * Initialize the base address registers
18995779Sxy150489 	 */
19005779Sxy150489 	buf_low = (uint32_t)rx_ring->rbd_area.dma_address;
19015779Sxy150489 	buf_high = (uint32_t)(rx_ring->rbd_area.dma_address >> 32);
19025779Sxy150489 	E1000_WRITE_REG(hw, E1000_RDBAH(rx_ring->index), buf_high);
19035779Sxy150489 	E1000_WRITE_REG(hw, E1000_RDBAL(rx_ring->index), buf_low);
19045779Sxy150489 
19055779Sxy150489 	/*
19068955SChenlu.Chen@Sun.COM 	 * Initialize the length register
19078955SChenlu.Chen@Sun.COM 	 */
19088955SChenlu.Chen@Sun.COM 	size = rx_ring->ring_size * sizeof (union e1000_adv_rx_desc);
19098955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_RDLEN(rx_ring->index), size);
19108955SChenlu.Chen@Sun.COM 
19118955SChenlu.Chen@Sun.COM 	/*
19128955SChenlu.Chen@Sun.COM 	 * Initialize buffer size & descriptor type
19135779Sxy150489 	 */
19148955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_SRRCTL(rx_ring->index),
19158955SChenlu.Chen@Sun.COM 	    ((igb->rx_buf_size >> E1000_SRRCTL_BSIZEPKT_SHIFT) |
19168955SChenlu.Chen@Sun.COM 	    E1000_SRRCTL_DESCTYPE_ADV_ONEBUF));
19178955SChenlu.Chen@Sun.COM 
19188955SChenlu.Chen@Sun.COM 	/*
19198955SChenlu.Chen@Sun.COM 	 * Setup the Receive Descriptor Control Register (RXDCTL)
19208955SChenlu.Chen@Sun.COM 	 */
19218955SChenlu.Chen@Sun.COM 	rxdctl = E1000_READ_REG(hw, E1000_RXDCTL(rx_ring->index));
19228955SChenlu.Chen@Sun.COM 	rxdctl &= igb->capab->rxdctl_mask;
19238955SChenlu.Chen@Sun.COM 	rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
19248955SChenlu.Chen@Sun.COM 	rxdctl |= 16;		/* pthresh */
19258955SChenlu.Chen@Sun.COM 	rxdctl |= 8 << 8;	/* hthresh */
19268955SChenlu.Chen@Sun.COM 	rxdctl |= 1 << 16;	/* wthresh */
19278955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_RXDCTL(rx_ring->index), rxdctl);
19285779Sxy150489 
19295779Sxy150489 	rx_ring->rbd_next = 0;
19305779Sxy150489 
19315779Sxy150489 	/*
19325779Sxy150489 	 * Note: Considering the case that the chipset is being reset
19335779Sxy150489 	 * and there are still some buffers held by the upper layer,
19345779Sxy150489 	 * we should not reset the values of rcb_head, rcb_tail and
19355779Sxy150489 	 * rcb_free;
19365779Sxy150489 	 */
19375779Sxy150489 	if (igb->igb_state == IGB_UNKNOWN) {
19385779Sxy150489 		rx_ring->rcb_head = 0;
19395779Sxy150489 		rx_ring->rcb_tail = 0;
19405779Sxy150489 		rx_ring->rcb_free = rx_ring->free_list_size;
19415779Sxy150489 	}
19425779Sxy150489 }
19435779Sxy150489 
19445779Sxy150489 static void
19455779Sxy150489 igb_setup_rx(igb_t *igb)
19465779Sxy150489 {
19475779Sxy150489 	igb_rx_ring_t *rx_ring;
19488275SEric Cheng 	igb_rx_group_t *rx_group;
19495779Sxy150489 	struct e1000_hw *hw = &igb->hw;
19508955SChenlu.Chen@Sun.COM 	uint32_t rctl, rxcsum;
19518275SEric Cheng 	uint32_t ring_per_group;
19525779Sxy150489 	int i;
19535779Sxy150489 
19545779Sxy150489 	/*
19558955SChenlu.Chen@Sun.COM 	 * Setup the Receive Control Register (RCTL), and enable the
19568955SChenlu.Chen@Sun.COM 	 * receiver. The initial configuration is to: enable the receiver,
19578955SChenlu.Chen@Sun.COM 	 * accept broadcasts, discard bad packets, accept long packets,
19588955SChenlu.Chen@Sun.COM 	 * disable VLAN filter checking, and set receive buffer size to
19598955SChenlu.Chen@Sun.COM 	 * 2k.  For 82575, also set the receive descriptor minimum
19608955SChenlu.Chen@Sun.COM 	 * threshold size to 1/2 the ring.
19615779Sxy150489 	 */
19628571SChenlu.Chen@Sun.COM 	rctl = E1000_READ_REG(hw, E1000_RCTL);
19638571SChenlu.Chen@Sun.COM 
19648571SChenlu.Chen@Sun.COM 	/*
19658955SChenlu.Chen@Sun.COM 	 * Clear the field used for wakeup control.  This driver doesn't do
19668955SChenlu.Chen@Sun.COM 	 * wakeup but leave this here for completeness.
19678571SChenlu.Chen@Sun.COM 	 */
19688571SChenlu.Chen@Sun.COM 	rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
196911155SJason.Xu@Sun.COM 	rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
197011155SJason.Xu@Sun.COM 
197111155SJason.Xu@Sun.COM 	rctl |= (E1000_RCTL_EN |	/* Enable Receive Unit */
197211155SJason.Xu@Sun.COM 	    E1000_RCTL_BAM |		/* Accept Broadcast Packets */
197311155SJason.Xu@Sun.COM 	    E1000_RCTL_LPE |		/* Large Packet Enable */
197411155SJason.Xu@Sun.COM 					/* Multicast filter offset */
197511155SJason.Xu@Sun.COM 	    (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT) |
197611155SJason.Xu@Sun.COM 	    E1000_RCTL_RDMTS_HALF |	/* rx descriptor threshold */
197711155SJason.Xu@Sun.COM 	    E1000_RCTL_SECRC);		/* Strip Ethernet CRC */
19785779Sxy150489 
19798275SEric Cheng 	for (i = 0; i < igb->num_rx_groups; i++) {
19808275SEric Cheng 		rx_group = &igb->rx_groups[i];
19818275SEric Cheng 		rx_group->index = i;
19828275SEric Cheng 		rx_group->igb = igb;
19838275SEric Cheng 	}
19848275SEric Cheng 
19855779Sxy150489 	/*
19868955SChenlu.Chen@Sun.COM 	 * Set up all rx descriptor rings - must be called before receive unit
19878955SChenlu.Chen@Sun.COM 	 * enabled.
19885812Sxy150489 	 */
19898275SEric Cheng 	ring_per_group = igb->num_rx_rings / igb->num_rx_groups;
19905812Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
19915812Sxy150489 		rx_ring = &igb->rx_rings[i];
19925812Sxy150489 		igb_setup_rx_ring(rx_ring);
19938275SEric Cheng 
19948275SEric Cheng 		/*
19958275SEric Cheng 		 * Map a ring to a group by assigning a group index
19968275SEric Cheng 		 */
19978275SEric Cheng 		rx_ring->group_index = i / ring_per_group;
19985812Sxy150489 	}
19995812Sxy150489 
20005812Sxy150489 	/*
20015779Sxy150489 	 * Setup the Rx Long Packet Max Length register
20025779Sxy150489 	 */
20035779Sxy150489 	E1000_WRITE_REG(hw, E1000_RLPML, igb->max_frame_size);
20045779Sxy150489 
20055779Sxy150489 	/*
20065779Sxy150489 	 * Hardware checksum settings
20075779Sxy150489 	 */
20085779Sxy150489 	if (igb->rx_hcksum_enable) {
20098955SChenlu.Chen@Sun.COM 		rxcsum =
20105779Sxy150489 		    E1000_RXCSUM_TUOFL |	/* TCP/UDP checksum */
20115779Sxy150489 		    E1000_RXCSUM_IPOFL;		/* IP checksum */
20125779Sxy150489 
20138955SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
20145779Sxy150489 	}
20155779Sxy150489 
20165779Sxy150489 	/*
20178275SEric Cheng 	 * Setup classify and RSS for multiple receive queues
20185779Sxy150489 	 */
20198275SEric Cheng 	switch (igb->vmdq_mode) {
20208275SEric Cheng 	case E1000_VMDQ_OFF:
20218275SEric Cheng 		/*
20228275SEric Cheng 		 * One ring group, only RSS is needed when more than
20238275SEric Cheng 		 * one ring enabled.
20248275SEric Cheng 		 */
20258275SEric Cheng 		if (igb->num_rx_rings > 1)
20268275SEric Cheng 			igb_setup_rss(igb);
20278275SEric Cheng 		break;
20288275SEric Cheng 	case E1000_VMDQ_MAC:
20298275SEric Cheng 		/*
20308275SEric Cheng 		 * Multiple groups, each group has one ring,
20318275SEric Cheng 		 * only the MAC classification is needed.
20328275SEric Cheng 		 */
20338275SEric Cheng 		igb_setup_mac_classify(igb);
20348275SEric Cheng 		break;
20358275SEric Cheng 	case E1000_VMDQ_MAC_RSS:
20368275SEric Cheng 		/*
20378275SEric Cheng 		 * Multiple groups and multiple rings, both
20388275SEric Cheng 		 * MAC classification and RSS are needed.
20398275SEric Cheng 		 */
20408275SEric Cheng 		igb_setup_mac_rss_classify(igb);
20418275SEric Cheng 		break;
20428275SEric Cheng 	}
20438955SChenlu.Chen@Sun.COM 
20448955SChenlu.Chen@Sun.COM 	/*
20458955SChenlu.Chen@Sun.COM 	 * Enable the receive unit - must be done after all
20468955SChenlu.Chen@Sun.COM 	 * the rx setup above.
20478955SChenlu.Chen@Sun.COM 	 */
20488955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_RCTL, rctl);
20498955SChenlu.Chen@Sun.COM 
20508955SChenlu.Chen@Sun.COM 	/*
20518955SChenlu.Chen@Sun.COM 	 * Initialize all adapter ring head & tail pointers - must
20528955SChenlu.Chen@Sun.COM 	 * be done after receive unit is enabled
20538955SChenlu.Chen@Sun.COM 	 */
20548955SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_rx_rings; i++) {
20558955SChenlu.Chen@Sun.COM 		rx_ring = &igb->rx_rings[i];
20568955SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_RDH(i), 0);
20578955SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_RDT(i), rx_ring->ring_size - 1);
20588955SChenlu.Chen@Sun.COM 	}
20598955SChenlu.Chen@Sun.COM 
20608955SChenlu.Chen@Sun.COM 	/*
20618955SChenlu.Chen@Sun.COM 	 * 82575 with manageability enabled needs a special flush to make
20628955SChenlu.Chen@Sun.COM 	 * sure the fifos start clean.
20638955SChenlu.Chen@Sun.COM 	 */
20648955SChenlu.Chen@Sun.COM 	if ((hw->mac.type == e1000_82575) &&
20658955SChenlu.Chen@Sun.COM 	    (E1000_READ_REG(hw, E1000_MANC) & E1000_MANC_RCV_TCO_EN)) {
20668955SChenlu.Chen@Sun.COM 		e1000_rx_fifo_flush_82575(hw);
20678955SChenlu.Chen@Sun.COM 	}
20685779Sxy150489 }
20695779Sxy150489 
20705779Sxy150489 static void
20715779Sxy150489 igb_setup_tx_ring(igb_tx_ring_t *tx_ring)
20725779Sxy150489 {
20735779Sxy150489 	igb_t *igb = tx_ring->igb;
20745779Sxy150489 	struct e1000_hw *hw = &igb->hw;
20755779Sxy150489 	uint32_t size;
20765779Sxy150489 	uint32_t buf_low;
20775779Sxy150489 	uint32_t buf_high;
20785779Sxy150489 	uint32_t reg_val;
20795779Sxy150489 
20805779Sxy150489 	ASSERT(mutex_owned(&tx_ring->tx_lock));
20815779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
20825779Sxy150489 
20838275SEric Cheng 
20845779Sxy150489 	/*
20855779Sxy150489 	 * Initialize the length register
20865779Sxy150489 	 */
20875779Sxy150489 	size = tx_ring->ring_size * sizeof (union e1000_adv_tx_desc);
20885779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDLEN(tx_ring->index), size);
20895779Sxy150489 
20905779Sxy150489 	/*
20915779Sxy150489 	 * Initialize the base address registers
20925779Sxy150489 	 */
20935779Sxy150489 	buf_low = (uint32_t)tx_ring->tbd_area.dma_address;
20945779Sxy150489 	buf_high = (uint32_t)(tx_ring->tbd_area.dma_address >> 32);
20955779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDBAL(tx_ring->index), buf_low);
20965779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDBAH(tx_ring->index), buf_high);
20975779Sxy150489 
20985779Sxy150489 	/*
20995779Sxy150489 	 * Setup head & tail pointers
21005779Sxy150489 	 */
21015779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDH(tx_ring->index), 0);
21025779Sxy150489 	E1000_WRITE_REG(hw, E1000_TDT(tx_ring->index), 0);
21035779Sxy150489 
21045779Sxy150489 	/*
21055779Sxy150489 	 * Setup head write-back
21065779Sxy150489 	 */
21075779Sxy150489 	if (igb->tx_head_wb_enable) {
21085779Sxy150489 		/*
21095779Sxy150489 		 * The memory of the head write-back is allocated using
21105779Sxy150489 		 * the extra tbd beyond the tail of the tbd ring.
21115779Sxy150489 		 */
21125779Sxy150489 		tx_ring->tbd_head_wb = (uint32_t *)
21135779Sxy150489 		    ((uintptr_t)tx_ring->tbd_area.address + size);
21147072Sxy150489 		*tx_ring->tbd_head_wb = 0;
21155779Sxy150489 
21165779Sxy150489 		buf_low = (uint32_t)
21175779Sxy150489 		    (tx_ring->tbd_area.dma_address + size);
21185779Sxy150489 		buf_high = (uint32_t)
21195779Sxy150489 		    ((tx_ring->tbd_area.dma_address + size) >> 32);
21205779Sxy150489 
21215779Sxy150489 		/* Set the head write-back enable bit */
21225779Sxy150489 		buf_low |= E1000_TX_HEAD_WB_ENABLE;
21235779Sxy150489 
21245779Sxy150489 		E1000_WRITE_REG(hw, E1000_TDWBAL(tx_ring->index), buf_low);
21255779Sxy150489 		E1000_WRITE_REG(hw, E1000_TDWBAH(tx_ring->index), buf_high);
21265779Sxy150489 
21275779Sxy150489 		/*
21285779Sxy150489 		 * Turn off relaxed ordering for head write back or it will
21295779Sxy150489 		 * cause problems with the tx recycling
21305779Sxy150489 		 */
21315779Sxy150489 		reg_val = E1000_READ_REG(hw,
21325779Sxy150489 		    E1000_DCA_TXCTRL(tx_ring->index));
21335779Sxy150489 		reg_val &= ~E1000_DCA_TXCTRL_TX_WB_RO_EN;
21345779Sxy150489 		E1000_WRITE_REG(hw,
21355779Sxy150489 		    E1000_DCA_TXCTRL(tx_ring->index), reg_val);
21365779Sxy150489 	} else {
21375779Sxy150489 		tx_ring->tbd_head_wb = NULL;
21385779Sxy150489 	}
21395779Sxy150489 
21405779Sxy150489 	tx_ring->tbd_head = 0;
21415779Sxy150489 	tx_ring->tbd_tail = 0;
21425779Sxy150489 	tx_ring->tbd_free = tx_ring->ring_size;
21435779Sxy150489 
21445779Sxy150489 	/*
21458571SChenlu.Chen@Sun.COM 	 * Note: for the case that the chipset is being reset, we should not
21468571SChenlu.Chen@Sun.COM 	 * reset the values of tcb_head, tcb_tail. And considering there might
21478571SChenlu.Chen@Sun.COM 	 * still be some packets kept in the pending_list, we should not assert
21488571SChenlu.Chen@Sun.COM 	 * (tcb_free == free_list_size) here.
21495779Sxy150489 	 */
21505779Sxy150489 	if (igb->igb_state == IGB_UNKNOWN) {
21515779Sxy150489 		tx_ring->tcb_head = 0;
21525779Sxy150489 		tx_ring->tcb_tail = 0;
21535779Sxy150489 		tx_ring->tcb_free = tx_ring->free_list_size;
21545779Sxy150489 	}
21555779Sxy150489 
21565779Sxy150489 	/*
21578571SChenlu.Chen@Sun.COM 	 * Enable TXDCTL per queue
21588571SChenlu.Chen@Sun.COM 	 */
21598571SChenlu.Chen@Sun.COM 	reg_val = E1000_READ_REG(hw, E1000_TXDCTL(tx_ring->index));
21608571SChenlu.Chen@Sun.COM 	reg_val |= E1000_TXDCTL_QUEUE_ENABLE;
21618571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_TXDCTL(tx_ring->index), reg_val);
21629188SPaul.Guo@Sun.COM 
21639188SPaul.Guo@Sun.COM 	/*
21649188SPaul.Guo@Sun.COM 	 * Initialize hardware checksum offload settings
21659188SPaul.Guo@Sun.COM 	 */
21669188SPaul.Guo@Sun.COM 	bzero(&tx_ring->tx_context, sizeof (tx_context_t));
21675779Sxy150489 }
21685779Sxy150489 
21695779Sxy150489 static void
21705779Sxy150489 igb_setup_tx(igb_t *igb)
21715779Sxy150489 {
21725779Sxy150489 	igb_tx_ring_t *tx_ring;
21735779Sxy150489 	struct e1000_hw *hw = &igb->hw;
21745779Sxy150489 	uint32_t reg_val;
21755779Sxy150489 	int i;
21765779Sxy150489 
21775779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
21785779Sxy150489 		tx_ring = &igb->tx_rings[i];
21795779Sxy150489 		igb_setup_tx_ring(tx_ring);
21805779Sxy150489 	}
21815779Sxy150489 
21825779Sxy150489 	/*
21835779Sxy150489 	 * Setup the Transmit Control Register (TCTL)
21845779Sxy150489 	 */
21858571SChenlu.Chen@Sun.COM 	reg_val = E1000_READ_REG(hw, E1000_TCTL);
21868571SChenlu.Chen@Sun.COM 	reg_val &= ~E1000_TCTL_CT;
21878571SChenlu.Chen@Sun.COM 	reg_val |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
21888571SChenlu.Chen@Sun.COM 	    (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
21898571SChenlu.Chen@Sun.COM 
21908571SChenlu.Chen@Sun.COM 	/* Enable transmits */
21918571SChenlu.Chen@Sun.COM 	reg_val |= E1000_TCTL_EN;
21925779Sxy150489 
21935779Sxy150489 	E1000_WRITE_REG(hw, E1000_TCTL, reg_val);
21945779Sxy150489 }
21955779Sxy150489 
21965779Sxy150489 /*
21975779Sxy150489  * igb_setup_rss - Setup receive-side scaling feature
21985779Sxy150489  */
21995779Sxy150489 static void
22005779Sxy150489 igb_setup_rss(igb_t *igb)
22015779Sxy150489 {
22025779Sxy150489 	struct e1000_hw *hw = &igb->hw;
22035779Sxy150489 	uint32_t i, mrqc, rxcsum;
22048571SChenlu.Chen@Sun.COM 	int shift = 0;
22055779Sxy150489 	uint32_t random;
22065779Sxy150489 	union e1000_reta {
22075779Sxy150489 		uint32_t	dword;
22085779Sxy150489 		uint8_t		bytes[4];
22095779Sxy150489 	} reta;
22105779Sxy150489 
22115779Sxy150489 	/* Setup the Redirection Table */
22128571SChenlu.Chen@Sun.COM 	if (hw->mac.type == e1000_82576) {
221311155SJason.Xu@Sun.COM 		shift = 3;
22148571SChenlu.Chen@Sun.COM 	} else if (hw->mac.type == e1000_82575) {
22158571SChenlu.Chen@Sun.COM 		shift = 6;
22168571SChenlu.Chen@Sun.COM 	}
22175779Sxy150489 	for (i = 0; i < (32 * 4); i++) {
22185779Sxy150489 		reta.bytes[i & 3] = (i % igb->num_rx_rings) << shift;
22195779Sxy150489 		if ((i & 3) == 3) {
22205779Sxy150489 			E1000_WRITE_REG(hw,
22215779Sxy150489 			    (E1000_RETA(0) + (i & ~3)), reta.dword);
22225779Sxy150489 		}
22235779Sxy150489 	}
22245779Sxy150489 
22255779Sxy150489 	/* Fill out hash function seeds */
22265779Sxy150489 	for (i = 0; i < 10; i++) {
22275779Sxy150489 		(void) random_get_pseudo_bytes((uint8_t *)&random,
22285779Sxy150489 		    sizeof (uint32_t));
22295779Sxy150489 		E1000_WRITE_REG(hw, E1000_RSSRK(i), random);
22305779Sxy150489 	}
22315779Sxy150489 
22325779Sxy150489 	/* Setup the Multiple Receive Queue Control register */
22335779Sxy150489 	mrqc = E1000_MRQC_ENABLE_RSS_4Q;
22345779Sxy150489 	mrqc |= (E1000_MRQC_RSS_FIELD_IPV4 |
22355779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV4_TCP |
22365779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6 |
22375779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_TCP |
22385779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV4_UDP |
22395779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_UDP |
22405779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_UDP_EX |
22415779Sxy150489 	    E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
22425779Sxy150489 
22435779Sxy150489 	E1000_WRITE_REG(hw, E1000_MRQC, mrqc);
22445779Sxy150489 
22455779Sxy150489 	/*
22465779Sxy150489 	 * Disable Packet Checksum to enable RSS for multiple receive queues.
22475779Sxy150489 	 *
22485779Sxy150489 	 * The Packet Checksum is not ethernet CRC. It is another kind of
22495779Sxy150489 	 * checksum offloading provided by the 82575 chipset besides the IP
22505779Sxy150489 	 * header checksum offloading and the TCP/UDP checksum offloading.
22515779Sxy150489 	 * The Packet Checksum is by default computed over the entire packet
22525779Sxy150489 	 * from the first byte of the DA through the last byte of the CRC,
22535779Sxy150489 	 * including the Ethernet and IP headers.
22545779Sxy150489 	 *
22555779Sxy150489 	 * It is a hardware limitation that Packet Checksum is mutually
22565779Sxy150489 	 * exclusive with RSS.
22575779Sxy150489 	 */
22585779Sxy150489 	rxcsum = E1000_READ_REG(hw, E1000_RXCSUM);
22595779Sxy150489 	rxcsum |= E1000_RXCSUM_PCSD;
22605779Sxy150489 	E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
22615779Sxy150489 }
22625779Sxy150489 
22635779Sxy150489 /*
22648275SEric Cheng  * igb_setup_mac_rss_classify - Setup MAC classification and rss
22658275SEric Cheng  */
22668275SEric Cheng static void
22678275SEric Cheng igb_setup_mac_rss_classify(igb_t *igb)
22688275SEric Cheng {
22698275SEric Cheng 	struct e1000_hw *hw = &igb->hw;
22708275SEric Cheng 	uint32_t i, mrqc, vmdctl, rxcsum;
22718275SEric Cheng 	uint32_t ring_per_group;
22728275SEric Cheng 	int shift_group0, shift_group1;
22738275SEric Cheng 	uint32_t random;
22748275SEric Cheng 	union e1000_reta {
22758275SEric Cheng 		uint32_t	dword;
22768275SEric Cheng 		uint8_t		bytes[4];
22778275SEric Cheng 	} reta;
22788275SEric Cheng 
22798275SEric Cheng 	ring_per_group = igb->num_rx_rings / igb->num_rx_groups;
22808275SEric Cheng 
22818275SEric Cheng 	/* Setup the Redirection Table, it is shared between two groups */
22828275SEric Cheng 	shift_group0 = 2;
22838275SEric Cheng 	shift_group1 = 6;
22848275SEric Cheng 	for (i = 0; i < (32 * 4); i++) {
22858275SEric Cheng 		reta.bytes[i & 3] = ((i % ring_per_group) << shift_group0) |
22868275SEric Cheng 		    ((ring_per_group + (i % ring_per_group)) << shift_group1);
22878275SEric Cheng 		if ((i & 3) == 3) {
22888275SEric Cheng 			E1000_WRITE_REG(hw,
22898275SEric Cheng 			    (E1000_RETA(0) + (i & ~3)), reta.dword);
22908275SEric Cheng 		}
22918275SEric Cheng 	}
22928275SEric Cheng 
22938275SEric Cheng 	/* Fill out hash function seeds */
22948275SEric Cheng 	for (i = 0; i < 10; i++) {
22958275SEric Cheng 		(void) random_get_pseudo_bytes((uint8_t *)&random,
22968275SEric Cheng 		    sizeof (uint32_t));
22978275SEric Cheng 		E1000_WRITE_REG(hw, E1000_RSSRK(i), random);
22988275SEric Cheng 	}
22998275SEric Cheng 
23008275SEric Cheng 	/*
23018275SEric Cheng 	 * Setup the Multiple Receive Queue Control register,
23028275SEric Cheng 	 * enable VMDq based on packet destination MAC address and RSS.
23038275SEric Cheng 	 */
23048275SEric Cheng 	mrqc = E1000_MRQC_ENABLE_VMDQ_MAC_RSS_GROUP;
23058275SEric Cheng 	mrqc |= (E1000_MRQC_RSS_FIELD_IPV4 |
23068275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV4_TCP |
23078275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6 |
23088275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_TCP |
23098275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV4_UDP |
23108275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_UDP |
23118275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_UDP_EX |
23128275SEric Cheng 	    E1000_MRQC_RSS_FIELD_IPV6_TCP_EX);
23138275SEric Cheng 
23148275SEric Cheng 	E1000_WRITE_REG(hw, E1000_MRQC, mrqc);
23158275SEric Cheng 
23168275SEric Cheng 
23178275SEric Cheng 	/* Define the default group and default queues */
23188275SEric Cheng 	vmdctl = E1000_VMDQ_MAC_GROUP_DEFAULT_QUEUE;
23198571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_VT_CTL, vmdctl);
23208275SEric Cheng 
23218275SEric Cheng 	/*
23228275SEric Cheng 	 * Disable Packet Checksum to enable RSS for multiple receive queues.
23238275SEric Cheng 	 *
23248275SEric Cheng 	 * The Packet Checksum is not ethernet CRC. It is another kind of
23258275SEric Cheng 	 * checksum offloading provided by the 82575 chipset besides the IP
23268275SEric Cheng 	 * header checksum offloading and the TCP/UDP checksum offloading.
23278275SEric Cheng 	 * The Packet Checksum is by default computed over the entire packet
23288275SEric Cheng 	 * from the first byte of the DA through the last byte of the CRC,
23298275SEric Cheng 	 * including the Ethernet and IP headers.
23308275SEric Cheng 	 *
23318275SEric Cheng 	 * It is a hardware limitation that Packet Checksum is mutually
23328275SEric Cheng 	 * exclusive with RSS.
23338275SEric Cheng 	 */
23348275SEric Cheng 	rxcsum = E1000_READ_REG(hw, E1000_RXCSUM);
23358275SEric Cheng 	rxcsum |= E1000_RXCSUM_PCSD;
23368275SEric Cheng 	E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
23378275SEric Cheng }
23388275SEric Cheng 
23398275SEric Cheng /*
23408275SEric Cheng  * igb_setup_mac_classify - Setup MAC classification feature
23418275SEric Cheng  */
23428275SEric Cheng static void
23438275SEric Cheng igb_setup_mac_classify(igb_t *igb)
23448275SEric Cheng {
23458275SEric Cheng 	struct e1000_hw *hw = &igb->hw;
23468275SEric Cheng 	uint32_t mrqc, rxcsum;
23478275SEric Cheng 
23488275SEric Cheng 	/*
23498275SEric Cheng 	 * Setup the Multiple Receive Queue Control register,
23508275SEric Cheng 	 * enable VMDq based on packet destination MAC address.
23518275SEric Cheng 	 */
23528275SEric Cheng 	mrqc = E1000_MRQC_ENABLE_VMDQ_MAC_GROUP;
23538275SEric Cheng 	E1000_WRITE_REG(hw, E1000_MRQC, mrqc);
23548275SEric Cheng 
23558275SEric Cheng 	/*
23568275SEric Cheng 	 * Disable Packet Checksum to enable RSS for multiple receive queues.
23578275SEric Cheng 	 *
23588275SEric Cheng 	 * The Packet Checksum is not ethernet CRC. It is another kind of
23598275SEric Cheng 	 * checksum offloading provided by the 82575 chipset besides the IP
23608275SEric Cheng 	 * header checksum offloading and the TCP/UDP checksum offloading.
23618275SEric Cheng 	 * The Packet Checksum is by default computed over the entire packet
23628275SEric Cheng 	 * from the first byte of the DA through the last byte of the CRC,
23638275SEric Cheng 	 * including the Ethernet and IP headers.
23648275SEric Cheng 	 *
23658275SEric Cheng 	 * It is a hardware limitation that Packet Checksum is mutually
23668275SEric Cheng 	 * exclusive with RSS.
23678275SEric Cheng 	 */
23688275SEric Cheng 	rxcsum = E1000_READ_REG(hw, E1000_RXCSUM);
23698275SEric Cheng 	rxcsum |= E1000_RXCSUM_PCSD;
23708275SEric Cheng 	E1000_WRITE_REG(hw, E1000_RXCSUM, rxcsum);
23718275SEric Cheng 
23728275SEric Cheng }
23738275SEric Cheng 
23748275SEric Cheng /*
23755779Sxy150489  * igb_init_unicst - Initialize the unicast addresses
23765779Sxy150489  */
23775779Sxy150489 static void
23785779Sxy150489 igb_init_unicst(igb_t *igb)
23795779Sxy150489 {
23805779Sxy150489 	struct e1000_hw *hw = &igb->hw;
23815779Sxy150489 	int slot;
23825779Sxy150489 
23835779Sxy150489 	/*
23845779Sxy150489 	 * Here we should consider two situations:
23855779Sxy150489 	 *
23865779Sxy150489 	 * 1. Chipset is initialized the first time
23875779Sxy150489 	 *    Initialize the multiple unicast addresses, and
23888275SEric Cheng 	 *    save the default MAC address.
23895779Sxy150489 	 *
23905779Sxy150489 	 * 2. Chipset is reset
23915779Sxy150489 	 *    Recover the multiple unicast addresses from the
23925779Sxy150489 	 *    software data structure to the RAR registers.
23935779Sxy150489 	 */
23948275SEric Cheng 
23958275SEric Cheng 	/*
23968275SEric Cheng 	 * Clear the default MAC address in the RAR0 rgister,
23978275SEric Cheng 	 * which is loaded from EEPROM when system boot or chipreset,
23988275SEric Cheng 	 * this will cause the conficts with add_mac/rem_mac entry
23998275SEric Cheng 	 * points when VMDq is enabled. For this reason, the RAR0
24008275SEric Cheng 	 * must be cleared for both cases mentioned above.
24018275SEric Cheng 	 */
24028275SEric Cheng 	e1000_rar_clear(hw, 0);
24038275SEric Cheng 
24045779Sxy150489 	if (!igb->unicst_init) {
24058275SEric Cheng 
24065779Sxy150489 		/* Initialize the multiple unicast addresses */
24075779Sxy150489 		igb->unicst_total = MAX_NUM_UNICAST_ADDRESSES;
24088275SEric Cheng 		igb->unicst_avail = igb->unicst_total;
24098275SEric Cheng 
24108275SEric Cheng 		for (slot = 0; slot < igb->unicst_total; slot++)
24115779Sxy150489 			igb->unicst_addr[slot].mac.set = 0;
24125779Sxy150489 
24135779Sxy150489 		igb->unicst_init = B_TRUE;
24145779Sxy150489 	} else {
24155779Sxy150489 		/* Re-configure the RAR registers */
24168275SEric Cheng 		for (slot = 0; slot < igb->unicst_total; slot++) {
24178275SEric Cheng 			e1000_rar_set_vmdq(hw, igb->unicst_addr[slot].mac.addr,
24188275SEric Cheng 			    slot, igb->vmdq_mode,
24198275SEric Cheng 			    igb->unicst_addr[slot].mac.group_index);
24208275SEric Cheng 		}
24215779Sxy150489 	}
24225779Sxy150489 }
24235779Sxy150489 
24245779Sxy150489 /*
24258275SEric Cheng  * igb_unicst_find - Find the slot for the specified unicast address
24268275SEric Cheng  */
24278275SEric Cheng int
24288275SEric Cheng igb_unicst_find(igb_t *igb, const uint8_t *mac_addr)
24298275SEric Cheng {
24308275SEric Cheng 	int slot;
24318275SEric Cheng 
24328275SEric Cheng 	ASSERT(mutex_owned(&igb->gen_lock));
24338275SEric Cheng 
24348275SEric Cheng 	for (slot = 0; slot < igb->unicst_total; slot++) {
24358275SEric Cheng 		if (bcmp(igb->unicst_addr[slot].mac.addr,
24368275SEric Cheng 		    mac_addr, ETHERADDRL) == 0)
24378275SEric Cheng 			return (slot);
24388275SEric Cheng 	}
24398275SEric Cheng 
24408275SEric Cheng 	return (-1);
24418275SEric Cheng }
24428275SEric Cheng 
24438275SEric Cheng /*
24445779Sxy150489  * igb_unicst_set - Set the unicast address to the specified slot
24455779Sxy150489  */
24465779Sxy150489 int
24475779Sxy150489 igb_unicst_set(igb_t *igb, const uint8_t *mac_addr,
24488275SEric Cheng     int slot)
24495779Sxy150489 {
24505779Sxy150489 	struct e1000_hw *hw = &igb->hw;
24515779Sxy150489 
24525779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
24535779Sxy150489 
24545779Sxy150489 	/*
24555779Sxy150489 	 * Save the unicast address in the software data structure
24565779Sxy150489 	 */
24575779Sxy150489 	bcopy(mac_addr, igb->unicst_addr[slot].mac.addr, ETHERADDRL);
24585779Sxy150489 
24595779Sxy150489 	/*
24605779Sxy150489 	 * Set the unicast address to the RAR register
24615779Sxy150489 	 */
24625779Sxy150489 	e1000_rar_set(hw, (uint8_t *)mac_addr, slot);
24635779Sxy150489 
24646624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
24656624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
24666624Sgl147354 		return (EIO);
24676624Sgl147354 	}
24686624Sgl147354 
24695779Sxy150489 	return (0);
24705779Sxy150489 }
24715779Sxy150489 
24725779Sxy150489 /*
24735779Sxy150489  * igb_multicst_add - Add a multicst address
24745779Sxy150489  */
24755779Sxy150489 int
24765779Sxy150489 igb_multicst_add(igb_t *igb, const uint8_t *multiaddr)
24775779Sxy150489 {
24789775SVitezslav.Batrla@Sun.COM 	struct ether_addr *new_table;
24799775SVitezslav.Batrla@Sun.COM 	size_t new_len;
24809775SVitezslav.Batrla@Sun.COM 	size_t old_len;
24819775SVitezslav.Batrla@Sun.COM 
24825779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
24835779Sxy150489 
24845779Sxy150489 	if ((multiaddr[0] & 01) == 0) {
24859775SVitezslav.Batrla@Sun.COM 		igb_error(igb, "Illegal multicast address");
24865779Sxy150489 		return (EINVAL);
24875779Sxy150489 	}
24885779Sxy150489 
24899775SVitezslav.Batrla@Sun.COM 	if (igb->mcast_count >= igb->mcast_max_num) {
24909775SVitezslav.Batrla@Sun.COM 		igb_error(igb, "Adapter requested more than %d mcast addresses",
24919775SVitezslav.Batrla@Sun.COM 		    igb->mcast_max_num);
24925779Sxy150489 		return (ENOENT);
24935779Sxy150489 	}
24945779Sxy150489 
24959775SVitezslav.Batrla@Sun.COM 	if (igb->mcast_count == igb->mcast_alloc_count) {
24969775SVitezslav.Batrla@Sun.COM 		old_len = igb->mcast_alloc_count *
24979775SVitezslav.Batrla@Sun.COM 		    sizeof (struct ether_addr);
24989775SVitezslav.Batrla@Sun.COM 		new_len = (igb->mcast_alloc_count + MCAST_ALLOC_COUNT) *
24999775SVitezslav.Batrla@Sun.COM 		    sizeof (struct ether_addr);
25009775SVitezslav.Batrla@Sun.COM 
25019775SVitezslav.Batrla@Sun.COM 		new_table = kmem_alloc(new_len, KM_NOSLEEP);
25029775SVitezslav.Batrla@Sun.COM 		if (new_table == NULL) {
25039775SVitezslav.Batrla@Sun.COM 			igb_error(igb,
25049775SVitezslav.Batrla@Sun.COM 			    "Not enough memory to alloc mcast table");
25059775SVitezslav.Batrla@Sun.COM 			return (ENOMEM);
25069775SVitezslav.Batrla@Sun.COM 		}
25079775SVitezslav.Batrla@Sun.COM 
25089775SVitezslav.Batrla@Sun.COM 		if (igb->mcast_table != NULL) {
25099775SVitezslav.Batrla@Sun.COM 			bcopy(igb->mcast_table, new_table, old_len);
25109775SVitezslav.Batrla@Sun.COM 			kmem_free(igb->mcast_table, old_len);
25119775SVitezslav.Batrla@Sun.COM 		}
25129775SVitezslav.Batrla@Sun.COM 		igb->mcast_alloc_count += MCAST_ALLOC_COUNT;
25139775SVitezslav.Batrla@Sun.COM 		igb->mcast_table = new_table;
25149775SVitezslav.Batrla@Sun.COM 	}
25159775SVitezslav.Batrla@Sun.COM 
25165779Sxy150489 	bcopy(multiaddr,
25175779Sxy150489 	    &igb->mcast_table[igb->mcast_count], ETHERADDRL);
25185779Sxy150489 	igb->mcast_count++;
25195779Sxy150489 
25205779Sxy150489 	/*
25215779Sxy150489 	 * Update the multicast table in the hardware
25225779Sxy150489 	 */
25235779Sxy150489 	igb_setup_multicst(igb);
25245779Sxy150489 
25256624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
25266624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
25276624Sgl147354 		return (EIO);
25286624Sgl147354 	}
25296624Sgl147354 
25305779Sxy150489 	return (0);
25315779Sxy150489 }
25325779Sxy150489 
25335779Sxy150489 /*
25345779Sxy150489  * igb_multicst_remove - Remove a multicst address
25355779Sxy150489  */
25365779Sxy150489 int
25375779Sxy150489 igb_multicst_remove(igb_t *igb, const uint8_t *multiaddr)
25385779Sxy150489 {
25399775SVitezslav.Batrla@Sun.COM 	struct ether_addr *new_table;
25409775SVitezslav.Batrla@Sun.COM 	size_t new_len;
25419775SVitezslav.Batrla@Sun.COM 	size_t old_len;
25425779Sxy150489 	int i;
25435779Sxy150489 
25445779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
25455779Sxy150489 
25465779Sxy150489 	for (i = 0; i < igb->mcast_count; i++) {
25475779Sxy150489 		if (bcmp(multiaddr, &igb->mcast_table[i],
25485779Sxy150489 		    ETHERADDRL) == 0) {
25495779Sxy150489 			for (i++; i < igb->mcast_count; i++) {
25505779Sxy150489 				igb->mcast_table[i - 1] =
25515779Sxy150489 				    igb->mcast_table[i];
25525779Sxy150489 			}
25535779Sxy150489 			igb->mcast_count--;
25545779Sxy150489 			break;
25555779Sxy150489 		}
25565779Sxy150489 	}
25575779Sxy150489 
25589775SVitezslav.Batrla@Sun.COM 	if ((igb->mcast_alloc_count - igb->mcast_count) >
25599775SVitezslav.Batrla@Sun.COM 	    MCAST_ALLOC_COUNT) {
25609775SVitezslav.Batrla@Sun.COM 		old_len = igb->mcast_alloc_count *
25619775SVitezslav.Batrla@Sun.COM 		    sizeof (struct ether_addr);
25629775SVitezslav.Batrla@Sun.COM 		new_len = (igb->mcast_alloc_count - MCAST_ALLOC_COUNT) *
25639775SVitezslav.Batrla@Sun.COM 		    sizeof (struct ether_addr);
25649775SVitezslav.Batrla@Sun.COM 
25659775SVitezslav.Batrla@Sun.COM 		new_table = kmem_alloc(new_len, KM_NOSLEEP);
25669775SVitezslav.Batrla@Sun.COM 		if (new_table != NULL) {
25679775SVitezslav.Batrla@Sun.COM 			bcopy(igb->mcast_table, new_table, new_len);
25689775SVitezslav.Batrla@Sun.COM 			kmem_free(igb->mcast_table, old_len);
25699775SVitezslav.Batrla@Sun.COM 			igb->mcast_alloc_count -= MCAST_ALLOC_COUNT;
25709775SVitezslav.Batrla@Sun.COM 			igb->mcast_table = new_table;
25719775SVitezslav.Batrla@Sun.COM 		}
25729775SVitezslav.Batrla@Sun.COM 	}
25739775SVitezslav.Batrla@Sun.COM 
25745779Sxy150489 	/*
25755779Sxy150489 	 * Update the multicast table in the hardware
25765779Sxy150489 	 */
25775779Sxy150489 	igb_setup_multicst(igb);
25785779Sxy150489 
25796624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
25806624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
25816624Sgl147354 		return (EIO);
25826624Sgl147354 	}
25836624Sgl147354 
25845779Sxy150489 	return (0);
25855779Sxy150489 }
25865779Sxy150489 
25879775SVitezslav.Batrla@Sun.COM static void
25889775SVitezslav.Batrla@Sun.COM igb_release_multicast(igb_t *igb)
25899775SVitezslav.Batrla@Sun.COM {
25909775SVitezslav.Batrla@Sun.COM 	if (igb->mcast_table != NULL) {
25919775SVitezslav.Batrla@Sun.COM 		kmem_free(igb->mcast_table,
25929775SVitezslav.Batrla@Sun.COM 		    igb->mcast_alloc_count * sizeof (struct ether_addr));
25939775SVitezslav.Batrla@Sun.COM 		igb->mcast_table = NULL;
25949775SVitezslav.Batrla@Sun.COM 	}
25959775SVitezslav.Batrla@Sun.COM }
25969775SVitezslav.Batrla@Sun.COM 
25975779Sxy150489 /*
25985779Sxy150489  * igb_setup_multicast - setup multicast data structures
25995779Sxy150489  *
26005779Sxy150489  * This routine initializes all of the multicast related structures
26015779Sxy150489  * and save them in the hardware registers.
26025779Sxy150489  */
26035779Sxy150489 static void
26045779Sxy150489 igb_setup_multicst(igb_t *igb)
26055779Sxy150489 {
26065779Sxy150489 	uint8_t *mc_addr_list;
26075779Sxy150489 	uint32_t mc_addr_count;
26085779Sxy150489 	struct e1000_hw *hw = &igb->hw;
26095779Sxy150489 
26105779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
26119775SVitezslav.Batrla@Sun.COM 	ASSERT(igb->mcast_count <= igb->mcast_max_num);
26125779Sxy150489 
26135779Sxy150489 	mc_addr_list = (uint8_t *)igb->mcast_table;
26145779Sxy150489 	mc_addr_count = igb->mcast_count;
26155779Sxy150489 
26165779Sxy150489 	/*
26175779Sxy150489 	 * Update the multicase addresses to the MTA registers
26185779Sxy150489 	 */
261910319SJason.Xu@Sun.COM 	e1000_update_mc_addr_list(hw, mc_addr_list, mc_addr_count);
26205779Sxy150489 }
26215779Sxy150489 
26225779Sxy150489 /*
26235779Sxy150489  * igb_get_conf - Get driver configurations set in driver.conf
26245779Sxy150489  *
26255779Sxy150489  * This routine gets user-configured values out of the configuration
26265779Sxy150489  * file igb.conf.
26275779Sxy150489  *
26285779Sxy150489  * For each configurable value, there is a minimum, a maximum, and a
26295779Sxy150489  * default.
26305779Sxy150489  * If user does not configure a value, use the default.
26315779Sxy150489  * If user configures below the minimum, use the minumum.
26325779Sxy150489  * If user configures above the maximum, use the maxumum.
26335779Sxy150489  */
26345779Sxy150489 static void
26355779Sxy150489 igb_get_conf(igb_t *igb)
26365779Sxy150489 {
26375779Sxy150489 	struct e1000_hw *hw = &igb->hw;
26385779Sxy150489 	uint32_t default_mtu;
26395779Sxy150489 	uint32_t flow_control;
26408275SEric Cheng 	uint32_t ring_per_group;
26418275SEric Cheng 	int i;
26425779Sxy150489 
26435779Sxy150489 	/*
26445779Sxy150489 	 * igb driver supports the following user configurations:
26455779Sxy150489 	 *
26465779Sxy150489 	 * Link configurations:
26475779Sxy150489 	 *    adv_autoneg_cap
26485779Sxy150489 	 *    adv_1000fdx_cap
26495779Sxy150489 	 *    adv_100fdx_cap
26505779Sxy150489 	 *    adv_100hdx_cap
26515779Sxy150489 	 *    adv_10fdx_cap
26525779Sxy150489 	 *    adv_10hdx_cap
26535779Sxy150489 	 * Note: 1000hdx is not supported.
26545779Sxy150489 	 *
26555779Sxy150489 	 * Jumbo frame configuration:
26565779Sxy150489 	 *    default_mtu
26575779Sxy150489 	 *
26585779Sxy150489 	 * Ethernet flow control configuration:
26595779Sxy150489 	 *    flow_control
26605779Sxy150489 	 *
26615779Sxy150489 	 * Multiple rings configurations:
26625779Sxy150489 	 *    tx_queue_number
26635779Sxy150489 	 *    tx_ring_size
26645779Sxy150489 	 *    rx_queue_number
26655779Sxy150489 	 *    rx_ring_size
26665779Sxy150489 	 *
26675779Sxy150489 	 * Call igb_get_prop() to get the value for a specific
26685779Sxy150489 	 * configuration parameter.
26695779Sxy150489 	 */
26705779Sxy150489 
26715779Sxy150489 	/*
26725779Sxy150489 	 * Link configurations
26735779Sxy150489 	 */
26745779Sxy150489 	igb->param_adv_autoneg_cap = igb_get_prop(igb,
26755779Sxy150489 	    PROP_ADV_AUTONEG_CAP, 0, 1, 1);
26765779Sxy150489 	igb->param_adv_1000fdx_cap = igb_get_prop(igb,
26775779Sxy150489 	    PROP_ADV_1000FDX_CAP, 0, 1, 1);
26785779Sxy150489 	igb->param_adv_100fdx_cap = igb_get_prop(igb,
26795779Sxy150489 	    PROP_ADV_100FDX_CAP, 0, 1, 1);
26805779Sxy150489 	igb->param_adv_100hdx_cap = igb_get_prop(igb,
26815779Sxy150489 	    PROP_ADV_100HDX_CAP, 0, 1, 1);
26825779Sxy150489 	igb->param_adv_10fdx_cap = igb_get_prop(igb,
26835779Sxy150489 	    PROP_ADV_10FDX_CAP, 0, 1, 1);
26845779Sxy150489 	igb->param_adv_10hdx_cap = igb_get_prop(igb,
26855779Sxy150489 	    PROP_ADV_10HDX_CAP, 0, 1, 1);
26865779Sxy150489 
26875779Sxy150489 	/*
26885779Sxy150489 	 * Jumbo frame configurations
26895779Sxy150489 	 */
26905779Sxy150489 	default_mtu = igb_get_prop(igb, PROP_DEFAULT_MTU,
26915779Sxy150489 	    MIN_MTU, MAX_MTU, DEFAULT_MTU);
26925779Sxy150489 
26935779Sxy150489 	igb->max_frame_size = default_mtu +
26945779Sxy150489 	    sizeof (struct ether_vlan_header) + ETHERFCSL;
26955779Sxy150489 
26965779Sxy150489 	/*
26975779Sxy150489 	 * Ethernet flow control configuration
26985779Sxy150489 	 */
26995779Sxy150489 	flow_control = igb_get_prop(igb, PROP_FLOW_CONTROL,
27005779Sxy150489 	    e1000_fc_none, 4, e1000_fc_full);
27015779Sxy150489 	if (flow_control == 4)
27025779Sxy150489 		flow_control = e1000_fc_default;
27035779Sxy150489 
27048571SChenlu.Chen@Sun.COM 	hw->fc.requested_mode = flow_control;
27055779Sxy150489 
27065779Sxy150489 	/*
27075779Sxy150489 	 * Multiple rings configurations
27085779Sxy150489 	 */
27095779Sxy150489 	igb->tx_ring_size = igb_get_prop(igb, PROP_TX_RING_SIZE,
27105779Sxy150489 	    MIN_TX_RING_SIZE, MAX_TX_RING_SIZE, DEFAULT_TX_RING_SIZE);
27115779Sxy150489 	igb->rx_ring_size = igb_get_prop(igb, PROP_RX_RING_SIZE,
27125779Sxy150489 	    MIN_RX_RING_SIZE, MAX_RX_RING_SIZE, DEFAULT_RX_RING_SIZE);
27135779Sxy150489 
271410319SJason.Xu@Sun.COM 	igb->mr_enable = igb_get_prop(igb, PROP_MR_ENABLE, 0, 1, 0);
27158275SEric Cheng 	igb->num_rx_groups = igb_get_prop(igb, PROP_RX_GROUP_NUM,
27168275SEric Cheng 	    MIN_RX_GROUP_NUM, MAX_RX_GROUP_NUM, DEFAULT_RX_GROUP_NUM);
27178571SChenlu.Chen@Sun.COM 	/*
271811155SJason.Xu@Sun.COM 	 * Currently we do not support VMDq for 82576 and 82580.
27198571SChenlu.Chen@Sun.COM 	 * If it is e1000_82576, set num_rx_groups to 1.
27208571SChenlu.Chen@Sun.COM 	 */
272111155SJason.Xu@Sun.COM 	if (hw->mac.type >= e1000_82576)
27228571SChenlu.Chen@Sun.COM 		igb->num_rx_groups = 1;
27238275SEric Cheng 
27248275SEric Cheng 	if (igb->mr_enable) {
27258571SChenlu.Chen@Sun.COM 		igb->num_tx_rings = igb->capab->def_tx_que_num;
27268571SChenlu.Chen@Sun.COM 		igb->num_rx_rings = igb->capab->def_rx_que_num;
27278275SEric Cheng 	} else {
27288275SEric Cheng 		igb->num_tx_rings = 1;
27298275SEric Cheng 		igb->num_rx_rings = 1;
27308275SEric Cheng 
27318275SEric Cheng 		if (igb->num_rx_groups > 1) {
27328275SEric Cheng 			igb_error(igb,
27338275SEric Cheng 			    "Invalid rx groups number. Please enable multiple "
27348275SEric Cheng 			    "rings first");
27358275SEric Cheng 			igb->num_rx_groups = 1;
27368275SEric Cheng 		}
27378275SEric Cheng 	}
27388275SEric Cheng 
27398275SEric Cheng 	/*
27408275SEric Cheng 	 * Check the divisibility between rx rings and rx groups.
27418275SEric Cheng 	 */
27428275SEric Cheng 	for (i = igb->num_rx_groups; i > 0; i--) {
27438275SEric Cheng 		if ((igb->num_rx_rings % i) == 0)
27448275SEric Cheng 			break;
27458275SEric Cheng 	}
27468275SEric Cheng 	if (i != igb->num_rx_groups) {
27478275SEric Cheng 		igb_error(igb,
27488275SEric Cheng 		    "Invalid rx groups number. Downgrade the rx group "
27498275SEric Cheng 		    "number to %d.", i);
27508275SEric Cheng 		igb->num_rx_groups = i;
27518275SEric Cheng 	}
27528275SEric Cheng 
27538275SEric Cheng 	/*
27548275SEric Cheng 	 * Get the ring number per group.
27558275SEric Cheng 	 */
27568275SEric Cheng 	ring_per_group = igb->num_rx_rings / igb->num_rx_groups;
27578275SEric Cheng 
27588275SEric Cheng 	if (igb->num_rx_groups == 1) {
27598275SEric Cheng 		/*
27608275SEric Cheng 		 * One rx ring group, the rx ring number is num_rx_rings.
27618275SEric Cheng 		 */
27628275SEric Cheng 		igb->vmdq_mode = E1000_VMDQ_OFF;
27638275SEric Cheng 	} else if (ring_per_group == 1) {
27648275SEric Cheng 		/*
27658275SEric Cheng 		 * Multiple rx groups, each group has one rx ring.
27668275SEric Cheng 		 */
27678275SEric Cheng 		igb->vmdq_mode = E1000_VMDQ_MAC;
27688275SEric Cheng 	} else {
27698275SEric Cheng 		/*
27708275SEric Cheng 		 * Multiple groups and multiple rings.
27718275SEric Cheng 		 */
27728275SEric Cheng 		igb->vmdq_mode = E1000_VMDQ_MAC_RSS;
27738275SEric Cheng 	}
27748275SEric Cheng 
27755779Sxy150489 	/*
27765779Sxy150489 	 * Tunable used to force an interrupt type. The only use is
27775779Sxy150489 	 * for testing of the lesser interrupt types.
27785779Sxy150489 	 * 0 = don't force interrupt type
27795779Sxy150489 	 * 1 = force interrupt type MSIX
27805779Sxy150489 	 * 2 = force interrupt type MSI
27815779Sxy150489 	 * 3 = force interrupt type Legacy
27825779Sxy150489 	 */
27835779Sxy150489 	igb->intr_force = igb_get_prop(igb, PROP_INTR_FORCE,
27845812Sxy150489 	    IGB_INTR_NONE, IGB_INTR_LEGACY, IGB_INTR_NONE);
27855779Sxy150489 
27865779Sxy150489 	igb->tx_hcksum_enable = igb_get_prop(igb, PROP_TX_HCKSUM_ENABLE,
27875779Sxy150489 	    0, 1, 1);
27885779Sxy150489 	igb->rx_hcksum_enable = igb_get_prop(igb, PROP_RX_HCKSUM_ENABLE,
27895779Sxy150489 	    0, 1, 1);
27905779Sxy150489 	igb->lso_enable = igb_get_prop(igb, PROP_LSO_ENABLE,
27919188SPaul.Guo@Sun.COM 	    0, 1, 1);
27925779Sxy150489 	igb->tx_head_wb_enable = igb_get_prop(igb, PROP_TX_HEAD_WB_ENABLE,
27935779Sxy150489 	    0, 1, 1);
27945779Sxy150489 
27959188SPaul.Guo@Sun.COM 	/*
27969188SPaul.Guo@Sun.COM 	 * igb LSO needs the tx h/w checksum support.
27979188SPaul.Guo@Sun.COM 	 * Here LSO will be disabled if tx h/w checksum has been disabled.
27989188SPaul.Guo@Sun.COM 	 */
27999188SPaul.Guo@Sun.COM 	if (igb->tx_hcksum_enable == B_FALSE)
28009188SPaul.Guo@Sun.COM 		igb->lso_enable = B_FALSE;
28019188SPaul.Guo@Sun.COM 
28025779Sxy150489 	igb->tx_copy_thresh = igb_get_prop(igb, PROP_TX_COPY_THRESHOLD,
28035779Sxy150489 	    MIN_TX_COPY_THRESHOLD, MAX_TX_COPY_THRESHOLD,
28045779Sxy150489 	    DEFAULT_TX_COPY_THRESHOLD);
28055779Sxy150489 	igb->tx_recycle_thresh = igb_get_prop(igb, PROP_TX_RECYCLE_THRESHOLD,
28065779Sxy150489 	    MIN_TX_RECYCLE_THRESHOLD, MAX_TX_RECYCLE_THRESHOLD,
28075779Sxy150489 	    DEFAULT_TX_RECYCLE_THRESHOLD);
28085779Sxy150489 	igb->tx_overload_thresh = igb_get_prop(igb, PROP_TX_OVERLOAD_THRESHOLD,
28095779Sxy150489 	    MIN_TX_OVERLOAD_THRESHOLD, MAX_TX_OVERLOAD_THRESHOLD,
28105779Sxy150489 	    DEFAULT_TX_OVERLOAD_THRESHOLD);
28115779Sxy150489 	igb->tx_resched_thresh = igb_get_prop(igb, PROP_TX_RESCHED_THRESHOLD,
28125779Sxy150489 	    MIN_TX_RESCHED_THRESHOLD, MAX_TX_RESCHED_THRESHOLD,
28135779Sxy150489 	    DEFAULT_TX_RESCHED_THRESHOLD);
28145779Sxy150489 
28155779Sxy150489 	igb->rx_copy_thresh = igb_get_prop(igb, PROP_RX_COPY_THRESHOLD,
28165779Sxy150489 	    MIN_RX_COPY_THRESHOLD, MAX_RX_COPY_THRESHOLD,
28175779Sxy150489 	    DEFAULT_RX_COPY_THRESHOLD);
28185779Sxy150489 	igb->rx_limit_per_intr = igb_get_prop(igb, PROP_RX_LIMIT_PER_INTR,
28195779Sxy150489 	    MIN_RX_LIMIT_PER_INTR, MAX_RX_LIMIT_PER_INTR,
28205779Sxy150489 	    DEFAULT_RX_LIMIT_PER_INTR);
28215779Sxy150489 
28225779Sxy150489 	igb->intr_throttling[0] = igb_get_prop(igb, PROP_INTR_THROTTLING,
28238571SChenlu.Chen@Sun.COM 	    igb->capab->min_intr_throttle,
28248571SChenlu.Chen@Sun.COM 	    igb->capab->max_intr_throttle,
28258571SChenlu.Chen@Sun.COM 	    igb->capab->def_intr_throttle);
28269775SVitezslav.Batrla@Sun.COM 
28279775SVitezslav.Batrla@Sun.COM 	/*
28289775SVitezslav.Batrla@Sun.COM 	 * Max number of multicast addresses
28299775SVitezslav.Batrla@Sun.COM 	 */
28309775SVitezslav.Batrla@Sun.COM 	igb->mcast_max_num =
28319775SVitezslav.Batrla@Sun.COM 	    igb_get_prop(igb, PROP_MCAST_MAX_NUM,
28329775SVitezslav.Batrla@Sun.COM 	    MIN_MCAST_NUM, MAX_MCAST_NUM, DEFAULT_MCAST_NUM);
28335779Sxy150489 }
28345779Sxy150489 
28355779Sxy150489 /*
28365779Sxy150489  * igb_get_prop - Get a property value out of the configuration file igb.conf
28375779Sxy150489  *
28385779Sxy150489  * Caller provides the name of the property, a default value, a minimum
28395779Sxy150489  * value, and a maximum value.
28405779Sxy150489  *
28415779Sxy150489  * Return configured value of the property, with default, minimum and
28425779Sxy150489  * maximum properly applied.
28435779Sxy150489  */
28445779Sxy150489 static int
28455779Sxy150489 igb_get_prop(igb_t *igb,
28465779Sxy150489     char *propname,	/* name of the property */
28475779Sxy150489     int minval,		/* minimum acceptable value */
28485779Sxy150489     int maxval,		/* maximim acceptable value */
28495779Sxy150489     int defval)		/* default value */
28505779Sxy150489 {
28515779Sxy150489 	int value;
28525779Sxy150489 
28535779Sxy150489 	/*
28545779Sxy150489 	 * Call ddi_prop_get_int() to read the conf settings
28555779Sxy150489 	 */
28565779Sxy150489 	value = ddi_prop_get_int(DDI_DEV_T_ANY, igb->dip,
28575779Sxy150489 	    DDI_PROP_DONTPASS, propname, defval);
28585779Sxy150489 
28595779Sxy150489 	if (value > maxval)
28605779Sxy150489 		value = maxval;
28615779Sxy150489 
28625779Sxy150489 	if (value < minval)
28635779Sxy150489 		value = minval;
28645779Sxy150489 
28655779Sxy150489 	return (value);
28665779Sxy150489 }
28675779Sxy150489 
28685779Sxy150489 /*
28695779Sxy150489  * igb_setup_link - Using the link properties to setup the link
28705779Sxy150489  */
28715779Sxy150489 int
28725779Sxy150489 igb_setup_link(igb_t *igb, boolean_t setup_hw)
28735779Sxy150489 {
28745779Sxy150489 	struct e1000_mac_info *mac;
28755779Sxy150489 	struct e1000_phy_info *phy;
28765779Sxy150489 	boolean_t invalid;
28775779Sxy150489 
28785779Sxy150489 	mac = &igb->hw.mac;
28795779Sxy150489 	phy = &igb->hw.phy;
28805779Sxy150489 	invalid = B_FALSE;
28815779Sxy150489 
28825779Sxy150489 	if (igb->param_adv_autoneg_cap == 1) {
28835779Sxy150489 		mac->autoneg = B_TRUE;
28845779Sxy150489 		phy->autoneg_advertised = 0;
28855779Sxy150489 
28865779Sxy150489 		/*
28875779Sxy150489 		 * 1000hdx is not supported for autonegotiation
28885779Sxy150489 		 */
28895779Sxy150489 		if (igb->param_adv_1000fdx_cap == 1)
28905779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_1000_FULL;
28915779Sxy150489 
28925779Sxy150489 		if (igb->param_adv_100fdx_cap == 1)
28935779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_100_FULL;
28945779Sxy150489 
28955779Sxy150489 		if (igb->param_adv_100hdx_cap == 1)
28965779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_100_HALF;
28975779Sxy150489 
28985779Sxy150489 		if (igb->param_adv_10fdx_cap == 1)
28995779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_10_FULL;
29005779Sxy150489 
29015779Sxy150489 		if (igb->param_adv_10hdx_cap == 1)
29025779Sxy150489 			phy->autoneg_advertised |= ADVERTISE_10_HALF;
29035779Sxy150489 
29045779Sxy150489 		if (phy->autoneg_advertised == 0)
29055779Sxy150489 			invalid = B_TRUE;
29065779Sxy150489 	} else {
29075779Sxy150489 		mac->autoneg = B_FALSE;
29085779Sxy150489 
29095779Sxy150489 		/*
29105779Sxy150489 		 * 1000fdx and 1000hdx are not supported for forced link
29115779Sxy150489 		 */
29125779Sxy150489 		if (igb->param_adv_100fdx_cap == 1)
29135779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_100_FULL;
29145779Sxy150489 		else if (igb->param_adv_100hdx_cap == 1)
29155779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_100_HALF;
29165779Sxy150489 		else if (igb->param_adv_10fdx_cap == 1)
29175779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_10_FULL;
29185779Sxy150489 		else if (igb->param_adv_10hdx_cap == 1)
29195779Sxy150489 			mac->forced_speed_duplex = ADVERTISE_10_HALF;
29205779Sxy150489 		else
29215779Sxy150489 			invalid = B_TRUE;
29225779Sxy150489 	}
29235779Sxy150489 
29245779Sxy150489 	if (invalid) {
29255779Sxy150489 		igb_notice(igb, "Invalid link settings. Setup link to "
29265779Sxy150489 		    "autonegotiation with full link capabilities.");
29275779Sxy150489 		mac->autoneg = B_TRUE;
29285779Sxy150489 		phy->autoneg_advertised = ADVERTISE_1000_FULL |
29295779Sxy150489 		    ADVERTISE_100_FULL | ADVERTISE_100_HALF |
29305779Sxy150489 		    ADVERTISE_10_FULL | ADVERTISE_10_HALF;
29315779Sxy150489 	}
29325779Sxy150489 
29335779Sxy150489 	if (setup_hw) {
29345779Sxy150489 		if (e1000_setup_link(&igb->hw) != E1000_SUCCESS)
29355779Sxy150489 			return (IGB_FAILURE);
29365779Sxy150489 	}
29375779Sxy150489 
29385779Sxy150489 	return (IGB_SUCCESS);
29395779Sxy150489 }
29405779Sxy150489 
29415779Sxy150489 
29425779Sxy150489 /*
29435779Sxy150489  * igb_is_link_up - Check if the link is up
29445779Sxy150489  */
29455779Sxy150489 static boolean_t
29465779Sxy150489 igb_is_link_up(igb_t *igb)
29475779Sxy150489 {
29485779Sxy150489 	struct e1000_hw *hw = &igb->hw;
29498955SChenlu.Chen@Sun.COM 	boolean_t link_up = B_FALSE;
29505779Sxy150489 
29515779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
29525779Sxy150489 
29538955SChenlu.Chen@Sun.COM 	/*
29548955SChenlu.Chen@Sun.COM 	 * get_link_status is set in the interrupt handler on link-status-change
29558955SChenlu.Chen@Sun.COM 	 * or rx sequence error interrupt.  get_link_status will stay
29568955SChenlu.Chen@Sun.COM 	 * false until the e1000_check_for_link establishes link only
29578955SChenlu.Chen@Sun.COM 	 * for copper adapters.
29588955SChenlu.Chen@Sun.COM 	 */
29598955SChenlu.Chen@Sun.COM 	switch (hw->phy.media_type) {
29608955SChenlu.Chen@Sun.COM 	case e1000_media_type_copper:
29618955SChenlu.Chen@Sun.COM 		if (hw->mac.get_link_status) {
29628955SChenlu.Chen@Sun.COM 			(void) e1000_check_for_link(hw);
29638955SChenlu.Chen@Sun.COM 			link_up = !hw->mac.get_link_status;
29648955SChenlu.Chen@Sun.COM 		} else {
29658955SChenlu.Chen@Sun.COM 			link_up = B_TRUE;
29668955SChenlu.Chen@Sun.COM 		}
29678955SChenlu.Chen@Sun.COM 		break;
29688955SChenlu.Chen@Sun.COM 	case e1000_media_type_fiber:
29698955SChenlu.Chen@Sun.COM 		(void) e1000_check_for_link(hw);
29708955SChenlu.Chen@Sun.COM 		link_up = (E1000_READ_REG(hw, E1000_STATUS) & E1000_STATUS_LU);
29718955SChenlu.Chen@Sun.COM 		break;
29728955SChenlu.Chen@Sun.COM 	case e1000_media_type_internal_serdes:
29738955SChenlu.Chen@Sun.COM 		(void) e1000_check_for_link(hw);
29748955SChenlu.Chen@Sun.COM 		link_up = hw->mac.serdes_has_link;
29758955SChenlu.Chen@Sun.COM 		break;
29765779Sxy150489 	}
29775779Sxy150489 
29785779Sxy150489 	return (link_up);
29795779Sxy150489 }
29805779Sxy150489 
29815779Sxy150489 /*
29825779Sxy150489  * igb_link_check - Link status processing
29835779Sxy150489  */
29845779Sxy150489 static boolean_t
29855779Sxy150489 igb_link_check(igb_t *igb)
29865779Sxy150489 {
29875779Sxy150489 	struct e1000_hw *hw = &igb->hw;
29885779Sxy150489 	uint16_t speed = 0, duplex = 0;
29895779Sxy150489 	boolean_t link_changed = B_FALSE;
29905779Sxy150489 
29915779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
29925779Sxy150489 
29935779Sxy150489 	if (igb_is_link_up(igb)) {
29945779Sxy150489 		/*
29955779Sxy150489 		 * The Link is up, check whether it was marked as down earlier
29965779Sxy150489 		 */
29975779Sxy150489 		if (igb->link_state != LINK_STATE_UP) {
29985779Sxy150489 			(void) e1000_get_speed_and_duplex(hw, &speed, &duplex);
29995779Sxy150489 			igb->link_speed = speed;
30005779Sxy150489 			igb->link_duplex = duplex;
30015779Sxy150489 			igb->link_state = LINK_STATE_UP;
30025779Sxy150489 			igb->link_down_timeout = 0;
30035779Sxy150489 			link_changed = B_TRUE;
3004*11367SJason.Xu@Sun.COM 			if (!igb->link_complete)
3005*11367SJason.Xu@Sun.COM 				igb_stop_link_timer(igb);
30065779Sxy150489 		}
3007*11367SJason.Xu@Sun.COM 	} else if (igb->link_complete) {
30085779Sxy150489 		if (igb->link_state != LINK_STATE_DOWN) {
30095779Sxy150489 			igb->link_speed = 0;
30105779Sxy150489 			igb->link_duplex = 0;
30115779Sxy150489 			igb->link_state = LINK_STATE_DOWN;
30125779Sxy150489 			link_changed = B_TRUE;
30135779Sxy150489 		}
30145779Sxy150489 
30155779Sxy150489 		if (igb->igb_state & IGB_STARTED) {
30165779Sxy150489 			if (igb->link_down_timeout < MAX_LINK_DOWN_TIMEOUT) {
30175779Sxy150489 				igb->link_down_timeout++;
30185779Sxy150489 			} else if (igb->link_down_timeout ==
30195779Sxy150489 			    MAX_LINK_DOWN_TIMEOUT) {
30205779Sxy150489 				igb_tx_clean(igb);
30215779Sxy150489 				igb->link_down_timeout++;
30225779Sxy150489 			}
30235779Sxy150489 		}
30245779Sxy150489 	}
30255779Sxy150489 
3026*11367SJason.Xu@Sun.COM 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
30276624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
3028*11367SJason.Xu@Sun.COM 		return (B_FALSE);
3029*11367SJason.Xu@Sun.COM 	}
30306624Sgl147354 
30315779Sxy150489 	return (link_changed);
30325779Sxy150489 }
30335779Sxy150489 
30345779Sxy150489 /*
30355779Sxy150489  * igb_local_timer - driver watchdog function
30365779Sxy150489  *
303711155SJason.Xu@Sun.COM  * This function will handle the hardware stall check, link status
303811155SJason.Xu@Sun.COM  * check and other routines.
30395779Sxy150489  */
30405779Sxy150489 static void
30415779Sxy150489 igb_local_timer(void *arg)
30425779Sxy150489 {
30435779Sxy150489 	igb_t *igb = (igb_t *)arg;
30448955SChenlu.Chen@Sun.COM 	boolean_t link_changed = B_FALSE;
30455779Sxy150489 
3046*11367SJason.Xu@Sun.COM 	if (igb->igb_state & IGB_ERROR) {
3047*11367SJason.Xu@Sun.COM 		igb->reset_count++;
3048*11367SJason.Xu@Sun.COM 		if (igb_reset(igb) == IGB_SUCCESS)
3049*11367SJason.Xu@Sun.COM 			ddi_fm_service_impact(igb->dip, DDI_SERVICE_RESTORED);
3050*11367SJason.Xu@Sun.COM 
3051*11367SJason.Xu@Sun.COM 		igb_restart_watchdog_timer(igb);
3052*11367SJason.Xu@Sun.COM 		return;
3053*11367SJason.Xu@Sun.COM 	}
3054*11367SJason.Xu@Sun.COM 
3055*11367SJason.Xu@Sun.COM 	if (igb_stall_check(igb) || (igb->igb_state & IGB_STALL)) {
30566624Sgl147354 		igb_fm_ereport(igb, DDI_FM_DEVICE_STALL);
30578955SChenlu.Chen@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_LOST);
30585779Sxy150489 		igb->reset_count++;
30596624Sgl147354 		if (igb_reset(igb) == IGB_SUCCESS)
3060*11367SJason.Xu@Sun.COM 			ddi_fm_service_impact(igb->dip, DDI_SERVICE_RESTORED);
3061*11367SJason.Xu@Sun.COM 
3062*11367SJason.Xu@Sun.COM 		igb_restart_watchdog_timer(igb);
3063*11367SJason.Xu@Sun.COM 		return;
30645779Sxy150489 	}
30655779Sxy150489 
30665779Sxy150489 	mutex_enter(&igb->gen_lock);
30678955SChenlu.Chen@Sun.COM 	if (!(igb->igb_state & IGB_SUSPENDED) && (igb->igb_state & IGB_STARTED))
30688955SChenlu.Chen@Sun.COM 		link_changed = igb_link_check(igb);
30695779Sxy150489 	mutex_exit(&igb->gen_lock);
30705779Sxy150489 
30715779Sxy150489 	if (link_changed)
30725779Sxy150489 		mac_link_update(igb->mac_hdl, igb->link_state);
30735779Sxy150489 
30745779Sxy150489 	igb_restart_watchdog_timer(igb);
30755779Sxy150489 }
30765779Sxy150489 
30775779Sxy150489 /*
3078*11367SJason.Xu@Sun.COM  * igb_link_timer - link setup timer function
3079*11367SJason.Xu@Sun.COM  *
3080*11367SJason.Xu@Sun.COM  * It is called when the timer for link setup is expired, which indicates
3081*11367SJason.Xu@Sun.COM  * the completion of the link setup. The link state will not be updated
3082*11367SJason.Xu@Sun.COM  * until the link setup is completed. And the link state will not be sent
3083*11367SJason.Xu@Sun.COM  * to the upper layer through mac_link_update() in this function. It will
3084*11367SJason.Xu@Sun.COM  * be updated in the local timer routine or the interrupts service routine
3085*11367SJason.Xu@Sun.COM  * after the interface is started (plumbed).
3086*11367SJason.Xu@Sun.COM  */
3087*11367SJason.Xu@Sun.COM static void
3088*11367SJason.Xu@Sun.COM igb_link_timer(void *arg)
3089*11367SJason.Xu@Sun.COM {
3090*11367SJason.Xu@Sun.COM 	igb_t *igb = (igb_t *)arg;
3091*11367SJason.Xu@Sun.COM 
3092*11367SJason.Xu@Sun.COM 	mutex_enter(&igb->link_lock);
3093*11367SJason.Xu@Sun.COM 	igb->link_complete = B_TRUE;
3094*11367SJason.Xu@Sun.COM 	igb->link_tid = 0;
3095*11367SJason.Xu@Sun.COM 	mutex_exit(&igb->link_lock);
3096*11367SJason.Xu@Sun.COM }
3097*11367SJason.Xu@Sun.COM /*
30985779Sxy150489  * igb_stall_check - check for transmit stall
30995779Sxy150489  *
31005779Sxy150489  * This function checks if the adapter is stalled (in transmit).
31015779Sxy150489  *
31025779Sxy150489  * It is called each time the watchdog timeout is invoked.
31035779Sxy150489  * If the transmit descriptor reclaim continuously fails,
31045779Sxy150489  * the watchdog value will increment by 1. If the watchdog
31055779Sxy150489  * value exceeds the threshold, the igb is assumed to
31065779Sxy150489  * have stalled and need to be reset.
31075779Sxy150489  */
31085779Sxy150489 static boolean_t
31095779Sxy150489 igb_stall_check(igb_t *igb)
31105779Sxy150489 {
31115779Sxy150489 	igb_tx_ring_t *tx_ring;
311211155SJason.Xu@Sun.COM 	struct e1000_hw *hw = &igb->hw;
31135779Sxy150489 	boolean_t result;
31145779Sxy150489 	int i;
31155779Sxy150489 
31165779Sxy150489 	if (igb->link_state != LINK_STATE_UP)
31175779Sxy150489 		return (B_FALSE);
31185779Sxy150489 
31195779Sxy150489 	/*
31205779Sxy150489 	 * If any tx ring is stalled, we'll reset the chipset
31215779Sxy150489 	 */
31225779Sxy150489 	result = B_FALSE;
31235779Sxy150489 	for (i = 0; i < igb->num_tx_rings; i++) {
31245779Sxy150489 		tx_ring = &igb->tx_rings[i];
31255779Sxy150489 
31265779Sxy150489 		if (tx_ring->recycle_fail > 0)
31275779Sxy150489 			tx_ring->stall_watchdog++;
31285779Sxy150489 		else
31295779Sxy150489 			tx_ring->stall_watchdog = 0;
31305779Sxy150489 
31315779Sxy150489 		if (tx_ring->stall_watchdog >= STALL_WATCHDOG_TIMEOUT) {
31325779Sxy150489 			result = B_TRUE;
313311155SJason.Xu@Sun.COM 			if (hw->mac.type == e1000_82580) {
313411155SJason.Xu@Sun.COM 				hw->dev_spec._82575.global_device_reset
313511155SJason.Xu@Sun.COM 				    = B_TRUE;
313611155SJason.Xu@Sun.COM 			}
31375779Sxy150489 			break;
31385779Sxy150489 		}
31395779Sxy150489 	}
31405779Sxy150489 
31415779Sxy150489 	if (result) {
31425779Sxy150489 		tx_ring->stall_watchdog = 0;
31435779Sxy150489 		tx_ring->recycle_fail = 0;
31445779Sxy150489 	}
31455779Sxy150489 
31465779Sxy150489 	return (result);
31475779Sxy150489 }
31485779Sxy150489 
31495779Sxy150489 
31505779Sxy150489 /*
31515779Sxy150489  * is_valid_mac_addr - Check if the mac address is valid
31525779Sxy150489  */
31535779Sxy150489 static boolean_t
31545779Sxy150489 is_valid_mac_addr(uint8_t *mac_addr)
31555779Sxy150489 {
31565779Sxy150489 	const uint8_t addr_test1[6] = { 0, 0, 0, 0, 0, 0 };
31575779Sxy150489 	const uint8_t addr_test2[6] =
31585779Sxy150489 	    { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
31595779Sxy150489 
31605779Sxy150489 	if (!(bcmp(addr_test1, mac_addr, ETHERADDRL)) ||
31615779Sxy150489 	    !(bcmp(addr_test2, mac_addr, ETHERADDRL)))
31625779Sxy150489 		return (B_FALSE);
31635779Sxy150489 
31645779Sxy150489 	return (B_TRUE);
31655779Sxy150489 }
31665779Sxy150489 
31675779Sxy150489 static boolean_t
31685779Sxy150489 igb_find_mac_address(igb_t *igb)
31695779Sxy150489 {
31705779Sxy150489 	struct e1000_hw *hw = &igb->hw;
31715779Sxy150489 #ifdef __sparc
31725779Sxy150489 	uchar_t *bytes;
31735779Sxy150489 	struct ether_addr sysaddr;
31745779Sxy150489 	uint_t nelts;
31755779Sxy150489 	int err;
31765779Sxy150489 	boolean_t found = B_FALSE;
31775779Sxy150489 
31785779Sxy150489 	/*
31795779Sxy150489 	 * The "vendor's factory-set address" may already have
31805779Sxy150489 	 * been extracted from the chip, but if the property
31815779Sxy150489 	 * "local-mac-address" is set we use that instead.
31825779Sxy150489 	 *
31835779Sxy150489 	 * We check whether it looks like an array of 6
31845779Sxy150489 	 * bytes (which it should, if OBP set it).  If we can't
31855779Sxy150489 	 * make sense of it this way, we'll ignore it.
31865779Sxy150489 	 */
31875779Sxy150489 	err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, igb->dip,
31885779Sxy150489 	    DDI_PROP_DONTPASS, "local-mac-address", &bytes, &nelts);
31895779Sxy150489 	if (err == DDI_PROP_SUCCESS) {
31905779Sxy150489 		if (nelts == ETHERADDRL) {
31915779Sxy150489 			while (nelts--)
31925779Sxy150489 				hw->mac.addr[nelts] = bytes[nelts];
31935779Sxy150489 			found = B_TRUE;
31945779Sxy150489 		}
31955779Sxy150489 		ddi_prop_free(bytes);
31965779Sxy150489 	}
31975779Sxy150489 
31985779Sxy150489 	/*
31995779Sxy150489 	 * Look up the OBP property "local-mac-address?". If the user has set
32005779Sxy150489 	 * 'local-mac-address? = false', use "the system address" instead.
32015779Sxy150489 	 */
32025779Sxy150489 	if (ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, igb->dip, 0,
32035779Sxy150489 	    "local-mac-address?", &bytes, &nelts) == DDI_PROP_SUCCESS) {
32045779Sxy150489 		if (strncmp("false", (caddr_t)bytes, (size_t)nelts) == 0) {
32055779Sxy150489 			if (localetheraddr(NULL, &sysaddr) != 0) {
32065779Sxy150489 				bcopy(&sysaddr, hw->mac.addr, ETHERADDRL);
32075779Sxy150489 				found = B_TRUE;
32085779Sxy150489 			}
32095779Sxy150489 		}
32105779Sxy150489 		ddi_prop_free(bytes);
32115779Sxy150489 	}
32125779Sxy150489 
32135779Sxy150489 	/*
32145779Sxy150489 	 * Finally(!), if there's a valid "mac-address" property (created
32155779Sxy150489 	 * if we netbooted from this interface), we must use this instead
32165779Sxy150489 	 * of any of the above to ensure that the NFS/install server doesn't
32175779Sxy150489 	 * get confused by the address changing as Solaris takes over!
32185779Sxy150489 	 */
32195779Sxy150489 	err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, igb->dip,
32205779Sxy150489 	    DDI_PROP_DONTPASS, "mac-address", &bytes, &nelts);
32215779Sxy150489 	if (err == DDI_PROP_SUCCESS) {
32225779Sxy150489 		if (nelts == ETHERADDRL) {
32235779Sxy150489 			while (nelts--)
32245779Sxy150489 				hw->mac.addr[nelts] = bytes[nelts];
32255779Sxy150489 			found = B_TRUE;
32265779Sxy150489 		}
32275779Sxy150489 		ddi_prop_free(bytes);
32285779Sxy150489 	}
32295779Sxy150489 
32305779Sxy150489 	if (found) {
32315779Sxy150489 		bcopy(hw->mac.addr, hw->mac.perm_addr, ETHERADDRL);
32325779Sxy150489 		return (B_TRUE);
32335779Sxy150489 	}
32345779Sxy150489 #endif
32355779Sxy150489 
32365779Sxy150489 	/*
32375779Sxy150489 	 * Read the device MAC address from the EEPROM
32385779Sxy150489 	 */
32395779Sxy150489 	if (e1000_read_mac_addr(hw) != E1000_SUCCESS)
32405779Sxy150489 		return (B_FALSE);
32415779Sxy150489 
32425779Sxy150489 	return (B_TRUE);
32435779Sxy150489 }
32445779Sxy150489 
32455779Sxy150489 #pragma inline(igb_arm_watchdog_timer)
32465779Sxy150489 
32475779Sxy150489 static void
32485779Sxy150489 igb_arm_watchdog_timer(igb_t *igb)
32495779Sxy150489 {
32505779Sxy150489 	/*
32515779Sxy150489 	 * Fire a watchdog timer
32525779Sxy150489 	 */
32535779Sxy150489 	igb->watchdog_tid =
32545779Sxy150489 	    timeout(igb_local_timer,
32555779Sxy150489 	    (void *)igb, 1 * drv_usectohz(1000000));
32565779Sxy150489 
32575779Sxy150489 }
32585779Sxy150489 
32595779Sxy150489 /*
32605779Sxy150489  * igb_enable_watchdog_timer - Enable and start the driver watchdog timer
32615779Sxy150489  */
32625779Sxy150489 void
32635779Sxy150489 igb_enable_watchdog_timer(igb_t *igb)
32645779Sxy150489 {
32655779Sxy150489 	mutex_enter(&igb->watchdog_lock);
32665779Sxy150489 
32675779Sxy150489 	if (!igb->watchdog_enable) {
32685779Sxy150489 		igb->watchdog_enable = B_TRUE;
32695779Sxy150489 		igb->watchdog_start = B_TRUE;
32705779Sxy150489 		igb_arm_watchdog_timer(igb);
32715779Sxy150489 	}
32725779Sxy150489 
32735779Sxy150489 	mutex_exit(&igb->watchdog_lock);
32745779Sxy150489 
32755779Sxy150489 }
32765779Sxy150489 
32775779Sxy150489 /*
32785779Sxy150489  * igb_disable_watchdog_timer - Disable and stop the driver watchdog timer
32795779Sxy150489  */
32805779Sxy150489 void
32815779Sxy150489 igb_disable_watchdog_timer(igb_t *igb)
32825779Sxy150489 {
32835779Sxy150489 	timeout_id_t tid;
32845779Sxy150489 
32855779Sxy150489 	mutex_enter(&igb->watchdog_lock);
32865779Sxy150489 
32875779Sxy150489 	igb->watchdog_enable = B_FALSE;
32885779Sxy150489 	igb->watchdog_start = B_FALSE;
32895779Sxy150489 	tid = igb->watchdog_tid;
32905779Sxy150489 	igb->watchdog_tid = 0;
32915779Sxy150489 
32925779Sxy150489 	mutex_exit(&igb->watchdog_lock);
32935779Sxy150489 
32945779Sxy150489 	if (tid != 0)
32955779Sxy150489 		(void) untimeout(tid);
32965779Sxy150489 
32975779Sxy150489 }
32985779Sxy150489 
32995779Sxy150489 /*
33005779Sxy150489  * igb_start_watchdog_timer - Start the driver watchdog timer
33015779Sxy150489  */
33025779Sxy150489 static void
33035779Sxy150489 igb_start_watchdog_timer(igb_t *igb)
33045779Sxy150489 {
33055779Sxy150489 	mutex_enter(&igb->watchdog_lock);
33065779Sxy150489 
33075779Sxy150489 	if (igb->watchdog_enable) {
33085779Sxy150489 		if (!igb->watchdog_start) {
33095779Sxy150489 			igb->watchdog_start = B_TRUE;
33105779Sxy150489 			igb_arm_watchdog_timer(igb);
33115779Sxy150489 		}
33125779Sxy150489 	}
33135779Sxy150489 
33145779Sxy150489 	mutex_exit(&igb->watchdog_lock);
33155779Sxy150489 }
33165779Sxy150489 
33175779Sxy150489 /*
33185779Sxy150489  * igb_restart_watchdog_timer - Restart the driver watchdog timer
33195779Sxy150489  */
33205779Sxy150489 static void
33215779Sxy150489 igb_restart_watchdog_timer(igb_t *igb)
33225779Sxy150489 {
33235779Sxy150489 	mutex_enter(&igb->watchdog_lock);
33245779Sxy150489 
33255779Sxy150489 	if (igb->watchdog_start)
33265779Sxy150489 		igb_arm_watchdog_timer(igb);
33275779Sxy150489 
33285779Sxy150489 	mutex_exit(&igb->watchdog_lock);
33295779Sxy150489 }
33305779Sxy150489 
33315779Sxy150489 /*
33325779Sxy150489  * igb_stop_watchdog_timer - Stop the driver watchdog timer
33335779Sxy150489  */
33345779Sxy150489 static void
33355779Sxy150489 igb_stop_watchdog_timer(igb_t *igb)
33365779Sxy150489 {
33375779Sxy150489 	timeout_id_t tid;
33385779Sxy150489 
33395779Sxy150489 	mutex_enter(&igb->watchdog_lock);
33405779Sxy150489 
33415779Sxy150489 	igb->watchdog_start = B_FALSE;
33425779Sxy150489 	tid = igb->watchdog_tid;
33435779Sxy150489 	igb->watchdog_tid = 0;
33445779Sxy150489 
33455779Sxy150489 	mutex_exit(&igb->watchdog_lock);
33465779Sxy150489 
33475779Sxy150489 	if (tid != 0)
33485779Sxy150489 		(void) untimeout(tid);
33495779Sxy150489 }
33505779Sxy150489 
33515779Sxy150489 /*
3352*11367SJason.Xu@Sun.COM  * igb_start_link_timer - Start the link setup timer
3353*11367SJason.Xu@Sun.COM  */
3354*11367SJason.Xu@Sun.COM static void
3355*11367SJason.Xu@Sun.COM igb_start_link_timer(struct igb *igb)
3356*11367SJason.Xu@Sun.COM {
3357*11367SJason.Xu@Sun.COM 	struct e1000_hw *hw = &igb->hw;
3358*11367SJason.Xu@Sun.COM 	clock_t link_timeout;
3359*11367SJason.Xu@Sun.COM 
3360*11367SJason.Xu@Sun.COM 	if (hw->mac.autoneg)
3361*11367SJason.Xu@Sun.COM 		link_timeout = PHY_AUTO_NEG_LIMIT *
3362*11367SJason.Xu@Sun.COM 		    drv_usectohz(100000);
3363*11367SJason.Xu@Sun.COM 	else
3364*11367SJason.Xu@Sun.COM 		link_timeout = PHY_FORCE_LIMIT * drv_usectohz(100000);
3365*11367SJason.Xu@Sun.COM 
3366*11367SJason.Xu@Sun.COM 	mutex_enter(&igb->link_lock);
3367*11367SJason.Xu@Sun.COM 	if (hw->phy.autoneg_wait_to_complete) {
3368*11367SJason.Xu@Sun.COM 		igb->link_complete = B_TRUE;
3369*11367SJason.Xu@Sun.COM 	} else {
3370*11367SJason.Xu@Sun.COM 		igb->link_complete = B_FALSE;
3371*11367SJason.Xu@Sun.COM 		igb->link_tid = timeout(igb_link_timer, (void *)igb,
3372*11367SJason.Xu@Sun.COM 		    link_timeout);
3373*11367SJason.Xu@Sun.COM 	}
3374*11367SJason.Xu@Sun.COM 	mutex_exit(&igb->link_lock);
3375*11367SJason.Xu@Sun.COM }
3376*11367SJason.Xu@Sun.COM 
3377*11367SJason.Xu@Sun.COM /*
3378*11367SJason.Xu@Sun.COM  * igb_stop_link_timer - Stop the link setup timer
3379*11367SJason.Xu@Sun.COM  */
3380*11367SJason.Xu@Sun.COM static void
3381*11367SJason.Xu@Sun.COM igb_stop_link_timer(struct igb *igb)
3382*11367SJason.Xu@Sun.COM {
3383*11367SJason.Xu@Sun.COM 	timeout_id_t tid;
3384*11367SJason.Xu@Sun.COM 
3385*11367SJason.Xu@Sun.COM 	mutex_enter(&igb->link_lock);
3386*11367SJason.Xu@Sun.COM 	igb->link_complete = B_TRUE;
3387*11367SJason.Xu@Sun.COM 	tid = igb->link_tid;
3388*11367SJason.Xu@Sun.COM 	igb->link_tid = 0;
3389*11367SJason.Xu@Sun.COM 	mutex_exit(&igb->link_lock);
3390*11367SJason.Xu@Sun.COM 
3391*11367SJason.Xu@Sun.COM 	if (tid != 0)
3392*11367SJason.Xu@Sun.COM 		(void) untimeout(tid);
3393*11367SJason.Xu@Sun.COM }
3394*11367SJason.Xu@Sun.COM 
3395*11367SJason.Xu@Sun.COM /*
33965779Sxy150489  * igb_disable_adapter_interrupts - Clear/disable all hardware interrupts
33975779Sxy150489  */
33985779Sxy150489 static void
33995779Sxy150489 igb_disable_adapter_interrupts(igb_t *igb)
34005779Sxy150489 {
34015779Sxy150489 	struct e1000_hw *hw = &igb->hw;
34025779Sxy150489 
34035779Sxy150489 	/*
34045779Sxy150489 	 * Set the IMC register to mask all the interrupts,
34055779Sxy150489 	 * including the tx interrupts.
34065779Sxy150489 	 */
34078571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IMC, ~0);
34088571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IAM, 0);
34095779Sxy150489 
34105779Sxy150489 	/*
34115779Sxy150489 	 * Additional disabling for MSI-X
34125779Sxy150489 	 */
34135779Sxy150489 	if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
34148571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIMC, ~0);
34158571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIAC, 0);
34168571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIAM, 0);
34175779Sxy150489 	}
34185779Sxy150489 
34195779Sxy150489 	E1000_WRITE_FLUSH(hw);
34205779Sxy150489 }
34215779Sxy150489 
34225779Sxy150489 /*
342311155SJason.Xu@Sun.COM  * igb_enable_adapter_interrupts_82580 - Enable NIC interrupts for 82580
342411155SJason.Xu@Sun.COM  */
342511155SJason.Xu@Sun.COM static void
342611155SJason.Xu@Sun.COM igb_enable_adapter_interrupts_82580(igb_t *igb)
342711155SJason.Xu@Sun.COM {
342811155SJason.Xu@Sun.COM 	struct e1000_hw *hw = &igb->hw;
342911155SJason.Xu@Sun.COM 
343011155SJason.Xu@Sun.COM 	/* Clear any pending interrupts */
343111155SJason.Xu@Sun.COM 	(void) E1000_READ_REG(hw, E1000_ICR);
343211155SJason.Xu@Sun.COM 	igb->ims_mask |= E1000_IMS_DRSTA;
343311155SJason.Xu@Sun.COM 
343411155SJason.Xu@Sun.COM 	if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
343511155SJason.Xu@Sun.COM 
343611155SJason.Xu@Sun.COM 		/* Interrupt enabling for MSI-X */
343711155SJason.Xu@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIMS, igb->eims_mask);
343811155SJason.Xu@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIAC, igb->eims_mask);
343911155SJason.Xu@Sun.COM 		igb->ims_mask = (E1000_IMS_LSC | E1000_IMS_DRSTA);
344011155SJason.Xu@Sun.COM 		E1000_WRITE_REG(hw, E1000_IMS, igb->ims_mask);
344111155SJason.Xu@Sun.COM 	} else { /* Interrupt enabling for MSI and legacy */
344211155SJason.Xu@Sun.COM 		E1000_WRITE_REG(hw, E1000_IVAR0, E1000_IVAR_VALID);
344311155SJason.Xu@Sun.COM 		igb->ims_mask = IMS_ENABLE_MASK | E1000_IMS_TXQE;
344411155SJason.Xu@Sun.COM 		igb->ims_mask |= E1000_IMS_DRSTA;
344511155SJason.Xu@Sun.COM 		E1000_WRITE_REG(hw, E1000_IMS, igb->ims_mask);
344611155SJason.Xu@Sun.COM 	}
344711155SJason.Xu@Sun.COM 
344811155SJason.Xu@Sun.COM 	/* Disable auto-mask for ICR interrupt bits */
344911155SJason.Xu@Sun.COM 	E1000_WRITE_REG(hw, E1000_IAM, 0);
345011155SJason.Xu@Sun.COM 
345111155SJason.Xu@Sun.COM 	E1000_WRITE_FLUSH(hw);
345211155SJason.Xu@Sun.COM }
345311155SJason.Xu@Sun.COM 
345411155SJason.Xu@Sun.COM /*
34558571SChenlu.Chen@Sun.COM  * igb_enable_adapter_interrupts_82576 - Enable NIC interrupts for 82576
34565779Sxy150489  */
34575779Sxy150489 static void
34588571SChenlu.Chen@Sun.COM igb_enable_adapter_interrupts_82576(igb_t *igb)
34598571SChenlu.Chen@Sun.COM {
34608571SChenlu.Chen@Sun.COM 	struct e1000_hw *hw = &igb->hw;
34618571SChenlu.Chen@Sun.COM 
34628955SChenlu.Chen@Sun.COM 	/* Clear any pending interrupts */
34638955SChenlu.Chen@Sun.COM 	(void) E1000_READ_REG(hw, E1000_ICR);
34648955SChenlu.Chen@Sun.COM 
34658571SChenlu.Chen@Sun.COM 	if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
34668571SChenlu.Chen@Sun.COM 
34678571SChenlu.Chen@Sun.COM 		/* Interrupt enabling for MSI-X */
34688571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIMS, igb->eims_mask);
34698571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_EIAC, igb->eims_mask);
34708571SChenlu.Chen@Sun.COM 		igb->ims_mask = E1000_IMS_LSC;
34718571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_IMS, E1000_IMS_LSC);
34728571SChenlu.Chen@Sun.COM 	} else {
34738571SChenlu.Chen@Sun.COM 		/* Interrupt enabling for MSI and legacy */
34748571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_IVAR0, E1000_IVAR_VALID);
34758571SChenlu.Chen@Sun.COM 		igb->ims_mask = IMS_ENABLE_MASK | E1000_IMS_TXQE;
34768571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG(hw, E1000_IMS,
34778571SChenlu.Chen@Sun.COM 		    (IMS_ENABLE_MASK | E1000_IMS_TXQE));
34788571SChenlu.Chen@Sun.COM 	}
34798571SChenlu.Chen@Sun.COM 
34808571SChenlu.Chen@Sun.COM 	/* Disable auto-mask for ICR interrupt bits */
34818571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IAM, 0);
34828571SChenlu.Chen@Sun.COM 
34838571SChenlu.Chen@Sun.COM 	E1000_WRITE_FLUSH(hw);
34848571SChenlu.Chen@Sun.COM }
34858571SChenlu.Chen@Sun.COM 
34868571SChenlu.Chen@Sun.COM /*
34878571SChenlu.Chen@Sun.COM  * igb_enable_adapter_interrupts_82575 - Enable NIC interrupts for 82575
34888571SChenlu.Chen@Sun.COM  */
34898571SChenlu.Chen@Sun.COM static void
34908571SChenlu.Chen@Sun.COM igb_enable_adapter_interrupts_82575(igb_t *igb)
34915779Sxy150489 {
34925779Sxy150489 	struct e1000_hw *hw = &igb->hw;
34935779Sxy150489 	uint32_t reg;
34945779Sxy150489 
34958955SChenlu.Chen@Sun.COM 	/* Clear any pending interrupts */
34968955SChenlu.Chen@Sun.COM 	(void) E1000_READ_REG(hw, E1000_ICR);
34978955SChenlu.Chen@Sun.COM 
34985779Sxy150489 	if (igb->intr_type == DDI_INTR_TYPE_MSIX) {
34995779Sxy150489 		/* Interrupt enabling for MSI-X */
35005779Sxy150489 		E1000_WRITE_REG(hw, E1000_EIMS, igb->eims_mask);
35015779Sxy150489 		E1000_WRITE_REG(hw, E1000_EIAC, igb->eims_mask);
35028275SEric Cheng 		igb->ims_mask = E1000_IMS_LSC;
35035779Sxy150489 		E1000_WRITE_REG(hw, E1000_IMS, E1000_IMS_LSC);
35045779Sxy150489 
35055779Sxy150489 		/* Enable MSI-X PBA support */
35065779Sxy150489 		reg = E1000_READ_REG(hw, E1000_CTRL_EXT);
35075779Sxy150489 		reg |= E1000_CTRL_EXT_PBA_CLR;
35085779Sxy150489 
35095779Sxy150489 		/* Non-selective interrupt clear-on-read */
35105779Sxy150489 		reg |= E1000_CTRL_EXT_IRCA;	/* Called NSICR in the EAS */
35115779Sxy150489 
35125779Sxy150489 		E1000_WRITE_REG(hw, E1000_CTRL_EXT, reg);
35135779Sxy150489 	} else {
35145779Sxy150489 		/* Interrupt enabling for MSI and legacy */
35158275SEric Cheng 		igb->ims_mask = IMS_ENABLE_MASK;
35165779Sxy150489 		E1000_WRITE_REG(hw, E1000_IMS, IMS_ENABLE_MASK);
35175779Sxy150489 	}
35185779Sxy150489 
35195779Sxy150489 	E1000_WRITE_FLUSH(hw);
35205779Sxy150489 }
35215779Sxy150489 
35225779Sxy150489 /*
35235779Sxy150489  * Loopback Support
35245779Sxy150489  */
35255779Sxy150489 static lb_property_t lb_normal =
35265779Sxy150489 	{ normal,	"normal",	IGB_LB_NONE		};
35275779Sxy150489 static lb_property_t lb_external =
35285779Sxy150489 	{ external,	"External",	IGB_LB_EXTERNAL		};
35295779Sxy150489 static lb_property_t lb_mac =
35305779Sxy150489 	{ internal,	"MAC",		IGB_LB_INTERNAL_MAC	};
35315779Sxy150489 static lb_property_t lb_phy =
35325779Sxy150489 	{ internal,	"PHY",		IGB_LB_INTERNAL_PHY	};
35335779Sxy150489 static lb_property_t lb_serdes =
35345779Sxy150489 	{ internal,	"SerDes",	IGB_LB_INTERNAL_SERDES	};
35355779Sxy150489 
35365779Sxy150489 enum ioc_reply
35375779Sxy150489 igb_loopback_ioctl(igb_t *igb, struct iocblk *iocp, mblk_t *mp)
35385779Sxy150489 {
35395779Sxy150489 	lb_info_sz_t *lbsp;
35405779Sxy150489 	lb_property_t *lbpp;
35415779Sxy150489 	struct e1000_hw *hw;
35425779Sxy150489 	uint32_t *lbmp;
35435779Sxy150489 	uint32_t size;
35445779Sxy150489 	uint32_t value;
35455779Sxy150489 
35465779Sxy150489 	hw = &igb->hw;
35475779Sxy150489 
35485779Sxy150489 	if (mp->b_cont == NULL)
35495779Sxy150489 		return (IOC_INVAL);
35505779Sxy150489 
35515779Sxy150489 	switch (iocp->ioc_cmd) {
35525779Sxy150489 	default:
35535779Sxy150489 		return (IOC_INVAL);
35545779Sxy150489 
35555779Sxy150489 	case LB_GET_INFO_SIZE:
35565779Sxy150489 		size = sizeof (lb_info_sz_t);
35575779Sxy150489 		if (iocp->ioc_count != size)
35585779Sxy150489 			return (IOC_INVAL);
35595779Sxy150489 
35605779Sxy150489 		value = sizeof (lb_normal);
35615779Sxy150489 		value += sizeof (lb_mac);
35625779Sxy150489 		if (hw->phy.media_type == e1000_media_type_copper)
35635779Sxy150489 			value += sizeof (lb_phy);
35645779Sxy150489 		else
35655779Sxy150489 			value += sizeof (lb_serdes);
35665779Sxy150489 		value += sizeof (lb_external);
35675779Sxy150489 
35685779Sxy150489 		lbsp = (lb_info_sz_t *)(uintptr_t)mp->b_cont->b_rptr;
35695779Sxy150489 		*lbsp = value;
35705779Sxy150489 		break;
35715779Sxy150489 
35725779Sxy150489 	case LB_GET_INFO:
35735779Sxy150489 		value = sizeof (lb_normal);
35745779Sxy150489 		value += sizeof (lb_mac);
35755779Sxy150489 		if (hw->phy.media_type == e1000_media_type_copper)
35765779Sxy150489 			value += sizeof (lb_phy);
35775779Sxy150489 		else
35785779Sxy150489 			value += sizeof (lb_serdes);
35795779Sxy150489 		value += sizeof (lb_external);
35805779Sxy150489 
35815779Sxy150489 		size = value;
35825779Sxy150489 		if (iocp->ioc_count != size)
35835779Sxy150489 			return (IOC_INVAL);
35845779Sxy150489 
35855779Sxy150489 		value = 0;
35865779Sxy150489 		lbpp = (lb_property_t *)(uintptr_t)mp->b_cont->b_rptr;
35875779Sxy150489 
35885779Sxy150489 		lbpp[value++] = lb_normal;
35895779Sxy150489 		lbpp[value++] = lb_mac;
35905779Sxy150489 		if (hw->phy.media_type == e1000_media_type_copper)
35915779Sxy150489 			lbpp[value++] = lb_phy;
35925779Sxy150489 		else
35935779Sxy150489 			lbpp[value++] = lb_serdes;
35945779Sxy150489 		lbpp[value++] = lb_external;
35955779Sxy150489 		break;
35965779Sxy150489 
35975779Sxy150489 	case LB_GET_MODE:
35985779Sxy150489 		size = sizeof (uint32_t);
35995779Sxy150489 		if (iocp->ioc_count != size)
36005779Sxy150489 			return (IOC_INVAL);
36015779Sxy150489 
36025779Sxy150489 		lbmp = (uint32_t *)(uintptr_t)mp->b_cont->b_rptr;
36035779Sxy150489 		*lbmp = igb->loopback_mode;
36045779Sxy150489 		break;
36055779Sxy150489 
36065779Sxy150489 	case LB_SET_MODE:
36075779Sxy150489 		size = 0;
36085779Sxy150489 		if (iocp->ioc_count != sizeof (uint32_t))
36095779Sxy150489 			return (IOC_INVAL);
36105779Sxy150489 
36115779Sxy150489 		lbmp = (uint32_t *)(uintptr_t)mp->b_cont->b_rptr;
36125779Sxy150489 		if (!igb_set_loopback_mode(igb, *lbmp))
36135779Sxy150489 			return (IOC_INVAL);
36145779Sxy150489 		break;
36155779Sxy150489 	}
36165779Sxy150489 
36175779Sxy150489 	iocp->ioc_count = size;
36185779Sxy150489 	iocp->ioc_error = 0;
36195779Sxy150489 
36206624Sgl147354 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
36216624Sgl147354 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
36226624Sgl147354 		return (IOC_INVAL);
36236624Sgl147354 	}
36246624Sgl147354 
36255779Sxy150489 	return (IOC_REPLY);
36265779Sxy150489 }
36275779Sxy150489 
36285779Sxy150489 /*
36295779Sxy150489  * igb_set_loopback_mode - Setup loopback based on the loopback mode
36305779Sxy150489  */
36315779Sxy150489 static boolean_t
36325779Sxy150489 igb_set_loopback_mode(igb_t *igb, uint32_t mode)
36335779Sxy150489 {
36345779Sxy150489 	struct e1000_hw *hw;
36355779Sxy150489 
36365779Sxy150489 	if (mode == igb->loopback_mode)
36375779Sxy150489 		return (B_TRUE);
36385779Sxy150489 
36395779Sxy150489 	hw = &igb->hw;
36405779Sxy150489 
36415779Sxy150489 	igb->loopback_mode = mode;
36425779Sxy150489 
36435779Sxy150489 	if (mode == IGB_LB_NONE) {
36445779Sxy150489 		/* Reset the chip */
36455779Sxy150489 		hw->phy.autoneg_wait_to_complete = B_TRUE;
36465779Sxy150489 		(void) igb_reset(igb);
36475779Sxy150489 		hw->phy.autoneg_wait_to_complete = B_FALSE;
36485779Sxy150489 		return (B_TRUE);
36495779Sxy150489 	}
36505779Sxy150489 
36515779Sxy150489 	mutex_enter(&igb->gen_lock);
36525779Sxy150489 
36535779Sxy150489 	switch (mode) {
36545779Sxy150489 	default:
36555779Sxy150489 		mutex_exit(&igb->gen_lock);
36565779Sxy150489 		return (B_FALSE);
36575779Sxy150489 
36585779Sxy150489 	case IGB_LB_EXTERNAL:
36595779Sxy150489 		igb_set_external_loopback(igb);
36605779Sxy150489 		break;
36615779Sxy150489 
36625779Sxy150489 	case IGB_LB_INTERNAL_MAC:
36635779Sxy150489 		igb_set_internal_mac_loopback(igb);
36645779Sxy150489 		break;
36655779Sxy150489 
36665779Sxy150489 	case IGB_LB_INTERNAL_PHY:
36675779Sxy150489 		igb_set_internal_phy_loopback(igb);
36685779Sxy150489 		break;
36695779Sxy150489 
36705779Sxy150489 	case IGB_LB_INTERNAL_SERDES:
36715779Sxy150489 		igb_set_internal_serdes_loopback(igb);
36725779Sxy150489 		break;
36735779Sxy150489 	}
36745779Sxy150489 
36755779Sxy150489 	mutex_exit(&igb->gen_lock);
36765779Sxy150489 
36775779Sxy150489 	return (B_TRUE);
36785779Sxy150489 }
36795779Sxy150489 
36805779Sxy150489 /*
36815779Sxy150489  * igb_set_external_loopback - Set the external loopback mode
36825779Sxy150489  */
36835779Sxy150489 static void
36845779Sxy150489 igb_set_external_loopback(igb_t *igb)
36855779Sxy150489 {
36865779Sxy150489 	struct e1000_hw *hw;
36875779Sxy150489 
36885779Sxy150489 	hw = &igb->hw;
36895779Sxy150489 
36905779Sxy150489 	/* Set phy to known state */
36915779Sxy150489 	(void) e1000_phy_hw_reset(hw);
36925779Sxy150489 
36935779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x0, 0x0140);
36945779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x9, 0x1b00);
36955779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x12, 0x1610);
36965779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x1f37, 0x3f1c);
36975779Sxy150489 }
36985779Sxy150489 
36995779Sxy150489 /*
37005779Sxy150489  * igb_set_internal_mac_loopback - Set the internal MAC loopback mode
37015779Sxy150489  */
37025779Sxy150489 static void
37035779Sxy150489 igb_set_internal_mac_loopback(igb_t *igb)
37045779Sxy150489 {
37055779Sxy150489 	struct e1000_hw *hw;
37065779Sxy150489 	uint32_t ctrl;
37075779Sxy150489 	uint32_t rctl;
37088955SChenlu.Chen@Sun.COM 	uint32_t ctrl_ext;
37098955SChenlu.Chen@Sun.COM 	uint16_t phy_ctrl;
37108955SChenlu.Chen@Sun.COM 	uint16_t phy_status;
37115779Sxy150489 
37125779Sxy150489 	hw = &igb->hw;
37135779Sxy150489 
37148955SChenlu.Chen@Sun.COM 	(void) e1000_read_phy_reg(hw, PHY_CONTROL, &phy_ctrl);
37158955SChenlu.Chen@Sun.COM 	phy_ctrl &= ~MII_CR_AUTO_NEG_EN;
37168955SChenlu.Chen@Sun.COM 	(void) e1000_write_phy_reg(hw, PHY_CONTROL, phy_ctrl);
37178955SChenlu.Chen@Sun.COM 
37188955SChenlu.Chen@Sun.COM 	(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
37198955SChenlu.Chen@Sun.COM 
37208955SChenlu.Chen@Sun.COM 	/* Set link mode to PHY (00b) in the Extended Control register */
37218955SChenlu.Chen@Sun.COM 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
37228955SChenlu.Chen@Sun.COM 	ctrl_ext &= ~E1000_CTRL_EXT_LINK_MODE_MASK;
37238955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
37248955SChenlu.Chen@Sun.COM 
37258955SChenlu.Chen@Sun.COM 	/* Set the Device Control register */
37268955SChenlu.Chen@Sun.COM 	ctrl = E1000_READ_REG(hw, E1000_CTRL);
37278955SChenlu.Chen@Sun.COM 	if (!(phy_status & MII_SR_LINK_STATUS))
37288955SChenlu.Chen@Sun.COM 		ctrl |= E1000_CTRL_ILOS; /* Set ILOS when the link is down */
37298955SChenlu.Chen@Sun.COM 	ctrl &= ~E1000_CTRL_SPD_SEL;	/* Clear the speed sel bits */
37308955SChenlu.Chen@Sun.COM 	ctrl |= (E1000_CTRL_SLU |	/* Force link up */
37318955SChenlu.Chen@Sun.COM 	    E1000_CTRL_FRCSPD |		/* Force speed */
37328955SChenlu.Chen@Sun.COM 	    E1000_CTRL_FRCDPX |		/* Force duplex */
37338955SChenlu.Chen@Sun.COM 	    E1000_CTRL_SPD_1000 |	/* Force speed to 1000 */
37348955SChenlu.Chen@Sun.COM 	    E1000_CTRL_FD);		/* Force full duplex */
37358955SChenlu.Chen@Sun.COM 
37368955SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_CTRL, ctrl);
37378955SChenlu.Chen@Sun.COM 
37385779Sxy150489 	/* Set the Receive Control register */
37395779Sxy150489 	rctl = E1000_READ_REG(hw, E1000_RCTL);
37405779Sxy150489 	rctl &= ~E1000_RCTL_LBM_TCVR;
37415779Sxy150489 	rctl |= E1000_RCTL_LBM_MAC;
37425779Sxy150489 	E1000_WRITE_REG(hw, E1000_RCTL, rctl);
37435779Sxy150489 }
37445779Sxy150489 
37455779Sxy150489 /*
37465779Sxy150489  * igb_set_internal_phy_loopback - Set the internal PHY loopback mode
37475779Sxy150489  */
37485779Sxy150489 static void
37495779Sxy150489 igb_set_internal_phy_loopback(igb_t *igb)
37505779Sxy150489 {
37515779Sxy150489 	struct e1000_hw *hw;
37525779Sxy150489 	uint32_t ctrl_ext;
37535779Sxy150489 	uint16_t phy_ctrl;
37545779Sxy150489 	uint16_t phy_pconf;
37555779Sxy150489 
37565779Sxy150489 	hw = &igb->hw;
37575779Sxy150489 
37585779Sxy150489 	/* Set link mode to PHY (00b) in the Extended Control register */
37595779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
37605779Sxy150489 	ctrl_ext &= ~E1000_CTRL_EXT_LINK_MODE_MASK;
37615779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
37625779Sxy150489 
37635779Sxy150489 	/*
37645779Sxy150489 	 * Set PHY control register (0x4140):
37655779Sxy150489 	 *    Set full duplex mode
37665779Sxy150489 	 *    Set loopback bit
37675779Sxy150489 	 *    Clear auto-neg enable bit
37685779Sxy150489 	 *    Set PHY speed
37695779Sxy150489 	 */
37705779Sxy150489 	phy_ctrl = MII_CR_FULL_DUPLEX | MII_CR_SPEED_1000 | MII_CR_LOOPBACK;
37715779Sxy150489 	(void) e1000_write_phy_reg(hw, PHY_CONTROL, phy_ctrl);
37725779Sxy150489 
37735779Sxy150489 	/* Set the link disable bit in the Port Configuration register */
37745779Sxy150489 	(void) e1000_read_phy_reg(hw, 0x10, &phy_pconf);
37755779Sxy150489 	phy_pconf |= (uint16_t)1 << 14;
37765779Sxy150489 	(void) e1000_write_phy_reg(hw, 0x10, phy_pconf);
37775779Sxy150489 }
37785779Sxy150489 
37795779Sxy150489 /*
37805779Sxy150489  * igb_set_internal_serdes_loopback - Set the internal SerDes loopback mode
37815779Sxy150489  */
37825779Sxy150489 static void
37835779Sxy150489 igb_set_internal_serdes_loopback(igb_t *igb)
37845779Sxy150489 {
37855779Sxy150489 	struct e1000_hw *hw;
37865779Sxy150489 	uint32_t ctrl_ext;
37875779Sxy150489 	uint32_t ctrl;
37885779Sxy150489 	uint32_t pcs_lctl;
37895779Sxy150489 	uint32_t connsw;
37905779Sxy150489 
37915779Sxy150489 	hw = &igb->hw;
37925779Sxy150489 
37935779Sxy150489 	/* Set link mode to SerDes (11b) in the Extended Control register */
37945779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
37955779Sxy150489 	ctrl_ext |= E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
37965779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
37975779Sxy150489 
37985779Sxy150489 	/* Configure the SerDes to loopback */
37995779Sxy150489 	E1000_WRITE_REG(hw, E1000_SCTL, 0x410);
38005779Sxy150489 
38015779Sxy150489 	/* Set Device Control register */
38025779Sxy150489 	ctrl = E1000_READ_REG(hw, E1000_CTRL);
38035779Sxy150489 	ctrl |= (E1000_CTRL_FD |	/* Force full duplex */
38045779Sxy150489 	    E1000_CTRL_SLU);		/* Force link up */
38055779Sxy150489 	ctrl &= ~(E1000_CTRL_RFCE |	/* Disable receive flow control */
38065779Sxy150489 	    E1000_CTRL_TFCE |		/* Disable transmit flow control */
38075779Sxy150489 	    E1000_CTRL_LRST);		/* Clear link reset */
38085779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL, ctrl);
38095779Sxy150489 
38105779Sxy150489 	/* Set PCS Link Control register */
38115779Sxy150489 	pcs_lctl = E1000_READ_REG(hw, E1000_PCS_LCTL);
38125779Sxy150489 	pcs_lctl |= (E1000_PCS_LCTL_FORCE_LINK |
38135779Sxy150489 	    E1000_PCS_LCTL_FSD |
38145779Sxy150489 	    E1000_PCS_LCTL_FDV_FULL |
38155779Sxy150489 	    E1000_PCS_LCTL_FLV_LINK_UP);
38165779Sxy150489 	pcs_lctl &= ~E1000_PCS_LCTL_AN_ENABLE;
38175779Sxy150489 	E1000_WRITE_REG(hw, E1000_PCS_LCTL, pcs_lctl);
38185779Sxy150489 
38195779Sxy150489 	/* Set the Copper/Fiber Switch Control - CONNSW register */
38205779Sxy150489 	connsw = E1000_READ_REG(hw, E1000_CONNSW);
38215779Sxy150489 	connsw &= ~E1000_CONNSW_ENRGSRC;
38225779Sxy150489 	E1000_WRITE_REG(hw, E1000_CONNSW, connsw);
38235779Sxy150489 }
38245779Sxy150489 
38255779Sxy150489 #pragma inline(igb_intr_rx_work)
38265779Sxy150489 /*
38275779Sxy150489  * igb_intr_rx_work - rx processing of ISR
38285779Sxy150489  */
38295779Sxy150489 static void
38305779Sxy150489 igb_intr_rx_work(igb_rx_ring_t *rx_ring)
38315779Sxy150489 {
38325779Sxy150489 	mblk_t *mp;
38335779Sxy150489 
38345779Sxy150489 	mutex_enter(&rx_ring->rx_lock);
38358275SEric Cheng 	mp = igb_rx(rx_ring, IGB_NO_POLL);
38365779Sxy150489 	mutex_exit(&rx_ring->rx_lock);
38375779Sxy150489 
38385779Sxy150489 	if (mp != NULL)
38398275SEric Cheng 		mac_rx_ring(rx_ring->igb->mac_hdl, rx_ring->ring_handle, mp,
38408275SEric Cheng 		    rx_ring->ring_gen_num);
38415779Sxy150489 }
38425779Sxy150489 
38435779Sxy150489 #pragma inline(igb_intr_tx_work)
38445779Sxy150489 /*
38455779Sxy150489  * igb_intr_tx_work - tx processing of ISR
38465779Sxy150489  */
38475779Sxy150489 static void
38485779Sxy150489 igb_intr_tx_work(igb_tx_ring_t *tx_ring)
38495779Sxy150489 {
38505779Sxy150489 	/* Recycle the tx descriptors */
38515779Sxy150489 	tx_ring->tx_recycle(tx_ring);
38525779Sxy150489 
38535779Sxy150489 	/* Schedule the re-transmit */
38545779Sxy150489 	if (tx_ring->reschedule &&
38555779Sxy150489 	    (tx_ring->tbd_free >= tx_ring->resched_thresh)) {
38565779Sxy150489 		tx_ring->reschedule = B_FALSE;
38578275SEric Cheng 		mac_tx_ring_update(tx_ring->igb->mac_hdl, tx_ring->ring_handle);
38585779Sxy150489 		IGB_DEBUG_STAT(tx_ring->stat_reschedule);
38595779Sxy150489 	}
38605779Sxy150489 }
38615779Sxy150489 
38628275SEric Cheng #pragma inline(igb_intr_link_work)
38635779Sxy150489 /*
38648275SEric Cheng  * igb_intr_link_work - link-status-change processing of ISR
38655779Sxy150489  */
38665779Sxy150489 static void
38678275SEric Cheng igb_intr_link_work(igb_t *igb)
38685779Sxy150489 {
38695779Sxy150489 	boolean_t link_changed;
38705779Sxy150489 
38715779Sxy150489 	igb_stop_watchdog_timer(igb);
38725779Sxy150489 
38735779Sxy150489 	mutex_enter(&igb->gen_lock);
38745779Sxy150489 
38755779Sxy150489 	/*
38765779Sxy150489 	 * Because we got a link-status-change interrupt, force
38775779Sxy150489 	 * e1000_check_for_link() to look at phy
38785779Sxy150489 	 */
38795779Sxy150489 	igb->hw.mac.get_link_status = B_TRUE;
38805779Sxy150489 
38815779Sxy150489 	/* igb_link_check takes care of link status change */
38825779Sxy150489 	link_changed = igb_link_check(igb);
38835779Sxy150489 
38845779Sxy150489 	/* Get new phy state */
38855779Sxy150489 	igb_get_phy_state(igb);
38865779Sxy150489 
38875779Sxy150489 	mutex_exit(&igb->gen_lock);
38885779Sxy150489 
38895779Sxy150489 	if (link_changed)
38905779Sxy150489 		mac_link_update(igb->mac_hdl, igb->link_state);
38915779Sxy150489 
38925779Sxy150489 	igb_start_watchdog_timer(igb);
38935779Sxy150489 }
38945779Sxy150489 
38955779Sxy150489 /*
38965779Sxy150489  * igb_intr_legacy - Interrupt handler for legacy interrupts
38975779Sxy150489  */
38985779Sxy150489 static uint_t
38995779Sxy150489 igb_intr_legacy(void *arg1, void *arg2)
39005779Sxy150489 {
39015779Sxy150489 	igb_t *igb = (igb_t *)arg1;
39025779Sxy150489 	igb_tx_ring_t *tx_ring;
39035779Sxy150489 	uint32_t icr;
39045779Sxy150489 	mblk_t *mp;
39055779Sxy150489 	boolean_t tx_reschedule;
39065779Sxy150489 	boolean_t link_changed;
39075779Sxy150489 	uint_t result;
39085779Sxy150489 
39095779Sxy150489 	_NOTE(ARGUNUSED(arg2));
39105779Sxy150489 
39115779Sxy150489 	mutex_enter(&igb->gen_lock);
39125779Sxy150489 
39135779Sxy150489 	if (igb->igb_state & IGB_SUSPENDED) {
39145779Sxy150489 		mutex_exit(&igb->gen_lock);
39155779Sxy150489 		return (DDI_INTR_UNCLAIMED);
39165779Sxy150489 	}
39175779Sxy150489 
39185779Sxy150489 	mp = NULL;
39195779Sxy150489 	tx_reschedule = B_FALSE;
39205779Sxy150489 	link_changed = B_FALSE;
39215779Sxy150489 	icr = E1000_READ_REG(&igb->hw, E1000_ICR);
39225779Sxy150489 
3923*11367SJason.Xu@Sun.COM 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
3924*11367SJason.Xu@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
3925*11367SJason.Xu@Sun.COM 		atomic_or_32(&igb->igb_state, IGB_ERROR);
3926*11367SJason.Xu@Sun.COM 		return (DDI_INTR_UNCLAIMED);
3927*11367SJason.Xu@Sun.COM 	}
3928*11367SJason.Xu@Sun.COM 
39295779Sxy150489 	if (icr & E1000_ICR_INT_ASSERTED) {
39305779Sxy150489 		/*
39315779Sxy150489 		 * E1000_ICR_INT_ASSERTED bit was set:
39325779Sxy150489 		 * Read(Clear) the ICR, claim this interrupt,
39335779Sxy150489 		 * look for work to do.
39345779Sxy150489 		 */
39355779Sxy150489 		ASSERT(igb->num_rx_rings == 1);
39365779Sxy150489 		ASSERT(igb->num_tx_rings == 1);
39375779Sxy150489 
39388571SChenlu.Chen@Sun.COM 		/* Make sure all interrupt causes cleared */
39398571SChenlu.Chen@Sun.COM 		(void) E1000_READ_REG(&igb->hw, E1000_EICR);
39408571SChenlu.Chen@Sun.COM 
39415779Sxy150489 		if (icr & E1000_ICR_RXT0) {
39428275SEric Cheng 			mp = igb_rx(&igb->rx_rings[0], IGB_NO_POLL);
39435779Sxy150489 		}
39445779Sxy150489 
39455779Sxy150489 		if (icr & E1000_ICR_TXDW) {
39465779Sxy150489 			tx_ring = &igb->tx_rings[0];
39475779Sxy150489 
39485779Sxy150489 			/* Recycle the tx descriptors */
39495779Sxy150489 			tx_ring->tx_recycle(tx_ring);
39505779Sxy150489 
39515779Sxy150489 			/* Schedule the re-transmit */
39525779Sxy150489 			tx_reschedule = (tx_ring->reschedule &&
39535779Sxy150489 			    (tx_ring->tbd_free >= tx_ring->resched_thresh));
39545779Sxy150489 		}
39555779Sxy150489 
39565779Sxy150489 		if (icr & E1000_ICR_LSC) {
39575779Sxy150489 			/*
39585779Sxy150489 			 * Because we got a link-status-change interrupt, force
39595779Sxy150489 			 * e1000_check_for_link() to look at phy
39605779Sxy150489 			 */
39615779Sxy150489 			igb->hw.mac.get_link_status = B_TRUE;
39625779Sxy150489 
39635779Sxy150489 			/* igb_link_check takes care of link status change */
39645779Sxy150489 			link_changed = igb_link_check(igb);
39655779Sxy150489 
39665779Sxy150489 			/* Get new phy state */
39675779Sxy150489 			igb_get_phy_state(igb);
39685779Sxy150489 		}
39695779Sxy150489 
397011155SJason.Xu@Sun.COM 		if (icr & E1000_ICR_DRSTA) {
397111155SJason.Xu@Sun.COM 			/* 82580 Full Device Reset needed */
3972*11367SJason.Xu@Sun.COM 			atomic_or_32(&igb->igb_state, IGB_STALL);
397311155SJason.Xu@Sun.COM 		}
397411155SJason.Xu@Sun.COM 
39755779Sxy150489 		result = DDI_INTR_CLAIMED;
39765779Sxy150489 	} else {
39775779Sxy150489 		/*
39785779Sxy150489 		 * E1000_ICR_INT_ASSERTED bit was not set:
39795779Sxy150489 		 * Don't claim this interrupt.
39805779Sxy150489 		 */
39815779Sxy150489 		result = DDI_INTR_UNCLAIMED;
39825779Sxy150489 	}
39835779Sxy150489 
39845779Sxy150489 	mutex_exit(&igb->gen_lock);
39855779Sxy150489 
39865779Sxy150489 	/*
39875779Sxy150489 	 * Do the following work outside of the gen_lock
39885779Sxy150489 	 */
39895779Sxy150489 	if (mp != NULL)
39905779Sxy150489 		mac_rx(igb->mac_hdl, NULL, mp);
39915779Sxy150489 
39925779Sxy150489 	if (tx_reschedule)  {
39935779Sxy150489 		tx_ring->reschedule = B_FALSE;
39948275SEric Cheng 		mac_tx_ring_update(igb->mac_hdl, tx_ring->ring_handle);
39955779Sxy150489 		IGB_DEBUG_STAT(tx_ring->stat_reschedule);
39965779Sxy150489 	}
39975779Sxy150489 
39985779Sxy150489 	if (link_changed)
39995779Sxy150489 		mac_link_update(igb->mac_hdl, igb->link_state);
40005779Sxy150489 
40015779Sxy150489 	return (result);
40025779Sxy150489 }
40035779Sxy150489 
40045779Sxy150489 /*
40055779Sxy150489  * igb_intr_msi - Interrupt handler for MSI
40065779Sxy150489  */
40075779Sxy150489 static uint_t
40085779Sxy150489 igb_intr_msi(void *arg1, void *arg2)
40095779Sxy150489 {
40105779Sxy150489 	igb_t *igb = (igb_t *)arg1;
40115779Sxy150489 	uint32_t icr;
40125779Sxy150489 
40135779Sxy150489 	_NOTE(ARGUNUSED(arg2));
40145779Sxy150489 
40155779Sxy150489 	icr = E1000_READ_REG(&igb->hw, E1000_ICR);
40165779Sxy150489 
4017*11367SJason.Xu@Sun.COM 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
4018*11367SJason.Xu@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
4019*11367SJason.Xu@Sun.COM 		atomic_or_32(&igb->igb_state, IGB_ERROR);
4020*11367SJason.Xu@Sun.COM 		return (DDI_INTR_CLAIMED);
4021*11367SJason.Xu@Sun.COM 	}
4022*11367SJason.Xu@Sun.COM 
40238571SChenlu.Chen@Sun.COM 	/* Make sure all interrupt causes cleared */
40248571SChenlu.Chen@Sun.COM 	(void) E1000_READ_REG(&igb->hw, E1000_EICR);
40258571SChenlu.Chen@Sun.COM 
40265779Sxy150489 	/*
40275779Sxy150489 	 * For MSI interrupt, we have only one vector,
40285779Sxy150489 	 * so we have only one rx ring and one tx ring enabled.
40295779Sxy150489 	 */
40305779Sxy150489 	ASSERT(igb->num_rx_rings == 1);
40315779Sxy150489 	ASSERT(igb->num_tx_rings == 1);
40325779Sxy150489 
40335779Sxy150489 	if (icr & E1000_ICR_RXT0) {
40345779Sxy150489 		igb_intr_rx_work(&igb->rx_rings[0]);
40355779Sxy150489 	}
40365779Sxy150489 
40375779Sxy150489 	if (icr & E1000_ICR_TXDW) {
40385779Sxy150489 		igb_intr_tx_work(&igb->tx_rings[0]);
40395779Sxy150489 	}
40405779Sxy150489 
40415779Sxy150489 	if (icr & E1000_ICR_LSC) {
40428275SEric Cheng 		igb_intr_link_work(igb);
40435779Sxy150489 	}
40445779Sxy150489 
404511155SJason.Xu@Sun.COM 	if (icr & E1000_ICR_DRSTA) {
404611155SJason.Xu@Sun.COM 		/* 82580 Full Device Reset needed */
4047*11367SJason.Xu@Sun.COM 		atomic_or_32(&igb->igb_state, IGB_STALL);
404811155SJason.Xu@Sun.COM 	}
404911155SJason.Xu@Sun.COM 
40505779Sxy150489 	return (DDI_INTR_CLAIMED);
40515779Sxy150489 }
40525779Sxy150489 
40535779Sxy150489 /*
40545779Sxy150489  * igb_intr_rx - Interrupt handler for rx
40555779Sxy150489  */
40565779Sxy150489 static uint_t
40575779Sxy150489 igb_intr_rx(void *arg1, void *arg2)
40585779Sxy150489 {
40595779Sxy150489 	igb_rx_ring_t *rx_ring = (igb_rx_ring_t *)arg1;
40605779Sxy150489 
40615779Sxy150489 	_NOTE(ARGUNUSED(arg2));
40625779Sxy150489 
40635779Sxy150489 	/*
40645779Sxy150489 	 * Only used via MSI-X vector so don't check cause bits
40655779Sxy150489 	 * and only clean the given ring.
40665779Sxy150489 	 */
40675779Sxy150489 	igb_intr_rx_work(rx_ring);
40685779Sxy150489 
40695779Sxy150489 	return (DDI_INTR_CLAIMED);
40705779Sxy150489 }
40715779Sxy150489 
40725779Sxy150489 /*
40738275SEric Cheng  * igb_intr_tx - Interrupt handler for tx
40748275SEric Cheng  */
40758275SEric Cheng static uint_t
40768275SEric Cheng igb_intr_tx(void *arg1, void *arg2)
40778275SEric Cheng {
40788275SEric Cheng 	igb_tx_ring_t *tx_ring = (igb_tx_ring_t *)arg1;
40798275SEric Cheng 
40808275SEric Cheng 	_NOTE(ARGUNUSED(arg2));
40818275SEric Cheng 
40828275SEric Cheng 	/*
40838275SEric Cheng 	 * Only used via MSI-X vector so don't check cause bits
40848275SEric Cheng 	 * and only clean the given ring.
40858275SEric Cheng 	 */
40868275SEric Cheng 	igb_intr_tx_work(tx_ring);
40878275SEric Cheng 
40888275SEric Cheng 	return (DDI_INTR_CLAIMED);
40898275SEric Cheng }
40908275SEric Cheng 
40918275SEric Cheng /*
40925779Sxy150489  * igb_intr_tx_other - Interrupt handler for both tx and other
40935779Sxy150489  *
40945779Sxy150489  */
40955779Sxy150489 static uint_t
40965779Sxy150489 igb_intr_tx_other(void *arg1, void *arg2)
40975779Sxy150489 {
40985779Sxy150489 	igb_t *igb = (igb_t *)arg1;
40995779Sxy150489 	uint32_t icr;
41005779Sxy150489 
41015779Sxy150489 	_NOTE(ARGUNUSED(arg2));
41025779Sxy150489 
41035779Sxy150489 	icr = E1000_READ_REG(&igb->hw, E1000_ICR);
41045779Sxy150489 
4105*11367SJason.Xu@Sun.COM 	if (igb_check_acc_handle(igb->osdep.reg_handle) != DDI_FM_OK) {
4106*11367SJason.Xu@Sun.COM 		ddi_fm_service_impact(igb->dip, DDI_SERVICE_DEGRADED);
4107*11367SJason.Xu@Sun.COM 		atomic_or_32(&igb->igb_state, IGB_ERROR);
4108*11367SJason.Xu@Sun.COM 		return (DDI_INTR_CLAIMED);
4109*11367SJason.Xu@Sun.COM 	}
4110*11367SJason.Xu@Sun.COM 
41115779Sxy150489 	/*
41128275SEric Cheng 	 * Look for tx reclaiming work first. Remember, in the
41138275SEric Cheng 	 * case of only interrupt sharing, only one tx ring is
41148275SEric Cheng 	 * used
41155779Sxy150489 	 */
41165779Sxy150489 	igb_intr_tx_work(&igb->tx_rings[0]);
41175779Sxy150489 
41185779Sxy150489 	/*
41198955SChenlu.Chen@Sun.COM 	 * Check for "other" causes.
41205779Sxy150489 	 */
41215779Sxy150489 	if (icr & E1000_ICR_LSC) {
41228275SEric Cheng 		igb_intr_link_work(igb);
41235779Sxy150489 	}
41245779Sxy150489 
41258955SChenlu.Chen@Sun.COM 	/*
41268955SChenlu.Chen@Sun.COM 	 * The DOUTSYNC bit indicates a tx packet dropped because
41278955SChenlu.Chen@Sun.COM 	 * DMA engine gets "out of sync". There isn't a real fix
41288955SChenlu.Chen@Sun.COM 	 * for this. The Intel recommendation is to count the number
41298955SChenlu.Chen@Sun.COM 	 * of occurrences so user can detect when it is happening.
41308955SChenlu.Chen@Sun.COM 	 * The issue is non-fatal and there's no recovery action
41318955SChenlu.Chen@Sun.COM 	 * available.
41328955SChenlu.Chen@Sun.COM 	 */
41338955SChenlu.Chen@Sun.COM 	if (icr & E1000_ICR_DOUTSYNC) {
41348955SChenlu.Chen@Sun.COM 		IGB_STAT(igb->dout_sync);
41358955SChenlu.Chen@Sun.COM 	}
41368955SChenlu.Chen@Sun.COM 
413711155SJason.Xu@Sun.COM 	if (icr & E1000_ICR_DRSTA) {
413811155SJason.Xu@Sun.COM 		/* 82580 Full Device Reset needed */
4139*11367SJason.Xu@Sun.COM 		atomic_or_32(&igb->igb_state, IGB_STALL);
414011155SJason.Xu@Sun.COM 	}
414111155SJason.Xu@Sun.COM 
41425779Sxy150489 	return (DDI_INTR_CLAIMED);
41435779Sxy150489 }
41445779Sxy150489 
41455779Sxy150489 /*
41465779Sxy150489  * igb_alloc_intrs - Allocate interrupts for the driver
41475779Sxy150489  *
41485779Sxy150489  * Normal sequence is to try MSI-X; if not sucessful, try MSI;
41495779Sxy150489  * if not successful, try Legacy.
41505779Sxy150489  * igb->intr_force can be used to force sequence to start with
41515779Sxy150489  * any of the 3 types.
41525779Sxy150489  * If MSI-X is not used, number of tx/rx rings is forced to 1.
41535779Sxy150489  */
41545779Sxy150489 static int
41555779Sxy150489 igb_alloc_intrs(igb_t *igb)
41565779Sxy150489 {
41575779Sxy150489 	dev_info_t *devinfo;
41585779Sxy150489 	int intr_types;
41595779Sxy150489 	int rc;
41605779Sxy150489 
41615779Sxy150489 	devinfo = igb->dip;
41625779Sxy150489 
41635779Sxy150489 	/* Get supported interrupt types */
41645779Sxy150489 	rc = ddi_intr_get_supported_types(devinfo, &intr_types);
41655779Sxy150489 
41665779Sxy150489 	if (rc != DDI_SUCCESS) {
41675779Sxy150489 		igb_log(igb,
41685779Sxy150489 		    "Get supported interrupt types failed: %d", rc);
41695779Sxy150489 		return (IGB_FAILURE);
41705779Sxy150489 	}
41715779Sxy150489 	IGB_DEBUGLOG_1(igb, "Supported interrupt types: %x", intr_types);
41725779Sxy150489 
41735779Sxy150489 	igb->intr_type = 0;
41745779Sxy150489 
41755779Sxy150489 	/* Install MSI-X interrupts */
41765779Sxy150489 	if ((intr_types & DDI_INTR_TYPE_MSIX) &&
41775779Sxy150489 	    (igb->intr_force <= IGB_INTR_MSIX)) {
41787072Sxy150489 		rc = igb_alloc_intr_handles(igb, DDI_INTR_TYPE_MSIX);
41795779Sxy150489 
41805779Sxy150489 		if (rc == IGB_SUCCESS)
41815779Sxy150489 			return (IGB_SUCCESS);
41825779Sxy150489 
41835779Sxy150489 		igb_log(igb,
41845779Sxy150489 		    "Allocate MSI-X failed, trying MSI interrupts...");
41855779Sxy150489 	}
41865779Sxy150489 
41875779Sxy150489 	/* MSI-X not used, force rings to 1 */
41885779Sxy150489 	igb->num_rx_rings = 1;
41895779Sxy150489 	igb->num_tx_rings = 1;
41905779Sxy150489 	igb_log(igb,
41915779Sxy150489 	    "MSI-X not used, force rx and tx queue number to 1");
41925779Sxy150489 
41935779Sxy150489 	/* Install MSI interrupts */
41945779Sxy150489 	if ((intr_types & DDI_INTR_TYPE_MSI) &&
41955779Sxy150489 	    (igb->intr_force <= IGB_INTR_MSI)) {
41967072Sxy150489 		rc = igb_alloc_intr_handles(igb, DDI_INTR_TYPE_MSI);
41975779Sxy150489 
41985779Sxy150489 		if (rc == IGB_SUCCESS)
41995779Sxy150489 			return (IGB_SUCCESS);
42005779Sxy150489 
42015779Sxy150489 		igb_log(igb,
42025779Sxy150489 		    "Allocate MSI failed, trying Legacy interrupts...");
42035779Sxy150489 	}
42045779Sxy150489 
42055779Sxy150489 	/* Install legacy interrupts */
42065779Sxy150489 	if (intr_types & DDI_INTR_TYPE_FIXED) {
42077072Sxy150489 		rc = igb_alloc_intr_handles(igb, DDI_INTR_TYPE_FIXED);
42085779Sxy150489 
42095779Sxy150489 		if (rc == IGB_SUCCESS)
42105779Sxy150489 			return (IGB_SUCCESS);
42115779Sxy150489 
42125779Sxy150489 		igb_log(igb,
42135779Sxy150489 		    "Allocate Legacy interrupts failed");
42145779Sxy150489 	}
42155779Sxy150489 
42165779Sxy150489 	/* If none of the 3 types succeeded, return failure */
42175779Sxy150489 	return (IGB_FAILURE);
42185779Sxy150489 }
42195779Sxy150489 
42205779Sxy150489 /*
42217072Sxy150489  * igb_alloc_intr_handles - Allocate interrupt handles.
42225779Sxy150489  *
42237072Sxy150489  * For legacy and MSI, only 1 handle is needed.  For MSI-X,
42247072Sxy150489  * if fewer than 2 handles are available, return failure.
42255779Sxy150489  * Upon success, this sets the number of Rx rings to a number that
42267072Sxy150489  * matches the handles available for Rx interrupts.
42275779Sxy150489  */
42285779Sxy150489 static int
42297072Sxy150489 igb_alloc_intr_handles(igb_t *igb, int intr_type)
42305779Sxy150489 {
42315779Sxy150489 	dev_info_t *devinfo;
42328275SEric Cheng 	int orig, request, count, avail, actual;
42338275SEric Cheng 	int diff, minimum;
42345779Sxy150489 	int rc;
42355779Sxy150489 
42365779Sxy150489 	devinfo = igb->dip;
42375779Sxy150489 
42387072Sxy150489 	switch (intr_type) {
42397072Sxy150489 	case DDI_INTR_TYPE_FIXED:
42407072Sxy150489 		request = 1;	/* Request 1 legacy interrupt handle */
42417072Sxy150489 		minimum = 1;
42427072Sxy150489 		IGB_DEBUGLOG_0(igb, "interrupt type: legacy");
42437072Sxy150489 		break;
42447072Sxy150489 
42457072Sxy150489 	case DDI_INTR_TYPE_MSI:
42467072Sxy150489 		request = 1;	/* Request 1 MSI interrupt handle */
42477072Sxy150489 		minimum = 1;
42487072Sxy150489 		IGB_DEBUGLOG_0(igb, "interrupt type: MSI");
42497072Sxy150489 		break;
42507072Sxy150489 
42517072Sxy150489 	case DDI_INTR_TYPE_MSIX:
42527072Sxy150489 		/*
42538275SEric Cheng 		 * Number of vectors for the adapter is
42548275SEric Cheng 		 * # rx rings + # tx rings
42558275SEric Cheng 		 * One of tx vectors is for tx & other
42567072Sxy150489 		 */
42578275SEric Cheng 		request = igb->num_rx_rings + igb->num_tx_rings;
42588275SEric Cheng 		orig = request;
42597072Sxy150489 		minimum = 2;
42607072Sxy150489 		IGB_DEBUGLOG_0(igb, "interrupt type: MSI-X");
42617072Sxy150489 		break;
42627072Sxy150489 
42637072Sxy150489 	default:
42645779Sxy150489 		igb_log(igb,
42657072Sxy150489 		    "invalid call to igb_alloc_intr_handles(): %d\n",
42667072Sxy150489 		    intr_type);
42675779Sxy150489 		return (IGB_FAILURE);
42685779Sxy150489 	}
42697072Sxy150489 	IGB_DEBUGLOG_2(igb, "interrupt handles requested: %d  minimum: %d",
42707072Sxy150489 	    request, minimum);
42717072Sxy150489 
42727072Sxy150489 	/*
42737072Sxy150489 	 * Get number of supported interrupts
42747072Sxy150489 	 */
42757072Sxy150489 	rc = ddi_intr_get_nintrs(devinfo, intr_type, &count);
42767072Sxy150489 	if ((rc != DDI_SUCCESS) || (count < minimum)) {
42775779Sxy150489 		igb_log(igb,
42787072Sxy150489 		    "Get supported interrupt number failed. "
42797072Sxy150489 		    "Return: %d, count: %d", rc, count);
42807072Sxy150489 		return (IGB_FAILURE);
42817072Sxy150489 	}
42827072Sxy150489 	IGB_DEBUGLOG_1(igb, "interrupts supported: %d", count);
42837072Sxy150489 
42847072Sxy150489 	/*
42857072Sxy150489 	 * Get number of available interrupts
42867072Sxy150489 	 */
42877072Sxy150489 	rc = ddi_intr_get_navail(devinfo, intr_type, &avail);
42887072Sxy150489 	if ((rc != DDI_SUCCESS) || (avail < minimum)) {
42897072Sxy150489 		igb_log(igb,
42907072Sxy150489 		    "Get available interrupt number failed. "
42915779Sxy150489 		    "Return: %d, available: %d", rc, avail);
42925779Sxy150489 		return (IGB_FAILURE);
42935779Sxy150489 	}
42947072Sxy150489 	IGB_DEBUGLOG_1(igb, "interrupts available: %d", avail);
42955779Sxy150489 
42965779Sxy150489 	if (avail < request) {
42977072Sxy150489 		igb_log(igb, "Request %d handles, %d available",
42985779Sxy150489 		    request, avail);
42995779Sxy150489 		request = avail;
43005779Sxy150489 	}
43015779Sxy150489 
43025779Sxy150489 	actual = 0;
43035779Sxy150489 	igb->intr_cnt = 0;
43045779Sxy150489 
43057072Sxy150489 	/*
43067072Sxy150489 	 * Allocate an array of interrupt handles
43077072Sxy150489 	 */
43085779Sxy150489 	igb->intr_size = request * sizeof (ddi_intr_handle_t);
43095779Sxy150489 	igb->htable = kmem_alloc(igb->intr_size, KM_SLEEP);
43105779Sxy150489 
43117072Sxy150489 	rc = ddi_intr_alloc(devinfo, igb->htable, intr_type, 0,
43125779Sxy150489 	    request, &actual, DDI_INTR_ALLOC_NORMAL);
43135779Sxy150489 	if (rc != DDI_SUCCESS) {
43147072Sxy150489 		igb_log(igb, "Allocate interrupts failed. "
43155779Sxy150489 		    "return: %d, request: %d, actual: %d",
43165779Sxy150489 		    rc, request, actual);
43177072Sxy150489 		goto alloc_handle_fail;
43185779Sxy150489 	}
43197072Sxy150489 	IGB_DEBUGLOG_1(igb, "interrupts actually allocated: %d", actual);
43205779Sxy150489 
43215779Sxy150489 	igb->intr_cnt = actual;
43225779Sxy150489 
43237072Sxy150489 	if (actual < minimum) {
43247072Sxy150489 		igb_log(igb, "Insufficient interrupt handles allocated: %d",
43257072Sxy150489 		    actual);
43267072Sxy150489 		goto alloc_handle_fail;
43277072Sxy150489 	}
43287072Sxy150489 
43295779Sxy150489 	/*
43308275SEric Cheng 	 * For MSI-X, actual might force us to reduce number of tx & rx rings
43315779Sxy150489 	 */
43328275SEric Cheng 	if ((intr_type == DDI_INTR_TYPE_MSIX) && (orig > actual)) {
43338275SEric Cheng 		diff = orig - actual;
43348275SEric Cheng 		if (diff < igb->num_tx_rings) {
43358275SEric Cheng 			igb_log(igb,
43368275SEric Cheng 			    "MSI-X vectors force Tx queue number to %d",
43378275SEric Cheng 			    igb->num_tx_rings - diff);
43388275SEric Cheng 			igb->num_tx_rings -= diff;
43398275SEric Cheng 		} else {
43408275SEric Cheng 			igb_log(igb,
43418275SEric Cheng 			    "MSI-X vectors force Tx queue number to 1");
43428275SEric Cheng 			igb->num_tx_rings = 1;
43438275SEric Cheng 
43447072Sxy150489 			igb_log(igb,
43457072Sxy150489 			    "MSI-X vectors force Rx queue number to %d",
43468275SEric Cheng 			    actual - 1);
43478275SEric Cheng 			igb->num_rx_rings = actual - 1;
43487072Sxy150489 		}
43495779Sxy150489 	}
43505779Sxy150489 
43517072Sxy150489 	/*
43527072Sxy150489 	 * Get priority for first vector, assume remaining are all the same
43537072Sxy150489 	 */
43545779Sxy150489 	rc = ddi_intr_get_pri(igb->htable[0], &igb->intr_pri);
43555779Sxy150489 	if (rc != DDI_SUCCESS) {
43565779Sxy150489 		igb_log(igb,
43575779Sxy150489 		    "Get interrupt priority failed: %d", rc);
43587072Sxy150489 		goto alloc_handle_fail;
43595779Sxy150489 	}
43605779Sxy150489 
43615779Sxy150489 	rc = ddi_intr_get_cap(igb->htable[0], &igb->intr_cap);
43625779Sxy150489 	if (rc != DDI_SUCCESS) {
43635779Sxy150489 		igb_log(igb,
43645779Sxy150489 		    "Get interrupt cap failed: %d", rc);
43657072Sxy150489 		goto alloc_handle_fail;
43665779Sxy150489 	}
43675779Sxy150489 
43687072Sxy150489 	igb->intr_type = intr_type;
43695779Sxy150489 
43705779Sxy150489 	return (IGB_SUCCESS);
43715779Sxy150489 
43727072Sxy150489 alloc_handle_fail:
43735779Sxy150489 	igb_rem_intrs(igb);
43745779Sxy150489 
43755779Sxy150489 	return (IGB_FAILURE);
43765779Sxy150489 }
43775779Sxy150489 
43785779Sxy150489 /*
43795779Sxy150489  * igb_add_intr_handlers - Add interrupt handlers based on the interrupt type
43805779Sxy150489  *
43815779Sxy150489  * Before adding the interrupt handlers, the interrupt vectors have
43825779Sxy150489  * been allocated, and the rx/tx rings have also been allocated.
43835779Sxy150489  */
43845779Sxy150489 static int
43855779Sxy150489 igb_add_intr_handlers(igb_t *igb)
43865779Sxy150489 {
43875779Sxy150489 	igb_rx_ring_t *rx_ring;
43888275SEric Cheng 	igb_tx_ring_t *tx_ring;
43895779Sxy150489 	int vector;
43905779Sxy150489 	int rc;
43915779Sxy150489 	int i;
43925779Sxy150489 
43935779Sxy150489 	vector = 0;
43945779Sxy150489 
43955779Sxy150489 	switch (igb->intr_type) {
43965779Sxy150489 	case DDI_INTR_TYPE_MSIX:
43975779Sxy150489 		/* Add interrupt handler for tx + other */
43988275SEric Cheng 		tx_ring = &igb->tx_rings[0];
43995779Sxy150489 		rc = ddi_intr_add_handler(igb->htable[vector],
44005779Sxy150489 		    (ddi_intr_handler_t *)igb_intr_tx_other,
44015779Sxy150489 		    (void *)igb, NULL);
44028275SEric Cheng 
44035779Sxy150489 		if (rc != DDI_SUCCESS) {
44045779Sxy150489 			igb_log(igb,
44055779Sxy150489 			    "Add tx/other interrupt handler failed: %d", rc);
44065779Sxy150489 			return (IGB_FAILURE);
44075779Sxy150489 		}
44088275SEric Cheng 		tx_ring->intr_vector = vector;
44095779Sxy150489 		vector++;
44105779Sxy150489 
44115779Sxy150489 		/* Add interrupt handler for each rx ring */
44125779Sxy150489 		for (i = 0; i < igb->num_rx_rings; i++) {
44135779Sxy150489 			rx_ring = &igb->rx_rings[i];
44145779Sxy150489 
44155779Sxy150489 			rc = ddi_intr_add_handler(igb->htable[vector],
44165779Sxy150489 			    (ddi_intr_handler_t *)igb_intr_rx,
44175779Sxy150489 			    (void *)rx_ring, NULL);
44185779Sxy150489 
44195779Sxy150489 			if (rc != DDI_SUCCESS) {
44205779Sxy150489 				igb_log(igb,
44215779Sxy150489 				    "Add rx interrupt handler failed. "
44225779Sxy150489 				    "return: %d, rx ring: %d", rc, i);
44235779Sxy150489 				for (vector--; vector >= 0; vector--) {
44245779Sxy150489 					(void) ddi_intr_remove_handler(
44255779Sxy150489 					    igb->htable[vector]);
44265779Sxy150489 				}
44275779Sxy150489 				return (IGB_FAILURE);
44285779Sxy150489 			}
44295779Sxy150489 
44305779Sxy150489 			rx_ring->intr_vector = vector;
44315779Sxy150489 
44325779Sxy150489 			vector++;
44335779Sxy150489 		}
44348275SEric Cheng 
44358275SEric Cheng 		/* Add interrupt handler for each tx ring from 2nd ring */
44368275SEric Cheng 		for (i = 1; i < igb->num_tx_rings; i++) {
44378275SEric Cheng 			tx_ring = &igb->tx_rings[i];
44388275SEric Cheng 
44398275SEric Cheng 			rc = ddi_intr_add_handler(igb->htable[vector],
44408275SEric Cheng 			    (ddi_intr_handler_t *)igb_intr_tx,
44418275SEric Cheng 			    (void *)tx_ring, NULL);
44428275SEric Cheng 
44438275SEric Cheng 			if (rc != DDI_SUCCESS) {
44448275SEric Cheng 				igb_log(igb,
44458275SEric Cheng 				    "Add tx interrupt handler failed. "
44468275SEric Cheng 				    "return: %d, tx ring: %d", rc, i);
44478275SEric Cheng 				for (vector--; vector >= 0; vector--) {
44488275SEric Cheng 					(void) ddi_intr_remove_handler(
44498275SEric Cheng 					    igb->htable[vector]);
44508275SEric Cheng 				}
44518275SEric Cheng 				return (IGB_FAILURE);
44528275SEric Cheng 			}
44538275SEric Cheng 
44548275SEric Cheng 			tx_ring->intr_vector = vector;
44558275SEric Cheng 
44568275SEric Cheng 			vector++;
44578275SEric Cheng 		}
44588275SEric Cheng 
44595779Sxy150489 		break;
44605779Sxy150489 
44615779Sxy150489 	case DDI_INTR_TYPE_MSI:
44625779Sxy150489 		/* Add interrupt handlers for the only vector */
44635779Sxy150489 		rc = ddi_intr_add_handler(igb->htable[vector],
44645779Sxy150489 		    (ddi_intr_handler_t *)igb_intr_msi,
44655779Sxy150489 		    (void *)igb, NULL);
44665779Sxy150489 
44675779Sxy150489 		if (rc != DDI_SUCCESS) {
44685779Sxy150489 			igb_log(igb,
44695779Sxy150489 			    "Add MSI interrupt handler failed: %d", rc);
44705779Sxy150489 			return (IGB_FAILURE);
44715779Sxy150489 		}
44725779Sxy150489 
44735779Sxy150489 		rx_ring = &igb->rx_rings[0];
44745779Sxy150489 		rx_ring->intr_vector = vector;
44755779Sxy150489 
44765779Sxy150489 		vector++;
44775779Sxy150489 		break;
44785779Sxy150489 
44795779Sxy150489 	case DDI_INTR_TYPE_FIXED:
44805779Sxy150489 		/* Add interrupt handlers for the only vector */
44815779Sxy150489 		rc = ddi_intr_add_handler(igb->htable[vector],
44825779Sxy150489 		    (ddi_intr_handler_t *)igb_intr_legacy,
44835779Sxy150489 		    (void *)igb, NULL);
44845779Sxy150489 
44855779Sxy150489 		if (rc != DDI_SUCCESS) {
44865779Sxy150489 			igb_log(igb,
44875779Sxy150489 			    "Add legacy interrupt handler failed: %d", rc);
44885779Sxy150489 			return (IGB_FAILURE);
44895779Sxy150489 		}
44905779Sxy150489 
44915779Sxy150489 		rx_ring = &igb->rx_rings[0];
44925779Sxy150489 		rx_ring->intr_vector = vector;
44935779Sxy150489 
44945779Sxy150489 		vector++;
44955779Sxy150489 		break;
44965779Sxy150489 
44975779Sxy150489 	default:
44985779Sxy150489 		return (IGB_FAILURE);
44995779Sxy150489 	}
45005779Sxy150489 
45015779Sxy150489 	ASSERT(vector == igb->intr_cnt);
45025779Sxy150489 
45035779Sxy150489 	return (IGB_SUCCESS);
45045779Sxy150489 }
45055779Sxy150489 
45065779Sxy150489 /*
45078571SChenlu.Chen@Sun.COM  * igb_setup_msix_82575 - setup 82575 adapter to use MSI-X interrupts
45085779Sxy150489  *
45095779Sxy150489  * For each vector enabled on the adapter, Set the MSIXBM register accordingly
45105779Sxy150489  */
45115779Sxy150489 static void
45128571SChenlu.Chen@Sun.COM igb_setup_msix_82575(igb_t *igb)
45135779Sxy150489 {
45145779Sxy150489 	uint32_t eims = 0;
45155779Sxy150489 	int i, vector;
45165779Sxy150489 	struct e1000_hw *hw = &igb->hw;
45175779Sxy150489 
45185779Sxy150489 	/*
45198571SChenlu.Chen@Sun.COM 	 * Set vector for tx ring 0 and other causes.
45208571SChenlu.Chen@Sun.COM 	 * NOTE assumption that it is vector 0.
45215779Sxy150489 	 */
45225779Sxy150489 	vector = 0;
45238275SEric Cheng 
45245779Sxy150489 	igb->eims_mask = E1000_EICR_TX_QUEUE0 | E1000_EICR_OTHER;
45255779Sxy150489 	E1000_WRITE_REG(hw, E1000_MSIXBM(vector), igb->eims_mask);
45265779Sxy150489 	vector++;
45278275SEric Cheng 
45285779Sxy150489 	for (i = 0; i < igb->num_rx_rings; i++) {
45295779Sxy150489 		/*
45305779Sxy150489 		 * Set vector for each rx ring
45315779Sxy150489 		 */
45325779Sxy150489 		eims = (E1000_EICR_RX_QUEUE0 << i);
45335779Sxy150489 		E1000_WRITE_REG(hw, E1000_MSIXBM(vector), eims);
45345779Sxy150489 
45355779Sxy150489 		/*
45368571SChenlu.Chen@Sun.COM 		 * Accumulate bits to enable in
45378571SChenlu.Chen@Sun.COM 		 * igb_enable_adapter_interrupts_82575()
45385779Sxy150489 		 */
45395779Sxy150489 		igb->eims_mask |= eims;
45405779Sxy150489 
45415779Sxy150489 		vector++;
45425779Sxy150489 	}
45435779Sxy150489 
45448275SEric Cheng 	for (i = 1; i < igb->num_tx_rings; i++) {
45458275SEric Cheng 		/*
45468275SEric Cheng 		 * Set vector for each tx ring from 2nd tx ring
45478275SEric Cheng 		 */
45488275SEric Cheng 		eims = (E1000_EICR_TX_QUEUE0 << i);
45498275SEric Cheng 		E1000_WRITE_REG(hw, E1000_MSIXBM(vector), eims);
45508275SEric Cheng 
45518275SEric Cheng 		/*
45528571SChenlu.Chen@Sun.COM 		 * Accumulate bits to enable in
45538571SChenlu.Chen@Sun.COM 		 * igb_enable_adapter_interrupts_82575()
45548275SEric Cheng 		 */
45558275SEric Cheng 		igb->eims_mask |= eims;
45568275SEric Cheng 
45578275SEric Cheng 		vector++;
45588275SEric Cheng 	}
45598275SEric Cheng 
45605779Sxy150489 	ASSERT(vector == igb->intr_cnt);
45615779Sxy150489 
45625779Sxy150489 	/*
45635779Sxy150489 	 * Disable IAM for ICR interrupt bits
45645779Sxy150489 	 */
45655779Sxy150489 	E1000_WRITE_REG(hw, E1000_IAM, 0);
45665779Sxy150489 	E1000_WRITE_FLUSH(hw);
45675779Sxy150489 }
45685779Sxy150489 
45695779Sxy150489 /*
45708571SChenlu.Chen@Sun.COM  * igb_setup_msix_82576 - setup 82576 adapter to use MSI-X interrupts
45718571SChenlu.Chen@Sun.COM  *
45728571SChenlu.Chen@Sun.COM  * 82576 uses a table based method for assigning vectors.  Each queue has a
45738571SChenlu.Chen@Sun.COM  * single entry in the table to which we write a vector number along with a
45748571SChenlu.Chen@Sun.COM  * "valid" bit.  The entry is a single byte in a 4-byte register.  Vectors
45758571SChenlu.Chen@Sun.COM  * take a different position in the 4-byte register depending on whether
45768571SChenlu.Chen@Sun.COM  * they are numbered above or below 8.
45778571SChenlu.Chen@Sun.COM  */
45788571SChenlu.Chen@Sun.COM static void
45798571SChenlu.Chen@Sun.COM igb_setup_msix_82576(igb_t *igb)
45808571SChenlu.Chen@Sun.COM {
45818571SChenlu.Chen@Sun.COM 	struct e1000_hw *hw = &igb->hw;
45828571SChenlu.Chen@Sun.COM 	uint32_t ivar, index, vector;
45838571SChenlu.Chen@Sun.COM 	int i;
45848571SChenlu.Chen@Sun.COM 
45858571SChenlu.Chen@Sun.COM 	/* must enable msi-x capability before IVAR settings */
45868571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_GPIE,
45878571SChenlu.Chen@Sun.COM 	    (E1000_GPIE_MSIX_MODE | E1000_GPIE_PBA | E1000_GPIE_NSICR));
45888571SChenlu.Chen@Sun.COM 
45898571SChenlu.Chen@Sun.COM 	/*
45908571SChenlu.Chen@Sun.COM 	 * Set vector for tx ring 0 and other causes.
45918571SChenlu.Chen@Sun.COM 	 * NOTE assumption that it is vector 0.
45928571SChenlu.Chen@Sun.COM 	 * This is also interdependent with installation of interrupt service
45938571SChenlu.Chen@Sun.COM 	 * routines in igb_add_intr_handlers().
45948571SChenlu.Chen@Sun.COM 	 */
45958571SChenlu.Chen@Sun.COM 
45968571SChenlu.Chen@Sun.COM 	/* assign "other" causes to vector 0 */
45978571SChenlu.Chen@Sun.COM 	vector = 0;
45988571SChenlu.Chen@Sun.COM 	ivar = ((vector | E1000_IVAR_VALID) << 8);
45998571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IVAR_MISC, ivar);
46008571SChenlu.Chen@Sun.COM 
46018571SChenlu.Chen@Sun.COM 	/* assign tx ring 0 to vector 0 */
46028571SChenlu.Chen@Sun.COM 	ivar = ((vector | E1000_IVAR_VALID) << 8);
46038571SChenlu.Chen@Sun.COM 	E1000_WRITE_REG(hw, E1000_IVAR0, ivar);
46048571SChenlu.Chen@Sun.COM 
46058571SChenlu.Chen@Sun.COM 	/* prepare to enable tx & other interrupt causes */
46068571SChenlu.Chen@Sun.COM 	igb->eims_mask = (1 << vector);
46078571SChenlu.Chen@Sun.COM 
46088571SChenlu.Chen@Sun.COM 	vector ++;
46098571SChenlu.Chen@Sun.COM 	for (i = 0; i < igb->num_rx_rings; i++) {
46108571SChenlu.Chen@Sun.COM 		/*
46118571SChenlu.Chen@Sun.COM 		 * Set vector for each rx ring
46128571SChenlu.Chen@Sun.COM 		 */
46138571SChenlu.Chen@Sun.COM 		index = (i & 0x7);
46148571SChenlu.Chen@Sun.COM 		ivar = E1000_READ_REG_ARRAY(hw, E1000_IVAR0, index);
46158571SChenlu.Chen@Sun.COM 
46168571SChenlu.Chen@Sun.COM 		if (i < 8) {
46178571SChenlu.Chen@Sun.COM 			/* vector goes into low byte of register */
46188571SChenlu.Chen@Sun.COM 			ivar = ivar & 0xFFFFFF00;
46198571SChenlu.Chen@Sun.COM 			ivar |= (vector | E1000_IVAR_VALID);
46208571SChenlu.Chen@Sun.COM 		} else {
46218571SChenlu.Chen@Sun.COM 			/* vector goes into third byte of register */
46228571SChenlu.Chen@Sun.COM 			ivar = ivar & 0xFF00FFFF;
46238571SChenlu.Chen@Sun.COM 			ivar |= ((vector | E1000_IVAR_VALID) << 16);
46248571SChenlu.Chen@Sun.COM 		}
46258571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG_ARRAY(hw, E1000_IVAR0, index, ivar);
46268571SChenlu.Chen@Sun.COM 
46278571SChenlu.Chen@Sun.COM 		/* Accumulate interrupt-cause bits to enable */
46288571SChenlu.Chen@Sun.COM 		igb->eims_mask |= (1 << vector);
46298571SChenlu.Chen@Sun.COM 
46308571SChenlu.Chen@Sun.COM 		vector ++;
46318571SChenlu.Chen@Sun.COM 	}
46328571SChenlu.Chen@Sun.COM 
46338571SChenlu.Chen@Sun.COM 	for (i = 1; i < igb->num_tx_rings; i++) {
46348571SChenlu.Chen@Sun.COM 		/*
46358571SChenlu.Chen@Sun.COM 		 * Set vector for each tx ring from 2nd tx ring.
46368571SChenlu.Chen@Sun.COM 		 * Note assumption that tx vectors numericall follow rx vectors.
46378571SChenlu.Chen@Sun.COM 		 */
46388571SChenlu.Chen@Sun.COM 		index = (i & 0x7);
46398571SChenlu.Chen@Sun.COM 		ivar = E1000_READ_REG_ARRAY(hw, E1000_IVAR0, index);
46408571SChenlu.Chen@Sun.COM 
46418571SChenlu.Chen@Sun.COM 		if (i < 8) {
46428571SChenlu.Chen@Sun.COM 			/* vector goes into second byte of register */
46438571SChenlu.Chen@Sun.COM 			ivar = ivar & 0xFFFF00FF;
46448571SChenlu.Chen@Sun.COM 			ivar |= ((vector | E1000_IVAR_VALID) << 8);
46458571SChenlu.Chen@Sun.COM 		} else {
46468571SChenlu.Chen@Sun.COM 			/* vector goes into fourth byte of register */
46478571SChenlu.Chen@Sun.COM 			ivar = ivar & 0x00FFFFFF;
46488571SChenlu.Chen@Sun.COM 			ivar |= (vector | E1000_IVAR_VALID) << 24;
46498571SChenlu.Chen@Sun.COM 		}
46508571SChenlu.Chen@Sun.COM 		E1000_WRITE_REG_ARRAY(hw, E1000_IVAR0, index, ivar);
46518571SChenlu.Chen@Sun.COM 
46528571SChenlu.Chen@Sun.COM 		/* Accumulate interrupt-cause bits to enable */
46538571SChenlu.Chen@Sun.COM 		igb->eims_mask |= (1 << vector);
46548571SChenlu.Chen@Sun.COM 
46558571SChenlu.Chen@Sun.COM 		vector ++;
46568571SChenlu.Chen@Sun.COM 	}
46578571SChenlu.Chen@Sun.COM 
46588571SChenlu.Chen@Sun.COM 	ASSERT(vector == igb->intr_cnt);
46598571SChenlu.Chen@Sun.COM }
46608571SChenlu.Chen@Sun.COM 
46618571SChenlu.Chen@Sun.COM /*
466211155SJason.Xu@Sun.COM  * igb_setup_msix_82580 - setup 82580 adapter to use MSI-X interrupts
466311155SJason.Xu@Sun.COM  *
466411155SJason.Xu@Sun.COM  * 82580 uses same table approach at 82576 but has fewer entries.  Each
466511155SJason.Xu@Sun.COM  * queue has a single entry in the table to which we write a vector number
466611155SJason.Xu@Sun.COM  * along with a "valid" bit.  Vectors take a different position in the
466711155SJason.Xu@Sun.COM  * register depending on * whether * they are numbered above or below 4.
466811155SJason.Xu@Sun.COM  */
466911155SJason.Xu@Sun.COM static void
467011155SJason.Xu@Sun.COM igb_setup_msix_82580(igb_t *igb)
467111155SJason.Xu@Sun.COM {
467211155SJason.Xu@Sun.COM 	struct e1000_hw *hw = &igb->hw;
467311155SJason.Xu@Sun.COM 	uint32_t ivar, index, vector;
467411155SJason.Xu@Sun.COM 	int i;
467511155SJason.Xu@Sun.COM 
467611155SJason.Xu@Sun.COM 	/* must enable msi-x capability before IVAR settings */
467711155SJason.Xu@Sun.COM 	E1000_WRITE_REG(hw, E1000_GPIE, (E1000_GPIE_MSIX_MODE |
467811155SJason.Xu@Sun.COM 	    E1000_GPIE_PBA | E1000_GPIE_NSICR | E1000_GPIE_EIAME));
467911155SJason.Xu@Sun.COM 	/*
468011155SJason.Xu@Sun.COM 	 * Set vector for tx ring 0 and other causes.
468111155SJason.Xu@Sun.COM 	 * NOTE assumption that it is vector 0.
468211155SJason.Xu@Sun.COM 	 * This is also interdependent with installation of interrupt service
468311155SJason.Xu@Sun.COM 	 * routines in igb_add_intr_handlers().
468411155SJason.Xu@Sun.COM 	 */
468511155SJason.Xu@Sun.COM 
468611155SJason.Xu@Sun.COM 	/* assign "other" causes to vector 0 */
468711155SJason.Xu@Sun.COM 	vector = 0;
468811155SJason.Xu@Sun.COM 	ivar = ((vector | E1000_IVAR_VALID) << 8);
468911155SJason.Xu@Sun.COM 	E1000_WRITE_REG(hw, E1000_IVAR_MISC, ivar);
469011155SJason.Xu@Sun.COM 
469111155SJason.Xu@Sun.COM 	/* assign tx ring 0 to vector 0 */
469211155SJason.Xu@Sun.COM 	ivar = ((vector | E1000_IVAR_VALID) << 8);
469311155SJason.Xu@Sun.COM 	E1000_WRITE_REG(hw, E1000_IVAR0, ivar);
469411155SJason.Xu@Sun.COM 
469511155SJason.Xu@Sun.COM 	/* prepare to enable tx & other interrupt causes */
469611155SJason.Xu@Sun.COM 	igb->eims_mask = (1 << vector);
469711155SJason.Xu@Sun.COM 
469811155SJason.Xu@Sun.COM 	vector ++;
469911155SJason.Xu@Sun.COM 
470011155SJason.Xu@Sun.COM 	for (i = 0; i < igb->num_rx_rings; i++) {
470111155SJason.Xu@Sun.COM 		/*
470211155SJason.Xu@Sun.COM 		 * Set vector for each rx ring
470311155SJason.Xu@Sun.COM 		 */
470411155SJason.Xu@Sun.COM 		index = (i >> 1);
470511155SJason.Xu@Sun.COM 		ivar = E1000_READ_REG_ARRAY(hw, E1000_IVAR0, index);
470611155SJason.Xu@Sun.COM 
470711155SJason.Xu@Sun.COM 		if (i & 1) {
470811155SJason.Xu@Sun.COM 			/* vector goes into third byte of register */
470911155SJason.Xu@Sun.COM 			ivar = ivar & 0xFF00FFFF;
471011155SJason.Xu@Sun.COM 			ivar |= ((vector | E1000_IVAR_VALID) << 16);
471111155SJason.Xu@Sun.COM 		} else {
471211155SJason.Xu@Sun.COM 			/* vector goes into low byte of register */
471311155SJason.Xu@Sun.COM 			ivar = ivar & 0xFFFFFF00;
471411155SJason.Xu@Sun.COM 			ivar |= (vector | E1000_IVAR_VALID);
471511155SJason.Xu@Sun.COM 		}
471611155SJason.Xu@Sun.COM 		E1000_WRITE_REG_ARRAY(hw, E1000_IVAR0, index, ivar);
471711155SJason.Xu@Sun.COM 
471811155SJason.Xu@Sun.COM 		/* Accumulate interrupt-cause bits to enable */
471911155SJason.Xu@Sun.COM 		igb->eims_mask |= (1 << vector);
472011155SJason.Xu@Sun.COM 
472111155SJason.Xu@Sun.COM 		vector ++;
472211155SJason.Xu@Sun.COM 	}
472311155SJason.Xu@Sun.COM 
472411155SJason.Xu@Sun.COM 	for (i = 1; i < igb->num_tx_rings; i++) {
472511155SJason.Xu@Sun.COM 		/*
472611155SJason.Xu@Sun.COM 		 * Set vector for each tx ring from 2nd tx ring.
472711155SJason.Xu@Sun.COM 		 * Note assumption that tx vectors numericall follow rx vectors.
472811155SJason.Xu@Sun.COM 		 */
472911155SJason.Xu@Sun.COM 		index = (i >> 1);
473011155SJason.Xu@Sun.COM 		ivar = E1000_READ_REG_ARRAY(hw, E1000_IVAR0, index);
473111155SJason.Xu@Sun.COM 
473211155SJason.Xu@Sun.COM 		if (i & 1) {
473311155SJason.Xu@Sun.COM 			/* vector goes into high byte of register */
473411155SJason.Xu@Sun.COM 			ivar = ivar & 0x00FFFFFF;
473511155SJason.Xu@Sun.COM 			ivar |= ((vector | E1000_IVAR_VALID) << 24);
473611155SJason.Xu@Sun.COM 		} else {
473711155SJason.Xu@Sun.COM 			/* vector goes into second byte of register */
473811155SJason.Xu@Sun.COM 			ivar = ivar & 0xFFFF00FF;
473911155SJason.Xu@Sun.COM 			ivar |= (vector | E1000_IVAR_VALID) << 8;
474011155SJason.Xu@Sun.COM 		}
474111155SJason.Xu@Sun.COM 		E1000_WRITE_REG_ARRAY(hw, E1000_IVAR0, index, ivar);
474211155SJason.Xu@Sun.COM 
474311155SJason.Xu@Sun.COM 		/* Accumulate interrupt-cause bits to enable */
474411155SJason.Xu@Sun.COM 		igb->eims_mask |= (1 << vector);
474511155SJason.Xu@Sun.COM 
474611155SJason.Xu@Sun.COM 		vector ++;
474711155SJason.Xu@Sun.COM 	}
474811155SJason.Xu@Sun.COM 	ASSERT(vector == igb->intr_cnt);
474911155SJason.Xu@Sun.COM }
475011155SJason.Xu@Sun.COM 
475111155SJason.Xu@Sun.COM /*
47525779Sxy150489  * igb_rem_intr_handlers - remove the interrupt handlers
47535779Sxy150489  */
47545779Sxy150489 static void
47555779Sxy150489 igb_rem_intr_handlers(igb_t *igb)
47565779Sxy150489 {
47575779Sxy150489 	int i;
47585779Sxy150489 	int rc;
47595779Sxy150489 
47605779Sxy150489 	for (i = 0; i < igb->intr_cnt; i++) {
47615779Sxy150489 		rc = ddi_intr_remove_handler(igb->htable[i]);
47625779Sxy150489 		if (rc != DDI_SUCCESS) {
47635779Sxy150489 			IGB_DEBUGLOG_1(igb,
47645779Sxy150489 			    "Remove intr handler failed: %d", rc);
47655779Sxy150489 		}
47665779Sxy150489 	}
47675779Sxy150489 }
47685779Sxy150489 
47695779Sxy150489 /*
47705779Sxy150489  * igb_rem_intrs - remove the allocated interrupts
47715779Sxy150489  */
47725779Sxy150489 static void
47735779Sxy150489 igb_rem_intrs(igb_t *igb)
47745779Sxy150489 {
47755779Sxy150489 	int i;
47765779Sxy150489 	int rc;
47775779Sxy150489 
47785779Sxy150489 	for (i = 0; i < igb->intr_cnt; i++) {
47795779Sxy150489 		rc = ddi_intr_free(igb->htable[i]);
47805779Sxy150489 		if (rc != DDI_SUCCESS) {
47815779Sxy150489 			IGB_DEBUGLOG_1(igb,
47825779Sxy150489 			    "Free intr failed: %d", rc);
47835779Sxy150489 		}
47845779Sxy150489 	}
47855779Sxy150489 
47865779Sxy150489 	kmem_free(igb->htable, igb->intr_size);
47875779Sxy150489 	igb->htable = NULL;
47885779Sxy150489 }
47895779Sxy150489 
47905779Sxy150489 /*
47915779Sxy150489  * igb_enable_intrs - enable all the ddi interrupts
47925779Sxy150489  */
47935779Sxy150489 static int
47945779Sxy150489 igb_enable_intrs(igb_t *igb)
47955779Sxy150489 {
47965779Sxy150489 	int i;
47975779Sxy150489 	int rc;
47985779Sxy150489 
47995779Sxy150489 	/* Enable interrupts */
48005779Sxy150489 	if (igb->intr_cap & DDI_INTR_FLAG_BLOCK) {
48015779Sxy150489 		/* Call ddi_intr_block_enable() for MSI */
48025779Sxy150489 		rc = ddi_intr_block_enable(igb->htable, igb->intr_cnt);
48035779Sxy150489 		if (rc != DDI_SUCCESS) {
48045779Sxy150489 			igb_log(igb,
48055779Sxy150489 			    "Enable block intr failed: %d", rc);
48065779Sxy150489 			return (IGB_FAILURE);
48075779Sxy150489 		}
48085779Sxy150489 	} else {
48095779Sxy150489 		/* Call ddi_intr_enable() for Legacy/MSI non block enable */
48105779Sxy150489 		for (i = 0; i < igb->intr_cnt; i++) {
48115779Sxy150489 			rc = ddi_intr_enable(igb->htable[i]);
48125779Sxy150489 			if (rc != DDI_SUCCESS) {
48135779Sxy150489 				igb_log(igb,
48145779Sxy150489 				    "Enable intr failed: %d", rc);
48155779Sxy150489 				return (IGB_FAILURE);
48165779Sxy150489 			}
48175779Sxy150489 		}
48185779Sxy150489 	}
48195779Sxy150489 
48205779Sxy150489 	return (IGB_SUCCESS);
48215779Sxy150489 }
48225779Sxy150489 
48235779Sxy150489 /*
48245779Sxy150489  * igb_disable_intrs - disable all the ddi interrupts
48255779Sxy150489  */
48265779Sxy150489 static int
48275779Sxy150489 igb_disable_intrs(igb_t *igb)
48285779Sxy150489 {
48295779Sxy150489 	int i;
48305779Sxy150489 	int rc;
48315779Sxy150489 
48325779Sxy150489 	/* Disable all interrupts */
48335779Sxy150489 	if (igb->intr_cap & DDI_INTR_FLAG_BLOCK) {
48345779Sxy150489 		rc = ddi_intr_block_disable(igb->htable, igb->intr_cnt);
48355779Sxy150489 		if (rc != DDI_SUCCESS) {
48365779Sxy150489 			igb_log(igb,
48375779Sxy150489 			    "Disable block intr failed: %d", rc);
48385779Sxy150489 			return (IGB_FAILURE);
48395779Sxy150489 		}
48405779Sxy150489 	} else {
48415779Sxy150489 		for (i = 0; i < igb->intr_cnt; i++) {
48425779Sxy150489 			rc = ddi_intr_disable(igb->htable[i]);
48435779Sxy150489 			if (rc != DDI_SUCCESS) {
48445779Sxy150489 				igb_log(igb,
48455779Sxy150489 				    "Disable intr failed: %d", rc);
48465779Sxy150489 				return (IGB_FAILURE);
48475779Sxy150489 			}
48485779Sxy150489 		}
48495779Sxy150489 	}
48505779Sxy150489 
48515779Sxy150489 	return (IGB_SUCCESS);
48525779Sxy150489 }
48535779Sxy150489 
48545779Sxy150489 /*
48555779Sxy150489  * igb_get_phy_state - Get and save the parameters read from PHY registers
48565779Sxy150489  */
48575779Sxy150489 static void
48585779Sxy150489 igb_get_phy_state(igb_t *igb)
48595779Sxy150489 {
48605779Sxy150489 	struct e1000_hw *hw = &igb->hw;
48615779Sxy150489 	uint16_t phy_ctrl;
48625779Sxy150489 	uint16_t phy_status;
48635779Sxy150489 	uint16_t phy_an_adv;
48645779Sxy150489 	uint16_t phy_an_exp;
48655779Sxy150489 	uint16_t phy_ext_status;
48665779Sxy150489 	uint16_t phy_1000t_ctrl;
48675779Sxy150489 	uint16_t phy_1000t_status;
48685779Sxy150489 	uint16_t phy_lp_able;
48695779Sxy150489 
48705779Sxy150489 	ASSERT(mutex_owned(&igb->gen_lock));
48715779Sxy150489 
48725779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_CONTROL, &phy_ctrl);
48735779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_STATUS, &phy_status);
48745779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_AUTONEG_ADV, &phy_an_adv);
48755779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_AUTONEG_EXP, &phy_an_exp);
48765779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_EXT_STATUS, &phy_ext_status);
48775779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_1000T_CTRL, &phy_1000t_ctrl);
48785779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_1000T_STATUS, &phy_1000t_status);
48795779Sxy150489 	(void) e1000_read_phy_reg(hw, PHY_LP_ABILITY, &phy_lp_able);
48805779Sxy150489 
48815779Sxy150489 	igb->param_autoneg_cap =
48825779Sxy150489 	    (phy_status & MII_SR_AUTONEG_CAPS) ? 1 : 0;
48835779Sxy150489 	igb->param_pause_cap =
48845779Sxy150489 	    (phy_an_adv & NWAY_AR_PAUSE) ? 1 : 0;
48855779Sxy150489 	igb->param_asym_pause_cap =
48865779Sxy150489 	    (phy_an_adv & NWAY_AR_ASM_DIR) ? 1 : 0;
48875779Sxy150489 	igb->param_1000fdx_cap = ((phy_ext_status & IEEE_ESR_1000T_FD_CAPS) ||
48885779Sxy150489 	    (phy_ext_status & IEEE_ESR_1000X_FD_CAPS)) ? 1 : 0;
48895779Sxy150489 	igb->param_1000hdx_cap = ((phy_ext_status & IEEE_ESR_1000T_HD_CAPS) ||
48905779Sxy150489 	    (phy_ext_status & IEEE_ESR_1000X_HD_CAPS)) ? 1 : 0;
48915779Sxy150489 	igb->param_100t4_cap =
48925779Sxy150489 	    (phy_status & MII_SR_100T4_CAPS) ? 1 : 0;
48935779Sxy150489 	igb->param_100fdx_cap = ((phy_status & MII_SR_100X_FD_CAPS) ||
48945779Sxy150489 	    (phy_status & MII_SR_100T2_FD_CAPS)) ? 1 : 0;
48955779Sxy150489 	igb->param_100hdx_cap = ((phy_status & MII_SR_100X_HD_CAPS) ||
48965779Sxy150489 	    (phy_status & MII_SR_100T2_HD_CAPS)) ? 1 : 0;
48975779Sxy150489 	igb->param_10fdx_cap =
48985779Sxy150489 	    (phy_status & MII_SR_10T_FD_CAPS) ? 1 : 0;
48995779Sxy150489 	igb->param_10hdx_cap =
49005779Sxy150489 	    (phy_status & MII_SR_10T_HD_CAPS) ? 1 : 0;
49015779Sxy150489 	igb->param_rem_fault =
49025779Sxy150489 	    (phy_status & MII_SR_REMOTE_FAULT) ? 1 : 0;
49035779Sxy150489 
49045779Sxy150489 	igb->param_adv_autoneg_cap = hw->mac.autoneg;
49055779Sxy150489 	igb->param_adv_pause_cap =
49065779Sxy150489 	    (phy_an_adv & NWAY_AR_PAUSE) ? 1 : 0;
49075779Sxy150489 	igb->param_adv_asym_pause_cap =
49085779Sxy150489 	    (phy_an_adv & NWAY_AR_ASM_DIR) ? 1 : 0;
49095779Sxy150489 	igb->param_adv_1000hdx_cap =
49105779Sxy150489 	    (phy_1000t_ctrl & CR_1000T_HD_CAPS) ? 1 : 0;
49115779Sxy150489 	igb->param_adv_100t4_cap =
49125779Sxy150489 	    (phy_an_adv & NWAY_AR_100T4_CAPS) ? 1 : 0;
49135779Sxy150489 	igb->param_adv_rem_fault =
49145779Sxy150489 	    (phy_an_adv & NWAY_AR_REMOTE_FAULT) ? 1 : 0;
49155779Sxy150489 	if (igb->param_adv_autoneg_cap == 1) {
49165779Sxy150489 		igb->param_adv_1000fdx_cap =
49175779Sxy150489 		    (phy_1000t_ctrl & CR_1000T_FD_CAPS) ? 1 : 0;
49185779Sxy150489 		igb->param_adv_100fdx_cap =
49195779Sxy150489 		    (phy_an_adv & NWAY_AR_100TX_FD_CAPS) ? 1 : 0;
49205779Sxy150489 		igb->param_adv_100hdx_cap =
49215779Sxy150489 		    (phy_an_adv & NWAY_AR_100TX_HD_CAPS) ? 1 : 0;
49225779Sxy150489 		igb->param_adv_10fdx_cap =
49235779Sxy150489 		    (phy_an_adv & NWAY_AR_10T_FD_CAPS) ? 1 : 0;
49245779Sxy150489 		igb->param_adv_10hdx_cap =
49255779Sxy150489 		    (phy_an_adv & NWAY_AR_10T_HD_CAPS) ? 1 : 0;
49265779Sxy150489 	}
49275779Sxy150489 
49285779Sxy150489 	igb->param_lp_autoneg_cap =
49295779Sxy150489 	    (phy_an_exp & NWAY_ER_LP_NWAY_CAPS) ? 1 : 0;
49305779Sxy150489 	igb->param_lp_pause_cap =
49315779Sxy150489 	    (phy_lp_able & NWAY_LPAR_PAUSE) ? 1 : 0;
49325779Sxy150489 	igb->param_lp_asym_pause_cap =
49335779Sxy150489 	    (phy_lp_able & NWAY_LPAR_ASM_DIR) ? 1 : 0;
49345779Sxy150489 	igb->param_lp_1000fdx_cap =
49355779Sxy150489 	    (phy_1000t_status & SR_1000T_LP_FD_CAPS) ? 1 : 0;
49365779Sxy150489 	igb->param_lp_1000hdx_cap =
49375779Sxy150489 	    (phy_1000t_status & SR_1000T_LP_HD_CAPS) ? 1 : 0;
49385779Sxy150489 	igb->param_lp_100t4_cap =
49395779Sxy150489 	    (phy_lp_able & NWAY_LPAR_100T4_CAPS) ? 1 : 0;
49405779Sxy150489 	igb->param_lp_100fdx_cap =
49415779Sxy150489 	    (phy_lp_able & NWAY_LPAR_100TX_FD_CAPS) ? 1 : 0;
49425779Sxy150489 	igb->param_lp_100hdx_cap =
49435779Sxy150489 	    (phy_lp_able & NWAY_LPAR_100TX_HD_CAPS) ? 1 : 0;
49445779Sxy150489 	igb->param_lp_10fdx_cap =
49455779Sxy150489 	    (phy_lp_able & NWAY_LPAR_10T_FD_CAPS) ? 1 : 0;
49465779Sxy150489 	igb->param_lp_10hdx_cap =
49475779Sxy150489 	    (phy_lp_able & NWAY_LPAR_10T_HD_CAPS) ? 1 : 0;
49485779Sxy150489 	igb->param_lp_rem_fault =
49495779Sxy150489 	    (phy_lp_able & NWAY_LPAR_REMOTE_FAULT) ? 1 : 0;
49505779Sxy150489 }
49515779Sxy150489 
49525779Sxy150489 /*
49535779Sxy150489  * igb_get_driver_control
49545779Sxy150489  */
49555779Sxy150489 static void
49565779Sxy150489 igb_get_driver_control(struct e1000_hw *hw)
49575779Sxy150489 {
49585779Sxy150489 	uint32_t ctrl_ext;
49595779Sxy150489 
49605779Sxy150489 	/* Notify firmware that driver is in control of device */
49615779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
49625779Sxy150489 	ctrl_ext |= E1000_CTRL_EXT_DRV_LOAD;
49635779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
49645779Sxy150489 }
49655779Sxy150489 
49665779Sxy150489 /*
49675779Sxy150489  * igb_release_driver_control
49685779Sxy150489  */
49695779Sxy150489 static void
49705779Sxy150489 igb_release_driver_control(struct e1000_hw *hw)
49715779Sxy150489 {
49725779Sxy150489 	uint32_t ctrl_ext;
49735779Sxy150489 
49745779Sxy150489 	/* Notify firmware that driver is no longer in control of device */
49755779Sxy150489 	ctrl_ext = E1000_READ_REG(hw, E1000_CTRL_EXT);
49765779Sxy150489 	ctrl_ext &= ~E1000_CTRL_EXT_DRV_LOAD;
49775779Sxy150489 	E1000_WRITE_REG(hw, E1000_CTRL_EXT, ctrl_ext);
49785779Sxy150489 }
49795779Sxy150489 
49805779Sxy150489 /*
49815779Sxy150489  * igb_atomic_reserve - Atomic decrease operation
49825779Sxy150489  */
49835779Sxy150489 int
49845779Sxy150489 igb_atomic_reserve(uint32_t *count_p, uint32_t n)
49855779Sxy150489 {
49865779Sxy150489 	uint32_t oldval;
49875779Sxy150489 	uint32_t newval;
49885779Sxy150489 
49895779Sxy150489 	/* ATOMICALLY */
49905779Sxy150489 	do {
49915779Sxy150489 		oldval = *count_p;
49925779Sxy150489 		if (oldval < n)
49935779Sxy150489 			return (-1);
49945779Sxy150489 		newval = oldval - n;
49955779Sxy150489 	} while (atomic_cas_32(count_p, oldval, newval) != oldval);
49965779Sxy150489 
49975779Sxy150489 	return (newval);
49985779Sxy150489 }
49996624Sgl147354 
50006624Sgl147354 /*
50016624Sgl147354  * FMA support
50026624Sgl147354  */
50036624Sgl147354 
50046624Sgl147354 int
50056624Sgl147354 igb_check_acc_handle(ddi_acc_handle_t handle)
50066624Sgl147354 {
50076624Sgl147354 	ddi_fm_error_t de;
50086624Sgl147354 
50096624Sgl147354 	ddi_fm_acc_err_get(handle, &de, DDI_FME_VERSION);
50106624Sgl147354 	ddi_fm_acc_err_clear(handle, DDI_FME_VERSION);
50116624Sgl147354 	return (de.fme_status);
50126624Sgl147354 }
50136624Sgl147354 
50146624Sgl147354 int
50156624Sgl147354 igb_check_dma_handle(ddi_dma_handle_t handle)
50166624Sgl147354 {
50176624Sgl147354 	ddi_fm_error_t de;
50186624Sgl147354 
50196624Sgl147354 	ddi_fm_dma_err_get(handle, &de, DDI_FME_VERSION);
50206624Sgl147354 	return (de.fme_status);
50216624Sgl147354 }
50226624Sgl147354 
50236624Sgl147354 /*
50246624Sgl147354  * The IO fault service error handling callback function
50256624Sgl147354  */
50266624Sgl147354 /*ARGSUSED*/
50276624Sgl147354 static int
50286624Sgl147354 igb_fm_error_cb(dev_info_t *dip, ddi_fm_error_t *err, const void *impl_data)
50296624Sgl147354 {
50306624Sgl147354 	/*
50316624Sgl147354 	 * as the driver can always deal with an error in any dma or
50326624Sgl147354 	 * access handle, we can just return the fme_status value.
50336624Sgl147354 	 */
50346624Sgl147354 	pci_ereport_post(dip, err, NULL);
50356624Sgl147354 	return (err->fme_status);
50366624Sgl147354 }
50376624Sgl147354 
50386624Sgl147354 static void
50396624Sgl147354 igb_fm_init(igb_t *igb)
50406624Sgl147354 {
50416624Sgl147354 	ddi_iblock_cookie_t iblk;
504211236SStephen.Hanson@Sun.COM 	int fma_dma_flag;
50436624Sgl147354 
50446624Sgl147354 	/* Only register with IO Fault Services if we have some capability */
50456624Sgl147354 	if (igb->fm_capabilities & DDI_FM_ACCCHK_CAPABLE) {
50466624Sgl147354 		igb_regs_acc_attr.devacc_attr_access = DDI_FLAGERR_ACC;
50476624Sgl147354 	} else {
50486624Sgl147354 		igb_regs_acc_attr.devacc_attr_access = DDI_DEFAULT_ACC;
50496624Sgl147354 	}
50506624Sgl147354 
50516624Sgl147354 	if (igb->fm_capabilities & DDI_FM_DMACHK_CAPABLE) {
50526624Sgl147354 		fma_dma_flag = 1;
50536624Sgl147354 	} else {
50546624Sgl147354 		fma_dma_flag = 0;
50556624Sgl147354 	}
50566624Sgl147354 
505711236SStephen.Hanson@Sun.COM 	(void) igb_set_fma_flags(fma_dma_flag);
50586624Sgl147354 
50596624Sgl147354 	if (igb->fm_capabilities) {
50606624Sgl147354 
50616624Sgl147354 		/* Register capabilities with IO Fault Services */
50626624Sgl147354 		ddi_fm_init(igb->dip, &igb->fm_capabilities, &iblk);
50636624Sgl147354 
50646624Sgl147354 		/*
50656624Sgl147354 		 * Initialize pci ereport capabilities if ereport capable
50666624Sgl147354 		 */
50676624Sgl147354 		if (DDI_FM_EREPORT_CAP(igb->fm_capabilities) ||
50686624Sgl147354 		    DDI_FM_ERRCB_CAP(igb->fm_capabilities))
50696624Sgl147354 			pci_ereport_setup(igb->dip);
50706624Sgl147354 
50716624Sgl147354 		/*
50726624Sgl147354 		 * Register error callback if error callback capable
50736624Sgl147354 		 */
50746624Sgl147354 		if (DDI_FM_ERRCB_CAP(igb->fm_capabilities))
50756624Sgl147354 			ddi_fm_handler_register(igb->dip,
50766624Sgl147354 			    igb_fm_error_cb, (void*) igb);
50776624Sgl147354 	}
50786624Sgl147354 }
50796624Sgl147354 
50806624Sgl147354 static void
50816624Sgl147354 igb_fm_fini(igb_t *igb)
50826624Sgl147354 {
50836624Sgl147354 	/* Only unregister FMA capabilities if we registered some */
50846624Sgl147354 	if (igb->fm_capabilities) {
50856624Sgl147354 
50866624Sgl147354 		/*
50876624Sgl147354 		 * Release any resources allocated by pci_ereport_setup()
50886624Sgl147354 		 */
50896624Sgl147354 		if (DDI_FM_EREPORT_CAP(igb->fm_capabilities) ||
50906624Sgl147354 		    DDI_FM_ERRCB_CAP(igb->fm_capabilities))
50916624Sgl147354 			pci_ereport_teardown(igb->dip);
50926624Sgl147354 
50936624Sgl147354 		/*
50946624Sgl147354 		 * Un-register error callback if error callback capable
50956624Sgl147354 		 */
50966624Sgl147354 		if (DDI_FM_ERRCB_CAP(igb->fm_capabilities))
50976624Sgl147354 			ddi_fm_handler_unregister(igb->dip);
50986624Sgl147354 
50996624Sgl147354 		/* Unregister from IO Fault Services */
51006624Sgl147354 		ddi_fm_fini(igb->dip);
51016624Sgl147354 	}
51026624Sgl147354 }
51036624Sgl147354 
51046624Sgl147354 void
51056624Sgl147354 igb_fm_ereport(igb_t *igb, char *detail)
51066624Sgl147354 {
51076624Sgl147354 	uint64_t ena;
51086624Sgl147354 	char buf[FM_MAX_CLASS];
51096624Sgl147354 
51106624Sgl147354 	(void) snprintf(buf, FM_MAX_CLASS, "%s.%s", DDI_FM_DEVICE, detail);
51116624Sgl147354 	ena = fm_ena_generate(0, FM_ENA_FMT1);
51126624Sgl147354 	if (DDI_FM_EREPORT_CAP(igb->fm_capabilities)) {
51136624Sgl147354 		ddi_fm_ereport_post(igb->dip, buf, ena, DDI_NOSLEEP,
51146624Sgl147354 		    FM_VERSION, DATA_TYPE_UINT8, FM_EREPORT_VERS0, NULL);
51156624Sgl147354 	}
51166624Sgl147354 }
5117