15779Sxy150489 /* 25779Sxy150489 * CDDL HEADER START 35779Sxy150489 * 45779Sxy150489 * Copyright(c) 2007-2008 Intel Corporation. All rights reserved. 55779Sxy150489 * The contents of this file are subject to the terms of the 65779Sxy150489 * Common Development and Distribution License (the "License"). 75779Sxy150489 * You may not use this file except in compliance with the License. 85779Sxy150489 * 95779Sxy150489 * You can obtain a copy of the license at: 105779Sxy150489 * http://www.opensolaris.org/os/licensing. 115779Sxy150489 * See the License for the specific language governing permissions 125779Sxy150489 * and limitations under the License. 135779Sxy150489 * 145779Sxy150489 * When using or redistributing this file, you may do so under the 155779Sxy150489 * License only. No other modification of this header is permitted. 165779Sxy150489 * 175779Sxy150489 * If applicable, add the following below this CDDL HEADER, with the 185779Sxy150489 * fields enclosed by brackets "[]" replaced with your own identifying 195779Sxy150489 * information: Portions Copyright [yyyy] [name of copyright owner] 205779Sxy150489 * 215779Sxy150489 * CDDL HEADER END 225779Sxy150489 */ 235779Sxy150489 245779Sxy150489 /* 255779Sxy150489 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 265779Sxy150489 * Use is subject to license terms of the CDDL. 275779Sxy150489 */ 285779Sxy150489 29*5812Sxy150489 /* IntelVersion: 1.54 v2007-12-10_dragonlake5 */ 30*5812Sxy150489 315779Sxy150489 #ifndef _IGB_DEFINES_H 325779Sxy150489 #define _IGB_DEFINES_H 335779Sxy150489 345779Sxy150489 #pragma ident "%Z%%M% %I% %E% SMI" 355779Sxy150489 365779Sxy150489 #ifdef __cplusplus 375779Sxy150489 extern "C" { 385779Sxy150489 #endif 395779Sxy150489 405779Sxy150489 /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 415779Sxy150489 #define REQ_TX_DESCRIPTOR_MULTIPLE 8 425779Sxy150489 #define REQ_RX_DESCRIPTOR_MULTIPLE 8 435779Sxy150489 445779Sxy150489 /* Definitions for power management and wakeup registers */ 455779Sxy150489 /* Wake Up Control */ 465779Sxy150489 #define E1000_WUC_APME 0x00000001 /* APM Enable */ 475779Sxy150489 #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 485779Sxy150489 #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ 495779Sxy150489 #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 505779Sxy150489 #define E1000_WUC_LSCWE 0x00000010 /* Link Status wake up enable */ 515779Sxy150489 #define E1000_WUC_LSCWO 0x00000020 /* Link Status wake up override */ 525779Sxy150489 #define E1000_WUC_SPM 0x80000000 /* Enable SPM */ 535779Sxy150489 #define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */ 545779Sxy150489 555779Sxy150489 /* Wake Up Filter Control */ 565779Sxy150489 #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 575779Sxy150489 #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 585779Sxy150489 #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 595779Sxy150489 #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 605779Sxy150489 #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 615779Sxy150489 #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 625779Sxy150489 #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 635779Sxy150489 #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ 645779Sxy150489 #define E1000_WUFC_IGNORE_TCO_BM 0x00000800 /* Ignore WakeOn TCO packets */ 655779Sxy150489 #define E1000_WUFC_FLX0_BM 0x00001000 /* Flexible Filter 0 Enable */ 665779Sxy150489 #define E1000_WUFC_FLX1_BM 0x00002000 /* Flexible Filter 1 Enable */ 675779Sxy150489 #define E1000_WUFC_FLX2_BM 0x00004000 /* Flexible Filter 2 Enable */ 685779Sxy150489 #define E1000_WUFC_FLX3_BM 0x00008000 /* Flexible Filter 3 Enable */ 695779Sxy150489 #define E1000_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */ 705779Sxy150489 #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ 715779Sxy150489 #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ 725779Sxy150489 #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ 735779Sxy150489 #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ 745779Sxy150489 /* Mask for all wakeup filters */ 755779Sxy150489 #define E1000_WUFC_ALL_FILTERS_BM 0x0000F0FF 765779Sxy150489 /* Offset to the Flexible Filters bits */ 775779Sxy150489 #define E1000_WUFC_FLX_OFFSET_BM 12 785779Sxy150489 /* Mask for the 4 flexible filters */ 795779Sxy150489 #define E1000_WUFC_FLX_FILTERS_BM 0x0000F000 805779Sxy150489 #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */ 815779Sxy150489 #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */ 825779Sxy150489 #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ 835779Sxy150489 845779Sxy150489 /* Wake Up Status */ 855779Sxy150489 #define E1000_WUS_LNKC E1000_WUFC_LNKC 865779Sxy150489 #define E1000_WUS_MAG E1000_WUFC_MAG 875779Sxy150489 #define E1000_WUS_EX E1000_WUFC_EX 885779Sxy150489 #define E1000_WUS_MC E1000_WUFC_MC 895779Sxy150489 #define E1000_WUS_BC E1000_WUFC_BC 905779Sxy150489 #define E1000_WUS_ARP E1000_WUFC_ARP 915779Sxy150489 #define E1000_WUS_IPV4 E1000_WUFC_IPV4 925779Sxy150489 #define E1000_WUS_IPV6 E1000_WUFC_IPV6 935779Sxy150489 #define E1000_WUS_FLX0_BM E1000_WUFC_FLX0_BM 945779Sxy150489 #define E1000_WUS_FLX1_BM E1000_WUFC_FLX1_BM 955779Sxy150489 #define E1000_WUS_FLX2_BM E1000_WUFC_FLX2_BM 965779Sxy150489 #define E1000_WUS_FLX3_BM E1000_WUFC_FLX3_BM 975779Sxy150489 #define E1000_WUS_FLX_FILTERS_BM E1000_WUFC_FLX_FILTERS_BM 985779Sxy150489 #define E1000_WUS_FLX0 E1000_WUFC_FLX0 995779Sxy150489 #define E1000_WUS_FLX1 E1000_WUFC_FLX1 1005779Sxy150489 #define E1000_WUS_FLX2 E1000_WUFC_FLX2 1015779Sxy150489 #define E1000_WUS_FLX3 E1000_WUFC_FLX3 1025779Sxy150489 #define E1000_WUS_FLX_FILTERS E1000_WUFC_FLX_FILTERS 1035779Sxy150489 1045779Sxy150489 /* Wake Up Packet Length */ 1055779Sxy150489 #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */ 1065779Sxy150489 1075779Sxy150489 /* Four Flexible Filters are supported */ 1085779Sxy150489 #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4 1095779Sxy150489 1105779Sxy150489 /* Each Flexible Filter is at most 128 (0x80) bytes in length */ 1115779Sxy150489 #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128 1125779Sxy150489 1135779Sxy150489 #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX 1145779Sxy150489 #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 1155779Sxy150489 #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 1165779Sxy150489 1175779Sxy150489 /* Extended Device Control */ 1185779Sxy150489 #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */ 1195779Sxy150489 #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */ 1205779Sxy150489 #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN 1215779Sxy150489 #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */ 1225779Sxy150489 #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */ 1235779Sxy150489 /* Reserved (bits 4,5) in >= 82575 */ 1245779Sxy150489 #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable Pin 4 */ 1255779Sxy150489 #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable Pin 5 */ 1265779Sxy150489 #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA 1275779Sxy150489 #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */ 1285779Sxy150489 #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */ 1295779Sxy150489 /* SDP 4/5 (bits 8,9) are reserved in >= 82575 */ 1305779Sxy150489 #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */ 1315779Sxy150489 #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */ 1325779Sxy150489 #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ 1335779Sxy150489 #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */ 1345779Sxy150489 #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */ 1355779Sxy150489 #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 1365779Sxy150489 #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */ 1375779Sxy150489 #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 1385779Sxy150489 #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 1395779Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 1405779Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 1415779Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000 1425779Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000 1435779Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000 1445779Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_PCIX_SERDES 0x00800000 1455779Sxy150489 #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000 1465779Sxy150489 #define E1000_CTRL_EXT_EIAME 0x01000000 1475779Sxy150489 #define E1000_CTRL_EXT_IRCA 0x00000001 1485779Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000 1495779Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000 1505779Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000 1515779Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000 1525779Sxy150489 #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000 1535779Sxy150489 #define E1000_CTRL_EXT_CANC 0x04000000 /* Interrupt delay cancellation */ 1545779Sxy150489 #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */ 1555779Sxy150489 /* IAME enable bit (27) was removed in >= 82575 */ 1565779Sxy150489 /* Interrupt acknowledge Auto-mask */ 1575779Sxy150489 #define E1000_CTRL_EXT_IAME 0x08000000 1585779Sxy150489 /* Clear Interrupt timers after IMS clear */ 1595779Sxy150489 #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 1605779Sxy150489 /* packet buffer parity error detection enabled */ 1615779Sxy150489 #define E1000_CRTL_EXT_PB_PAREN 0x01000000 1625779Sxy150489 /* descriptor FIFO parity error detection enable */ 1635779Sxy150489 #define E1000_CTRL_EXT_DF_PAREN 0x02000000 1645779Sxy150489 #define E1000_CTRL_EXT_GHOST_PAREN 0x40000000 1655779Sxy150489 #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */ 1665779Sxy150489 #define E1000_I2CCMD_REG_ADDR_SHIFT 16 1675779Sxy150489 #define E1000_I2CCMD_REG_ADDR 0x00FF0000 1685779Sxy150489 #define E1000_I2CCMD_PHY_ADDR_SHIFT 24 1695779Sxy150489 #define E1000_I2CCMD_PHY_ADDR 0x07000000 1705779Sxy150489 #define E1000_I2CCMD_OPCODE_READ 0x08000000 1715779Sxy150489 #define E1000_I2CCMD_OPCODE_WRITE 0x00000000 1725779Sxy150489 #define E1000_I2CCMD_RESET 0x10000000 1735779Sxy150489 #define E1000_I2CCMD_READY 0x20000000 1745779Sxy150489 #define E1000_I2CCMD_INTERRUPT_ENA 0x40000000 1755779Sxy150489 #define E1000_I2CCMD_ERROR 0x80000000 1765779Sxy150489 #define E1000_MAX_SGMII_PHY_REG_ADDR 255 1775779Sxy150489 #define E1000_I2CCMD_PHY_TIMEOUT 200 1785779Sxy150489 1795779Sxy150489 /* Receive Decriptor bit definitions */ 1805779Sxy150489 #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 1815779Sxy150489 #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 1825779Sxy150489 #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 1835779Sxy150489 #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 1845779Sxy150489 #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum caculated */ 1855779Sxy150489 #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 1865779Sxy150489 #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 1875779Sxy150489 #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 1885779Sxy150489 #define E1000_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */ 1895779Sxy150489 #define E1000_RXD_STAT_IPIDV 0x200 /* IP identification valid */ 1905779Sxy150489 #define E1000_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ 1915779Sxy150489 #define E1000_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */ 1925779Sxy150489 #define E1000_RXD_STAT_ACK 0x8000 /* ACK Packet indication */ 1935779Sxy150489 #define E1000_RXD_ERR_CE 0x01 /* CRC Error */ 1945779Sxy150489 #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ 1955779Sxy150489 #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ 1965779Sxy150489 #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 1975779Sxy150489 #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 1985779Sxy150489 #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 1995779Sxy150489 #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ 2005779Sxy150489 #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 2015779Sxy150489 #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ 2025779Sxy150489 #define E1000_RXD_SPC_PRI_SHIFT 13 2035779Sxy150489 #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */ 2045779Sxy150489 #define E1000_RXD_SPC_CFI_SHIFT 12 2055779Sxy150489 2065779Sxy150489 #define E1000_RXDEXT_STATERR_CE 0x01000000 2075779Sxy150489 #define E1000_RXDEXT_STATERR_SE 0x02000000 2085779Sxy150489 #define E1000_RXDEXT_STATERR_SEQ 0x04000000 2095779Sxy150489 #define E1000_RXDEXT_STATERR_CXE 0x10000000 2105779Sxy150489 #define E1000_RXDEXT_STATERR_TCPE 0x20000000 2115779Sxy150489 #define E1000_RXDEXT_STATERR_IPE 0x40000000 2125779Sxy150489 #define E1000_RXDEXT_STATERR_RXE 0x80000000 2135779Sxy150489 2145779Sxy150489 /* mask to determine if packets should be dropped due to frame errors */ 2155779Sxy150489 #define E1000_RXD_ERR_FRAME_ERR_MASK ( \ 2165779Sxy150489 E1000_RXD_ERR_CE | \ 2175779Sxy150489 E1000_RXD_ERR_SE | \ 2185779Sxy150489 E1000_RXD_ERR_SEQ | \ 2195779Sxy150489 E1000_RXD_ERR_CXE | \ 2205779Sxy150489 E1000_RXD_ERR_RXE) 2215779Sxy150489 2225779Sxy150489 /* Same mask, but for extended and packet split descriptors */ 2235779Sxy150489 #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 2245779Sxy150489 E1000_RXDEXT_STATERR_CE | \ 2255779Sxy150489 E1000_RXDEXT_STATERR_SE | \ 2265779Sxy150489 E1000_RXDEXT_STATERR_SEQ | \ 2275779Sxy150489 E1000_RXDEXT_STATERR_CXE | \ 2285779Sxy150489 E1000_RXDEXT_STATERR_RXE) 2295779Sxy150489 2305779Sxy150489 #define E1000_MRQC_ENABLE_MASK 0x00000007 2315779Sxy150489 #define E1000_MRQC_ENABLE_RSS_2Q 0x00000001 2325779Sxy150489 #define E1000_MRQC_ENABLE_RSS_INT 0x00000004 2335779Sxy150489 #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000 2345779Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 2355779Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 2365779Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 2375779Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6_EX 0x00080000 2385779Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 2395779Sxy150489 #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 2405779Sxy150489 2415779Sxy150489 #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000 2425779Sxy150489 #define E1000_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF 2435779Sxy150489 2445779Sxy150489 /* Management Control */ 2455779Sxy150489 #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 2465779Sxy150489 #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 2475779Sxy150489 #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */ 2485779Sxy150489 #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */ 2495779Sxy150489 #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */ 2505779Sxy150489 #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */ 2515779Sxy150489 #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */ 2525779Sxy150489 #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */ 2535779Sxy150489 #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 2545779Sxy150489 /* Enable Neighbor Discovery Filtering */ 2555779Sxy150489 #define E1000_MANC_NEIGHBOR_EN 0x00004000 2565779Sxy150489 #define E1000_MANC_ARP_RES_EN 0x00008000 /* Enable ARP response Filtering */ 2575779Sxy150489 #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */ 2585779Sxy150489 #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 2595779Sxy150489 #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */ 2605779Sxy150489 #define E1000_MANC_RCV_ALL 0x00080000 /* Receive All Enabled */ 2615779Sxy150489 #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 2625779Sxy150489 /* Enable MAC address filtering */ 2635779Sxy150489 #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 2645779Sxy150489 /* Enable MNG packets to host memory */ 2655779Sxy150489 #define E1000_MANC_EN_MNG2HOST 0x00200000 2665779Sxy150489 /* Enable IP address filtering */ 2675779Sxy150489 #define E1000_MANC_EN_IP_ADDR_FILTER 0x00400000 2685779Sxy150489 #define E1000_MANC_EN_XSUM_FILTER 0x00800000 /* Enable cksum filtering */ 2695779Sxy150489 #define E1000_MANC_BR_EN 0x01000000 /* Enable broadcast filtering */ 2705779Sxy150489 #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */ 2715779Sxy150489 #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */ 2725779Sxy150489 #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */ 2735779Sxy150489 #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */ 2745779Sxy150489 #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */ 2755779Sxy150489 #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */ 2765779Sxy150489 2775779Sxy150489 #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */ 2785779Sxy150489 #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */ 2795779Sxy150489 2805779Sxy150489 /* Receive Control */ 2815779Sxy150489 #define E1000_RCTL_RST 0x00000001 /* Software reset */ 2825779Sxy150489 #define E1000_RCTL_EN 0x00000002 /* enable */ 2835779Sxy150489 #define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 2845779Sxy150489 #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ 2855779Sxy150489 #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ 2865779Sxy150489 #define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 2875779Sxy150489 #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 2885779Sxy150489 #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 2895779Sxy150489 #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */ 2905779Sxy150489 #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 2915779Sxy150489 #define E1000_RCTL_DTYP_MASK 0x00000C00 /* Descriptor type mask */ 2925779Sxy150489 #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */ 2935779Sxy150489 #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */ 2945779Sxy150489 #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */ 2955779Sxy150489 #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */ 2965779Sxy150489 #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 2975779Sxy150489 #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */ 2985779Sxy150489 #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */ 2995779Sxy150489 #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */ 3005779Sxy150489 #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 3015779Sxy150489 #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */ 3025779Sxy150489 #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 3035779Sxy150489 /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ 3045779Sxy150489 #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */ 3055779Sxy150489 #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */ 3065779Sxy150489 #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ 3075779Sxy150489 #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ 3085779Sxy150489 /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ 3095779Sxy150489 #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */ 3105779Sxy150489 #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */ 3115779Sxy150489 #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */ 3125779Sxy150489 #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 3135779Sxy150489 #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 3145779Sxy150489 #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ 3155779Sxy150489 #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */ 3165779Sxy150489 #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 3175779Sxy150489 #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ 3185779Sxy150489 #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 3195779Sxy150489 #define E1000_RCTL_FLXBUF_MASK 0x78000000 /* Flexible buffer size */ 3205779Sxy150489 #define E1000_RCTL_FLXBUF_SHIFT 27 /* Flexible buffer shift */ 3215779Sxy150489 3225779Sxy150489 /* 3235779Sxy150489 * Use byte values for the following shift parameters 3245779Sxy150489 * Usage: 3255779Sxy150489 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 3265779Sxy150489 * E1000_PSRCTL_BSIZE0_MASK) | 3275779Sxy150489 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 3285779Sxy150489 * E1000_PSRCTL_BSIZE1_MASK) | 3295779Sxy150489 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 3305779Sxy150489 * E1000_PSRCTL_BSIZE2_MASK) | 3315779Sxy150489 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 3325779Sxy150489 * E1000_PSRCTL_BSIZE3_MASK)) 3335779Sxy150489 * where value0 = [128..16256], default=256 3345779Sxy150489 * value1 = [1024..64512], default=4096 3355779Sxy150489 * value2 = [0..64512], default=4096 3365779Sxy150489 * value3 = [0..64512], default=0 3375779Sxy150489 */ 3385779Sxy150489 3395779Sxy150489 #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 3405779Sxy150489 #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 3415779Sxy150489 #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 3425779Sxy150489 #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 3435779Sxy150489 3445779Sxy150489 #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 3455779Sxy150489 #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 3465779Sxy150489 #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 3475779Sxy150489 #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 3485779Sxy150489 3495779Sxy150489 /* SWFW_SYNC Definitions */ 3505779Sxy150489 #define E1000_SWFW_EEP_SM 0x1 3515779Sxy150489 #define E1000_SWFW_PHY0_SM 0x2 3525779Sxy150489 #define E1000_SWFW_PHY1_SM 0x4 3535779Sxy150489 3545779Sxy150489 /* FACTPS Definitions */ 3555779Sxy150489 #define E1000_FACTPS_LFS 0x40000000 /* LAN Function Select */ 3565779Sxy150489 /* Device Control */ 3575779Sxy150489 #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 3585779Sxy150489 #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */ 3595779Sxy150489 #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ 3605779Sxy150489 #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /* Block new Master requests */ 3615779Sxy150489 #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 3625779Sxy150489 #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */ 3635779Sxy150489 #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */ 3645779Sxy150489 #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 3655779Sxy150489 #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 3665779Sxy150489 #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 3675779Sxy150489 #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 3685779Sxy150489 #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 3695779Sxy150489 #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 3705779Sxy150489 #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 3715779Sxy150489 #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */ 3725779Sxy150489 #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 3735779Sxy150489 #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 3745779Sxy150489 #define E1000_CTRL_D_UD_EN 0x00002000 /* Dock/Undock enable */ 3755779Sxy150489 /* Defined polarity of Dock/Undock indication in SDP[0] */ 3765779Sxy150489 #define E1000_CTRL_D_UD_POLARITY 0x00004000 3775779Sxy150489 /* Reset both PHY ports, through PHYRST_N pin */ 3785779Sxy150489 #define E1000_CTRL_FORCE_PHY_RESET 0x00008000 3795779Sxy150489 /* enable link status from external LINK_0 and LINK_1 pins */ 3805779Sxy150489 #define E1000_CTRL_EXT_LINK_EN 0x00010000 3815779Sxy150489 #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 3825779Sxy150489 #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 3835779Sxy150489 #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ 3845779Sxy150489 #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ 3855779Sxy150489 #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 3865779Sxy150489 #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */ 3875779Sxy150489 #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */ 3885779Sxy150489 #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */ 3895779Sxy150489 #define E1000_CTRL_RST 0x04000000 /* Global reset */ 3905779Sxy150489 #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 3915779Sxy150489 #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 3925779Sxy150489 #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */ 3935779Sxy150489 #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 3945779Sxy150489 #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 3955779Sxy150489 /* Initiate an interrupt to manageability engine */ 3965779Sxy150489 #define E1000_CTRL_SW2FW_INT 0x02000000 3975779Sxy150489 #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */ 3985779Sxy150489 3995779Sxy150489 /* 4005779Sxy150489 * Bit definitions for the Management Data IO (MDIO) and Management Data 4015779Sxy150489 * Clock (MDC) pins in the Device Control Register. 4025779Sxy150489 */ 4035779Sxy150489 #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0 4045779Sxy150489 #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0 4055779Sxy150489 #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2 4065779Sxy150489 #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2 4075779Sxy150489 #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3 4085779Sxy150489 #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3 4095779Sxy150489 #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR 4105779Sxy150489 #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA 4115779Sxy150489 4125779Sxy150489 #define E1000_CONNSW_ENRGSRC 0x4 4135779Sxy150489 #define E1000_PCS_LCTL_FLV_LINK_UP 1 4145779Sxy150489 #define E1000_PCS_LCTL_FSV_10 0 4155779Sxy150489 #define E1000_PCS_LCTL_FSV_100 2 4165779Sxy150489 #define E1000_PCS_LCTL_FSV_1000 4 4175779Sxy150489 #define E1000_PCS_LCTL_FDV_FULL 8 4185779Sxy150489 #define E1000_PCS_LCTL_FSD 0x10 4195779Sxy150489 #define E1000_PCS_LCTL_FORCE_LINK 0x20 4205779Sxy150489 #define E1000_PCS_LCTL_LOW_LINK_LATCH 0x40 4215779Sxy150489 #define E1000_PCS_LCTL_AN_ENABLE 0x10000 4225779Sxy150489 #define E1000_PCS_LCTL_AN_RESTART 0x20000 4235779Sxy150489 #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000 4245779Sxy150489 #define E1000_PCS_LCTL_AN_SGMII_BYPASS 0x80000 4255779Sxy150489 #define E1000_PCS_LCTL_AN_SGMII_TRIGGER 0x100000 4265779Sxy150489 #define E1000_PCS_LCTL_FAST_LINK_TIMER 0x1000000 4275779Sxy150489 #define E1000_PCS_LCTL_LINK_OK_FIX 0x2000000 4285779Sxy150489 #define E1000_PCS_LCTL_CRS_ON_NI 0x4000000 4295779Sxy150489 #define E1000_ENABLE_SERDES_LOOPBACK 0x0410 4305779Sxy150489 4315779Sxy150489 #define E1000_PCS_LSTS_LINK_OK 1 4325779Sxy150489 #define E1000_PCS_LSTS_SPEED_10 0 4335779Sxy150489 #define E1000_PCS_LSTS_SPEED_100 2 4345779Sxy150489 #define E1000_PCS_LSTS_SPEED_1000 4 4355779Sxy150489 #define E1000_PCS_LSTS_DUPLEX_FULL 8 4365779Sxy150489 #define E1000_PCS_LSTS_SYNK_OK 0x10 4375779Sxy150489 #define E1000_PCS_LSTS_AN_COMPLETE 0x10000 4385779Sxy150489 #define E1000_PCS_LSTS_AN_PAGE_RX 0x20000 4395779Sxy150489 #define E1000_PCS_LSTS_AN_TIMED_OUT 0x40000 4405779Sxy150489 #define E1000_PCS_LSTS_AN_REMOTE_FAULT 0x80000 4415779Sxy150489 #define E1000_PCS_LSTS_AN_ERROR_RWS 0x100000 4425779Sxy150489 4435779Sxy150489 /* Device Status */ 4445779Sxy150489 #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 4455779Sxy150489 #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 4465779Sxy150489 #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 4475779Sxy150489 #define E1000_STATUS_FUNC_SHIFT 2 4485779Sxy150489 #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */ 4495779Sxy150489 #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 4505779Sxy150489 #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 4515779Sxy150489 #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */ 4525779Sxy150489 #define E1000_STATUS_SPEED_MASK 0x000000C0 4535779Sxy150489 #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 4545779Sxy150489 #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 4555779Sxy150489 #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 4565779Sxy150489 #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */ 4575779Sxy150489 #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */ 4585779Sxy150489 /* Change in Dock/Undock state. Clear on write '0'. */ 4595779Sxy150489 #define E1000_STATUS_DOCK_CI 0x00000800 4605779Sxy150489 /* Status of Master requests. */ 4615779Sxy150489 #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 4625779Sxy150489 #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */ 4635779Sxy150489 #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */ 4645779Sxy150489 #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */ 4655779Sxy150489 #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */ 4665779Sxy150489 #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */ 4675779Sxy150489 #define E1000_STATUS_BMC_SKU_0 0x00100000 /* BMC USB redirect disabled */ 4685779Sxy150489 #define E1000_STATUS_BMC_SKU_1 0x00200000 /* BMC SRAM disabled */ 4695779Sxy150489 #define E1000_STATUS_BMC_SKU_2 0x00400000 /* BMC SDRAM disabled */ 4705779Sxy150489 #define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */ 4715779Sxy150489 /* BMC external code execution disabled */ 4725779Sxy150489 #define E1000_STATUS_BMC_LITE 0x01000000 4735779Sxy150489 #define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */ 4745779Sxy150489 #define E1000_STATUS_FUSE_8 0x04000000 4755779Sxy150489 #define E1000_STATUS_FUSE_9 0x08000000 4765779Sxy150489 #define E1000_STATUS_SERDES0_DIS 0x10000000 /* SERDES disabled on port 0 */ 4775779Sxy150489 #define E1000_STATUS_SERDES1_DIS 0x20000000 /* SERDES disabled on port 1 */ 4785779Sxy150489 4795779Sxy150489 /* Constants used to intrepret the masked PCI-X bus speed. */ 4805779Sxy150489 #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */ 4815779Sxy150489 #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */ 4825779Sxy150489 #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */ 4835779Sxy150489 4845779Sxy150489 #define SPEED_10 10 4855779Sxy150489 #define SPEED_100 100 4865779Sxy150489 #define SPEED_1000 1000 4875779Sxy150489 #define HALF_DUPLEX 1 4885779Sxy150489 #define FULL_DUPLEX 2 4895779Sxy150489 4905779Sxy150489 #define PHY_FORCE_TIME 20 4915779Sxy150489 4925779Sxy150489 #define ADVERTISE_10_HALF 0x0001 4935779Sxy150489 #define ADVERTISE_10_FULL 0x0002 4945779Sxy150489 #define ADVERTISE_100_HALF 0x0004 4955779Sxy150489 #define ADVERTISE_100_FULL 0x0008 4965779Sxy150489 #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */ 4975779Sxy150489 #define ADVERTISE_1000_FULL 0x0020 4985779Sxy150489 4995779Sxy150489 /* 1000/H is not supported, nor spec-compliant. */ 5005779Sxy150489 #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 5015779Sxy150489 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \ 5025779Sxy150489 ADVERTISE_1000_FULL) 5035779Sxy150489 #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 5045779Sxy150489 ADVERTISE_100_HALF | ADVERTISE_100_FULL) 5055779Sxy150489 #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL) 5065779Sxy150489 #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL) 5075779Sxy150489 #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \ 5085779Sxy150489 ADVERTISE_1000_FULL) 5095779Sxy150489 #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF) 5105779Sxy150489 5115779Sxy150489 #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX 5125779Sxy150489 5135779Sxy150489 /* LED Control */ 5145779Sxy150489 #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 5155779Sxy150489 #define E1000_LEDCTL_LED0_MODE_SHIFT 0 5165779Sxy150489 #define E1000_LEDCTL_LED0_BLINK_RATE 0x00000020 5175779Sxy150489 #define E1000_LEDCTL_LED0_IVRT 0x00000040 5185779Sxy150489 #define E1000_LEDCTL_LED0_BLINK 0x00000080 5195779Sxy150489 #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00 5205779Sxy150489 #define E1000_LEDCTL_LED1_MODE_SHIFT 8 5215779Sxy150489 #define E1000_LEDCTL_LED1_BLINK_RATE 0x00002000 5225779Sxy150489 #define E1000_LEDCTL_LED1_IVRT 0x00004000 5235779Sxy150489 #define E1000_LEDCTL_LED1_BLINK 0x00008000 5245779Sxy150489 #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000 5255779Sxy150489 #define E1000_LEDCTL_LED2_MODE_SHIFT 16 5265779Sxy150489 #define E1000_LEDCTL_LED2_BLINK_RATE 0x00200000 5275779Sxy150489 #define E1000_LEDCTL_LED2_IVRT 0x00400000 5285779Sxy150489 #define E1000_LEDCTL_LED2_BLINK 0x00800000 5295779Sxy150489 #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000 5305779Sxy150489 #define E1000_LEDCTL_LED3_MODE_SHIFT 24 5315779Sxy150489 #define E1000_LEDCTL_LED3_BLINK_RATE 0x20000000 5325779Sxy150489 #define E1000_LEDCTL_LED3_IVRT 0x40000000 5335779Sxy150489 #define E1000_LEDCTL_LED3_BLINK 0x80000000 5345779Sxy150489 5355779Sxy150489 #define E1000_LEDCTL_MODE_LINK_10_1000 0x0 5365779Sxy150489 #define E1000_LEDCTL_MODE_LINK_100_1000 0x1 5375779Sxy150489 #define E1000_LEDCTL_MODE_LINK_UP 0x2 5385779Sxy150489 #define E1000_LEDCTL_MODE_ACTIVITY 0x3 5395779Sxy150489 #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4 5405779Sxy150489 #define E1000_LEDCTL_MODE_LINK_10 0x5 5415779Sxy150489 #define E1000_LEDCTL_MODE_LINK_100 0x6 5425779Sxy150489 #define E1000_LEDCTL_MODE_LINK_1000 0x7 5435779Sxy150489 #define E1000_LEDCTL_MODE_PCIX_MODE 0x8 5445779Sxy150489 #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9 5455779Sxy150489 #define E1000_LEDCTL_MODE_COLLISION 0xA 5465779Sxy150489 #define E1000_LEDCTL_MODE_BUS_SPEED 0xB 5475779Sxy150489 #define E1000_LEDCTL_MODE_BUS_SIZE 0xC 5485779Sxy150489 #define E1000_LEDCTL_MODE_PAUSED 0xD 5495779Sxy150489 #define E1000_LEDCTL_MODE_LED_ON 0xE 5505779Sxy150489 #define E1000_LEDCTL_MODE_LED_OFF 0xF 5515779Sxy150489 5525779Sxy150489 /* Transmit Descriptor bit definitions */ 5535779Sxy150489 #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 5545779Sxy150489 #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */ 5555779Sxy150489 #define E1000_TXD_POPTS_SHIFT 8 /* POPTS shift */ 5565779Sxy150489 #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 5575779Sxy150489 #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 5585779Sxy150489 #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 5595779Sxy150489 #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 5605779Sxy150489 #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 5615779Sxy150489 #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 5625779Sxy150489 #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 5635779Sxy150489 #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0=legacy) */ 5645779Sxy150489 #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 5655779Sxy150489 #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 5665779Sxy150489 #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 5675779Sxy150489 #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ 5685779Sxy150489 #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ 5695779Sxy150489 #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ 5705779Sxy150489 #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ 5715779Sxy150489 #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ 5725779Sxy150489 #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 5735779Sxy150489 #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ 5745779Sxy150489 /* Extended desc bits for Linksec and timesync */ 5755779Sxy150489 5765779Sxy150489 /* Transmit Control */ 5775779Sxy150489 #define E1000_TCTL_RST 0x00000001 /* software reset */ 5785779Sxy150489 #define E1000_TCTL_EN 0x00000002 /* enable tx */ 5795779Sxy150489 #define E1000_TCTL_BCE 0x00000004 /* busy check enable */ 5805779Sxy150489 #define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 5815779Sxy150489 #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 5825779Sxy150489 #define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 5835779Sxy150489 #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */ 5845779Sxy150489 #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */ 5855779Sxy150489 #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 5865779Sxy150489 #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */ 5875779Sxy150489 #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ 5885779Sxy150489 5895779Sxy150489 /* Transmit Arbitration Count */ 5905779Sxy150489 #define E1000_TARC0_ENABLE 0x00000400 /* Enable Tx Queue 0 */ 5915779Sxy150489 5925779Sxy150489 /* SerDes Control */ 5935779Sxy150489 #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400 5945779Sxy150489 5955779Sxy150489 /* Receive Checksum Control */ 5965779Sxy150489 #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */ 5975779Sxy150489 #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 5985779Sxy150489 #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 5995779Sxy150489 #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */ 6005779Sxy150489 #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */ 6015779Sxy150489 #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 6025779Sxy150489 #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 6035779Sxy150489 6045779Sxy150489 /* Header split receive */ 6055779Sxy150489 #define E1000_RFCTL_ISCSI_DIS 0x00000001 6065779Sxy150489 #define E1000_RFCTL_ISCSI_DWC_MASK 0x0000003E 6075779Sxy150489 #define E1000_RFCTL_ISCSI_DWC_SHIFT 1 6085779Sxy150489 #define E1000_RFCTL_NFSW_DIS 0x00000040 6095779Sxy150489 #define E1000_RFCTL_NFSR_DIS 0x00000080 6105779Sxy150489 #define E1000_RFCTL_NFS_VER_MASK 0x00000300 6115779Sxy150489 #define E1000_RFCTL_NFS_VER_SHIFT 8 6125779Sxy150489 #define E1000_RFCTL_IPV6_DIS 0x00000400 6135779Sxy150489 #define E1000_RFCTL_IPV6_XSUM_DIS 0x00000800 6145779Sxy150489 #define E1000_RFCTL_ACK_DIS 0x00001000 6155779Sxy150489 #define E1000_RFCTL_ACKD_DIS 0x00002000 6165779Sxy150489 #define E1000_RFCTL_IPFRSP_DIS 0x00004000 6175779Sxy150489 #define E1000_RFCTL_EXTEN 0x00008000 6185779Sxy150489 #define E1000_RFCTL_IPV6_EX_DIS 0x00010000 6195779Sxy150489 #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 6205779Sxy150489 6215779Sxy150489 /* Collision related configuration parameters */ 6225779Sxy150489 #define E1000_COLLISION_THRESHOLD 15 6235779Sxy150489 #define E1000_CT_SHIFT 4 6245779Sxy150489 #define E1000_COLLISION_DISTANCE 63 6255779Sxy150489 #define E1000_COLD_SHIFT 12 6265779Sxy150489 6275779Sxy150489 /* Default values for the transmit IPG register */ 6285779Sxy150489 #define DEFAULT_82543_TIPG_IPGT_FIBER 9 6295779Sxy150489 #define DEFAULT_82543_TIPG_IPGT_COPPER 8 6305779Sxy150489 6315779Sxy150489 #define E1000_TIPG_IPGT_MASK 0x000003FF 6325779Sxy150489 #define E1000_TIPG_IPGR1_MASK 0x000FFC00 6335779Sxy150489 #define E1000_TIPG_IPGR2_MASK 0x3FF00000 6345779Sxy150489 6355779Sxy150489 #define DEFAULT_82543_TIPG_IPGR1 8 6365779Sxy150489 #define E1000_TIPG_IPGR1_SHIFT 10 6375779Sxy150489 6385779Sxy150489 #define DEFAULT_82543_TIPG_IPGR2 6 6395779Sxy150489 #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7 6405779Sxy150489 #define E1000_TIPG_IPGR2_SHIFT 20 6415779Sxy150489 6425779Sxy150489 /* Ethertype field values */ 6435779Sxy150489 #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 6445779Sxy150489 6455779Sxy150489 #define ETHERNET_FCS_SIZE 4 6465779Sxy150489 #define MAX_JUMBO_FRAME_SIZE 0x3F00 6475779Sxy150489 6485779Sxy150489 /* Extended Configuration Control and Size */ 6495779Sxy150489 #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 6505779Sxy150489 #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 6515779Sxy150489 #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020 6525779Sxy150489 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000 6535779Sxy150489 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16 6545779Sxy150489 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000 6555779Sxy150489 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16 6565779Sxy150489 6575779Sxy150489 #define E1000_PHY_CTRL_SPD_EN 0x00000001 6585779Sxy150489 #define E1000_PHY_CTRL_D0A_LPLU 0x00000002 6595779Sxy150489 #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 6605779Sxy150489 #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 6615779Sxy150489 #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 6625779Sxy150489 6635779Sxy150489 #define E1000_KABGTXD_BGSQLBIAS 0x00050000 6645779Sxy150489 6655779Sxy150489 /* PBA constants */ 6665779Sxy150489 #define E1000_PBA_8K 0x0008 /* 8KB */ 6675779Sxy150489 #define E1000_PBA_12K 0x000C /* 12KB */ 6685779Sxy150489 #define E1000_PBA_16K 0x0010 /* 16KB */ 6695779Sxy150489 #define E1000_PBA_20K 0x0014 6705779Sxy150489 #define E1000_PBA_22K 0x0016 6715779Sxy150489 #define E1000_PBA_24K 0x0018 6725779Sxy150489 #define E1000_PBA_30K 0x001E 6735779Sxy150489 #define E1000_PBA_32K 0x0020 6745779Sxy150489 #define E1000_PBA_34K 0x0022 6755779Sxy150489 #define E1000_PBA_38K 0x0026 6765779Sxy150489 #define E1000_PBA_40K 0x0028 6775779Sxy150489 #define E1000_PBA_48K 0x0030 /* 48KB */ 6785779Sxy150489 #define E1000_PBA_64K 0x0040 /* 64KB */ 6795779Sxy150489 6805779Sxy150489 #define E1000_PBS_16K E1000_PBA_16K 6815779Sxy150489 #define E1000_PBS_24K E1000_PBA_24K 6825779Sxy150489 6835779Sxy150489 #define IFS_MAX 80 6845779Sxy150489 #define IFS_MIN 40 6855779Sxy150489 #define IFS_RATIO 4 6865779Sxy150489 #define IFS_STEP 10 6875779Sxy150489 #define MIN_NUM_XMITS 1000 6885779Sxy150489 6895779Sxy150489 /* SW Semaphore Register */ 6905779Sxy150489 #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 6915779Sxy150489 #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 6925779Sxy150489 #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ 6935779Sxy150489 #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 6945779Sxy150489 6955779Sxy150489 /* Interrupt Cause Read */ 6965779Sxy150489 #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 6975779Sxy150489 #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */ 6985779Sxy150489 #define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 6995779Sxy150489 #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ 7005779Sxy150489 #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ 7015779Sxy150489 #define E1000_ICR_RXO 0x00000040 /* rx overrun */ 7025779Sxy150489 #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ 7035779Sxy150489 #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */ 7045779Sxy150489 #define E1000_ICR_RXCFG 0x00000400 /* Rx /c/ ordered set */ 7055779Sxy150489 #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ 7065779Sxy150489 #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ 7075779Sxy150489 #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ 7085779Sxy150489 #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ 7095779Sxy150489 #define E1000_ICR_TXD_LOW 0x00008000 7105779Sxy150489 #define E1000_ICR_SRPD 0x00010000 7115779Sxy150489 #define E1000_ICR_ACK 0x00020000 /* Receive Ack frame */ 7125779Sxy150489 #define E1000_ICR_MNG 0x00040000 /* Manageability event */ 7135779Sxy150489 #define E1000_ICR_DOCK 0x00080000 /* Dock/Undock */ 7145779Sxy150489 /* If this bit asserted, the driver should claim the interrupt */ 7155779Sxy150489 #define E1000_ICR_INT_ASSERTED 0x80000000 7165779Sxy150489 /* queue 0 Rx descriptor FIFO parity error */ 7175779Sxy150489 #define E1000_ICR_RXD_FIFO_PAR0 0x00100000 7185779Sxy150489 /* queue 0 Tx descriptor FIFO parity error */ 7195779Sxy150489 #define E1000_ICR_TXD_FIFO_PAR0 0x00200000 7205779Sxy150489 /* host arb read buffer parity error */ 7215779Sxy150489 #define E1000_ICR_HOST_ARB_PAR 0x00400000 7225779Sxy150489 #define E1000_ICR_PB_PAR 0x00800000 /* packet buffer parity error */ 7235779Sxy150489 /* queue 1 Rx descriptor FIFO parity error */ 7245779Sxy150489 #define E1000_ICR_RXD_FIFO_PAR1 0x01000000 7255779Sxy150489 /* queue 1 Tx descriptor FIFO parity error */ 7265779Sxy150489 #define E1000_ICR_TXD_FIFO_PAR1 0x02000000 7275779Sxy150489 #define E1000_ICR_ALL_PARITY 0x03F00000 /* all parity error bits */ 7285779Sxy150489 /* FW changed the status of DISSW bit in the FWSM */ 7295779Sxy150489 #define E1000_ICR_DSW 0x00000020 7305779Sxy150489 /* LAN connected device generates an interrupt */ 7315779Sxy150489 #define E1000_ICR_PHYINT 0x00001000 7325779Sxy150489 #define E1000_ICR_EPRST 0x00100000 /* ME handware reset occurs */ 7335779Sxy150489 #define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */ 7345779Sxy150489 #define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */ 7355779Sxy150489 #define E1000_ICR_TXQ0 0x00400000 /* Tx Queue 0 Interrupt */ 7365779Sxy150489 #define E1000_ICR_TXQ1 0x00800000 /* Tx Queue 1 Interrupt */ 7375779Sxy150489 #define E1000_ICR_OTHER 0x01000000 /* Other Interrupts */ 7385779Sxy150489 7395779Sxy150489 /* Extended Interrupt Cause Read */ 7405779Sxy150489 #define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */ 7415779Sxy150489 #define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */ 7425779Sxy150489 #define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */ 7435779Sxy150489 #define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */ 7445779Sxy150489 #define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */ 7455779Sxy150489 #define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */ 7465779Sxy150489 #define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */ 7475779Sxy150489 #define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */ 7485779Sxy150489 #define E1000_EICR_TCP_TIMER 0x40000000 /* TCP Timer */ 7495779Sxy150489 #define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */ 7505779Sxy150489 /* TCP Timer */ 7515779Sxy150489 #define E1000_TCPTIMER_KS 0x00000100 /* KickStart */ 7525779Sxy150489 #define E1000_TCPTIMER_COUNT_ENABLE 0x00000200 /* Count Enable */ 7535779Sxy150489 #define E1000_TCPTIMER_COUNT_FINISH 0x00000400 /* Count finish */ 7545779Sxy150489 #define E1000_TCPTIMER_LOOP 0x00000800 /* Loop */ 7555779Sxy150489 7565779Sxy150489 /* 7575779Sxy150489 * This defines the bits that are set in the Interrupt Mask 7585779Sxy150489 * Set/Read Register. Each bit is documented below: 7595779Sxy150489 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 7605779Sxy150489 * o RXSEQ = Receive Sequence Error 7615779Sxy150489 */ 7625779Sxy150489 #define POLL_IMS_ENABLE_MASK ( \ 7635779Sxy150489 E1000_IMS_RXDMT0 | \ 7645779Sxy150489 E1000_IMS_RXSEQ) 7655779Sxy150489 7665779Sxy150489 /* 7675779Sxy150489 * This defines the bits that are set in the Interrupt Mask 7685779Sxy150489 * Set/Read Register. Each bit is documented below: 7695779Sxy150489 * o RXT0 = Receiver Timer Interrupt (ring 0) 7705779Sxy150489 * o TXDW = Transmit Descriptor Written Back 7715779Sxy150489 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 7725779Sxy150489 * o RXSEQ = Receive Sequence Error 7735779Sxy150489 * o LSC = Link Status Change 7745779Sxy150489 */ 7755779Sxy150489 #define IMS_ENABLE_MASK ( \ 7765779Sxy150489 E1000_IMS_RXT0 | \ 7775779Sxy150489 E1000_IMS_TXDW | \ 7785779Sxy150489 E1000_IMS_RXDMT0 | \ 7795779Sxy150489 E1000_IMS_RXSEQ | \ 7805779Sxy150489 E1000_IMS_LSC) 7815779Sxy150489 7825779Sxy150489 /* Interrupt Mask Set */ 7835779Sxy150489 #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 7845779Sxy150489 #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 7855779Sxy150489 #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 7865779Sxy150489 #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 7875779Sxy150489 #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 7885779Sxy150489 #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */ 7895779Sxy150489 #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 7905779Sxy150489 #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 7915779Sxy150489 #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* Rx /c/ ordered set */ 7925779Sxy150489 #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 7935779Sxy150489 #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 7945779Sxy150489 #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 7955779Sxy150489 #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 7965779Sxy150489 #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW 7975779Sxy150489 #define E1000_IMS_SRPD E1000_ICR_SRPD 7985779Sxy150489 #define E1000_IMS_ACK E1000_ICR_ACK /* Receive Ack frame */ 7995779Sxy150489 #define E1000_IMS_MNG E1000_ICR_MNG /* Manageability event */ 8005779Sxy150489 #define E1000_IMS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 8015779Sxy150489 /* queue 0 Rx descriptor FIFO parity error */ 8025779Sxy150489 #define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 8035779Sxy150489 /* queue 0 Tx descriptor FIFO parity error */ 8045779Sxy150489 #define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 8055779Sxy150489 /* host arb read buffer parity error */ 8065779Sxy150489 #define E1000_IMS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR 8075779Sxy150489 /* packet buffer parity error */ 8085779Sxy150489 #define E1000_IMS_PB_PAR E1000_ICR_PB_PAR 8095779Sxy150489 /* queue 1 Rx descriptor FIFO parity error */ 8105779Sxy150489 #define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 8115779Sxy150489 /* queue 1 Tx descriptor FIFO parity error */ 8125779Sxy150489 #define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 8135779Sxy150489 #define E1000_IMS_DSW E1000_ICR_DSW 8145779Sxy150489 #define E1000_IMS_PHYINT E1000_ICR_PHYINT 8155779Sxy150489 #define E1000_IMS_EPRST E1000_ICR_EPRST 8165779Sxy150489 #define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */ 8175779Sxy150489 #define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */ 8185779Sxy150489 #define E1000_IMS_TXQ0 E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */ 8195779Sxy150489 #define E1000_IMS_TXQ1 E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */ 8205779Sxy150489 #define E1000_IMS_OTHER E1000_ICR_OTHER /* Other Interrupts */ 8215779Sxy150489 8225779Sxy150489 /* Extended Interrupt Mask Set */ 8235779Sxy150489 #define E1000_EIMS_RX_QUEUE0 E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */ 8245779Sxy150489 #define E1000_EIMS_RX_QUEUE1 E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */ 8255779Sxy150489 #define E1000_EIMS_RX_QUEUE2 E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */ 8265779Sxy150489 #define E1000_EIMS_RX_QUEUE3 E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */ 8275779Sxy150489 #define E1000_EIMS_TX_QUEUE0 E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */ 8285779Sxy150489 #define E1000_EIMS_TX_QUEUE1 E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */ 8295779Sxy150489 #define E1000_EIMS_TX_QUEUE2 E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */ 8305779Sxy150489 #define E1000_EIMS_TX_QUEUE3 E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */ 8315779Sxy150489 #define E1000_EIMS_TCP_TIMER E1000_EICR_TCP_TIMER /* TCP Timer */ 8325779Sxy150489 #define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */ 8335779Sxy150489 8345779Sxy150489 /* Interrupt Cause Set */ 8355779Sxy150489 #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 8365779Sxy150489 #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 8375779Sxy150489 #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 8385779Sxy150489 #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 8395779Sxy150489 #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 8405779Sxy150489 #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */ 8415779Sxy150489 #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 8425779Sxy150489 #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 8435779Sxy150489 #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* Rx /c/ ordered set */ 8445779Sxy150489 #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 8455779Sxy150489 #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 8465779Sxy150489 #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 8475779Sxy150489 #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 8485779Sxy150489 #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW 8495779Sxy150489 #define E1000_ICS_SRPD E1000_ICR_SRPD 8505779Sxy150489 #define E1000_ICS_ACK E1000_ICR_ACK /* Receive Ack frame */ 8515779Sxy150489 #define E1000_ICS_MNG E1000_ICR_MNG /* Manageability event */ 8525779Sxy150489 #define E1000_ICS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 8535779Sxy150489 /* queue 0 Rx descriptor FIFO parity error */ 8545779Sxy150489 #define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 8555779Sxy150489 /* queue 0 Tx descriptor FIFO parity error */ 8565779Sxy150489 #define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 8575779Sxy150489 /* host arb read buffer parity error */ 8585779Sxy150489 #define E1000_ICS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR 8595779Sxy150489 /* packet buffer parity error */ 8605779Sxy150489 #define E1000_ICS_PB_PAR E1000_ICR_PB_PAR 8615779Sxy150489 /* queue 1 Rx descriptor FIFO parity error */ 8625779Sxy150489 #define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 8635779Sxy150489 /* queue 1 Tx descriptor FIFO parity error */ 8645779Sxy150489 #define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 8655779Sxy150489 #define E1000_ICS_DSW E1000_ICR_DSW 8665779Sxy150489 #define E1000_ICS_PHYINT E1000_ICR_PHYINT 8675779Sxy150489 #define E1000_ICS_EPRST E1000_ICR_EPRST 8685779Sxy150489 8695779Sxy150489 /* Extended Interrupt Cause Set */ 8705779Sxy150489 #define E1000_EICS_RX_QUEUE0 E1000_EICR_RX_QUEUE0 /* Rx Queue 0 Interrupt */ 8715779Sxy150489 #define E1000_EICS_RX_QUEUE1 E1000_EICR_RX_QUEUE1 /* Rx Queue 1 Interrupt */ 8725779Sxy150489 #define E1000_EICS_RX_QUEUE2 E1000_EICR_RX_QUEUE2 /* Rx Queue 2 Interrupt */ 8735779Sxy150489 #define E1000_EICS_RX_QUEUE3 E1000_EICR_RX_QUEUE3 /* Rx Queue 3 Interrupt */ 8745779Sxy150489 #define E1000_EICS_TX_QUEUE0 E1000_EICR_TX_QUEUE0 /* Tx Queue 0 Interrupt */ 8755779Sxy150489 #define E1000_EICS_TX_QUEUE1 E1000_EICR_TX_QUEUE1 /* Tx Queue 1 Interrupt */ 8765779Sxy150489 #define E1000_EICS_TX_QUEUE2 E1000_EICR_TX_QUEUE2 /* Tx Queue 2 Interrupt */ 8775779Sxy150489 #define E1000_EICS_TX_QUEUE3 E1000_EICR_TX_QUEUE3 /* Tx Queue 3 Interrupt */ 8785779Sxy150489 #define E1000_EICS_TCP_TIMER E1000_EICR_TCP_TIMER /* TCP Timer */ 8795779Sxy150489 #define E1000_EICS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */ 8805779Sxy150489 8815779Sxy150489 /* Transmit Descriptor Control */ 8825779Sxy150489 #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ 8835779Sxy150489 #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ 8845779Sxy150489 #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ 8855779Sxy150489 #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 8865779Sxy150489 #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */ 8875779Sxy150489 #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 8885779Sxy150489 #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */ 8895779Sxy150489 /* Enable the counting of descriptors still to be processed. */ 8905779Sxy150489 #define E1000_TXDCTL_COUNT_DESC 0x00400000 8915779Sxy150489 8925779Sxy150489 /* Flow Control Constants */ 8935779Sxy150489 #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 8945779Sxy150489 #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 8955779Sxy150489 #define FLOW_CONTROL_TYPE 0x8808 8965779Sxy150489 8975779Sxy150489 /* 802.1q VLAN Packet Size */ 8985779Sxy150489 #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */ 8995779Sxy150489 #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 9005779Sxy150489 9015779Sxy150489 /* Receive Address */ 9025779Sxy150489 /* 9035779Sxy150489 * Number of high/low register pairs in the RAR. The RAR (Receive Address 9045779Sxy150489 * Registers) holds the directed and multicast addresses that we monitor. 9055779Sxy150489 * Technically, we have 16 spots. However, we reserve one of these spots 9065779Sxy150489 * (RAR[15]) for our directed address used by controllers with 9075779Sxy150489 * manageability enabled, allowing us room for 15 multicast addresses. 9085779Sxy150489 */ 9095779Sxy150489 #define E1000_RAR_ENTRIES 15 9105779Sxy150489 #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 9115779Sxy150489 9125779Sxy150489 /* Error Codes */ 9135779Sxy150489 #define E1000_SUCCESS 0 9145779Sxy150489 #define E1000_ERR_NVM 1 9155779Sxy150489 #define E1000_ERR_PHY 2 9165779Sxy150489 #define E1000_ERR_CONFIG 3 9175779Sxy150489 #define E1000_ERR_PARAM 4 9185779Sxy150489 #define E1000_ERR_MAC_INIT 5 9195779Sxy150489 #define E1000_ERR_PHY_TYPE 6 9205779Sxy150489 #define E1000_ERR_RESET 9 9215779Sxy150489 #define E1000_ERR_MASTER_REQUESTS_PENDING 10 9225779Sxy150489 #define E1000_ERR_HOST_INTERFACE_COMMAND 11 9235779Sxy150489 #define E1000_BLK_PHY_RESET 12 9245779Sxy150489 #define E1000_ERR_SWFW_SYNC 13 9255779Sxy150489 #define E1000_NOT_IMPLEMENTED 14 9265779Sxy150489 9275779Sxy150489 /* Loop limit on how long we wait for auto-negotiation to complete */ 9285779Sxy150489 #define FIBER_LINK_UP_LIMIT 50 9295779Sxy150489 #define COPPER_LINK_UP_LIMIT 10 9305779Sxy150489 #define PHY_AUTO_NEG_LIMIT 45 9315779Sxy150489 #define PHY_FORCE_LIMIT 20 9325779Sxy150489 /* Number of 100 microseconds we wait for PCI Express master disable */ 9335779Sxy150489 #define MASTER_DISABLE_TIMEOUT 800 9345779Sxy150489 /* Number of milliseconds we wait for PHY configuration done after MAC reset */ 9355779Sxy150489 #define PHY_CFG_TIMEOUT 100 9365779Sxy150489 /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */ 9375779Sxy150489 #define MDIO_OWNERSHIP_TIMEOUT 10 9385779Sxy150489 /* Number of milliseconds for NVM auto read done after MAC reset. */ 9395779Sxy150489 #define AUTO_READ_DONE_TIMEOUT 10 9405779Sxy150489 9415779Sxy150489 /* Flow Control */ 9425779Sxy150489 #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 9435779Sxy150489 #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */ 9445779Sxy150489 #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 9455779Sxy150489 #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 9465779Sxy150489 9475779Sxy150489 /* Transmit Configuration Word */ 9485779Sxy150489 #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ 9495779Sxy150489 #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */ 9505779Sxy150489 #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 9515779Sxy150489 #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 9525779Sxy150489 #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 9535779Sxy150489 #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */ 9545779Sxy150489 #define E1000_TXCW_NP 0x00008000 /* TXCW next page */ 9555779Sxy150489 #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */ 9565779Sxy150489 #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */ 9575779Sxy150489 #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ 9585779Sxy150489 9595779Sxy150489 /* Receive Configuration Word */ 9605779Sxy150489 #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 9615779Sxy150489 #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */ 9625779Sxy150489 #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ 9635779Sxy150489 #define E1000_RXCW_CC 0x10000000 /* Receive config change */ 9645779Sxy150489 #define E1000_RXCW_C 0x20000000 /* Receive config */ 9655779Sxy150489 #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ 9665779Sxy150489 #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */ 9675779Sxy150489 9685779Sxy150489 /* PCI Express Control */ 9695779Sxy150489 #define E1000_GCR_RXD_NO_SNOOP 0x00000001 9705779Sxy150489 #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002 9715779Sxy150489 #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004 9725779Sxy150489 #define E1000_GCR_TXD_NO_SNOOP 0x00000008 9735779Sxy150489 #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010 9745779Sxy150489 #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020 9755779Sxy150489 9765779Sxy150489 #define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \ 9775779Sxy150489 E1000_GCR_RXDSCW_NO_SNOOP | \ 9785779Sxy150489 E1000_GCR_RXDSCR_NO_SNOOP | \ 9795779Sxy150489 E1000_GCR_TXD_NO_SNOOP | \ 9805779Sxy150489 E1000_GCR_TXDSCW_NO_SNOOP | \ 9815779Sxy150489 E1000_GCR_TXDSCR_NO_SNOOP) 9825779Sxy150489 9835779Sxy150489 /* PHY Control Register */ 9845779Sxy150489 #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ 9855779Sxy150489 #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ 9865779Sxy150489 #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 9875779Sxy150489 #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 9885779Sxy150489 #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ 9895779Sxy150489 #define MII_CR_POWER_DOWN 0x0800 /* Power down */ 9905779Sxy150489 #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 9915779Sxy150489 #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ 9925779Sxy150489 #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 9935779Sxy150489 #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 9945779Sxy150489 #define MII_CR_SPEED_1000 0x0040 9955779Sxy150489 #define MII_CR_SPEED_100 0x2000 9965779Sxy150489 #define MII_CR_SPEED_10 0x0000 9975779Sxy150489 9985779Sxy150489 /* PHY Status Register */ 9995779Sxy150489 #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ 10005779Sxy150489 #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ 10015779Sxy150489 #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 10025779Sxy150489 #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ 10035779Sxy150489 #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ 10045779Sxy150489 #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 10055779Sxy150489 #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ 10065779Sxy150489 #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ 10075779Sxy150489 #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ 10085779Sxy150489 #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ 10095779Sxy150489 #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ 10105779Sxy150489 #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ 10115779Sxy150489 #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ 10125779Sxy150489 #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ 10135779Sxy150489 #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ 10145779Sxy150489 10155779Sxy150489 /* Autoneg Advertisement Register */ 10165779Sxy150489 #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ 10175779Sxy150489 #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 10185779Sxy150489 #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 10195779Sxy150489 #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 10205779Sxy150489 #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 10215779Sxy150489 #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ 10225779Sxy150489 #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 10235779Sxy150489 #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 10245779Sxy150489 #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ 10255779Sxy150489 #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 10265779Sxy150489 10275779Sxy150489 /* Link Partner Ability Register (Base Page) */ 10285779Sxy150489 #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ 10295779Sxy150489 #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */ 10305779Sxy150489 #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */ 10315779Sxy150489 #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */ 10325779Sxy150489 #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */ 10335779Sxy150489 #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ 10345779Sxy150489 #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 10355779Sxy150489 #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 10365779Sxy150489 #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */ 10375779Sxy150489 #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */ 10385779Sxy150489 #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 10395779Sxy150489 10405779Sxy150489 /* Autoneg Expansion Register */ 10415779Sxy150489 #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ 10425779Sxy150489 #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */ 10435779Sxy150489 #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */ 10445779Sxy150489 #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */ 10455779Sxy150489 #define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */ 10465779Sxy150489 10475779Sxy150489 /* 1000BASE-T Control Register */ 10485779Sxy150489 #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ 10495779Sxy150489 #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 10505779Sxy150489 #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 10515779Sxy150489 #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */ 10525779Sxy150489 /* 0=DTE device */ 10535779Sxy150489 #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 10545779Sxy150489 /* 0=Configure PHY as Slave */ 10555779Sxy150489 #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 10565779Sxy150489 /* 0=Automatic Master/Slave config */ 10575779Sxy150489 #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ 10585779Sxy150489 #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ 10595779Sxy150489 #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ 10605779Sxy150489 #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ 10615779Sxy150489 #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ 10625779Sxy150489 10635779Sxy150489 /* 1000BASE-T Status Register */ 10645779Sxy150489 #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */ 10655779Sxy150489 #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */ 10665779Sxy150489 #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ 10675779Sxy150489 #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ 10685779Sxy150489 #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 10695779Sxy150489 #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 10705779Sxy150489 #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local Tx is Master, 0=Slave */ 10715779Sxy150489 #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ 10725779Sxy150489 10735779Sxy150489 #define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5 10745779Sxy150489 10755779Sxy150489 /* PHY 1000 MII Register/Bit Definitions */ 10765779Sxy150489 /* PHY Registers defined by IEEE */ 10775779Sxy150489 #define PHY_CONTROL 0x00 /* Control Register */ 10785779Sxy150489 #define PHY_STATUS 0x01 /* Status Regiser */ 10795779Sxy150489 #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 10805779Sxy150489 #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 10815779Sxy150489 #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 10825779Sxy150489 #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 10835779Sxy150489 #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ 10845779Sxy150489 #define PHY_NEXT_PAGE_TX 0x07 /* Next Page Tx */ 10855779Sxy150489 #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ 10865779Sxy150489 #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 10875779Sxy150489 #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 10885779Sxy150489 #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ 10895779Sxy150489 10905779Sxy150489 /* NVM Control */ 10915779Sxy150489 #define E1000_EECD_SK 0x00000001 /* NVM Clock */ 10925779Sxy150489 #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */ 10935779Sxy150489 #define E1000_EECD_DI 0x00000004 /* NVM Data In */ 10945779Sxy150489 #define E1000_EECD_DO 0x00000008 /* NVM Data Out */ 10955779Sxy150489 #define E1000_EECD_FWE_MASK 0x00000030 10965779Sxy150489 #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */ 10975779Sxy150489 #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */ 10985779Sxy150489 #define E1000_EECD_FWE_SHIFT 4 10995779Sxy150489 #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */ 11005779Sxy150489 #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */ 11015779Sxy150489 #define E1000_EECD_PRES 0x00000100 /* NVM Present */ 11025779Sxy150489 #define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */ 11035779Sxy150489 /* NVM Addressing bits based on type 0=small, 1=large */ 11045779Sxy150489 #define E1000_EECD_ADDR_BITS 0x00000400 11055779Sxy150489 #define E1000_EECD_TYPE 0x00002000 /* NVM Type (1-SPI, 0-Microwire) */ 11065779Sxy150489 #ifndef E1000_NVM_GRANT_ATTEMPTS 11075779Sxy150489 #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */ 11085779Sxy150489 #endif 11095779Sxy150489 #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */ 11105779Sxy150489 #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */ 11115779Sxy150489 #define E1000_EECD_SIZE_EX_SHIFT 11 11125779Sxy150489 #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */ 11135779Sxy150489 #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */ 11145779Sxy150489 #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */ 11155779Sxy150489 #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ 11165779Sxy150489 #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ 11175779Sxy150489 #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */ 11185779Sxy150489 #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 11195779Sxy150489 #define E1000_EECD_SECVAL_SHIFT 22 11205779Sxy150489 11215779Sxy150489 #define E1000_NVM_SWDPIN0 0x0001 /* SWDPIN 0 NVM Value */ 11225779Sxy150489 #define E1000_NVM_LED_LOGIC 0x0020 /* Led Logic Word */ 11235779Sxy150489 /* Offset to data in NVM read/write registers */ 11245779Sxy150489 #define E1000_NVM_RW_REG_DATA 16 11255779Sxy150489 #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 11265779Sxy150489 #define E1000_NVM_RW_REG_START 1 /* Start operation */ 11275779Sxy150489 #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 11285779Sxy150489 #define E1000_NVM_POLL_WRITE 1 /* Flag for polling for write complete */ 11295779Sxy150489 #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */ 11305779Sxy150489 #define E1000_FLASH_UPDATES 2000 11315779Sxy150489 11325779Sxy150489 /* NVM Word Offsets */ 11335779Sxy150489 #define NVM_COMPAT 0x0003 11345779Sxy150489 #define NVM_ID_LED_SETTINGS 0x0004 11355779Sxy150489 #define NVM_VERSION 0x0005 11365779Sxy150489 /* For SERDES output amplitude adjustment. */ 11375779Sxy150489 #define NVM_SERDES_AMPLITUDE 0x0006 11385779Sxy150489 #define NVM_PHY_CLASS_WORD 0x0007 11395779Sxy150489 #define NVM_INIT_CONTROL1_REG 0x000A 11405779Sxy150489 #define NVM_INIT_CONTROL2_REG 0x000F 11415779Sxy150489 #define NVM_SWDEF_PINS_CTRL_PORT_1 0x0010 11425779Sxy150489 #define NVM_INIT_CONTROL3_PORT_B 0x0014 11435779Sxy150489 #define NVM_INIT_3GIO_3 0x001A 11445779Sxy150489 #define NVM_SWDEF_PINS_CTRL_PORT_0 0x0020 11455779Sxy150489 #define NVM_INIT_CONTROL3_PORT_A 0x0024 11465779Sxy150489 #define NVM_CFG 0x0012 11475779Sxy150489 #define NVM_FLASH_VERSION 0x0032 11485779Sxy150489 #define NVM_ALT_MAC_ADDR_PTR 0x0037 11495779Sxy150489 #define NVM_CHECKSUM_REG 0x003F 11505779Sxy150489 11515779Sxy150489 #define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */ 11525779Sxy150489 #define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */ 11535779Sxy150489 11545779Sxy150489 /* Mask bits for fields in Word 0x0f of the NVM */ 11555779Sxy150489 #define NVM_WORD0F_PAUSE_MASK 0x3000 11565779Sxy150489 #define NVM_WORD0F_PAUSE 0x1000 11575779Sxy150489 #define NVM_WORD0F_ASM_DIR 0x2000 11585779Sxy150489 #define NVM_WORD0F_ANE 0x0800 11595779Sxy150489 #define NVM_WORD0F_SWPDIO_EXT_MASK 0x00F0 11605779Sxy150489 #define NVM_WORD0F_LPLU 0x0001 11615779Sxy150489 11625779Sxy150489 /* Mask bits for fields in Word 0x1a of the NVM */ 11635779Sxy150489 #define NVM_WORD1A_ASPM_MASK 0x000C 11645779Sxy150489 11655779Sxy150489 /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */ 11665779Sxy150489 #define NVM_SUM 0xBABA 11675779Sxy150489 11685779Sxy150489 #define NVM_MAC_ADDR_OFFSET 0 11695779Sxy150489 #define NVM_PBA_OFFSET_0 8 11705779Sxy150489 #define NVM_PBA_OFFSET_1 9 11715779Sxy150489 #define NVM_RESERVED_WORD 0xFFFF 11725779Sxy150489 #define NVM_PHY_CLASS_A 0x8000 11735779Sxy150489 #define NVM_SERDES_AMPLITUDE_MASK 0x000F 11745779Sxy150489 #define NVM_SIZE_MASK 0x1C00 11755779Sxy150489 #define NVM_SIZE_SHIFT 10 11765779Sxy150489 #define NVM_WORD_SIZE_BASE_SHIFT 6 11775779Sxy150489 #define NVM_SWDPIO_EXT_SHIFT 4 11785779Sxy150489 11795779Sxy150489 /* NVM Commands - Microwire */ 11805779Sxy150489 #define NVM_READ_OPCODE_MICROWIRE 0x6 /* NVM read opcode */ 11815779Sxy150489 #define NVM_WRITE_OPCODE_MICROWIRE 0x5 /* NVM write opcode */ 11825779Sxy150489 #define NVM_ERASE_OPCODE_MICROWIRE 0x7 /* NVM erase opcode */ 11835779Sxy150489 #define NVM_EWEN_OPCODE_MICROWIRE 0x13 /* NVM erase/write enable */ 11845779Sxy150489 #define NVM_EWDS_OPCODE_MICROWIRE 0x10 /* NVM erast/write disable */ 11855779Sxy150489 11865779Sxy150489 /* NVM Commands - SPI */ 11875779Sxy150489 #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 11885779Sxy150489 #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */ 11895779Sxy150489 #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */ 11905779Sxy150489 #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 11915779Sxy150489 #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */ 11925779Sxy150489 #define NVM_WRDI_OPCODE_SPI 0x04 /* NVM reset Write Enable latch */ 11935779Sxy150489 #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */ 11945779Sxy150489 #define NVM_WRSR_OPCODE_SPI 0x01 /* NVM write Status register */ 11955779Sxy150489 11965779Sxy150489 /* SPI NVM Status Register */ 11975779Sxy150489 #define NVM_STATUS_RDY_SPI 0x01 11985779Sxy150489 #define NVM_STATUS_WEN_SPI 0x02 11995779Sxy150489 #define NVM_STATUS_BP0_SPI 0x04 12005779Sxy150489 #define NVM_STATUS_BP1_SPI 0x08 12015779Sxy150489 #define NVM_STATUS_WPEN_SPI 0x80 12025779Sxy150489 12035779Sxy150489 /* Word definitions for ID LED Settings */ 12045779Sxy150489 #define ID_LED_RESERVED_0000 0x0000 12055779Sxy150489 #define ID_LED_RESERVED_FFFF 0xFFFF 12065779Sxy150489 #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 12075779Sxy150489 (ID_LED_OFF1_OFF2 << 8) | \ 12085779Sxy150489 (ID_LED_DEF1_DEF2 << 4) | \ 12095779Sxy150489 (ID_LED_DEF1_DEF2)) 12105779Sxy150489 #define ID_LED_DEF1_DEF2 0x1 12115779Sxy150489 #define ID_LED_DEF1_ON2 0x2 12125779Sxy150489 #define ID_LED_DEF1_OFF2 0x3 12135779Sxy150489 #define ID_LED_ON1_DEF2 0x4 12145779Sxy150489 #define ID_LED_ON1_ON2 0x5 12155779Sxy150489 #define ID_LED_ON1_OFF2 0x6 12165779Sxy150489 #define ID_LED_OFF1_DEF2 0x7 12175779Sxy150489 #define ID_LED_OFF1_ON2 0x8 12185779Sxy150489 #define ID_LED_OFF1_OFF2 0x9 12195779Sxy150489 12205779Sxy150489 #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 12215779Sxy150489 #define IGP_ACTIVITY_LED_ENABLE 0x0300 12225779Sxy150489 #define IGP_LED3_MODE 0x07000000 12235779Sxy150489 12245779Sxy150489 /* PCI/PCI-X/PCI-EX Config space */ 12255779Sxy150489 #define PCIX_COMMAND_REGISTER 0xE6 12265779Sxy150489 #define PCIX_STATUS_REGISTER_LO 0xE8 12275779Sxy150489 #define PCIX_STATUS_REGISTER_HI 0xEA 12285779Sxy150489 #define PCI_HEADER_TYPE_REGISTER 0x0E 12295779Sxy150489 #define PCIE_LINK_STATUS 0x12 12305779Sxy150489 12315779Sxy150489 #define PCIX_COMMAND_MMRBC_MASK 0x000C 12325779Sxy150489 #define PCIX_COMMAND_MMRBC_SHIFT 0x2 12335779Sxy150489 #define PCIX_STATUS_HI_MMRBC_MASK 0x0060 12345779Sxy150489 #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 12355779Sxy150489 #define PCIX_STATUS_HI_MMRBC_4K 0x3 12365779Sxy150489 #define PCIX_STATUS_HI_MMRBC_2K 0x2 12375779Sxy150489 #define PCIX_STATUS_LO_FUNC_MASK 0x7 12385779Sxy150489 #define PCI_HEADER_TYPE_MULTIFUNC 0x80 12395779Sxy150489 #define PCIE_LINK_WIDTH_MASK 0x3F0 12405779Sxy150489 #define PCIE_LINK_WIDTH_SHIFT 4 12415779Sxy150489 12425779Sxy150489 #ifndef ETH_ADDR_LEN 12435779Sxy150489 #define ETH_ADDR_LEN 6 12445779Sxy150489 #endif 12455779Sxy150489 12465779Sxy150489 #define PHY_REVISION_MASK 0xFFFFFFF0 12475779Sxy150489 #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 12485779Sxy150489 #define MAX_PHY_MULTI_PAGE_REG 0xF 12495779Sxy150489 12505779Sxy150489 /* Bit definitions for valid PHY IDs. */ 12515779Sxy150489 /* 12525779Sxy150489 * I = Integrated 12535779Sxy150489 * E = External 12545779Sxy150489 */ 12555779Sxy150489 #define M88E1000_E_PHY_ID 0x01410C50 12565779Sxy150489 #define M88E1000_I_PHY_ID 0x01410C30 12575779Sxy150489 #define M88E1011_I_PHY_ID 0x01410C20 12585779Sxy150489 #define IGP01E1000_I_PHY_ID 0x02A80380 12595779Sxy150489 #define M88E1011_I_REV_4 0x04 12605779Sxy150489 #define M88E1111_I_PHY_ID 0x01410CC0 12615779Sxy150489 #define GG82563_E_PHY_ID 0x01410CA0 12625779Sxy150489 #define IGP03E1000_E_PHY_ID 0x02A80390 12635779Sxy150489 #define IFE_E_PHY_ID 0x02A80330 12645779Sxy150489 #define IFE_PLUS_E_PHY_ID 0x02A80320 12655779Sxy150489 #define IFE_C_E_PHY_ID 0x02A80310 12665779Sxy150489 #define BME1000_E_PHY_ID 0x01410CB0 12675779Sxy150489 #define BME1000_E_PHY_ID_R2 0x01410CB1 12685779Sxy150489 #define M88_VENDOR 0x0141 12695779Sxy150489 12705779Sxy150489 /* M88E1000 Specific Registers */ 12715779Sxy150489 #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 12725779Sxy150489 #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 12735779Sxy150489 #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */ 12745779Sxy150489 #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */ 12755779Sxy150489 #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 12765779Sxy150489 #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */ 12775779Sxy150489 12785779Sxy150489 #define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */ 12795779Sxy150489 #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg29 for page number setting */ 12805779Sxy150489 #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 12815779Sxy150489 #define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */ 12825779Sxy150489 #define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */ 12835779Sxy150489 12845779Sxy150489 /* M88E1000 PHY Specific Control Register */ 12855779Sxy150489 #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */ 12865779Sxy150489 #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ 12875779Sxy150489 #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */ 12885779Sxy150489 /* 1=CLK125 low, 0=CLK125 toggling */ 12895779Sxy150489 #define M88E1000_PSCR_CLK125_DISABLE 0x0010 12905779Sxy150489 #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 12915779Sxy150489 /* Manual MDI configuration */ 12925779Sxy150489 #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 12935779Sxy150489 /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */ 12945779Sxy150489 #define M88E1000_PSCR_AUTO_X_1000T 0x0040 12955779Sxy150489 /* Auto crossover enabled all speeds */ 12965779Sxy150489 #define M88E1000_PSCR_AUTO_X_MODE 0x0060 12975779Sxy150489 /* 12985779Sxy150489 * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold 12995779Sxy150489 * 0=Normal 10BASE-T Rx Threshold 13005779Sxy150489 */ 13015779Sxy150489 #define M88E1000_PSCR_EN_10BT_EXT_DIST 0x0080 13025779Sxy150489 /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */ 13035779Sxy150489 #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100 13045779Sxy150489 #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */ 13055779Sxy150489 #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */ 13065779Sxy150489 #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ 13075779Sxy150489 13085779Sxy150489 /* M88E1000 PHY Specific Status Register */ 13095779Sxy150489 #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */ 13105779Sxy150489 #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 13115779Sxy150489 #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 13125779Sxy150489 #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 13135779Sxy150489 /* 13145779Sxy150489 * 0 = <50M 13155779Sxy150489 * 1 = 50-80M 13165779Sxy150489 * 2 = 80-110M 13175779Sxy150489 * 3 = 110-140M 13185779Sxy150489 * 4 = >140M 13195779Sxy150489 */ 13205779Sxy150489 #define M88E1000_PSSR_CABLE_LENGTH 0x0380 13215779Sxy150489 #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ 13225779Sxy150489 #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ 13235779Sxy150489 #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */ 13245779Sxy150489 #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */ 13255779Sxy150489 #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 13265779Sxy150489 #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */ 13275779Sxy150489 #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */ 13285779Sxy150489 #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 13295779Sxy150489 13305779Sxy150489 #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 13315779Sxy150489 13325779Sxy150489 /* M88E1000 Extended PHY Specific Control Register */ 13335779Sxy150489 #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */ 13345779Sxy150489 /* 13355779Sxy150489 * 1 = Lost lock detect enabled. 13365779Sxy150489 * Will assert lost lock and bring 13375779Sxy150489 * link down if idle not seen 13385779Sxy150489 * within 1ms in 1000BASE-T 13395779Sxy150489 */ 13405779Sxy150489 #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 13415779Sxy150489 /* 13425779Sxy150489 * Number of times we will attempt to autonegotiate before downshifting if we 13435779Sxy150489 * are the master 13445779Sxy150489 */ 13455779Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 13465779Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 13475779Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400 13485779Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800 13495779Sxy150489 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00 13505779Sxy150489 /* 13515779Sxy150489 * Number of times we will attempt to autonegotiate before downshifting if we 13525779Sxy150489 * are the slave 13535779Sxy150489 */ 13545779Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 13555779Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000 13565779Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 13575779Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200 13585779Sxy150489 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300 13595779Sxy150489 #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */ 13605779Sxy150489 #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 13615779Sxy150489 #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */ 13625779Sxy150489 13635779Sxy150489 /* M88EC018 Rev 2 specific DownShift settings */ 13645779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 13655779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000 13665779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200 13675779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400 13685779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600 13695779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 13705779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00 13715779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00 13725779Sxy150489 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00 13735779Sxy150489 13745779Sxy150489 /* BME1000 PHY Specific Control Register */ 13755779Sxy150489 #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */ 13765779Sxy150489 13775779Sxy150489 /* 13785779Sxy150489 * Bits... 13795779Sxy150489 * 15-5: page 13805779Sxy150489 * 4-0: register offset 13815779Sxy150489 */ 13825779Sxy150489 #define GG82563_PAGE_SHIFT 5 13835779Sxy150489 #define GG82563_REG(page, reg) \ 13845779Sxy150489 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 13855779Sxy150489 #define GG82563_MIN_ALT_REG 30 13865779Sxy150489 13875779Sxy150489 /* GG82563 Specific Registers */ 13885779Sxy150489 #define GG82563_PHY_SPEC_CTRL \ 13895779Sxy150489 GG82563_REG(0, 16) /* PHY Specific Control */ 13905779Sxy150489 #define GG82563_PHY_SPEC_STATUS \ 13915779Sxy150489 GG82563_REG(0, 17) /* PHY Specific Status */ 13925779Sxy150489 #define GG82563_PHY_INT_ENABLE \ 13935779Sxy150489 GG82563_REG(0, 18) /* Interrupt Enable */ 13945779Sxy150489 #define GG82563_PHY_SPEC_STATUS_2 \ 13955779Sxy150489 GG82563_REG(0, 19) /* PHY Specific Status 2 */ 13965779Sxy150489 #define GG82563_PHY_RX_ERR_CNTR \ 13975779Sxy150489 GG82563_REG(0, 21) /* Receive Error Counter */ 13985779Sxy150489 #define GG82563_PHY_PAGE_SELECT \ 13995779Sxy150489 GG82563_REG(0, 22) /* Page Select */ 14005779Sxy150489 #define GG82563_PHY_SPEC_CTRL_2 \ 14015779Sxy150489 GG82563_REG(0, 26) /* PHY Specific Control 2 */ 14025779Sxy150489 #define GG82563_PHY_PAGE_SELECT_ALT \ 14035779Sxy150489 GG82563_REG(0, 29) /* Alternate Page Select */ 14045779Sxy150489 #define GG82563_PHY_TEST_CLK_CTRL \ 14055779Sxy150489 GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */ 14065779Sxy150489 14075779Sxy150489 #define GG82563_PHY_MAC_SPEC_CTRL \ 14085779Sxy150489 GG82563_REG(2, 21) /* MAC Specific Control Register */ 14095779Sxy150489 #define GG82563_PHY_MAC_SPEC_CTRL_2 \ 14105779Sxy150489 GG82563_REG(2, 26) /* MAC Specific Control 2 */ 14115779Sxy150489 14125779Sxy150489 #define GG82563_PHY_DSP_DISTANCE \ 14135779Sxy150489 GG82563_REG(5, 26) /* DSP Distance */ 14145779Sxy150489 14155779Sxy150489 /* Page 193 - Port Control Registers */ 14165779Sxy150489 #define GG82563_PHY_KMRN_MODE_CTRL \ 14175779Sxy150489 GG82563_REG(193, 16) /* Kumeran Mode Control */ 14185779Sxy150489 #define GG82563_PHY_PORT_RESET \ 14195779Sxy150489 GG82563_REG(193, 17) /* Port Reset */ 14205779Sxy150489 #define GG82563_PHY_REVISION_ID \ 14215779Sxy150489 GG82563_REG(193, 18) /* Revision ID */ 14225779Sxy150489 #define GG82563_PHY_DEVICE_ID \ 14235779Sxy150489 GG82563_REG(193, 19) /* Device ID */ 14245779Sxy150489 #define GG82563_PHY_PWR_MGMT_CTRL \ 14255779Sxy150489 GG82563_REG(193, 20) /* Power Management Control */ 14265779Sxy150489 #define GG82563_PHY_RATE_ADAPT_CTRL \ 14275779Sxy150489 GG82563_REG(193, 25) /* Rate Adaptation Control */ 14285779Sxy150489 14295779Sxy150489 /* Page 194 - KMRN Registers */ 14305779Sxy150489 #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \ 14315779Sxy150489 GG82563_REG(194, 16) /* FIFO's Control/Status */ 14325779Sxy150489 #define GG82563_PHY_KMRN_CTRL \ 14335779Sxy150489 GG82563_REG(194, 17) /* Control */ 14345779Sxy150489 #define GG82563_PHY_INBAND_CTRL \ 14355779Sxy150489 GG82563_REG(194, 18) /* Inband Control */ 14365779Sxy150489 #define GG82563_PHY_KMRN_DIAGNOSTIC \ 14375779Sxy150489 GG82563_REG(194, 19) /* Diagnostic */ 14385779Sxy150489 #define GG82563_PHY_ACK_TIMEOUTS \ 14395779Sxy150489 GG82563_REG(194, 20) /* Acknowledge Timeouts */ 14405779Sxy150489 #define GG82563_PHY_ADV_ABILITY \ 14415779Sxy150489 GG82563_REG(194, 21) /* Advertised Ability */ 14425779Sxy150489 #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \ 14435779Sxy150489 GG82563_REG(194, 23) /* Link Partner Advertised Ability */ 14445779Sxy150489 #define GG82563_PHY_ADV_NEXT_PAGE \ 14455779Sxy150489 GG82563_REG(194, 24) /* Advertised Next Page */ 14465779Sxy150489 #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \ 14475779Sxy150489 GG82563_REG(194, 25) /* Link Partner Advertised Next page */ 14485779Sxy150489 #define GG82563_PHY_KMRN_MISC \ 14495779Sxy150489 GG82563_REG(194, 26) /* Misc. */ 14505779Sxy150489 14515779Sxy150489 /* MDI Control */ 14525779Sxy150489 #define E1000_MDIC_DATA_MASK 0x0000FFFF 14535779Sxy150489 #define E1000_MDIC_REG_MASK 0x001F0000 14545779Sxy150489 #define E1000_MDIC_REG_SHIFT 16 14555779Sxy150489 #define E1000_MDIC_PHY_MASK 0x03E00000 14565779Sxy150489 #define E1000_MDIC_PHY_SHIFT 21 14575779Sxy150489 #define E1000_MDIC_OP_WRITE 0x04000000 14585779Sxy150489 #define E1000_MDIC_OP_READ 0x08000000 14595779Sxy150489 #define E1000_MDIC_READY 0x10000000 14605779Sxy150489 #define E1000_MDIC_INT_EN 0x20000000 14615779Sxy150489 #define E1000_MDIC_ERROR 0x40000000 14625779Sxy150489 14635779Sxy150489 /* SerDes Control */ 14645779Sxy150489 #define E1000_GEN_CTL_READY 0x80000000 14655779Sxy150489 #define E1000_GEN_CTL_ADDRESS_SHIFT 8 14665779Sxy150489 #define E1000_GEN_POLL_TIMEOUT 640 14675779Sxy150489 14685779Sxy150489 #ifndef UNREFERENCED_PARAMETER 14695779Sxy150489 #define UNREFERENCED_PARAMETER(_p) 14705779Sxy150489 #endif 14715779Sxy150489 14725779Sxy150489 #ifdef __cplusplus 14735779Sxy150489 } 14745779Sxy150489 #endif 14755779Sxy150489 14765779Sxy150489 #endif /* _IGB_DEFINES_H */ 1477