xref: /onnv-gate/usr/src/uts/common/io/hxge/hxge_impl.h (revision 11878:ac93462db6d7)
16349Sqs148142 /*
26349Sqs148142  * CDDL HEADER START
36349Sqs148142  *
46349Sqs148142  * The contents of this file are subject to the terms of the
56349Sqs148142  * Common Development and Distribution License (the "License").
66349Sqs148142  * You may not use this file except in compliance with the License.
76349Sqs148142  *
86349Sqs148142  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
96349Sqs148142  * or http://www.opensolaris.org/os/licensing.
106349Sqs148142  * See the License for the specific language governing permissions
116349Sqs148142  * and limitations under the License.
126349Sqs148142  *
136349Sqs148142  * When distributing Covered Code, include this CDDL HEADER in each
146349Sqs148142  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
156349Sqs148142  * If applicable, add the following below this CDDL HEADER, with the
166349Sqs148142  * fields enclosed by brackets "[]" replaced with your own identifying
176349Sqs148142  * information: Portions Copyright [yyyy] [name of copyright owner]
186349Sqs148142  *
196349Sqs148142  * CDDL HEADER END
206349Sqs148142  */
216349Sqs148142 /*
22*11878SVenu.Iyer@Sun.COM  * Copyright 2010 Sun Microsystems, Inc.  All rights reserved.
236349Sqs148142  * Use is subject to license terms.
246349Sqs148142  */
256349Sqs148142 
266349Sqs148142 #ifndef	_SYS_HXGE_HXGE_IMPL_H
276349Sqs148142 #define	_SYS_HXGE_HXGE_IMPL_H
286349Sqs148142 
296349Sqs148142 #ifdef	__cplusplus
306349Sqs148142 extern "C" {
316349Sqs148142 #endif
326349Sqs148142 
336349Sqs148142 #ifndef _ASM
346349Sqs148142 #include <sys/types.h>
356349Sqs148142 #include <sys/byteorder.h>
366349Sqs148142 #include <sys/debug.h>
376349Sqs148142 #include <sys/stropts.h>
386349Sqs148142 #include <sys/stream.h>
396349Sqs148142 #include <sys/strlog.h>
406349Sqs148142 #include <sys/strsubr.h>
416349Sqs148142 #include <sys/cmn_err.h>
426349Sqs148142 #include <sys/vtrace.h>
436349Sqs148142 #include <sys/kmem.h>
446349Sqs148142 #include <sys/ddi.h>
456349Sqs148142 #include <sys/sunddi.h>
466349Sqs148142 #include <sys/strsun.h>
476349Sqs148142 #include <sys/stat.h>
486349Sqs148142 #include <sys/cpu.h>
496349Sqs148142 #include <sys/kstat.h>
506349Sqs148142 #include <inet/common.h>
516349Sqs148142 #include <inet/ip.h>
526349Sqs148142 #include <inet/ip6.h>
536349Sqs148142 #include <sys/dlpi.h>
546349Sqs148142 #include <inet/nd.h>
556349Sqs148142 #include <netinet/in.h>
566349Sqs148142 #include <sys/ethernet.h>
576349Sqs148142 #include <sys/vlan.h>
586349Sqs148142 #include <sys/pci.h>
596349Sqs148142 #include <sys/taskq.h>
606349Sqs148142 #include <sys/atomic.h>
616349Sqs148142 
626349Sqs148142 #include <hxge_defs.h>
636349Sqs148142 #include <hxge_peu.h>
646349Sqs148142 #include <hxge_pfc.h>
656349Sqs148142 #include <hxge_pfc_hw.h>
666349Sqs148142 #include <hxge_vmac.h>
676349Sqs148142 #include <hxge_fm.h>
686349Sqs148142 #include <sys/netlb.h>
696349Sqs148142 #include <sys/ddi_intr.h>
706349Sqs148142 
718275SEric Cheng #include <sys/mac_provider.h>
726349Sqs148142 #include <sys/mac_ether.h>
73*11878SVenu.Iyer@Sun.COM #include <sys/note.h>
746349Sqs148142 
756349Sqs148142 /*
766349Sqs148142  * Handy macros (taken from bge driver)
776349Sqs148142  */
786349Sqs148142 #define	RBR_SIZE			4
796349Sqs148142 #define	DMA_COMMON_VPTR(area)		((area.kaddrp))
806349Sqs148142 #define	DMA_COMMON_HANDLE(area)		((area.dma_handle))
816349Sqs148142 #define	DMA_COMMON_ACC_HANDLE(area)	((area.acc_handle))
826349Sqs148142 #define	DMA_COMMON_IOADDR(area)		((area.dma_cookie.dmac_laddress))
836349Sqs148142 #define	DMA_COMMON_SYNC(area, flag)	((void) ddi_dma_sync((area).dma_handle,\
846349Sqs148142 						(area).offset, (area).alength, \
856349Sqs148142 						(flag)))
866349Sqs148142 #define	DMA_COMMON_SYNC_OFFSET(area, bufoffset, len, flag)	\
876349Sqs148142 					((void) ddi_dma_sync((area).dma_handle,\
886349Sqs148142 					(area.offset + bufoffset), len, \
896349Sqs148142 					(flag)))
906349Sqs148142 
916349Sqs148142 #define	NEXT_ENTRY(index, wrap)		((index + 1) & wrap)
926349Sqs148142 #define	NEXT_ENTRY_PTR(ptr, first, last)	\
936349Sqs148142 					((ptr == last) ? first : (ptr + 1))
946349Sqs148142 
956349Sqs148142 /*
966349Sqs148142  * HPI related macros
976349Sqs148142  */
986349Sqs148142 #define	HXGE_DEV_HPI_HANDLE(hxgep)	(hxgep->hpi_handle)
996349Sqs148142 
1006349Sqs148142 #define	HPI_PCI_ACC_HANDLE_SET(hxgep, ah) (hxgep->hpi_pci_handle.regh = ah)
1016349Sqs148142 #define	HPI_PCI_ADD_HANDLE_SET(hxgep, ap) (hxgep->hpi_pci_handle.regp = ap)
1026349Sqs148142 
1036349Sqs148142 #define	HPI_ACC_HANDLE_SET(hxgep, ah)	(hxgep->hpi_handle.regh = ah)
1046349Sqs148142 #define	HPI_ADD_HANDLE_SET(hxgep, ap)	\
1056349Sqs148142 		hxgep->hpi_handle.is_vraddr = B_FALSE;	\
1066349Sqs148142 		hxgep->hpi_handle.function.instance = hxgep->instance;   \
1076349Sqs148142 		hxgep->hpi_handle.function.function = 0;   \
1086349Sqs148142 		hxgep->hpi_handle.hxgep = (void *) hxgep;   \
1096349Sqs148142 		hxgep->hpi_handle.regp = ap;
1106349Sqs148142 
1116349Sqs148142 #define	HPI_REG_ACC_HANDLE_SET(hxgep, ah) (hxgep->hpi_reg_handle.regh = ah)
1126349Sqs148142 #define	HPI_REG_ADD_HANDLE_SET(hxgep, ap)	\
1136349Sqs148142 		hxgep->hpi_reg_handle.is_vraddr = B_FALSE;	\
1146349Sqs148142 		hxgep->hpi_handle.function.instance = hxgep->instance;   \
1156349Sqs148142 		hxgep->hpi_handle.function.function = 0;   \
1166349Sqs148142 		hxgep->hpi_reg_handle.hxgep = (void *) hxgep;   \
1176349Sqs148142 		hxgep->hpi_reg_handle.regp = ap;
1186349Sqs148142 
1196349Sqs148142 #define	HPI_MSI_ACC_HANDLE_SET(hxgep, ah) (hxgep->hpi_msi_handle.regh = ah)
1208791SMichael.Speer@Sun.COM #define	HPI_MSI_ADD_HANDLE_SET(hxgep, ap)	\
1218791SMichael.Speer@Sun.COM 		hxgep->hpi_msi_handle.is_vraddr = B_FALSE;	\
1228791SMichael.Speer@Sun.COM 		hxgep->hpi_msi_handle.function.instance = hxgep->instance;   \
1238791SMichael.Speer@Sun.COM 		hxgep->hpi_msi_handle.function.function = 0;   \
1248791SMichael.Speer@Sun.COM 		hxgep->hpi_msi_handle.hxgep = (void *) hxgep;   \
1258791SMichael.Speer@Sun.COM 		hxgep->hpi_msi_handle.regp = ap;
1266349Sqs148142 
1276349Sqs148142 #define	HPI_DMA_ACC_HANDLE_SET(dmap, ah) (dmap->hpi_handle.regh = ah)
1286349Sqs148142 #define	HPI_DMA_ACC_HANDLE_GET(dmap) 	(dmap->hpi_handle.regh)
1296349Sqs148142 
1306349Sqs148142 #define	LDV_ON(ldv, vector)	((vector >> ldv) & 0x1)
1316349Sqs148142 
1326349Sqs148142 typedef uint32_t		hxge_status_t;
1336349Sqs148142 
1346349Sqs148142 typedef enum  {
1356349Sqs148142 	DVMA,
1366349Sqs148142 	DMA,
1376349Sqs148142 	SDMA
1386349Sqs148142 } dma_method_t;
1396349Sqs148142 
1406349Sqs148142 typedef enum  {
1416349Sqs148142 	BKSIZE_4K,
1426349Sqs148142 	BKSIZE_8K,
1436349Sqs148142 	BKSIZE_16K,
1446349Sqs148142 	BKSIZE_32K
1456349Sqs148142 } hxge_rx_block_size_t;
1466349Sqs148142 
1476349Sqs148142 #ifdef TX_ONE_BUF
1488718SMichael.Speer@Sun.COM #define	TX_BCOPY_MAX 512
1496349Sqs148142 #else
1508718SMichael.Speer@Sun.COM #define	TX_BCOPY_MAX	512
1518718SMichael.Speer@Sun.COM #define	TX_BCOPY_SIZE	512
1526349Sqs148142 #endif
1536349Sqs148142 
1546349Sqs148142 #define	TX_STREAM_MIN 512
1556349Sqs148142 #define	TX_FASTDVMA_MIN 1024
1566349Sqs148142 
1576349Sqs148142 #define	HXGE_RDC_RCR_THRESHOLD_MAX	256
1586349Sqs148142 #define	HXGE_RDC_RCR_TIMEOUT_MAX	64
1596349Sqs148142 #define	HXGE_RDC_RCR_THRESHOLD_MIN	1
1606349Sqs148142 #define	HXGE_RDC_RCR_TIMEOUT_MIN	1
1616349Sqs148142 
1626349Sqs148142 #define	HXGE_IS_VLAN_PACKET(ptr)				\
1636349Sqs148142 	((((struct ether_vlan_header *)ptr)->ether_tpid) ==	\
1646349Sqs148142 	htons(VLAN_ETHERTYPE))
1656349Sqs148142 
1666349Sqs148142 typedef enum {
1676349Sqs148142 	USE_NONE,
1686349Sqs148142 	USE_BCOPY,
1696349Sqs148142 	USE_DVMA,
1706349Sqs148142 	USE_DMA,
1716349Sqs148142 	USE_SDMA
1726349Sqs148142 } dma_type_t;
1736349Sqs148142 
1746349Sqs148142 struct _hxge_block_mv_t {
1756349Sqs148142 	uint32_t msg_type;
1766349Sqs148142 	dma_type_t dma_type;
1776349Sqs148142 };
1786349Sqs148142 
1796349Sqs148142 typedef struct _hxge_block_mv_t hxge_block_mv_t, *p_hxge_block_mv_t;
1806349Sqs148142 
1816349Sqs148142 typedef struct ether_addr ether_addr_st, *p_ether_addr_t;
1826349Sqs148142 typedef struct ether_header ether_header_t, *p_ether_header_t;
1836349Sqs148142 typedef queue_t *p_queue_t;
1846349Sqs148142 typedef mblk_t *p_mblk_t;
1856349Sqs148142 
1866349Sqs148142 /*
1876349Sqs148142  * Common DMA data elements.
1886349Sqs148142  */
1896349Sqs148142 struct _hxge_dma_common_t {
1906349Sqs148142 	uint16_t		dma_channel;
1916349Sqs148142 	void			*kaddrp;
1926349Sqs148142 	void			*ioaddr_pp;
1936349Sqs148142 	ddi_dma_cookie_t 	dma_cookie;
1946349Sqs148142 	uint32_t		ncookies;
1956349Sqs148142 
1966349Sqs148142 	ddi_dma_handle_t	dma_handle;
1976349Sqs148142 	hxge_os_acc_handle_t	acc_handle;
1986349Sqs148142 	hpi_handle_t		hpi_handle;
1996349Sqs148142 
2006349Sqs148142 	size_t			block_size;
2016349Sqs148142 	uint32_t		nblocks;
2026349Sqs148142 	size_t			alength;
2036349Sqs148142 	uint_t			offset;
2046349Sqs148142 	uint_t			dma_chunk_index;
2056349Sqs148142 	void			*orig_ioaddr_pp;
2066349Sqs148142 	uint64_t		orig_vatopa;
2076349Sqs148142 	void			*orig_kaddrp;
2086349Sqs148142 	size_t			orig_alength;
2096349Sqs148142 	boolean_t		contig_alloc_type;
2106349Sqs148142 };
2116349Sqs148142 
2126349Sqs148142 typedef struct _hxge_t hxge_t, *p_hxge_t;
2136349Sqs148142 typedef struct _hxge_dma_common_t hxge_dma_common_t, *p_hxge_dma_common_t;
2146349Sqs148142 
2156349Sqs148142 typedef struct _hxge_dma_pool_t {
2166349Sqs148142 	p_hxge_dma_common_t	*dma_buf_pool_p;
2176349Sqs148142 	uint32_t		ndmas;
2186349Sqs148142 	uint32_t		*num_chunks;
2196349Sqs148142 	boolean_t		buf_allocated;
2206349Sqs148142 } hxge_dma_pool_t, *p_hxge_dma_pool_t;
2216349Sqs148142 
2226349Sqs148142 /*
2236349Sqs148142  * Each logical device (69):
2246349Sqs148142  *	- LDG #
2256349Sqs148142  *	- flag bits
2266349Sqs148142  *	- masks.
2276349Sqs148142  *	- interrupt handler function.
2286349Sqs148142  *
2296349Sqs148142  * Generic system interrupt handler with two arguments:
2306349Sqs148142  *	(hxge_sys_intr_t)
2316349Sqs148142  *	Per device instance data structure
2326349Sqs148142  *	Logical group data structure.
2336349Sqs148142  *
2346349Sqs148142  * Logical device interrupt handler with two arguments:
2356349Sqs148142  *	(hxge_ldv_intr_t)
2366349Sqs148142  *	Per device instance data structure
2376349Sqs148142  *	Logical device number
2386349Sqs148142  */
2396349Sqs148142 typedef struct	_hxge_ldg_t hxge_ldg_t, *p_hxge_ldg_t;
2406349Sqs148142 typedef struct	_hxge_ldv_t hxge_ldv_t, *p_hxge_ldv_t;
2416349Sqs148142 typedef uint_t	(*hxge_sys_intr_t)(caddr_t arg1, caddr_t arg2);
2426349Sqs148142 typedef uint_t	(*hxge_ldv_intr_t)(caddr_t arg1, caddr_t arg2);
2436349Sqs148142 
2446349Sqs148142 /*
2456349Sqs148142  * Each logical device Group (64) needs to have the following
2466349Sqs148142  * configurations:
2476349Sqs148142  *	- timer counter (6 bits)
2486349Sqs148142  *	- timer resolution (20 bits, number of system clocks)
2496349Sqs148142  *	- system data (7 bits)
2506349Sqs148142  */
2516349Sqs148142 struct _hxge_ldg_t {
2526349Sqs148142 	uint8_t			ldg;		/* logical group number */
2536349Sqs148142 	uint8_t			vldg_index;
2546349Sqs148142 	boolean_t		arm;
2556349Sqs148142 	boolean_t		interrupted;
2566349Sqs148142 	uint16_t		ldg_timer;	/* counter */
2576349Sqs148142 	uint8_t			vector;
2586349Sqs148142 	uint8_t			nldvs;
2596349Sqs148142 	p_hxge_ldv_t		ldvp;
2606349Sqs148142 	hxge_sys_intr_t		sys_intr_handler;
2616349Sqs148142 	p_hxge_t		hxgep;
262*11878SVenu.Iyer@Sun.COM 	uint32_t		htable_idx;
2636349Sqs148142 };
2646349Sqs148142 
2656349Sqs148142 struct _hxge_ldv_t {
2666349Sqs148142 	uint8_t			ldg_assigned;
2676349Sqs148142 	uint8_t			ldv;
2686349Sqs148142 	boolean_t		is_rxdma;
2696349Sqs148142 	boolean_t		is_txdma;
2706349Sqs148142 	boolean_t		is_vmac;
2716349Sqs148142 	boolean_t		is_syserr;
2726349Sqs148142 	boolean_t		is_pfc;
2736349Sqs148142 	boolean_t		use_timer;
2746349Sqs148142 	uint8_t			channel;
2756349Sqs148142 	uint8_t			vdma_index;
2766349Sqs148142 	p_hxge_ldg_t		ldgp;
2776349Sqs148142 	uint8_t			ldv_ldf_masks;
2786349Sqs148142 	hxge_ldv_intr_t		ldv_intr_handler;
2796349Sqs148142 	p_hxge_t		hxgep;
2806349Sqs148142 };
2816349Sqs148142 
2826349Sqs148142 typedef struct _pci_cfg_t {
2836349Sqs148142 	uint16_t vendorid;
2846349Sqs148142 	uint16_t devid;
2856349Sqs148142 	uint16_t command;
2866349Sqs148142 	uint16_t status;
2876349Sqs148142 	uint8_t  revid;
2886349Sqs148142 	uint8_t  res0;
2896349Sqs148142 	uint16_t junk1;
2906349Sqs148142 	uint8_t  cache_line;
2916349Sqs148142 	uint8_t  latency;
2926349Sqs148142 	uint8_t  header;
2936349Sqs148142 	uint8_t  bist;
2946349Sqs148142 	uint32_t base;
2956349Sqs148142 	uint32_t base14;
2966349Sqs148142 	uint32_t base18;
2976349Sqs148142 	uint32_t base1c;
2986349Sqs148142 	uint32_t base20;
2996349Sqs148142 	uint32_t base24;
3006349Sqs148142 	uint32_t base28;
3016349Sqs148142 	uint32_t base2c;
3026349Sqs148142 	uint32_t base30;
3036349Sqs148142 	uint32_t res1[2];
3046349Sqs148142 	uint8_t int_line;
3056349Sqs148142 	uint8_t int_pin;
3066349Sqs148142 	uint8_t	min_gnt;
3076349Sqs148142 	uint8_t max_lat;
3086349Sqs148142 } pci_cfg_t, *p_pci_cfg_t;
3096349Sqs148142 
3106349Sqs148142 typedef struct _dev_regs_t {
3116349Sqs148142 	hxge_os_acc_handle_t	hxge_pciregh;	/* PCI config DDI IO handle */
3126349Sqs148142 	p_pci_cfg_t		hxge_pciregp;	/* mapped PCI registers */
3136349Sqs148142 
3146349Sqs148142 	hxge_os_acc_handle_t	hxge_regh;	/* device DDI IO (BAR 0) */
3156349Sqs148142 	void			*hxge_regp;	/* mapped device registers */
3166349Sqs148142 
3176349Sqs148142 	hxge_os_acc_handle_t	hxge_msix_regh;	/* MSI/X DDI handle (BAR 2) */
3186349Sqs148142 	void 			*hxge_msix_regp; /* MSI/X register */
3196349Sqs148142 
3206349Sqs148142 	hxge_os_acc_handle_t	hxge_romh;	/* fcode rom handle */
3216349Sqs148142 	unsigned char		*hxge_romp;	/* fcode pointer */
3226349Sqs148142 } dev_regs_t, *p_dev_regs_t;
3236349Sqs148142 
3246349Sqs148142 #include <hxge_common_impl.h>
3256349Sqs148142 #include <hxge_common.h>
3266349Sqs148142 #include <hxge_rxdma.h>
3276349Sqs148142 #include <hxge_txdma.h>
3286349Sqs148142 #include <hxge_fzc.h>
3296349Sqs148142 #include <hxge_flow.h>
3306349Sqs148142 #include <hxge_virtual.h>
3316349Sqs148142 #include <hxge.h>
3326349Sqs148142 #include <sys/modctl.h>
3336349Sqs148142 #include <sys/pattr.h>
3346349Sqs148142 #include <hpi_vir.h>
3356349Sqs148142 
3366349Sqs148142 /*
3376349Sqs148142  * Reconfiguring the network devices requires the net_config privilege
3386349Sqs148142  * in Solaris 10+.  Prior to this, root privilege is required.  In order
3396349Sqs148142  * that the driver binary can run on both S10+ and earlier versions, we
3406349Sqs148142  * make the decisiion as to which to use at runtime.  These declarations
3416349Sqs148142  * allow for either (or both) to exist ...
3426349Sqs148142  */
3436349Sqs148142 extern int secpolicy_net_config(const cred_t *, boolean_t);
3446349Sqs148142 extern void hxge_fm_report_error(p_hxge_t hxgep,
3456349Sqs148142 	uint8_t err_chan, hxge_fm_ereport_id_t fm_ereport_id);
3466349Sqs148142 extern int fm_check_acc_handle(ddi_acc_handle_t);
3476349Sqs148142 extern int fm_check_dma_handle(ddi_dma_handle_t);
3486349Sqs148142 
3496349Sqs148142 #pragma weak    secpolicy_net_config
3506349Sqs148142 
3516349Sqs148142 hxge_status_t hxge_classify_init(p_hxge_t hxgep);
3526349Sqs148142 hxge_status_t hxge_classify_uninit(p_hxge_t hxgep);
3536349Sqs148142 void hxge_put_tcam(p_hxge_t hxgep, p_mblk_t mp);
3546349Sqs148142 void hxge_get_tcam(p_hxge_t hxgep, p_mblk_t mp);
3556349Sqs148142 
3566349Sqs148142 hxge_status_t hxge_classify_init_hw(p_hxge_t hxgep);
3576349Sqs148142 hxge_status_t hxge_classify_init_sw(p_hxge_t hxgep);
3586349Sqs148142 hxge_status_t hxge_classify_exit_sw(p_hxge_t hxgep);
3596349Sqs148142 hxge_status_t hxge_pfc_ip_class_config_all(p_hxge_t hxgep);
3606349Sqs148142 hxge_status_t hxge_pfc_ip_class_config(p_hxge_t hxgep, tcam_class_t l3_class,
3616349Sqs148142 	uint32_t class_config);
3626349Sqs148142 hxge_status_t hxge_pfc_ip_class_config_get(p_hxge_t hxgep,
3636349Sqs148142 	tcam_class_t l3_class, uint32_t *class_config);
3646349Sqs148142 
3656349Sqs148142 hxge_status_t hxge_pfc_set_hash(p_hxge_t, uint32_t);
3666349Sqs148142 hxge_status_t hxge_pfc_config_tcam_enable(p_hxge_t);
3676349Sqs148142 hxge_status_t hxge_pfc_config_tcam_disable(p_hxge_t);
3686349Sqs148142 hxge_status_t hxge_pfc_ip_class_config(p_hxge_t, tcam_class_t, uint32_t);
3696349Sqs148142 hxge_status_t hxge_pfc_ip_class_config_get(p_hxge_t, tcam_class_t, uint32_t *);
3706349Sqs148142 hxge_status_t hxge_pfc_mac_addrs_get(p_hxge_t hxgep);
3716349Sqs148142 
3726349Sqs148142 
3736349Sqs148142 hxge_status_t hxge_pfc_hw_reset(p_hxge_t hxgep);
3746349Sqs148142 hxge_status_t hxge_pfc_handle_sys_errors(p_hxge_t hxgep);
3756349Sqs148142 
3766349Sqs148142 /* hxge_kstats.c */
3776349Sqs148142 void hxge_init_statsp(p_hxge_t);
3786349Sqs148142 void hxge_setup_kstats(p_hxge_t);
3796349Sqs148142 void hxge_destroy_kstats(p_hxge_t);
3806349Sqs148142 int hxge_port_kstat_update(kstat_t *, int);
3816349Sqs148142 
3826349Sqs148142 int hxge_m_stat(void *arg, uint_t stat, uint64_t *val);
383*11878SVenu.Iyer@Sun.COM int hxge_rx_ring_stat(mac_ring_driver_t, uint_t, uint64_t *);
384*11878SVenu.Iyer@Sun.COM int hxge_tx_ring_stat(mac_ring_driver_t, uint_t, uint64_t *);
3856349Sqs148142 
3866349Sqs148142 /* hxge_hw.c */
3876349Sqs148142 void
3886349Sqs148142 hxge_hw_ioctl(p_hxge_t, queue_t *, mblk_t *, struct iocblk *);
3896349Sqs148142 void hxge_loopback_ioctl(p_hxge_t, queue_t *, mblk_t *, struct iocblk *);
3906349Sqs148142 void hxge_global_reset(p_hxge_t);
3916349Sqs148142 uint_t hxge_intr(caddr_t arg1, caddr_t arg2);
3926349Sqs148142 void hxge_intr_enable(p_hxge_t hxgep);
3936349Sqs148142 void hxge_intr_disable(p_hxge_t hxgep);
3946349Sqs148142 void hxge_hw_id_init(p_hxge_t hxgep);
3956349Sqs148142 void hxge_hw_init_niu_common(p_hxge_t hxgep);
3966349Sqs148142 void hxge_intr_hw_enable(p_hxge_t hxgep);
3976349Sqs148142 void hxge_intr_hw_disable(p_hxge_t hxgep);
3986349Sqs148142 void hxge_hw_stop(p_hxge_t hxgep);
3996349Sqs148142 void hxge_global_reset(p_hxge_t hxgep);
4006349Sqs148142 void hxge_check_hw_state(p_hxge_t hxgep);
4016349Sqs148142 
4026349Sqs148142 /* hxge_send.c. */
4036349Sqs148142 uint_t hxge_reschedule(caddr_t arg);
4046349Sqs148142 
4056349Sqs148142 /* hxge_ndd.c */
4066349Sqs148142 void hxge_get_param_soft_properties(p_hxge_t);
4076349Sqs148142 void hxge_setup_param(p_hxge_t);
4086349Sqs148142 void hxge_init_param(p_hxge_t);
4096349Sqs148142 void hxge_destroy_param(p_hxge_t);
4106349Sqs148142 boolean_t hxge_check_rxdma_port_member(p_hxge_t, uint8_t);
4116349Sqs148142 boolean_t hxge_check_txdma_port_member(p_hxge_t, uint8_t);
4126349Sqs148142 int hxge_param_get_generic(p_hxge_t, queue_t *, mblk_t *, caddr_t);
4136349Sqs148142 int hxge_param_set_generic(p_hxge_t, queue_t *, mblk_t *, char *, caddr_t);
4146349Sqs148142 int hxge_get_default(p_hxge_t, queue_t *, p_mblk_t, caddr_t);
4156349Sqs148142 int hxge_set_default(p_hxge_t, queue_t *, p_mblk_t, char *, caddr_t);
4166349Sqs148142 int hxge_nd_get_names(p_hxge_t, queue_t *, p_mblk_t, caddr_t);
4176349Sqs148142 int hxge_mk_mblk_tail_space(p_mblk_t mp, p_mblk_t *nmp, size_t size);
4186349Sqs148142 void hxge_param_ioctl(p_hxge_t hxgep, queue_t *, mblk_t *, struct iocblk *);
4196349Sqs148142 boolean_t hxge_nd_load(caddr_t *, char *, pfi_t, pfi_t, caddr_t);
4206349Sqs148142 void hxge_nd_free(caddr_t *);
4216349Sqs148142 int hxge_nd_getset(p_hxge_t, queue_t *, caddr_t, p_mblk_t);
4226349Sqs148142 boolean_t hxge_set_lb(p_hxge_t, queue_t *wq, p_mblk_t mp);
4237584SQiyan.Sun@Sun.COM int hxge_param_rx_intr_pkts(p_hxge_t hxgep, queue_t *, mblk_t *, char *,
4247584SQiyan.Sun@Sun.COM     caddr_t);
4257584SQiyan.Sun@Sun.COM int hxge_param_rx_intr_time(p_hxge_t hxgep, queue_t *, mblk_t *, char *,
4267584SQiyan.Sun@Sun.COM     caddr_t);
4277584SQiyan.Sun@Sun.COM int hxge_param_set_ip_opt(p_hxge_t hxgep, queue_t *, mblk_t *, char *, caddr_t);
4287584SQiyan.Sun@Sun.COM int hxge_param_get_ip_opt(p_hxge_t hxgep, queue_t *, mblk_t *, caddr_t);
4296349Sqs148142 
4306349Sqs148142 /* hxge_virtual.c */
4316349Sqs148142 hxge_status_t hxge_get_config_properties(p_hxge_t);
4326349Sqs148142 hxge_status_t hxge_init_fzc_txdma_channel(p_hxge_t hxgep, uint16_t channel,
4336349Sqs148142 	p_tx_ring_t tx_ring_p, p_tx_mbox_t mbox_p);
4346349Sqs148142 hxge_status_t hxge_init_fzc_rxdma_channel(p_hxge_t hxgep, uint16_t channel,
4356349Sqs148142 	p_rx_rbr_ring_t rbr_p, p_rx_rcr_ring_t rcr_p, p_rx_mbox_t mbox_p);
4366349Sqs148142 hxge_status_t hxge_init_fzc_rx_common(p_hxge_t hxgep);
4376349Sqs148142 hxge_status_t hxge_init_fzc_rxdma_channel_pages(p_hxge_t hxgep,
4386349Sqs148142 	uint16_t channel, p_rx_rbr_ring_t rbr_p);
4396349Sqs148142 hxge_status_t hxge_init_fzc_txdma_channel_pages(p_hxge_t hxgep,
4406349Sqs148142 	uint16_t channel, p_tx_ring_t tx_ring_p);
4416349Sqs148142 hxge_status_t hxge_intr_mask_mgmt_set(p_hxge_t hxgep, boolean_t on);
4426349Sqs148142 
4436349Sqs148142 /* MAC functions */
4446349Sqs148142 hxge_status_t hxge_vmac_init(p_hxge_t hxgep);
4456349Sqs148142 hxge_status_t hxge_link_init(p_hxge_t hxgep);
4466349Sqs148142 hxge_status_t hxge_tx_vmac_init(p_hxge_t hxgep);
4476349Sqs148142 hxge_status_t hxge_rx_vmac_init(p_hxge_t hxgep);
4486349Sqs148142 hxge_status_t hxge_tx_vmac_enable(p_hxge_t hxgep);
4496349Sqs148142 hxge_status_t hxge_tx_vmac_disable(p_hxge_t hxgep);
4506349Sqs148142 hxge_status_t hxge_rx_vmac_enable(p_hxge_t hxgep);
4516349Sqs148142 hxge_status_t hxge_rx_vmac_disable(p_hxge_t hxgep);
4526349Sqs148142 hxge_status_t hxge_tx_vmac_reset(p_hxge_t hxgep);
4536349Sqs148142 hxge_status_t hxge_rx_vmac_reset(p_hxge_t hxgep);
4546349Sqs148142 hxge_status_t hxge_add_mcast_addr(p_hxge_t, struct ether_addr *);
4556349Sqs148142 hxge_status_t hxge_del_mcast_addr(p_hxge_t, struct ether_addr *);
4568718SMichael.Speer@Sun.COM hxge_status_t hxge_pfc_set_mac_address(p_hxge_t hxgep, uint32_t slot,
4578718SMichael.Speer@Sun.COM     struct ether_addr *addrp);
4588718SMichael.Speer@Sun.COM hxge_status_t hxge_pfc_num_macs_get(p_hxge_t hxgep, uint8_t *nmacs);
4598718SMichael.Speer@Sun.COM hxge_status_t hxge_pfc_clear_mac_address(p_hxge_t, uint32_t slot);
4606349Sqs148142 hxge_status_t hxge_set_promisc(p_hxge_t hxgep, boolean_t on);
4616349Sqs148142 void hxge_save_cntrs(p_hxge_t hxgep);
4627584SQiyan.Sun@Sun.COM int hxge_vmac_set_framesize(p_hxge_t hxgep);
4636349Sqs148142 
4646349Sqs148142 void hxge_debug_msg(p_hxge_t, uint64_t, char *, ...);
4656349Sqs148142 
4666349Sqs148142 #ifdef HXGE_DEBUG
4676349Sqs148142 char *hxge_dump_packet(char *addr, int size);
4686349Sqs148142 #endif
4696349Sqs148142 
4706349Sqs148142 #endif	/* !_ASM */
4716349Sqs148142 
4726349Sqs148142 #ifdef	__cplusplus
4736349Sqs148142 }
4746349Sqs148142 #endif
4756349Sqs148142 
4766349Sqs148142 #endif	/* _SYS_HXGE_HXGE_IMPL_H */
477