xref: /onnv-gate/usr/src/uts/common/io/hxge/hxge_hw.c (revision 10091:552632bf84f2)
16349Sqs148142 /*
26349Sqs148142  * CDDL HEADER START
36349Sqs148142  *
46349Sqs148142  * The contents of this file are subject to the terms of the
56349Sqs148142  * Common Development and Distribution License (the "License").
66349Sqs148142  * You may not use this file except in compliance with the License.
76349Sqs148142  *
86349Sqs148142  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
96349Sqs148142  * or http://www.opensolaris.org/os/licensing.
106349Sqs148142  * See the License for the specific language governing permissions
116349Sqs148142  * and limitations under the License.
126349Sqs148142  *
136349Sqs148142  * When distributing Covered Code, include this CDDL HEADER in each
146349Sqs148142  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
156349Sqs148142  * If applicable, add the following below this CDDL HEADER, with the
166349Sqs148142  * fields enclosed by brackets "[]" replaced with your own identifying
176349Sqs148142  * information: Portions Copyright [yyyy] [name of copyright owner]
186349Sqs148142  *
196349Sqs148142  * CDDL HEADER END
206349Sqs148142  */
216349Sqs148142 /*
228718SMichael.Speer@Sun.COM  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
236349Sqs148142  * Use is subject to license terms.
246349Sqs148142  */
256349Sqs148142 
266349Sqs148142 #include <hxge_impl.h>
276349Sqs148142 
286349Sqs148142 lb_property_t lb_normal = {normal, "normal", hxge_lb_normal};
296349Sqs148142 lb_property_t lb_mac10g = {internal, "mac10g", hxge_lb_mac10g};
306349Sqs148142 
316349Sqs148142 uint32_t hxge_lb_dbg = 1;
326349Sqs148142 
337584SQiyan.Sun@Sun.COM extern uint32_t hxge_jumbo_frame_size;
346349Sqs148142 
356349Sqs148142 static void hxge_rtrace_ioctl(p_hxge_t, queue_t *, mblk_t *, struct iocblk *);
366349Sqs148142 
376349Sqs148142 void
hxge_global_reset(p_hxge_t hxgep)386349Sqs148142 hxge_global_reset(p_hxge_t hxgep)
396349Sqs148142 {
406349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "==> hxge_global_reset"));
416349Sqs148142 
426349Sqs148142 	(void) hxge_intr_hw_disable(hxgep);
436349Sqs148142 
446349Sqs148142 	if (hxgep->suspended)
456349Sqs148142 		(void) hxge_link_init(hxgep);
466349Sqs148142 
476349Sqs148142 	(void) hxge_vmac_init(hxgep);
486349Sqs148142 
496349Sqs148142 	(void) hxge_intr_hw_enable(hxgep);
506349Sqs148142 
516349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "<== hxge_global_reset"));
526349Sqs148142 }
536349Sqs148142 
546349Sqs148142 
556349Sqs148142 void
hxge_hw_id_init(p_hxge_t hxgep)566349Sqs148142 hxge_hw_id_init(p_hxge_t hxgep)
576349Sqs148142 {
586349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "==> hxge_hw_id_init"));
596349Sqs148142 
606349Sqs148142 	/*
617584SQiyan.Sun@Sun.COM 	 * Initialize the frame size to either standard "1500 + 38" or
627584SQiyan.Sun@Sun.COM 	 * jumbo. The user may tune the frame size through the "mtu" parameter
637584SQiyan.Sun@Sun.COM 	 * using "dladm set-linkprop"
646349Sqs148142 	 */
657584SQiyan.Sun@Sun.COM 	hxgep->vmac.minframesize = MIN_FRAME_SIZE;
667584SQiyan.Sun@Sun.COM 	hxgep->vmac.maxframesize = HXGE_DEFAULT_MTU + MTU_TO_FRAME_SIZE;
677584SQiyan.Sun@Sun.COM 	if (hxgep->param_arr[param_accept_jumbo].value)
687584SQiyan.Sun@Sun.COM 		hxgep->vmac.maxframesize = (uint16_t)hxge_jumbo_frame_size;
697584SQiyan.Sun@Sun.COM 
706349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "==> hxge_hw_id_init: maxframesize %d",
716349Sqs148142 	    hxgep->vmac.maxframesize));
726349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "<== hxge_hw_id_init"));
736349Sqs148142 }
746349Sqs148142 
756349Sqs148142 void
hxge_hw_init_niu_common(p_hxge_t hxgep)766349Sqs148142 hxge_hw_init_niu_common(p_hxge_t hxgep)
776349Sqs148142 {
786349Sqs148142 	p_hxge_hw_list_t hw_p;
796349Sqs148142 
806349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "==> hxge_hw_init_niu_common"));
816349Sqs148142 
826349Sqs148142 	if ((hw_p = hxgep->hxge_hw_p) == NULL) {
836349Sqs148142 		return;
846349Sqs148142 	}
856349Sqs148142 
866349Sqs148142 	MUTEX_ENTER(&hw_p->hxge_cfg_lock);
876349Sqs148142 	if (hw_p->flags & COMMON_INIT_DONE) {
886349Sqs148142 		HXGE_DEBUG_MSG((hxgep, MOD_CTL, "hxge_hw_init_niu_common"
896349Sqs148142 		    " already done for dip $%p exiting", hw_p->parent_devp));
906349Sqs148142 		MUTEX_EXIT(&hw_p->hxge_cfg_lock);
916349Sqs148142 		return;
926349Sqs148142 	}
936349Sqs148142 
946349Sqs148142 	hw_p->flags = COMMON_INIT_START;
956349Sqs148142 	HXGE_DEBUG_MSG((hxgep, MOD_CTL,
966349Sqs148142 	    "hxge_hw_init_niu_common Started for device id %x",
976349Sqs148142 	    hw_p->parent_devp));
986349Sqs148142 
996349Sqs148142 	(void) hxge_pfc_hw_reset(hxgep);
1006349Sqs148142 	hw_p->flags = COMMON_INIT_DONE;
1016349Sqs148142 	MUTEX_EXIT(&hw_p->hxge_cfg_lock);
1026349Sqs148142 
1036349Sqs148142 	HXGE_DEBUG_MSG((hxgep, MOD_CTL,
1046349Sqs148142 	    "hxge_hw_init_niu_common Done for device id %x",
1056349Sqs148142 	    hw_p->parent_devp));
1066349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "<== hxge_hw_init_niu_common"));
1076349Sqs148142 }
1086349Sqs148142 
1096349Sqs148142 uint_t
hxge_intr(caddr_t arg1,caddr_t arg2)1106349Sqs148142 hxge_intr(caddr_t arg1, caddr_t arg2)
1116349Sqs148142 {
1126349Sqs148142 	p_hxge_ldv_t		ldvp = (p_hxge_ldv_t)arg1;
1136349Sqs148142 	p_hxge_t		hxgep = (p_hxge_t)arg2;
1146349Sqs148142 	uint8_t			ldv;
1156349Sqs148142 	hpi_handle_t		handle;
1166349Sqs148142 	p_hxge_ldgv_t		ldgvp;
1176349Sqs148142 	p_hxge_ldg_t		ldgp, t_ldgp;
1186349Sqs148142 	p_hxge_ldv_t		t_ldvp;
1196349Sqs148142 	uint32_t		vector0 = 0, vector1 = 0;
120*10091SMichael.Speer@Sun.COM 	int			j, nldvs;
1216349Sqs148142 	hpi_status_t		rs = HPI_SUCCESS;
1226349Sqs148142 
1236349Sqs148142 	/*
1246349Sqs148142 	 * DDI interface returns second arg as NULL
1256349Sqs148142 	 */
1266349Sqs148142 	if ((arg2 == NULL) || ((void *) ldvp->hxgep != arg2)) {
1276349Sqs148142 		hxgep = ldvp->hxgep;
1286349Sqs148142 	}
1296349Sqs148142 
1306349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr"));
1316349Sqs148142 
132*10091SMichael.Speer@Sun.COM 	if (hxgep->hxge_mac_state != HXGE_MAC_STARTED) {
1336349Sqs148142 		HXGE_ERROR_MSG((hxgep, INT_CTL,
134*10091SMichael.Speer@Sun.COM 		    "<== hxge_intr: not initialized"));
135*10091SMichael.Speer@Sun.COM 		return (DDI_INTR_UNCLAIMED);
1366349Sqs148142 	}
1376349Sqs148142 
1386349Sqs148142 	ldgvp = hxgep->ldgvp;
1396349Sqs148142 
1406349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr: ldgvp $%p", ldgvp));
1416349Sqs148142 
142*10091SMichael.Speer@Sun.COM 	if (ldvp == NULL && ldgvp)
1436349Sqs148142 		t_ldvp = ldvp = ldgvp->ldvp;
144*10091SMichael.Speer@Sun.COM 	if (ldvp)
1456349Sqs148142 		ldgp = t_ldgp = ldvp->ldgp;
1466349Sqs148142 
1476349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr: "
1486349Sqs148142 	    "ldgvp $%p ldvp $%p ldgp $%p", ldgvp, ldvp, ldgp));
1496349Sqs148142 
1506349Sqs148142 	if (ldgvp == NULL || ldvp == NULL || ldgp == NULL) {
1516349Sqs148142 		HXGE_ERROR_MSG((hxgep, INT_CTL, "==> hxge_intr: "
1526349Sqs148142 		    "ldgvp $%p ldvp $%p ldgp $%p", ldgvp, ldvp, ldgp));
1536349Sqs148142 		HXGE_ERROR_MSG((hxgep, INT_CTL, "<== hxge_intr: not ready"));
1546349Sqs148142 		return (DDI_INTR_UNCLAIMED);
1556349Sqs148142 	}
1566349Sqs148142 
1576349Sqs148142 	/*
1586349Sqs148142 	 * This interrupt handler will have to go through
1596349Sqs148142 	 * all the logical devices to find out which
1606349Sqs148142 	 * logical device interrupts us and then call
1616349Sqs148142 	 * its handler to process the events.
1626349Sqs148142 	 */
1636349Sqs148142 	handle = HXGE_DEV_HPI_HANDLE(hxgep);
1646349Sqs148142 	t_ldgp = ldgp;
1656349Sqs148142 	t_ldvp = ldgp->ldvp;
1666349Sqs148142 	nldvs = ldgp->nldvs;
1676349Sqs148142 
1686349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr: #ldvs %d #intrs %d",
1696349Sqs148142 	    nldvs, ldgvp->ldg_intrs));
170*10091SMichael.Speer@Sun.COM 	HXGE_DEBUG_MSG((hxgep, INT_CTL,
171*10091SMichael.Speer@Sun.COM 	    "==> hxge_intr(%d): #ldvs %d", i, nldvs));
1726349Sqs148142 
173*10091SMichael.Speer@Sun.COM 	/*
174*10091SMichael.Speer@Sun.COM 	 * Get this group's flag bits.
175*10091SMichael.Speer@Sun.COM 	 */
176*10091SMichael.Speer@Sun.COM 	t_ldgp->interrupted = B_FALSE;
177*10091SMichael.Speer@Sun.COM 	rs = hpi_ldsv_ldfs_get(handle, t_ldgp->ldg, &vector0, &vector1);
178*10091SMichael.Speer@Sun.COM 	if (rs != HPI_SUCCESS)
179*10091SMichael.Speer@Sun.COM 		return (DDI_INTR_UNCLAIMED);
1806349Sqs148142 
181*10091SMichael.Speer@Sun.COM 	if (!vector0 && !vector1) {
182*10091SMichael.Speer@Sun.COM 		HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr: "
183*10091SMichael.Speer@Sun.COM 		    "no interrupts on group %d", t_ldgp->ldg));
184*10091SMichael.Speer@Sun.COM 		return (DDI_INTR_UNCLAIMED);
185*10091SMichael.Speer@Sun.COM 	}
1866349Sqs148142 
187*10091SMichael.Speer@Sun.COM 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr: "
188*10091SMichael.Speer@Sun.COM 	    "vector0 0x%llx vector1 0x%llx", vector0, vector1));
1896349Sqs148142 
190*10091SMichael.Speer@Sun.COM 	t_ldgp->interrupted = B_TRUE;
191*10091SMichael.Speer@Sun.COM 	nldvs = t_ldgp->nldvs;
1926349Sqs148142 
193*10091SMichael.Speer@Sun.COM 	/*
194*10091SMichael.Speer@Sun.COM 	 * Process all devices that share this group.
195*10091SMichael.Speer@Sun.COM 	 */
196*10091SMichael.Speer@Sun.COM 	for (j = 0; j < nldvs; j++, t_ldvp++) {
197*10091SMichael.Speer@Sun.COM 		/*
198*10091SMichael.Speer@Sun.COM 		 * Call device's handler if flag bits are on.
199*10091SMichael.Speer@Sun.COM 		 */
200*10091SMichael.Speer@Sun.COM 		ldv = t_ldvp->ldv;
201*10091SMichael.Speer@Sun.COM 		if ((LDV_ON(ldv, vector0) | (LDV_ON(ldv, vector1)))) {
202*10091SMichael.Speer@Sun.COM 			HXGE_DEBUG_MSG((hxgep, INT_CTL,
203*10091SMichael.Speer@Sun.COM 			    "==> hxge_intr: calling device %d"
204*10091SMichael.Speer@Sun.COM 			    " #ldvs %d #intrs %d", j, nldvs, nintrs));
205*10091SMichael.Speer@Sun.COM 			(void) (t_ldvp->ldv_intr_handler)(
206*10091SMichael.Speer@Sun.COM 			    (caddr_t)t_ldvp, arg2);
2076349Sqs148142 		}
2086349Sqs148142 	}
2096349Sqs148142 
210*10091SMichael.Speer@Sun.COM 	/*
211*10091SMichael.Speer@Sun.COM 	 * Re-arm group interrupts
212*10091SMichael.Speer@Sun.COM 	 */
213*10091SMichael.Speer@Sun.COM 	if (t_ldgp->interrupted) {
214*10091SMichael.Speer@Sun.COM 		HXGE_DEBUG_MSG((hxgep, INT_CTL,
215*10091SMichael.Speer@Sun.COM 		    "==> hxge_intr: arm group %d", t_ldgp->ldg));
216*10091SMichael.Speer@Sun.COM 		(void) hpi_intr_ldg_mgmt_set(handle, t_ldgp->ldg,
217*10091SMichael.Speer@Sun.COM 		    t_ldgp->arm, t_ldgp->ldg_timer);
2186349Sqs148142 	}
2196349Sqs148142 
220*10091SMichael.Speer@Sun.COM 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "<== hxge_intr"));
221*10091SMichael.Speer@Sun.COM 	return (DDI_INTR_CLAIMED);
2226349Sqs148142 }
2236349Sqs148142 
2246349Sqs148142 hxge_status_t
hxge_peu_handle_sys_errors(p_hxge_t hxgep)2256349Sqs148142 hxge_peu_handle_sys_errors(p_hxge_t hxgep)
2266349Sqs148142 {
2276349Sqs148142 	hpi_handle_t		handle;
2286349Sqs148142 	p_hxge_peu_sys_stats_t	statsp;
2296349Sqs148142 	peu_intr_stat_t		stat;
2306349Sqs148142 
2316349Sqs148142 	handle = hxgep->hpi_handle;
2326349Sqs148142 	statsp = (p_hxge_peu_sys_stats_t)&hxgep->statsp->peu_sys_stats;
2336349Sqs148142 
2347584SQiyan.Sun@Sun.COM 	HXGE_REG_RD32(handle, PEU_INTR_STAT, &stat.value);
2356349Sqs148142 
2366349Sqs148142 	/*
2376349Sqs148142 	 * The PCIE errors are unrecoverrable and cannot be cleared.
2386349Sqs148142 	 * The only thing we can do here is to mask them off to prevent
2396349Sqs148142 	 * continued interrupts.
2406349Sqs148142 	 */
2417584SQiyan.Sun@Sun.COM 	HXGE_REG_WR32(handle, PEU_INTR_MASK, 0xffffffff);
2426349Sqs148142 
2436349Sqs148142 	if (stat.bits.spc_acc_err) {
2446349Sqs148142 		statsp->spc_acc_err++;
2456349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2466349Sqs148142 		    "==> hxge_peu_handle_sys_errors: spc_acc_err"));
2476349Sqs148142 	}
2486349Sqs148142 
2496349Sqs148142 	if (stat.bits.tdc_pioacc_err) {
2506349Sqs148142 		statsp->tdc_pioacc_err++;
2516349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2526349Sqs148142 		    "==> hxge_peu_handle_sys_errors: tdc_pioacc_err"));
2536349Sqs148142 	}
2546349Sqs148142 
2556349Sqs148142 	if (stat.bits.rdc_pioacc_err) {
2566349Sqs148142 		statsp->rdc_pioacc_err++;
2576349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2586349Sqs148142 		    "==> hxge_peu_handle_sys_errors: rdc_pioacc_err"));
2596349Sqs148142 	}
2606349Sqs148142 
2616349Sqs148142 	if (stat.bits.pfc_pioacc_err) {
2626349Sqs148142 		statsp->pfc_pioacc_err++;
2636349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2646349Sqs148142 		    "==> hxge_peu_handle_sys_errors: pfc_pioacc_err"));
2656349Sqs148142 	}
2666349Sqs148142 
2676349Sqs148142 	if (stat.bits.vmac_pioacc_err) {
2686349Sqs148142 		statsp->vmac_pioacc_err++;
2696349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2706349Sqs148142 		    "==> hxge_peu_handle_sys_errors: vmac_pioacc_err"));
2716349Sqs148142 	}
2726349Sqs148142 
2736349Sqs148142 	if (stat.bits.cpl_hdrq_parerr) {
2746349Sqs148142 		statsp->cpl_hdrq_parerr++;
2756349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2766349Sqs148142 		    "==> hxge_peu_handle_sys_errors: cpl_hdrq_parerr"));
2776349Sqs148142 	}
2786349Sqs148142 
2796349Sqs148142 	if (stat.bits.cpl_dataq_parerr) {
2806349Sqs148142 		statsp->cpl_dataq_parerr++;
2816349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2826349Sqs148142 		    "==> hxge_peu_handle_sys_errors: cpl_dataq_parerr"));
2836349Sqs148142 	}
2846349Sqs148142 
2856349Sqs148142 	if (stat.bits.retryram_xdlh_parerr) {
2866349Sqs148142 		statsp->retryram_xdlh_parerr++;
2876349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2886349Sqs148142 		    "==> hxge_peu_handle_sys_errors: retryram_xdlh_parerr"));
2896349Sqs148142 	}
2906349Sqs148142 
2916349Sqs148142 	if (stat.bits.retrysotram_xdlh_parerr) {
2926349Sqs148142 		statsp->retrysotram_xdlh_parerr++;
2936349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
2946349Sqs148142 		    "==> hxge_peu_handle_sys_errors: retrysotram_xdlh_parerr"));
2956349Sqs148142 	}
2966349Sqs148142 
2976349Sqs148142 	if (stat.bits.p_hdrq_parerr) {
2986349Sqs148142 		statsp->p_hdrq_parerr++;
2996349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3006349Sqs148142 		    "==> hxge_peu_handle_sys_errors: p_hdrq_parerr"));
3016349Sqs148142 	}
3026349Sqs148142 
3036349Sqs148142 	if (stat.bits.p_dataq_parerr) {
3046349Sqs148142 		statsp->p_dataq_parerr++;
3056349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3066349Sqs148142 		    "==> hxge_peu_handle_sys_errors: p_dataq_parerr"));
3076349Sqs148142 	}
3086349Sqs148142 
3096349Sqs148142 	if (stat.bits.np_hdrq_parerr) {
3106349Sqs148142 		statsp->np_hdrq_parerr++;
3116349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3126349Sqs148142 		    "==> hxge_peu_handle_sys_errors: np_hdrq_parerr"));
3136349Sqs148142 	}
3146349Sqs148142 
3156349Sqs148142 	if (stat.bits.np_dataq_parerr) {
3166349Sqs148142 		statsp->np_dataq_parerr++;
3176349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3186349Sqs148142 		    "==> hxge_peu_handle_sys_errors: np_dataq_parerr"));
3196349Sqs148142 	}
3206349Sqs148142 
3216349Sqs148142 	if (stat.bits.eic_msix_parerr) {
3226349Sqs148142 		statsp->eic_msix_parerr++;
3236349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3246349Sqs148142 		    "==> hxge_peu_handle_sys_errors: eic_msix_parerr"));
3256349Sqs148142 	}
3266349Sqs148142 
3276349Sqs148142 	if (stat.bits.hcr_parerr) {
3286349Sqs148142 		statsp->hcr_parerr++;
3296349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3306349Sqs148142 		    "==> hxge_peu_handle_sys_errors: hcr_parerr"));
3316349Sqs148142 	}
3326349Sqs148142 
3338236SQiyan.Sun@Sun.COM 	HXGE_FM_REPORT_ERROR(hxgep, NULL, HXGE_FM_EREPORT_PEU_ERR);
3346349Sqs148142 	return (HXGE_OK);
3356349Sqs148142 }
3366349Sqs148142 
3376349Sqs148142 /*ARGSUSED*/
3386349Sqs148142 uint_t
hxge_syserr_intr(caddr_t arg1,caddr_t arg2)3396349Sqs148142 hxge_syserr_intr(caddr_t arg1, caddr_t arg2)
3406349Sqs148142 {
3416349Sqs148142 	p_hxge_ldv_t	ldvp = (p_hxge_ldv_t)arg1;
3426349Sqs148142 	p_hxge_t	hxgep = (p_hxge_t)arg2;
3436349Sqs148142 	p_hxge_ldg_t	ldgp = NULL;
3446349Sqs148142 	hpi_handle_t	handle;
3456349Sqs148142 	dev_err_stat_t	estat;
3466349Sqs148142 
3476349Sqs148142 	if ((arg1 == NULL) && (arg2 == NULL)) {
348*10091SMichael.Speer@Sun.COM 		return (DDI_INTR_UNCLAIMED);
3496349Sqs148142 	}
3506349Sqs148142 
3516349Sqs148142 	if ((arg2 == NULL) ||
3526349Sqs148142 	    ((ldvp != NULL) && ((void *)ldvp->hxgep != arg2))) {
3536349Sqs148142 		if (ldvp != NULL) {
3546349Sqs148142 			hxgep = ldvp->hxgep;
3556349Sqs148142 		}
3566349Sqs148142 	}
3576349Sqs148142 
3586349Sqs148142 	HXGE_DEBUG_MSG((hxgep, SYSERR_CTL,
3596349Sqs148142 	    "==> hxge_syserr_intr: arg2 $%p arg1 $%p", hxgep, ldvp));
3606349Sqs148142 
3616349Sqs148142 	if (ldvp != NULL && ldvp->use_timer == B_FALSE) {
3626349Sqs148142 		ldgp = ldvp->ldgp;
3636349Sqs148142 		if (ldgp == NULL) {
3646349Sqs148142 			HXGE_ERROR_MSG((hxgep, SYSERR_CTL,
3656349Sqs148142 			    "<== hxge_syserrintr(no logical group): "
3666349Sqs148142 			    "arg2 $%p arg1 $%p", hxgep, ldvp));
3676349Sqs148142 			return (DDI_INTR_UNCLAIMED);
3686349Sqs148142 		}
3696349Sqs148142 	}
3706349Sqs148142 
371*10091SMichael.Speer@Sun.COM 	/*
372*10091SMichael.Speer@Sun.COM 	 * This interrupt handler is for system error interrupts.
373*10091SMichael.Speer@Sun.COM 	 */
3746349Sqs148142 	handle = HXGE_DEV_HPI_HANDLE(hxgep);
3756349Sqs148142 	estat.value = 0;
3766349Sqs148142 	(void) hpi_fzc_sys_err_stat_get(handle, &estat);
3776349Sqs148142 	HXGE_DEBUG_MSG((hxgep, SYSERR_CTL,
3786349Sqs148142 	    "==> hxge_syserr_intr: device error 0x%016llx", estat.value));
3796349Sqs148142 
3806349Sqs148142 	if (estat.bits.tdc_err0 || estat.bits.tdc_err1) {
3816349Sqs148142 		/* TDMC */
3827918SQiyan.Sun@Sun.COM 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3837918SQiyan.Sun@Sun.COM 		    "==> hxge_syserr_intr: device error - TDMC"));
3846349Sqs148142 		(void) hxge_txdma_handle_sys_errors(hxgep);
3856349Sqs148142 	} else if (estat.bits.rdc_err0 || estat.bits.rdc_err1) {
3866349Sqs148142 		/* RDMC */
3876349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3886349Sqs148142 		    "==> hxge_syserr_intr: device error - RDMC"));
3896349Sqs148142 		(void) hxge_rxdma_handle_sys_errors(hxgep);
3906349Sqs148142 	} else if (estat.bits.vnm_pio_err1 || estat.bits.peu_err1) {
3916349Sqs148142 		/* PCI-E */
3926349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
3936349Sqs148142 		    "==> hxge_syserr_intr: device error - PCI-E"));
3946349Sqs148142 
3956349Sqs148142 		/* kstats are updated here */
3966349Sqs148142 		(void) hxge_peu_handle_sys_errors(hxgep);
3976349Sqs148142 
3986349Sqs148142 		if (estat.bits.peu_err1)
3996349Sqs148142 			HXGE_FM_REPORT_ERROR(hxgep, NULL,
4006349Sqs148142 			    HXGE_FM_EREPORT_PEU_ERR);
4016349Sqs148142 
4026349Sqs148142 		if (estat.bits.vnm_pio_err1)
4036349Sqs148142 			HXGE_FM_REPORT_ERROR(hxgep, NULL,
4046349Sqs148142 			    HXGE_FM_EREPORT_PEU_VNM_PIO_ERR);
4056349Sqs148142 	} else if (estat.value != 0) {
4066349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
4076349Sqs148142 		    "==> hxge_syserr_intr: device error - unknown"));
4086349Sqs148142 	}
4096349Sqs148142 
4106349Sqs148142 	if ((ldgp != NULL) && (ldvp != NULL) &&
4116349Sqs148142 	    (ldgp->nldvs == 1) && !ldvp->use_timer) {
4126349Sqs148142 		(void) hpi_intr_ldg_mgmt_set(handle, ldgp->ldg,
4136349Sqs148142 		    B_TRUE, ldgp->ldg_timer);
4146349Sqs148142 	}
4156349Sqs148142 
4166349Sqs148142 	HXGE_DEBUG_MSG((hxgep, SYSERR_CTL, "<== hxge_syserr_intr"));
417*10091SMichael.Speer@Sun.COM 	return (DDI_INTR_CLAIMED);
4186349Sqs148142 }
4196349Sqs148142 
4206349Sqs148142 void
hxge_intr_hw_enable(p_hxge_t hxgep)4216349Sqs148142 hxge_intr_hw_enable(p_hxge_t hxgep)
4226349Sqs148142 {
4236349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr_hw_enable"));
4246349Sqs148142 
4256349Sqs148142 	(void) hxge_intr_mask_mgmt_set(hxgep, B_TRUE);
4266349Sqs148142 
4276349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "<== hxge_intr_hw_enable"));
4286349Sqs148142 }
4296349Sqs148142 
4306349Sqs148142 void
hxge_intr_hw_disable(p_hxge_t hxgep)4316349Sqs148142 hxge_intr_hw_disable(p_hxge_t hxgep)
4326349Sqs148142 {
4336349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_intr_hw_disable"));
4346349Sqs148142 
4356349Sqs148142 	(void) hxge_intr_mask_mgmt_set(hxgep, B_FALSE);
4366349Sqs148142 
4376349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "<== hxge_intr_hw_disable"));
4386349Sqs148142 }
4396349Sqs148142 
4408422SMichael.Speer@Sun.COM /*ARGSUSED*/
4416349Sqs148142 void
hxge_rx_hw_blank(void * arg,time_t ticks,uint_t count)4426349Sqs148142 hxge_rx_hw_blank(void *arg, time_t ticks, uint_t count)
4436349Sqs148142 {
4446349Sqs148142 	p_hxge_t	hxgep = (p_hxge_t)arg;
4456349Sqs148142 
4466349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "==> hxge_rx_hw_blank"));
4476349Sqs148142 
4486349Sqs148142 	/*
4496349Sqs148142 	 * Replace current ticks and counts for later
4506349Sqs148142 	 * processing by the receive packet interrupt routines.
4516349Sqs148142 	 */
4526349Sqs148142 	hxgep->intr_timeout = (uint16_t)ticks;
4536349Sqs148142 
4546349Sqs148142 	HXGE_DEBUG_MSG((hxgep, INT_CTL, "<== hxge_rx_hw_blank"));
4556349Sqs148142 }
4566349Sqs148142 
4576349Sqs148142 void
hxge_hw_stop(p_hxge_t hxgep)4586349Sqs148142 hxge_hw_stop(p_hxge_t hxgep)
4596349Sqs148142 {
4606349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "==> hxge_hw_stop"));
4616349Sqs148142 
4626349Sqs148142 	(void) hxge_tx_vmac_disable(hxgep);
4636349Sqs148142 	(void) hxge_rx_vmac_disable(hxgep);
4646349Sqs148142 	(void) hxge_txdma_hw_mode(hxgep, HXGE_DMA_STOP);
4656349Sqs148142 	(void) hxge_rxdma_hw_mode(hxgep, HXGE_DMA_STOP);
4666349Sqs148142 
4676349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL, "<== hxge_hw_stop"));
4686349Sqs148142 }
4696349Sqs148142 
4706349Sqs148142 void
hxge_hw_ioctl(p_hxge_t hxgep,queue_t * wq,mblk_t * mp,struct iocblk * iocp)4716349Sqs148142 hxge_hw_ioctl(p_hxge_t hxgep, queue_t *wq, mblk_t *mp, struct iocblk *iocp)
4726349Sqs148142 {
4736349Sqs148142 	int cmd;
4746349Sqs148142 
4756349Sqs148142 	HXGE_DEBUG_MSG((hxgep, IOC_CTL, "==> hxge_hw_ioctl"));
4766349Sqs148142 
4776349Sqs148142 	if (hxgep == NULL) {
4786349Sqs148142 		miocnak(wq, mp, 0, EINVAL);
4796349Sqs148142 		return;
4806349Sqs148142 	}
4816349Sqs148142 
4826349Sqs148142 	iocp->ioc_error = 0;
4836349Sqs148142 	cmd = iocp->ioc_cmd;
4846349Sqs148142 
4856349Sqs148142 	switch (cmd) {
4866349Sqs148142 	default:
4876349Sqs148142 		miocnak(wq, mp, 0, EINVAL);
4886349Sqs148142 		return;
4896349Sqs148142 
4906349Sqs148142 	case HXGE_PUT_TCAM:
4916349Sqs148142 		hxge_put_tcam(hxgep, mp->b_cont);
4926349Sqs148142 		miocack(wq, mp, 0, 0);
4936349Sqs148142 		break;
4946349Sqs148142 
4956349Sqs148142 	case HXGE_GET_TCAM:
4966349Sqs148142 		hxge_get_tcam(hxgep, mp->b_cont);
4976349Sqs148142 		miocack(wq, mp, 0, 0);
4986349Sqs148142 		break;
4996349Sqs148142 
5006349Sqs148142 	case HXGE_RTRACE:
5016349Sqs148142 		hxge_rtrace_ioctl(hxgep, wq, mp, iocp);
5026349Sqs148142 		break;
5036349Sqs148142 	}
5046349Sqs148142 }
5056349Sqs148142 
5066349Sqs148142 /*
5076349Sqs148142  * 10G is the only loopback mode for Hydra.
5086349Sqs148142  */
5096349Sqs148142 void
hxge_loopback_ioctl(p_hxge_t hxgep,queue_t * wq,mblk_t * mp,struct iocblk * iocp)5106349Sqs148142 hxge_loopback_ioctl(p_hxge_t hxgep, queue_t *wq, mblk_t *mp,
5116349Sqs148142     struct iocblk *iocp)
5126349Sqs148142 {
5136349Sqs148142 	p_lb_property_t lb_props;
5146349Sqs148142 	size_t		size;
5156349Sqs148142 	int		i;
5166349Sqs148142 
5176349Sqs148142 	if (mp->b_cont == NULL) {
5186349Sqs148142 		miocnak(wq, mp, 0, EINVAL);
5196349Sqs148142 	}
5206349Sqs148142 
5216349Sqs148142 	switch (iocp->ioc_cmd) {
5226349Sqs148142 	case LB_GET_MODE:
5236349Sqs148142 		HXGE_DEBUG_MSG((hxgep, IOC_CTL, "HXGE_GET_LB_MODE command"));
5246349Sqs148142 		if (hxgep != NULL) {
5256349Sqs148142 			*(lb_info_sz_t *)mp->b_cont->b_rptr =
5266349Sqs148142 			    hxgep->statsp->port_stats.lb_mode;
5276349Sqs148142 			miocack(wq, mp, sizeof (hxge_lb_t), 0);
5286349Sqs148142 		} else
5296349Sqs148142 			miocnak(wq, mp, 0, EINVAL);
5306349Sqs148142 		break;
5316349Sqs148142 
5326349Sqs148142 	case LB_SET_MODE:
5336349Sqs148142 		HXGE_DEBUG_MSG((hxgep, IOC_CTL, "HXGE_SET_LB_MODE command"));
5346349Sqs148142 		if (iocp->ioc_count != sizeof (uint32_t)) {
5356349Sqs148142 			miocack(wq, mp, 0, 0);
5366349Sqs148142 			break;
5376349Sqs148142 		}
5386349Sqs148142 		if ((hxgep != NULL) && hxge_set_lb(hxgep, wq, mp->b_cont)) {
5396349Sqs148142 			miocack(wq, mp, 0, 0);
5406349Sqs148142 		} else {
5416349Sqs148142 			miocnak(wq, mp, 0, EPROTO);
5426349Sqs148142 		}
5436349Sqs148142 		break;
5446349Sqs148142 
5456349Sqs148142 	case LB_GET_INFO_SIZE:
5466349Sqs148142 		HXGE_DEBUG_MSG((hxgep, IOC_CTL, "LB_GET_INFO_SIZE command"));
5476349Sqs148142 		if (hxgep != NULL) {
5486349Sqs148142 			size = sizeof (lb_normal) + sizeof (lb_mac10g);
5496349Sqs148142 
5506349Sqs148142 			*(lb_info_sz_t *)mp->b_cont->b_rptr = size;
5516349Sqs148142 
5526349Sqs148142 			HXGE_DEBUG_MSG((hxgep, IOC_CTL,
5536349Sqs148142 			    "HXGE_GET_LB_INFO command: size %d", size));
5546349Sqs148142 			miocack(wq, mp, sizeof (lb_info_sz_t), 0);
5556349Sqs148142 		} else
5566349Sqs148142 			miocnak(wq, mp, 0, EINVAL);
5576349Sqs148142 		break;
5586349Sqs148142 
5596349Sqs148142 	case LB_GET_INFO:
5606349Sqs148142 		HXGE_DEBUG_MSG((hxgep, IOC_CTL, "HXGE_GET_LB_INFO command"));
5616349Sqs148142 		if (hxgep != NULL) {
5626349Sqs148142 			size = sizeof (lb_normal) + sizeof (lb_mac10g);
5636349Sqs148142 			HXGE_DEBUG_MSG((hxgep, IOC_CTL,
5646349Sqs148142 			    "HXGE_GET_LB_INFO command: size %d", size));
5656349Sqs148142 			if (size == iocp->ioc_count) {
5666349Sqs148142 				i = 0;
5676349Sqs148142 				lb_props = (p_lb_property_t)mp->b_cont->b_rptr;
5686349Sqs148142 				lb_props[i++] = lb_normal;
5696349Sqs148142 				lb_props[i++] = lb_mac10g;
5706349Sqs148142 
5716349Sqs148142 				miocack(wq, mp, size, 0);
5726349Sqs148142 			} else
5736349Sqs148142 				miocnak(wq, mp, 0, EINVAL);
5746349Sqs148142 		} else {
5756349Sqs148142 			miocnak(wq, mp, 0, EINVAL);
5766349Sqs148142 			cmn_err(CE_NOTE, "hxge_hw_ioctl: invalid command 0x%x",
5776349Sqs148142 			    iocp->ioc_cmd);
5786349Sqs148142 		}
5796349Sqs148142 
5806349Sqs148142 		break;
5816349Sqs148142 	}
5826349Sqs148142 }
5836349Sqs148142 
5846349Sqs148142 /*ARGSUSED*/
5856349Sqs148142 boolean_t
hxge_set_lb(p_hxge_t hxgep,queue_t * wq,p_mblk_t mp)5866349Sqs148142 hxge_set_lb(p_hxge_t hxgep, queue_t *wq, p_mblk_t mp)
5876349Sqs148142 {
5886349Sqs148142 	boolean_t	status = B_TRUE;
5896349Sqs148142 	uint32_t	lb_mode;
5906349Sqs148142 	lb_property_t	*lb_info;
5916349Sqs148142 
5926349Sqs148142 	HXGE_DEBUG_MSG((hxgep, IOC_CTL, "<== hxge_set_lb"));
5936349Sqs148142 	lb_mode = hxgep->statsp->port_stats.lb_mode;
5946349Sqs148142 	if (lb_mode == *(uint32_t *)mp->b_rptr) {
5956349Sqs148142 		cmn_err(CE_NOTE,
5966349Sqs148142 		    "hxge%d: Loopback mode already set (lb_mode %d).\n",
5976349Sqs148142 		    hxgep->instance, lb_mode);
5986349Sqs148142 		status = B_FALSE;
5996349Sqs148142 		goto hxge_set_lb_exit;
6006349Sqs148142 	}
6016349Sqs148142 
6026349Sqs148142 	lb_mode = *(uint32_t *)mp->b_rptr;
6036349Sqs148142 	lb_info = NULL;
6046349Sqs148142 
6056349Sqs148142 	/* 10G is the only loopback mode for Hydra */
6066349Sqs148142 	if (lb_mode == lb_normal.value)
6076349Sqs148142 		lb_info = &lb_normal;
6086349Sqs148142 	else if (lb_mode == lb_mac10g.value)
6096349Sqs148142 		lb_info = &lb_mac10g;
6106349Sqs148142 	else {
6116349Sqs148142 		cmn_err(CE_NOTE,
6126349Sqs148142 		    "hxge%d: Loopback mode not supported(mode %d).\n",
6136349Sqs148142 		    hxgep->instance, lb_mode);
6146349Sqs148142 		status = B_FALSE;
6156349Sqs148142 		goto hxge_set_lb_exit;
6166349Sqs148142 	}
6176349Sqs148142 
6186349Sqs148142 	if (lb_mode == hxge_lb_normal) {
6196349Sqs148142 		if (hxge_lb_dbg) {
6206349Sqs148142 			cmn_err(CE_NOTE,
6216349Sqs148142 			    "!hxge%d: Returning to normal operation",
6226349Sqs148142 			    hxgep->instance);
6236349Sqs148142 		}
6246349Sqs148142 
6256349Sqs148142 		hxgep->statsp->port_stats.lb_mode = hxge_lb_normal;
6266349Sqs148142 		hxge_global_reset(hxgep);
6276349Sqs148142 
6286349Sqs148142 		goto hxge_set_lb_exit;
6296349Sqs148142 	}
6306349Sqs148142 
6316349Sqs148142 	hxgep->statsp->port_stats.lb_mode = lb_mode;
6326349Sqs148142 
6336349Sqs148142 	if (hxge_lb_dbg)
6346349Sqs148142 		cmn_err(CE_NOTE, "!hxge%d: Adapter now in %s loopback mode",
6356349Sqs148142 		    hxgep->instance, lb_info->key);
6366349Sqs148142 
6376349Sqs148142 	if (lb_info->lb_type == internal) {
6386349Sqs148142 		if ((hxgep->statsp->port_stats.lb_mode == hxge_lb_mac10g))
6396349Sqs148142 			hxgep->statsp->mac_stats.link_speed = 10000;
6406349Sqs148142 		else {
6416349Sqs148142 			cmn_err(CE_NOTE,
6426349Sqs148142 			    "hxge%d: Loopback mode not supported(mode %d).\n",
6436349Sqs148142 			    hxgep->instance, lb_mode);
6446349Sqs148142 			status = B_FALSE;
6456349Sqs148142 			goto hxge_set_lb_exit;
6466349Sqs148142 		}
6476349Sqs148142 		hxgep->statsp->mac_stats.link_duplex = 2;
6486349Sqs148142 		hxgep->statsp->mac_stats.link_up = 1;
6496349Sqs148142 	}
6506349Sqs148142 
6516349Sqs148142 	hxge_global_reset(hxgep);
6526349Sqs148142 
6536349Sqs148142 hxge_set_lb_exit:
6546349Sqs148142 	HXGE_DEBUG_MSG((hxgep, DDI_CTL,
6556349Sqs148142 	    "<== hxge_set_lb status = 0x%08x", status));
6566349Sqs148142 
6576349Sqs148142 	return (status);
6586349Sqs148142 }
6596349Sqs148142 
6606349Sqs148142 void
hxge_check_hw_state(p_hxge_t hxgep)6616349Sqs148142 hxge_check_hw_state(p_hxge_t hxgep)
6626349Sqs148142 {
6636349Sqs148142 	p_hxge_ldgv_t		ldgvp;
6646349Sqs148142 	p_hxge_ldv_t		t_ldvp;
6656349Sqs148142 
6666349Sqs148142 	HXGE_DEBUG_MSG((hxgep, SYSERR_CTL, "==> hxge_check_hw_state"));
6676349Sqs148142 
6686349Sqs148142 	MUTEX_ENTER(hxgep->genlock);
6696349Sqs148142 
6706349Sqs148142 	hxgep->hxge_timerid = 0;
6716349Sqs148142 	if (!(hxgep->drv_state & STATE_HW_INITIALIZED)) {
6726349Sqs148142 		goto hxge_check_hw_state_exit;
6736349Sqs148142 	}
6746349Sqs148142 
6756349Sqs148142 	hxge_check_tx_hang(hxgep);
6766349Sqs148142 
6776349Sqs148142 	ldgvp = hxgep->ldgvp;
6786349Sqs148142 	if (ldgvp == NULL || (ldgvp->ldvp_syserr == NULL)) {
6796349Sqs148142 		HXGE_ERROR_MSG((hxgep, SYSERR_CTL, "<== hxge_check_hw_state: "
6806349Sqs148142 		    "NULL ldgvp (interrupt not ready)."));
6816349Sqs148142 		goto hxge_check_hw_state_exit;
6826349Sqs148142 	}
6836349Sqs148142 
6846349Sqs148142 	t_ldvp = ldgvp->ldvp_syserr;
6856349Sqs148142 	if (!t_ldvp->use_timer) {
6866349Sqs148142 		HXGE_DEBUG_MSG((hxgep, SYSERR_CTL, "<== hxge_check_hw_state: "
6876349Sqs148142 		    "ldgvp $%p t_ldvp $%p use_timer flag %d",
6886349Sqs148142 		    ldgvp, t_ldvp, t_ldvp->use_timer));
6896349Sqs148142 		goto hxge_check_hw_state_exit;
6906349Sqs148142 	}
6916349Sqs148142 
6926349Sqs148142 	if (fm_check_acc_handle(hxgep->dev_regs->hxge_regh) != DDI_FM_OK) {
6936349Sqs148142 		HXGE_ERROR_MSG((hxgep, HXGE_ERR_CTL,
6946349Sqs148142 		    "Bad register acc handle"));
6956349Sqs148142 	}
6966349Sqs148142 
6976349Sqs148142 	(void) hxge_syserr_intr((caddr_t)t_ldvp, (caddr_t)hxgep);
6986349Sqs148142 
6996349Sqs148142 	hxgep->hxge_timerid = hxge_start_timer(hxgep, hxge_check_hw_state,
7006349Sqs148142 	    HXGE_CHECK_TIMER);
7016349Sqs148142 
7026349Sqs148142 hxge_check_hw_state_exit:
7036349Sqs148142 	MUTEX_EXIT(hxgep->genlock);
7046349Sqs148142 
7056349Sqs148142 	HXGE_DEBUG_MSG((hxgep, SYSERR_CTL, "<== hxge_check_hw_state"));
7066349Sqs148142 }
7076349Sqs148142 
7086349Sqs148142 /*ARGSUSED*/
7096349Sqs148142 static void
hxge_rtrace_ioctl(p_hxge_t hxgep,queue_t * wq,mblk_t * mp,struct iocblk * iocp)7106349Sqs148142 hxge_rtrace_ioctl(p_hxge_t hxgep, queue_t *wq, mblk_t *mp,
7116349Sqs148142     struct iocblk *iocp)
7126349Sqs148142 {
7136349Sqs148142 	ssize_t		size;
7146349Sqs148142 	rtrace_t	*rtp;
7156349Sqs148142 	mblk_t		*nmp;
7166349Sqs148142 	uint32_t	i, j;
7176349Sqs148142 	uint32_t	start_blk;
7186349Sqs148142 	uint32_t	base_entry;
7196349Sqs148142 	uint32_t	num_entries;
7206349Sqs148142 
7216349Sqs148142 	HXGE_DEBUG_MSG((hxgep, STR_CTL, "==> hxge_rtrace_ioctl"));
7226349Sqs148142 
7236349Sqs148142 	size = 1024;
7246349Sqs148142 	if (mp->b_cont == NULL || MBLKL(mp->b_cont) < size) {
7256349Sqs148142 		HXGE_DEBUG_MSG((hxgep, STR_CTL,
7266349Sqs148142 		    "malformed M_IOCTL MBLKL = %d size = %d",
7276349Sqs148142 		    MBLKL(mp->b_cont), size));
7286349Sqs148142 		miocnak(wq, mp, 0, EINVAL);
7296349Sqs148142 		return;
7306349Sqs148142 	}
7316349Sqs148142 
7326349Sqs148142 	nmp = mp->b_cont;
7336349Sqs148142 	rtp = (rtrace_t *)nmp->b_rptr;
7346349Sqs148142 	start_blk = rtp->next_idx;
7356349Sqs148142 	num_entries = rtp->last_idx;
7366349Sqs148142 	base_entry = start_blk * MAX_RTRACE_IOC_ENTRIES;
7376349Sqs148142 
7386349Sqs148142 	HXGE_DEBUG_MSG((hxgep, STR_CTL, "start_blk = %d\n", start_blk));
7396349Sqs148142 	HXGE_DEBUG_MSG((hxgep, STR_CTL, "num_entries = %d\n", num_entries));
7406349Sqs148142 	HXGE_DEBUG_MSG((hxgep, STR_CTL, "base_entry = %d\n", base_entry));
7416349Sqs148142 
7426349Sqs148142 	rtp->next_idx = hpi_rtracebuf.next_idx;
7436349Sqs148142 	rtp->last_idx = hpi_rtracebuf.last_idx;
7446349Sqs148142 	rtp->wrapped = hpi_rtracebuf.wrapped;
7456349Sqs148142 	for (i = 0, j = base_entry; i < num_entries; i++, j++) {
7466349Sqs148142 		rtp->buf[i].ctl_addr = hpi_rtracebuf.buf[j].ctl_addr;
7476349Sqs148142 		rtp->buf[i].val_l32 = hpi_rtracebuf.buf[j].val_l32;
7486349Sqs148142 		rtp->buf[i].val_h32 = hpi_rtracebuf.buf[j].val_h32;
7496349Sqs148142 	}
7506349Sqs148142 
7516349Sqs148142 	nmp->b_wptr = nmp->b_rptr + size;
7526349Sqs148142 	HXGE_DEBUG_MSG((hxgep, STR_CTL, "<== hxge_rtrace_ioctl"));
7536349Sqs148142 	miocack(wq, mp, (int)size, 0);
7546349Sqs148142 }
755