1*9610Sgdamore@opensolaris.org /* 2*9610Sgdamore@opensolaris.org * CDDL HEADER START 3*9610Sgdamore@opensolaris.org * 4*9610Sgdamore@opensolaris.org * The contents of this file are subject to the terms of the 5*9610Sgdamore@opensolaris.org * Common Development and Distribution License (the "License"). 6*9610Sgdamore@opensolaris.org * You may not use this file except in compliance with the License. 7*9610Sgdamore@opensolaris.org * 8*9610Sgdamore@opensolaris.org * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 9*9610Sgdamore@opensolaris.org * or http://www.opensolaris.org/os/licensing. 10*9610Sgdamore@opensolaris.org * See the License for the specific language governing permissions 11*9610Sgdamore@opensolaris.org * and limitations under the License. 12*9610Sgdamore@opensolaris.org * 13*9610Sgdamore@opensolaris.org * When distributing Covered Code, include this CDDL HEADER in each 14*9610Sgdamore@opensolaris.org * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 15*9610Sgdamore@opensolaris.org * If applicable, add the following below this CDDL HEADER, with the 16*9610Sgdamore@opensolaris.org * fields enclosed by brackets "[]" replaced with your own identifying 17*9610Sgdamore@opensolaris.org * information: Portions Copyright [yyyy] [name of copyright owner] 18*9610Sgdamore@opensolaris.org * 19*9610Sgdamore@opensolaris.org * CDDL HEADER END 20*9610Sgdamore@opensolaris.org */ 21*9610Sgdamore@opensolaris.org /* 22*9610Sgdamore@opensolaris.org * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 23*9610Sgdamore@opensolaris.org * Use is subject to license terms. 24*9610Sgdamore@opensolaris.org */ 25*9610Sgdamore@opensolaris.org 26*9610Sgdamore@opensolaris.org #ifndef HME_PHY_H 27*9610Sgdamore@opensolaris.org #define HME_PHY_H 28*9610Sgdamore@opensolaris.org 29*9610Sgdamore@opensolaris.org /* DP83840 - 10/100 Mbps Physical layer from National semiconductor */ 30*9610Sgdamore@opensolaris.org 31*9610Sgdamore@opensolaris.org /* 32*9610Sgdamore@opensolaris.org * MII supports a 16-bit register stack of upto 32, addressable through the 33*9610Sgdamore@opensolaris.org * MDIO and MDC serial port. 34*9610Sgdamore@opensolaris.org */ 35*9610Sgdamore@opensolaris.org #define HME_PHY_BMCR 00 /* Basic Mode Control Register */ 36*9610Sgdamore@opensolaris.org #define HME_PHY_BMSR 01 /* Basic Mode Status Register */ 37*9610Sgdamore@opensolaris.org #define HME_PHY_IDR1 02 /* PHY Identifier Register 1 */ 38*9610Sgdamore@opensolaris.org #define HME_PHY_IDR2 03 /* PHY Identifier Register 2 */ 39*9610Sgdamore@opensolaris.org #define HME_PHY_ANAR 04 /* Auto-Negotiation Advertisement Register */ 40*9610Sgdamore@opensolaris.org #define HME_PHY_ANLPAR 05 /* Auto-Negotiation Link Partner Ability Reg */ 41*9610Sgdamore@opensolaris.org #define HME_PHY_ANER 06 /* Auto-Negotiation Expansion Register */ 42*9610Sgdamore@opensolaris.org 43*9610Sgdamore@opensolaris.org /* Registers 7-15 are reserved for future assignments by MII working group */ 44*9610Sgdamore@opensolaris.org /* Do not write to these registers */ 45*9610Sgdamore@opensolaris.org 46*9610Sgdamore@opensolaris.org /* Registers 16-17 are reserved for future assignment by Vendor */ 47*9610Sgdamore@opensolaris.org /* Do not write to these registers */ 48*9610Sgdamore@opensolaris.org 49*9610Sgdamore@opensolaris.org #define HME_PHY_DIS 18 /* Disconnect Counter */ 50*9610Sgdamore@opensolaris.org #define HME_PHY_FCSC 19 /* False Carrier Sense Counter */ 51*9610Sgdamore@opensolaris.org #define HME_PHY_NWAYTR 20 /* NWay Test Register */ 52*9610Sgdamore@opensolaris.org #define HME_PHY_REC 21 /* RX_ER Counter */ 53*9610Sgdamore@opensolaris.org #define HME_PHY_SRR 22 /* Silicon Revision Register */ 54*9610Sgdamore@opensolaris.org #define HME_PHY_CSC 23 /* CS Configuration Register */ 55*9610Sgdamore@opensolaris.org #define HME_PHY_LBREMR 24 /* Loopback, Bypass, Receiver Error Mask Reg */ 56*9610Sgdamore@opensolaris.org #define HME_PHY_AR 25 /* PHY Address Register */ 57*9610Sgdamore@opensolaris.org #define HME_PHY_VRES1 26 /* Reserverd for future assignement by vendor */ 58*9610Sgdamore@opensolaris.org #define HME_PHY_TPISR 27 /* 10 Mbps TPI Status Register */ 59*9610Sgdamore@opensolaris.org #define HME_PHY_NICR 28 /* 10 Mbps Network I/F Configuration Register */ 60*9610Sgdamore@opensolaris.org 61*9610Sgdamore@opensolaris.org /* Registers 29-31 are reserved for future assignment by Vendor */ 62*9610Sgdamore@opensolaris.org /* Do not write to these registers */ 63*9610Sgdamore@opensolaris.org 64*9610Sgdamore@opensolaris.org /* 65*9610Sgdamore@opensolaris.org * QSI 6612 Physical layer device specific registers. 66*9610Sgdamore@opensolaris.org * Addition Interface Technologies Group (NPG) 8/28/1997. 67*9610Sgdamore@opensolaris.org */ 68*9610Sgdamore@opensolaris.org #define HME_PHY_BTXPC 31 /* BASE-TX Phy control Register */ 69*9610Sgdamore@opensolaris.org 70*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 71*9610Sgdamore@opensolaris.org /* Register 00 Basic Mode Control Register */ 72*9610Sgdamore@opensolaris.org 73*9610Sgdamore@opensolaris.org #define PHY_BMCR_RESET (1 << 15) /* Reset */ 74*9610Sgdamore@opensolaris.org #define PHY_BMCR_LPBK (1 << 14) /* Loopback of TXD<3:0> */ 75*9610Sgdamore@opensolaris.org #define PHY_BMCR_100M (1 << 13) /* Speed selection, 1=100Mbps */ 76*9610Sgdamore@opensolaris.org #define PHY_BMCR_ANE (1 << 12) /* Auto Negotiation Enable */ 77*9610Sgdamore@opensolaris.org #define PHY_BMCR_PWRDN (1 << 11) /* Power down */ 78*9610Sgdamore@opensolaris.org #define PHY_BMCR_ISOLATE (1 << 10) /* Isolate PHY from MII */ 79*9610Sgdamore@opensolaris.org #define PHY_BMCR_RAN (1 << 9) /* Restart Auto Negotiation */ 80*9610Sgdamore@opensolaris.org #define PHY_BMCR_FDX (1 << 8) /* Full Duplex */ 81*9610Sgdamore@opensolaris.org #define PHY_BMCR_COLTST (1 << 7) /* Collision Test */ 82*9610Sgdamore@opensolaris.org #define PHY_BMCR_RES1 (0x7f << 0) /* 0-6 Reserved */ 83*9610Sgdamore@opensolaris.org 84*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 85*9610Sgdamore@opensolaris.org /* Register 01 Basic Mode Status Register */ 86*9610Sgdamore@opensolaris.org 87*9610Sgdamore@opensolaris.org #define PHY_BMSR_100T4 (1 << 15) /* PHY able to perform 100Base-T4 */ 88*9610Sgdamore@opensolaris.org #define PHY_BMSR_100FDX (1 << 14) /* PHY able to perform 100Base-TX FDX */ 89*9610Sgdamore@opensolaris.org #define PHY_BMSR_100HDX (1 << 13) /* PHY able to perform 100Base-TX HDX */ 90*9610Sgdamore@opensolaris.org #define PHY_BMSR_10FDX (1 << 12) /* PHY able to perform 10Base-T FDX */ 91*9610Sgdamore@opensolaris.org #define PHY_BMSR_10HDX (1 << 11) /* PHY able to perform 10Base-T HDX */ 92*9610Sgdamore@opensolaris.org #define PHY_BMSR_RES1 (0x1f << 6) /* 6-10 reserved */ 93*9610Sgdamore@opensolaris.org #define PHY_BMSR_ANC (1 << 5) /* Auto Negotiation Completed */ 94*9610Sgdamore@opensolaris.org #define PHY_BMSR_REMFLT (1 << 4) /* Remote Fault detected */ 95*9610Sgdamore@opensolaris.org #define PHY_BMSR_ACFG (1 << 3) /* Able to do Auto Link Negotiation */ 96*9610Sgdamore@opensolaris.org #define PHY_BMSR_LNKSTS (1 << 2) /* Link Status */ 97*9610Sgdamore@opensolaris.org #define PHY_BMSR_JABDET (1 << 1) /* Jabber Condition Detected */ 98*9610Sgdamore@opensolaris.org #define PHY_BMSR_EXTCAP (1 << 0) /* Extended Register Capability */ 99*9610Sgdamore@opensolaris.org 100*9610Sgdamore@opensolaris.org #define PHY_CAPABILITY_MASK (PHY_BMSR_100FDX | PHY_BMSR_100HDX \ 101*9610Sgdamore@opensolaris.org | PHY_BMSR_10FDX | PHY_BMSR_10HDX) 102*9610Sgdamore@opensolaris.org 103*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 104*9610Sgdamore@opensolaris.org /* 105*9610Sgdamore@opensolaris.org * Registers 2 and 3 provide a 32 bit value which is a unique identifier 106*9610Sgdamore@opensolaris.org * for a particular type of PHY. A 24-bit Organizationally Unique Identifier 107*9610Sgdamore@opensolaris.org * (OUI) is defined with bit 1 as the MSB and bit 24 as the LSB. Bits 3-18 of 108*9610Sgdamore@opensolaris.org * the OUI are found in PHY Identifier Register 1 and bits 19-24 are found in 109*9610Sgdamore@opensolaris.org * PHY Identifier Register 2. 110*9610Sgdamore@opensolaris.org * 111*9610Sgdamore@opensolaris.org * The hexadecimal OUI code for NSC is 0x080017 . 112*9610Sgdamore@opensolaris.org */ 113*9610Sgdamore@opensolaris.org /* Register 02 PHY Identifier Register 1 */ 114*9610Sgdamore@opensolaris.org 115*9610Sgdamore@opensolaris.org /* Register 03 PHY Identifier Register 2 */ 116*9610Sgdamore@opensolaris.org 117*9610Sgdamore@opensolaris.org #define PHY_IDR2_OUILSB (0x3f << 10) /* Bits 19-24 of OUI */ 118*9610Sgdamore@opensolaris.org #define PHY_IDR2_VNDMDL (0x3f << 4) /* vendor Model no. */ 119*9610Sgdamore@opensolaris.org #define PHY_IDR2_MDLREV (0xf << 0) /* Model revision no. */ 120*9610Sgdamore@opensolaris.org 121*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 122*9610Sgdamore@opensolaris.org /* 123*9610Sgdamore@opensolaris.org * Register 04 Auto-Negotiation Advertisement Register (nway1Reg) 124*9610Sgdamore@opensolaris.org * This register will hold the different modes of operation to be advertised to 125*9610Sgdamore@opensolaris.org * the far-end PHY. 126*9610Sgdamore@opensolaris.org */ 127*9610Sgdamore@opensolaris.org 128*9610Sgdamore@opensolaris.org #define PHY_ANAR_NP (1 << 15) /* Next Page bit */ 129*9610Sgdamore@opensolaris.org #define PHY_ANAR_ACK (1 << 14) /* Acks reception of Link Partner */ 130*9610Sgdamore@opensolaris.org /* Capability word */ 131*9610Sgdamore@opensolaris.org #define PHY_ANAR_RF (1 << 13) /* Advertise Remote Fault det. cap. */ 132*9610Sgdamore@opensolaris.org #define PHY_ANAR_RES1 (0x7 << 10) /* 10-12 reserved */ 133*9610Sgdamore@opensolaris.org #define PHY_ANAR_T4 (1 << 9) /* Advertise 100Base-T4 Capability */ 134*9610Sgdamore@opensolaris.org #define PHY_ANAR_TXFDX (1 << 8) /* Advertise 100Base-TX FDX Cap. */ 135*9610Sgdamore@opensolaris.org #define PHY_ANAR_TX (1 << 7) /* Advertise 100Base-TX Cap. */ 136*9610Sgdamore@opensolaris.org #define PHY_ANAR_10FDX (1 << 6) /* Advertise 10Base-T FDX Cap. */ 137*9610Sgdamore@opensolaris.org #define PHY_ANAR_10 (1 << 5) /* Advertise 10Base-T Cap. */ 138*9610Sgdamore@opensolaris.org #define PHY_ANAR_SELECT (0x1f << 0) /* Binary Encoded selector supported */ 139*9610Sgdamore@opensolaris.org /* this node. Currently only CSMA/CD */ 140*9610Sgdamore@opensolaris.org /* <00001> is specified */ 141*9610Sgdamore@opensolaris.org 142*9610Sgdamore@opensolaris.org #define PHY_SELECTOR 1 /* Default selector for CSMA/CD */ 143*9610Sgdamore@opensolaris.org /* 144*9610Sgdamore@opensolaris.org * Priority scheme (from highest to lowest) for Auto Link Negotiation: 145*9610Sgdamore@opensolaris.org * 1 - 100Base-TX Full Duplex 146*9610Sgdamore@opensolaris.org * 2 - 100Base-T4 147*9610Sgdamore@opensolaris.org * 3 - 100Base-TX 148*9610Sgdamore@opensolaris.org * 4 - 10Base-T Full Duplex 149*9610Sgdamore@opensolaris.org * 5 - 10Base-T 150*9610Sgdamore@opensolaris.org */ 151*9610Sgdamore@opensolaris.org 152*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 153*9610Sgdamore@opensolaris.org /* 154*9610Sgdamore@opensolaris.org * Register 05 Auto-Negotiation Link Partner Ability Reg 155*9610Sgdamore@opensolaris.org * This register contains the Link Partners capabilities after NWay 156*9610Sgdamore@opensolaris.org * Auto-Negotiation is complete. 157*9610Sgdamore@opensolaris.org */ 158*9610Sgdamore@opensolaris.org 159*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_NP (1 << 15) /* Next page Bit */ 160*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_ACK (1 << 14) /* Link Partner acks reception of our */ 161*9610Sgdamore@opensolaris.org /* capability data word */ 162*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_RF (1 << 13) /* LP indicates Remote fault */ 163*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_RES1 (0x7 << 10) /* 10-12 reserved */ 164*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_T4 (1 << 9) /* 100Base-T4 supported by LP */ 165*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_TXFDX (1 << 8) /* 100Base-TX FDX supp. by LP */ 166*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_TX (1 << 7) /* 100Base-TX supp. by LP */ 167*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_10FDX (1 << 6) /* 10Base-T FDX supp. by LP */ 168*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_10 (1 << 5) /* 10Base-T supp. by LP */ 169*9610Sgdamore@opensolaris.org #define PHY_ANLPAR_SELECT (0x1f << 0) /* LP's binary encoded node selector */ 170*9610Sgdamore@opensolaris.org /* Currently only CSMA/CD is <00001> */ 171*9610Sgdamore@opensolaris.org /* is specified */ 172*9610Sgdamore@opensolaris.org 173*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 174*9610Sgdamore@opensolaris.org /* 175*9610Sgdamore@opensolaris.org * Register 06 Auto-Negotiation Expansion Register 176*9610Sgdamore@opensolaris.org * This register contains additional status for NWay Auto-Negotiation 177*9610Sgdamore@opensolaris.org */ 178*9610Sgdamore@opensolaris.org 179*9610Sgdamore@opensolaris.org #define PHY_ANER_RES1 (0x7ff << 5) /* 5-15 reserved */ 180*9610Sgdamore@opensolaris.org #define PHY_ANER_MLF (1 << 4) /* Multiple Link faults occured */ 181*9610Sgdamore@opensolaris.org #define PHY_ANER_LPNP (1 << 3) /* LP supports Next Page negotiation */ 182*9610Sgdamore@opensolaris.org #define PHY_ANER_NPABLE (1 << 2) /* This node can send additional */ 183*9610Sgdamore@opensolaris.org /* Next Pages. Should be 0 for DP83840 */ 184*9610Sgdamore@opensolaris.org #define PHY_ANER_PAGERX (1 << 1) /* new LINK Code Word Page recvd. */ 185*9610Sgdamore@opensolaris.org #define PHY_ANER_LPNW (1 << 0) /* LP supports NWay Auto-negotiation */ 186*9610Sgdamore@opensolaris.org 187*9610Sgdamore@opensolaris.org 188*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 189*9610Sgdamore@opensolaris.org 190*9610Sgdamore@opensolaris.org /* Registers 7-15 are reserved for future assignments by MII working group */ 191*9610Sgdamore@opensolaris.org /* Do not write to these registers */ 192*9610Sgdamore@opensolaris.org 193*9610Sgdamore@opensolaris.org /* Registers 16-17 are reserved for future assignment by Vendor */ 194*9610Sgdamore@opensolaris.org /* Do not write to these registers */ 195*9610Sgdamore@opensolaris.org 196*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 197*9610Sgdamore@opensolaris.org 198*9610Sgdamore@opensolaris.org /* 199*9610Sgdamore@opensolaris.org * Register 18 Disconnect Counter 200*9610Sgdamore@opensolaris.org * This 16-bit counter is incremented for every disconnect event. It rolls over 201*9610Sgdamore@opensolaris.org * when full. 202*9610Sgdamore@opensolaris.org */ 203*9610Sgdamore@opensolaris.org 204*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 205*9610Sgdamore@opensolaris.org /* 206*9610Sgdamore@opensolaris.org * Register 19 False Carrier Sense Counter 207*9610Sgdamore@opensolaris.org * This 16-bit counter is incremented for each false carrier event (i.e. carrier 208*9610Sgdamore@opensolaris.org * assertion without JK detect). It freezes when full. 209*9610Sgdamore@opensolaris.org */ 210*9610Sgdamore@opensolaris.org 211*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 212*9610Sgdamore@opensolaris.org /* 213*9610Sgdamore@opensolaris.org * Register 20 NWay Test Register 214*9610Sgdamore@opensolaris.org */ 215*9610Sgdamore@opensolaris.org #define PHY_NWAYTR_RES1 (0xff << 8) /* 8-15 reserved */ 216*9610Sgdamore@opensolaris.org #define PHY_NWAYTR_LPBK (1 << 7) /* Puts NWay into Loopback mode */ 217*9610Sgdamore@opensolaris.org #define PHY_NWAYTR_RES2 (0x7f << 0) /* 0-6 reserved */ 218*9610Sgdamore@opensolaris.org 219*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 220*9610Sgdamore@opensolaris.org /* 221*9610Sgdamore@opensolaris.org * Register 21 RX_ER Counter 222*9610Sgdamore@opensolaris.org * This 16-bit counter is incremented once per valid packet (i.e. no collision 223*9610Sgdamore@opensolaris.org * occured during packet reception), if there is one or more receive error 224*9610Sgdamore@opensolaris.org * condition during the packet reception. The counter is incremented at the end 225*9610Sgdamore@opensolaris.org * of the packet reception. 226*9610Sgdamore@opensolaris.org */ 227*9610Sgdamore@opensolaris.org 228*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 229*9610Sgdamore@opensolaris.org /* 230*9610Sgdamore@opensolaris.org * Register 22 Silicon Revision Register 231*9610Sgdamore@opensolaris.org * Contains information on silicon revision 232*9610Sgdamore@opensolaris.org * This register will be incremented for any change made to the device. 233*9610Sgdamore@opensolaris.org */ 234*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 235*9610Sgdamore@opensolaris.org /* 236*9610Sgdamore@opensolaris.org * Register 23 CS Configuration Register 237*9610Sgdamore@opensolaris.org */ 238*9610Sgdamore@opensolaris.org 239*9610Sgdamore@opensolaris.org #define PHY_CSCR_NRZIDIS (1 << 15) /* NRZI disabled (for FDDI) */ 240*9610Sgdamore@opensolaris.org #define PHY_CSCR_RES1 (1 << 14) /* reserved */ 241*9610Sgdamore@opensolaris.org #define PHY_CSCR_TOCDIS (1 << 13) /* disable Timeout counter */ 242*9610Sgdamore@opensolaris.org /* in descrambler */ 243*9610Sgdamore@opensolaris.org #define PHY_CSCR_REPTR (1 << 12) /* Mode1: Node = 0, repeater = 1 */ 244*9610Sgdamore@opensolaris.org #define PHY_CSCR_ENCSEL (1 << 11) /* encoder: 0 = MLT-3, 1 = binary */ 245*9610Sgdamore@opensolaris.org #define PHY_CSCR_RES2 (0x7 << 8) /* 8-10 reserved */ 246*9610Sgdamore@opensolaris.org #define PHY_CSCR_CLK25M (1 << 7) /* Tristates CLK25M */ 247*9610Sgdamore@opensolaris.org #define PHY_CSCR_FLN100 (1 << 6) /* 0 = force good link in 100Mbps */ 248*9610Sgdamore@opensolaris.org #define PHY_CSCR_FCONN (1 << 5) /* 1 = bypass disconnect function */ 249*9610Sgdamore@opensolaris.org #define PHY_CSCR_TXOFF (1 << 4) /* 1 = Pulls TD from phaser ckt low */ 250*9610Sgdamore@opensolaris.org #define PHY_CSCR_RES3 (1 << 3) /* reserved */ 251*9610Sgdamore@opensolaris.org #define PHY_CSCR_CSTSEN (1 << 2) /* LED1 pin for connection status */ 252*9610Sgdamore@opensolaris.org #define PHY_CSCR_10FDXE (1 << 1) /* LED4 pin for 10Base-T FDX */ 253*9610Sgdamore@opensolaris.org #define PHY_CSCR_RES4 (1 << 0) /* reserved */ 254*9610Sgdamore@opensolaris.org 255*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 256*9610Sgdamore@opensolaris.org /* 257*9610Sgdamore@opensolaris.org * Register 24 Loopback, Bypass, Receiver Error Mask Reg 258*9610Sgdamore@opensolaris.org * The high byte of this register configures the DP83840 whilst its low byte 259*9610Sgdamore@opensolaris.org * programs the receive error types to be reported in real time as a HEX code 260*9610Sgdamore@opensolaris.org * across the MII RXD<3:0> interface. 261*9610Sgdamore@opensolaris.org */ 262*9610Sgdamore@opensolaris.org 263*9610Sgdamore@opensolaris.org #define PHY_LBREMR_BPEB (1 << 15) /* Bypass Elasticity buffer */ 264*9610Sgdamore@opensolaris.org #define PHY_LBREMR_BP4B5B (1 << 14) /* Bypass 4B5B and 5B4B encoder */ 265*9610Sgdamore@opensolaris.org #define PHY_LBREMR_BPSCR (1 << 13) /* Bypass scrambler/descrambler */ 266*9610Sgdamore@opensolaris.org #define PHY_LBREMR_BPALIGN (1 << 12) /* Bypass symbol alignment ckt */ 267*9610Sgdamore@opensolaris.org #define PHY_LBREMR_EWRAP (1 << 11) /* 10Base-T ENDEC Loopback */ 268*9610Sgdamore@opensolaris.org #define PHY_LBREMR_XWRAP (1 << 10) /* 10Base-T Transceiver loopback */ 269*9610Sgdamore@opensolaris.org #define PHY_LBREMR_LB (0x3 << 8) /* Twister and remote loopback */ 270*9610Sgdamore@opensolaris.org #define PHY_LBREMR_RES1 (0x7 << 5) /* Reserved */ 271*9610Sgdamore@opensolaris.org #define PHY_LBREMR_CODE (1 << 4) /* Report det. of Code Error */ 272*9610Sgdamore@opensolaris.org #define PHY_LBREMR_PME (1 << 3) /* Report det. of Pre-mature End err */ 273*9610Sgdamore@opensolaris.org #define PHY_LBREMR_LINK (1 << 2) /* Report det. of Link Error */ 274*9610Sgdamore@opensolaris.org #define PHY_LBREMR_PKT (1 << 1) /* Report det. of Packet error */ 275*9610Sgdamore@opensolaris.org #define PHY_LBREMR_EB (1 << 0) /* Report det. of Elasticty buf err */ 276*9610Sgdamore@opensolaris.org 277*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 278*9610Sgdamore@opensolaris.org /* 279*9610Sgdamore@opensolaris.org * Register 25 PHY Address Register 280*9610Sgdamore@opensolaris.org */ 281*9610Sgdamore@opensolaris.org 282*9610Sgdamore@opensolaris.org #define PHY_AR_RES1 (0x1ff << 7) /* reserved */ 283*9610Sgdamore@opensolaris.org #define PHY_AR_SPEED10 (1 << 6) /* speed : 1 = 10 Mbps, 0 - 100 Mbps */ 284*9610Sgdamore@opensolaris.org #define PHY_AR_CONSTS (1 << 5) /* status of the disconnect function */ 285*9610Sgdamore@opensolaris.org #define PHY_AR_ADDR (0x1f << 0) /* PHY Address */ 286*9610Sgdamore@opensolaris.org 287*9610Sgdamore@opensolaris.org /* 288*9610Sgdamore@opensolaris.org * The PHYAD<4:0> allow 32 unique PHY addresses. The PHYAD<4:0> share the RX_ER, 289*9610Sgdamore@opensolaris.org * PHYAD3, CRS, ENCSEL ald LBEN pins of the PHY. By patching the PHYAD address 290*9610Sgdamore@opensolaris.org * pins with a light pull-up or pull-down resistor, the PMD address can be 291*9610Sgdamore@opensolaris.org * strobed and stored in these register location during Reset or Power-on reset 292*9610Sgdamore@opensolaris.org * time. 293*9610Sgdamore@opensolaris.org * 294*9610Sgdamore@opensolaris.org * The first PHY address bit transmitted or received is the MSB of the address. 295*9610Sgdamore@opensolaris.org * A PHY connected to a station management entity via an interface connector 296*9610Sgdamore@opensolaris.org * shall always respond to PHY address < 00000 > . A station management entity 297*9610Sgdamore@opensolaris.org * connected to multiple PHY entities must know the appropriate PHY address of 298*9610Sgdamore@opensolaris.org * each PHY entity. PHY address should be set to < 00001 > for a single 299*9610Sgdamore@opensolaris.org * PHY entity. A PHY address of < 00000 > will cause the Isolate bit 0: < 10 > 300*9610Sgdamore@opensolaris.org * to be set to one. 301*9610Sgdamore@opensolaris.org */ 302*9610Sgdamore@opensolaris.org 303*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 304*9610Sgdamore@opensolaris.org /* 305*9610Sgdamore@opensolaris.org * Register 26 Reserverd for future assignement by vendor 306*9610Sgdamore@opensolaris.org */ 307*9610Sgdamore@opensolaris.org 308*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 309*9610Sgdamore@opensolaris.org /* 310*9610Sgdamore@opensolaris.org * Register 27 10 Mbps TPI Status Register 311*9610Sgdamore@opensolaris.org */ 312*9610Sgdamore@opensolaris.org 313*9610Sgdamore@opensolaris.org #define PHY_TPISR_RES1 (0x3f << 10) /* reserved */ 314*9610Sgdamore@opensolaris.org #define PHY_TPISR_10BTSER (1 << 9) /* 10BASE-T Serial mode */ 315*9610Sgdamore@opensolaris.org #define PHY_TPISR_RES2 (0x1ff << 0) /* reserved */ 316*9610Sgdamore@opensolaris.org 317*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 318*9610Sgdamore@opensolaris.org /* 319*9610Sgdamore@opensolaris.org * Register 28 10 Mbps Network I/F Configuration Register 320*9610Sgdamore@opensolaris.org */ 321*9610Sgdamore@opensolaris.org 322*9610Sgdamore@opensolaris.org #define PHY_NICR_RES1 (0x3ff << 6) /* reserved */ 323*9610Sgdamore@opensolaris.org #define PHY_NICR_LD (1 << 5) /* Link disable */ 324*9610Sgdamore@opensolaris.org #define PHY_NICR_HBE (1 << 4) /* Enable Heart beat function */ 325*9610Sgdamore@opensolaris.org #define PHY_NICR_UTP (1 << 3) /* 1 = UTP, 0 = STP */ 326*9610Sgdamore@opensolaris.org #define PHY_NICR_LSS (1 << 2) /* Low Squelch select */ 327*9610Sgdamore@opensolaris.org #define PHY_NICR_RES2 (1 << 1) /* reserved */ 328*9610Sgdamore@opensolaris.org #define PHY_NICR_JBEN (1 << 0) /* Enables Jabber function in FDX */ 329*9610Sgdamore@opensolaris.org /* or xwrap mode */ 330*9610Sgdamore@opensolaris.org 331*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 332*9610Sgdamore@opensolaris.org 333*9610Sgdamore@opensolaris.org /* Registers 29-31 are reserved for future assignment by Vendor */ 334*9610Sgdamore@opensolaris.org /* Do not write to these registers */ 335*9610Sgdamore@opensolaris.org 336*9610Sgdamore@opensolaris.org /* 337*9610Sgdamore@opensolaris.org * QSI 6612 Physical layer device specific register bits. 338*9610Sgdamore@opensolaris.org * Addition Interface Technologies Group (NPG) 8/28/1997. 339*9610Sgdamore@opensolaris.org */ 340*9610Sgdamore@opensolaris.org #define PHY_BTXPC_DSCRAM 0x01 /* Disable data scrambling */ 341*9610Sgdamore@opensolaris.org 342*9610Sgdamore@opensolaris.org /* ************************************************************************ */ 343*9610Sgdamore@opensolaris.org 344*9610Sgdamore@opensolaris.org #endif /* HME_PHY_H */ 345