xref: /onnv-gate/usr/src/uts/common/io/chxge/com/fpga_defs.h (revision 3833:45d8d0ee8613)
1*3833Sxw161283 /*
2*3833Sxw161283  * CDDL HEADER START
3*3833Sxw161283  *
4*3833Sxw161283  * The contents of this file are subject to the terms of the
5*3833Sxw161283  * Common Development and Distribution License (the "License").
6*3833Sxw161283  * You may not use this file except in compliance with the License.
7*3833Sxw161283  *
8*3833Sxw161283  * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
9*3833Sxw161283  * or http://www.opensolaris.org/os/licensing.
10*3833Sxw161283  * See the License for the specific language governing permissions
11*3833Sxw161283  * and limitations under the License.
12*3833Sxw161283  *
13*3833Sxw161283  * When distributing Covered Code, include this CDDL HEADER in each
14*3833Sxw161283  * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
15*3833Sxw161283  * If applicable, add the following below this CDDL HEADER, with the
16*3833Sxw161283  * fields enclosed by brackets "[]" replaced with your own identifying
17*3833Sxw161283  * information: Portions Copyright [yyyy] [name of copyright owner]
18*3833Sxw161283  *
19*3833Sxw161283  * CDDL HEADER END
20*3833Sxw161283  */
21*3833Sxw161283 
22*3833Sxw161283 /*
23*3833Sxw161283  * Copyright (C) 2003-2005 Chelsio Communications.  All rights reserved.
24*3833Sxw161283  */
25*3833Sxw161283 
26*3833Sxw161283 /*
27*3833Sxw161283  * FPGA specific definitions
28*3833Sxw161283  */
29*3833Sxw161283 
30*3833Sxw161283 #pragma ident	"%Z%%M%	%I%	%E% SMI"	/* fpga_defs.h */
31*3833Sxw161283 
32*3833Sxw161283 #ifndef __CHELSIO_FPGA_DEFS_H__
33*3833Sxw161283 #define __CHELSIO_FPGA_DEFS_H__
34*3833Sxw161283 
35*3833Sxw161283 #define FPGA_PCIX_ADDR_VERSION               0xA08
36*3833Sxw161283 #define FPGA_PCIX_ADDR_STAT                  0xA0C
37*3833Sxw161283 
38*3833Sxw161283 /* FPGA master interrupt Cause/Enable bits */
39*3833Sxw161283 #define FPGA_PCIX_INTERRUPT_SGE_ERROR        0x1
40*3833Sxw161283 #define FPGA_PCIX_INTERRUPT_SGE_DATA         0x2
41*3833Sxw161283 #define FPGA_PCIX_INTERRUPT_TP               0x4
42*3833Sxw161283 #define FPGA_PCIX_INTERRUPT_MC3              0x8
43*3833Sxw161283 #define FPGA_PCIX_INTERRUPT_GMAC             0x10
44*3833Sxw161283 #define FPGA_PCIX_INTERRUPT_PCIX             0x20
45*3833Sxw161283 
46*3833Sxw161283 /* TP interrupt register addresses */
47*3833Sxw161283 #define FPGA_TP_ADDR_INTERRUPT_ENABLE        0xA10
48*3833Sxw161283 #define FPGA_TP_ADDR_INTERRUPT_CAUSE         0xA14
49*3833Sxw161283 #define FPGA_TP_ADDR_VERSION                 0xA18
50*3833Sxw161283 
51*3833Sxw161283 /* TP interrupt Cause/Enable bits */
52*3833Sxw161283 #define FPGA_TP_INTERRUPT_MC4                0x1
53*3833Sxw161283 #define FPGA_TP_INTERRUPT_MC5                0x2
54*3833Sxw161283 
55*3833Sxw161283 /*
56*3833Sxw161283  * PM interrupt register addresses
57*3833Sxw161283  */
58*3833Sxw161283 #define FPGA_MC3_REG_INTRENABLE              0xA20
59*3833Sxw161283 #define FPGA_MC3_REG_INTRCAUSE               0xA24
60*3833Sxw161283 #define FPGA_MC3_REG_VERSION                 0xA28
61*3833Sxw161283 
62*3833Sxw161283 /*
63*3833Sxw161283  * GMAC interrupt register addresses
64*3833Sxw161283  */
65*3833Sxw161283 #define FPGA_GMAC_ADDR_INTERRUPT_ENABLE      0xA30
66*3833Sxw161283 #define FPGA_GMAC_ADDR_INTERRUPT_CAUSE       0xA34
67*3833Sxw161283 #define FPGA_GMAC_ADDR_VERSION               0xA38
68*3833Sxw161283 
69*3833Sxw161283 /* GMAC Cause/Enable bits */
70*3833Sxw161283 #define FPGA_GMAC_INTERRUPT_PORT0            0x1
71*3833Sxw161283 #define FPGA_GMAC_INTERRUPT_PORT1            0x2
72*3833Sxw161283 #define FPGA_GMAC_INTERRUPT_PORT2            0x4
73*3833Sxw161283 #define FPGA_GMAC_INTERRUPT_PORT3            0x8
74*3833Sxw161283 
75*3833Sxw161283 /* MI0 registers */
76*3833Sxw161283 #define A_MI0_CLK 0xb00
77*3833Sxw161283 
78*3833Sxw161283 #define S_MI0_CLK_DIV    0
79*3833Sxw161283 #define M_MI0_CLK_DIV    0xff
80*3833Sxw161283 #define V_MI0_CLK_DIV(x) ((x) << S_MI0_CLK_DIV)
81*3833Sxw161283 #define G_MI0_CLK_DIV(x) (((x) >> S_MI0_CLK_DIV) & M_MI0_CLK_DIV)
82*3833Sxw161283 
83*3833Sxw161283 #define S_MI0_CLK_CNT    8
84*3833Sxw161283 #define M_MI0_CLK_CNT    0xff
85*3833Sxw161283 #define V_MI0_CLK_CNT(x) ((x) << S_MI0_CLK_CNT)
86*3833Sxw161283 #define G_MI0_CLK_CNT(x) (((x) >> S_MI0_CLK_CNT) & M_MI0_CLK_CNT)
87*3833Sxw161283 
88*3833Sxw161283 #define A_MI0_CSR 0xb04
89*3833Sxw161283 
90*3833Sxw161283 #define S_MI0_CSR_POLL    0
91*3833Sxw161283 #define V_MI0_CSR_POLL(x) ((x) << S_MI0_CSR_POLL)
92*3833Sxw161283 #define F_MI0_CSR_POLL    V_MI0_CSR_POLL(1U)
93*3833Sxw161283 
94*3833Sxw161283 #define S_MI0_PREAMBLE    1
95*3833Sxw161283 #define V_MI0_PREAMBLE(x) ((x) << S_MI0_PREAMBLE)
96*3833Sxw161283 #define F_MI0_PREAMBLE    V_MI0_PREAMBLE(1U)
97*3833Sxw161283 
98*3833Sxw161283 #define S_MI0_INTR_ENABLE    2
99*3833Sxw161283 #define V_MI0_INTR_ENABLE(x) ((x) << S_MI0_INTR_ENABLE)
100*3833Sxw161283 #define F_MI0_INTR_ENABLE    V_MI0_INTR_ENABLE(1U)
101*3833Sxw161283 
102*3833Sxw161283 #define S_MI0_BUSY    3
103*3833Sxw161283 #define V_MI0_BUSY(x) ((x) << S_MI0_BUSY)
104*3833Sxw161283 #define F_MI0_BUSY    V_MI0_BUSY(1U)
105*3833Sxw161283 
106*3833Sxw161283 #define S_MI0_MDIO    4
107*3833Sxw161283 #define V_MI0_MDIO(x) ((x) << S_MI0_MDIO)
108*3833Sxw161283 #define F_MI0_MDIO    V_MI0_MDIO(1U)
109*3833Sxw161283 
110*3833Sxw161283 #define A_MI0_ADDR 0xb08
111*3833Sxw161283 
112*3833Sxw161283 #define S_MI0_PHY_REG_ADDR    0
113*3833Sxw161283 #define M_MI0_PHY_REG_ADDR    0x1f
114*3833Sxw161283 #define V_MI0_PHY_REG_ADDR(x) ((x) << S_MI0_PHY_REG_ADDR)
115*3833Sxw161283 #define G_MI0_PHY_REG_ADDR(x) (((x) >> S_MI0_PHY_REG_ADDR) & M_MI0_PHY_REG_ADDR)
116*3833Sxw161283 
117*3833Sxw161283 #define S_MI0_PHY_ADDR    5
118*3833Sxw161283 #define M_MI0_PHY_ADDR    0x1f
119*3833Sxw161283 #define V_MI0_PHY_ADDR(x) ((x) << S_MI0_PHY_ADDR)
120*3833Sxw161283 #define G_MI0_PHY_ADDR(x) (((x) >> S_MI0_PHY_ADDR) & M_MI0_PHY_ADDR)
121*3833Sxw161283 
122*3833Sxw161283 #define A_MI0_DATA_EXT 0xb0c
123*3833Sxw161283 #define A_MI0_DATA_INT 0xb10
124*3833Sxw161283 
125*3833Sxw161283 /* GMAC registers */
126*3833Sxw161283 #define A_GMAC_MACID_LO 0x28
127*3833Sxw161283 #define A_GMAC_MACID_HI 0x2c
128*3833Sxw161283 #define A_GMAC_CSR 0x30
129*3833Sxw161283 
130*3833Sxw161283 #define S_INTERFACE    0
131*3833Sxw161283 #define M_INTERFACE    0x3
132*3833Sxw161283 #define V_INTERFACE(x) ((x) << S_INTERFACE)
133*3833Sxw161283 #define G_INTERFACE(x) (((x) >> S_INTERFACE) & M_INTERFACE)
134*3833Sxw161283 
135*3833Sxw161283 #define S_MAC_TX_ENABLE    2
136*3833Sxw161283 #define V_MAC_TX_ENABLE(x) ((x) << S_MAC_TX_ENABLE)
137*3833Sxw161283 #define F_MAC_TX_ENABLE    V_MAC_TX_ENABLE(1U)
138*3833Sxw161283 
139*3833Sxw161283 #define S_MAC_RX_ENABLE    3
140*3833Sxw161283 #define V_MAC_RX_ENABLE(x) ((x) << S_MAC_RX_ENABLE)
141*3833Sxw161283 #define F_MAC_RX_ENABLE    V_MAC_RX_ENABLE(1U)
142*3833Sxw161283 
143*3833Sxw161283 #define S_MAC_LB_ENABLE    4
144*3833Sxw161283 #define V_MAC_LB_ENABLE(x) ((x) << S_MAC_LB_ENABLE)
145*3833Sxw161283 #define F_MAC_LB_ENABLE    V_MAC_LB_ENABLE(1U)
146*3833Sxw161283 
147*3833Sxw161283 #define S_MAC_SPEED    5
148*3833Sxw161283 #define M_MAC_SPEED    0x3
149*3833Sxw161283 #define V_MAC_SPEED(x) ((x) << S_MAC_SPEED)
150*3833Sxw161283 #define G_MAC_SPEED(x) (((x) >> S_MAC_SPEED) & M_MAC_SPEED)
151*3833Sxw161283 
152*3833Sxw161283 #define S_MAC_HD_FC_ENABLE    7
153*3833Sxw161283 #define V_MAC_HD_FC_ENABLE(x) ((x) << S_MAC_HD_FC_ENABLE)
154*3833Sxw161283 #define F_MAC_HD_FC_ENABLE    V_MAC_HD_FC_ENABLE(1U)
155*3833Sxw161283 
156*3833Sxw161283 #define S_MAC_HALF_DUPLEX    8
157*3833Sxw161283 #define V_MAC_HALF_DUPLEX(x) ((x) << S_MAC_HALF_DUPLEX)
158*3833Sxw161283 #define F_MAC_HALF_DUPLEX    V_MAC_HALF_DUPLEX(1U)
159*3833Sxw161283 
160*3833Sxw161283 #define S_MAC_PROMISC    9
161*3833Sxw161283 #define V_MAC_PROMISC(x) ((x) << S_MAC_PROMISC)
162*3833Sxw161283 #define F_MAC_PROMISC    V_MAC_PROMISC(1U)
163*3833Sxw161283 
164*3833Sxw161283 #define S_MAC_MC_ENABLE    10
165*3833Sxw161283 #define V_MAC_MC_ENABLE(x) ((x) << S_MAC_MC_ENABLE)
166*3833Sxw161283 #define F_MAC_MC_ENABLE    V_MAC_MC_ENABLE(1U)
167*3833Sxw161283 
168*3833Sxw161283 #define S_MAC_RESET    11
169*3833Sxw161283 #define V_MAC_RESET(x) ((x) << S_MAC_RESET)
170*3833Sxw161283 #define F_MAC_RESET    V_MAC_RESET(1U)
171*3833Sxw161283 
172*3833Sxw161283 #define S_MAC_RX_PAUSE_ENABLE    12
173*3833Sxw161283 #define V_MAC_RX_PAUSE_ENABLE(x) ((x) << S_MAC_RX_PAUSE_ENABLE)
174*3833Sxw161283 #define F_MAC_RX_PAUSE_ENABLE    V_MAC_RX_PAUSE_ENABLE(1U)
175*3833Sxw161283 
176*3833Sxw161283 #define S_MAC_TX_PAUSE_ENABLE    13
177*3833Sxw161283 #define V_MAC_TX_PAUSE_ENABLE(x) ((x) << S_MAC_TX_PAUSE_ENABLE)
178*3833Sxw161283 #define F_MAC_TX_PAUSE_ENABLE    V_MAC_TX_PAUSE_ENABLE(1U)
179*3833Sxw161283 
180*3833Sxw161283 #define S_MAC_LWM_ENABLE    14
181*3833Sxw161283 #define V_MAC_LWM_ENABLE(x) ((x) << S_MAC_LWM_ENABLE)
182*3833Sxw161283 #define F_MAC_LWM_ENABLE    V_MAC_LWM_ENABLE(1U)
183*3833Sxw161283 
184*3833Sxw161283 #define S_MAC_MAGIC_PKT_ENABLE    15
185*3833Sxw161283 #define V_MAC_MAGIC_PKT_ENABLE(x) ((x) << S_MAC_MAGIC_PKT_ENABLE)
186*3833Sxw161283 #define F_MAC_MAGIC_PKT_ENABLE    V_MAC_MAGIC_PKT_ENABLE(1U)
187*3833Sxw161283 
188*3833Sxw161283 #define S_MAC_ISL_ENABLE    16
189*3833Sxw161283 #define V_MAC_ISL_ENABLE(x) ((x) << S_MAC_ISL_ENABLE)
190*3833Sxw161283 #define F_MAC_ISL_ENABLE    V_MAC_ISL_ENABLE(1U)
191*3833Sxw161283 
192*3833Sxw161283 #define S_MAC_JUMBO_ENABLE    17
193*3833Sxw161283 #define V_MAC_JUMBO_ENABLE(x) ((x) << S_MAC_JUMBO_ENABLE)
194*3833Sxw161283 #define F_MAC_JUMBO_ENABLE    V_MAC_JUMBO_ENABLE(1U)
195*3833Sxw161283 
196*3833Sxw161283 #define S_MAC_RX_PAD_ENABLE    18
197*3833Sxw161283 #define V_MAC_RX_PAD_ENABLE(x) ((x) << S_MAC_RX_PAD_ENABLE)
198*3833Sxw161283 #define F_MAC_RX_PAD_ENABLE    V_MAC_RX_PAD_ENABLE(1U)
199*3833Sxw161283 
200*3833Sxw161283 #define S_MAC_RX_CRC_ENABLE    19
201*3833Sxw161283 #define V_MAC_RX_CRC_ENABLE(x) ((x) << S_MAC_RX_CRC_ENABLE)
202*3833Sxw161283 #define F_MAC_RX_CRC_ENABLE    V_MAC_RX_CRC_ENABLE(1U)
203*3833Sxw161283 
204*3833Sxw161283 #define A_GMAC_IFS 0x34
205*3833Sxw161283 
206*3833Sxw161283 #define S_MAC_IFS2    0
207*3833Sxw161283 #define M_MAC_IFS2    0x3f
208*3833Sxw161283 #define V_MAC_IFS2(x) ((x) << S_MAC_IFS2)
209*3833Sxw161283 #define G_MAC_IFS2(x) (((x) >> S_MAC_IFS2) & M_MAC_IFS2)
210*3833Sxw161283 
211*3833Sxw161283 #define S_MAC_IFS1    8
212*3833Sxw161283 #define M_MAC_IFS1    0x7f
213*3833Sxw161283 #define V_MAC_IFS1(x) ((x) << S_MAC_IFS1)
214*3833Sxw161283 #define G_MAC_IFS1(x) (((x) >> S_MAC_IFS1) & M_MAC_IFS1)
215*3833Sxw161283 
216*3833Sxw161283 #define A_GMAC_JUMBO_FRAME_LEN 0x38
217*3833Sxw161283 #define A_GMAC_LNK_DLY 0x3c
218*3833Sxw161283 #define A_GMAC_PAUSETIME 0x40
219*3833Sxw161283 #define A_GMAC_MCAST_LO 0x44
220*3833Sxw161283 #define A_GMAC_MCAST_HI 0x48
221*3833Sxw161283 #define A_GMAC_MCAST_MASK_LO 0x4c
222*3833Sxw161283 #define A_GMAC_MCAST_MASK_HI 0x50
223*3833Sxw161283 #define A_GMAC_RMT_CNT 0x54
224*3833Sxw161283 #define A_GMAC_RMT_DATA 0x58
225*3833Sxw161283 #define A_GMAC_BACKOFF_SEED 0x5c
226*3833Sxw161283 #define A_GMAC_TXF_THRES 0x60
227*3833Sxw161283 
228*3833Sxw161283 #define S_TXF_READ_THRESHOLD    0
229*3833Sxw161283 #define M_TXF_READ_THRESHOLD    0xff
230*3833Sxw161283 #define V_TXF_READ_THRESHOLD(x) ((x) << S_TXF_READ_THRESHOLD)
231*3833Sxw161283 #define G_TXF_READ_THRESHOLD(x) (((x) >> S_TXF_READ_THRESHOLD) & M_TXF_READ_THRESHOLD)
232*3833Sxw161283 
233*3833Sxw161283 #define S_TXF_WRITE_THRESHOLD    16
234*3833Sxw161283 #define M_TXF_WRITE_THRESHOLD    0xff
235*3833Sxw161283 #define V_TXF_WRITE_THRESHOLD(x) ((x) << S_TXF_WRITE_THRESHOLD)
236*3833Sxw161283 #define G_TXF_WRITE_THRESHOLD(x) (((x) >> S_TXF_WRITE_THRESHOLD) & M_TXF_WRITE_THRESHOLD)
237*3833Sxw161283 
238*3833Sxw161283 #define MAC_REG_BASE 0x600
239*3833Sxw161283 #define MAC_REG_ADDR(idx, reg) (MAC_REG_BASE + (idx) * 128 + (reg))
240*3833Sxw161283 
241*3833Sxw161283 #define MAC_REG_IDLO(idx)              MAC_REG_ADDR(idx, A_GMAC_MACID_LO)
242*3833Sxw161283 #define MAC_REG_IDHI(idx)              MAC_REG_ADDR(idx, A_GMAC_MACID_HI)
243*3833Sxw161283 #define MAC_REG_CSR(idx)               MAC_REG_ADDR(idx, A_GMAC_CSR)
244*3833Sxw161283 #define MAC_REG_IFS(idx)               MAC_REG_ADDR(idx, A_GMAC_IFS)
245*3833Sxw161283 #define MAC_REG_LARGEFRAMELENGTH(idx) MAC_REG_ADDR(idx, A_GMAC_JUMBO_FRAME_LEN)
246*3833Sxw161283 #define MAC_REG_LINKDLY(idx)           MAC_REG_ADDR(idx, A_GMAC_LNK_DLY)
247*3833Sxw161283 #define MAC_REG_PAUSETIME(idx)         MAC_REG_ADDR(idx, A_GMAC_PAUSETIME)
248*3833Sxw161283 #define MAC_REG_CASTLO(idx)            MAC_REG_ADDR(idx, A_GMAC_MCAST_LO)
249*3833Sxw161283 #define MAC_REG_MCASTHI(idx)           MAC_REG_ADDR(idx, A_GMAC_MCAST_HI)
250*3833Sxw161283 #define MAC_REG_CASTMASKLO(idx)        MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_LO)
251*3833Sxw161283 #define MAC_REG_MCASTMASKHI(idx)       MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_HI)
252*3833Sxw161283 #define MAC_REG_RMCNT(idx)             MAC_REG_ADDR(idx, A_GMAC_RMT_CNT)
253*3833Sxw161283 #define MAC_REG_RMDATA(idx)            MAC_REG_ADDR(idx, A_GMAC_RMT_DATA)
254*3833Sxw161283 #define MAC_REG_GMRANDBACKOFFSEED(idx) MAC_REG_ADDR(idx, A_GMAC_BACKOFF_SEED)
255*3833Sxw161283 #define MAC_REG_TXFTHRESHOLDS(idx)     MAC_REG_ADDR(idx, A_GMAC_TXF_THRES)
256*3833Sxw161283 
257*3833Sxw161283 #endif
258