11369Sdduvall /* 21369Sdduvall * CDDL HEADER START 31369Sdduvall * 41369Sdduvall * The contents of this file are subject to the terms of the 51369Sdduvall * Common Development and Distribution License (the "License"). 61369Sdduvall * You may not use this file except in compliance with the License. 71369Sdduvall * 81369Sdduvall * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 91369Sdduvall * or http://www.opensolaris.org/os/licensing. 101369Sdduvall * See the License for the specific language governing permissions 111369Sdduvall * and limitations under the License. 121369Sdduvall * 131369Sdduvall * When distributing Covered Code, include this CDDL HEADER in each 141369Sdduvall * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 151369Sdduvall * If applicable, add the following below this CDDL HEADER, with the 161369Sdduvall * fields enclosed by brackets "[]" replaced with your own identifying 171369Sdduvall * information: Portions Copyright [yyyy] [name of copyright owner] 181369Sdduvall * 191369Sdduvall * CDDL HEADER END 201369Sdduvall */ 211369Sdduvall 221369Sdduvall /* 235895Syz147064 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 241369Sdduvall * Use is subject to license terms. 251369Sdduvall */ 261369Sdduvall 272675Szh199473 #include "bge_impl.h" 281369Sdduvall #include <sys/sdt.h> 296789Sam223141 #include <sys/mac.h> 301369Sdduvall 311369Sdduvall /* 321369Sdduvall * This is the string displayed by modinfo, etc. 331369Sdduvall * Make sure you keep the version ID up to date! 341369Sdduvall */ 35*7678SYong.Tan@Sun.COM static char bge_ident[] = "Broadcom Gb Ethernet v0.70"; 361369Sdduvall 371369Sdduvall /* 381369Sdduvall * Property names 391369Sdduvall */ 401369Sdduvall static char debug_propname[] = "bge-debug-flags"; 411369Sdduvall static char clsize_propname[] = "cache-line-size"; 421369Sdduvall static char latency_propname[] = "latency-timer"; 431369Sdduvall static char localmac_boolname[] = "local-mac-address?"; 441369Sdduvall static char localmac_propname[] = "local-mac-address"; 451369Sdduvall static char macaddr_propname[] = "mac-address"; 461369Sdduvall static char subdev_propname[] = "subsystem-id"; 471369Sdduvall static char subven_propname[] = "subsystem-vendor-id"; 481369Sdduvall static char rxrings_propname[] = "bge-rx-rings"; 491369Sdduvall static char txrings_propname[] = "bge-tx-rings"; 501865Sdilpreet static char fm_cap[] = "fm-capable"; 511908Sly149593 static char default_mtu[] = "default_mtu"; 521369Sdduvall 531369Sdduvall static int bge_add_intrs(bge_t *, int); 541369Sdduvall static void bge_rem_intrs(bge_t *); 551369Sdduvall 561369Sdduvall /* 571369Sdduvall * Describes the chip's DMA engine 581369Sdduvall */ 591369Sdduvall static ddi_dma_attr_t dma_attr = { 601369Sdduvall DMA_ATTR_V0, /* dma_attr version */ 611369Sdduvall 0x0000000000000000ull, /* dma_attr_addr_lo */ 621369Sdduvall 0xFFFFFFFFFFFFFFFFull, /* dma_attr_addr_hi */ 631369Sdduvall 0x00000000FFFFFFFFull, /* dma_attr_count_max */ 641369Sdduvall 0x0000000000000001ull, /* dma_attr_align */ 651369Sdduvall 0x00000FFF, /* dma_attr_burstsizes */ 661369Sdduvall 0x00000001, /* dma_attr_minxfer */ 671369Sdduvall 0x000000000000FFFFull, /* dma_attr_maxxfer */ 681369Sdduvall 0xFFFFFFFFFFFFFFFFull, /* dma_attr_seg */ 691369Sdduvall 1, /* dma_attr_sgllen */ 701369Sdduvall 0x00000001, /* dma_attr_granular */ 711865Sdilpreet DDI_DMA_FLAGERR /* dma_attr_flags */ 721369Sdduvall }; 731369Sdduvall 741369Sdduvall /* 751369Sdduvall * PIO access attributes for registers 761369Sdduvall */ 771369Sdduvall static ddi_device_acc_attr_t bge_reg_accattr = { 781369Sdduvall DDI_DEVICE_ATTR_V0, 791369Sdduvall DDI_NEVERSWAP_ACC, 801865Sdilpreet DDI_STRICTORDER_ACC, 811865Sdilpreet DDI_FLAGERR_ACC 821369Sdduvall }; 831369Sdduvall 841369Sdduvall /* 851369Sdduvall * DMA access attributes for descriptors: NOT to be byte swapped. 861369Sdduvall */ 871369Sdduvall static ddi_device_acc_attr_t bge_desc_accattr = { 881369Sdduvall DDI_DEVICE_ATTR_V0, 891369Sdduvall DDI_NEVERSWAP_ACC, 901865Sdilpreet DDI_STRICTORDER_ACC, 911865Sdilpreet DDI_FLAGERR_ACC 921369Sdduvall }; 931369Sdduvall 941369Sdduvall /* 951369Sdduvall * DMA access attributes for data: NOT to be byte swapped. 961369Sdduvall */ 971369Sdduvall static ddi_device_acc_attr_t bge_data_accattr = { 981369Sdduvall DDI_DEVICE_ATTR_V0, 991369Sdduvall DDI_NEVERSWAP_ACC, 1001369Sdduvall DDI_STRICTORDER_ACC 1011369Sdduvall }; 1021369Sdduvall 1032311Sseb static int bge_m_start(void *); 1042311Sseb static void bge_m_stop(void *); 1052311Sseb static int bge_m_promisc(void *, boolean_t); 1062311Sseb static int bge_m_multicst(void *, boolean_t, const uint8_t *); 1072311Sseb static int bge_m_unicst(void *, const uint8_t *); 1082311Sseb static void bge_m_resources(void *); 1092311Sseb static void bge_m_ioctl(void *, queue_t *, mblk_t *); 1102311Sseb static boolean_t bge_m_getcapab(void *, mac_capab_t, void *); 1112331Skrgopi static int bge_unicst_set(void *, const uint8_t *, 1122331Skrgopi mac_addr_slot_t); 1132331Skrgopi static int bge_m_unicst_add(void *, mac_multi_addr_t *); 1142331Skrgopi static int bge_m_unicst_remove(void *, mac_addr_slot_t); 1152331Skrgopi static int bge_m_unicst_modify(void *, mac_multi_addr_t *); 1162331Skrgopi static int bge_m_unicst_get(void *, mac_multi_addr_t *); 1175903Ssowmini static int bge_m_setprop(void *, const char *, mac_prop_id_t, 1185903Ssowmini uint_t, const void *); 1195903Ssowmini static int bge_m_getprop(void *, const char *, mac_prop_id_t, 1206512Ssowmini uint_t, uint_t, void *); 1215903Ssowmini static int bge_set_priv_prop(bge_t *, const char *, uint_t, 1225903Ssowmini const void *); 1235903Ssowmini static int bge_get_priv_prop(bge_t *, const char *, uint_t, 1246512Ssowmini uint_t, void *); 1255903Ssowmini 1265903Ssowmini #define BGE_M_CALLBACK_FLAGS\ 1275903Ssowmini (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB | MC_SETPROP | MC_GETPROP) 1282311Sseb 1292311Sseb static mac_callbacks_t bge_m_callbacks = { 1302311Sseb BGE_M_CALLBACK_FLAGS, 1312311Sseb bge_m_stat, 1322311Sseb bge_m_start, 1332311Sseb bge_m_stop, 1342311Sseb bge_m_promisc, 1352311Sseb bge_m_multicst, 1362311Sseb bge_m_unicst, 1372311Sseb bge_m_tx, 1382311Sseb bge_m_resources, 1392311Sseb bge_m_ioctl, 1405903Ssowmini bge_m_getcapab, 1415903Ssowmini NULL, 1425903Ssowmini NULL, 1435903Ssowmini bge_m_setprop, 1445903Ssowmini bge_m_getprop 1452311Sseb }; 1462311Sseb 1476512Ssowmini mac_priv_prop_t bge_priv_prop[] = { 1486512Ssowmini {"_adv_asym_pause_cap", MAC_PROP_PERM_RW}, 1496512Ssowmini {"_adv_pause_cap", MAC_PROP_PERM_RW} 1506512Ssowmini }; 1516512Ssowmini 1526512Ssowmini #define BGE_MAX_PRIV_PROPS \ 1536512Ssowmini (sizeof (bge_priv_prop) / sizeof (mac_priv_prop_t)) 1546512Ssowmini 1551369Sdduvall /* 1561369Sdduvall * ========== Transmit and receive ring reinitialisation ========== 1571369Sdduvall */ 1581369Sdduvall 1591369Sdduvall /* 1601369Sdduvall * These <reinit> routines each reset the specified ring to an initial 1611369Sdduvall * state, assuming that the corresponding <init> routine has already 1621369Sdduvall * been called exactly once. 1631369Sdduvall */ 1641369Sdduvall 1651369Sdduvall static void 1661369Sdduvall bge_reinit_send_ring(send_ring_t *srp) 1671369Sdduvall { 1683334Sgs150176 bge_queue_t *txbuf_queue; 1693334Sgs150176 bge_queue_item_t *txbuf_head; 1703334Sgs150176 sw_txbuf_t *txbuf; 1713334Sgs150176 sw_sbd_t *ssbdp; 1723334Sgs150176 uint32_t slot; 1733334Sgs150176 1741369Sdduvall /* 1751369Sdduvall * Reinitialise control variables ... 1761369Sdduvall */ 1773334Sgs150176 srp->tx_flow = 0; 1781369Sdduvall srp->tx_next = 0; 1793334Sgs150176 srp->txfill_next = 0; 1801369Sdduvall srp->tx_free = srp->desc.nslots; 1811369Sdduvall ASSERT(mutex_owned(srp->tc_lock)); 1821369Sdduvall srp->tc_next = 0; 1833334Sgs150176 srp->txpkt_next = 0; 1843334Sgs150176 srp->tx_block = 0; 1853334Sgs150176 srp->tx_nobd = 0; 1863334Sgs150176 srp->tx_nobuf = 0; 1873334Sgs150176 1883334Sgs150176 /* 1893334Sgs150176 * Initialize the tx buffer push queue 1903334Sgs150176 */ 1913334Sgs150176 mutex_enter(srp->freetxbuf_lock); 1923334Sgs150176 mutex_enter(srp->txbuf_lock); 1933334Sgs150176 txbuf_queue = &srp->freetxbuf_queue; 1943334Sgs150176 txbuf_queue->head = NULL; 1953334Sgs150176 txbuf_queue->count = 0; 1963334Sgs150176 txbuf_queue->lock = srp->freetxbuf_lock; 1973334Sgs150176 srp->txbuf_push_queue = txbuf_queue; 1983334Sgs150176 1993334Sgs150176 /* 2003334Sgs150176 * Initialize the tx buffer pop queue 2013334Sgs150176 */ 2023334Sgs150176 txbuf_queue = &srp->txbuf_queue; 2033334Sgs150176 txbuf_queue->head = NULL; 2043334Sgs150176 txbuf_queue->count = 0; 2053334Sgs150176 txbuf_queue->lock = srp->txbuf_lock; 2063334Sgs150176 srp->txbuf_pop_queue = txbuf_queue; 2073334Sgs150176 txbuf_head = srp->txbuf_head; 2083334Sgs150176 txbuf = srp->txbuf; 2093334Sgs150176 for (slot = 0; slot < srp->tx_buffers; ++slot) { 2103334Sgs150176 txbuf_head->item = txbuf; 2113334Sgs150176 txbuf_head->next = txbuf_queue->head; 2123334Sgs150176 txbuf_queue->head = txbuf_head; 2133334Sgs150176 txbuf_queue->count++; 2143334Sgs150176 txbuf++; 2153334Sgs150176 txbuf_head++; 2163334Sgs150176 } 2173334Sgs150176 mutex_exit(srp->txbuf_lock); 2183334Sgs150176 mutex_exit(srp->freetxbuf_lock); 2191369Sdduvall 2201369Sdduvall /* 2211369Sdduvall * Zero and sync all the h/w Send Buffer Descriptors 2221369Sdduvall */ 2231369Sdduvall DMA_ZERO(srp->desc); 2241369Sdduvall DMA_SYNC(srp->desc, DDI_DMA_SYNC_FORDEV); 2253334Sgs150176 bzero(srp->pktp, BGE_SEND_BUF_MAX * sizeof (*srp->pktp)); 2263334Sgs150176 ssbdp = srp->sw_sbds; 2273334Sgs150176 for (slot = 0; slot < srp->desc.nslots; ++ssbdp, ++slot) 2283334Sgs150176 ssbdp->pbuf = NULL; 2291369Sdduvall } 2301369Sdduvall 2311369Sdduvall static void 2321369Sdduvall bge_reinit_recv_ring(recv_ring_t *rrp) 2331369Sdduvall { 2341369Sdduvall /* 2351369Sdduvall * Reinitialise control variables ... 2361369Sdduvall */ 2371369Sdduvall rrp->rx_next = 0; 2381369Sdduvall } 2391369Sdduvall 2401369Sdduvall static void 2413334Sgs150176 bge_reinit_buff_ring(buff_ring_t *brp, uint32_t ring) 2421369Sdduvall { 2431369Sdduvall bge_rbd_t *hw_rbd_p; 2441369Sdduvall sw_rbd_t *srbdp; 2451369Sdduvall uint32_t bufsize; 2461369Sdduvall uint32_t nslots; 2471369Sdduvall uint32_t slot; 2481369Sdduvall 2491369Sdduvall static uint16_t ring_type_flag[BGE_BUFF_RINGS_MAX] = { 2501369Sdduvall RBD_FLAG_STD_RING, 2511369Sdduvall RBD_FLAG_JUMBO_RING, 2521369Sdduvall RBD_FLAG_MINI_RING 2531369Sdduvall }; 2541369Sdduvall 2551369Sdduvall /* 2561369Sdduvall * Zero, initialise and sync all the h/w Receive Buffer Descriptors 2571369Sdduvall * Note: all the remaining fields (<type>, <flags>, <ip_cksum>, 2581369Sdduvall * <tcp_udp_cksum>, <error_flag>, <vlan_tag>, and <reserved>) 2591369Sdduvall * should be zeroed, and so don't need to be set up specifically 2601369Sdduvall * once the whole area has been cleared. 2611369Sdduvall */ 2621369Sdduvall DMA_ZERO(brp->desc); 2631369Sdduvall 2641369Sdduvall hw_rbd_p = DMA_VPTR(brp->desc); 2651369Sdduvall nslots = brp->desc.nslots; 2661369Sdduvall ASSERT(brp->buf[0].nslots == nslots/BGE_SPLIT); 2671369Sdduvall bufsize = brp->buf[0].size; 2681369Sdduvall srbdp = brp->sw_rbds; 2691369Sdduvall for (slot = 0; slot < nslots; ++hw_rbd_p, ++srbdp, ++slot) { 2701369Sdduvall hw_rbd_p->host_buf_addr = srbdp->pbuf.cookie.dmac_laddress; 2717099Syt223700 hw_rbd_p->index = (uint16_t)slot; 2727099Syt223700 hw_rbd_p->len = (uint16_t)bufsize; 2731369Sdduvall hw_rbd_p->opaque = srbdp->pbuf.token; 2741369Sdduvall hw_rbd_p->flags |= ring_type_flag[ring]; 2751369Sdduvall } 2761369Sdduvall 2771369Sdduvall DMA_SYNC(brp->desc, DDI_DMA_SYNC_FORDEV); 2781369Sdduvall 2791369Sdduvall /* 2801369Sdduvall * Finally, reinitialise the ring control variables ... 2811369Sdduvall */ 2821369Sdduvall brp->rf_next = (nslots != 0) ? (nslots-1) : 0; 2831369Sdduvall } 2841369Sdduvall 2851369Sdduvall /* 2861369Sdduvall * Reinitialize all rings 2871369Sdduvall */ 2881369Sdduvall static void 2891369Sdduvall bge_reinit_rings(bge_t *bgep) 2901369Sdduvall { 2913334Sgs150176 uint32_t ring; 2921369Sdduvall 2931369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 2941369Sdduvall 2951369Sdduvall /* 2961369Sdduvall * Send Rings ... 2971369Sdduvall */ 2981369Sdduvall for (ring = 0; ring < bgep->chipid.tx_rings; ++ring) 2991369Sdduvall bge_reinit_send_ring(&bgep->send[ring]); 3001369Sdduvall 3011369Sdduvall /* 3021369Sdduvall * Receive Return Rings ... 3031369Sdduvall */ 3041369Sdduvall for (ring = 0; ring < bgep->chipid.rx_rings; ++ring) 3051369Sdduvall bge_reinit_recv_ring(&bgep->recv[ring]); 3061369Sdduvall 3071369Sdduvall /* 3081369Sdduvall * Receive Producer Rings ... 3091369Sdduvall */ 3101369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_USED; ++ring) 3111369Sdduvall bge_reinit_buff_ring(&bgep->buff[ring], ring); 3121369Sdduvall } 3131369Sdduvall 3141369Sdduvall /* 3151369Sdduvall * ========== Internal state management entry points ========== 3161369Sdduvall */ 3171369Sdduvall 3181369Sdduvall #undef BGE_DBG 3191369Sdduvall #define BGE_DBG BGE_DBG_NEMO /* debug flag for this code */ 3201369Sdduvall 3211369Sdduvall /* 3221369Sdduvall * These routines provide all the functionality required by the 3231369Sdduvall * corresponding GLD entry points, but don't update the GLD state 3241369Sdduvall * so they can be called internally without disturbing our record 3251369Sdduvall * of what GLD thinks we should be doing ... 3261369Sdduvall */ 3271369Sdduvall 3281369Sdduvall /* 3291369Sdduvall * bge_reset() -- reset h/w & rings to initial state 3301369Sdduvall */ 3311865Sdilpreet static int 3321408Srandyf #ifdef BGE_IPMI_ASF 3331408Srandyf bge_reset(bge_t *bgep, uint_t asf_mode) 3341408Srandyf #else 3351369Sdduvall bge_reset(bge_t *bgep) 3361408Srandyf #endif 3371369Sdduvall { 3383334Sgs150176 uint32_t ring; 3391865Sdilpreet int retval; 3401369Sdduvall 3411369Sdduvall BGE_TRACE(("bge_reset($%p)", (void *)bgep)); 3421369Sdduvall 3431369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 3441369Sdduvall 3451369Sdduvall /* 3461369Sdduvall * Grab all the other mutexes in the world (this should 3471369Sdduvall * ensure no other threads are manipulating driver state) 3481369Sdduvall */ 3491369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring) 3501369Sdduvall mutex_enter(bgep->recv[ring].rx_lock); 3511369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring) 3521369Sdduvall mutex_enter(bgep->buff[ring].rf_lock); 3531369Sdduvall rw_enter(bgep->errlock, RW_WRITER); 3541369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 3553334Sgs150176 mutex_enter(bgep->send[ring].tx_lock); 3563334Sgs150176 for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 3571369Sdduvall mutex_enter(bgep->send[ring].tc_lock); 3581369Sdduvall 3591408Srandyf #ifdef BGE_IPMI_ASF 3601865Sdilpreet retval = bge_chip_reset(bgep, B_TRUE, asf_mode); 3611408Srandyf #else 3621865Sdilpreet retval = bge_chip_reset(bgep, B_TRUE); 3631408Srandyf #endif 3641369Sdduvall bge_reinit_rings(bgep); 3651369Sdduvall 3661369Sdduvall /* 3671369Sdduvall * Free the world ... 3681369Sdduvall */ 3691369Sdduvall for (ring = BGE_SEND_RINGS_MAX; ring-- > 0; ) 3701369Sdduvall mutex_exit(bgep->send[ring].tc_lock); 3713334Sgs150176 for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 3723334Sgs150176 mutex_exit(bgep->send[ring].tx_lock); 3731369Sdduvall rw_exit(bgep->errlock); 3741369Sdduvall for (ring = BGE_BUFF_RINGS_MAX; ring-- > 0; ) 3751369Sdduvall mutex_exit(bgep->buff[ring].rf_lock); 3761369Sdduvall for (ring = BGE_RECV_RINGS_MAX; ring-- > 0; ) 3771369Sdduvall mutex_exit(bgep->recv[ring].rx_lock); 3781369Sdduvall 3791369Sdduvall BGE_DEBUG(("bge_reset($%p) done", (void *)bgep)); 3801865Sdilpreet return (retval); 3811369Sdduvall } 3821369Sdduvall 3831369Sdduvall /* 3841369Sdduvall * bge_stop() -- stop processing, don't reset h/w or rings 3851369Sdduvall */ 3861369Sdduvall static void 3871369Sdduvall bge_stop(bge_t *bgep) 3881369Sdduvall { 3891369Sdduvall BGE_TRACE(("bge_stop($%p)", (void *)bgep)); 3901369Sdduvall 3911369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 3921369Sdduvall 3931408Srandyf #ifdef BGE_IPMI_ASF 3941408Srandyf if (bgep->asf_enabled) { 3951408Srandyf bgep->asf_pseudostop = B_TRUE; 3961408Srandyf } else { 3971408Srandyf #endif 3981408Srandyf bge_chip_stop(bgep, B_FALSE); 3991408Srandyf #ifdef BGE_IPMI_ASF 4001408Srandyf } 4011408Srandyf #endif 4021369Sdduvall 4031369Sdduvall BGE_DEBUG(("bge_stop($%p) done", (void *)bgep)); 4041369Sdduvall } 4051369Sdduvall 4061369Sdduvall /* 4071369Sdduvall * bge_start() -- start transmitting/receiving 4081369Sdduvall */ 4091865Sdilpreet static int 4101369Sdduvall bge_start(bge_t *bgep, boolean_t reset_phys) 4111369Sdduvall { 4121865Sdilpreet int retval; 4131865Sdilpreet 4141369Sdduvall BGE_TRACE(("bge_start($%p, %d)", (void *)bgep, reset_phys)); 4151369Sdduvall 4161369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 4171369Sdduvall 4181369Sdduvall /* 4191369Sdduvall * Start chip processing, including enabling interrupts 4201369Sdduvall */ 4211865Sdilpreet retval = bge_chip_start(bgep, reset_phys); 4221369Sdduvall 4231369Sdduvall BGE_DEBUG(("bge_start($%p, %d) done", (void *)bgep, reset_phys)); 4241865Sdilpreet return (retval); 4251369Sdduvall } 4261369Sdduvall 4271369Sdduvall /* 4281369Sdduvall * bge_restart - restart transmitting/receiving after error or suspend 4291369Sdduvall */ 4301865Sdilpreet int 4311369Sdduvall bge_restart(bge_t *bgep, boolean_t reset_phys) 4321369Sdduvall { 4331865Sdilpreet int retval = DDI_SUCCESS; 4341369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 4351369Sdduvall 4361408Srandyf #ifdef BGE_IPMI_ASF 4371408Srandyf if (bgep->asf_enabled) { 4381865Sdilpreet if (bge_reset(bgep, ASF_MODE_POST_INIT) != DDI_SUCCESS) 4391865Sdilpreet retval = DDI_FAILURE; 4401408Srandyf } else 4411865Sdilpreet if (bge_reset(bgep, ASF_MODE_NONE) != DDI_SUCCESS) 4421865Sdilpreet retval = DDI_FAILURE; 4431408Srandyf #else 4441865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) 4451865Sdilpreet retval = DDI_FAILURE; 4461408Srandyf #endif 4473440Szh199473 if (bgep->bge_mac_state == BGE_MAC_STARTED) { 4481865Sdilpreet if (bge_start(bgep, reset_phys) != DDI_SUCCESS) 4491865Sdilpreet retval = DDI_FAILURE; 4501369Sdduvall bgep->watchdog = 0; 4513334Sgs150176 ddi_trigger_softintr(bgep->drain_id); 4521369Sdduvall } 4531369Sdduvall 4541369Sdduvall BGE_DEBUG(("bge_restart($%p, %d) done", (void *)bgep, reset_phys)); 4551865Sdilpreet return (retval); 4561369Sdduvall } 4571369Sdduvall 4581369Sdduvall 4591369Sdduvall /* 4601369Sdduvall * ========== Nemo-required management entry points ========== 4611369Sdduvall */ 4621369Sdduvall 4631369Sdduvall #undef BGE_DBG 4641369Sdduvall #define BGE_DBG BGE_DBG_NEMO /* debug flag for this code */ 4651369Sdduvall 4661369Sdduvall /* 4671369Sdduvall * bge_m_stop() -- stop transmitting/receiving 4681369Sdduvall */ 4691369Sdduvall static void 4701369Sdduvall bge_m_stop(void *arg) 4711369Sdduvall { 4721369Sdduvall bge_t *bgep = arg; /* private device info */ 4733334Sgs150176 send_ring_t *srp; 4743334Sgs150176 uint32_t ring; 4751369Sdduvall 4761369Sdduvall BGE_TRACE(("bge_m_stop($%p)", arg)); 4771369Sdduvall 4781369Sdduvall /* 4791369Sdduvall * Just stop processing, then record new GLD state 4801369Sdduvall */ 4811369Sdduvall mutex_enter(bgep->genlock); 4821865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 4831865Sdilpreet /* can happen during autorecovery */ 4841865Sdilpreet mutex_exit(bgep->genlock); 4851865Sdilpreet return; 4861865Sdilpreet } 4871369Sdduvall bge_stop(bgep); 4886546Sgh162552 4896546Sgh162552 bgep->link_update_timer = 0; 4906546Sgh162552 bgep->link_state = LINK_STATE_UNKNOWN; 4916546Sgh162552 mac_link_update(bgep->mh, bgep->link_state); 4926546Sgh162552 4933334Sgs150176 /* 4943334Sgs150176 * Free the possible tx buffers allocated in tx process. 4953334Sgs150176 */ 4963334Sgs150176 #ifdef BGE_IPMI_ASF 4973334Sgs150176 if (!bgep->asf_pseudostop) 4983334Sgs150176 #endif 4993334Sgs150176 { 5003334Sgs150176 rw_enter(bgep->errlock, RW_WRITER); 5013334Sgs150176 for (ring = 0; ring < bgep->chipid.tx_rings; ++ring) { 5023334Sgs150176 srp = &bgep->send[ring]; 5033334Sgs150176 mutex_enter(srp->tx_lock); 5043334Sgs150176 if (srp->tx_array > 1) 5053334Sgs150176 bge_free_txbuf_arrays(srp); 5063334Sgs150176 mutex_exit(srp->tx_lock); 5073334Sgs150176 } 5083334Sgs150176 rw_exit(bgep->errlock); 5093334Sgs150176 } 5101369Sdduvall bgep->bge_mac_state = BGE_MAC_STOPPED; 5111369Sdduvall BGE_DEBUG(("bge_m_stop($%p) done", arg)); 5121865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) 5131865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_UNAFFECTED); 5141369Sdduvall mutex_exit(bgep->genlock); 5151369Sdduvall } 5161369Sdduvall 5171369Sdduvall /* 5181369Sdduvall * bge_m_start() -- start transmitting/receiving 5191369Sdduvall */ 5201369Sdduvall static int 5211369Sdduvall bge_m_start(void *arg) 5221369Sdduvall { 5231369Sdduvall bge_t *bgep = arg; /* private device info */ 5241369Sdduvall 5251369Sdduvall BGE_TRACE(("bge_m_start($%p)", arg)); 5261369Sdduvall 5271369Sdduvall /* 5281369Sdduvall * Start processing and record new GLD state 5291369Sdduvall */ 5301369Sdduvall mutex_enter(bgep->genlock); 5311865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 5321865Sdilpreet /* can happen during autorecovery */ 5331865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5341865Sdilpreet mutex_exit(bgep->genlock); 5351865Sdilpreet return (EIO); 5361865Sdilpreet } 5371408Srandyf #ifdef BGE_IPMI_ASF 5381408Srandyf if (bgep->asf_enabled) { 5391408Srandyf if ((bgep->asf_status == ASF_STAT_RUN) && 5404588Sml149210 (bgep->asf_pseudostop)) { 5411408Srandyf bgep->bge_mac_state = BGE_MAC_STARTED; 5421408Srandyf mutex_exit(bgep->genlock); 5431408Srandyf return (0); 5441408Srandyf } 5451408Srandyf } 5461865Sdilpreet if (bge_reset(bgep, ASF_MODE_INIT) != DDI_SUCCESS) { 5471408Srandyf #else 5481865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) { 5491408Srandyf #endif 5501865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 5511865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 5521865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5531865Sdilpreet mutex_exit(bgep->genlock); 5541865Sdilpreet return (EIO); 5551865Sdilpreet } 5561865Sdilpreet if (bge_start(bgep, B_TRUE) != DDI_SUCCESS) { 5571865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 5581865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 5591865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5601865Sdilpreet mutex_exit(bgep->genlock); 5611865Sdilpreet return (EIO); 5621865Sdilpreet } 5631369Sdduvall bgep->bge_mac_state = BGE_MAC_STARTED; 5641369Sdduvall BGE_DEBUG(("bge_m_start($%p) done", arg)); 5651408Srandyf 5661865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 5671865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5681865Sdilpreet mutex_exit(bgep->genlock); 5691865Sdilpreet return (EIO); 5701865Sdilpreet } 5711865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 5721865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5731865Sdilpreet mutex_exit(bgep->genlock); 5741865Sdilpreet return (EIO); 5751865Sdilpreet } 5761408Srandyf #ifdef BGE_IPMI_ASF 5771408Srandyf if (bgep->asf_enabled) { 5781408Srandyf if (bgep->asf_status != ASF_STAT_RUN) { 5791408Srandyf /* start ASF heart beat */ 5801408Srandyf bgep->asf_timeout_id = timeout(bge_asf_heartbeat, 5814588Sml149210 (void *)bgep, 5824588Sml149210 drv_usectohz(BGE_ASF_HEARTBEAT_INTERVAL)); 5831408Srandyf bgep->asf_status = ASF_STAT_RUN; 5841408Srandyf } 5851408Srandyf } 5861408Srandyf #endif 5871369Sdduvall mutex_exit(bgep->genlock); 5881369Sdduvall 5891369Sdduvall return (0); 5901369Sdduvall } 5911369Sdduvall 5921369Sdduvall /* 5932331Skrgopi * bge_m_unicst() -- set the physical network address 5941369Sdduvall */ 5951369Sdduvall static int 5961369Sdduvall bge_m_unicst(void *arg, const uint8_t *macaddr) 5971369Sdduvall { 5982331Skrgopi /* 5992331Skrgopi * Request to set address in 6002331Skrgopi * address slot 0, i.e., default address 6012331Skrgopi */ 6022331Skrgopi return (bge_unicst_set(arg, macaddr, 0)); 6032331Skrgopi } 6042331Skrgopi 6052331Skrgopi /* 6062331Skrgopi * bge_unicst_set() -- set the physical network address 6072331Skrgopi */ 6082331Skrgopi static int 6092331Skrgopi bge_unicst_set(void *arg, const uint8_t *macaddr, mac_addr_slot_t slot) 6102331Skrgopi { 6111369Sdduvall bge_t *bgep = arg; /* private device info */ 6121369Sdduvall 6131369Sdduvall BGE_TRACE(("bge_m_unicst_set($%p, %s)", arg, 6144588Sml149210 ether_sprintf((void *)macaddr))); 6151369Sdduvall /* 6161369Sdduvall * Remember the new current address in the driver state 6171369Sdduvall * Sync the chip's idea of the address too ... 6181369Sdduvall */ 6191369Sdduvall mutex_enter(bgep->genlock); 6201865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 6211865Sdilpreet /* can happen during autorecovery */ 6221865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 6231865Sdilpreet mutex_exit(bgep->genlock); 6241865Sdilpreet return (EIO); 6251865Sdilpreet } 6262331Skrgopi ethaddr_copy(macaddr, bgep->curr_addr[slot].addr); 6271408Srandyf #ifdef BGE_IPMI_ASF 6281865Sdilpreet if (bge_chip_sync(bgep, B_FALSE) == DDI_FAILURE) { 6291865Sdilpreet #else 6301865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 6311865Sdilpreet #endif 6321865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 6331865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 6341865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 6351865Sdilpreet mutex_exit(bgep->genlock); 6361865Sdilpreet return (EIO); 6371865Sdilpreet } 6381865Sdilpreet #ifdef BGE_IPMI_ASF 6391408Srandyf if (bgep->asf_enabled) { 6401408Srandyf /* 6411408Srandyf * The above bge_chip_sync() function wrote the ethernet MAC 6421408Srandyf * addresses registers which destroyed the IPMI/ASF sideband. 6431408Srandyf * Here, we have to reset chip to make IPMI/ASF sideband work. 6441408Srandyf */ 6451408Srandyf if (bgep->asf_status == ASF_STAT_RUN) { 6461408Srandyf /* 6471408Srandyf * We must stop ASF heart beat before bge_chip_stop(), 6481408Srandyf * otherwise some computers (ex. IBM HS20 blade server) 6491408Srandyf * may crash. 6501408Srandyf */ 6511408Srandyf bge_asf_update_status(bgep); 6521408Srandyf bge_asf_stop_timer(bgep); 6531408Srandyf bgep->asf_status = ASF_STAT_STOP; 6541408Srandyf 6551408Srandyf bge_asf_pre_reset_operations(bgep, BGE_INIT_RESET); 6561408Srandyf } 6571865Sdilpreet bge_chip_stop(bgep, B_FALSE); 6581408Srandyf 6591865Sdilpreet if (bge_restart(bgep, B_FALSE) == DDI_FAILURE) { 6601865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 6611865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 6621865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 6631865Sdilpreet DDI_SERVICE_DEGRADED); 6641865Sdilpreet mutex_exit(bgep->genlock); 6651865Sdilpreet return (EIO); 6661865Sdilpreet } 6671865Sdilpreet 6681408Srandyf /* 6691408Srandyf * Start our ASF heartbeat counter as soon as possible. 6701408Srandyf */ 6711408Srandyf if (bgep->asf_status != ASF_STAT_RUN) { 6721408Srandyf /* start ASF heart beat */ 6731408Srandyf bgep->asf_timeout_id = timeout(bge_asf_heartbeat, 6744588Sml149210 (void *)bgep, 6754588Sml149210 drv_usectohz(BGE_ASF_HEARTBEAT_INTERVAL)); 6761408Srandyf bgep->asf_status = ASF_STAT_RUN; 6771408Srandyf } 6781408Srandyf } 6791408Srandyf #endif 6801369Sdduvall BGE_DEBUG(("bge_m_unicst_set($%p) done", arg)); 6811865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 6821865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 6831865Sdilpreet mutex_exit(bgep->genlock); 6841865Sdilpreet return (EIO); 6851865Sdilpreet } 6861865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 6871865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 6881865Sdilpreet mutex_exit(bgep->genlock); 6891865Sdilpreet return (EIO); 6901865Sdilpreet } 6911369Sdduvall mutex_exit(bgep->genlock); 6921369Sdduvall 6931369Sdduvall return (0); 6941369Sdduvall } 6951369Sdduvall 6961369Sdduvall /* 6972331Skrgopi * The following four routines are used as callbacks for multiple MAC 6982331Skrgopi * address support: 6992331Skrgopi * - bge_m_unicst_add(void *, mac_multi_addr_t *); 7002331Skrgopi * - bge_m_unicst_remove(void *, mac_addr_slot_t); 7012331Skrgopi * - bge_m_unicst_modify(void *, mac_multi_addr_t *); 7022331Skrgopi * - bge_m_unicst_get(void *, mac_multi_addr_t *); 7032331Skrgopi */ 7042331Skrgopi 7052331Skrgopi /* 7062331Skrgopi * bge_m_unicst_add() - will find an unused address slot, set the 7072331Skrgopi * address value to the one specified, reserve that slot and enable 7082331Skrgopi * the NIC to start filtering on the new MAC address. 7092331Skrgopi * address slot. Returns 0 on success. 7102331Skrgopi */ 7112331Skrgopi static int 7122331Skrgopi bge_m_unicst_add(void *arg, mac_multi_addr_t *maddr) 7132331Skrgopi { 7142331Skrgopi bge_t *bgep = arg; /* private device info */ 7152331Skrgopi mac_addr_slot_t slot; 7162406Skrgopi int err; 7172331Skrgopi 7182331Skrgopi if (mac_unicst_verify(bgep->mh, 7192331Skrgopi maddr->mma_addr, maddr->mma_addrlen) == B_FALSE) 7202331Skrgopi return (EINVAL); 7212331Skrgopi 7222331Skrgopi mutex_enter(bgep->genlock); 7232331Skrgopi if (bgep->unicst_addr_avail == 0) { 7242331Skrgopi /* no slots available */ 7252331Skrgopi mutex_exit(bgep->genlock); 7262331Skrgopi return (ENOSPC); 7272331Skrgopi } 7282331Skrgopi 7292331Skrgopi /* 7302331Skrgopi * Primary/default address is in slot 0. The next three 7312331Skrgopi * addresses are the multiple MAC addresses. So multiple 7322331Skrgopi * MAC address 0 is in slot 1, 1 in slot 2, and so on. 7332406Skrgopi * So the first multiple MAC address resides in slot 1. 7342331Skrgopi */ 7352406Skrgopi for (slot = 1; slot < bgep->unicst_addr_total; slot++) { 7362406Skrgopi if (bgep->curr_addr[slot].set == B_FALSE) { 7372406Skrgopi bgep->curr_addr[slot].set = B_TRUE; 7382331Skrgopi break; 7392331Skrgopi } 7402331Skrgopi } 7412331Skrgopi 7422406Skrgopi ASSERT(slot < bgep->unicst_addr_total); 7432331Skrgopi bgep->unicst_addr_avail--; 7442331Skrgopi mutex_exit(bgep->genlock); 7452331Skrgopi maddr->mma_slot = slot; 7462331Skrgopi 7472331Skrgopi if ((err = bge_unicst_set(bgep, maddr->mma_addr, slot)) != 0) { 7482331Skrgopi mutex_enter(bgep->genlock); 7492406Skrgopi bgep->curr_addr[slot].set = B_FALSE; 7502331Skrgopi bgep->unicst_addr_avail++; 7512331Skrgopi mutex_exit(bgep->genlock); 7522331Skrgopi } 7532331Skrgopi return (err); 7542331Skrgopi } 7552331Skrgopi 7562331Skrgopi /* 7572331Skrgopi * bge_m_unicst_remove() - removes a MAC address that was added by a 7582331Skrgopi * call to bge_m_unicst_add(). The slot number that was returned in 7592331Skrgopi * add() is passed in the call to remove the address. 7602331Skrgopi * Returns 0 on success. 7612331Skrgopi */ 7622331Skrgopi static int 7632331Skrgopi bge_m_unicst_remove(void *arg, mac_addr_slot_t slot) 7642331Skrgopi { 7652331Skrgopi bge_t *bgep = arg; /* private device info */ 7662331Skrgopi 7672406Skrgopi if (slot <= 0 || slot >= bgep->unicst_addr_total) 7682406Skrgopi return (EINVAL); 7692406Skrgopi 7702331Skrgopi mutex_enter(bgep->genlock); 7712406Skrgopi if (bgep->curr_addr[slot].set == B_TRUE) { 7722406Skrgopi bgep->curr_addr[slot].set = B_FALSE; 7732331Skrgopi bgep->unicst_addr_avail++; 7742331Skrgopi mutex_exit(bgep->genlock); 7752331Skrgopi /* 7762331Skrgopi * Copy the default address to the passed slot 7772331Skrgopi */ 7782406Skrgopi return (bge_unicst_set(bgep, bgep->curr_addr[0].addr, slot)); 7792331Skrgopi } 7802331Skrgopi mutex_exit(bgep->genlock); 7812331Skrgopi return (EINVAL); 7822331Skrgopi } 7832331Skrgopi 7842331Skrgopi /* 7852331Skrgopi * bge_m_unicst_modify() - modifies the value of an address that 7862331Skrgopi * has been added by bge_m_unicst_add(). The new address, address 7872331Skrgopi * length and the slot number that was returned in the call to add 7882331Skrgopi * should be passed to bge_m_unicst_modify(). mma_flags should be 7892331Skrgopi * set to 0. Returns 0 on success. 7902331Skrgopi */ 7912331Skrgopi static int 7922331Skrgopi bge_m_unicst_modify(void *arg, mac_multi_addr_t *maddr) 7932331Skrgopi { 7942331Skrgopi bge_t *bgep = arg; /* private device info */ 7952331Skrgopi mac_addr_slot_t slot; 7962331Skrgopi 7972331Skrgopi if (mac_unicst_verify(bgep->mh, 7982331Skrgopi maddr->mma_addr, maddr->mma_addrlen) == B_FALSE) 7992331Skrgopi return (EINVAL); 8002331Skrgopi 8012331Skrgopi slot = maddr->mma_slot; 8022331Skrgopi 8032406Skrgopi if (slot <= 0 || slot >= bgep->unicst_addr_total) 8042406Skrgopi return (EINVAL); 8052406Skrgopi 8062331Skrgopi mutex_enter(bgep->genlock); 8072406Skrgopi if (bgep->curr_addr[slot].set == B_TRUE) { 8082331Skrgopi mutex_exit(bgep->genlock); 8092331Skrgopi return (bge_unicst_set(bgep, maddr->mma_addr, slot)); 8102331Skrgopi } 8112331Skrgopi mutex_exit(bgep->genlock); 8122331Skrgopi 8132331Skrgopi return (EINVAL); 8142331Skrgopi } 8152331Skrgopi 8162331Skrgopi /* 8172331Skrgopi * bge_m_unicst_get() - will get the MAC address and all other 8182331Skrgopi * information related to the address slot passed in mac_multi_addr_t. 8192331Skrgopi * mma_flags should be set to 0 in the call. 8202331Skrgopi * On return, mma_flags can take the following values: 8212331Skrgopi * 1) MMAC_SLOT_UNUSED 8222331Skrgopi * 2) MMAC_SLOT_USED | MMAC_VENDOR_ADDR 8232331Skrgopi * 3) MMAC_SLOT_UNUSED | MMAC_VENDOR_ADDR 8242331Skrgopi * 4) MMAC_SLOT_USED 8252331Skrgopi */ 8262331Skrgopi static int 8272331Skrgopi bge_m_unicst_get(void *arg, mac_multi_addr_t *maddr) 8282331Skrgopi { 8292331Skrgopi bge_t *bgep = arg; /* private device info */ 8302331Skrgopi mac_addr_slot_t slot; 8312331Skrgopi 8322331Skrgopi slot = maddr->mma_slot; 8332331Skrgopi 8342406Skrgopi if (slot <= 0 || slot >= bgep->unicst_addr_total) 8352331Skrgopi return (EINVAL); 8362331Skrgopi 8372331Skrgopi mutex_enter(bgep->genlock); 8382406Skrgopi if (bgep->curr_addr[slot].set == B_TRUE) { 8392406Skrgopi ethaddr_copy(bgep->curr_addr[slot].addr, 8402331Skrgopi maddr->mma_addr); 8412331Skrgopi maddr->mma_flags = MMAC_SLOT_USED; 8422331Skrgopi } else { 8432331Skrgopi maddr->mma_flags = MMAC_SLOT_UNUSED; 8442331Skrgopi } 8452331Skrgopi mutex_exit(bgep->genlock); 8462331Skrgopi 8472331Skrgopi return (0); 8482331Skrgopi } 8492331Skrgopi 8505903Ssowmini extern void bge_wake_factotum(bge_t *); 8515903Ssowmini 8525903Ssowmini static boolean_t 8535903Ssowmini bge_param_locked(mac_prop_id_t pr_num) 8545903Ssowmini { 8555903Ssowmini /* 8565903Ssowmini * All adv_* parameters are locked (read-only) while 8575903Ssowmini * the device is in any sort of loopback mode ... 8585903Ssowmini */ 8595903Ssowmini switch (pr_num) { 8606789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 8616789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 8626789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 8636789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 8646789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 8656789Sam223141 case MAC_PROP_EN_100FDX_CAP: 8666789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 8676789Sam223141 case MAC_PROP_EN_100HDX_CAP: 8686789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 8696789Sam223141 case MAC_PROP_EN_10FDX_CAP: 8706789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 8716789Sam223141 case MAC_PROP_EN_10HDX_CAP: 8726789Sam223141 case MAC_PROP_AUTONEG: 8736789Sam223141 case MAC_PROP_FLOWCTRL: 8745903Ssowmini return (B_TRUE); 8755903Ssowmini } 8765903Ssowmini return (B_FALSE); 8775903Ssowmini } 8785903Ssowmini /* 8795903Ssowmini * callback functions for set/get of properties 8805903Ssowmini */ 8815903Ssowmini static int 8825903Ssowmini bge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 8835903Ssowmini uint_t pr_valsize, const void *pr_val) 8845903Ssowmini { 8855903Ssowmini bge_t *bgep = barg; 8865903Ssowmini int err = 0; 8876512Ssowmini uint32_t cur_mtu, new_mtu; 8885903Ssowmini uint_t maxsdu; 8895903Ssowmini link_flowctrl_t fl; 8905903Ssowmini 8915903Ssowmini mutex_enter(bgep->genlock); 8925903Ssowmini if (bgep->param_loop_mode != BGE_LOOP_NONE && 8935903Ssowmini bge_param_locked(pr_num)) { 8945903Ssowmini /* 8955903Ssowmini * All adv_* parameters are locked (read-only) 8965903Ssowmini * while the device is in any sort of loopback mode. 8975903Ssowmini */ 8985903Ssowmini mutex_exit(bgep->genlock); 8995903Ssowmini return (EBUSY); 9005903Ssowmini } 9016512Ssowmini if ((bgep->chipid.flags & CHIP_FLAG_SERDES) && 9026789Sam223141 ((pr_num == MAC_PROP_EN_100FDX_CAP) || 9036789Sam223141 (pr_num == MAC_PROP_EN_100FDX_CAP) || 9046789Sam223141 (pr_num == MAC_PROP_EN_10FDX_CAP) || 9056789Sam223141 (pr_num == MAC_PROP_EN_10HDX_CAP))) { 9066512Ssowmini /* 9076512Ssowmini * these properties are read/write on copper, 9086512Ssowmini * read-only and 0 on serdes 9096512Ssowmini */ 9106512Ssowmini mutex_exit(bgep->genlock); 9116512Ssowmini return (ENOTSUP); 9126512Ssowmini } 913*7678SYong.Tan@Sun.COM if ((DEVICE_5906_SERIES_CHIPSETS(bgep) && 914*7678SYong.Tan@Sun.COM (pr_num == MAC_PROP_EN_1000FDX_CAP) || 915*7678SYong.Tan@Sun.COM (pr_num == MAC_PROP_EN_1000HDX_CAP))) { 916*7678SYong.Tan@Sun.COM mutex_exit(bgep->genlock); 917*7678SYong.Tan@Sun.COM return (ENOTSUP); 918*7678SYong.Tan@Sun.COM } 9196512Ssowmini 9205903Ssowmini switch (pr_num) { 9216789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 9225903Ssowmini bgep->param_en_1000fdx = *(uint8_t *)pr_val; 9235903Ssowmini bgep->param_adv_1000fdx = *(uint8_t *)pr_val; 9245903Ssowmini goto reprogram; 9256789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 9265903Ssowmini bgep->param_en_1000hdx = *(uint8_t *)pr_val; 9275903Ssowmini bgep->param_adv_1000hdx = *(uint8_t *)pr_val; 9285903Ssowmini goto reprogram; 9296789Sam223141 case MAC_PROP_EN_100FDX_CAP: 9305903Ssowmini bgep->param_en_100fdx = *(uint8_t *)pr_val; 9315903Ssowmini bgep->param_adv_100fdx = *(uint8_t *)pr_val; 9325903Ssowmini goto reprogram; 9336789Sam223141 case MAC_PROP_EN_100HDX_CAP: 9345903Ssowmini bgep->param_en_100hdx = *(uint8_t *)pr_val; 9355903Ssowmini bgep->param_adv_100hdx = *(uint8_t *)pr_val; 9365903Ssowmini goto reprogram; 9376789Sam223141 case MAC_PROP_EN_10FDX_CAP: 9385903Ssowmini bgep->param_en_10fdx = *(uint8_t *)pr_val; 9395903Ssowmini bgep->param_adv_10fdx = *(uint8_t *)pr_val; 9405903Ssowmini goto reprogram; 9416789Sam223141 case MAC_PROP_EN_10HDX_CAP: 9425903Ssowmini bgep->param_en_10hdx = *(uint8_t *)pr_val; 9435903Ssowmini bgep->param_adv_10hdx = *(uint8_t *)pr_val; 9445903Ssowmini reprogram: 9455903Ssowmini if (err == 0 && bge_reprogram(bgep) == IOC_INVAL) 9465903Ssowmini err = EINVAL; 9475903Ssowmini break; 9486789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 9496789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 9506789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 9516789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 9526789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 9536789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 9546789Sam223141 case MAC_PROP_STATUS: 9556789Sam223141 case MAC_PROP_SPEED: 9566789Sam223141 case MAC_PROP_DUPLEX: 9576512Ssowmini err = ENOTSUP; /* read-only prop. Can't set this */ 9585903Ssowmini break; 9596789Sam223141 case MAC_PROP_AUTONEG: 9605903Ssowmini bgep->param_adv_autoneg = *(uint8_t *)pr_val; 9615903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL) 9625903Ssowmini err = EINVAL; 9635903Ssowmini break; 9646789Sam223141 case MAC_PROP_MTU: 9655903Ssowmini cur_mtu = bgep->chipid.default_mtu; 9665903Ssowmini bcopy(pr_val, &new_mtu, sizeof (new_mtu)); 9676512Ssowmini 9685903Ssowmini if (new_mtu == cur_mtu) { 9695903Ssowmini err = 0; 9705903Ssowmini break; 9715903Ssowmini } 9725903Ssowmini if (new_mtu < BGE_DEFAULT_MTU || 9735903Ssowmini new_mtu > BGE_MAXIMUM_MTU) { 9745903Ssowmini err = EINVAL; 9755903Ssowmini break; 9765903Ssowmini } 9775903Ssowmini if ((new_mtu > BGE_DEFAULT_MTU) && 9785903Ssowmini (bgep->chipid.flags & CHIP_FLAG_NO_JUMBO)) { 9795903Ssowmini err = EINVAL; 9805903Ssowmini break; 9815903Ssowmini } 9825903Ssowmini if (bgep->bge_mac_state == BGE_MAC_STARTED) { 9835903Ssowmini err = EBUSY; 9845903Ssowmini break; 9855903Ssowmini } 9865903Ssowmini bgep->chipid.default_mtu = new_mtu; 9875903Ssowmini if (bge_chip_id_init(bgep)) { 9885903Ssowmini err = EINVAL; 9895903Ssowmini break; 9905903Ssowmini } 9915903Ssowmini maxsdu = bgep->chipid.ethmax_size - 9925903Ssowmini sizeof (struct ether_header); 9935903Ssowmini err = mac_maxsdu_update(bgep->mh, maxsdu); 9945903Ssowmini if (err == 0) { 9955903Ssowmini bgep->bge_dma_error = B_TRUE; 9965903Ssowmini bgep->manual_reset = B_TRUE; 9975903Ssowmini bge_chip_stop(bgep, B_TRUE); 9985903Ssowmini bge_wake_factotum(bgep); 9995903Ssowmini err = 0; 10005903Ssowmini } 10015903Ssowmini break; 10026789Sam223141 case MAC_PROP_FLOWCTRL: 10035903Ssowmini bcopy(pr_val, &fl, sizeof (fl)); 10045903Ssowmini switch (fl) { 10055903Ssowmini default: 10066512Ssowmini err = ENOTSUP; 10075903Ssowmini break; 10085903Ssowmini case LINK_FLOWCTRL_NONE: 10095903Ssowmini bgep->param_adv_pause = 0; 10105903Ssowmini bgep->param_adv_asym_pause = 0; 10115903Ssowmini 10125903Ssowmini bgep->param_link_rx_pause = B_FALSE; 10135903Ssowmini bgep->param_link_tx_pause = B_FALSE; 10145903Ssowmini break; 10155903Ssowmini case LINK_FLOWCTRL_RX: 10165903Ssowmini if (!((bgep->param_lp_pause == 0) && 10175903Ssowmini (bgep->param_lp_asym_pause == 1))) { 10185903Ssowmini err = EINVAL; 10195903Ssowmini break; 10205903Ssowmini } 10215903Ssowmini bgep->param_adv_pause = 1; 10225903Ssowmini bgep->param_adv_asym_pause = 1; 10235903Ssowmini 10245903Ssowmini bgep->param_link_rx_pause = B_TRUE; 10255903Ssowmini bgep->param_link_tx_pause = B_FALSE; 10265903Ssowmini break; 10275903Ssowmini case LINK_FLOWCTRL_TX: 10285903Ssowmini if (!((bgep->param_lp_pause == 1) && 10295903Ssowmini (bgep->param_lp_asym_pause == 1))) { 10305903Ssowmini err = EINVAL; 10315903Ssowmini break; 10325903Ssowmini } 10335903Ssowmini bgep->param_adv_pause = 0; 10345903Ssowmini bgep->param_adv_asym_pause = 1; 10355903Ssowmini 10365903Ssowmini bgep->param_link_rx_pause = B_FALSE; 10375903Ssowmini bgep->param_link_tx_pause = B_TRUE; 10385903Ssowmini break; 10395903Ssowmini case LINK_FLOWCTRL_BI: 10405903Ssowmini if (bgep->param_lp_pause != 1) { 10415903Ssowmini err = EINVAL; 10425903Ssowmini break; 10435903Ssowmini } 10445903Ssowmini bgep->param_adv_pause = 1; 10455903Ssowmini 10465903Ssowmini bgep->param_link_rx_pause = B_TRUE; 10475903Ssowmini bgep->param_link_tx_pause = B_TRUE; 10485903Ssowmini break; 10495903Ssowmini } 10505903Ssowmini 10515903Ssowmini if (err == 0) { 10525903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL) 10535903Ssowmini err = EINVAL; 10545903Ssowmini } 10555903Ssowmini 10565903Ssowmini break; 10576789Sam223141 case MAC_PROP_PRIVATE: 10585903Ssowmini err = bge_set_priv_prop(bgep, pr_name, pr_valsize, 10595903Ssowmini pr_val); 10605903Ssowmini break; 10616512Ssowmini default: 10626512Ssowmini err = ENOTSUP; 10636512Ssowmini break; 10645903Ssowmini } 10655903Ssowmini mutex_exit(bgep->genlock); 10665903Ssowmini return (err); 10675903Ssowmini } 10686512Ssowmini 10695903Ssowmini static int 10705903Ssowmini bge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num, 10716512Ssowmini uint_t pr_flags, uint_t pr_valsize, void *pr_val) 10725903Ssowmini { 10735903Ssowmini bge_t *bgep = barg; 10745903Ssowmini int err = 0; 10755903Ssowmini link_flowctrl_t fl; 10766512Ssowmini uint64_t speed; 10776512Ssowmini int flags = bgep->chipid.flags; 10786789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 10796512Ssowmini 10806512Ssowmini if (pr_valsize == 0) 10816512Ssowmini return (EINVAL); 10825903Ssowmini bzero(pr_val, pr_valsize); 10835903Ssowmini switch (pr_num) { 10846789Sam223141 case MAC_PROP_DUPLEX: 10856512Ssowmini if (pr_valsize < sizeof (link_duplex_t)) 10865903Ssowmini return (EINVAL); 10876512Ssowmini bcopy(&bgep->param_link_duplex, pr_val, 10886512Ssowmini sizeof (link_duplex_t)); 10895903Ssowmini break; 10906789Sam223141 case MAC_PROP_SPEED: 10916512Ssowmini if (pr_valsize < sizeof (speed)) 10925903Ssowmini return (EINVAL); 10936512Ssowmini speed = bgep->param_link_speed * 1000000ull; 10946512Ssowmini bcopy(&speed, pr_val, sizeof (speed)); 10955903Ssowmini break; 10966789Sam223141 case MAC_PROP_STATUS: 10976512Ssowmini if (pr_valsize < sizeof (link_state_t)) 10985903Ssowmini return (EINVAL); 10996512Ssowmini bcopy(&bgep->link_state, pr_val, 11006512Ssowmini sizeof (link_state_t)); 11015903Ssowmini break; 11026789Sam223141 case MAC_PROP_AUTONEG: 11036512Ssowmini if (is_default) 11046512Ssowmini *(uint8_t *)pr_val = 1; 11056512Ssowmini else 11066512Ssowmini *(uint8_t *)pr_val = bgep->param_adv_autoneg; 11075903Ssowmini break; 11086789Sam223141 case MAC_PROP_FLOWCTRL: 11096512Ssowmini if (pr_valsize < sizeof (fl)) 11105903Ssowmini return (EINVAL); 11116512Ssowmini if (is_default) { 11126512Ssowmini fl = LINK_FLOWCTRL_BI; 11136512Ssowmini bcopy(&fl, pr_val, sizeof (fl)); 11146512Ssowmini break; 11156512Ssowmini } 11166512Ssowmini 11175903Ssowmini if (bgep->param_link_rx_pause && 11185903Ssowmini !bgep->param_link_tx_pause) 11195903Ssowmini fl = LINK_FLOWCTRL_RX; 11205903Ssowmini 11215903Ssowmini if (!bgep->param_link_rx_pause && 11225903Ssowmini !bgep->param_link_tx_pause) 11235903Ssowmini fl = LINK_FLOWCTRL_NONE; 11245903Ssowmini 11255903Ssowmini if (!bgep->param_link_rx_pause && 11265903Ssowmini bgep->param_link_tx_pause) 11275903Ssowmini fl = LINK_FLOWCTRL_TX; 11285903Ssowmini 11295903Ssowmini if (bgep->param_link_rx_pause && 11305903Ssowmini bgep->param_link_tx_pause) 11315903Ssowmini fl = LINK_FLOWCTRL_BI; 11325903Ssowmini bcopy(&fl, pr_val, sizeof (fl)); 11335903Ssowmini break; 11346789Sam223141 case MAC_PROP_ADV_1000FDX_CAP: 1135*7678SYong.Tan@Sun.COM if (is_default) { 1136*7678SYong.Tan@Sun.COM if (DEVICE_5906_SERIES_CHIPSETS(bgep)) 1137*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 0; 1138*7678SYong.Tan@Sun.COM else 1139*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 1; 1140*7678SYong.Tan@Sun.COM } 11416512Ssowmini else 11426512Ssowmini *(uint8_t *)pr_val = bgep->param_adv_1000fdx; 11435903Ssowmini break; 11446789Sam223141 case MAC_PROP_EN_1000FDX_CAP: 1145*7678SYong.Tan@Sun.COM if (is_default) { 1146*7678SYong.Tan@Sun.COM if (DEVICE_5906_SERIES_CHIPSETS(bgep)) 1147*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 0; 1148*7678SYong.Tan@Sun.COM else 1149*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 1; 1150*7678SYong.Tan@Sun.COM } 11516512Ssowmini else 11526512Ssowmini *(uint8_t *)pr_val = bgep->param_en_1000fdx; 11535903Ssowmini break; 11546789Sam223141 case MAC_PROP_ADV_1000HDX_CAP: 1155*7678SYong.Tan@Sun.COM if (is_default) { 1156*7678SYong.Tan@Sun.COM if (DEVICE_5906_SERIES_CHIPSETS(bgep)) 1157*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 0; 1158*7678SYong.Tan@Sun.COM else 1159*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 1; 1160*7678SYong.Tan@Sun.COM } 11616512Ssowmini else 11626512Ssowmini *(uint8_t *)pr_val = bgep->param_adv_1000hdx; 11635903Ssowmini break; 11646789Sam223141 case MAC_PROP_EN_1000HDX_CAP: 1165*7678SYong.Tan@Sun.COM if (is_default) { 1166*7678SYong.Tan@Sun.COM if (DEVICE_5906_SERIES_CHIPSETS(bgep)) 1167*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 0; 1168*7678SYong.Tan@Sun.COM else 1169*7678SYong.Tan@Sun.COM *(uint8_t *)pr_val = 1; 1170*7678SYong.Tan@Sun.COM } 11716512Ssowmini else 11726512Ssowmini *(uint8_t *)pr_val = bgep->param_en_1000hdx; 11735903Ssowmini break; 11746789Sam223141 case MAC_PROP_ADV_100FDX_CAP: 11756512Ssowmini if (is_default) { 11766512Ssowmini *(uint8_t *)pr_val = 11776512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 11786512Ssowmini } else { 11796512Ssowmini *(uint8_t *)pr_val = bgep->param_adv_100fdx; 11806512Ssowmini } 11815903Ssowmini break; 11826789Sam223141 case MAC_PROP_EN_100FDX_CAP: 11836512Ssowmini if (is_default) { 11846512Ssowmini *(uint8_t *)pr_val = 11856512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 11866512Ssowmini } else { 11876512Ssowmini *(uint8_t *)pr_val = bgep->param_en_100fdx; 11886512Ssowmini } 11895903Ssowmini break; 11906789Sam223141 case MAC_PROP_ADV_100HDX_CAP: 11916512Ssowmini if (is_default) { 11926512Ssowmini *(uint8_t *)pr_val = 11936512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 11946512Ssowmini } else { 11956512Ssowmini *(uint8_t *)pr_val = bgep->param_adv_100hdx; 11966512Ssowmini } 11975903Ssowmini break; 11986789Sam223141 case MAC_PROP_EN_100HDX_CAP: 11996512Ssowmini if (is_default) { 12006512Ssowmini *(uint8_t *)pr_val = 12016512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 12026512Ssowmini } else { 12036512Ssowmini *(uint8_t *)pr_val = bgep->param_en_100hdx; 12046512Ssowmini } 12055903Ssowmini break; 12066789Sam223141 case MAC_PROP_ADV_10FDX_CAP: 12076512Ssowmini if (is_default) { 12086512Ssowmini *(uint8_t *)pr_val = 12096512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 12106512Ssowmini } else { 12116512Ssowmini *(uint8_t *)pr_val = bgep->param_adv_10fdx; 12126512Ssowmini } 12135903Ssowmini break; 12146789Sam223141 case MAC_PROP_EN_10FDX_CAP: 12156512Ssowmini if (is_default) { 12166512Ssowmini *(uint8_t *)pr_val = 12176512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 12186512Ssowmini } else { 12196512Ssowmini *(uint8_t *)pr_val = bgep->param_en_10fdx; 12206512Ssowmini } 12215903Ssowmini break; 12226789Sam223141 case MAC_PROP_ADV_10HDX_CAP: 12236512Ssowmini if (is_default) { 12246512Ssowmini *(uint8_t *)pr_val = 12256512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 12266512Ssowmini } else { 12276512Ssowmini *(uint8_t *)pr_val = bgep->param_adv_10hdx; 12286512Ssowmini } 12295903Ssowmini break; 12306789Sam223141 case MAC_PROP_EN_10HDX_CAP: 12316512Ssowmini if (is_default) { 12326512Ssowmini *(uint8_t *)pr_val = 12336512Ssowmini ((flags & CHIP_FLAG_SERDES) ? 0 : 1); 12346512Ssowmini } else { 12356512Ssowmini *(uint8_t *)pr_val = bgep->param_en_10hdx; 12366512Ssowmini } 12375903Ssowmini break; 12386789Sam223141 case MAC_PROP_ADV_100T4_CAP: 12396789Sam223141 case MAC_PROP_EN_100T4_CAP: 12406512Ssowmini *(uint8_t *)pr_val = 0; 12416512Ssowmini break; 12426789Sam223141 case MAC_PROP_PRIVATE: 12436512Ssowmini err = bge_get_priv_prop(bgep, pr_name, pr_flags, 12446512Ssowmini pr_valsize, pr_val); 12456512Ssowmini return (err); 12465903Ssowmini default: 12476512Ssowmini return (ENOTSUP); 12485903Ssowmini } 12495903Ssowmini return (0); 12505903Ssowmini } 12515903Ssowmini 12525903Ssowmini /* ARGSUSED */ 12535903Ssowmini static int 12545903Ssowmini bge_set_priv_prop(bge_t *bgep, const char *pr_name, uint_t pr_valsize, 12555903Ssowmini const void *pr_val) 12565903Ssowmini { 12575903Ssowmini int err = 0; 12585903Ssowmini long result; 12595903Ssowmini 12606512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 12616512Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 12626512Ssowmini if (result > 1 || result < 0) { 12636512Ssowmini err = EINVAL; 12646512Ssowmini } else { 12657099Syt223700 bgep->param_adv_pause = (uint32_t)result; 12666512Ssowmini if (bge_reprogram(bgep) == IOC_INVAL) 12676512Ssowmini err = EINVAL; 12686512Ssowmini } 12696512Ssowmini return (err); 12706512Ssowmini } 12716512Ssowmini if (strcmp(pr_name, "_adv_asym_pause_cap") == 0) { 12726512Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 12736512Ssowmini if (result > 1 || result < 0) { 12746512Ssowmini err = EINVAL; 12756512Ssowmini } else { 12767099Syt223700 bgep->param_adv_asym_pause = (uint32_t)result; 12776512Ssowmini if (bge_reprogram(bgep) == IOC_INVAL) 12786512Ssowmini err = EINVAL; 12796512Ssowmini } 12806512Ssowmini return (err); 12816512Ssowmini } 12825903Ssowmini if (strcmp(pr_name, "_drain_max") == 0) { 12835903Ssowmini 12845903Ssowmini /* 12855903Ssowmini * on the Tx side, we need to update the h/w register for 12865903Ssowmini * real packet transmission per packet. The drain_max parameter 12875903Ssowmini * is used to reduce the register access. This parameter 12885903Ssowmini * controls the max number of packets that we will hold before 12895903Ssowmini * updating the bge h/w to trigger h/w transmit. The bge 12905903Ssowmini * chipset usually has a max of 512 Tx descriptors, thus 12915903Ssowmini * the upper bound on drain_max is 512. 12925903Ssowmini */ 12935903Ssowmini if (pr_val == NULL) { 12945903Ssowmini err = EINVAL; 12955903Ssowmini return (err); 12965903Ssowmini } 12975903Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 12985903Ssowmini if (result > 512 || result < 1) 12995903Ssowmini err = EINVAL; 13005903Ssowmini else { 13015903Ssowmini bgep->param_drain_max = (uint32_t)result; 13025903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL) 13035903Ssowmini err = EINVAL; 13045903Ssowmini } 13055903Ssowmini return (err); 13065903Ssowmini } 13075903Ssowmini if (strcmp(pr_name, "_msi_cnt") == 0) { 13085903Ssowmini 13095903Ssowmini if (pr_val == NULL) { 13105903Ssowmini err = EINVAL; 13115903Ssowmini return (err); 13125903Ssowmini } 13135903Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result); 13145903Ssowmini if (result > 7 || result < 0) 13155903Ssowmini err = EINVAL; 13165903Ssowmini else { 13175903Ssowmini bgep->param_msi_cnt = (uint32_t)result; 13185903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL) 13195903Ssowmini err = EINVAL; 13205903Ssowmini } 13215903Ssowmini return (err); 13225903Ssowmini } 13235903Ssowmini if (strcmp(pr_name, "_intr_coalesce_blank_time") == 0) { 13246512Ssowmini if (ddi_strtol(pr_val, (char **)NULL, 0, &result) != 0) 13255903Ssowmini return (EINVAL); 13265903Ssowmini 13277099Syt223700 bgep->chipid.rx_ticks_norm = (uint32_t)result; 13285903Ssowmini return (0); 13295903Ssowmini } 13305903Ssowmini 13315903Ssowmini if (strcmp(pr_name, "_intr_coalesce_pkt_cnt") == 0) { 13325903Ssowmini if (ddi_strtol(pr_val, (char **)NULL, 0, &result) != 0) 13335903Ssowmini return (EINVAL); 13345903Ssowmini 13357099Syt223700 bgep->chipid.rx_count_norm = (uint32_t)result; 13365903Ssowmini return (0); 13375903Ssowmini } 13386512Ssowmini return (ENOTSUP); 13395903Ssowmini } 13405903Ssowmini 13415903Ssowmini static int 13426512Ssowmini bge_get_priv_prop(bge_t *bge, const char *pr_name, uint_t pr_flags, 13436512Ssowmini uint_t pr_valsize, void *pr_val) 13445903Ssowmini { 13456512Ssowmini int err = ENOTSUP; 13466789Sam223141 boolean_t is_default = (pr_flags & MAC_PROP_DEFAULT); 13476512Ssowmini int value; 13486512Ssowmini 13496512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) { 13506512Ssowmini value = (is_default? 1 : bge->param_adv_pause); 13516512Ssowmini err = 0; 13526512Ssowmini goto done; 13536512Ssowmini } 13546512Ssowmini if (strcmp(pr_name, "_adv_asym_pause_cap") == 0) { 13556512Ssowmini value = (is_default? 1 : bge->param_adv_asym_pause); 13566512Ssowmini err = 0; 13576512Ssowmini goto done; 13586512Ssowmini } 13595903Ssowmini if (strcmp(pr_name, "_drain_max") == 0) { 13606512Ssowmini value = (is_default? 64 : bge->param_drain_max); 13615903Ssowmini err = 0; 13625903Ssowmini goto done; 13635903Ssowmini } 13645903Ssowmini if (strcmp(pr_name, "_msi_cnt") == 0) { 13656512Ssowmini value = (is_default? 0 : bge->param_msi_cnt); 13665903Ssowmini err = 0; 13675903Ssowmini goto done; 13685903Ssowmini } 13695903Ssowmini 13705903Ssowmini if (strcmp(pr_name, "_intr_coalesce_blank_time") == 0) { 13716512Ssowmini value = (is_default? bge_rx_ticks_norm : 13726512Ssowmini bge->chipid.rx_ticks_norm); 13735903Ssowmini err = 0; 13745903Ssowmini goto done; 13755903Ssowmini } 13765903Ssowmini 13775903Ssowmini if (strcmp(pr_name, "_intr_coalesce_pkt_cnt") == 0) { 13786512Ssowmini value = (is_default? bge_rx_count_norm : 13796512Ssowmini bge->chipid.rx_count_norm); 13805903Ssowmini err = 0; 13815903Ssowmini goto done; 13825903Ssowmini } 13835903Ssowmini 13845903Ssowmini done: 13856512Ssowmini if (err == 0) { 13866512Ssowmini (void) snprintf(pr_val, pr_valsize, "%d", value); 13875903Ssowmini } 13885903Ssowmini return (err); 13895903Ssowmini } 13905903Ssowmini 13912331Skrgopi /* 13921369Sdduvall * Compute the index of the required bit in the multicast hash map. 13931369Sdduvall * This must mirror the way the hardware actually does it! 13941369Sdduvall * See Broadcom document 570X-PG102-R page 125. 13951369Sdduvall */ 13961369Sdduvall static uint32_t 13971369Sdduvall bge_hash_index(const uint8_t *mca) 13981369Sdduvall { 13991369Sdduvall uint32_t hash; 14001369Sdduvall 14011369Sdduvall CRC32(hash, mca, ETHERADDRL, -1U, crc32_table); 14021369Sdduvall 14031369Sdduvall return (hash); 14041369Sdduvall } 14051369Sdduvall 14061369Sdduvall /* 14071369Sdduvall * bge_m_multicst_add() -- enable/disable a multicast address 14081369Sdduvall */ 14091369Sdduvall static int 14101369Sdduvall bge_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 14111369Sdduvall { 14121369Sdduvall bge_t *bgep = arg; /* private device info */ 14131369Sdduvall uint32_t hash; 14141369Sdduvall uint32_t index; 14151369Sdduvall uint32_t word; 14161369Sdduvall uint32_t bit; 14171369Sdduvall uint8_t *refp; 14181369Sdduvall 14191369Sdduvall BGE_TRACE(("bge_m_multicst($%p, %s, %s)", arg, 14204588Sml149210 (add) ? "add" : "remove", ether_sprintf((void *)mca))); 14211369Sdduvall 14221369Sdduvall /* 14231369Sdduvall * Precalculate all required masks, pointers etc ... 14241369Sdduvall */ 14251369Sdduvall hash = bge_hash_index(mca); 14261369Sdduvall index = hash % BGE_HASH_TABLE_SIZE; 14271369Sdduvall word = index/32u; 14281369Sdduvall bit = 1 << (index % 32u); 14291369Sdduvall refp = &bgep->mcast_refs[index]; 14301369Sdduvall 14311369Sdduvall BGE_DEBUG(("bge_m_multicst: hash 0x%x index %d (%d:0x%x) = %d", 14324588Sml149210 hash, index, word, bit, *refp)); 14331369Sdduvall 14341369Sdduvall /* 14351369Sdduvall * We must set the appropriate bit in the hash map (and the 14361369Sdduvall * corresponding h/w register) when the refcount goes from 0 14371369Sdduvall * to >0, and clear it when the last ref goes away (refcount 14381369Sdduvall * goes from >0 back to 0). If we change the hash map, we 14391369Sdduvall * must also update the chip's hardware map registers. 14401369Sdduvall */ 14411369Sdduvall mutex_enter(bgep->genlock); 14421865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 14431865Sdilpreet /* can happen during autorecovery */ 14441865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 14451865Sdilpreet mutex_exit(bgep->genlock); 14461865Sdilpreet return (EIO); 14471865Sdilpreet } 14481369Sdduvall if (add) { 14491369Sdduvall if ((*refp)++ == 0) { 14501369Sdduvall bgep->mcast_hash[word] |= bit; 14511408Srandyf #ifdef BGE_IPMI_ASF 14521865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) { 14531408Srandyf #else 14541865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 14551408Srandyf #endif 14561865Sdilpreet (void) bge_check_acc_handle(bgep, 14571865Sdilpreet bgep->cfg_handle); 14581865Sdilpreet (void) bge_check_acc_handle(bgep, 14591865Sdilpreet bgep->io_handle); 14601865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 14611865Sdilpreet DDI_SERVICE_DEGRADED); 14621865Sdilpreet mutex_exit(bgep->genlock); 14631865Sdilpreet return (EIO); 14641865Sdilpreet } 14651369Sdduvall } 14661369Sdduvall } else { 14671369Sdduvall if (--(*refp) == 0) { 14681369Sdduvall bgep->mcast_hash[word] &= ~bit; 14691408Srandyf #ifdef BGE_IPMI_ASF 14701865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) { 14711408Srandyf #else 14721865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 14731408Srandyf #endif 14741865Sdilpreet (void) bge_check_acc_handle(bgep, 14751865Sdilpreet bgep->cfg_handle); 14761865Sdilpreet (void) bge_check_acc_handle(bgep, 14771865Sdilpreet bgep->io_handle); 14781865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 14791865Sdilpreet DDI_SERVICE_DEGRADED); 14801865Sdilpreet mutex_exit(bgep->genlock); 14811865Sdilpreet return (EIO); 14821865Sdilpreet } 14831369Sdduvall } 14841369Sdduvall } 14851369Sdduvall BGE_DEBUG(("bge_m_multicst($%p) done", arg)); 14861865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 14871865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 14881865Sdilpreet mutex_exit(bgep->genlock); 14891865Sdilpreet return (EIO); 14901865Sdilpreet } 14911865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 14921865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 14931865Sdilpreet mutex_exit(bgep->genlock); 14941865Sdilpreet return (EIO); 14951865Sdilpreet } 14961369Sdduvall mutex_exit(bgep->genlock); 14971369Sdduvall 14981369Sdduvall return (0); 14991369Sdduvall } 15001369Sdduvall 15011369Sdduvall /* 15021369Sdduvall * bge_m_promisc() -- set or reset promiscuous mode on the board 15031369Sdduvall * 15041369Sdduvall * Program the hardware to enable/disable promiscuous and/or 15051369Sdduvall * receive-all-multicast modes. 15061369Sdduvall */ 15071369Sdduvall static int 15081369Sdduvall bge_m_promisc(void *arg, boolean_t on) 15091369Sdduvall { 15101369Sdduvall bge_t *bgep = arg; 15111369Sdduvall 15121369Sdduvall BGE_TRACE(("bge_m_promisc_set($%p, %d)", arg, on)); 15131369Sdduvall 15141369Sdduvall /* 15151369Sdduvall * Store MAC layer specified mode and pass to chip layer to update h/w 15161369Sdduvall */ 15171369Sdduvall mutex_enter(bgep->genlock); 15181865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 15191865Sdilpreet /* can happen during autorecovery */ 15201865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 15211865Sdilpreet mutex_exit(bgep->genlock); 15221865Sdilpreet return (EIO); 15231865Sdilpreet } 15241369Sdduvall bgep->promisc = on; 15251408Srandyf #ifdef BGE_IPMI_ASF 15261865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) { 15271408Srandyf #else 15281865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 15291408Srandyf #endif 15301865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 15311865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 15321865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 15331865Sdilpreet mutex_exit(bgep->genlock); 15341865Sdilpreet return (EIO); 15351865Sdilpreet } 15361369Sdduvall BGE_DEBUG(("bge_m_promisc_set($%p) done", arg)); 15371865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 15381865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 15391865Sdilpreet mutex_exit(bgep->genlock); 15401865Sdilpreet return (EIO); 15411865Sdilpreet } 15421865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 15431865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 15441865Sdilpreet mutex_exit(bgep->genlock); 15451865Sdilpreet return (EIO); 15461865Sdilpreet } 15471369Sdduvall mutex_exit(bgep->genlock); 15481369Sdduvall return (0); 15491369Sdduvall } 15501369Sdduvall 15512311Sseb /*ARGSUSED*/ 15522311Sseb static boolean_t 15532311Sseb bge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data) 15542311Sseb { 15552331Skrgopi bge_t *bgep = arg; 15562331Skrgopi 15572311Sseb switch (cap) { 15582311Sseb case MAC_CAPAB_HCKSUM: { 15592311Sseb uint32_t *txflags = cap_data; 15602311Sseb 15612311Sseb *txflags = HCKSUM_INET_FULL_V4 | HCKSUM_IPHDRCKSUM; 15622311Sseb break; 15632311Sseb } 15642331Skrgopi 15652311Sseb case MAC_CAPAB_POLL: 15662311Sseb /* 15672311Sseb * There's nothing for us to fill in, simply returning 15682311Sseb * B_TRUE stating that we support polling is sufficient. 15692311Sseb */ 15702311Sseb break; 15712331Skrgopi 15722331Skrgopi case MAC_CAPAB_MULTIADDRESS: { 15732331Skrgopi multiaddress_capab_t *mmacp = cap_data; 15742331Skrgopi 15752331Skrgopi mutex_enter(bgep->genlock); 15762406Skrgopi /* 15772406Skrgopi * The number of MAC addresses made available by 15782406Skrgopi * this capability is one less than the total as 15792406Skrgopi * the primary address in slot 0 is counted in 15802406Skrgopi * the total. 15812406Skrgopi */ 15822406Skrgopi mmacp->maddr_naddr = bgep->unicst_addr_total - 1; 15832331Skrgopi mmacp->maddr_naddrfree = bgep->unicst_addr_avail; 15842331Skrgopi /* No multiple factory addresses, set mma_flag to 0 */ 15852331Skrgopi mmacp->maddr_flag = 0; 15862331Skrgopi mmacp->maddr_handle = bgep; 15872331Skrgopi mmacp->maddr_add = bge_m_unicst_add; 15882331Skrgopi mmacp->maddr_remove = bge_m_unicst_remove; 15892331Skrgopi mmacp->maddr_modify = bge_m_unicst_modify; 15902331Skrgopi mmacp->maddr_get = bge_m_unicst_get; 15912331Skrgopi mmacp->maddr_reserve = NULL; 15922331Skrgopi mutex_exit(bgep->genlock); 15932331Skrgopi break; 15942331Skrgopi } 15952331Skrgopi 15962311Sseb default: 15972311Sseb return (B_FALSE); 15982311Sseb } 15992311Sseb return (B_TRUE); 16002311Sseb } 16012311Sseb 16021369Sdduvall /* 16031369Sdduvall * Loopback ioctl code 16041369Sdduvall */ 16051369Sdduvall 16061369Sdduvall static lb_property_t loopmodes[] = { 16071369Sdduvall { normal, "normal", BGE_LOOP_NONE }, 16081369Sdduvall { external, "1000Mbps", BGE_LOOP_EXTERNAL_1000 }, 16091369Sdduvall { external, "100Mbps", BGE_LOOP_EXTERNAL_100 }, 16101369Sdduvall { external, "10Mbps", BGE_LOOP_EXTERNAL_10 }, 16111369Sdduvall { internal, "PHY", BGE_LOOP_INTERNAL_PHY }, 16121369Sdduvall { internal, "MAC", BGE_LOOP_INTERNAL_MAC } 16131369Sdduvall }; 16141369Sdduvall 16151369Sdduvall static enum ioc_reply 16161369Sdduvall bge_set_loop_mode(bge_t *bgep, uint32_t mode) 16171369Sdduvall { 16181369Sdduvall /* 16191369Sdduvall * If the mode isn't being changed, there's nothing to do ... 16201369Sdduvall */ 16211369Sdduvall if (mode == bgep->param_loop_mode) 16221369Sdduvall return (IOC_ACK); 16231369Sdduvall 16241369Sdduvall /* 16251369Sdduvall * Validate the requested mode and prepare a suitable message 16261369Sdduvall * to explain the link down/up cycle that the change will 16271369Sdduvall * probably induce ... 16281369Sdduvall */ 16291369Sdduvall switch (mode) { 16301369Sdduvall default: 16311369Sdduvall return (IOC_INVAL); 16321369Sdduvall 16331369Sdduvall case BGE_LOOP_NONE: 16341369Sdduvall case BGE_LOOP_EXTERNAL_1000: 16351369Sdduvall case BGE_LOOP_EXTERNAL_100: 16361369Sdduvall case BGE_LOOP_EXTERNAL_10: 16371369Sdduvall case BGE_LOOP_INTERNAL_PHY: 16381369Sdduvall case BGE_LOOP_INTERNAL_MAC: 16391369Sdduvall break; 16401369Sdduvall } 16411369Sdduvall 16421369Sdduvall /* 16431369Sdduvall * All OK; tell the caller to reprogram 16441369Sdduvall * the PHY and/or MAC for the new mode ... 16451369Sdduvall */ 16461369Sdduvall bgep->param_loop_mode = mode; 16471369Sdduvall return (IOC_RESTART_ACK); 16481369Sdduvall } 16491369Sdduvall 16501369Sdduvall static enum ioc_reply 16511369Sdduvall bge_loop_ioctl(bge_t *bgep, queue_t *wq, mblk_t *mp, struct iocblk *iocp) 16521369Sdduvall { 16531369Sdduvall lb_info_sz_t *lbsp; 16541369Sdduvall lb_property_t *lbpp; 16551369Sdduvall uint32_t *lbmp; 16561369Sdduvall int cmd; 16571369Sdduvall 16581369Sdduvall _NOTE(ARGUNUSED(wq)) 16591369Sdduvall 16601369Sdduvall /* 16611369Sdduvall * Validate format of ioctl 16621369Sdduvall */ 16631369Sdduvall if (mp->b_cont == NULL) 16641369Sdduvall return (IOC_INVAL); 16651369Sdduvall 16661369Sdduvall cmd = iocp->ioc_cmd; 16671369Sdduvall switch (cmd) { 16681369Sdduvall default: 16691369Sdduvall /* NOTREACHED */ 16701369Sdduvall bge_error(bgep, "bge_loop_ioctl: invalid cmd 0x%x", cmd); 16711369Sdduvall return (IOC_INVAL); 16721369Sdduvall 16731369Sdduvall case LB_GET_INFO_SIZE: 16741369Sdduvall if (iocp->ioc_count != sizeof (lb_info_sz_t)) 16751369Sdduvall return (IOC_INVAL); 16767099Syt223700 lbsp = (void *)mp->b_cont->b_rptr; 16771369Sdduvall *lbsp = sizeof (loopmodes); 16781369Sdduvall return (IOC_REPLY); 16791369Sdduvall 16801369Sdduvall case LB_GET_INFO: 16811369Sdduvall if (iocp->ioc_count != sizeof (loopmodes)) 16821369Sdduvall return (IOC_INVAL); 16837099Syt223700 lbpp = (void *)mp->b_cont->b_rptr; 16841369Sdduvall bcopy(loopmodes, lbpp, sizeof (loopmodes)); 16851369Sdduvall return (IOC_REPLY); 16861369Sdduvall 16871369Sdduvall case LB_GET_MODE: 16881369Sdduvall if (iocp->ioc_count != sizeof (uint32_t)) 16891369Sdduvall return (IOC_INVAL); 16907099Syt223700 lbmp = (void *)mp->b_cont->b_rptr; 16911369Sdduvall *lbmp = bgep->param_loop_mode; 16921369Sdduvall return (IOC_REPLY); 16931369Sdduvall 16941369Sdduvall case LB_SET_MODE: 16951369Sdduvall if (iocp->ioc_count != sizeof (uint32_t)) 16961369Sdduvall return (IOC_INVAL); 16977099Syt223700 lbmp = (void *)mp->b_cont->b_rptr; 16981369Sdduvall return (bge_set_loop_mode(bgep, *lbmp)); 16991369Sdduvall } 17001369Sdduvall } 17011369Sdduvall 17021369Sdduvall /* 17031369Sdduvall * Specific bge IOCTLs, the gld module handles the generic ones. 17041369Sdduvall */ 17051369Sdduvall static void 17061369Sdduvall bge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 17071369Sdduvall { 17081369Sdduvall bge_t *bgep = arg; 17091369Sdduvall struct iocblk *iocp; 17101369Sdduvall enum ioc_reply status; 17111369Sdduvall boolean_t need_privilege; 17121369Sdduvall int err; 17131369Sdduvall int cmd; 17141369Sdduvall 17151369Sdduvall /* 17161369Sdduvall * Validate the command before bothering with the mutex ... 17171369Sdduvall */ 17187099Syt223700 iocp = (void *)mp->b_rptr; 17191369Sdduvall iocp->ioc_error = 0; 17201369Sdduvall need_privilege = B_TRUE; 17211369Sdduvall cmd = iocp->ioc_cmd; 17221369Sdduvall switch (cmd) { 17231369Sdduvall default: 17241369Sdduvall miocnak(wq, mp, 0, EINVAL); 17251369Sdduvall return; 17261369Sdduvall 17271369Sdduvall case BGE_MII_READ: 17281369Sdduvall case BGE_MII_WRITE: 17291369Sdduvall case BGE_SEE_READ: 17301369Sdduvall case BGE_SEE_WRITE: 17312675Szh199473 case BGE_FLASH_READ: 17322675Szh199473 case BGE_FLASH_WRITE: 17331369Sdduvall case BGE_DIAG: 17341369Sdduvall case BGE_PEEK: 17351369Sdduvall case BGE_POKE: 17361369Sdduvall case BGE_PHY_RESET: 17371369Sdduvall case BGE_SOFT_RESET: 17381369Sdduvall case BGE_HARD_RESET: 17391369Sdduvall break; 17401369Sdduvall 17411369Sdduvall case LB_GET_INFO_SIZE: 17421369Sdduvall case LB_GET_INFO: 17431369Sdduvall case LB_GET_MODE: 17441369Sdduvall need_privilege = B_FALSE; 17451369Sdduvall /* FALLTHRU */ 17461369Sdduvall case LB_SET_MODE: 17471369Sdduvall break; 17481369Sdduvall 17491369Sdduvall } 17501369Sdduvall 17511369Sdduvall if (need_privilege) { 17521369Sdduvall /* 17531369Sdduvall * Check for specific net_config privilege on Solaris 10+. 17541369Sdduvall */ 17552681Sgs150176 err = secpolicy_net_config(iocp->ioc_cr, B_FALSE); 17561369Sdduvall if (err != 0) { 17571369Sdduvall miocnak(wq, mp, 0, err); 17581369Sdduvall return; 17591369Sdduvall } 17601369Sdduvall } 17611369Sdduvall 17621369Sdduvall mutex_enter(bgep->genlock); 17631865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 17641865Sdilpreet /* can happen during autorecovery */ 17651865Sdilpreet mutex_exit(bgep->genlock); 17661865Sdilpreet miocnak(wq, mp, 0, EIO); 17671865Sdilpreet return; 17681865Sdilpreet } 17691369Sdduvall 17701369Sdduvall switch (cmd) { 17711369Sdduvall default: 17721369Sdduvall _NOTE(NOTREACHED) 17731369Sdduvall status = IOC_INVAL; 17741369Sdduvall break; 17751369Sdduvall 17761369Sdduvall case BGE_MII_READ: 17771369Sdduvall case BGE_MII_WRITE: 17781369Sdduvall case BGE_SEE_READ: 17791369Sdduvall case BGE_SEE_WRITE: 17802675Szh199473 case BGE_FLASH_READ: 17812675Szh199473 case BGE_FLASH_WRITE: 17821369Sdduvall case BGE_DIAG: 17831369Sdduvall case BGE_PEEK: 17841369Sdduvall case BGE_POKE: 17851369Sdduvall case BGE_PHY_RESET: 17861369Sdduvall case BGE_SOFT_RESET: 17871369Sdduvall case BGE_HARD_RESET: 17881369Sdduvall status = bge_chip_ioctl(bgep, wq, mp, iocp); 17891369Sdduvall break; 17901369Sdduvall 17911369Sdduvall case LB_GET_INFO_SIZE: 17921369Sdduvall case LB_GET_INFO: 17931369Sdduvall case LB_GET_MODE: 17941369Sdduvall case LB_SET_MODE: 17951369Sdduvall status = bge_loop_ioctl(bgep, wq, mp, iocp); 17961369Sdduvall break; 17971369Sdduvall 17981369Sdduvall } 17991369Sdduvall 18001369Sdduvall /* 18011369Sdduvall * Do we need to reprogram the PHY and/or the MAC? 18021369Sdduvall * Do it now, while we still have the mutex. 18031369Sdduvall * 18041369Sdduvall * Note: update the PHY first, 'cos it controls the 18051369Sdduvall * speed/duplex parameters that the MAC code uses. 18061369Sdduvall */ 18071369Sdduvall switch (status) { 18081369Sdduvall case IOC_RESTART_REPLY: 18091369Sdduvall case IOC_RESTART_ACK: 18105903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL) 18111865Sdilpreet status = IOC_INVAL; 18121369Sdduvall break; 18131369Sdduvall } 18141369Sdduvall 18151865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 18161865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 18171865Sdilpreet status = IOC_INVAL; 18181865Sdilpreet } 18191865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 18201865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 18211865Sdilpreet status = IOC_INVAL; 18221865Sdilpreet } 18231369Sdduvall mutex_exit(bgep->genlock); 18241369Sdduvall 18251369Sdduvall /* 18261369Sdduvall * Finally, decide how to reply 18271369Sdduvall */ 18281369Sdduvall switch (status) { 18291369Sdduvall default: 18301369Sdduvall case IOC_INVAL: 18311369Sdduvall /* 18321369Sdduvall * Error, reply with a NAK and EINVAL or the specified error 18331369Sdduvall */ 18341369Sdduvall miocnak(wq, mp, 0, iocp->ioc_error == 0 ? 18354588Sml149210 EINVAL : iocp->ioc_error); 18361369Sdduvall break; 18371369Sdduvall 18381369Sdduvall case IOC_DONE: 18391369Sdduvall /* 18401369Sdduvall * OK, reply already sent 18411369Sdduvall */ 18421369Sdduvall break; 18431369Sdduvall 18441369Sdduvall case IOC_RESTART_ACK: 18451369Sdduvall case IOC_ACK: 18461369Sdduvall /* 18471369Sdduvall * OK, reply with an ACK 18481369Sdduvall */ 18491369Sdduvall miocack(wq, mp, 0, 0); 18501369Sdduvall break; 18511369Sdduvall 18521369Sdduvall case IOC_RESTART_REPLY: 18531369Sdduvall case IOC_REPLY: 18541369Sdduvall /* 18551369Sdduvall * OK, send prepared reply as ACK or NAK 18561369Sdduvall */ 18571369Sdduvall mp->b_datap->db_type = iocp->ioc_error == 0 ? 18584588Sml149210 M_IOCACK : M_IOCNAK; 18591369Sdduvall qreply(wq, mp); 18601369Sdduvall break; 18611369Sdduvall } 18621369Sdduvall } 18631369Sdduvall 18641369Sdduvall static void 18655903Ssowmini bge_resources_add(bge_t *bgep, time_t time, uint_t pkt_cnt) 18661369Sdduvall { 18675903Ssowmini 18681369Sdduvall recv_ring_t *rrp; 18691369Sdduvall mac_rx_fifo_t mrf; 18701369Sdduvall int ring; 18711369Sdduvall 18721369Sdduvall /* 18731369Sdduvall * Register Rx rings as resources and save mac 18741369Sdduvall * resource id for future reference 18751369Sdduvall */ 18761369Sdduvall mrf.mrf_type = MAC_RX_FIFO; 18771369Sdduvall mrf.mrf_blank = bge_chip_blank; 18781369Sdduvall mrf.mrf_arg = (void *)bgep; 18795903Ssowmini mrf.mrf_normal_blank_time = time; 18805903Ssowmini mrf.mrf_normal_pkt_count = pkt_cnt; 18811369Sdduvall 18821369Sdduvall for (ring = 0; ring < bgep->chipid.rx_rings; ring++) { 18831369Sdduvall rrp = &bgep->recv[ring]; 18842311Sseb rrp->handle = mac_resource_add(bgep->mh, 18851369Sdduvall (mac_resource_t *)&mrf); 18861369Sdduvall } 18875903Ssowmini } 18885903Ssowmini 18895903Ssowmini static void 18905903Ssowmini bge_m_resources(void *arg) 18915903Ssowmini { 18925903Ssowmini bge_t *bgep = arg; 18935903Ssowmini 18945903Ssowmini mutex_enter(bgep->genlock); 18955903Ssowmini 18965903Ssowmini bge_resources_add(bgep, bgep->chipid.rx_ticks_norm, 18975903Ssowmini bgep->chipid.rx_count_norm); 18981369Sdduvall mutex_exit(bgep->genlock); 18991369Sdduvall } 19001369Sdduvall 19011369Sdduvall /* 19021369Sdduvall * ========== Per-instance setup/teardown code ========== 19031369Sdduvall */ 19041369Sdduvall 19051369Sdduvall #undef BGE_DBG 19061369Sdduvall #define BGE_DBG BGE_DBG_INIT /* debug flag for this code */ 19073334Sgs150176 /* 19083334Sgs150176 * Allocate an area of memory and a DMA handle for accessing it 19093334Sgs150176 */ 19103334Sgs150176 static int 19113334Sgs150176 bge_alloc_dma_mem(bge_t *bgep, size_t memsize, ddi_device_acc_attr_t *attr_p, 19123334Sgs150176 uint_t dma_flags, dma_area_t *dma_p) 19133334Sgs150176 { 19143334Sgs150176 caddr_t va; 19153334Sgs150176 int err; 19163334Sgs150176 19173334Sgs150176 BGE_TRACE(("bge_alloc_dma_mem($%p, %ld, $%p, 0x%x, $%p)", 19184588Sml149210 (void *)bgep, memsize, attr_p, dma_flags, dma_p)); 19193334Sgs150176 19203334Sgs150176 /* 19213334Sgs150176 * Allocate handle 19223334Sgs150176 */ 19233334Sgs150176 err = ddi_dma_alloc_handle(bgep->devinfo, &dma_attr, 19244588Sml149210 DDI_DMA_DONTWAIT, NULL, &dma_p->dma_hdl); 19253334Sgs150176 if (err != DDI_SUCCESS) 19263334Sgs150176 return (DDI_FAILURE); 19273334Sgs150176 19283334Sgs150176 /* 19293334Sgs150176 * Allocate memory 19303334Sgs150176 */ 19313334Sgs150176 err = ddi_dma_mem_alloc(dma_p->dma_hdl, memsize, attr_p, 19324588Sml149210 dma_flags, DDI_DMA_DONTWAIT, NULL, &va, &dma_p->alength, 19334588Sml149210 &dma_p->acc_hdl); 19343334Sgs150176 if (err != DDI_SUCCESS) 19353334Sgs150176 return (DDI_FAILURE); 19363334Sgs150176 19373334Sgs150176 /* 19383334Sgs150176 * Bind the two together 19393334Sgs150176 */ 19403334Sgs150176 dma_p->mem_va = va; 19413334Sgs150176 err = ddi_dma_addr_bind_handle(dma_p->dma_hdl, NULL, 19424588Sml149210 va, dma_p->alength, dma_flags, DDI_DMA_DONTWAIT, NULL, 19434588Sml149210 &dma_p->cookie, &dma_p->ncookies); 19443334Sgs150176 19453334Sgs150176 BGE_DEBUG(("bge_alloc_dma_mem(): bind %d bytes; err %d, %d cookies", 19464588Sml149210 dma_p->alength, err, dma_p->ncookies)); 19473334Sgs150176 19483334Sgs150176 if (err != DDI_DMA_MAPPED || dma_p->ncookies != 1) 19493334Sgs150176 return (DDI_FAILURE); 19503334Sgs150176 19513334Sgs150176 dma_p->nslots = ~0U; 19523334Sgs150176 dma_p->size = ~0U; 19533334Sgs150176 dma_p->token = ~0U; 19543334Sgs150176 dma_p->offset = 0; 19553334Sgs150176 return (DDI_SUCCESS); 19563334Sgs150176 } 19573334Sgs150176 19583334Sgs150176 /* 19593334Sgs150176 * Free one allocated area of DMAable memory 19603334Sgs150176 */ 19613334Sgs150176 static void 19623334Sgs150176 bge_free_dma_mem(dma_area_t *dma_p) 19633334Sgs150176 { 19643334Sgs150176 if (dma_p->dma_hdl != NULL) { 19653334Sgs150176 if (dma_p->ncookies) { 19663334Sgs150176 (void) ddi_dma_unbind_handle(dma_p->dma_hdl); 19673334Sgs150176 dma_p->ncookies = 0; 19683334Sgs150176 } 19693334Sgs150176 ddi_dma_free_handle(&dma_p->dma_hdl); 19703334Sgs150176 dma_p->dma_hdl = NULL; 19713334Sgs150176 } 19723334Sgs150176 19733334Sgs150176 if (dma_p->acc_hdl != NULL) { 19743334Sgs150176 ddi_dma_mem_free(&dma_p->acc_hdl); 19753334Sgs150176 dma_p->acc_hdl = NULL; 19763334Sgs150176 } 19773334Sgs150176 } 19781369Sdduvall /* 19791369Sdduvall * Utility routine to carve a slice off a chunk of allocated memory, 19801369Sdduvall * updating the chunk descriptor accordingly. The size of the slice 19811369Sdduvall * is given by the product of the <qty> and <size> parameters. 19821369Sdduvall */ 19831369Sdduvall static void 19841369Sdduvall bge_slice_chunk(dma_area_t *slice, dma_area_t *chunk, 19851369Sdduvall uint32_t qty, uint32_t size) 19861369Sdduvall { 19871369Sdduvall static uint32_t sequence = 0xbcd5704a; 19881369Sdduvall size_t totsize; 19891369Sdduvall 19901369Sdduvall totsize = qty*size; 19911369Sdduvall ASSERT(totsize <= chunk->alength); 19921369Sdduvall 19931369Sdduvall *slice = *chunk; 19941369Sdduvall slice->nslots = qty; 19951369Sdduvall slice->size = size; 19961369Sdduvall slice->alength = totsize; 19971369Sdduvall slice->token = ++sequence; 19981369Sdduvall 19991369Sdduvall chunk->mem_va = (caddr_t)chunk->mem_va + totsize; 20001369Sdduvall chunk->alength -= totsize; 20011369Sdduvall chunk->offset += totsize; 20021369Sdduvall chunk->cookie.dmac_laddress += totsize; 20031369Sdduvall chunk->cookie.dmac_size -= totsize; 20041369Sdduvall } 20051369Sdduvall 20061369Sdduvall /* 20071369Sdduvall * Initialise the specified Receive Producer (Buffer) Ring, using 20081369Sdduvall * the information in the <dma_area> descriptors that it contains 20091369Sdduvall * to set up all the other fields. This routine should be called 20101369Sdduvall * only once for each ring. 20111369Sdduvall */ 20121369Sdduvall static void 20131369Sdduvall bge_init_buff_ring(bge_t *bgep, uint64_t ring) 20141369Sdduvall { 20151369Sdduvall buff_ring_t *brp; 20161369Sdduvall bge_status_t *bsp; 20171369Sdduvall sw_rbd_t *srbdp; 20181369Sdduvall dma_area_t pbuf; 20191369Sdduvall uint32_t bufsize; 20201369Sdduvall uint32_t nslots; 20211369Sdduvall uint32_t slot; 20221369Sdduvall uint32_t split; 20231369Sdduvall 20241369Sdduvall static bge_regno_t nic_ring_addrs[BGE_BUFF_RINGS_MAX] = { 20251369Sdduvall NIC_MEM_SHADOW_BUFF_STD, 20261369Sdduvall NIC_MEM_SHADOW_BUFF_JUMBO, 20271369Sdduvall NIC_MEM_SHADOW_BUFF_MINI 20281369Sdduvall }; 20291369Sdduvall static bge_regno_t mailbox_regs[BGE_BUFF_RINGS_MAX] = { 20301369Sdduvall RECV_STD_PROD_INDEX_REG, 20311369Sdduvall RECV_JUMBO_PROD_INDEX_REG, 20321369Sdduvall RECV_MINI_PROD_INDEX_REG 20331369Sdduvall }; 20341369Sdduvall static bge_regno_t buff_cons_xref[BGE_BUFF_RINGS_MAX] = { 20351369Sdduvall STATUS_STD_BUFF_CONS_INDEX, 20361369Sdduvall STATUS_JUMBO_BUFF_CONS_INDEX, 20371369Sdduvall STATUS_MINI_BUFF_CONS_INDEX 20381369Sdduvall }; 20391369Sdduvall 20401369Sdduvall BGE_TRACE(("bge_init_buff_ring($%p, %d)", 20414588Sml149210 (void *)bgep, ring)); 20421369Sdduvall 20431369Sdduvall brp = &bgep->buff[ring]; 20441369Sdduvall nslots = brp->desc.nslots; 20451369Sdduvall ASSERT(brp->buf[0].nslots == nslots/BGE_SPLIT); 20461369Sdduvall bufsize = brp->buf[0].size; 20471369Sdduvall 20481369Sdduvall /* 20491369Sdduvall * Set up the copy of the h/w RCB 20501369Sdduvall * 20511369Sdduvall * Note: unlike Send & Receive Return Rings, (where the max_len 20521369Sdduvall * field holds the number of slots), in a Receive Buffer Ring 20531369Sdduvall * this field indicates the size of each buffer in the ring. 20541369Sdduvall */ 20551369Sdduvall brp->hw_rcb.host_ring_addr = brp->desc.cookie.dmac_laddress; 20567099Syt223700 brp->hw_rcb.max_len = (uint16_t)bufsize; 20571369Sdduvall brp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED; 20581369Sdduvall brp->hw_rcb.nic_ring_addr = nic_ring_addrs[ring]; 20591369Sdduvall 20601369Sdduvall /* 20611369Sdduvall * Other one-off initialisation of per-ring data 20621369Sdduvall */ 20631369Sdduvall brp->bgep = bgep; 20641369Sdduvall bsp = DMA_VPTR(bgep->status_block); 20651369Sdduvall brp->cons_index_p = &bsp->buff_cons_index[buff_cons_xref[ring]]; 20661369Sdduvall brp->chip_mbx_reg = mailbox_regs[ring]; 20671369Sdduvall mutex_init(brp->rf_lock, NULL, MUTEX_DRIVER, 20681369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 20691369Sdduvall 20701369Sdduvall /* 20711369Sdduvall * Allocate the array of s/w Receive Buffer Descriptors 20721369Sdduvall */ 20731369Sdduvall srbdp = kmem_zalloc(nslots*sizeof (*srbdp), KM_SLEEP); 20741369Sdduvall brp->sw_rbds = srbdp; 20751369Sdduvall 20761369Sdduvall /* 20771369Sdduvall * Now initialise each array element once and for all 20781369Sdduvall */ 20791369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 20801369Sdduvall pbuf = brp->buf[split]; 20811369Sdduvall for (slot = 0; slot < nslots/BGE_SPLIT; ++srbdp, ++slot) 20821369Sdduvall bge_slice_chunk(&srbdp->pbuf, &pbuf, 1, bufsize); 20831369Sdduvall ASSERT(pbuf.alength == 0); 20841369Sdduvall } 20851369Sdduvall } 20861369Sdduvall 20871369Sdduvall /* 20881369Sdduvall * Clean up initialisation done above before the memory is freed 20891369Sdduvall */ 20901369Sdduvall static void 20911369Sdduvall bge_fini_buff_ring(bge_t *bgep, uint64_t ring) 20921369Sdduvall { 20931369Sdduvall buff_ring_t *brp; 20941369Sdduvall sw_rbd_t *srbdp; 20951369Sdduvall 20961369Sdduvall BGE_TRACE(("bge_fini_buff_ring($%p, %d)", 20974588Sml149210 (void *)bgep, ring)); 20981369Sdduvall 20991369Sdduvall brp = &bgep->buff[ring]; 21001369Sdduvall srbdp = brp->sw_rbds; 21011369Sdduvall kmem_free(srbdp, brp->desc.nslots*sizeof (*srbdp)); 21021369Sdduvall 21031369Sdduvall mutex_destroy(brp->rf_lock); 21041369Sdduvall } 21051369Sdduvall 21061369Sdduvall /* 21071369Sdduvall * Initialise the specified Receive (Return) Ring, using the 21081369Sdduvall * information in the <dma_area> descriptors that it contains 21091369Sdduvall * to set up all the other fields. This routine should be called 21101369Sdduvall * only once for each ring. 21111369Sdduvall */ 21121369Sdduvall static void 21131369Sdduvall bge_init_recv_ring(bge_t *bgep, uint64_t ring) 21141369Sdduvall { 21151369Sdduvall recv_ring_t *rrp; 21161369Sdduvall bge_status_t *bsp; 21171369Sdduvall uint32_t nslots; 21181369Sdduvall 21191369Sdduvall BGE_TRACE(("bge_init_recv_ring($%p, %d)", 21204588Sml149210 (void *)bgep, ring)); 21211369Sdduvall 21221369Sdduvall /* 21231369Sdduvall * The chip architecture requires that receive return rings have 21241369Sdduvall * 512 or 1024 or 2048 elements per ring. See 570X-PG108-R page 103. 21251369Sdduvall */ 21261369Sdduvall rrp = &bgep->recv[ring]; 21271369Sdduvall nslots = rrp->desc.nslots; 21281369Sdduvall ASSERT(nslots == 0 || nslots == 512 || 21294588Sml149210 nslots == 1024 || nslots == 2048); 21301369Sdduvall 21311369Sdduvall /* 21321369Sdduvall * Set up the copy of the h/w RCB 21331369Sdduvall */ 21341369Sdduvall rrp->hw_rcb.host_ring_addr = rrp->desc.cookie.dmac_laddress; 21357099Syt223700 rrp->hw_rcb.max_len = (uint16_t)nslots; 21361369Sdduvall rrp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED; 21371369Sdduvall rrp->hw_rcb.nic_ring_addr = 0; 21381369Sdduvall 21391369Sdduvall /* 21401369Sdduvall * Other one-off initialisation of per-ring data 21411369Sdduvall */ 21421369Sdduvall rrp->bgep = bgep; 21431369Sdduvall bsp = DMA_VPTR(bgep->status_block); 21441369Sdduvall rrp->prod_index_p = RECV_INDEX_P(bsp, ring); 21451369Sdduvall rrp->chip_mbx_reg = RECV_RING_CONS_INDEX_REG(ring); 21461369Sdduvall mutex_init(rrp->rx_lock, NULL, MUTEX_DRIVER, 21471369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 21481369Sdduvall } 21491369Sdduvall 21501369Sdduvall 21511369Sdduvall /* 21521369Sdduvall * Clean up initialisation done above before the memory is freed 21531369Sdduvall */ 21541369Sdduvall static void 21551369Sdduvall bge_fini_recv_ring(bge_t *bgep, uint64_t ring) 21561369Sdduvall { 21571369Sdduvall recv_ring_t *rrp; 21581369Sdduvall 21591369Sdduvall BGE_TRACE(("bge_fini_recv_ring($%p, %d)", 21604588Sml149210 (void *)bgep, ring)); 21611369Sdduvall 21621369Sdduvall rrp = &bgep->recv[ring]; 21631369Sdduvall if (rrp->rx_softint) 21641369Sdduvall ddi_remove_softintr(rrp->rx_softint); 21651369Sdduvall mutex_destroy(rrp->rx_lock); 21661369Sdduvall } 21671369Sdduvall 21681369Sdduvall /* 21691369Sdduvall * Initialise the specified Send Ring, using the information in the 21701369Sdduvall * <dma_area> descriptors that it contains to set up all the other 21711369Sdduvall * fields. This routine should be called only once for each ring. 21721369Sdduvall */ 21731369Sdduvall static void 21741369Sdduvall bge_init_send_ring(bge_t *bgep, uint64_t ring) 21751369Sdduvall { 21761369Sdduvall send_ring_t *srp; 21771369Sdduvall bge_status_t *bsp; 21781369Sdduvall sw_sbd_t *ssbdp; 21791369Sdduvall dma_area_t desc; 21801369Sdduvall dma_area_t pbuf; 21811369Sdduvall uint32_t nslots; 21821369Sdduvall uint32_t slot; 21831369Sdduvall uint32_t split; 21843334Sgs150176 sw_txbuf_t *txbuf; 21851369Sdduvall 21861369Sdduvall BGE_TRACE(("bge_init_send_ring($%p, %d)", 21874588Sml149210 (void *)bgep, ring)); 21881369Sdduvall 21891369Sdduvall /* 21901369Sdduvall * The chip architecture requires that host-based send rings 21911369Sdduvall * have 512 elements per ring. See 570X-PG102-R page 56. 21921369Sdduvall */ 21931369Sdduvall srp = &bgep->send[ring]; 21941369Sdduvall nslots = srp->desc.nslots; 21951369Sdduvall ASSERT(nslots == 0 || nslots == 512); 21961369Sdduvall 21971369Sdduvall /* 21981369Sdduvall * Set up the copy of the h/w RCB 21991369Sdduvall */ 22001369Sdduvall srp->hw_rcb.host_ring_addr = srp->desc.cookie.dmac_laddress; 22017099Syt223700 srp->hw_rcb.max_len = (uint16_t)nslots; 22021369Sdduvall srp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED; 22031369Sdduvall srp->hw_rcb.nic_ring_addr = NIC_MEM_SHADOW_SEND_RING(ring, nslots); 22041369Sdduvall 22051369Sdduvall /* 22061369Sdduvall * Other one-off initialisation of per-ring data 22071369Sdduvall */ 22081369Sdduvall srp->bgep = bgep; 22091369Sdduvall bsp = DMA_VPTR(bgep->status_block); 22101369Sdduvall srp->cons_index_p = SEND_INDEX_P(bsp, ring); 22111369Sdduvall srp->chip_mbx_reg = SEND_RING_HOST_INDEX_REG(ring); 22121369Sdduvall mutex_init(srp->tx_lock, NULL, MUTEX_DRIVER, 22131369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 22143334Sgs150176 mutex_init(srp->txbuf_lock, NULL, MUTEX_DRIVER, 22153334Sgs150176 DDI_INTR_PRI(bgep->intr_pri)); 22163334Sgs150176 mutex_init(srp->freetxbuf_lock, NULL, MUTEX_DRIVER, 22173334Sgs150176 DDI_INTR_PRI(bgep->intr_pri)); 22181369Sdduvall mutex_init(srp->tc_lock, NULL, MUTEX_DRIVER, 22191369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 22203334Sgs150176 if (nslots == 0) 22213334Sgs150176 return; 22221369Sdduvall 22231369Sdduvall /* 22241369Sdduvall * Allocate the array of s/w Send Buffer Descriptors 22251369Sdduvall */ 22261369Sdduvall ssbdp = kmem_zalloc(nslots*sizeof (*ssbdp), KM_SLEEP); 22273334Sgs150176 txbuf = kmem_zalloc(BGE_SEND_BUF_MAX*sizeof (*txbuf), KM_SLEEP); 22283334Sgs150176 srp->txbuf_head = 22293334Sgs150176 kmem_zalloc(BGE_SEND_BUF_MAX*sizeof (bge_queue_item_t), KM_SLEEP); 22303334Sgs150176 srp->pktp = kmem_zalloc(BGE_SEND_BUF_MAX*sizeof (send_pkt_t), KM_SLEEP); 22311369Sdduvall srp->sw_sbds = ssbdp; 22323334Sgs150176 srp->txbuf = txbuf; 22333334Sgs150176 srp->tx_buffers = BGE_SEND_BUF_NUM; 22343334Sgs150176 srp->tx_buffers_low = srp->tx_buffers / 4; 22353334Sgs150176 if (bgep->chipid.snd_buff_size > BGE_SEND_BUFF_SIZE_DEFAULT) 22363334Sgs150176 srp->tx_array_max = BGE_SEND_BUF_ARRAY_JUMBO; 22373334Sgs150176 else 22383334Sgs150176 srp->tx_array_max = BGE_SEND_BUF_ARRAY; 22393334Sgs150176 srp->tx_array = 1; 22401369Sdduvall 22411369Sdduvall /* 22423334Sgs150176 * Chunk tx desc area 22431369Sdduvall */ 22441369Sdduvall desc = srp->desc; 22453334Sgs150176 for (slot = 0; slot < nslots; ++ssbdp, ++slot) { 22463334Sgs150176 bge_slice_chunk(&ssbdp->desc, &desc, 1, 22473334Sgs150176 sizeof (bge_sbd_t)); 22483334Sgs150176 } 22493334Sgs150176 ASSERT(desc.alength == 0); 22503334Sgs150176 22513334Sgs150176 /* 22523334Sgs150176 * Chunk tx buffer area 22533334Sgs150176 */ 22541369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 22553334Sgs150176 pbuf = srp->buf[0][split]; 22563334Sgs150176 for (slot = 0; slot < BGE_SEND_BUF_NUM/BGE_SPLIT; ++slot) { 22573334Sgs150176 bge_slice_chunk(&txbuf->buf, &pbuf, 1, 22583334Sgs150176 bgep->chipid.snd_buff_size); 22593334Sgs150176 txbuf++; 22601369Sdduvall } 22611369Sdduvall ASSERT(pbuf.alength == 0); 22621369Sdduvall } 22631369Sdduvall } 22641369Sdduvall 22651369Sdduvall /* 22661369Sdduvall * Clean up initialisation done above before the memory is freed 22671369Sdduvall */ 22681369Sdduvall static void 22691369Sdduvall bge_fini_send_ring(bge_t *bgep, uint64_t ring) 22701369Sdduvall { 22711369Sdduvall send_ring_t *srp; 22723334Sgs150176 uint32_t array; 22733334Sgs150176 uint32_t split; 22743334Sgs150176 uint32_t nslots; 22751369Sdduvall 22761369Sdduvall BGE_TRACE(("bge_fini_send_ring($%p, %d)", 22774588Sml149210 (void *)bgep, ring)); 22781369Sdduvall 22791369Sdduvall srp = &bgep->send[ring]; 22803334Sgs150176 mutex_destroy(srp->tc_lock); 22813334Sgs150176 mutex_destroy(srp->freetxbuf_lock); 22823334Sgs150176 mutex_destroy(srp->txbuf_lock); 22831369Sdduvall mutex_destroy(srp->tx_lock); 22843334Sgs150176 nslots = srp->desc.nslots; 22853334Sgs150176 if (nslots == 0) 22863334Sgs150176 return; 22873334Sgs150176 22883334Sgs150176 for (array = 1; array < srp->tx_array; ++array) 22893334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split) 22903334Sgs150176 bge_free_dma_mem(&srp->buf[array][split]); 22913334Sgs150176 kmem_free(srp->sw_sbds, nslots*sizeof (*srp->sw_sbds)); 22923334Sgs150176 kmem_free(srp->txbuf_head, BGE_SEND_BUF_MAX*sizeof (*srp->txbuf_head)); 22933334Sgs150176 kmem_free(srp->txbuf, BGE_SEND_BUF_MAX*sizeof (*srp->txbuf)); 22943334Sgs150176 kmem_free(srp->pktp, BGE_SEND_BUF_MAX*sizeof (*srp->pktp)); 22953334Sgs150176 srp->sw_sbds = NULL; 22963334Sgs150176 srp->txbuf_head = NULL; 22973334Sgs150176 srp->txbuf = NULL; 22983334Sgs150176 srp->pktp = NULL; 22991369Sdduvall } 23001369Sdduvall 23011369Sdduvall /* 23021369Sdduvall * Initialise all transmit, receive, and buffer rings. 23031369Sdduvall */ 23041865Sdilpreet void 23051369Sdduvall bge_init_rings(bge_t *bgep) 23061369Sdduvall { 23073334Sgs150176 uint32_t ring; 23081369Sdduvall 23091369Sdduvall BGE_TRACE(("bge_init_rings($%p)", (void *)bgep)); 23101369Sdduvall 23111369Sdduvall /* 23121369Sdduvall * Perform one-off initialisation of each ring ... 23131369Sdduvall */ 23141369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 23151369Sdduvall bge_init_send_ring(bgep, ring); 23161369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring) 23171369Sdduvall bge_init_recv_ring(bgep, ring); 23181369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring) 23191369Sdduvall bge_init_buff_ring(bgep, ring); 23201369Sdduvall } 23211369Sdduvall 23221369Sdduvall /* 23231369Sdduvall * Undo the work of bge_init_rings() above before the memory is freed 23241369Sdduvall */ 23251865Sdilpreet void 23261369Sdduvall bge_fini_rings(bge_t *bgep) 23271369Sdduvall { 23283334Sgs150176 uint32_t ring; 23291369Sdduvall 23301369Sdduvall BGE_TRACE(("bge_fini_rings($%p)", (void *)bgep)); 23311369Sdduvall 23321369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring) 23331369Sdduvall bge_fini_buff_ring(bgep, ring); 23341369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring) 23351369Sdduvall bge_fini_recv_ring(bgep, ring); 23361369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 23371369Sdduvall bge_fini_send_ring(bgep, ring); 23381369Sdduvall } 23391369Sdduvall 23401369Sdduvall /* 23413334Sgs150176 * Called from the bge_m_stop() to free the tx buffers which are 23423334Sgs150176 * allocated from the tx process. 23431369Sdduvall */ 23443334Sgs150176 void 23453334Sgs150176 bge_free_txbuf_arrays(send_ring_t *srp) 23461369Sdduvall { 23473334Sgs150176 uint32_t array; 23483334Sgs150176 uint32_t split; 23493334Sgs150176 23503334Sgs150176 ASSERT(mutex_owned(srp->tx_lock)); 23511369Sdduvall 23521369Sdduvall /* 23533334Sgs150176 * Free the extra tx buffer DMA area 23541369Sdduvall */ 23553334Sgs150176 for (array = 1; array < srp->tx_array; ++array) 23563334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split) 23573334Sgs150176 bge_free_dma_mem(&srp->buf[array][split]); 23581369Sdduvall 23591369Sdduvall /* 23603334Sgs150176 * Restore initial tx buffer numbers 23611369Sdduvall */ 23623334Sgs150176 srp->tx_array = 1; 23633334Sgs150176 srp->tx_buffers = BGE_SEND_BUF_NUM; 23643334Sgs150176 srp->tx_buffers_low = srp->tx_buffers / 4; 23653334Sgs150176 srp->tx_flow = 0; 23663334Sgs150176 bzero(srp->pktp, BGE_SEND_BUF_MAX * sizeof (*srp->pktp)); 23671369Sdduvall } 23681369Sdduvall 23691369Sdduvall /* 23703334Sgs150176 * Called from tx process to allocate more tx buffers 23711369Sdduvall */ 23723334Sgs150176 bge_queue_item_t * 23733334Sgs150176 bge_alloc_txbuf_array(bge_t *bgep, send_ring_t *srp) 23741369Sdduvall { 23753334Sgs150176 bge_queue_t *txbuf_queue; 23763334Sgs150176 bge_queue_item_t *txbuf_item_last; 23773334Sgs150176 bge_queue_item_t *txbuf_item; 23783334Sgs150176 bge_queue_item_t *txbuf_item_rtn; 23793334Sgs150176 sw_txbuf_t *txbuf; 23803334Sgs150176 dma_area_t area; 23813334Sgs150176 size_t txbuffsize; 23823334Sgs150176 uint32_t slot; 23833334Sgs150176 uint32_t array; 23843334Sgs150176 uint32_t split; 23853334Sgs150176 uint32_t err; 23863334Sgs150176 23873334Sgs150176 ASSERT(mutex_owned(srp->tx_lock)); 23883334Sgs150176 23893334Sgs150176 array = srp->tx_array; 23903334Sgs150176 if (array >= srp->tx_array_max) 23913334Sgs150176 return (NULL); 23923334Sgs150176 23933334Sgs150176 /* 23943334Sgs150176 * Allocate memory & handles for TX buffers 23953334Sgs150176 */ 23963334Sgs150176 txbuffsize = BGE_SEND_BUF_NUM*bgep->chipid.snd_buff_size; 23973334Sgs150176 ASSERT((txbuffsize % BGE_SPLIT) == 0); 23983334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split) { 23993334Sgs150176 err = bge_alloc_dma_mem(bgep, txbuffsize/BGE_SPLIT, 24004588Sml149210 &bge_data_accattr, DDI_DMA_WRITE | BGE_DMA_MODE, 24014588Sml149210 &srp->buf[array][split]); 24023334Sgs150176 if (err != DDI_SUCCESS) { 24033334Sgs150176 /* Free the last already allocated OK chunks */ 24043334Sgs150176 for (slot = 0; slot <= split; ++slot) 24053334Sgs150176 bge_free_dma_mem(&srp->buf[array][slot]); 24063334Sgs150176 srp->tx_alloc_fail++; 24073334Sgs150176 return (NULL); 24081369Sdduvall } 24093334Sgs150176 } 24103334Sgs150176 24113334Sgs150176 /* 24123334Sgs150176 * Chunk tx buffer area 24133334Sgs150176 */ 24143334Sgs150176 txbuf = srp->txbuf + array*BGE_SEND_BUF_NUM; 24153334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split) { 24163334Sgs150176 area = srp->buf[array][split]; 24173334Sgs150176 for (slot = 0; slot < BGE_SEND_BUF_NUM/BGE_SPLIT; ++slot) { 24183334Sgs150176 bge_slice_chunk(&txbuf->buf, &area, 1, 24193334Sgs150176 bgep->chipid.snd_buff_size); 24203334Sgs150176 txbuf++; 24213334Sgs150176 } 24221369Sdduvall } 24231369Sdduvall 24243334Sgs150176 /* 24253334Sgs150176 * Add above buffers to the tx buffer pop queue 24263334Sgs150176 */ 24273334Sgs150176 txbuf_item = srp->txbuf_head + array*BGE_SEND_BUF_NUM; 24283334Sgs150176 txbuf = srp->txbuf + array*BGE_SEND_BUF_NUM; 24293334Sgs150176 txbuf_item_last = NULL; 24303334Sgs150176 for (slot = 0; slot < BGE_SEND_BUF_NUM; ++slot) { 24313334Sgs150176 txbuf_item->item = txbuf; 24323334Sgs150176 txbuf_item->next = txbuf_item_last; 24333334Sgs150176 txbuf_item_last = txbuf_item; 24343334Sgs150176 txbuf++; 24353334Sgs150176 txbuf_item++; 24361369Sdduvall } 24373334Sgs150176 txbuf_item = srp->txbuf_head + array*BGE_SEND_BUF_NUM; 24383334Sgs150176 txbuf_item_rtn = txbuf_item; 24393334Sgs150176 txbuf_item++; 24403334Sgs150176 txbuf_queue = srp->txbuf_pop_queue; 24413334Sgs150176 mutex_enter(txbuf_queue->lock); 24423334Sgs150176 txbuf_item->next = txbuf_queue->head; 24433334Sgs150176 txbuf_queue->head = txbuf_item_last; 24443334Sgs150176 txbuf_queue->count += BGE_SEND_BUF_NUM - 1; 24453334Sgs150176 mutex_exit(txbuf_queue->lock); 24463334Sgs150176 24473334Sgs150176 srp->tx_array++; 24483334Sgs150176 srp->tx_buffers += BGE_SEND_BUF_NUM; 24493334Sgs150176 srp->tx_buffers_low = srp->tx_buffers / 4; 24503334Sgs150176 24513334Sgs150176 return (txbuf_item_rtn); 24521369Sdduvall } 24531369Sdduvall 24541369Sdduvall /* 24551369Sdduvall * This function allocates all the transmit and receive buffers 24563334Sgs150176 * and descriptors, in four chunks. 24571369Sdduvall */ 24581865Sdilpreet int 24591369Sdduvall bge_alloc_bufs(bge_t *bgep) 24601369Sdduvall { 24611369Sdduvall dma_area_t area; 24621369Sdduvall size_t rxbuffsize; 24631369Sdduvall size_t txbuffsize; 24641369Sdduvall size_t rxbuffdescsize; 24651369Sdduvall size_t rxdescsize; 24661369Sdduvall size_t txdescsize; 24673334Sgs150176 uint32_t ring; 24683334Sgs150176 uint32_t rx_rings = bgep->chipid.rx_rings; 24693334Sgs150176 uint32_t tx_rings = bgep->chipid.tx_rings; 24701369Sdduvall int split; 24711369Sdduvall int err; 24721369Sdduvall 24731369Sdduvall BGE_TRACE(("bge_alloc_bufs($%p)", 24744588Sml149210 (void *)bgep)); 24751369Sdduvall 24761908Sly149593 rxbuffsize = BGE_STD_SLOTS_USED*bgep->chipid.std_buf_size; 24771369Sdduvall rxbuffsize += bgep->chipid.jumbo_slots*bgep->chipid.recv_jumbo_size; 24781369Sdduvall rxbuffsize += BGE_MINI_SLOTS_USED*BGE_MINI_BUFF_SIZE; 24791369Sdduvall 24803334Sgs150176 txbuffsize = BGE_SEND_BUF_NUM*bgep->chipid.snd_buff_size; 24811369Sdduvall txbuffsize *= tx_rings; 24821369Sdduvall 24831369Sdduvall rxdescsize = rx_rings*bgep->chipid.recv_slots; 24841369Sdduvall rxdescsize *= sizeof (bge_rbd_t); 24851369Sdduvall 24861369Sdduvall rxbuffdescsize = BGE_STD_SLOTS_USED; 24871369Sdduvall rxbuffdescsize += bgep->chipid.jumbo_slots; 24881369Sdduvall rxbuffdescsize += BGE_MINI_SLOTS_USED; 24891369Sdduvall rxbuffdescsize *= sizeof (bge_rbd_t); 24901369Sdduvall 24911369Sdduvall txdescsize = tx_rings*BGE_SEND_SLOTS_USED; 24921369Sdduvall txdescsize *= sizeof (bge_sbd_t); 24931369Sdduvall txdescsize += sizeof (bge_statistics_t); 24941369Sdduvall txdescsize += sizeof (bge_status_t); 24951369Sdduvall txdescsize += BGE_STATUS_PADDING; 24961369Sdduvall 24971369Sdduvall /* 24983907Szh199473 * Enable PCI relaxed ordering only for RX/TX data buffers 24993907Szh199473 */ 25003907Szh199473 if (bge_relaxed_ordering) 25013907Szh199473 dma_attr.dma_attr_flags |= DDI_DMA_RELAXED_ORDERING; 25023907Szh199473 25033907Szh199473 /* 25041369Sdduvall * Allocate memory & handles for RX buffers 25051369Sdduvall */ 25061369Sdduvall ASSERT((rxbuffsize % BGE_SPLIT) == 0); 25071369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 25081369Sdduvall err = bge_alloc_dma_mem(bgep, rxbuffsize/BGE_SPLIT, 25094588Sml149210 &bge_data_accattr, DDI_DMA_READ | BGE_DMA_MODE, 25104588Sml149210 &bgep->rx_buff[split]); 25111369Sdduvall if (err != DDI_SUCCESS) 25121369Sdduvall return (DDI_FAILURE); 25131369Sdduvall } 25141369Sdduvall 25151369Sdduvall /* 25161369Sdduvall * Allocate memory & handles for TX buffers 25171369Sdduvall */ 25181369Sdduvall ASSERT((txbuffsize % BGE_SPLIT) == 0); 25191369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 25201369Sdduvall err = bge_alloc_dma_mem(bgep, txbuffsize/BGE_SPLIT, 25214588Sml149210 &bge_data_accattr, DDI_DMA_WRITE | BGE_DMA_MODE, 25224588Sml149210 &bgep->tx_buff[split]); 25231369Sdduvall if (err != DDI_SUCCESS) 25241369Sdduvall return (DDI_FAILURE); 25251369Sdduvall } 25261369Sdduvall 25273907Szh199473 dma_attr.dma_attr_flags &= ~DDI_DMA_RELAXED_ORDERING; 25283907Szh199473 25291369Sdduvall /* 25301369Sdduvall * Allocate memory & handles for receive return rings 25311369Sdduvall */ 25321369Sdduvall ASSERT((rxdescsize % rx_rings) == 0); 25331369Sdduvall for (split = 0; split < rx_rings; ++split) { 25341369Sdduvall err = bge_alloc_dma_mem(bgep, rxdescsize/rx_rings, 25354588Sml149210 &bge_desc_accattr, DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 25364588Sml149210 &bgep->rx_desc[split]); 25371369Sdduvall if (err != DDI_SUCCESS) 25381369Sdduvall return (DDI_FAILURE); 25391369Sdduvall } 25401369Sdduvall 25411369Sdduvall /* 25421369Sdduvall * Allocate memory & handles for buffer (producer) descriptor rings 25431369Sdduvall */ 25441369Sdduvall err = bge_alloc_dma_mem(bgep, rxbuffdescsize, &bge_desc_accattr, 25454588Sml149210 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &bgep->rx_desc[split]); 25461369Sdduvall if (err != DDI_SUCCESS) 25471369Sdduvall return (DDI_FAILURE); 25481369Sdduvall 25491369Sdduvall /* 25501369Sdduvall * Allocate memory & handles for TX descriptor rings, 25511369Sdduvall * status block, and statistics area 25521369Sdduvall */ 25531369Sdduvall err = bge_alloc_dma_mem(bgep, txdescsize, &bge_desc_accattr, 25544588Sml149210 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &bgep->tx_desc); 25551369Sdduvall if (err != DDI_SUCCESS) 25561369Sdduvall return (DDI_FAILURE); 25571369Sdduvall 25581369Sdduvall /* 25591369Sdduvall * Now carve up each of the allocated areas ... 25601369Sdduvall */ 25611369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 25621369Sdduvall area = bgep->rx_buff[split]; 25631369Sdduvall bge_slice_chunk(&bgep->buff[BGE_STD_BUFF_RING].buf[split], 25644588Sml149210 &area, BGE_STD_SLOTS_USED/BGE_SPLIT, 25654588Sml149210 bgep->chipid.std_buf_size); 25661369Sdduvall bge_slice_chunk(&bgep->buff[BGE_JUMBO_BUFF_RING].buf[split], 25674588Sml149210 &area, bgep->chipid.jumbo_slots/BGE_SPLIT, 25684588Sml149210 bgep->chipid.recv_jumbo_size); 25691369Sdduvall bge_slice_chunk(&bgep->buff[BGE_MINI_BUFF_RING].buf[split], 25704588Sml149210 &area, BGE_MINI_SLOTS_USED/BGE_SPLIT, 25714588Sml149210 BGE_MINI_BUFF_SIZE); 25721369Sdduvall } 25731369Sdduvall 25741369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 25751369Sdduvall area = bgep->tx_buff[split]; 25761369Sdduvall for (ring = 0; ring < tx_rings; ++ring) 25773334Sgs150176 bge_slice_chunk(&bgep->send[ring].buf[0][split], 25784588Sml149210 &area, BGE_SEND_BUF_NUM/BGE_SPLIT, 25794588Sml149210 bgep->chipid.snd_buff_size); 25801369Sdduvall for (; ring < BGE_SEND_RINGS_MAX; ++ring) 25813334Sgs150176 bge_slice_chunk(&bgep->send[ring].buf[0][split], 25824588Sml149210 &area, 0, bgep->chipid.snd_buff_size); 25831369Sdduvall } 25841369Sdduvall 25851369Sdduvall for (ring = 0; ring < rx_rings; ++ring) 25861369Sdduvall bge_slice_chunk(&bgep->recv[ring].desc, &bgep->rx_desc[ring], 25874588Sml149210 bgep->chipid.recv_slots, sizeof (bge_rbd_t)); 25881369Sdduvall 25891369Sdduvall area = bgep->rx_desc[rx_rings]; 25901369Sdduvall for (; ring < BGE_RECV_RINGS_MAX; ++ring) 25911369Sdduvall bge_slice_chunk(&bgep->recv[ring].desc, &area, 25924588Sml149210 0, sizeof (bge_rbd_t)); 25931369Sdduvall bge_slice_chunk(&bgep->buff[BGE_STD_BUFF_RING].desc, &area, 25944588Sml149210 BGE_STD_SLOTS_USED, sizeof (bge_rbd_t)); 25951369Sdduvall bge_slice_chunk(&bgep->buff[BGE_JUMBO_BUFF_RING].desc, &area, 25964588Sml149210 bgep->chipid.jumbo_slots, sizeof (bge_rbd_t)); 25971369Sdduvall bge_slice_chunk(&bgep->buff[BGE_MINI_BUFF_RING].desc, &area, 25984588Sml149210 BGE_MINI_SLOTS_USED, sizeof (bge_rbd_t)); 25991369Sdduvall ASSERT(area.alength == 0); 26001369Sdduvall 26011369Sdduvall area = bgep->tx_desc; 26021369Sdduvall for (ring = 0; ring < tx_rings; ++ring) 26031369Sdduvall bge_slice_chunk(&bgep->send[ring].desc, &area, 26044588Sml149210 BGE_SEND_SLOTS_USED, sizeof (bge_sbd_t)); 26051369Sdduvall for (; ring < BGE_SEND_RINGS_MAX; ++ring) 26061369Sdduvall bge_slice_chunk(&bgep->send[ring].desc, &area, 26074588Sml149210 0, sizeof (bge_sbd_t)); 26081369Sdduvall bge_slice_chunk(&bgep->statistics, &area, 1, sizeof (bge_statistics_t)); 26091369Sdduvall bge_slice_chunk(&bgep->status_block, &area, 1, sizeof (bge_status_t)); 26101369Sdduvall ASSERT(area.alength == BGE_STATUS_PADDING); 26111369Sdduvall DMA_ZERO(bgep->status_block); 26121369Sdduvall 26131369Sdduvall return (DDI_SUCCESS); 26141369Sdduvall } 26151369Sdduvall 26161369Sdduvall /* 26171369Sdduvall * This routine frees the transmit and receive buffers and descriptors. 26181369Sdduvall * Make sure the chip is stopped before calling it! 26191369Sdduvall */ 26201865Sdilpreet void 26211369Sdduvall bge_free_bufs(bge_t *bgep) 26221369Sdduvall { 26231369Sdduvall int split; 26241369Sdduvall 26251369Sdduvall BGE_TRACE(("bge_free_bufs($%p)", 26264588Sml149210 (void *)bgep)); 26271369Sdduvall 26281369Sdduvall bge_free_dma_mem(&bgep->tx_desc); 26291369Sdduvall for (split = 0; split < BGE_RECV_RINGS_SPLIT; ++split) 26301369Sdduvall bge_free_dma_mem(&bgep->rx_desc[split]); 26311369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) 26321369Sdduvall bge_free_dma_mem(&bgep->tx_buff[split]); 26331369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) 26341369Sdduvall bge_free_dma_mem(&bgep->rx_buff[split]); 26351369Sdduvall } 26361369Sdduvall 26371369Sdduvall /* 26381369Sdduvall * Determine (initial) MAC address ("BIA") to use for this interface 26391369Sdduvall */ 26401369Sdduvall 26411369Sdduvall static void 26421369Sdduvall bge_find_mac_address(bge_t *bgep, chip_id_t *cidp) 26431369Sdduvall { 26441369Sdduvall struct ether_addr sysaddr; 26451369Sdduvall char propbuf[8]; /* "true" or "false", plus NUL */ 26461369Sdduvall uchar_t *bytes; 26471369Sdduvall int *ints; 26481369Sdduvall uint_t nelts; 26491369Sdduvall int err; 26501369Sdduvall 26511369Sdduvall BGE_TRACE(("bge_find_mac_address($%p)", 26524588Sml149210 (void *)bgep)); 26531369Sdduvall 26541369Sdduvall BGE_DEBUG(("bge_find_mac_address: hw_mac_addr %012llx, => %s (%sset)", 26554588Sml149210 cidp->hw_mac_addr, 26564588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr), 26574588Sml149210 cidp->vendor_addr.set ? "" : "not ")); 26581369Sdduvall 26591369Sdduvall /* 26601369Sdduvall * The "vendor's factory-set address" may already have 26611369Sdduvall * been extracted from the chip, but if the property 26621369Sdduvall * "local-mac-address" is set we use that instead. It 26631369Sdduvall * will normally be set by OBP, but it could also be 26641369Sdduvall * specified in a .conf file(!) 26651369Sdduvall * 26661369Sdduvall * There doesn't seem to be a way to define byte-array 26671369Sdduvall * properties in a .conf, so we check whether it looks 26681369Sdduvall * like an array of 6 ints instead. 26691369Sdduvall * 26701369Sdduvall * Then, we check whether it looks like an array of 6 26711369Sdduvall * bytes (which it should, if OBP set it). If we can't 26721369Sdduvall * make sense of it either way, we'll ignore it. 26731369Sdduvall */ 26741369Sdduvall err = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, bgep->devinfo, 26754588Sml149210 DDI_PROP_DONTPASS, localmac_propname, &ints, &nelts); 26761369Sdduvall if (err == DDI_PROP_SUCCESS) { 26771369Sdduvall if (nelts == ETHERADDRL) { 26781369Sdduvall while (nelts--) 26791369Sdduvall cidp->vendor_addr.addr[nelts] = ints[nelts]; 26802331Skrgopi cidp->vendor_addr.set = B_TRUE; 26811369Sdduvall } 26821369Sdduvall ddi_prop_free(ints); 26831369Sdduvall } 26841369Sdduvall 26851369Sdduvall err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, bgep->devinfo, 26864588Sml149210 DDI_PROP_DONTPASS, localmac_propname, &bytes, &nelts); 26871369Sdduvall if (err == DDI_PROP_SUCCESS) { 26881369Sdduvall if (nelts == ETHERADDRL) { 26891369Sdduvall while (nelts--) 26901369Sdduvall cidp->vendor_addr.addr[nelts] = bytes[nelts]; 26912331Skrgopi cidp->vendor_addr.set = B_TRUE; 26921369Sdduvall } 26931369Sdduvall ddi_prop_free(bytes); 26941369Sdduvall } 26951369Sdduvall 26961369Sdduvall BGE_DEBUG(("bge_find_mac_address: +local %s (%sset)", 26974588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr), 26984588Sml149210 cidp->vendor_addr.set ? "" : "not ")); 26991369Sdduvall 27001369Sdduvall /* 27011369Sdduvall * Look up the OBP property "local-mac-address?". Note that even 27021369Sdduvall * though its value is a string (which should be "true" or "false"), 27031369Sdduvall * it can't be decoded by ddi_prop_lookup_string(9F). So, we zero 27041369Sdduvall * the buffer first and then fetch the property as an untyped array; 27051369Sdduvall * this may or may not include a final NUL, but since there will 27061369Sdduvall * always be one left at the end of the buffer we can now treat it 27071369Sdduvall * as a string anyway. 27081369Sdduvall */ 27091369Sdduvall nelts = sizeof (propbuf); 27101369Sdduvall bzero(propbuf, nelts--); 27111369Sdduvall err = ddi_getlongprop_buf(DDI_DEV_T_ANY, bgep->devinfo, 27124588Sml149210 DDI_PROP_CANSLEEP, localmac_boolname, propbuf, (int *)&nelts); 27131369Sdduvall 27141369Sdduvall /* 27151369Sdduvall * Now, if the address still isn't set from the hardware (SEEPROM) 27161369Sdduvall * or the OBP or .conf property, OR if the user has foolishly set 27171369Sdduvall * 'local-mac-address? = false', use "the system address" instead 27181369Sdduvall * (but only if it's non-null i.e. has been set from the IDPROM). 27191369Sdduvall */ 27202331Skrgopi if (cidp->vendor_addr.set == B_FALSE || strcmp(propbuf, "false") == 0) 27211369Sdduvall if (localetheraddr(NULL, &sysaddr) != 0) { 27221369Sdduvall ethaddr_copy(&sysaddr, cidp->vendor_addr.addr); 27232331Skrgopi cidp->vendor_addr.set = B_TRUE; 27241369Sdduvall } 27251369Sdduvall 27261369Sdduvall BGE_DEBUG(("bge_find_mac_address: +system %s (%sset)", 27274588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr), 27284588Sml149210 cidp->vendor_addr.set ? "" : "not ")); 27291369Sdduvall 27301369Sdduvall /* 27311369Sdduvall * Finally(!), if there's a valid "mac-address" property (created 27321369Sdduvall * if we netbooted from this interface), we must use this instead 27331369Sdduvall * of any of the above to ensure that the NFS/install server doesn't 27341369Sdduvall * get confused by the address changing as Solaris takes over! 27351369Sdduvall */ 27361369Sdduvall err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, bgep->devinfo, 27374588Sml149210 DDI_PROP_DONTPASS, macaddr_propname, &bytes, &nelts); 27381369Sdduvall if (err == DDI_PROP_SUCCESS) { 27391369Sdduvall if (nelts == ETHERADDRL) { 27401369Sdduvall while (nelts--) 27411369Sdduvall cidp->vendor_addr.addr[nelts] = bytes[nelts]; 27422331Skrgopi cidp->vendor_addr.set = B_TRUE; 27431369Sdduvall } 27441369Sdduvall ddi_prop_free(bytes); 27451369Sdduvall } 27461369Sdduvall 27471369Sdduvall BGE_DEBUG(("bge_find_mac_address: =final %s (%sset)", 27484588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr), 27494588Sml149210 cidp->vendor_addr.set ? "" : "not ")); 27501369Sdduvall } 27511369Sdduvall 27521865Sdilpreet 27531865Sdilpreet /*ARGSUSED*/ 27541865Sdilpreet int 27551865Sdilpreet bge_check_acc_handle(bge_t *bgep, ddi_acc_handle_t handle) 27561865Sdilpreet { 27571865Sdilpreet ddi_fm_error_t de; 27581865Sdilpreet 27591865Sdilpreet ddi_fm_acc_err_get(handle, &de, DDI_FME_VERSION); 27601865Sdilpreet ddi_fm_acc_err_clear(handle, DDI_FME_VERSION); 27611865Sdilpreet return (de.fme_status); 27621865Sdilpreet } 27631865Sdilpreet 27641865Sdilpreet /*ARGSUSED*/ 27651865Sdilpreet int 27661865Sdilpreet bge_check_dma_handle(bge_t *bgep, ddi_dma_handle_t handle) 27671865Sdilpreet { 27681865Sdilpreet ddi_fm_error_t de; 27691865Sdilpreet 27701865Sdilpreet ASSERT(bgep->progress & PROGRESS_BUFS); 27711865Sdilpreet ddi_fm_dma_err_get(handle, &de, DDI_FME_VERSION); 27721865Sdilpreet return (de.fme_status); 27731865Sdilpreet } 27741865Sdilpreet 27751865Sdilpreet /* 27761865Sdilpreet * The IO fault service error handling callback function 27771865Sdilpreet */ 27781865Sdilpreet /*ARGSUSED*/ 27791865Sdilpreet static int 27801865Sdilpreet bge_fm_error_cb(dev_info_t *dip, ddi_fm_error_t *err, const void *impl_data) 27811865Sdilpreet { 27821865Sdilpreet /* 27831865Sdilpreet * as the driver can always deal with an error in any dma or 27841865Sdilpreet * access handle, we can just return the fme_status value. 27851865Sdilpreet */ 27861865Sdilpreet pci_ereport_post(dip, err, NULL); 27871865Sdilpreet return (err->fme_status); 27881865Sdilpreet } 27891865Sdilpreet 27901865Sdilpreet static void 27911865Sdilpreet bge_fm_init(bge_t *bgep) 27921865Sdilpreet { 27931865Sdilpreet ddi_iblock_cookie_t iblk; 27941865Sdilpreet 27951865Sdilpreet /* Only register with IO Fault Services if we have some capability */ 27961865Sdilpreet if (bgep->fm_capabilities) { 27971865Sdilpreet bge_reg_accattr.devacc_attr_access = DDI_FLAGERR_ACC; 27981865Sdilpreet bge_desc_accattr.devacc_attr_access = DDI_FLAGERR_ACC; 27991865Sdilpreet dma_attr.dma_attr_flags = DDI_DMA_FLAGERR; 28001865Sdilpreet 28011865Sdilpreet /* Register capabilities with IO Fault Services */ 28021865Sdilpreet ddi_fm_init(bgep->devinfo, &bgep->fm_capabilities, &iblk); 28031865Sdilpreet 28041865Sdilpreet /* 28051865Sdilpreet * Initialize pci ereport capabilities if ereport capable 28061865Sdilpreet */ 28071865Sdilpreet if (DDI_FM_EREPORT_CAP(bgep->fm_capabilities) || 28081865Sdilpreet DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 28091865Sdilpreet pci_ereport_setup(bgep->devinfo); 28101865Sdilpreet 28111865Sdilpreet /* 28121865Sdilpreet * Register error callback if error callback capable 28131865Sdilpreet */ 28141865Sdilpreet if (DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 28151865Sdilpreet ddi_fm_handler_register(bgep->devinfo, 28164588Sml149210 bge_fm_error_cb, (void*) bgep); 28171865Sdilpreet } else { 28181865Sdilpreet /* 28191865Sdilpreet * These fields have to be cleared of FMA if there are no 28201865Sdilpreet * FMA capabilities at runtime. 28211865Sdilpreet */ 28221865Sdilpreet bge_reg_accattr.devacc_attr_access = DDI_DEFAULT_ACC; 28231865Sdilpreet bge_desc_accattr.devacc_attr_access = DDI_DEFAULT_ACC; 28241865Sdilpreet dma_attr.dma_attr_flags = 0; 28251865Sdilpreet } 28261865Sdilpreet } 28271865Sdilpreet 28281865Sdilpreet static void 28291865Sdilpreet bge_fm_fini(bge_t *bgep) 28301865Sdilpreet { 28311865Sdilpreet /* Only unregister FMA capabilities if we registered some */ 28321865Sdilpreet if (bgep->fm_capabilities) { 28331865Sdilpreet 28341865Sdilpreet /* 28351865Sdilpreet * Release any resources allocated by pci_ereport_setup() 28361865Sdilpreet */ 28371865Sdilpreet if (DDI_FM_EREPORT_CAP(bgep->fm_capabilities) || 28381865Sdilpreet DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 28391865Sdilpreet pci_ereport_teardown(bgep->devinfo); 28401865Sdilpreet 28411865Sdilpreet /* 28421865Sdilpreet * Un-register error callback if error callback capable 28431865Sdilpreet */ 28441865Sdilpreet if (DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 28451865Sdilpreet ddi_fm_handler_unregister(bgep->devinfo); 28461865Sdilpreet 28471865Sdilpreet /* Unregister from IO Fault Services */ 28481865Sdilpreet ddi_fm_fini(bgep->devinfo); 28491865Sdilpreet } 28501865Sdilpreet } 28511865Sdilpreet 28521369Sdduvall static void 28531408Srandyf #ifdef BGE_IPMI_ASF 28541408Srandyf bge_unattach(bge_t *bgep, uint_t asf_mode) 28551408Srandyf #else 28561369Sdduvall bge_unattach(bge_t *bgep) 28571408Srandyf #endif 28581369Sdduvall { 28591369Sdduvall BGE_TRACE(("bge_unattach($%p)", 28601369Sdduvall (void *)bgep)); 28611369Sdduvall 28621369Sdduvall /* 28631369Sdduvall * Flag that no more activity may be initiated 28641369Sdduvall */ 28651369Sdduvall bgep->progress &= ~PROGRESS_READY; 28661369Sdduvall 28671369Sdduvall /* 28681369Sdduvall * Quiesce the PHY and MAC (leave it reset but still powered). 28691369Sdduvall * Clean up and free all BGE data structures 28701369Sdduvall */ 28715107Seota if (bgep->periodic_id != NULL) { 28725107Seota ddi_periodic_delete(bgep->periodic_id); 28735107Seota bgep->periodic_id = NULL; 28741369Sdduvall } 28751369Sdduvall if (bgep->progress & PROGRESS_KSTATS) 28761369Sdduvall bge_fini_kstats(bgep); 28771369Sdduvall if (bgep->progress & PROGRESS_PHY) 28781369Sdduvall bge_phys_reset(bgep); 28791369Sdduvall if (bgep->progress & PROGRESS_HWINT) { 28801369Sdduvall mutex_enter(bgep->genlock); 28811408Srandyf #ifdef BGE_IPMI_ASF 28821865Sdilpreet if (bge_chip_reset(bgep, B_FALSE, asf_mode) != DDI_SUCCESS) 28831865Sdilpreet #else 28841865Sdilpreet if (bge_chip_reset(bgep, B_FALSE) != DDI_SUCCESS) 28851865Sdilpreet #endif 28861865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 28871865Sdilpreet DDI_SERVICE_UNAFFECTED); 28881865Sdilpreet #ifdef BGE_IPMI_ASF 28891408Srandyf if (bgep->asf_enabled) { 28901408Srandyf /* 28911408Srandyf * This register has been overlaid. We restore its 28921408Srandyf * initial value here. 28931408Srandyf */ 28941408Srandyf bge_nic_put32(bgep, BGE_NIC_DATA_SIG_ADDR, 28951408Srandyf BGE_NIC_DATA_SIG); 28961408Srandyf } 28971408Srandyf #endif 28981865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) 28991865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 29001865Sdilpreet DDI_SERVICE_UNAFFECTED); 29011865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) 29021865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 29031865Sdilpreet DDI_SERVICE_UNAFFECTED); 29041369Sdduvall mutex_exit(bgep->genlock); 29051369Sdduvall } 29061369Sdduvall if (bgep->progress & PROGRESS_INTR) { 29071865Sdilpreet bge_intr_disable(bgep); 29081369Sdduvall bge_fini_rings(bgep); 29091369Sdduvall } 29101865Sdilpreet if (bgep->progress & PROGRESS_HWINT) { 29111865Sdilpreet bge_rem_intrs(bgep); 29121865Sdilpreet rw_destroy(bgep->errlock); 29131865Sdilpreet mutex_destroy(bgep->softintrlock); 29141865Sdilpreet mutex_destroy(bgep->genlock); 29151865Sdilpreet } 29161369Sdduvall if (bgep->progress & PROGRESS_FACTOTUM) 29171369Sdduvall ddi_remove_softintr(bgep->factotum_id); 29181369Sdduvall if (bgep->progress & PROGRESS_RESCHED) 29193334Sgs150176 ddi_remove_softintr(bgep->drain_id); 29201865Sdilpreet if (bgep->progress & PROGRESS_BUFS) 29211865Sdilpreet bge_free_bufs(bgep); 29221369Sdduvall if (bgep->progress & PROGRESS_REGS) 29231369Sdduvall ddi_regs_map_free(&bgep->io_handle); 29241369Sdduvall if (bgep->progress & PROGRESS_CFG) 29251369Sdduvall pci_config_teardown(&bgep->cfg_handle); 29261369Sdduvall 29271865Sdilpreet bge_fm_fini(bgep); 29281865Sdilpreet 29291369Sdduvall ddi_remove_minor_node(bgep->devinfo, NULL); 29303334Sgs150176 kmem_free(bgep->pstats, sizeof (bge_statistics_reg_t)); 29311369Sdduvall kmem_free(bgep, sizeof (*bgep)); 29321369Sdduvall } 29331369Sdduvall 29341369Sdduvall static int 29351369Sdduvall bge_resume(dev_info_t *devinfo) 29361369Sdduvall { 29371369Sdduvall bge_t *bgep; /* Our private data */ 29381369Sdduvall chip_id_t *cidp; 29391369Sdduvall chip_id_t chipid; 29401369Sdduvall 29411369Sdduvall bgep = ddi_get_driver_private(devinfo); 29421369Sdduvall if (bgep == NULL) 29431369Sdduvall return (DDI_FAILURE); 29441369Sdduvall 29451369Sdduvall /* 29461369Sdduvall * Refuse to resume if the data structures aren't consistent 29471369Sdduvall */ 29481369Sdduvall if (bgep->devinfo != devinfo) 29491369Sdduvall return (DDI_FAILURE); 29501369Sdduvall 29511408Srandyf #ifdef BGE_IPMI_ASF 29521408Srandyf /* 29531408Srandyf * Power management hasn't been supported in BGE now. If you 29541408Srandyf * want to implement it, please add the ASF/IPMI related 29551408Srandyf * code here. 29561408Srandyf */ 29571408Srandyf 29581408Srandyf #endif 29591408Srandyf 29601369Sdduvall /* 29611369Sdduvall * Read chip ID & set up config space command register(s) 29621369Sdduvall * Refuse to resume if the chip has changed its identity! 29631369Sdduvall */ 29641369Sdduvall cidp = &bgep->chipid; 29651865Sdilpreet mutex_enter(bgep->genlock); 29661369Sdduvall bge_chip_cfg_init(bgep, &chipid, B_FALSE); 29671865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 29681865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 29691865Sdilpreet mutex_exit(bgep->genlock); 29701865Sdilpreet return (DDI_FAILURE); 29711865Sdilpreet } 29721865Sdilpreet mutex_exit(bgep->genlock); 29731369Sdduvall if (chipid.vendor != cidp->vendor) 29741369Sdduvall return (DDI_FAILURE); 29751369Sdduvall if (chipid.device != cidp->device) 29761369Sdduvall return (DDI_FAILURE); 29771369Sdduvall if (chipid.revision != cidp->revision) 29781369Sdduvall return (DDI_FAILURE); 29791369Sdduvall if (chipid.asic_rev != cidp->asic_rev) 29801369Sdduvall return (DDI_FAILURE); 29811369Sdduvall 29821369Sdduvall /* 29831369Sdduvall * All OK, reinitialise h/w & kick off GLD scheduling 29841369Sdduvall */ 29851369Sdduvall mutex_enter(bgep->genlock); 29861865Sdilpreet if (bge_restart(bgep, B_TRUE) != DDI_SUCCESS) { 29871865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 29881865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 29891865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 29901865Sdilpreet mutex_exit(bgep->genlock); 29911865Sdilpreet return (DDI_FAILURE); 29921865Sdilpreet } 29931865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 29941865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 29951865Sdilpreet mutex_exit(bgep->genlock); 29961865Sdilpreet return (DDI_FAILURE); 29971865Sdilpreet } 29981865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 29991865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 30001865Sdilpreet mutex_exit(bgep->genlock); 30011865Sdilpreet return (DDI_FAILURE); 30021865Sdilpreet } 30031369Sdduvall mutex_exit(bgep->genlock); 30041369Sdduvall return (DDI_SUCCESS); 30051369Sdduvall } 30061369Sdduvall 30071369Sdduvall /* 30081369Sdduvall * attach(9E) -- Attach a device to the system 30091369Sdduvall * 30101369Sdduvall * Called once for each board successfully probed. 30111369Sdduvall */ 30121369Sdduvall static int 30131369Sdduvall bge_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd) 30141369Sdduvall { 30151369Sdduvall bge_t *bgep; /* Our private data */ 30162311Sseb mac_register_t *macp; 30171369Sdduvall chip_id_t *cidp; 30181369Sdduvall caddr_t regs; 30191369Sdduvall int instance; 30201369Sdduvall int err; 30211369Sdduvall int intr_types; 30221408Srandyf #ifdef BGE_IPMI_ASF 30231408Srandyf uint32_t mhcrValue; 30243918Sml149210 #ifdef __sparc 30253918Sml149210 uint16_t value16; 30263918Sml149210 #endif 30273918Sml149210 #ifdef BGE_NETCONSOLE 30283918Sml149210 int retval; 30293918Sml149210 #endif 30301408Srandyf #endif 30311369Sdduvall 30321369Sdduvall instance = ddi_get_instance(devinfo); 30331369Sdduvall 30341369Sdduvall BGE_GTRACE(("bge_attach($%p, %d) instance %d", 30354588Sml149210 (void *)devinfo, cmd, instance)); 30361369Sdduvall BGE_BRKPT(NULL, "bge_attach"); 30371369Sdduvall 30381369Sdduvall switch (cmd) { 30391369Sdduvall default: 30401369Sdduvall return (DDI_FAILURE); 30411369Sdduvall 30421369Sdduvall case DDI_RESUME: 30431369Sdduvall return (bge_resume(devinfo)); 30441369Sdduvall 30451369Sdduvall case DDI_ATTACH: 30461369Sdduvall break; 30471369Sdduvall } 30481369Sdduvall 30491369Sdduvall bgep = kmem_zalloc(sizeof (*bgep), KM_SLEEP); 30503334Sgs150176 bgep->pstats = kmem_zalloc(sizeof (bge_statistics_reg_t), KM_SLEEP); 30511369Sdduvall ddi_set_driver_private(devinfo, bgep); 30521369Sdduvall bgep->bge_guard = BGE_GUARD; 30531369Sdduvall bgep->devinfo = devinfo; 30545903Ssowmini bgep->param_drain_max = 64; 30555903Ssowmini bgep->param_msi_cnt = 0; 30565903Ssowmini bgep->param_loop_mode = 0; 30571369Sdduvall 30581369Sdduvall /* 30591369Sdduvall * Initialize more fields in BGE private data 30601369Sdduvall */ 30611369Sdduvall bgep->debug = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 30624588Sml149210 DDI_PROP_DONTPASS, debug_propname, bge_debug); 30631369Sdduvall (void) snprintf(bgep->ifname, sizeof (bgep->ifname), "%s%d", 30644588Sml149210 BGE_DRIVER_NAME, instance); 30651369Sdduvall 30661369Sdduvall /* 30671865Sdilpreet * Initialize for fma support 30681865Sdilpreet */ 30691865Sdilpreet bgep->fm_capabilities = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 30701865Sdilpreet DDI_PROP_DONTPASS, fm_cap, 30711865Sdilpreet DDI_FM_EREPORT_CAPABLE | DDI_FM_ACCCHK_CAPABLE | 30721865Sdilpreet DDI_FM_DMACHK_CAPABLE | DDI_FM_ERRCB_CAPABLE); 30731865Sdilpreet BGE_DEBUG(("bgep->fm_capabilities = %d", bgep->fm_capabilities)); 30741865Sdilpreet bge_fm_init(bgep); 30751865Sdilpreet 30761865Sdilpreet /* 30771369Sdduvall * Look up the IOMMU's page size for DVMA mappings (must be 30781369Sdduvall * a power of 2) and convert to a mask. This can be used to 30791369Sdduvall * determine whether a message buffer crosses a page boundary. 30801369Sdduvall * Note: in 2s complement binary notation, if X is a power of 30811369Sdduvall * 2, then -X has the representation "11...1100...00". 30821369Sdduvall */ 30831369Sdduvall bgep->pagemask = dvma_pagesize(devinfo); 30841369Sdduvall ASSERT(ddi_ffs(bgep->pagemask) == ddi_fls(bgep->pagemask)); 30851369Sdduvall bgep->pagemask = -bgep->pagemask; 30861369Sdduvall 30871369Sdduvall /* 30881369Sdduvall * Map config space registers 30891369Sdduvall * Read chip ID & set up config space command register(s) 30901369Sdduvall * 30911369Sdduvall * Note: this leaves the chip accessible by Memory Space 30921369Sdduvall * accesses, but with interrupts and Bus Mastering off. 30931369Sdduvall * This should ensure that nothing untoward will happen 30941369Sdduvall * if it has been left active by the (net-)bootloader. 30951369Sdduvall * We'll re-enable Bus Mastering once we've reset the chip, 30961369Sdduvall * and allow interrupts only when everything else is set up. 30971369Sdduvall */ 30981369Sdduvall err = pci_config_setup(devinfo, &bgep->cfg_handle); 30991408Srandyf #ifdef BGE_IPMI_ASF 31003918Sml149210 #ifdef __sparc 31013918Sml149210 value16 = pci_config_get16(bgep->cfg_handle, PCI_CONF_COMM); 31023918Sml149210 value16 = value16 | (PCI_COMM_MAE | PCI_COMM_ME); 31033918Sml149210 pci_config_put16(bgep->cfg_handle, PCI_CONF_COMM, value16); 31043918Sml149210 mhcrValue = MHCR_ENABLE_INDIRECT_ACCESS | 31054588Sml149210 MHCR_ENABLE_TAGGED_STATUS_MODE | 31064588Sml149210 MHCR_MASK_INTERRUPT_MODE | 31074588Sml149210 MHCR_MASK_PCI_INT_OUTPUT | 31084588Sml149210 MHCR_CLEAR_INTERRUPT_INTA | 31094588Sml149210 MHCR_ENABLE_ENDIAN_WORD_SWAP | 31104588Sml149210 MHCR_ENABLE_ENDIAN_BYTE_SWAP; 31113918Sml149210 pci_config_put32(bgep->cfg_handle, PCI_CONF_BGE_MHCR, mhcrValue); 31123918Sml149210 bge_ind_put32(bgep, MEMORY_ARBITER_MODE_REG, 31134588Sml149210 bge_ind_get32(bgep, MEMORY_ARBITER_MODE_REG) | 31144588Sml149210 MEMORY_ARBITER_ENABLE); 31153918Sml149210 #else 31161408Srandyf mhcrValue = pci_config_get32(bgep->cfg_handle, PCI_CONF_BGE_MHCR); 31173918Sml149210 #endif 31181408Srandyf if (mhcrValue & MHCR_ENABLE_ENDIAN_WORD_SWAP) { 31191408Srandyf bgep->asf_wordswapped = B_TRUE; 31201408Srandyf } else { 31211408Srandyf bgep->asf_wordswapped = B_FALSE; 31221408Srandyf } 31231408Srandyf bge_asf_get_config(bgep); 31241408Srandyf #endif 31251369Sdduvall if (err != DDI_SUCCESS) { 31261369Sdduvall bge_problem(bgep, "pci_config_setup() failed"); 31271369Sdduvall goto attach_fail; 31281369Sdduvall } 31291369Sdduvall bgep->progress |= PROGRESS_CFG; 31301369Sdduvall cidp = &bgep->chipid; 31311369Sdduvall bzero(cidp, sizeof (*cidp)); 31321369Sdduvall bge_chip_cfg_init(bgep, cidp, B_FALSE); 31331865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 31341865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 31351865Sdilpreet goto attach_fail; 31361865Sdilpreet } 31371369Sdduvall 31381408Srandyf #ifdef BGE_IPMI_ASF 31391408Srandyf if (DEVICE_5721_SERIES_CHIPSETS(bgep) || 31401408Srandyf DEVICE_5714_SERIES_CHIPSETS(bgep)) { 31411408Srandyf bgep->asf_newhandshake = B_TRUE; 31421408Srandyf } else { 31431408Srandyf bgep->asf_newhandshake = B_FALSE; 31441408Srandyf } 31451408Srandyf #endif 31461408Srandyf 31471369Sdduvall /* 31481369Sdduvall * Update those parts of the chip ID derived from volatile 31491369Sdduvall * registers with the values seen by OBP (in case the chip 31501369Sdduvall * has been reset externally and therefore lost them). 31511369Sdduvall */ 31521369Sdduvall cidp->subven = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 31534588Sml149210 DDI_PROP_DONTPASS, subven_propname, cidp->subven); 31541369Sdduvall cidp->subdev = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 31554588Sml149210 DDI_PROP_DONTPASS, subdev_propname, cidp->subdev); 31561369Sdduvall cidp->clsize = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 31574588Sml149210 DDI_PROP_DONTPASS, clsize_propname, cidp->clsize); 31581369Sdduvall cidp->latency = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 31594588Sml149210 DDI_PROP_DONTPASS, latency_propname, cidp->latency); 31601369Sdduvall cidp->rx_rings = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 31614588Sml149210 DDI_PROP_DONTPASS, rxrings_propname, cidp->rx_rings); 31621369Sdduvall cidp->tx_rings = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 31634588Sml149210 DDI_PROP_DONTPASS, txrings_propname, cidp->tx_rings); 31641369Sdduvall 31651369Sdduvall if (bge_jumbo_enable == B_TRUE) { 31661369Sdduvall cidp->default_mtu = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 31674588Sml149210 DDI_PROP_DONTPASS, default_mtu, BGE_DEFAULT_MTU); 31681369Sdduvall if ((cidp->default_mtu < BGE_DEFAULT_MTU)|| 31694588Sml149210 (cidp->default_mtu > BGE_MAXIMUM_MTU)) { 31701369Sdduvall cidp->default_mtu = BGE_DEFAULT_MTU; 31711369Sdduvall } 31721369Sdduvall } 31731369Sdduvall /* 31741369Sdduvall * Map operating registers 31751369Sdduvall */ 31761369Sdduvall err = ddi_regs_map_setup(devinfo, BGE_PCI_OPREGS_RNUMBER, 31774588Sml149210 ®s, 0, 0, &bge_reg_accattr, &bgep->io_handle); 31781369Sdduvall if (err != DDI_SUCCESS) { 31791369Sdduvall bge_problem(bgep, "ddi_regs_map_setup() failed"); 31801369Sdduvall goto attach_fail; 31811369Sdduvall } 31821369Sdduvall bgep->io_regs = regs; 31831369Sdduvall bgep->progress |= PROGRESS_REGS; 31841369Sdduvall 31851369Sdduvall /* 31861369Sdduvall * Characterise the device, so we know its requirements. 31871369Sdduvall * Then allocate the appropriate TX and RX descriptors & buffers. 31881369Sdduvall */ 31891865Sdilpreet if (bge_chip_id_init(bgep) == EIO) { 31901865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 31911865Sdilpreet goto attach_fail; 31921865Sdilpreet } 31936512Ssowmini 31946512Ssowmini 31951369Sdduvall err = bge_alloc_bufs(bgep); 31961369Sdduvall if (err != DDI_SUCCESS) { 31971369Sdduvall bge_problem(bgep, "DMA buffer allocation failed"); 31981369Sdduvall goto attach_fail; 31991369Sdduvall } 32001865Sdilpreet bgep->progress |= PROGRESS_BUFS; 32011369Sdduvall 32021369Sdduvall /* 32031369Sdduvall * Add the softint handlers: 32041369Sdduvall * 32051369Sdduvall * Both of these handlers are used to avoid restrictions on the 32061369Sdduvall * context and/or mutexes required for some operations. In 32071369Sdduvall * particular, the hardware interrupt handler and its subfunctions 32081369Sdduvall * can detect a number of conditions that we don't want to handle 32091369Sdduvall * in that context or with that set of mutexes held. So, these 32101369Sdduvall * softints are triggered instead: 32111369Sdduvall * 32122135Szh199473 * the <resched> softint is triggered if we have previously 32131369Sdduvall * had to refuse to send a packet because of resource shortage 32141369Sdduvall * (we've run out of transmit buffers), but the send completion 32151369Sdduvall * interrupt handler has now detected that more buffers have 32161369Sdduvall * become available. 32171369Sdduvall * 32181369Sdduvall * the <factotum> is triggered if the h/w interrupt handler 32191369Sdduvall * sees the <link state changed> or <error> bits in the status 32201369Sdduvall * block. It's also triggered periodically to poll the link 32211369Sdduvall * state, just in case we aren't getting link status change 32221369Sdduvall * interrupts ... 32231369Sdduvall */ 32243334Sgs150176 err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, &bgep->drain_id, 32254588Sml149210 NULL, NULL, bge_send_drain, (caddr_t)bgep); 32261369Sdduvall if (err != DDI_SUCCESS) { 32271369Sdduvall bge_problem(bgep, "ddi_add_softintr() failed"); 32281369Sdduvall goto attach_fail; 32291369Sdduvall } 32301369Sdduvall bgep->progress |= PROGRESS_RESCHED; 32311369Sdduvall err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, &bgep->factotum_id, 32324588Sml149210 NULL, NULL, bge_chip_factotum, (caddr_t)bgep); 32331369Sdduvall if (err != DDI_SUCCESS) { 32341369Sdduvall bge_problem(bgep, "ddi_add_softintr() failed"); 32351369Sdduvall goto attach_fail; 32361369Sdduvall } 32371369Sdduvall bgep->progress |= PROGRESS_FACTOTUM; 32381369Sdduvall 32391369Sdduvall /* Get supported interrupt types */ 32401369Sdduvall if (ddi_intr_get_supported_types(devinfo, &intr_types) != DDI_SUCCESS) { 32411369Sdduvall bge_error(bgep, "ddi_intr_get_supported_types failed\n"); 32421369Sdduvall 32431369Sdduvall goto attach_fail; 32441369Sdduvall } 32451369Sdduvall 32462675Szh199473 BGE_DEBUG(("%s: ddi_intr_get_supported_types() returned: %x", 32474588Sml149210 bgep->ifname, intr_types)); 32481369Sdduvall 32491369Sdduvall if ((intr_types & DDI_INTR_TYPE_MSI) && bgep->chipid.msi_enabled) { 32501369Sdduvall if (bge_add_intrs(bgep, DDI_INTR_TYPE_MSI) != DDI_SUCCESS) { 32511369Sdduvall bge_error(bgep, "MSI registration failed, " 32521369Sdduvall "trying FIXED interrupt type\n"); 32531369Sdduvall } else { 32542675Szh199473 BGE_DEBUG(("%s: Using MSI interrupt type", 32554588Sml149210 bgep->ifname)); 32561369Sdduvall bgep->intr_type = DDI_INTR_TYPE_MSI; 32571865Sdilpreet bgep->progress |= PROGRESS_HWINT; 32581369Sdduvall } 32591369Sdduvall } 32601369Sdduvall 32611865Sdilpreet if (!(bgep->progress & PROGRESS_HWINT) && 32621369Sdduvall (intr_types & DDI_INTR_TYPE_FIXED)) { 32631369Sdduvall if (bge_add_intrs(bgep, DDI_INTR_TYPE_FIXED) != DDI_SUCCESS) { 32641369Sdduvall bge_error(bgep, "FIXED interrupt " 32651369Sdduvall "registration failed\n"); 32661369Sdduvall goto attach_fail; 32671369Sdduvall } 32681369Sdduvall 32692675Szh199473 BGE_DEBUG(("%s: Using FIXED interrupt type", bgep->ifname)); 32701369Sdduvall 32711369Sdduvall bgep->intr_type = DDI_INTR_TYPE_FIXED; 32721865Sdilpreet bgep->progress |= PROGRESS_HWINT; 32731369Sdduvall } 32741369Sdduvall 32751865Sdilpreet if (!(bgep->progress & PROGRESS_HWINT)) { 32761369Sdduvall bge_error(bgep, "No interrupts registered\n"); 32771369Sdduvall goto attach_fail; 32781369Sdduvall } 32791369Sdduvall 32801369Sdduvall /* 32811369Sdduvall * Note that interrupts are not enabled yet as 32821865Sdilpreet * mutex locks are not initialized. Initialize mutex locks. 32831865Sdilpreet */ 32841865Sdilpreet mutex_init(bgep->genlock, NULL, MUTEX_DRIVER, 32851865Sdilpreet DDI_INTR_PRI(bgep->intr_pri)); 32861865Sdilpreet mutex_init(bgep->softintrlock, NULL, MUTEX_DRIVER, 32871865Sdilpreet DDI_INTR_PRI(bgep->intr_pri)); 32881865Sdilpreet rw_init(bgep->errlock, NULL, RW_DRIVER, 32891865Sdilpreet DDI_INTR_PRI(bgep->intr_pri)); 32901865Sdilpreet 32911865Sdilpreet /* 32921865Sdilpreet * Initialize rings. 32931369Sdduvall */ 32941369Sdduvall bge_init_rings(bgep); 32951369Sdduvall 32961369Sdduvall /* 32971369Sdduvall * Now that mutex locks are initialized, enable interrupts. 32981369Sdduvall */ 32991865Sdilpreet bge_intr_enable(bgep); 33001865Sdilpreet bgep->progress |= PROGRESS_INTR; 33011369Sdduvall 33021369Sdduvall /* 33031369Sdduvall * Initialise link state variables 33041369Sdduvall * Stop, reset & reinitialise the chip. 33051369Sdduvall * Initialise the (internal) PHY. 33061369Sdduvall */ 33071369Sdduvall bgep->link_state = LINK_STATE_UNKNOWN; 33081369Sdduvall 33091369Sdduvall mutex_enter(bgep->genlock); 33101369Sdduvall 33111369Sdduvall /* 33121369Sdduvall * Reset chip & rings to initial state; also reset address 33131369Sdduvall * filtering, promiscuity, loopback mode. 33141369Sdduvall */ 33151408Srandyf #ifdef BGE_IPMI_ASF 33163918Sml149210 #ifdef BGE_NETCONSOLE 33173918Sml149210 if (bge_reset(bgep, ASF_MODE_INIT) != DDI_SUCCESS) { 33183918Sml149210 #else 33191865Sdilpreet if (bge_reset(bgep, ASF_MODE_SHUTDOWN) != DDI_SUCCESS) { 33203918Sml149210 #endif 33211408Srandyf #else 33221865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) { 33231408Srandyf #endif 33241865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 33251865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 33261865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 33271865Sdilpreet mutex_exit(bgep->genlock); 33281865Sdilpreet goto attach_fail; 33291865Sdilpreet } 33301369Sdduvall 33312675Szh199473 #ifdef BGE_IPMI_ASF 33322675Szh199473 if (bgep->asf_enabled) { 33332675Szh199473 bgep->asf_status = ASF_STAT_RUN_INIT; 33342675Szh199473 } 33352675Szh199473 #endif 33362675Szh199473 33371369Sdduvall bzero(bgep->mcast_hash, sizeof (bgep->mcast_hash)); 33381369Sdduvall bzero(bgep->mcast_refs, sizeof (bgep->mcast_refs)); 33391369Sdduvall bgep->promisc = B_FALSE; 33401369Sdduvall bgep->param_loop_mode = BGE_LOOP_NONE; 33411865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 33421865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 33431865Sdilpreet mutex_exit(bgep->genlock); 33441865Sdilpreet goto attach_fail; 33451865Sdilpreet } 33461865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 33471865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 33481865Sdilpreet mutex_exit(bgep->genlock); 33491865Sdilpreet goto attach_fail; 33501865Sdilpreet } 33511369Sdduvall 33521369Sdduvall mutex_exit(bgep->genlock); 33531369Sdduvall 33541865Sdilpreet if (bge_phys_init(bgep) == EIO) { 33551865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 33561865Sdilpreet goto attach_fail; 33571865Sdilpreet } 33581369Sdduvall bgep->progress |= PROGRESS_PHY; 33591369Sdduvall 33601369Sdduvall /* 33616512Ssowmini * initialize NDD-tweakable parameters 33621369Sdduvall */ 33631369Sdduvall if (bge_nd_init(bgep)) { 33641369Sdduvall bge_problem(bgep, "bge_nd_init() failed"); 33651369Sdduvall goto attach_fail; 33661369Sdduvall } 33671369Sdduvall bgep->progress |= PROGRESS_NDD; 33681369Sdduvall 33691369Sdduvall /* 33701369Sdduvall * Create & initialise named kstats 33711369Sdduvall */ 33721369Sdduvall bge_init_kstats(bgep, instance); 33731369Sdduvall bgep->progress |= PROGRESS_KSTATS; 33741369Sdduvall 33751369Sdduvall /* 33761369Sdduvall * Determine whether to override the chip's own MAC address 33771369Sdduvall */ 33781369Sdduvall bge_find_mac_address(bgep, cidp); 33792331Skrgopi ethaddr_copy(cidp->vendor_addr.addr, bgep->curr_addr[0].addr); 33802331Skrgopi bgep->curr_addr[0].set = B_TRUE; 33812331Skrgopi 33822406Skrgopi bgep->unicst_addr_total = MAC_ADDRESS_REGS_MAX; 33832406Skrgopi /* 33842406Skrgopi * Address available is one less than MAX 33852406Skrgopi * as primary address is not advertised 33862406Skrgopi * as a multiple MAC address. 33872406Skrgopi */ 33882331Skrgopi bgep->unicst_addr_avail = MAC_ADDRESS_REGS_MAX - 1; 33891369Sdduvall 33902311Sseb if ((macp = mac_alloc(MAC_VERSION)) == NULL) 33912311Sseb goto attach_fail; 33922311Sseb macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER; 33932311Sseb macp->m_driver = bgep; 33941369Sdduvall macp->m_dip = devinfo; 33952331Skrgopi macp->m_src_addr = bgep->curr_addr[0].addr; 33962311Sseb macp->m_callbacks = &bge_m_callbacks; 33972311Sseb macp->m_min_sdu = 0; 33982311Sseb macp->m_max_sdu = cidp->ethmax_size - sizeof (struct ether_header); 33995895Syz147064 macp->m_margin = VLAN_TAGSZ; 34006512Ssowmini macp->m_priv_props = bge_priv_prop; 34016512Ssowmini macp->m_priv_prop_count = BGE_MAX_PRIV_PROPS; 34026512Ssowmini 34031369Sdduvall /* 34041369Sdduvall * Finally, we're ready to register ourselves with the MAC layer 34051369Sdduvall * interface; if this succeeds, we're all ready to start() 34061369Sdduvall */ 34072311Sseb err = mac_register(macp, &bgep->mh); 34082311Sseb mac_free(macp); 34092311Sseb if (err != 0) 34101369Sdduvall goto attach_fail; 34111369Sdduvall 34125107Seota /* 34135107Seota * Register a periodical handler. 34145107Seota * bge_chip_cyclic() is invoked in kernel context. 34155107Seota */ 34165107Seota bgep->periodic_id = ddi_periodic_add(bge_chip_cyclic, bgep, 34175107Seota BGE_CYCLIC_PERIOD, DDI_IPL_0); 34181369Sdduvall 34191369Sdduvall bgep->progress |= PROGRESS_READY; 34201369Sdduvall ASSERT(bgep->bge_guard == BGE_GUARD); 34213918Sml149210 #ifdef BGE_IPMI_ASF 34223918Sml149210 #ifdef BGE_NETCONSOLE 34233918Sml149210 if (bgep->asf_enabled) { 34243918Sml149210 mutex_enter(bgep->genlock); 34253918Sml149210 retval = bge_chip_start(bgep, B_TRUE); 34263918Sml149210 mutex_exit(bgep->genlock); 34273918Sml149210 if (retval != DDI_SUCCESS) 34283918Sml149210 goto attach_fail; 34293918Sml149210 } 34303918Sml149210 #endif 34313918Sml149210 #endif 34327656SSherry.Moore@Sun.COM 34337656SSherry.Moore@Sun.COM ddi_report_dev(devinfo); 34341369Sdduvall return (DDI_SUCCESS); 34351369Sdduvall 34361369Sdduvall attach_fail: 34371408Srandyf #ifdef BGE_IPMI_ASF 34382675Szh199473 bge_unattach(bgep, ASF_MODE_SHUTDOWN); 34391408Srandyf #else 34401369Sdduvall bge_unattach(bgep); 34411408Srandyf #endif 34421369Sdduvall return (DDI_FAILURE); 34431369Sdduvall } 34441369Sdduvall 34451369Sdduvall /* 34461369Sdduvall * bge_suspend() -- suspend transmit/receive for powerdown 34471369Sdduvall */ 34481369Sdduvall static int 34491369Sdduvall bge_suspend(bge_t *bgep) 34501369Sdduvall { 34511369Sdduvall /* 34521369Sdduvall * Stop processing and idle (powerdown) the PHY ... 34531369Sdduvall */ 34541369Sdduvall mutex_enter(bgep->genlock); 34551408Srandyf #ifdef BGE_IPMI_ASF 34561408Srandyf /* 34571408Srandyf * Power management hasn't been supported in BGE now. If you 34581408Srandyf * want to implement it, please add the ASF/IPMI related 34591408Srandyf * code here. 34601408Srandyf */ 34611408Srandyf #endif 34621369Sdduvall bge_stop(bgep); 34631865Sdilpreet if (bge_phys_idle(bgep) != DDI_SUCCESS) { 34641865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 34651865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 34661865Sdilpreet mutex_exit(bgep->genlock); 34671865Sdilpreet return (DDI_FAILURE); 34681865Sdilpreet } 34691865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 34701865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 34711865Sdilpreet mutex_exit(bgep->genlock); 34721865Sdilpreet return (DDI_FAILURE); 34731865Sdilpreet } 34741369Sdduvall mutex_exit(bgep->genlock); 34751369Sdduvall 34761369Sdduvall return (DDI_SUCCESS); 34771369Sdduvall } 34781369Sdduvall 34791369Sdduvall /* 34807656SSherry.Moore@Sun.COM * quiesce(9E) entry point. 34817656SSherry.Moore@Sun.COM * 34827656SSherry.Moore@Sun.COM * This function is called when the system is single-threaded at high 34837656SSherry.Moore@Sun.COM * PIL with preemption disabled. Therefore, this function must not be 34847656SSherry.Moore@Sun.COM * blocked. 34857656SSherry.Moore@Sun.COM * 34867656SSherry.Moore@Sun.COM * This function returns DDI_SUCCESS on success, or DDI_FAILURE on failure. 34877656SSherry.Moore@Sun.COM * DDI_FAILURE indicates an error condition and should almost never happen. 34887656SSherry.Moore@Sun.COM */ 34897656SSherry.Moore@Sun.COM #ifdef __sparc 34907656SSherry.Moore@Sun.COM #define bge_quiesce ddi_quiesce_not_supported 34917656SSherry.Moore@Sun.COM #else 34927656SSherry.Moore@Sun.COM static int 34937656SSherry.Moore@Sun.COM bge_quiesce(dev_info_t *devinfo) 34947656SSherry.Moore@Sun.COM { 34957656SSherry.Moore@Sun.COM bge_t *bgep = ddi_get_driver_private(devinfo); 34967656SSherry.Moore@Sun.COM 34977656SSherry.Moore@Sun.COM if (bgep == NULL) 34987656SSherry.Moore@Sun.COM return (DDI_FAILURE); 34997656SSherry.Moore@Sun.COM 35007656SSherry.Moore@Sun.COM if (bgep->intr_type == DDI_INTR_TYPE_FIXED) { 35017656SSherry.Moore@Sun.COM bge_reg_set32(bgep, PCI_CONF_BGE_MHCR, 35027656SSherry.Moore@Sun.COM MHCR_MASK_PCI_INT_OUTPUT); 35037656SSherry.Moore@Sun.COM } else { 35047656SSherry.Moore@Sun.COM bge_reg_clr32(bgep, MSI_MODE_REG, MSI_MSI_ENABLE); 35057656SSherry.Moore@Sun.COM } 35067656SSherry.Moore@Sun.COM 35077656SSherry.Moore@Sun.COM /* Stop the chip */ 35087656SSherry.Moore@Sun.COM bge_chip_stop_nonblocking(bgep); 35097656SSherry.Moore@Sun.COM 35107656SSherry.Moore@Sun.COM return (DDI_SUCCESS); 35117656SSherry.Moore@Sun.COM } 35127656SSherry.Moore@Sun.COM #endif 35137656SSherry.Moore@Sun.COM 35147656SSherry.Moore@Sun.COM /* 35151369Sdduvall * detach(9E) -- Detach a device from the system 35161369Sdduvall */ 35171369Sdduvall static int 35181369Sdduvall bge_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd) 35191369Sdduvall { 35201369Sdduvall bge_t *bgep; 35211408Srandyf #ifdef BGE_IPMI_ASF 35221408Srandyf uint_t asf_mode; 35231408Srandyf asf_mode = ASF_MODE_NONE; 35241408Srandyf #endif 35251369Sdduvall 35261369Sdduvall BGE_GTRACE(("bge_detach($%p, %d)", (void *)devinfo, cmd)); 35271369Sdduvall 35281369Sdduvall bgep = ddi_get_driver_private(devinfo); 35291369Sdduvall 35301369Sdduvall switch (cmd) { 35311369Sdduvall default: 35321369Sdduvall return (DDI_FAILURE); 35331369Sdduvall 35341369Sdduvall case DDI_SUSPEND: 35351369Sdduvall return (bge_suspend(bgep)); 35361369Sdduvall 35371369Sdduvall case DDI_DETACH: 35381369Sdduvall break; 35391369Sdduvall } 35401369Sdduvall 35411408Srandyf #ifdef BGE_IPMI_ASF 35421408Srandyf mutex_enter(bgep->genlock); 35432675Szh199473 if (bgep->asf_enabled && ((bgep->asf_status == ASF_STAT_RUN) || 35444588Sml149210 (bgep->asf_status == ASF_STAT_RUN_INIT))) { 35451408Srandyf 35461408Srandyf bge_asf_update_status(bgep); 35472675Szh199473 if (bgep->asf_status == ASF_STAT_RUN) { 35482675Szh199473 bge_asf_stop_timer(bgep); 35492675Szh199473 } 35501408Srandyf bgep->asf_status = ASF_STAT_STOP; 35511408Srandyf 35521408Srandyf bge_asf_pre_reset_operations(bgep, BGE_SHUTDOWN_RESET); 35531408Srandyf 35541408Srandyf if (bgep->asf_pseudostop) { 35551408Srandyf bge_chip_stop(bgep, B_FALSE); 35561408Srandyf bgep->bge_mac_state = BGE_MAC_STOPPED; 35571408Srandyf bgep->asf_pseudostop = B_FALSE; 35581408Srandyf } 35591408Srandyf 35601408Srandyf asf_mode = ASF_MODE_POST_SHUTDOWN; 35611865Sdilpreet 35621865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) 35631865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 35641865Sdilpreet DDI_SERVICE_UNAFFECTED); 35651865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) 35661865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 35671865Sdilpreet DDI_SERVICE_UNAFFECTED); 35681408Srandyf } 35691408Srandyf mutex_exit(bgep->genlock); 35701408Srandyf #endif 35711408Srandyf 35721369Sdduvall /* 35731369Sdduvall * Unregister from the GLD subsystem. This can fail, in 35741369Sdduvall * particular if there are DLPI style-2 streams still open - 35751369Sdduvall * in which case we just return failure without shutting 35761369Sdduvall * down chip operations. 35771369Sdduvall */ 35782311Sseb if (mac_unregister(bgep->mh) != 0) 35791369Sdduvall return (DDI_FAILURE); 35801369Sdduvall 35811369Sdduvall /* 35821369Sdduvall * All activity stopped, so we can clean up & exit 35831369Sdduvall */ 35841408Srandyf #ifdef BGE_IPMI_ASF 35851408Srandyf bge_unattach(bgep, asf_mode); 35861408Srandyf #else 35871369Sdduvall bge_unattach(bgep); 35881408Srandyf #endif 35891369Sdduvall return (DDI_SUCCESS); 35901369Sdduvall } 35911369Sdduvall 35921369Sdduvall 35931369Sdduvall /* 35941369Sdduvall * ========== Module Loading Data & Entry Points ========== 35951369Sdduvall */ 35961369Sdduvall 35971369Sdduvall #undef BGE_DBG 35981369Sdduvall #define BGE_DBG BGE_DBG_INIT /* debug flag for this code */ 35991369Sdduvall 36007656SSherry.Moore@Sun.COM DDI_DEFINE_STREAM_OPS(bge_dev_ops, 36017656SSherry.Moore@Sun.COM nulldev, /* identify */ 36027656SSherry.Moore@Sun.COM nulldev, /* probe */ 36037656SSherry.Moore@Sun.COM bge_attach, /* attach */ 36047656SSherry.Moore@Sun.COM bge_detach, /* detach */ 36057656SSherry.Moore@Sun.COM nodev, /* reset */ 36067656SSherry.Moore@Sun.COM NULL, /* cb_ops */ 36077656SSherry.Moore@Sun.COM D_MP, /* bus_ops */ 36087656SSherry.Moore@Sun.COM NULL, /* power */ 36097656SSherry.Moore@Sun.COM bge_quiesce /* quiesce */ 36107656SSherry.Moore@Sun.COM ); 36111369Sdduvall 36121369Sdduvall static struct modldrv bge_modldrv = { 36131369Sdduvall &mod_driverops, /* Type of module. This one is a driver */ 36141369Sdduvall bge_ident, /* short description */ 36151369Sdduvall &bge_dev_ops /* driver specific ops */ 36161369Sdduvall }; 36171369Sdduvall 36181369Sdduvall static struct modlinkage modlinkage = { 36191369Sdduvall MODREV_1, (void *)&bge_modldrv, NULL 36201369Sdduvall }; 36211369Sdduvall 36221369Sdduvall 36231369Sdduvall int 36241369Sdduvall _info(struct modinfo *modinfop) 36251369Sdduvall { 36261369Sdduvall return (mod_info(&modlinkage, modinfop)); 36271369Sdduvall } 36281369Sdduvall 36291369Sdduvall int 36301369Sdduvall _init(void) 36311369Sdduvall { 36321369Sdduvall int status; 36331369Sdduvall 36341369Sdduvall mac_init_ops(&bge_dev_ops, "bge"); 36351369Sdduvall status = mod_install(&modlinkage); 36361369Sdduvall if (status == DDI_SUCCESS) 36371369Sdduvall mutex_init(bge_log_mutex, NULL, MUTEX_DRIVER, NULL); 36381369Sdduvall else 36391369Sdduvall mac_fini_ops(&bge_dev_ops); 36401369Sdduvall return (status); 36411369Sdduvall } 36421369Sdduvall 36431369Sdduvall int 36441369Sdduvall _fini(void) 36451369Sdduvall { 36461369Sdduvall int status; 36471369Sdduvall 36481369Sdduvall status = mod_remove(&modlinkage); 36491369Sdduvall if (status == DDI_SUCCESS) { 36501369Sdduvall mac_fini_ops(&bge_dev_ops); 36511369Sdduvall mutex_destroy(bge_log_mutex); 36521369Sdduvall } 36531369Sdduvall return (status); 36541369Sdduvall } 36551369Sdduvall 36561369Sdduvall 36571369Sdduvall /* 36581369Sdduvall * bge_add_intrs: 36591369Sdduvall * 36601369Sdduvall * Register FIXED or MSI interrupts. 36611369Sdduvall */ 36621369Sdduvall static int 36631369Sdduvall bge_add_intrs(bge_t *bgep, int intr_type) 36641369Sdduvall { 36651369Sdduvall dev_info_t *dip = bgep->devinfo; 36661369Sdduvall int avail, actual, intr_size, count = 0; 36671369Sdduvall int i, flag, ret; 36681369Sdduvall 36692675Szh199473 BGE_DEBUG(("bge_add_intrs($%p, 0x%x)", (void *)bgep, intr_type)); 36701369Sdduvall 36711369Sdduvall /* Get number of interrupts */ 36721369Sdduvall ret = ddi_intr_get_nintrs(dip, intr_type, &count); 36731369Sdduvall if ((ret != DDI_SUCCESS) || (count == 0)) { 36741369Sdduvall bge_error(bgep, "ddi_intr_get_nintrs() failure, ret: %d, " 36751369Sdduvall "count: %d", ret, count); 36761369Sdduvall 36771369Sdduvall return (DDI_FAILURE); 36781369Sdduvall } 36791369Sdduvall 36801369Sdduvall /* Get number of available interrupts */ 36811369Sdduvall ret = ddi_intr_get_navail(dip, intr_type, &avail); 36821369Sdduvall if ((ret != DDI_SUCCESS) || (avail == 0)) { 36831369Sdduvall bge_error(bgep, "ddi_intr_get_navail() failure, " 36841369Sdduvall "ret: %d, avail: %d\n", ret, avail); 36851369Sdduvall 36861369Sdduvall return (DDI_FAILURE); 36871369Sdduvall } 36881369Sdduvall 36891369Sdduvall if (avail < count) { 36902675Szh199473 BGE_DEBUG(("%s: nintrs() returned %d, navail returned %d", 36912675Szh199473 bgep->ifname, count, avail)); 36921369Sdduvall } 36931369Sdduvall 36941369Sdduvall /* 36951369Sdduvall * BGE hardware generates only single MSI even though it claims 36961369Sdduvall * to support multiple MSIs. So, hard code MSI count value to 1. 36971369Sdduvall */ 36981369Sdduvall if (intr_type == DDI_INTR_TYPE_MSI) { 36991369Sdduvall count = 1; 37001369Sdduvall flag = DDI_INTR_ALLOC_STRICT; 37011369Sdduvall } else { 37021369Sdduvall flag = DDI_INTR_ALLOC_NORMAL; 37031369Sdduvall } 37041369Sdduvall 37051369Sdduvall /* Allocate an array of interrupt handles */ 37061369Sdduvall intr_size = count * sizeof (ddi_intr_handle_t); 37071369Sdduvall bgep->htable = kmem_alloc(intr_size, KM_SLEEP); 37081369Sdduvall 37091369Sdduvall /* Call ddi_intr_alloc() */ 37101369Sdduvall ret = ddi_intr_alloc(dip, bgep->htable, intr_type, 0, 37111369Sdduvall count, &actual, flag); 37121369Sdduvall 37131369Sdduvall if ((ret != DDI_SUCCESS) || (actual == 0)) { 37141369Sdduvall bge_error(bgep, "ddi_intr_alloc() failed %d\n", ret); 37151369Sdduvall 37161369Sdduvall kmem_free(bgep->htable, intr_size); 37171369Sdduvall return (DDI_FAILURE); 37181369Sdduvall } 37191369Sdduvall 37201369Sdduvall if (actual < count) { 37212675Szh199473 BGE_DEBUG(("%s: Requested: %d, Received: %d", 37224588Sml149210 bgep->ifname, count, actual)); 37231369Sdduvall } 37241369Sdduvall 37251369Sdduvall bgep->intr_cnt = actual; 37261369Sdduvall 37271369Sdduvall /* 37281369Sdduvall * Get priority for first msi, assume remaining are all the same 37291369Sdduvall */ 37301369Sdduvall if ((ret = ddi_intr_get_pri(bgep->htable[0], &bgep->intr_pri)) != 37311369Sdduvall DDI_SUCCESS) { 37321369Sdduvall bge_error(bgep, "ddi_intr_get_pri() failed %d\n", ret); 37331369Sdduvall 37341369Sdduvall /* Free already allocated intr */ 37351369Sdduvall for (i = 0; i < actual; i++) { 37361369Sdduvall (void) ddi_intr_free(bgep->htable[i]); 37371369Sdduvall } 37381369Sdduvall 37391369Sdduvall kmem_free(bgep->htable, intr_size); 37401369Sdduvall return (DDI_FAILURE); 37411369Sdduvall } 37421369Sdduvall 37431369Sdduvall /* Call ddi_intr_add_handler() */ 37441369Sdduvall for (i = 0; i < actual; i++) { 37451369Sdduvall if ((ret = ddi_intr_add_handler(bgep->htable[i], bge_intr, 37461369Sdduvall (caddr_t)bgep, (caddr_t)(uintptr_t)i)) != DDI_SUCCESS) { 37471369Sdduvall bge_error(bgep, "ddi_intr_add_handler() " 37481369Sdduvall "failed %d\n", ret); 37491369Sdduvall 37501369Sdduvall /* Free already allocated intr */ 37511369Sdduvall for (i = 0; i < actual; i++) { 37521369Sdduvall (void) ddi_intr_free(bgep->htable[i]); 37531369Sdduvall } 37541369Sdduvall 37551369Sdduvall kmem_free(bgep->htable, intr_size); 37561369Sdduvall return (DDI_FAILURE); 37571369Sdduvall } 37581369Sdduvall } 37591369Sdduvall 37601369Sdduvall if ((ret = ddi_intr_get_cap(bgep->htable[0], &bgep->intr_cap)) 37614588Sml149210 != DDI_SUCCESS) { 37621369Sdduvall bge_error(bgep, "ddi_intr_get_cap() failed %d\n", ret); 37631369Sdduvall 37641369Sdduvall for (i = 0; i < actual; i++) { 37651369Sdduvall (void) ddi_intr_remove_handler(bgep->htable[i]); 37661369Sdduvall (void) ddi_intr_free(bgep->htable[i]); 37671369Sdduvall } 37681369Sdduvall 37691369Sdduvall kmem_free(bgep->htable, intr_size); 37701369Sdduvall return (DDI_FAILURE); 37711369Sdduvall } 37721369Sdduvall 37731369Sdduvall return (DDI_SUCCESS); 37741369Sdduvall } 37751369Sdduvall 37761369Sdduvall /* 37771369Sdduvall * bge_rem_intrs: 37781369Sdduvall * 37791369Sdduvall * Unregister FIXED or MSI interrupts 37801369Sdduvall */ 37811369Sdduvall static void 37821369Sdduvall bge_rem_intrs(bge_t *bgep) 37831369Sdduvall { 37841369Sdduvall int i; 37851369Sdduvall 37862675Szh199473 BGE_DEBUG(("bge_rem_intrs($%p)", (void *)bgep)); 37871369Sdduvall 37881865Sdilpreet /* Call ddi_intr_remove_handler() */ 37891865Sdilpreet for (i = 0; i < bgep->intr_cnt; i++) { 37901865Sdilpreet (void) ddi_intr_remove_handler(bgep->htable[i]); 37911865Sdilpreet (void) ddi_intr_free(bgep->htable[i]); 37921865Sdilpreet } 37931865Sdilpreet 37941865Sdilpreet kmem_free(bgep->htable, bgep->intr_cnt * sizeof (ddi_intr_handle_t)); 37951865Sdilpreet } 37961865Sdilpreet 37971865Sdilpreet 37981865Sdilpreet void 37991865Sdilpreet bge_intr_enable(bge_t *bgep) 38001865Sdilpreet { 38011865Sdilpreet int i; 38021865Sdilpreet 38031865Sdilpreet if (bgep->intr_cap & DDI_INTR_FLAG_BLOCK) { 38041865Sdilpreet /* Call ddi_intr_block_enable() for MSI interrupts */ 38051865Sdilpreet (void) ddi_intr_block_enable(bgep->htable, bgep->intr_cnt); 38061865Sdilpreet } else { 38071865Sdilpreet /* Call ddi_intr_enable for MSI or FIXED interrupts */ 38081865Sdilpreet for (i = 0; i < bgep->intr_cnt; i++) { 38091865Sdilpreet (void) ddi_intr_enable(bgep->htable[i]); 38101865Sdilpreet } 38111865Sdilpreet } 38121865Sdilpreet } 38131865Sdilpreet 38141865Sdilpreet 38151865Sdilpreet void 38161865Sdilpreet bge_intr_disable(bge_t *bgep) 38171865Sdilpreet { 38181865Sdilpreet int i; 38191865Sdilpreet 38201369Sdduvall if (bgep->intr_cap & DDI_INTR_FLAG_BLOCK) { 38211369Sdduvall /* Call ddi_intr_block_disable() */ 38221369Sdduvall (void) ddi_intr_block_disable(bgep->htable, bgep->intr_cnt); 38231369Sdduvall } else { 38241369Sdduvall for (i = 0; i < bgep->intr_cnt; i++) { 38251369Sdduvall (void) ddi_intr_disable(bgep->htable[i]); 38261369Sdduvall } 38271369Sdduvall } 38281369Sdduvall } 38295903Ssowmini 38305903Ssowmini int 38315903Ssowmini bge_reprogram(bge_t *bgep) 38325903Ssowmini { 38335903Ssowmini int status = 0; 38345903Ssowmini 38355903Ssowmini ASSERT(mutex_owned(bgep->genlock)); 38365903Ssowmini 38375903Ssowmini if (bge_phys_update(bgep) != DDI_SUCCESS) { 38385903Ssowmini ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 38395903Ssowmini status = IOC_INVAL; 38405903Ssowmini } 38415903Ssowmini #ifdef BGE_IPMI_ASF 38425903Ssowmini if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) { 38435903Ssowmini #else 38445903Ssowmini if (bge_chip_sync(bgep) == DDI_FAILURE) { 38455903Ssowmini #endif 38465903Ssowmini ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 38475903Ssowmini status = IOC_INVAL; 38485903Ssowmini } 38495903Ssowmini if (bgep->intr_type == DDI_INTR_TYPE_MSI) 38505903Ssowmini bge_chip_msi_trig(bgep); 38515903Ssowmini return (status); 38525903Ssowmini } 3853