11369Sdduvall /* 21369Sdduvall * CDDL HEADER START 31369Sdduvall * 41369Sdduvall * The contents of this file are subject to the terms of the 51369Sdduvall * Common Development and Distribution License (the "License"). 61369Sdduvall * You may not use this file except in compliance with the License. 71369Sdduvall * 81369Sdduvall * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 91369Sdduvall * or http://www.opensolaris.org/os/licensing. 101369Sdduvall * See the License for the specific language governing permissions 111369Sdduvall * and limitations under the License. 121369Sdduvall * 131369Sdduvall * When distributing Covered Code, include this CDDL HEADER in each 141369Sdduvall * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 151369Sdduvall * If applicable, add the following below this CDDL HEADER, with the 161369Sdduvall * fields enclosed by brackets "[]" replaced with your own identifying 171369Sdduvall * information: Portions Copyright [yyyy] [name of copyright owner] 181369Sdduvall * 191369Sdduvall * CDDL HEADER END 201369Sdduvall */ 211369Sdduvall 221369Sdduvall /* 231369Sdduvall * Copyright 2006 Sun Microsystems, Inc. All rights reserved. 241369Sdduvall * Use is subject to license terms. 251369Sdduvall */ 261369Sdduvall 271369Sdduvall #pragma ident "%Z%%M% %I% %E% SMI" 281369Sdduvall 291369Sdduvall #include "sys/bge_impl2.h" 301369Sdduvall #include <sys/sdt.h> 311369Sdduvall 321369Sdduvall /* 331369Sdduvall * This is the string displayed by modinfo, etc. 341369Sdduvall * Make sure you keep the version ID up to date! 351369Sdduvall */ 361908Sly149593 static char bge_ident[] = "Broadcom Gb Ethernet v0.52"; 371369Sdduvall 381369Sdduvall /* 391369Sdduvall * Property names 401369Sdduvall */ 411369Sdduvall static char debug_propname[] = "bge-debug-flags"; 421369Sdduvall static char clsize_propname[] = "cache-line-size"; 431369Sdduvall static char latency_propname[] = "latency-timer"; 441369Sdduvall static char localmac_boolname[] = "local-mac-address?"; 451369Sdduvall static char localmac_propname[] = "local-mac-address"; 461369Sdduvall static char macaddr_propname[] = "mac-address"; 471369Sdduvall static char subdev_propname[] = "subsystem-id"; 481369Sdduvall static char subven_propname[] = "subsystem-vendor-id"; 491369Sdduvall static char rxrings_propname[] = "bge-rx-rings"; 501369Sdduvall static char txrings_propname[] = "bge-tx-rings"; 511865Sdilpreet static char fm_cap[] = "fm-capable"; 521908Sly149593 static char default_mtu[] = "default_mtu"; 531369Sdduvall 541369Sdduvall static int bge_add_intrs(bge_t *, int); 551369Sdduvall static void bge_rem_intrs(bge_t *); 561369Sdduvall 571369Sdduvall /* 581369Sdduvall * Describes the chip's DMA engine 591369Sdduvall */ 601369Sdduvall static ddi_dma_attr_t dma_attr = { 611369Sdduvall DMA_ATTR_V0, /* dma_attr version */ 621369Sdduvall 0x0000000000000000ull, /* dma_attr_addr_lo */ 631369Sdduvall 0xFFFFFFFFFFFFFFFFull, /* dma_attr_addr_hi */ 641369Sdduvall 0x00000000FFFFFFFFull, /* dma_attr_count_max */ 651369Sdduvall 0x0000000000000001ull, /* dma_attr_align */ 661369Sdduvall 0x00000FFF, /* dma_attr_burstsizes */ 671369Sdduvall 0x00000001, /* dma_attr_minxfer */ 681369Sdduvall 0x000000000000FFFFull, /* dma_attr_maxxfer */ 691369Sdduvall 0xFFFFFFFFFFFFFFFFull, /* dma_attr_seg */ 701369Sdduvall 1, /* dma_attr_sgllen */ 711369Sdduvall 0x00000001, /* dma_attr_granular */ 721865Sdilpreet DDI_DMA_FLAGERR /* dma_attr_flags */ 731369Sdduvall }; 741369Sdduvall 751369Sdduvall /* 761369Sdduvall * PIO access attributes for registers 771369Sdduvall */ 781369Sdduvall static ddi_device_acc_attr_t bge_reg_accattr = { 791369Sdduvall DDI_DEVICE_ATTR_V0, 801369Sdduvall DDI_NEVERSWAP_ACC, 811865Sdilpreet DDI_STRICTORDER_ACC, 821865Sdilpreet DDI_FLAGERR_ACC 831369Sdduvall }; 841369Sdduvall 851369Sdduvall /* 861369Sdduvall * DMA access attributes for descriptors: NOT to be byte swapped. 871369Sdduvall */ 881369Sdduvall static ddi_device_acc_attr_t bge_desc_accattr = { 891369Sdduvall DDI_DEVICE_ATTR_V0, 901369Sdduvall DDI_NEVERSWAP_ACC, 911865Sdilpreet DDI_STRICTORDER_ACC, 921865Sdilpreet DDI_FLAGERR_ACC 931369Sdduvall }; 941369Sdduvall 951369Sdduvall /* 961369Sdduvall * DMA access attributes for data: NOT to be byte swapped. 971369Sdduvall */ 981369Sdduvall static ddi_device_acc_attr_t bge_data_accattr = { 991369Sdduvall DDI_DEVICE_ATTR_V0, 1001369Sdduvall DDI_NEVERSWAP_ACC, 1011369Sdduvall DDI_STRICTORDER_ACC 1021369Sdduvall }; 1031369Sdduvall 1041369Sdduvall static ether_addr_t bge_broadcast_addr = { 1051369Sdduvall 0xff, 0xff, 0xff, 0xff, 0xff, 0xff 1061369Sdduvall }; 1071369Sdduvall 1081369Sdduvall /* 1091369Sdduvall * Versions of the O/S up to Solaris 8 didn't support network booting 1101369Sdduvall * from any network interface except the first (NET0). Patching this 1111369Sdduvall * flag to a non-zero value will tell the driver to work around this 1121369Sdduvall * limitation by creating an extra (internal) pathname node. To do 1131369Sdduvall * this, just add a line like the following to the CLIENT'S etc/system 1141369Sdduvall * file ON THE ROOT FILESYSTEM SERVER before booting the client: 1151369Sdduvall * 1161369Sdduvall * set bge:bge_net1_boot_support = 1; 1171369Sdduvall */ 1181369Sdduvall static uint32_t bge_net1_boot_support = 1; 1191369Sdduvall 1202311Sseb static int bge_m_start(void *); 1212311Sseb static void bge_m_stop(void *); 1222311Sseb static int bge_m_promisc(void *, boolean_t); 1232311Sseb static int bge_m_multicst(void *, boolean_t, const uint8_t *); 1242311Sseb static int bge_m_unicst(void *, const uint8_t *); 1252311Sseb static void bge_m_resources(void *); 1262311Sseb static void bge_m_ioctl(void *, queue_t *, mblk_t *); 1272311Sseb static boolean_t bge_m_getcapab(void *, mac_capab_t, void *); 1282331Skrgopi static int bge_unicst_set(void *, const uint8_t *, 1292331Skrgopi mac_addr_slot_t); 1302331Skrgopi static int bge_m_unicst_add(void *, mac_multi_addr_t *); 1312331Skrgopi static int bge_m_unicst_remove(void *, mac_addr_slot_t); 1322331Skrgopi static int bge_m_unicst_modify(void *, mac_multi_addr_t *); 1332331Skrgopi static int bge_m_unicst_get(void *, mac_multi_addr_t *); 1342311Sseb 1352311Sseb #define BGE_M_CALLBACK_FLAGS (MC_RESOURCES | MC_IOCTL | MC_GETCAPAB) 1362311Sseb 1372311Sseb static mac_callbacks_t bge_m_callbacks = { 1382311Sseb BGE_M_CALLBACK_FLAGS, 1392311Sseb bge_m_stat, 1402311Sseb bge_m_start, 1412311Sseb bge_m_stop, 1422311Sseb bge_m_promisc, 1432311Sseb bge_m_multicst, 1442311Sseb bge_m_unicst, 1452311Sseb bge_m_tx, 1462311Sseb bge_m_resources, 1472311Sseb bge_m_ioctl, 1482311Sseb bge_m_getcapab 1492311Sseb }; 1502311Sseb 1511369Sdduvall /* 1521369Sdduvall * ========== Transmit and receive ring reinitialisation ========== 1531369Sdduvall */ 1541369Sdduvall 1551369Sdduvall /* 1561369Sdduvall * These <reinit> routines each reset the specified ring to an initial 1571369Sdduvall * state, assuming that the corresponding <init> routine has already 1581369Sdduvall * been called exactly once. 1591369Sdduvall */ 1601369Sdduvall 1611369Sdduvall static void 1621369Sdduvall bge_reinit_send_ring(send_ring_t *srp) 1631369Sdduvall { 1641369Sdduvall /* 1651369Sdduvall * Reinitialise control variables ... 1661369Sdduvall */ 1671369Sdduvall ASSERT(srp->tx_flow == 0); 1681369Sdduvall srp->tx_next = 0; 1691369Sdduvall srp->tx_free = srp->desc.nslots; 1701369Sdduvall 1711369Sdduvall ASSERT(mutex_owned(srp->tc_lock)); 1721369Sdduvall srp->tc_next = 0; 1731369Sdduvall 1741369Sdduvall /* 1751369Sdduvall * Zero and sync all the h/w Send Buffer Descriptors 1761369Sdduvall */ 1771369Sdduvall DMA_ZERO(srp->desc); 1781369Sdduvall DMA_SYNC(srp->desc, DDI_DMA_SYNC_FORDEV); 1791369Sdduvall } 1801369Sdduvall 1811369Sdduvall static void 1821369Sdduvall bge_reinit_recv_ring(recv_ring_t *rrp) 1831369Sdduvall { 1841369Sdduvall /* 1851369Sdduvall * Reinitialise control variables ... 1861369Sdduvall */ 1871369Sdduvall rrp->rx_next = 0; 1881369Sdduvall } 1891369Sdduvall 1901369Sdduvall static void 1911369Sdduvall bge_reinit_buff_ring(buff_ring_t *brp, uint64_t ring) 1921369Sdduvall { 1931369Sdduvall bge_rbd_t *hw_rbd_p; 1941369Sdduvall sw_rbd_t *srbdp; 1951369Sdduvall uint32_t bufsize; 1961369Sdduvall uint32_t nslots; 1971369Sdduvall uint32_t slot; 1981369Sdduvall 1991369Sdduvall static uint16_t ring_type_flag[BGE_BUFF_RINGS_MAX] = { 2001369Sdduvall RBD_FLAG_STD_RING, 2011369Sdduvall RBD_FLAG_JUMBO_RING, 2021369Sdduvall RBD_FLAG_MINI_RING 2031369Sdduvall }; 2041369Sdduvall 2051369Sdduvall /* 2061369Sdduvall * Zero, initialise and sync all the h/w Receive Buffer Descriptors 2071369Sdduvall * Note: all the remaining fields (<type>, <flags>, <ip_cksum>, 2081369Sdduvall * <tcp_udp_cksum>, <error_flag>, <vlan_tag>, and <reserved>) 2091369Sdduvall * should be zeroed, and so don't need to be set up specifically 2101369Sdduvall * once the whole area has been cleared. 2111369Sdduvall */ 2121369Sdduvall DMA_ZERO(brp->desc); 2131369Sdduvall 2141369Sdduvall hw_rbd_p = DMA_VPTR(brp->desc); 2151369Sdduvall nslots = brp->desc.nslots; 2161369Sdduvall ASSERT(brp->buf[0].nslots == nslots/BGE_SPLIT); 2171369Sdduvall bufsize = brp->buf[0].size; 2181369Sdduvall srbdp = brp->sw_rbds; 2191369Sdduvall for (slot = 0; slot < nslots; ++hw_rbd_p, ++srbdp, ++slot) { 2201369Sdduvall hw_rbd_p->host_buf_addr = srbdp->pbuf.cookie.dmac_laddress; 2211369Sdduvall hw_rbd_p->index = slot; 2221369Sdduvall hw_rbd_p->len = bufsize; 2231369Sdduvall hw_rbd_p->opaque = srbdp->pbuf.token; 2241369Sdduvall hw_rbd_p->flags |= ring_type_flag[ring]; 2251369Sdduvall } 2261369Sdduvall 2271369Sdduvall DMA_SYNC(brp->desc, DDI_DMA_SYNC_FORDEV); 2281369Sdduvall 2291369Sdduvall /* 2301369Sdduvall * Finally, reinitialise the ring control variables ... 2311369Sdduvall */ 2321369Sdduvall brp->rf_next = (nslots != 0) ? (nslots-1) : 0; 2331369Sdduvall } 2341369Sdduvall 2351369Sdduvall /* 2361369Sdduvall * Reinitialize all rings 2371369Sdduvall */ 2381369Sdduvall static void 2391369Sdduvall bge_reinit_rings(bge_t *bgep) 2401369Sdduvall { 2411369Sdduvall uint64_t ring; 2421369Sdduvall 2431369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 2441369Sdduvall 2451369Sdduvall /* 2461369Sdduvall * Send Rings ... 2471369Sdduvall */ 2481369Sdduvall for (ring = 0; ring < bgep->chipid.tx_rings; ++ring) 2491369Sdduvall bge_reinit_send_ring(&bgep->send[ring]); 2501369Sdduvall 2511369Sdduvall /* 2521369Sdduvall * Receive Return Rings ... 2531369Sdduvall */ 2541369Sdduvall for (ring = 0; ring < bgep->chipid.rx_rings; ++ring) 2551369Sdduvall bge_reinit_recv_ring(&bgep->recv[ring]); 2561369Sdduvall 2571369Sdduvall /* 2581369Sdduvall * Receive Producer Rings ... 2591369Sdduvall */ 2601369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_USED; ++ring) 2611369Sdduvall bge_reinit_buff_ring(&bgep->buff[ring], ring); 2621369Sdduvall } 2631369Sdduvall 2641369Sdduvall /* 2651369Sdduvall * ========== Internal state management entry points ========== 2661369Sdduvall */ 2671369Sdduvall 2681369Sdduvall #undef BGE_DBG 2691369Sdduvall #define BGE_DBG BGE_DBG_NEMO /* debug flag for this code */ 2701369Sdduvall 2711369Sdduvall /* 2721369Sdduvall * These routines provide all the functionality required by the 2731369Sdduvall * corresponding GLD entry points, but don't update the GLD state 2741369Sdduvall * so they can be called internally without disturbing our record 2751369Sdduvall * of what GLD thinks we should be doing ... 2761369Sdduvall */ 2771369Sdduvall 2781369Sdduvall /* 2791369Sdduvall * bge_reset() -- reset h/w & rings to initial state 2801369Sdduvall */ 2811865Sdilpreet static int 2821408Srandyf #ifdef BGE_IPMI_ASF 2831408Srandyf bge_reset(bge_t *bgep, uint_t asf_mode) 2841408Srandyf #else 2851369Sdduvall bge_reset(bge_t *bgep) 2861408Srandyf #endif 2871369Sdduvall { 2881369Sdduvall uint64_t ring; 2891865Sdilpreet int retval; 2901369Sdduvall 2911369Sdduvall BGE_TRACE(("bge_reset($%p)", (void *)bgep)); 2921369Sdduvall 2931369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 2941369Sdduvall 2951369Sdduvall /* 2961369Sdduvall * Grab all the other mutexes in the world (this should 2971369Sdduvall * ensure no other threads are manipulating driver state) 2981369Sdduvall */ 2991369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring) 3001369Sdduvall mutex_enter(bgep->recv[ring].rx_lock); 3011369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring) 3021369Sdduvall mutex_enter(bgep->buff[ring].rf_lock); 3031369Sdduvall rw_enter(bgep->errlock, RW_WRITER); 3041369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 3051369Sdduvall mutex_enter(bgep->send[ring].tc_lock); 3061369Sdduvall 3071408Srandyf #ifdef BGE_IPMI_ASF 3081865Sdilpreet retval = bge_chip_reset(bgep, B_TRUE, asf_mode); 3091408Srandyf #else 3101865Sdilpreet retval = bge_chip_reset(bgep, B_TRUE); 3111408Srandyf #endif 3121369Sdduvall bge_reinit_rings(bgep); 3131369Sdduvall 3141369Sdduvall /* 3151369Sdduvall * Free the world ... 3161369Sdduvall */ 3171369Sdduvall for (ring = BGE_SEND_RINGS_MAX; ring-- > 0; ) 3181369Sdduvall mutex_exit(bgep->send[ring].tc_lock); 3191369Sdduvall rw_exit(bgep->errlock); 3201369Sdduvall for (ring = BGE_BUFF_RINGS_MAX; ring-- > 0; ) 3211369Sdduvall mutex_exit(bgep->buff[ring].rf_lock); 3221369Sdduvall for (ring = BGE_RECV_RINGS_MAX; ring-- > 0; ) 3231369Sdduvall mutex_exit(bgep->recv[ring].rx_lock); 3241369Sdduvall 3251369Sdduvall BGE_DEBUG(("bge_reset($%p) done", (void *)bgep)); 3261865Sdilpreet return (retval); 3271369Sdduvall } 3281369Sdduvall 3291369Sdduvall /* 3301369Sdduvall * bge_stop() -- stop processing, don't reset h/w or rings 3311369Sdduvall */ 3321369Sdduvall static void 3331369Sdduvall bge_stop(bge_t *bgep) 3341369Sdduvall { 3351369Sdduvall BGE_TRACE(("bge_stop($%p)", (void *)bgep)); 3361369Sdduvall 3371369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 3381369Sdduvall 3391408Srandyf #ifdef BGE_IPMI_ASF 3401408Srandyf if (bgep->asf_enabled) { 3411408Srandyf bgep->asf_pseudostop = B_TRUE; 3421408Srandyf } else { 3431408Srandyf #endif 3441408Srandyf bge_chip_stop(bgep, B_FALSE); 3451408Srandyf #ifdef BGE_IPMI_ASF 3461408Srandyf } 3471408Srandyf #endif 3481369Sdduvall 3491369Sdduvall BGE_DEBUG(("bge_stop($%p) done", (void *)bgep)); 3501369Sdduvall } 3511369Sdduvall 3521369Sdduvall /* 3531369Sdduvall * bge_start() -- start transmitting/receiving 3541369Sdduvall */ 3551865Sdilpreet static int 3561369Sdduvall bge_start(bge_t *bgep, boolean_t reset_phys) 3571369Sdduvall { 3581865Sdilpreet int retval; 3591865Sdilpreet 3601369Sdduvall BGE_TRACE(("bge_start($%p, %d)", (void *)bgep, reset_phys)); 3611369Sdduvall 3621369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 3631369Sdduvall 3641369Sdduvall /* 3651369Sdduvall * Start chip processing, including enabling interrupts 3661369Sdduvall */ 3671865Sdilpreet retval = bge_chip_start(bgep, reset_phys); 3681369Sdduvall 3691369Sdduvall BGE_DEBUG(("bge_start($%p, %d) done", (void *)bgep, reset_phys)); 3701865Sdilpreet return (retval); 3711369Sdduvall } 3721369Sdduvall 3731369Sdduvall /* 3741369Sdduvall * bge_restart - restart transmitting/receiving after error or suspend 3751369Sdduvall */ 3761865Sdilpreet int 3771369Sdduvall bge_restart(bge_t *bgep, boolean_t reset_phys) 3781369Sdduvall { 3791865Sdilpreet int retval = DDI_SUCCESS; 3801369Sdduvall ASSERT(mutex_owned(bgep->genlock)); 3811369Sdduvall 3821408Srandyf #ifdef BGE_IPMI_ASF 3831408Srandyf if (bgep->asf_enabled) { 3841865Sdilpreet if (bge_reset(bgep, ASF_MODE_POST_INIT) != DDI_SUCCESS) 3851865Sdilpreet retval = DDI_FAILURE; 3861408Srandyf } else 3871865Sdilpreet if (bge_reset(bgep, ASF_MODE_NONE) != DDI_SUCCESS) 3881865Sdilpreet retval = DDI_FAILURE; 3891408Srandyf #else 3901865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) 3911865Sdilpreet retval = DDI_FAILURE; 3921408Srandyf #endif 3931369Sdduvall if (bgep->bge_mac_state == BGE_MAC_STARTED) { 3941865Sdilpreet if (bge_start(bgep, reset_phys) != DDI_SUCCESS) 3951865Sdilpreet retval = DDI_FAILURE; 3961369Sdduvall bgep->watchdog = 0; 3971369Sdduvall ddi_trigger_softintr(bgep->resched_id); 3981369Sdduvall } 3991369Sdduvall 4001369Sdduvall BGE_DEBUG(("bge_restart($%p, %d) done", (void *)bgep, reset_phys)); 4011865Sdilpreet return (retval); 4021369Sdduvall } 4031369Sdduvall 4041369Sdduvall 4051369Sdduvall /* 4061369Sdduvall * ========== Nemo-required management entry points ========== 4071369Sdduvall */ 4081369Sdduvall 4091369Sdduvall #undef BGE_DBG 4101369Sdduvall #define BGE_DBG BGE_DBG_NEMO /* debug flag for this code */ 4111369Sdduvall 4121369Sdduvall /* 4131369Sdduvall * bge_m_stop() -- stop transmitting/receiving 4141369Sdduvall */ 4151369Sdduvall static void 4161369Sdduvall bge_m_stop(void *arg) 4171369Sdduvall { 4181369Sdduvall bge_t *bgep = arg; /* private device info */ 4191369Sdduvall 4201369Sdduvall BGE_TRACE(("bge_m_stop($%p)", arg)); 4211369Sdduvall 4221369Sdduvall /* 4231369Sdduvall * Just stop processing, then record new GLD state 4241369Sdduvall */ 4251369Sdduvall mutex_enter(bgep->genlock); 4261865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 4271865Sdilpreet /* can happen during autorecovery */ 4281865Sdilpreet mutex_exit(bgep->genlock); 4291865Sdilpreet return; 4301865Sdilpreet } 4311865Sdilpreet 4321369Sdduvall bgep->link_up_msg = bgep->link_down_msg = " (stopped)"; 4331369Sdduvall bge_stop(bgep); 4341369Sdduvall bgep->bge_mac_state = BGE_MAC_STOPPED; 4351369Sdduvall BGE_DEBUG(("bge_m_stop($%p) done", arg)); 4361865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) 4371865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_UNAFFECTED); 4381369Sdduvall mutex_exit(bgep->genlock); 4391369Sdduvall } 4401369Sdduvall 4411369Sdduvall /* 4421369Sdduvall * bge_m_start() -- start transmitting/receiving 4431369Sdduvall */ 4441369Sdduvall static int 4451369Sdduvall bge_m_start(void *arg) 4461369Sdduvall { 4471369Sdduvall bge_t *bgep = arg; /* private device info */ 4481369Sdduvall 4491369Sdduvall BGE_TRACE(("bge_m_start($%p)", arg)); 4501369Sdduvall 4511369Sdduvall /* 4521369Sdduvall * Start processing and record new GLD state 4531369Sdduvall */ 4541369Sdduvall mutex_enter(bgep->genlock); 4551865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 4561865Sdilpreet /* can happen during autorecovery */ 4571865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 4581865Sdilpreet mutex_exit(bgep->genlock); 4591865Sdilpreet return (EIO); 4601865Sdilpreet } 4611408Srandyf #ifdef BGE_IPMI_ASF 4621408Srandyf if (bgep->asf_enabled) { 4631408Srandyf if ((bgep->asf_status == ASF_STAT_RUN) && 4641408Srandyf (bgep->asf_pseudostop)) { 4651408Srandyf 4661408Srandyf bgep->link_up_msg = bgep->link_down_msg 4671408Srandyf = " (initialized)"; 4681408Srandyf bgep->bge_mac_state = BGE_MAC_STARTED; 4691408Srandyf mutex_exit(bgep->genlock); 4701408Srandyf return (0); 4711408Srandyf } 4721408Srandyf } 4731865Sdilpreet if (bge_reset(bgep, ASF_MODE_INIT) != DDI_SUCCESS) { 4741408Srandyf #else 4751865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) { 4761408Srandyf #endif 4771865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 4781865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 4791865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 4801865Sdilpreet mutex_exit(bgep->genlock); 4811865Sdilpreet return (EIO); 4821865Sdilpreet } 4831369Sdduvall bgep->link_up_msg = bgep->link_down_msg = " (initialized)"; 4841865Sdilpreet if (bge_start(bgep, B_TRUE) != DDI_SUCCESS) { 4851865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 4861865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 4871865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 4881865Sdilpreet mutex_exit(bgep->genlock); 4891865Sdilpreet return (EIO); 4901865Sdilpreet } 4911369Sdduvall bgep->bge_mac_state = BGE_MAC_STARTED; 4921369Sdduvall BGE_DEBUG(("bge_m_start($%p) done", arg)); 4931408Srandyf 4941865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 4951865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 4961865Sdilpreet mutex_exit(bgep->genlock); 4971865Sdilpreet return (EIO); 4981865Sdilpreet } 4991865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 5001865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5011865Sdilpreet mutex_exit(bgep->genlock); 5021865Sdilpreet return (EIO); 5031865Sdilpreet } 5041408Srandyf #ifdef BGE_IPMI_ASF 5051408Srandyf if (bgep->asf_enabled) { 5061408Srandyf if (bgep->asf_status != ASF_STAT_RUN) { 5071408Srandyf /* start ASF heart beat */ 5081408Srandyf bgep->asf_timeout_id = timeout(bge_asf_heartbeat, 5091408Srandyf (void *)bgep, 5101408Srandyf drv_usectohz(BGE_ASF_HEARTBEAT_INTERVAL)); 5111408Srandyf bgep->asf_status = ASF_STAT_RUN; 5121408Srandyf } 5131408Srandyf } 5141408Srandyf #endif 5151369Sdduvall mutex_exit(bgep->genlock); 5161369Sdduvall 5171369Sdduvall return (0); 5181369Sdduvall } 5191369Sdduvall 5201369Sdduvall /* 5212331Skrgopi * bge_m_unicst() -- set the physical network address 5221369Sdduvall */ 5231369Sdduvall static int 5241369Sdduvall bge_m_unicst(void *arg, const uint8_t *macaddr) 5251369Sdduvall { 5262331Skrgopi /* 5272331Skrgopi * Request to set address in 5282331Skrgopi * address slot 0, i.e., default address 5292331Skrgopi */ 5302331Skrgopi return (bge_unicst_set(arg, macaddr, 0)); 5312331Skrgopi } 5322331Skrgopi 5332331Skrgopi /* 5342331Skrgopi * bge_unicst_set() -- set the physical network address 5352331Skrgopi */ 5362331Skrgopi static int 5372331Skrgopi bge_unicst_set(void *arg, const uint8_t *macaddr, mac_addr_slot_t slot) 5382331Skrgopi { 5391369Sdduvall bge_t *bgep = arg; /* private device info */ 5401369Sdduvall 5411369Sdduvall BGE_TRACE(("bge_m_unicst_set($%p, %s)", arg, 5421369Sdduvall ether_sprintf((void *)macaddr))); 5431369Sdduvall /* 5441369Sdduvall * Remember the new current address in the driver state 5451369Sdduvall * Sync the chip's idea of the address too ... 5461369Sdduvall */ 5471369Sdduvall mutex_enter(bgep->genlock); 5481865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 5491865Sdilpreet /* can happen during autorecovery */ 5501865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5511865Sdilpreet mutex_exit(bgep->genlock); 5521865Sdilpreet return (EIO); 5531865Sdilpreet } 5542331Skrgopi ethaddr_copy(macaddr, bgep->curr_addr[slot].addr); 5551408Srandyf #ifdef BGE_IPMI_ASF 5561865Sdilpreet if (bge_chip_sync(bgep, B_FALSE) == DDI_FAILURE) { 5571865Sdilpreet #else 5581865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 5591865Sdilpreet #endif 5601865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 5611865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 5621865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 5631865Sdilpreet mutex_exit(bgep->genlock); 5641865Sdilpreet return (EIO); 5651865Sdilpreet } 5661865Sdilpreet #ifdef BGE_IPMI_ASF 5671408Srandyf if (bgep->asf_enabled) { 5681408Srandyf /* 5691408Srandyf * The above bge_chip_sync() function wrote the ethernet MAC 5701408Srandyf * addresses registers which destroyed the IPMI/ASF sideband. 5711408Srandyf * Here, we have to reset chip to make IPMI/ASF sideband work. 5721408Srandyf */ 5731408Srandyf if (bgep->asf_status == ASF_STAT_RUN) { 5741408Srandyf /* 5751408Srandyf * We must stop ASF heart beat before bge_chip_stop(), 5761408Srandyf * otherwise some computers (ex. IBM HS20 blade server) 5771408Srandyf * may crash. 5781408Srandyf */ 5791408Srandyf bge_asf_update_status(bgep); 5801408Srandyf bge_asf_stop_timer(bgep); 5811408Srandyf bgep->asf_status = ASF_STAT_STOP; 5821408Srandyf 5831408Srandyf bge_asf_pre_reset_operations(bgep, BGE_INIT_RESET); 5841408Srandyf } 5851865Sdilpreet bge_chip_stop(bgep, B_FALSE); 5861408Srandyf 5871865Sdilpreet if (bge_restart(bgep, B_FALSE) == DDI_FAILURE) { 5881865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 5891865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 5901865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 5911865Sdilpreet DDI_SERVICE_DEGRADED); 5921865Sdilpreet mutex_exit(bgep->genlock); 5931865Sdilpreet return (EIO); 5941865Sdilpreet } 5951865Sdilpreet 5961408Srandyf /* 5971408Srandyf * Start our ASF heartbeat counter as soon as possible. 5981408Srandyf */ 5991408Srandyf if (bgep->asf_status != ASF_STAT_RUN) { 6001408Srandyf /* start ASF heart beat */ 6011408Srandyf bgep->asf_timeout_id = timeout(bge_asf_heartbeat, 6021408Srandyf (void *)bgep, 6031408Srandyf drv_usectohz(BGE_ASF_HEARTBEAT_INTERVAL)); 6041408Srandyf bgep->asf_status = ASF_STAT_RUN; 6051408Srandyf } 6061408Srandyf } 6071408Srandyf #endif 6081369Sdduvall BGE_DEBUG(("bge_m_unicst_set($%p) done", arg)); 6091865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 6101865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 6111865Sdilpreet mutex_exit(bgep->genlock); 6121865Sdilpreet return (EIO); 6131865Sdilpreet } 6141865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 6151865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 6161865Sdilpreet mutex_exit(bgep->genlock); 6171865Sdilpreet return (EIO); 6181865Sdilpreet } 6191369Sdduvall mutex_exit(bgep->genlock); 6201369Sdduvall 6211369Sdduvall return (0); 6221369Sdduvall } 6231369Sdduvall 6241369Sdduvall /* 6252331Skrgopi * The following four routines are used as callbacks for multiple MAC 6262331Skrgopi * address support: 6272331Skrgopi * - bge_m_unicst_add(void *, mac_multi_addr_t *); 6282331Skrgopi * - bge_m_unicst_remove(void *, mac_addr_slot_t); 6292331Skrgopi * - bge_m_unicst_modify(void *, mac_multi_addr_t *); 6302331Skrgopi * - bge_m_unicst_get(void *, mac_multi_addr_t *); 6312331Skrgopi */ 6322331Skrgopi 6332331Skrgopi /* 6342331Skrgopi * bge_m_unicst_add() - will find an unused address slot, set the 6352331Skrgopi * address value to the one specified, reserve that slot and enable 6362331Skrgopi * the NIC to start filtering on the new MAC address. 6372331Skrgopi * address slot. Returns 0 on success. 6382331Skrgopi */ 6392331Skrgopi static int 6402331Skrgopi bge_m_unicst_add(void *arg, mac_multi_addr_t *maddr) 6412331Skrgopi { 6422331Skrgopi bge_t *bgep = arg; /* private device info */ 6432331Skrgopi mac_addr_slot_t slot; 644*2406Skrgopi int err; 6452331Skrgopi 6462331Skrgopi if (mac_unicst_verify(bgep->mh, 6472331Skrgopi maddr->mma_addr, maddr->mma_addrlen) == B_FALSE) 6482331Skrgopi return (EINVAL); 6492331Skrgopi 6502331Skrgopi mutex_enter(bgep->genlock); 6512331Skrgopi if (bgep->unicst_addr_avail == 0) { 6522331Skrgopi /* no slots available */ 6532331Skrgopi mutex_exit(bgep->genlock); 6542331Skrgopi return (ENOSPC); 6552331Skrgopi } 6562331Skrgopi 6572331Skrgopi /* 6582331Skrgopi * Primary/default address is in slot 0. The next three 6592331Skrgopi * addresses are the multiple MAC addresses. So multiple 6602331Skrgopi * MAC address 0 is in slot 1, 1 in slot 2, and so on. 661*2406Skrgopi * So the first multiple MAC address resides in slot 1. 6622331Skrgopi */ 663*2406Skrgopi for (slot = 1; slot < bgep->unicst_addr_total; slot++) { 664*2406Skrgopi if (bgep->curr_addr[slot].set == B_FALSE) { 665*2406Skrgopi bgep->curr_addr[slot].set = B_TRUE; 6662331Skrgopi break; 6672331Skrgopi } 6682331Skrgopi } 6692331Skrgopi 670*2406Skrgopi ASSERT(slot < bgep->unicst_addr_total); 6712331Skrgopi bgep->unicst_addr_avail--; 6722331Skrgopi mutex_exit(bgep->genlock); 6732331Skrgopi maddr->mma_slot = slot; 6742331Skrgopi 6752331Skrgopi if ((err = bge_unicst_set(bgep, maddr->mma_addr, slot)) != 0) { 6762331Skrgopi mutex_enter(bgep->genlock); 677*2406Skrgopi bgep->curr_addr[slot].set = B_FALSE; 6782331Skrgopi bgep->unicst_addr_avail++; 6792331Skrgopi mutex_exit(bgep->genlock); 6802331Skrgopi } 6812331Skrgopi return (err); 6822331Skrgopi } 6832331Skrgopi 6842331Skrgopi /* 6852331Skrgopi * bge_m_unicst_remove() - removes a MAC address that was added by a 6862331Skrgopi * call to bge_m_unicst_add(). The slot number that was returned in 6872331Skrgopi * add() is passed in the call to remove the address. 6882331Skrgopi * Returns 0 on success. 6892331Skrgopi */ 6902331Skrgopi static int 6912331Skrgopi bge_m_unicst_remove(void *arg, mac_addr_slot_t slot) 6922331Skrgopi { 6932331Skrgopi bge_t *bgep = arg; /* private device info */ 6942331Skrgopi 695*2406Skrgopi if (slot <= 0 || slot >= bgep->unicst_addr_total) 696*2406Skrgopi return (EINVAL); 697*2406Skrgopi 6982331Skrgopi mutex_enter(bgep->genlock); 699*2406Skrgopi if (bgep->curr_addr[slot].set == B_TRUE) { 700*2406Skrgopi bgep->curr_addr[slot].set = B_FALSE; 7012331Skrgopi bgep->unicst_addr_avail++; 7022331Skrgopi mutex_exit(bgep->genlock); 7032331Skrgopi /* 7042331Skrgopi * Copy the default address to the passed slot 7052331Skrgopi */ 706*2406Skrgopi return (bge_unicst_set(bgep, bgep->curr_addr[0].addr, slot)); 7072331Skrgopi } 7082331Skrgopi mutex_exit(bgep->genlock); 7092331Skrgopi return (EINVAL); 7102331Skrgopi } 7112331Skrgopi 7122331Skrgopi /* 7132331Skrgopi * bge_m_unicst_modify() - modifies the value of an address that 7142331Skrgopi * has been added by bge_m_unicst_add(). The new address, address 7152331Skrgopi * length and the slot number that was returned in the call to add 7162331Skrgopi * should be passed to bge_m_unicst_modify(). mma_flags should be 7172331Skrgopi * set to 0. Returns 0 on success. 7182331Skrgopi */ 7192331Skrgopi static int 7202331Skrgopi bge_m_unicst_modify(void *arg, mac_multi_addr_t *maddr) 7212331Skrgopi { 7222331Skrgopi bge_t *bgep = arg; /* private device info */ 7232331Skrgopi mac_addr_slot_t slot; 7242331Skrgopi 7252331Skrgopi if (mac_unicst_verify(bgep->mh, 7262331Skrgopi maddr->mma_addr, maddr->mma_addrlen) == B_FALSE) 7272331Skrgopi return (EINVAL); 7282331Skrgopi 7292331Skrgopi slot = maddr->mma_slot; 7302331Skrgopi 731*2406Skrgopi if (slot <= 0 || slot >= bgep->unicst_addr_total) 732*2406Skrgopi return (EINVAL); 733*2406Skrgopi 7342331Skrgopi mutex_enter(bgep->genlock); 735*2406Skrgopi if (bgep->curr_addr[slot].set == B_TRUE) { 7362331Skrgopi mutex_exit(bgep->genlock); 7372331Skrgopi return (bge_unicst_set(bgep, maddr->mma_addr, slot)); 7382331Skrgopi } 7392331Skrgopi mutex_exit(bgep->genlock); 7402331Skrgopi 7412331Skrgopi return (EINVAL); 7422331Skrgopi } 7432331Skrgopi 7442331Skrgopi /* 7452331Skrgopi * bge_m_unicst_get() - will get the MAC address and all other 7462331Skrgopi * information related to the address slot passed in mac_multi_addr_t. 7472331Skrgopi * mma_flags should be set to 0 in the call. 7482331Skrgopi * On return, mma_flags can take the following values: 7492331Skrgopi * 1) MMAC_SLOT_UNUSED 7502331Skrgopi * 2) MMAC_SLOT_USED | MMAC_VENDOR_ADDR 7512331Skrgopi * 3) MMAC_SLOT_UNUSED | MMAC_VENDOR_ADDR 7522331Skrgopi * 4) MMAC_SLOT_USED 7532331Skrgopi */ 7542331Skrgopi static int 7552331Skrgopi bge_m_unicst_get(void *arg, mac_multi_addr_t *maddr) 7562331Skrgopi { 7572331Skrgopi bge_t *bgep = arg; /* private device info */ 7582331Skrgopi mac_addr_slot_t slot; 7592331Skrgopi 7602331Skrgopi slot = maddr->mma_slot; 7612331Skrgopi 762*2406Skrgopi if (slot <= 0 || slot >= bgep->unicst_addr_total) 7632331Skrgopi return (EINVAL); 7642331Skrgopi 7652331Skrgopi mutex_enter(bgep->genlock); 766*2406Skrgopi if (bgep->curr_addr[slot].set == B_TRUE) { 767*2406Skrgopi ethaddr_copy(bgep->curr_addr[slot].addr, 7682331Skrgopi maddr->mma_addr); 7692331Skrgopi maddr->mma_flags = MMAC_SLOT_USED; 7702331Skrgopi } else { 7712331Skrgopi maddr->mma_flags = MMAC_SLOT_UNUSED; 7722331Skrgopi } 7732331Skrgopi mutex_exit(bgep->genlock); 7742331Skrgopi 7752331Skrgopi return (0); 7762331Skrgopi } 7772331Skrgopi 7782331Skrgopi /* 7791369Sdduvall * Compute the index of the required bit in the multicast hash map. 7801369Sdduvall * This must mirror the way the hardware actually does it! 7811369Sdduvall * See Broadcom document 570X-PG102-R page 125. 7821369Sdduvall */ 7831369Sdduvall static uint32_t 7841369Sdduvall bge_hash_index(const uint8_t *mca) 7851369Sdduvall { 7861369Sdduvall uint32_t hash; 7871369Sdduvall 7881369Sdduvall CRC32(hash, mca, ETHERADDRL, -1U, crc32_table); 7891369Sdduvall 7901369Sdduvall return (hash); 7911369Sdduvall } 7921369Sdduvall 7931369Sdduvall /* 7941369Sdduvall * bge_m_multicst_add() -- enable/disable a multicast address 7951369Sdduvall */ 7961369Sdduvall static int 7971369Sdduvall bge_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 7981369Sdduvall { 7991369Sdduvall bge_t *bgep = arg; /* private device info */ 8001369Sdduvall uint32_t hash; 8011369Sdduvall uint32_t index; 8021369Sdduvall uint32_t word; 8031369Sdduvall uint32_t bit; 8041369Sdduvall uint8_t *refp; 8051369Sdduvall 8061369Sdduvall BGE_TRACE(("bge_m_multicst($%p, %s, %s)", arg, 8071369Sdduvall (add) ? "add" : "remove", ether_sprintf((void *)mca))); 8081369Sdduvall 8091369Sdduvall /* 8101369Sdduvall * Precalculate all required masks, pointers etc ... 8111369Sdduvall */ 8121369Sdduvall hash = bge_hash_index(mca); 8131369Sdduvall index = hash % BGE_HASH_TABLE_SIZE; 8141369Sdduvall word = index/32u; 8151369Sdduvall bit = 1 << (index % 32u); 8161369Sdduvall refp = &bgep->mcast_refs[index]; 8171369Sdduvall 8181369Sdduvall BGE_DEBUG(("bge_m_multicst: hash 0x%x index %d (%d:0x%x) = %d", 8191369Sdduvall hash, index, word, bit, *refp)); 8201369Sdduvall 8211369Sdduvall /* 8221369Sdduvall * We must set the appropriate bit in the hash map (and the 8231369Sdduvall * corresponding h/w register) when the refcount goes from 0 8241369Sdduvall * to >0, and clear it when the last ref goes away (refcount 8251369Sdduvall * goes from >0 back to 0). If we change the hash map, we 8261369Sdduvall * must also update the chip's hardware map registers. 8271369Sdduvall */ 8281369Sdduvall mutex_enter(bgep->genlock); 8291865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 8301865Sdilpreet /* can happen during autorecovery */ 8311865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 8321865Sdilpreet mutex_exit(bgep->genlock); 8331865Sdilpreet return (EIO); 8341865Sdilpreet } 8351369Sdduvall if (add) { 8361369Sdduvall if ((*refp)++ == 0) { 8371369Sdduvall bgep->mcast_hash[word] |= bit; 8381408Srandyf #ifdef BGE_IPMI_ASF 8391865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) { 8401408Srandyf #else 8411865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 8421408Srandyf #endif 8431865Sdilpreet (void) bge_check_acc_handle(bgep, 8441865Sdilpreet bgep->cfg_handle); 8451865Sdilpreet (void) bge_check_acc_handle(bgep, 8461865Sdilpreet bgep->io_handle); 8471865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 8481865Sdilpreet DDI_SERVICE_DEGRADED); 8491865Sdilpreet mutex_exit(bgep->genlock); 8501865Sdilpreet return (EIO); 8511865Sdilpreet } 8521369Sdduvall } 8531369Sdduvall } else { 8541369Sdduvall if (--(*refp) == 0) { 8551369Sdduvall bgep->mcast_hash[word] &= ~bit; 8561408Srandyf #ifdef BGE_IPMI_ASF 8571865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) { 8581408Srandyf #else 8591865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 8601408Srandyf #endif 8611865Sdilpreet (void) bge_check_acc_handle(bgep, 8621865Sdilpreet bgep->cfg_handle); 8631865Sdilpreet (void) bge_check_acc_handle(bgep, 8641865Sdilpreet bgep->io_handle); 8651865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 8661865Sdilpreet DDI_SERVICE_DEGRADED); 8671865Sdilpreet mutex_exit(bgep->genlock); 8681865Sdilpreet return (EIO); 8691865Sdilpreet } 8701369Sdduvall } 8711369Sdduvall } 8721369Sdduvall BGE_DEBUG(("bge_m_multicst($%p) done", arg)); 8731865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 8741865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 8751865Sdilpreet mutex_exit(bgep->genlock); 8761865Sdilpreet return (EIO); 8771865Sdilpreet } 8781865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 8791865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 8801865Sdilpreet mutex_exit(bgep->genlock); 8811865Sdilpreet return (EIO); 8821865Sdilpreet } 8831369Sdduvall mutex_exit(bgep->genlock); 8841369Sdduvall 8851369Sdduvall return (0); 8861369Sdduvall } 8871369Sdduvall 8881369Sdduvall /* 8891369Sdduvall * bge_m_promisc() -- set or reset promiscuous mode on the board 8901369Sdduvall * 8911369Sdduvall * Program the hardware to enable/disable promiscuous and/or 8921369Sdduvall * receive-all-multicast modes. 8931369Sdduvall */ 8941369Sdduvall static int 8951369Sdduvall bge_m_promisc(void *arg, boolean_t on) 8961369Sdduvall { 8971369Sdduvall bge_t *bgep = arg; 8981369Sdduvall 8991369Sdduvall BGE_TRACE(("bge_m_promisc_set($%p, %d)", arg, on)); 9001369Sdduvall 9011369Sdduvall /* 9021369Sdduvall * Store MAC layer specified mode and pass to chip layer to update h/w 9031369Sdduvall */ 9041369Sdduvall mutex_enter(bgep->genlock); 9051865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 9061865Sdilpreet /* can happen during autorecovery */ 9071865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 9081865Sdilpreet mutex_exit(bgep->genlock); 9091865Sdilpreet return (EIO); 9101865Sdilpreet } 9111369Sdduvall bgep->promisc = on; 9121408Srandyf #ifdef BGE_IPMI_ASF 9131865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) { 9141408Srandyf #else 9151865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 9161408Srandyf #endif 9171865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 9181865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 9191865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 9201865Sdilpreet mutex_exit(bgep->genlock); 9211865Sdilpreet return (EIO); 9221865Sdilpreet } 9231369Sdduvall BGE_DEBUG(("bge_m_promisc_set($%p) done", arg)); 9241865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 9251865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 9261865Sdilpreet mutex_exit(bgep->genlock); 9271865Sdilpreet return (EIO); 9281865Sdilpreet } 9291865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 9301865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 9311865Sdilpreet mutex_exit(bgep->genlock); 9321865Sdilpreet return (EIO); 9331865Sdilpreet } 9341369Sdduvall mutex_exit(bgep->genlock); 9351369Sdduvall return (0); 9361369Sdduvall } 9371369Sdduvall 9382311Sseb /*ARGSUSED*/ 9392311Sseb static boolean_t 9402311Sseb bge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data) 9412311Sseb { 9422331Skrgopi bge_t *bgep = arg; 9432331Skrgopi 9442311Sseb switch (cap) { 9452311Sseb case MAC_CAPAB_HCKSUM: { 9462311Sseb uint32_t *txflags = cap_data; 9472311Sseb 9482311Sseb *txflags = HCKSUM_INET_FULL_V4 | HCKSUM_IPHDRCKSUM; 9492311Sseb break; 9502311Sseb } 9512331Skrgopi 9522311Sseb case MAC_CAPAB_POLL: 9532311Sseb /* 9542311Sseb * There's nothing for us to fill in, simply returning 9552311Sseb * B_TRUE stating that we support polling is sufficient. 9562311Sseb */ 9572311Sseb break; 9582331Skrgopi 9592331Skrgopi case MAC_CAPAB_MULTIADDRESS: { 9602331Skrgopi multiaddress_capab_t *mmacp = cap_data; 9612331Skrgopi 9622331Skrgopi mutex_enter(bgep->genlock); 963*2406Skrgopi /* 964*2406Skrgopi * The number of MAC addresses made available by 965*2406Skrgopi * this capability is one less than the total as 966*2406Skrgopi * the primary address in slot 0 is counted in 967*2406Skrgopi * the total. 968*2406Skrgopi */ 969*2406Skrgopi mmacp->maddr_naddr = bgep->unicst_addr_total - 1; 9702331Skrgopi mmacp->maddr_naddrfree = bgep->unicst_addr_avail; 9712331Skrgopi /* No multiple factory addresses, set mma_flag to 0 */ 9722331Skrgopi mmacp->maddr_flag = 0; 9732331Skrgopi mmacp->maddr_handle = bgep; 9742331Skrgopi mmacp->maddr_add = bge_m_unicst_add; 9752331Skrgopi mmacp->maddr_remove = bge_m_unicst_remove; 9762331Skrgopi mmacp->maddr_modify = bge_m_unicst_modify; 9772331Skrgopi mmacp->maddr_get = bge_m_unicst_get; 9782331Skrgopi mmacp->maddr_reserve = NULL; 9792331Skrgopi mutex_exit(bgep->genlock); 9802331Skrgopi break; 9812331Skrgopi } 9822331Skrgopi 9832311Sseb default: 9842311Sseb return (B_FALSE); 9852311Sseb } 9862311Sseb return (B_TRUE); 9872311Sseb } 9882311Sseb 9891369Sdduvall /* 9901369Sdduvall * Loopback ioctl code 9911369Sdduvall */ 9921369Sdduvall 9931369Sdduvall static lb_property_t loopmodes[] = { 9941369Sdduvall { normal, "normal", BGE_LOOP_NONE }, 9951369Sdduvall { external, "1000Mbps", BGE_LOOP_EXTERNAL_1000 }, 9961369Sdduvall { external, "100Mbps", BGE_LOOP_EXTERNAL_100 }, 9971369Sdduvall { external, "10Mbps", BGE_LOOP_EXTERNAL_10 }, 9981369Sdduvall { internal, "PHY", BGE_LOOP_INTERNAL_PHY }, 9991369Sdduvall { internal, "MAC", BGE_LOOP_INTERNAL_MAC } 10001369Sdduvall }; 10011369Sdduvall 10021369Sdduvall static enum ioc_reply 10031369Sdduvall bge_set_loop_mode(bge_t *bgep, uint32_t mode) 10041369Sdduvall { 10051369Sdduvall const char *msg; 10061369Sdduvall 10071369Sdduvall /* 10081369Sdduvall * If the mode isn't being changed, there's nothing to do ... 10091369Sdduvall */ 10101369Sdduvall if (mode == bgep->param_loop_mode) 10111369Sdduvall return (IOC_ACK); 10121369Sdduvall 10131369Sdduvall /* 10141369Sdduvall * Validate the requested mode and prepare a suitable message 10151369Sdduvall * to explain the link down/up cycle that the change will 10161369Sdduvall * probably induce ... 10171369Sdduvall */ 10181369Sdduvall switch (mode) { 10191369Sdduvall default: 10201369Sdduvall return (IOC_INVAL); 10211369Sdduvall 10221369Sdduvall case BGE_LOOP_NONE: 10231369Sdduvall msg = " (loopback disabled)"; 10241369Sdduvall break; 10251369Sdduvall 10261369Sdduvall case BGE_LOOP_EXTERNAL_1000: 10271369Sdduvall case BGE_LOOP_EXTERNAL_100: 10281369Sdduvall case BGE_LOOP_EXTERNAL_10: 10291369Sdduvall msg = " (external loopback selected)"; 10301369Sdduvall break; 10311369Sdduvall 10321369Sdduvall case BGE_LOOP_INTERNAL_PHY: 10331369Sdduvall msg = " (PHY internal loopback selected)"; 10341369Sdduvall break; 10351369Sdduvall 10361369Sdduvall case BGE_LOOP_INTERNAL_MAC: 10371369Sdduvall msg = " (MAC internal loopback selected)"; 10381369Sdduvall break; 10391369Sdduvall } 10401369Sdduvall 10411369Sdduvall /* 10421369Sdduvall * All OK; tell the caller to reprogram 10431369Sdduvall * the PHY and/or MAC for the new mode ... 10441369Sdduvall */ 10451369Sdduvall bgep->link_down_msg = bgep->link_up_msg = msg; 10461369Sdduvall bgep->param_loop_mode = mode; 10471369Sdduvall return (IOC_RESTART_ACK); 10481369Sdduvall } 10491369Sdduvall 10501369Sdduvall static enum ioc_reply 10511369Sdduvall bge_loop_ioctl(bge_t *bgep, queue_t *wq, mblk_t *mp, struct iocblk *iocp) 10521369Sdduvall { 10531369Sdduvall lb_info_sz_t *lbsp; 10541369Sdduvall lb_property_t *lbpp; 10551369Sdduvall uint32_t *lbmp; 10561369Sdduvall int cmd; 10571369Sdduvall 10581369Sdduvall _NOTE(ARGUNUSED(wq)) 10591369Sdduvall 10601369Sdduvall /* 10611369Sdduvall * Validate format of ioctl 10621369Sdduvall */ 10631369Sdduvall if (mp->b_cont == NULL) 10641369Sdduvall return (IOC_INVAL); 10651369Sdduvall 10661369Sdduvall cmd = iocp->ioc_cmd; 10671369Sdduvall switch (cmd) { 10681369Sdduvall default: 10691369Sdduvall /* NOTREACHED */ 10701369Sdduvall bge_error(bgep, "bge_loop_ioctl: invalid cmd 0x%x", cmd); 10711369Sdduvall return (IOC_INVAL); 10721369Sdduvall 10731369Sdduvall case LB_GET_INFO_SIZE: 10741369Sdduvall if (iocp->ioc_count != sizeof (lb_info_sz_t)) 10751369Sdduvall return (IOC_INVAL); 10761369Sdduvall lbsp = (lb_info_sz_t *)mp->b_cont->b_rptr; 10771369Sdduvall *lbsp = sizeof (loopmodes); 10781369Sdduvall return (IOC_REPLY); 10791369Sdduvall 10801369Sdduvall case LB_GET_INFO: 10811369Sdduvall if (iocp->ioc_count != sizeof (loopmodes)) 10821369Sdduvall return (IOC_INVAL); 10831369Sdduvall lbpp = (lb_property_t *)mp->b_cont->b_rptr; 10841369Sdduvall bcopy(loopmodes, lbpp, sizeof (loopmodes)); 10851369Sdduvall return (IOC_REPLY); 10861369Sdduvall 10871369Sdduvall case LB_GET_MODE: 10881369Sdduvall if (iocp->ioc_count != sizeof (uint32_t)) 10891369Sdduvall return (IOC_INVAL); 10901369Sdduvall lbmp = (uint32_t *)mp->b_cont->b_rptr; 10911369Sdduvall *lbmp = bgep->param_loop_mode; 10921369Sdduvall return (IOC_REPLY); 10931369Sdduvall 10941369Sdduvall case LB_SET_MODE: 10951369Sdduvall if (iocp->ioc_count != sizeof (uint32_t)) 10961369Sdduvall return (IOC_INVAL); 10971369Sdduvall lbmp = (uint32_t *)mp->b_cont->b_rptr; 10981369Sdduvall return (bge_set_loop_mode(bgep, *lbmp)); 10991369Sdduvall } 11001369Sdduvall } 11011369Sdduvall 11021369Sdduvall /* 11031369Sdduvall * Specific bge IOCTLs, the gld module handles the generic ones. 11041369Sdduvall */ 11051369Sdduvall static void 11061369Sdduvall bge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 11071369Sdduvall { 11081369Sdduvall bge_t *bgep = arg; 11091369Sdduvall struct iocblk *iocp; 11101369Sdduvall enum ioc_reply status; 11111369Sdduvall boolean_t need_privilege; 11121369Sdduvall int err; 11131369Sdduvall int cmd; 11141369Sdduvall 11151369Sdduvall /* 11161369Sdduvall * Validate the command before bothering with the mutex ... 11171369Sdduvall */ 11181369Sdduvall iocp = (struct iocblk *)mp->b_rptr; 11191369Sdduvall iocp->ioc_error = 0; 11201369Sdduvall need_privilege = B_TRUE; 11211369Sdduvall cmd = iocp->ioc_cmd; 11221369Sdduvall switch (cmd) { 11231369Sdduvall default: 11241369Sdduvall miocnak(wq, mp, 0, EINVAL); 11251369Sdduvall return; 11261369Sdduvall 11271369Sdduvall case BGE_MII_READ: 11281369Sdduvall case BGE_MII_WRITE: 11291369Sdduvall case BGE_SEE_READ: 11301369Sdduvall case BGE_SEE_WRITE: 11311369Sdduvall case BGE_DIAG: 11321369Sdduvall case BGE_PEEK: 11331369Sdduvall case BGE_POKE: 11341369Sdduvall case BGE_PHY_RESET: 11351369Sdduvall case BGE_SOFT_RESET: 11361369Sdduvall case BGE_HARD_RESET: 11371369Sdduvall break; 11381369Sdduvall 11391369Sdduvall case LB_GET_INFO_SIZE: 11401369Sdduvall case LB_GET_INFO: 11411369Sdduvall case LB_GET_MODE: 11421369Sdduvall need_privilege = B_FALSE; 11431369Sdduvall /* FALLTHRU */ 11441369Sdduvall case LB_SET_MODE: 11451369Sdduvall break; 11461369Sdduvall 11471369Sdduvall case ND_GET: 11481369Sdduvall need_privilege = B_FALSE; 11491369Sdduvall /* FALLTHRU */ 11501369Sdduvall case ND_SET: 11511369Sdduvall break; 11521369Sdduvall } 11531369Sdduvall 11541369Sdduvall if (need_privilege) { 11551369Sdduvall /* 11561369Sdduvall * Check for specific net_config privilege on Solaris 10+. 11571369Sdduvall * Otherwise just check for root access ... 11581369Sdduvall */ 11591369Sdduvall if (secpolicy_net_config != NULL) 11601369Sdduvall err = secpolicy_net_config(iocp->ioc_cr, B_FALSE); 11611369Sdduvall else 11621369Sdduvall err = drv_priv(iocp->ioc_cr); 11631369Sdduvall if (err != 0) { 11641369Sdduvall miocnak(wq, mp, 0, err); 11651369Sdduvall return; 11661369Sdduvall } 11671369Sdduvall } 11681369Sdduvall 11691369Sdduvall mutex_enter(bgep->genlock); 11701865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) { 11711865Sdilpreet /* can happen during autorecovery */ 11721865Sdilpreet mutex_exit(bgep->genlock); 11731865Sdilpreet miocnak(wq, mp, 0, EIO); 11741865Sdilpreet return; 11751865Sdilpreet } 11761369Sdduvall 11771369Sdduvall switch (cmd) { 11781369Sdduvall default: 11791369Sdduvall _NOTE(NOTREACHED) 11801369Sdduvall status = IOC_INVAL; 11811369Sdduvall break; 11821369Sdduvall 11831369Sdduvall case BGE_MII_READ: 11841369Sdduvall case BGE_MII_WRITE: 11851369Sdduvall case BGE_SEE_READ: 11861369Sdduvall case BGE_SEE_WRITE: 11871369Sdduvall case BGE_DIAG: 11881369Sdduvall case BGE_PEEK: 11891369Sdduvall case BGE_POKE: 11901369Sdduvall case BGE_PHY_RESET: 11911369Sdduvall case BGE_SOFT_RESET: 11921369Sdduvall case BGE_HARD_RESET: 11931369Sdduvall status = bge_chip_ioctl(bgep, wq, mp, iocp); 11941369Sdduvall break; 11951369Sdduvall 11961369Sdduvall case LB_GET_INFO_SIZE: 11971369Sdduvall case LB_GET_INFO: 11981369Sdduvall case LB_GET_MODE: 11991369Sdduvall case LB_SET_MODE: 12001369Sdduvall status = bge_loop_ioctl(bgep, wq, mp, iocp); 12011369Sdduvall break; 12021369Sdduvall 12031369Sdduvall case ND_GET: 12041369Sdduvall case ND_SET: 12051369Sdduvall status = bge_nd_ioctl(bgep, wq, mp, iocp); 12061369Sdduvall break; 12071369Sdduvall } 12081369Sdduvall 12091369Sdduvall /* 12101369Sdduvall * Do we need to reprogram the PHY and/or the MAC? 12111369Sdduvall * Do it now, while we still have the mutex. 12121369Sdduvall * 12131369Sdduvall * Note: update the PHY first, 'cos it controls the 12141369Sdduvall * speed/duplex parameters that the MAC code uses. 12151369Sdduvall */ 12161369Sdduvall switch (status) { 12171369Sdduvall case IOC_RESTART_REPLY: 12181369Sdduvall case IOC_RESTART_ACK: 12191865Sdilpreet if (bge_phys_update(bgep) != DDI_SUCCESS) { 12201865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 12211865Sdilpreet DDI_SERVICE_DEGRADED); 12221865Sdilpreet status = IOC_INVAL; 12231865Sdilpreet } 12241408Srandyf #ifdef BGE_IPMI_ASF 12251865Sdilpreet if (bge_chip_sync(bgep, B_FALSE) == DDI_FAILURE) { 12261408Srandyf #else 12271865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) { 12281408Srandyf #endif 12291865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 12301865Sdilpreet DDI_SERVICE_DEGRADED); 12311865Sdilpreet status = IOC_INVAL; 12321865Sdilpreet } 12331369Sdduvall if (bgep->intr_type == DDI_INTR_TYPE_MSI) 12341369Sdduvall bge_chip_msi_trig(bgep); 12351369Sdduvall break; 12361369Sdduvall } 12371369Sdduvall 12381865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 12391865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 12401865Sdilpreet status = IOC_INVAL; 12411865Sdilpreet } 12421865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 12431865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 12441865Sdilpreet status = IOC_INVAL; 12451865Sdilpreet } 12461369Sdduvall mutex_exit(bgep->genlock); 12471369Sdduvall 12481369Sdduvall /* 12491369Sdduvall * Finally, decide how to reply 12501369Sdduvall */ 12511369Sdduvall switch (status) { 12521369Sdduvall default: 12531369Sdduvall case IOC_INVAL: 12541369Sdduvall /* 12551369Sdduvall * Error, reply with a NAK and EINVAL or the specified error 12561369Sdduvall */ 12571369Sdduvall miocnak(wq, mp, 0, iocp->ioc_error == 0 ? 12581369Sdduvall EINVAL : iocp->ioc_error); 12591369Sdduvall break; 12601369Sdduvall 12611369Sdduvall case IOC_DONE: 12621369Sdduvall /* 12631369Sdduvall * OK, reply already sent 12641369Sdduvall */ 12651369Sdduvall break; 12661369Sdduvall 12671369Sdduvall case IOC_RESTART_ACK: 12681369Sdduvall case IOC_ACK: 12691369Sdduvall /* 12701369Sdduvall * OK, reply with an ACK 12711369Sdduvall */ 12721369Sdduvall miocack(wq, mp, 0, 0); 12731369Sdduvall break; 12741369Sdduvall 12751369Sdduvall case IOC_RESTART_REPLY: 12761369Sdduvall case IOC_REPLY: 12771369Sdduvall /* 12781369Sdduvall * OK, send prepared reply as ACK or NAK 12791369Sdduvall */ 12801369Sdduvall mp->b_datap->db_type = iocp->ioc_error == 0 ? 12811369Sdduvall M_IOCACK : M_IOCNAK; 12821369Sdduvall qreply(wq, mp); 12831369Sdduvall break; 12841369Sdduvall } 12851369Sdduvall } 12861369Sdduvall 12871369Sdduvall static void 12881369Sdduvall bge_m_resources(void *arg) 12891369Sdduvall { 12901369Sdduvall bge_t *bgep = arg; 12911369Sdduvall recv_ring_t *rrp; 12921369Sdduvall mac_rx_fifo_t mrf; 12931369Sdduvall int ring; 12941369Sdduvall 12951369Sdduvall mutex_enter(bgep->genlock); 12961369Sdduvall 12971369Sdduvall /* 12981369Sdduvall * Register Rx rings as resources and save mac 12991369Sdduvall * resource id for future reference 13001369Sdduvall */ 13011369Sdduvall mrf.mrf_type = MAC_RX_FIFO; 13021369Sdduvall mrf.mrf_blank = bge_chip_blank; 13031369Sdduvall mrf.mrf_arg = (void *)bgep; 13041369Sdduvall mrf.mrf_normal_blank_time = bge_rx_ticks_norm; 13051369Sdduvall mrf.mrf_normal_pkt_count = bge_rx_count_norm; 13061369Sdduvall 13071369Sdduvall for (ring = 0; ring < bgep->chipid.rx_rings; ring++) { 13081369Sdduvall rrp = &bgep->recv[ring]; 13092311Sseb rrp->handle = mac_resource_add(bgep->mh, 13101369Sdduvall (mac_resource_t *)&mrf); 13111369Sdduvall } 13121369Sdduvall 13131369Sdduvall mutex_exit(bgep->genlock); 13141369Sdduvall } 13151369Sdduvall 13161369Sdduvall /* 13171369Sdduvall * ========== Per-instance setup/teardown code ========== 13181369Sdduvall */ 13191369Sdduvall 13201369Sdduvall #undef BGE_DBG 13211369Sdduvall #define BGE_DBG BGE_DBG_INIT /* debug flag for this code */ 13221369Sdduvall 13231369Sdduvall /* 13241369Sdduvall * Utility routine to carve a slice off a chunk of allocated memory, 13251369Sdduvall * updating the chunk descriptor accordingly. The size of the slice 13261369Sdduvall * is given by the product of the <qty> and <size> parameters. 13271369Sdduvall */ 13281369Sdduvall static void 13291369Sdduvall bge_slice_chunk(dma_area_t *slice, dma_area_t *chunk, 13301369Sdduvall uint32_t qty, uint32_t size) 13311369Sdduvall { 13321369Sdduvall static uint32_t sequence = 0xbcd5704a; 13331369Sdduvall size_t totsize; 13341369Sdduvall 13351369Sdduvall totsize = qty*size; 13361369Sdduvall ASSERT(size >= 0); 13371369Sdduvall ASSERT(totsize <= chunk->alength); 13381369Sdduvall 13391369Sdduvall *slice = *chunk; 13401369Sdduvall slice->nslots = qty; 13411369Sdduvall slice->size = size; 13421369Sdduvall slice->alength = totsize; 13431369Sdduvall slice->token = ++sequence; 13441369Sdduvall 13451369Sdduvall chunk->mem_va = (caddr_t)chunk->mem_va + totsize; 13461369Sdduvall chunk->alength -= totsize; 13471369Sdduvall chunk->offset += totsize; 13481369Sdduvall chunk->cookie.dmac_laddress += totsize; 13491369Sdduvall chunk->cookie.dmac_size -= totsize; 13501369Sdduvall } 13511369Sdduvall 13521369Sdduvall /* 13531369Sdduvall * Initialise the specified Receive Producer (Buffer) Ring, using 13541369Sdduvall * the information in the <dma_area> descriptors that it contains 13551369Sdduvall * to set up all the other fields. This routine should be called 13561369Sdduvall * only once for each ring. 13571369Sdduvall */ 13581369Sdduvall static void 13591369Sdduvall bge_init_buff_ring(bge_t *bgep, uint64_t ring) 13601369Sdduvall { 13611369Sdduvall buff_ring_t *brp; 13621369Sdduvall bge_status_t *bsp; 13631369Sdduvall sw_rbd_t *srbdp; 13641369Sdduvall dma_area_t pbuf; 13651369Sdduvall uint32_t bufsize; 13661369Sdduvall uint32_t nslots; 13671369Sdduvall uint32_t slot; 13681369Sdduvall uint32_t split; 13691369Sdduvall 13701369Sdduvall static bge_regno_t nic_ring_addrs[BGE_BUFF_RINGS_MAX] = { 13711369Sdduvall NIC_MEM_SHADOW_BUFF_STD, 13721369Sdduvall NIC_MEM_SHADOW_BUFF_JUMBO, 13731369Sdduvall NIC_MEM_SHADOW_BUFF_MINI 13741369Sdduvall }; 13751369Sdduvall static bge_regno_t mailbox_regs[BGE_BUFF_RINGS_MAX] = { 13761369Sdduvall RECV_STD_PROD_INDEX_REG, 13771369Sdduvall RECV_JUMBO_PROD_INDEX_REG, 13781369Sdduvall RECV_MINI_PROD_INDEX_REG 13791369Sdduvall }; 13801369Sdduvall static bge_regno_t buff_cons_xref[BGE_BUFF_RINGS_MAX] = { 13811369Sdduvall STATUS_STD_BUFF_CONS_INDEX, 13821369Sdduvall STATUS_JUMBO_BUFF_CONS_INDEX, 13831369Sdduvall STATUS_MINI_BUFF_CONS_INDEX 13841369Sdduvall }; 13851369Sdduvall 13861369Sdduvall BGE_TRACE(("bge_init_buff_ring($%p, %d)", 13871369Sdduvall (void *)bgep, ring)); 13881369Sdduvall 13891369Sdduvall brp = &bgep->buff[ring]; 13901369Sdduvall nslots = brp->desc.nslots; 13911369Sdduvall ASSERT(brp->buf[0].nslots == nslots/BGE_SPLIT); 13921369Sdduvall bufsize = brp->buf[0].size; 13931369Sdduvall 13941369Sdduvall /* 13951369Sdduvall * Set up the copy of the h/w RCB 13961369Sdduvall * 13971369Sdduvall * Note: unlike Send & Receive Return Rings, (where the max_len 13981369Sdduvall * field holds the number of slots), in a Receive Buffer Ring 13991369Sdduvall * this field indicates the size of each buffer in the ring. 14001369Sdduvall */ 14011369Sdduvall brp->hw_rcb.host_ring_addr = brp->desc.cookie.dmac_laddress; 14021369Sdduvall brp->hw_rcb.max_len = bufsize; 14031369Sdduvall brp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED; 14041369Sdduvall brp->hw_rcb.nic_ring_addr = nic_ring_addrs[ring]; 14051369Sdduvall 14061369Sdduvall /* 14071369Sdduvall * Other one-off initialisation of per-ring data 14081369Sdduvall */ 14091369Sdduvall brp->bgep = bgep; 14101369Sdduvall bsp = DMA_VPTR(bgep->status_block); 14111369Sdduvall brp->cons_index_p = &bsp->buff_cons_index[buff_cons_xref[ring]]; 14121369Sdduvall brp->chip_mbx_reg = mailbox_regs[ring]; 14131369Sdduvall mutex_init(brp->rf_lock, NULL, MUTEX_DRIVER, 14141369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 14151369Sdduvall 14161369Sdduvall /* 14171369Sdduvall * Allocate the array of s/w Receive Buffer Descriptors 14181369Sdduvall */ 14191369Sdduvall srbdp = kmem_zalloc(nslots*sizeof (*srbdp), KM_SLEEP); 14201369Sdduvall brp->sw_rbds = srbdp; 14211369Sdduvall 14221369Sdduvall /* 14231369Sdduvall * Now initialise each array element once and for all 14241369Sdduvall */ 14251369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 14261369Sdduvall pbuf = brp->buf[split]; 14271369Sdduvall for (slot = 0; slot < nslots/BGE_SPLIT; ++srbdp, ++slot) 14281369Sdduvall bge_slice_chunk(&srbdp->pbuf, &pbuf, 1, bufsize); 14291369Sdduvall ASSERT(pbuf.alength == 0); 14301369Sdduvall } 14311369Sdduvall } 14321369Sdduvall 14331369Sdduvall /* 14341369Sdduvall * Clean up initialisation done above before the memory is freed 14351369Sdduvall */ 14361369Sdduvall static void 14371369Sdduvall bge_fini_buff_ring(bge_t *bgep, uint64_t ring) 14381369Sdduvall { 14391369Sdduvall buff_ring_t *brp; 14401369Sdduvall sw_rbd_t *srbdp; 14411369Sdduvall 14421369Sdduvall BGE_TRACE(("bge_fini_buff_ring($%p, %d)", 14431369Sdduvall (void *)bgep, ring)); 14441369Sdduvall 14451369Sdduvall brp = &bgep->buff[ring]; 14461369Sdduvall srbdp = brp->sw_rbds; 14471369Sdduvall kmem_free(srbdp, brp->desc.nslots*sizeof (*srbdp)); 14481369Sdduvall 14491369Sdduvall mutex_destroy(brp->rf_lock); 14501369Sdduvall } 14511369Sdduvall 14521369Sdduvall /* 14531369Sdduvall * Initialise the specified Receive (Return) Ring, using the 14541369Sdduvall * information in the <dma_area> descriptors that it contains 14551369Sdduvall * to set up all the other fields. This routine should be called 14561369Sdduvall * only once for each ring. 14571369Sdduvall */ 14581369Sdduvall static void 14591369Sdduvall bge_init_recv_ring(bge_t *bgep, uint64_t ring) 14601369Sdduvall { 14611369Sdduvall recv_ring_t *rrp; 14621369Sdduvall bge_status_t *bsp; 14631369Sdduvall uint32_t nslots; 14641369Sdduvall 14651369Sdduvall BGE_TRACE(("bge_init_recv_ring($%p, %d)", 14661369Sdduvall (void *)bgep, ring)); 14671369Sdduvall 14681369Sdduvall /* 14691369Sdduvall * The chip architecture requires that receive return rings have 14701369Sdduvall * 512 or 1024 or 2048 elements per ring. See 570X-PG108-R page 103. 14711369Sdduvall */ 14721369Sdduvall rrp = &bgep->recv[ring]; 14731369Sdduvall nslots = rrp->desc.nslots; 14741369Sdduvall ASSERT(nslots == 0 || nslots == 512 || 14751369Sdduvall nslots == 1024 || nslots == 2048); 14761369Sdduvall 14771369Sdduvall /* 14781369Sdduvall * Set up the copy of the h/w RCB 14791369Sdduvall */ 14801369Sdduvall rrp->hw_rcb.host_ring_addr = rrp->desc.cookie.dmac_laddress; 14811369Sdduvall rrp->hw_rcb.max_len = nslots; 14821369Sdduvall rrp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED; 14831369Sdduvall rrp->hw_rcb.nic_ring_addr = 0; 14841369Sdduvall 14851369Sdduvall /* 14861369Sdduvall * Other one-off initialisation of per-ring data 14871369Sdduvall */ 14881369Sdduvall rrp->bgep = bgep; 14891369Sdduvall bsp = DMA_VPTR(bgep->status_block); 14901369Sdduvall rrp->prod_index_p = RECV_INDEX_P(bsp, ring); 14911369Sdduvall rrp->chip_mbx_reg = RECV_RING_CONS_INDEX_REG(ring); 14921369Sdduvall mutex_init(rrp->rx_lock, NULL, MUTEX_DRIVER, 14931369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 14941369Sdduvall } 14951369Sdduvall 14961369Sdduvall 14971369Sdduvall /* 14981369Sdduvall * Clean up initialisation done above before the memory is freed 14991369Sdduvall */ 15001369Sdduvall static void 15011369Sdduvall bge_fini_recv_ring(bge_t *bgep, uint64_t ring) 15021369Sdduvall { 15031369Sdduvall recv_ring_t *rrp; 15041369Sdduvall 15051369Sdduvall BGE_TRACE(("bge_fini_recv_ring($%p, %d)", 15061369Sdduvall (void *)bgep, ring)); 15071369Sdduvall 15081369Sdduvall rrp = &bgep->recv[ring]; 15091369Sdduvall if (rrp->rx_softint) 15101369Sdduvall ddi_remove_softintr(rrp->rx_softint); 15111369Sdduvall mutex_destroy(rrp->rx_lock); 15121369Sdduvall } 15131369Sdduvall 15141369Sdduvall /* 15151369Sdduvall * Initialise the specified Send Ring, using the information in the 15161369Sdduvall * <dma_area> descriptors that it contains to set up all the other 15171369Sdduvall * fields. This routine should be called only once for each ring. 15181369Sdduvall */ 15191369Sdduvall static void 15201369Sdduvall bge_init_send_ring(bge_t *bgep, uint64_t ring) 15211369Sdduvall { 15221369Sdduvall send_ring_t *srp; 15231369Sdduvall bge_status_t *bsp; 15241369Sdduvall sw_sbd_t *ssbdp; 15251369Sdduvall dma_area_t desc; 15261369Sdduvall dma_area_t pbuf; 15271369Sdduvall uint32_t nslots; 15281369Sdduvall uint32_t slot; 15291369Sdduvall uint32_t split; 15301369Sdduvall 15311369Sdduvall BGE_TRACE(("bge_init_send_ring($%p, %d)", 15321369Sdduvall (void *)bgep, ring)); 15331369Sdduvall 15341369Sdduvall /* 15351369Sdduvall * The chip architecture requires that host-based send rings 15361369Sdduvall * have 512 elements per ring. See 570X-PG102-R page 56. 15371369Sdduvall */ 15381369Sdduvall srp = &bgep->send[ring]; 15391369Sdduvall nslots = srp->desc.nslots; 15401369Sdduvall ASSERT(nslots == 0 || nslots == 512); 15411369Sdduvall 15421369Sdduvall /* 15431369Sdduvall * Set up the copy of the h/w RCB 15441369Sdduvall */ 15451369Sdduvall srp->hw_rcb.host_ring_addr = srp->desc.cookie.dmac_laddress; 15461369Sdduvall srp->hw_rcb.max_len = nslots; 15471369Sdduvall srp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED; 15481369Sdduvall srp->hw_rcb.nic_ring_addr = NIC_MEM_SHADOW_SEND_RING(ring, nslots); 15491369Sdduvall 15501369Sdduvall /* 15511369Sdduvall * Other one-off initialisation of per-ring data 15521369Sdduvall */ 15531369Sdduvall srp->bgep = bgep; 15541369Sdduvall bsp = DMA_VPTR(bgep->status_block); 15551369Sdduvall srp->cons_index_p = SEND_INDEX_P(bsp, ring); 15561369Sdduvall srp->chip_mbx_reg = SEND_RING_HOST_INDEX_REG(ring); 15571369Sdduvall mutex_init(srp->tx_lock, NULL, MUTEX_DRIVER, 15581369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 15591369Sdduvall mutex_init(srp->tc_lock, NULL, MUTEX_DRIVER, 15601369Sdduvall DDI_INTR_PRI(bgep->intr_pri)); 15611369Sdduvall 15621369Sdduvall /* 15631369Sdduvall * Allocate the array of s/w Send Buffer Descriptors 15641369Sdduvall */ 15651369Sdduvall ssbdp = kmem_zalloc(nslots*sizeof (*ssbdp), KM_SLEEP); 15661369Sdduvall srp->sw_sbds = ssbdp; 15671369Sdduvall 15681369Sdduvall /* 15691369Sdduvall * Now initialise each array element once and for all 15701369Sdduvall */ 15711369Sdduvall desc = srp->desc; 15721369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 15731369Sdduvall pbuf = srp->buf[split]; 15741369Sdduvall for (slot = 0; slot < nslots/BGE_SPLIT; ++ssbdp, ++slot) { 15751369Sdduvall bge_slice_chunk(&ssbdp->desc, &desc, 1, 15761369Sdduvall sizeof (bge_sbd_t)); 15771369Sdduvall bge_slice_chunk(&ssbdp->pbuf, &pbuf, 1, 15781369Sdduvall bgep->chipid.snd_buff_size); 15791369Sdduvall } 15801369Sdduvall ASSERT(pbuf.alength == 0); 15811369Sdduvall } 15821369Sdduvall ASSERT(desc.alength == 0); 15831369Sdduvall } 15841369Sdduvall 15851369Sdduvall /* 15861369Sdduvall * Clean up initialisation done above before the memory is freed 15871369Sdduvall */ 15881369Sdduvall static void 15891369Sdduvall bge_fini_send_ring(bge_t *bgep, uint64_t ring) 15901369Sdduvall { 15911369Sdduvall send_ring_t *srp; 15921369Sdduvall sw_sbd_t *ssbdp; 15931369Sdduvall 15941369Sdduvall BGE_TRACE(("bge_fini_send_ring($%p, %d)", 15951369Sdduvall (void *)bgep, ring)); 15961369Sdduvall 15971369Sdduvall srp = &bgep->send[ring]; 15981369Sdduvall ssbdp = srp->sw_sbds; 15991369Sdduvall kmem_free(ssbdp, srp->desc.nslots*sizeof (*ssbdp)); 16001369Sdduvall 16011369Sdduvall mutex_destroy(srp->tx_lock); 16021369Sdduvall mutex_destroy(srp->tc_lock); 16031369Sdduvall } 16041369Sdduvall 16051369Sdduvall /* 16061369Sdduvall * Initialise all transmit, receive, and buffer rings. 16071369Sdduvall */ 16081865Sdilpreet void 16091369Sdduvall bge_init_rings(bge_t *bgep) 16101369Sdduvall { 16111369Sdduvall uint64_t ring; 16121369Sdduvall 16131369Sdduvall BGE_TRACE(("bge_init_rings($%p)", (void *)bgep)); 16141369Sdduvall 16151369Sdduvall /* 16161369Sdduvall * Perform one-off initialisation of each ring ... 16171369Sdduvall */ 16181369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 16191369Sdduvall bge_init_send_ring(bgep, ring); 16201369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring) 16211369Sdduvall bge_init_recv_ring(bgep, ring); 16221369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring) 16231369Sdduvall bge_init_buff_ring(bgep, ring); 16241369Sdduvall } 16251369Sdduvall 16261369Sdduvall /* 16271369Sdduvall * Undo the work of bge_init_rings() above before the memory is freed 16281369Sdduvall */ 16291865Sdilpreet void 16301369Sdduvall bge_fini_rings(bge_t *bgep) 16311369Sdduvall { 16321369Sdduvall uint64_t ring; 16331369Sdduvall 16341369Sdduvall BGE_TRACE(("bge_fini_rings($%p)", (void *)bgep)); 16351369Sdduvall 16361369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring) 16371369Sdduvall bge_fini_buff_ring(bgep, ring); 16381369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring) 16391369Sdduvall bge_fini_recv_ring(bgep, ring); 16401369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring) 16411369Sdduvall bge_fini_send_ring(bgep, ring); 16421369Sdduvall } 16431369Sdduvall 16441369Sdduvall /* 16451369Sdduvall * Allocate an area of memory and a DMA handle for accessing it 16461369Sdduvall */ 16471369Sdduvall static int 16481369Sdduvall bge_alloc_dma_mem(bge_t *bgep, size_t memsize, ddi_device_acc_attr_t *attr_p, 16491369Sdduvall uint_t dma_flags, dma_area_t *dma_p) 16501369Sdduvall { 16511369Sdduvall caddr_t va; 16521369Sdduvall int err; 16531369Sdduvall 16541369Sdduvall BGE_TRACE(("bge_alloc_dma_mem($%p, %ld, $%p, 0x%x, $%p)", 16551369Sdduvall (void *)bgep, memsize, attr_p, dma_flags, dma_p)); 16561369Sdduvall 16571369Sdduvall /* 16581369Sdduvall * Allocate handle 16591369Sdduvall */ 16601369Sdduvall err = ddi_dma_alloc_handle(bgep->devinfo, &dma_attr, 16611369Sdduvall DDI_DMA_SLEEP, NULL, &dma_p->dma_hdl); 16621369Sdduvall if (err != DDI_SUCCESS) 16631369Sdduvall return (DDI_FAILURE); 16641369Sdduvall 16651369Sdduvall /* 16661369Sdduvall * Allocate memory 16671369Sdduvall */ 16681369Sdduvall err = ddi_dma_mem_alloc(dma_p->dma_hdl, memsize, attr_p, 16691369Sdduvall dma_flags & (DDI_DMA_CONSISTENT | DDI_DMA_STREAMING), 16701369Sdduvall DDI_DMA_SLEEP, NULL, &va, &dma_p->alength, &dma_p->acc_hdl); 16711369Sdduvall if (err != DDI_SUCCESS) 16721369Sdduvall return (DDI_FAILURE); 16731369Sdduvall 16741369Sdduvall /* 16751369Sdduvall * Bind the two together 16761369Sdduvall */ 16771369Sdduvall dma_p->mem_va = va; 16781369Sdduvall err = ddi_dma_addr_bind_handle(dma_p->dma_hdl, NULL, 16791369Sdduvall va, dma_p->alength, dma_flags, DDI_DMA_SLEEP, NULL, 16801369Sdduvall &dma_p->cookie, &dma_p->ncookies); 16811369Sdduvall 16821369Sdduvall BGE_DEBUG(("bge_alloc_dma_mem(): bind %d bytes; err %d, %d cookies", 16831369Sdduvall dma_p->alength, err, dma_p->ncookies)); 16841369Sdduvall 16851369Sdduvall if (err != DDI_DMA_MAPPED || dma_p->ncookies != 1) 16861369Sdduvall return (DDI_FAILURE); 16871369Sdduvall 16881369Sdduvall dma_p->nslots = ~0U; 16891369Sdduvall dma_p->size = ~0U; 16901369Sdduvall dma_p->token = ~0U; 16911369Sdduvall dma_p->offset = 0; 16921369Sdduvall return (DDI_SUCCESS); 16931369Sdduvall } 16941369Sdduvall 16951369Sdduvall /* 16961369Sdduvall * Free one allocated area of DMAable memory 16971369Sdduvall */ 16981369Sdduvall static void 16991369Sdduvall bge_free_dma_mem(dma_area_t *dma_p) 17001369Sdduvall { 17011369Sdduvall if (dma_p->dma_hdl != NULL) { 17021369Sdduvall if (dma_p->ncookies) { 17031369Sdduvall (void) ddi_dma_unbind_handle(dma_p->dma_hdl); 17041369Sdduvall dma_p->ncookies = 0; 17051369Sdduvall } 17061369Sdduvall ddi_dma_free_handle(&dma_p->dma_hdl); 17071369Sdduvall dma_p->dma_hdl = NULL; 17081369Sdduvall } 17091369Sdduvall 17101369Sdduvall if (dma_p->acc_hdl != NULL) { 17111369Sdduvall ddi_dma_mem_free(&dma_p->acc_hdl); 17121369Sdduvall dma_p->acc_hdl = NULL; 17131369Sdduvall } 17141369Sdduvall } 17151369Sdduvall 17161369Sdduvall /* 17171369Sdduvall * This function allocates all the transmit and receive buffers 17181369Sdduvall * and descriptors, in four chunks (or one, if MONOLITHIC). 17191369Sdduvall */ 17201865Sdilpreet int 17211369Sdduvall bge_alloc_bufs(bge_t *bgep) 17221369Sdduvall { 17231369Sdduvall dma_area_t area; 17241369Sdduvall size_t rxbuffsize; 17251369Sdduvall size_t txbuffsize; 17261369Sdduvall size_t rxbuffdescsize; 17271369Sdduvall size_t rxdescsize; 17281369Sdduvall size_t txdescsize; 17291369Sdduvall uint64_t ring; 17301369Sdduvall uint64_t rx_rings = bgep->chipid.rx_rings; 17311369Sdduvall uint64_t tx_rings = bgep->chipid.tx_rings; 17321369Sdduvall int split; 17331369Sdduvall int err; 17341369Sdduvall 17351369Sdduvall BGE_TRACE(("bge_alloc_bufs($%p)", 17361369Sdduvall (void *)bgep)); 17371369Sdduvall 17381908Sly149593 rxbuffsize = BGE_STD_SLOTS_USED*bgep->chipid.std_buf_size; 17391369Sdduvall rxbuffsize += bgep->chipid.jumbo_slots*bgep->chipid.recv_jumbo_size; 17401369Sdduvall rxbuffsize += BGE_MINI_SLOTS_USED*BGE_MINI_BUFF_SIZE; 17411369Sdduvall 17421369Sdduvall txbuffsize = BGE_SEND_SLOTS_USED*bgep->chipid.snd_buff_size; 17431369Sdduvall txbuffsize *= tx_rings; 17441369Sdduvall 17451369Sdduvall rxdescsize = rx_rings*bgep->chipid.recv_slots; 17461369Sdduvall rxdescsize *= sizeof (bge_rbd_t); 17471369Sdduvall 17481369Sdduvall rxbuffdescsize = BGE_STD_SLOTS_USED; 17491369Sdduvall rxbuffdescsize += bgep->chipid.jumbo_slots; 17501369Sdduvall rxbuffdescsize += BGE_MINI_SLOTS_USED; 17511369Sdduvall rxbuffdescsize *= sizeof (bge_rbd_t); 17521369Sdduvall 17531369Sdduvall txdescsize = tx_rings*BGE_SEND_SLOTS_USED; 17541369Sdduvall txdescsize *= sizeof (bge_sbd_t); 17551369Sdduvall txdescsize += sizeof (bge_statistics_t); 17561369Sdduvall txdescsize += sizeof (bge_status_t); 17571369Sdduvall txdescsize += BGE_STATUS_PADDING; 17581369Sdduvall 17591369Sdduvall #if BGE_MONOLITHIC 17601369Sdduvall 17611369Sdduvall err = bge_alloc_dma_mem(bgep, 17621369Sdduvall rxbuffsize+txbuffsize+rxbuffdescsize+rxdescsize+txdescsize, 17631369Sdduvall &bge_data_accattr, DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &area); 17641369Sdduvall if (err != DDI_SUCCESS) 17651369Sdduvall return (DDI_FAILURE); 17661369Sdduvall 17671369Sdduvall BGE_DEBUG(("allocated range $%p-$%p (0x%lx-0x%lx)", 17681369Sdduvall DMA_VPTR(area), 17691369Sdduvall (caddr_t)DMA_VPTR(area)+area.alength, 17701369Sdduvall area.cookie.dmac_laddress, 17711369Sdduvall area.cookie.dmac_laddress+area.alength)); 17721369Sdduvall 17731369Sdduvall bge_slice_chunk(&bgep->rx_buff[0], &area, 1, rxbuffsize); 17741369Sdduvall bge_slice_chunk(&bgep->tx_buff[0], &area, 1, txbuffsize); 17751369Sdduvall bge_slice_chunk(&bgep->rx_desc[0], &area, 1, rxdescsize); 17761369Sdduvall bge_slice_chunk(&bgep->tx_desc, &area, 1, txdescsize); 17771369Sdduvall 17781369Sdduvall #else 17791369Sdduvall /* 17801369Sdduvall * Allocate memory & handles for RX buffers 17811369Sdduvall */ 17821369Sdduvall ASSERT((rxbuffsize % BGE_SPLIT) == 0); 17831369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 17841369Sdduvall err = bge_alloc_dma_mem(bgep, rxbuffsize/BGE_SPLIT, 17851369Sdduvall &bge_data_accattr, DDI_DMA_READ | BGE_DMA_MODE, 17861369Sdduvall &bgep->rx_buff[split]); 17871369Sdduvall if (err != DDI_SUCCESS) 17881369Sdduvall return (DDI_FAILURE); 17891369Sdduvall } 17901369Sdduvall 17911369Sdduvall /* 17921369Sdduvall * Allocate memory & handles for TX buffers 17931369Sdduvall */ 17941369Sdduvall ASSERT((txbuffsize % BGE_SPLIT) == 0); 17951369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 17961369Sdduvall err = bge_alloc_dma_mem(bgep, txbuffsize/BGE_SPLIT, 17971369Sdduvall &bge_data_accattr, DDI_DMA_WRITE | BGE_DMA_MODE, 17981369Sdduvall &bgep->tx_buff[split]); 17991369Sdduvall if (err != DDI_SUCCESS) 18001369Sdduvall return (DDI_FAILURE); 18011369Sdduvall } 18021369Sdduvall 18031369Sdduvall /* 18041369Sdduvall * Allocate memory & handles for receive return rings 18051369Sdduvall */ 18061369Sdduvall ASSERT((rxdescsize % rx_rings) == 0); 18071369Sdduvall for (split = 0; split < rx_rings; ++split) { 18081369Sdduvall err = bge_alloc_dma_mem(bgep, rxdescsize/rx_rings, 18091369Sdduvall &bge_desc_accattr, DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 18101369Sdduvall &bgep->rx_desc[split]); 18111369Sdduvall if (err != DDI_SUCCESS) 18121369Sdduvall return (DDI_FAILURE); 18131369Sdduvall } 18141369Sdduvall 18151369Sdduvall /* 18161369Sdduvall * Allocate memory & handles for buffer (producer) descriptor rings 18171369Sdduvall */ 18181369Sdduvall err = bge_alloc_dma_mem(bgep, rxbuffdescsize, &bge_desc_accattr, 18191369Sdduvall DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &bgep->rx_desc[split]); 18201369Sdduvall if (err != DDI_SUCCESS) 18211369Sdduvall return (DDI_FAILURE); 18221369Sdduvall 18231369Sdduvall /* 18241369Sdduvall * Allocate memory & handles for TX descriptor rings, 18251369Sdduvall * status block, and statistics area 18261369Sdduvall */ 18271369Sdduvall err = bge_alloc_dma_mem(bgep, txdescsize, &bge_desc_accattr, 18281369Sdduvall DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &bgep->tx_desc); 18291369Sdduvall if (err != DDI_SUCCESS) 18301369Sdduvall return (DDI_FAILURE); 18311369Sdduvall 18321369Sdduvall #endif /* BGE_MONOLITHIC */ 18331369Sdduvall 18341369Sdduvall /* 18351369Sdduvall * Now carve up each of the allocated areas ... 18361369Sdduvall */ 18371369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 18381369Sdduvall area = bgep->rx_buff[split]; 18391369Sdduvall bge_slice_chunk(&bgep->buff[BGE_STD_BUFF_RING].buf[split], 18401369Sdduvall &area, BGE_STD_SLOTS_USED/BGE_SPLIT, 18411908Sly149593 bgep->chipid.std_buf_size); 18421369Sdduvall bge_slice_chunk(&bgep->buff[BGE_JUMBO_BUFF_RING].buf[split], 18431369Sdduvall &area, bgep->chipid.jumbo_slots/BGE_SPLIT, 18441369Sdduvall bgep->chipid.recv_jumbo_size); 18451369Sdduvall bge_slice_chunk(&bgep->buff[BGE_MINI_BUFF_RING].buf[split], 18461369Sdduvall &area, BGE_MINI_SLOTS_USED/BGE_SPLIT, 18471369Sdduvall BGE_MINI_BUFF_SIZE); 18481369Sdduvall ASSERT(area.alength >= 0); 18491369Sdduvall } 18501369Sdduvall 18511369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) { 18521369Sdduvall area = bgep->tx_buff[split]; 18531369Sdduvall for (ring = 0; ring < tx_rings; ++ring) 18541369Sdduvall bge_slice_chunk(&bgep->send[ring].buf[split], 18551369Sdduvall &area, BGE_SEND_SLOTS_USED/BGE_SPLIT, 18561369Sdduvall bgep->chipid.snd_buff_size); 18571369Sdduvall for (; ring < BGE_SEND_RINGS_MAX; ++ring) 18581369Sdduvall bge_slice_chunk(&bgep->send[ring].buf[split], 18591369Sdduvall &area, 0/BGE_SPLIT, 18601369Sdduvall bgep->chipid.snd_buff_size); 18611369Sdduvall ASSERT(area.alength >= 0); 18621369Sdduvall } 18631369Sdduvall 18641369Sdduvall for (ring = 0; ring < rx_rings; ++ring) 18651369Sdduvall bge_slice_chunk(&bgep->recv[ring].desc, &bgep->rx_desc[ring], 18661369Sdduvall bgep->chipid.recv_slots, sizeof (bge_rbd_t)); 18671369Sdduvall 18681369Sdduvall area = bgep->rx_desc[rx_rings]; 18691369Sdduvall for (; ring < BGE_RECV_RINGS_MAX; ++ring) 18701369Sdduvall bge_slice_chunk(&bgep->recv[ring].desc, &area, 18711369Sdduvall 0, sizeof (bge_rbd_t)); 18721369Sdduvall bge_slice_chunk(&bgep->buff[BGE_STD_BUFF_RING].desc, &area, 18731369Sdduvall BGE_STD_SLOTS_USED, sizeof (bge_rbd_t)); 18741369Sdduvall bge_slice_chunk(&bgep->buff[BGE_JUMBO_BUFF_RING].desc, &area, 18751369Sdduvall bgep->chipid.jumbo_slots, sizeof (bge_rbd_t)); 18761369Sdduvall bge_slice_chunk(&bgep->buff[BGE_MINI_BUFF_RING].desc, &area, 18771369Sdduvall BGE_MINI_SLOTS_USED, sizeof (bge_rbd_t)); 18781369Sdduvall ASSERT(area.alength == 0); 18791369Sdduvall 18801369Sdduvall area = bgep->tx_desc; 18811369Sdduvall for (ring = 0; ring < tx_rings; ++ring) 18821369Sdduvall bge_slice_chunk(&bgep->send[ring].desc, &area, 18831369Sdduvall BGE_SEND_SLOTS_USED, sizeof (bge_sbd_t)); 18841369Sdduvall for (; ring < BGE_SEND_RINGS_MAX; ++ring) 18851369Sdduvall bge_slice_chunk(&bgep->send[ring].desc, &area, 18861369Sdduvall 0, sizeof (bge_sbd_t)); 18871369Sdduvall bge_slice_chunk(&bgep->statistics, &area, 1, sizeof (bge_statistics_t)); 18881369Sdduvall bge_slice_chunk(&bgep->status_block, &area, 1, sizeof (bge_status_t)); 18891369Sdduvall ASSERT(area.alength == BGE_STATUS_PADDING); 18901369Sdduvall DMA_ZERO(bgep->status_block); 18911369Sdduvall 18921369Sdduvall return (DDI_SUCCESS); 18931369Sdduvall } 18941369Sdduvall 18951369Sdduvall /* 18961369Sdduvall * This routine frees the transmit and receive buffers and descriptors. 18971369Sdduvall * Make sure the chip is stopped before calling it! 18981369Sdduvall */ 18991865Sdilpreet void 19001369Sdduvall bge_free_bufs(bge_t *bgep) 19011369Sdduvall { 19021369Sdduvall int split; 19031369Sdduvall 19041369Sdduvall BGE_TRACE(("bge_free_bufs($%p)", 19051369Sdduvall (void *)bgep)); 19061369Sdduvall 19071369Sdduvall #if BGE_MONOLITHIC 19081369Sdduvall bge_free_dma_mem(&bgep->rx_buff[0]); 19091369Sdduvall #else 19101369Sdduvall bge_free_dma_mem(&bgep->tx_desc); 19111369Sdduvall for (split = 0; split < BGE_RECV_RINGS_SPLIT; ++split) 19121369Sdduvall bge_free_dma_mem(&bgep->rx_desc[split]); 19131369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) 19141369Sdduvall bge_free_dma_mem(&bgep->tx_buff[split]); 19151369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) 19161369Sdduvall bge_free_dma_mem(&bgep->rx_buff[split]); 19171369Sdduvall #endif /* BGE_MONOLITHIC */ 19181369Sdduvall } 19191369Sdduvall 19201369Sdduvall /* 19211369Sdduvall * Determine (initial) MAC address ("BIA") to use for this interface 19221369Sdduvall */ 19231369Sdduvall 19241369Sdduvall static void 19251369Sdduvall bge_find_mac_address(bge_t *bgep, chip_id_t *cidp) 19261369Sdduvall { 19271369Sdduvall struct ether_addr sysaddr; 19281369Sdduvall char propbuf[8]; /* "true" or "false", plus NUL */ 19291369Sdduvall uchar_t *bytes; 19301369Sdduvall int *ints; 19311369Sdduvall uint_t nelts; 19321369Sdduvall int err; 19331369Sdduvall 19341369Sdduvall BGE_TRACE(("bge_find_mac_address($%p)", 19351369Sdduvall (void *)bgep)); 19361369Sdduvall 19371369Sdduvall BGE_DEBUG(("bge_find_mac_address: hw_mac_addr %012llx, => %s (%sset)", 19381369Sdduvall cidp->hw_mac_addr, 19391369Sdduvall ether_sprintf((void *)cidp->vendor_addr.addr), 19401369Sdduvall cidp->vendor_addr.set ? "" : "not ")); 19411369Sdduvall 19421369Sdduvall /* 19431369Sdduvall * The "vendor's factory-set address" may already have 19441369Sdduvall * been extracted from the chip, but if the property 19451369Sdduvall * "local-mac-address" is set we use that instead. It 19461369Sdduvall * will normally be set by OBP, but it could also be 19471369Sdduvall * specified in a .conf file(!) 19481369Sdduvall * 19491369Sdduvall * There doesn't seem to be a way to define byte-array 19501369Sdduvall * properties in a .conf, so we check whether it looks 19511369Sdduvall * like an array of 6 ints instead. 19521369Sdduvall * 19531369Sdduvall * Then, we check whether it looks like an array of 6 19541369Sdduvall * bytes (which it should, if OBP set it). If we can't 19551369Sdduvall * make sense of it either way, we'll ignore it. 19561369Sdduvall */ 19571369Sdduvall err = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, bgep->devinfo, 19581369Sdduvall DDI_PROP_DONTPASS, localmac_propname, &ints, &nelts); 19591369Sdduvall if (err == DDI_PROP_SUCCESS) { 19601369Sdduvall if (nelts == ETHERADDRL) { 19611369Sdduvall while (nelts--) 19621369Sdduvall cidp->vendor_addr.addr[nelts] = ints[nelts]; 19632331Skrgopi cidp->vendor_addr.set = B_TRUE; 19641369Sdduvall } 19651369Sdduvall ddi_prop_free(ints); 19661369Sdduvall } 19671369Sdduvall 19681369Sdduvall err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, bgep->devinfo, 19691369Sdduvall DDI_PROP_DONTPASS, localmac_propname, &bytes, &nelts); 19701369Sdduvall if (err == DDI_PROP_SUCCESS) { 19711369Sdduvall if (nelts == ETHERADDRL) { 19721369Sdduvall while (nelts--) 19731369Sdduvall cidp->vendor_addr.addr[nelts] = bytes[nelts]; 19742331Skrgopi cidp->vendor_addr.set = B_TRUE; 19751369Sdduvall } 19761369Sdduvall ddi_prop_free(bytes); 19771369Sdduvall } 19781369Sdduvall 19791369Sdduvall BGE_DEBUG(("bge_find_mac_address: +local %s (%sset)", 19801369Sdduvall ether_sprintf((void *)cidp->vendor_addr.addr), 19811369Sdduvall cidp->vendor_addr.set ? "" : "not ")); 19821369Sdduvall 19831369Sdduvall /* 19841369Sdduvall * Look up the OBP property "local-mac-address?". Note that even 19851369Sdduvall * though its value is a string (which should be "true" or "false"), 19861369Sdduvall * it can't be decoded by ddi_prop_lookup_string(9F). So, we zero 19871369Sdduvall * the buffer first and then fetch the property as an untyped array; 19881369Sdduvall * this may or may not include a final NUL, but since there will 19891369Sdduvall * always be one left at the end of the buffer we can now treat it 19901369Sdduvall * as a string anyway. 19911369Sdduvall */ 19921369Sdduvall nelts = sizeof (propbuf); 19931369Sdduvall bzero(propbuf, nelts--); 19941369Sdduvall err = ddi_getlongprop_buf(DDI_DEV_T_ANY, bgep->devinfo, 19951369Sdduvall DDI_PROP_CANSLEEP, localmac_boolname, propbuf, (int *)&nelts); 19961369Sdduvall 19971369Sdduvall /* 19981369Sdduvall * Now, if the address still isn't set from the hardware (SEEPROM) 19991369Sdduvall * or the OBP or .conf property, OR if the user has foolishly set 20001369Sdduvall * 'local-mac-address? = false', use "the system address" instead 20011369Sdduvall * (but only if it's non-null i.e. has been set from the IDPROM). 20021369Sdduvall */ 20032331Skrgopi if (cidp->vendor_addr.set == B_FALSE || strcmp(propbuf, "false") == 0) 20041369Sdduvall if (localetheraddr(NULL, &sysaddr) != 0) { 20051369Sdduvall ethaddr_copy(&sysaddr, cidp->vendor_addr.addr); 20062331Skrgopi cidp->vendor_addr.set = B_TRUE; 20071369Sdduvall } 20081369Sdduvall 20091369Sdduvall BGE_DEBUG(("bge_find_mac_address: +system %s (%sset)", 20101369Sdduvall ether_sprintf((void *)cidp->vendor_addr.addr), 20111369Sdduvall cidp->vendor_addr.set ? "" : "not ")); 20121369Sdduvall 20131369Sdduvall /* 20141369Sdduvall * Finally(!), if there's a valid "mac-address" property (created 20151369Sdduvall * if we netbooted from this interface), we must use this instead 20161369Sdduvall * of any of the above to ensure that the NFS/install server doesn't 20171369Sdduvall * get confused by the address changing as Solaris takes over! 20181369Sdduvall */ 20191369Sdduvall err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, bgep->devinfo, 20201369Sdduvall DDI_PROP_DONTPASS, macaddr_propname, &bytes, &nelts); 20211369Sdduvall if (err == DDI_PROP_SUCCESS) { 20221369Sdduvall if (nelts == ETHERADDRL) { 20231369Sdduvall while (nelts--) 20241369Sdduvall cidp->vendor_addr.addr[nelts] = bytes[nelts]; 20252331Skrgopi cidp->vendor_addr.set = B_TRUE; 20261369Sdduvall } 20271369Sdduvall ddi_prop_free(bytes); 20281369Sdduvall } 20291369Sdduvall 20301369Sdduvall BGE_DEBUG(("bge_find_mac_address: =final %s (%sset)", 20311369Sdduvall ether_sprintf((void *)cidp->vendor_addr.addr), 20321369Sdduvall cidp->vendor_addr.set ? "" : "not ")); 20331369Sdduvall } 20341369Sdduvall 20351865Sdilpreet 20361865Sdilpreet /*ARGSUSED*/ 20371865Sdilpreet int 20381865Sdilpreet bge_check_acc_handle(bge_t *bgep, ddi_acc_handle_t handle) 20391865Sdilpreet { 20401865Sdilpreet ddi_fm_error_t de; 20411865Sdilpreet 20421865Sdilpreet ddi_fm_acc_err_get(handle, &de, DDI_FME_VERSION); 20431865Sdilpreet ddi_fm_acc_err_clear(handle, DDI_FME_VERSION); 20441865Sdilpreet return (de.fme_status); 20451865Sdilpreet } 20461865Sdilpreet 20471865Sdilpreet /*ARGSUSED*/ 20481865Sdilpreet int 20491865Sdilpreet bge_check_dma_handle(bge_t *bgep, ddi_dma_handle_t handle) 20501865Sdilpreet { 20511865Sdilpreet ddi_fm_error_t de; 20521865Sdilpreet 20531865Sdilpreet ASSERT(bgep->progress & PROGRESS_BUFS); 20541865Sdilpreet ddi_fm_dma_err_get(handle, &de, DDI_FME_VERSION); 20551865Sdilpreet return (de.fme_status); 20561865Sdilpreet } 20571865Sdilpreet 20581865Sdilpreet /* 20591865Sdilpreet * The IO fault service error handling callback function 20601865Sdilpreet */ 20611865Sdilpreet /*ARGSUSED*/ 20621865Sdilpreet static int 20631865Sdilpreet bge_fm_error_cb(dev_info_t *dip, ddi_fm_error_t *err, const void *impl_data) 20641865Sdilpreet { 20651865Sdilpreet /* 20661865Sdilpreet * as the driver can always deal with an error in any dma or 20671865Sdilpreet * access handle, we can just return the fme_status value. 20681865Sdilpreet */ 20691865Sdilpreet pci_ereport_post(dip, err, NULL); 20701865Sdilpreet return (err->fme_status); 20711865Sdilpreet } 20721865Sdilpreet 20731865Sdilpreet static void 20741865Sdilpreet bge_fm_init(bge_t *bgep) 20751865Sdilpreet { 20761865Sdilpreet ddi_iblock_cookie_t iblk; 20771865Sdilpreet 20781865Sdilpreet /* Only register with IO Fault Services if we have some capability */ 20791865Sdilpreet if (bgep->fm_capabilities) { 20801865Sdilpreet bge_reg_accattr.devacc_attr_access = DDI_FLAGERR_ACC; 20811865Sdilpreet bge_desc_accattr.devacc_attr_access = DDI_FLAGERR_ACC; 20821865Sdilpreet dma_attr.dma_attr_flags = DDI_DMA_FLAGERR; 20831865Sdilpreet 20841865Sdilpreet /* Register capabilities with IO Fault Services */ 20851865Sdilpreet ddi_fm_init(bgep->devinfo, &bgep->fm_capabilities, &iblk); 20861865Sdilpreet 20871865Sdilpreet /* 20881865Sdilpreet * Initialize pci ereport capabilities if ereport capable 20891865Sdilpreet */ 20901865Sdilpreet if (DDI_FM_EREPORT_CAP(bgep->fm_capabilities) || 20911865Sdilpreet DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 20921865Sdilpreet pci_ereport_setup(bgep->devinfo); 20931865Sdilpreet 20941865Sdilpreet /* 20951865Sdilpreet * Register error callback if error callback capable 20961865Sdilpreet */ 20971865Sdilpreet if (DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 20981865Sdilpreet ddi_fm_handler_register(bgep->devinfo, 20991865Sdilpreet bge_fm_error_cb, (void*) bgep); 21001865Sdilpreet } else { 21011865Sdilpreet /* 21021865Sdilpreet * These fields have to be cleared of FMA if there are no 21031865Sdilpreet * FMA capabilities at runtime. 21041865Sdilpreet */ 21051865Sdilpreet bge_reg_accattr.devacc_attr_access = DDI_DEFAULT_ACC; 21061865Sdilpreet bge_desc_accattr.devacc_attr_access = DDI_DEFAULT_ACC; 21071865Sdilpreet dma_attr.dma_attr_flags = 0; 21081865Sdilpreet } 21091865Sdilpreet } 21101865Sdilpreet 21111865Sdilpreet static void 21121865Sdilpreet bge_fm_fini(bge_t *bgep) 21131865Sdilpreet { 21141865Sdilpreet /* Only unregister FMA capabilities if we registered some */ 21151865Sdilpreet if (bgep->fm_capabilities) { 21161865Sdilpreet 21171865Sdilpreet /* 21181865Sdilpreet * Release any resources allocated by pci_ereport_setup() 21191865Sdilpreet */ 21201865Sdilpreet if (DDI_FM_EREPORT_CAP(bgep->fm_capabilities) || 21211865Sdilpreet DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 21221865Sdilpreet pci_ereport_teardown(bgep->devinfo); 21231865Sdilpreet 21241865Sdilpreet /* 21251865Sdilpreet * Un-register error callback if error callback capable 21261865Sdilpreet */ 21271865Sdilpreet if (DDI_FM_ERRCB_CAP(bgep->fm_capabilities)) 21281865Sdilpreet ddi_fm_handler_unregister(bgep->devinfo); 21291865Sdilpreet 21301865Sdilpreet /* Unregister from IO Fault Services */ 21311865Sdilpreet ddi_fm_fini(bgep->devinfo); 21321865Sdilpreet } 21331865Sdilpreet } 21341865Sdilpreet 21351369Sdduvall static void 21361408Srandyf #ifdef BGE_IPMI_ASF 21371408Srandyf bge_unattach(bge_t *bgep, uint_t asf_mode) 21381408Srandyf #else 21391369Sdduvall bge_unattach(bge_t *bgep) 21401408Srandyf #endif 21411369Sdduvall { 21421369Sdduvall BGE_TRACE(("bge_unattach($%p)", 21431369Sdduvall (void *)bgep)); 21441369Sdduvall 21451369Sdduvall /* 21461369Sdduvall * Flag that no more activity may be initiated 21471369Sdduvall */ 21481369Sdduvall bgep->progress &= ~PROGRESS_READY; 21491369Sdduvall 21501369Sdduvall /* 21511369Sdduvall * Quiesce the PHY and MAC (leave it reset but still powered). 21521369Sdduvall * Clean up and free all BGE data structures 21531369Sdduvall */ 21541369Sdduvall if (bgep->cyclic_id) { 21551369Sdduvall mutex_enter(&cpu_lock); 21561369Sdduvall cyclic_remove(bgep->cyclic_id); 21571369Sdduvall mutex_exit(&cpu_lock); 21581369Sdduvall } 21591369Sdduvall if (bgep->progress & PROGRESS_KSTATS) 21601369Sdduvall bge_fini_kstats(bgep); 21611369Sdduvall if (bgep->progress & PROGRESS_NDD) 21621369Sdduvall bge_nd_cleanup(bgep); 21631369Sdduvall if (bgep->progress & PROGRESS_PHY) 21641369Sdduvall bge_phys_reset(bgep); 21651369Sdduvall if (bgep->progress & PROGRESS_HWINT) { 21661369Sdduvall mutex_enter(bgep->genlock); 21671408Srandyf #ifdef BGE_IPMI_ASF 21681865Sdilpreet if (bge_chip_reset(bgep, B_FALSE, asf_mode) != DDI_SUCCESS) 21691865Sdilpreet #else 21701865Sdilpreet if (bge_chip_reset(bgep, B_FALSE) != DDI_SUCCESS) 21711865Sdilpreet #endif 21721865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 21731865Sdilpreet DDI_SERVICE_UNAFFECTED); 21741865Sdilpreet #ifdef BGE_IPMI_ASF 21751408Srandyf if (bgep->asf_enabled) { 21761408Srandyf /* 21771408Srandyf * This register has been overlaid. We restore its 21781408Srandyf * initial value here. 21791408Srandyf */ 21801408Srandyf bge_nic_put32(bgep, BGE_NIC_DATA_SIG_ADDR, 21811408Srandyf BGE_NIC_DATA_SIG); 21821408Srandyf } 21831408Srandyf #endif 21841865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) 21851865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 21861865Sdilpreet DDI_SERVICE_UNAFFECTED); 21871865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) 21881865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 21891865Sdilpreet DDI_SERVICE_UNAFFECTED); 21901369Sdduvall mutex_exit(bgep->genlock); 21911369Sdduvall } 21921369Sdduvall if (bgep->progress & PROGRESS_INTR) { 21931865Sdilpreet bge_intr_disable(bgep); 21941369Sdduvall bge_fini_rings(bgep); 21951369Sdduvall } 21961865Sdilpreet if (bgep->progress & PROGRESS_HWINT) { 21971865Sdilpreet bge_rem_intrs(bgep); 21981865Sdilpreet rw_destroy(bgep->errlock); 21991865Sdilpreet mutex_destroy(bgep->softintrlock); 22001865Sdilpreet mutex_destroy(bgep->genlock); 22011865Sdilpreet } 22021369Sdduvall if (bgep->progress & PROGRESS_FACTOTUM) 22031369Sdduvall ddi_remove_softintr(bgep->factotum_id); 22041369Sdduvall if (bgep->progress & PROGRESS_RESCHED) 22051369Sdduvall ddi_remove_softintr(bgep->resched_id); 22061865Sdilpreet if (bgep->progress & PROGRESS_BUFS) 22071865Sdilpreet bge_free_bufs(bgep); 22081369Sdduvall if (bgep->progress & PROGRESS_REGS) 22091369Sdduvall ddi_regs_map_free(&bgep->io_handle); 22101369Sdduvall if (bgep->progress & PROGRESS_CFG) 22111369Sdduvall pci_config_teardown(&bgep->cfg_handle); 22121369Sdduvall 22131865Sdilpreet bge_fm_fini(bgep); 22141865Sdilpreet 22151369Sdduvall ddi_remove_minor_node(bgep->devinfo, NULL); 22161369Sdduvall kmem_free(bgep, sizeof (*bgep)); 22171369Sdduvall } 22181369Sdduvall 22191369Sdduvall static int 22201369Sdduvall bge_resume(dev_info_t *devinfo) 22211369Sdduvall { 22221369Sdduvall bge_t *bgep; /* Our private data */ 22231369Sdduvall chip_id_t *cidp; 22241369Sdduvall chip_id_t chipid; 22251369Sdduvall 22261369Sdduvall bgep = ddi_get_driver_private(devinfo); 22271369Sdduvall if (bgep == NULL) 22281369Sdduvall return (DDI_FAILURE); 22291369Sdduvall 22301369Sdduvall /* 22311369Sdduvall * Refuse to resume if the data structures aren't consistent 22321369Sdduvall */ 22331369Sdduvall if (bgep->devinfo != devinfo) 22341369Sdduvall return (DDI_FAILURE); 22351369Sdduvall 22361408Srandyf #ifdef BGE_IPMI_ASF 22371408Srandyf /* 22381408Srandyf * Power management hasn't been supported in BGE now. If you 22391408Srandyf * want to implement it, please add the ASF/IPMI related 22401408Srandyf * code here. 22411408Srandyf */ 22421408Srandyf 22431408Srandyf #endif 22441408Srandyf 22451369Sdduvall /* 22461369Sdduvall * Read chip ID & set up config space command register(s) 22471369Sdduvall * Refuse to resume if the chip has changed its identity! 22481369Sdduvall */ 22491369Sdduvall cidp = &bgep->chipid; 22501865Sdilpreet mutex_enter(bgep->genlock); 22511369Sdduvall bge_chip_cfg_init(bgep, &chipid, B_FALSE); 22521865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 22531865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 22541865Sdilpreet mutex_exit(bgep->genlock); 22551865Sdilpreet return (DDI_FAILURE); 22561865Sdilpreet } 22571865Sdilpreet mutex_exit(bgep->genlock); 22581369Sdduvall if (chipid.vendor != cidp->vendor) 22591369Sdduvall return (DDI_FAILURE); 22601369Sdduvall if (chipid.device != cidp->device) 22611369Sdduvall return (DDI_FAILURE); 22621369Sdduvall if (chipid.revision != cidp->revision) 22631369Sdduvall return (DDI_FAILURE); 22641369Sdduvall if (chipid.asic_rev != cidp->asic_rev) 22651369Sdduvall return (DDI_FAILURE); 22661369Sdduvall 22671369Sdduvall /* 22681369Sdduvall * All OK, reinitialise h/w & kick off GLD scheduling 22691369Sdduvall */ 22701369Sdduvall mutex_enter(bgep->genlock); 22711865Sdilpreet if (bge_restart(bgep, B_TRUE) != DDI_SUCCESS) { 22721865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 22731865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 22741865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 22751865Sdilpreet mutex_exit(bgep->genlock); 22761865Sdilpreet return (DDI_FAILURE); 22771865Sdilpreet } 22781865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 22791865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 22801865Sdilpreet mutex_exit(bgep->genlock); 22811865Sdilpreet return (DDI_FAILURE); 22821865Sdilpreet } 22831865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 22841865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 22851865Sdilpreet mutex_exit(bgep->genlock); 22861865Sdilpreet return (DDI_FAILURE); 22871865Sdilpreet } 22881369Sdduvall mutex_exit(bgep->genlock); 22891369Sdduvall return (DDI_SUCCESS); 22901369Sdduvall } 22911369Sdduvall 22921369Sdduvall /* 22931369Sdduvall * attach(9E) -- Attach a device to the system 22941369Sdduvall * 22951369Sdduvall * Called once for each board successfully probed. 22961369Sdduvall */ 22971369Sdduvall static int 22981369Sdduvall bge_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd) 22991369Sdduvall { 23001369Sdduvall bge_t *bgep; /* Our private data */ 23012311Sseb mac_register_t *macp; 23021369Sdduvall chip_id_t *cidp; 23031369Sdduvall cyc_handler_t cychand; 23041369Sdduvall cyc_time_t cyctime; 23051369Sdduvall caddr_t regs; 23061369Sdduvall int instance; 23071369Sdduvall int err; 23081369Sdduvall int intr_types; 23091408Srandyf #ifdef BGE_IPMI_ASF 23101408Srandyf uint32_t mhcrValue; 23111408Srandyf #endif 23121369Sdduvall 23131369Sdduvall instance = ddi_get_instance(devinfo); 23141369Sdduvall 23151369Sdduvall BGE_GTRACE(("bge_attach($%p, %d) instance %d", 23161369Sdduvall (void *)devinfo, cmd, instance)); 23171369Sdduvall BGE_BRKPT(NULL, "bge_attach"); 23181369Sdduvall 23191369Sdduvall switch (cmd) { 23201369Sdduvall default: 23211369Sdduvall return (DDI_FAILURE); 23221369Sdduvall 23231369Sdduvall case DDI_RESUME: 23241369Sdduvall return (bge_resume(devinfo)); 23251369Sdduvall 23261369Sdduvall case DDI_ATTACH: 23271369Sdduvall break; 23281369Sdduvall } 23291369Sdduvall 23301369Sdduvall bgep = kmem_zalloc(sizeof (*bgep), KM_SLEEP); 23311369Sdduvall ddi_set_driver_private(devinfo, bgep); 23321369Sdduvall bgep->bge_guard = BGE_GUARD; 23331369Sdduvall bgep->devinfo = devinfo; 23341369Sdduvall 23351369Sdduvall /* 23361369Sdduvall * Initialize more fields in BGE private data 23371369Sdduvall */ 23381369Sdduvall bgep->debug = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 23391369Sdduvall DDI_PROP_DONTPASS, debug_propname, bge_debug); 23401369Sdduvall (void) snprintf(bgep->ifname, sizeof (bgep->ifname), "%s%d", 23411369Sdduvall BGE_DRIVER_NAME, instance); 23421369Sdduvall 23431369Sdduvall /* 23441865Sdilpreet * Initialize for fma support 23451865Sdilpreet */ 23461865Sdilpreet bgep->fm_capabilities = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 23471865Sdilpreet DDI_PROP_DONTPASS, fm_cap, 23481865Sdilpreet DDI_FM_EREPORT_CAPABLE | DDI_FM_ACCCHK_CAPABLE | 23491865Sdilpreet DDI_FM_DMACHK_CAPABLE | DDI_FM_ERRCB_CAPABLE); 23501865Sdilpreet BGE_DEBUG(("bgep->fm_capabilities = %d", bgep->fm_capabilities)); 23511865Sdilpreet bge_fm_init(bgep); 23521865Sdilpreet 23531865Sdilpreet /* 23541369Sdduvall * Look up the IOMMU's page size for DVMA mappings (must be 23551369Sdduvall * a power of 2) and convert to a mask. This can be used to 23561369Sdduvall * determine whether a message buffer crosses a page boundary. 23571369Sdduvall * Note: in 2s complement binary notation, if X is a power of 23581369Sdduvall * 2, then -X has the representation "11...1100...00". 23591369Sdduvall */ 23601369Sdduvall bgep->pagemask = dvma_pagesize(devinfo); 23611369Sdduvall ASSERT(ddi_ffs(bgep->pagemask) == ddi_fls(bgep->pagemask)); 23621369Sdduvall bgep->pagemask = -bgep->pagemask; 23631369Sdduvall 23641369Sdduvall /* 23651369Sdduvall * Map config space registers 23661369Sdduvall * Read chip ID & set up config space command register(s) 23671369Sdduvall * 23681369Sdduvall * Note: this leaves the chip accessible by Memory Space 23691369Sdduvall * accesses, but with interrupts and Bus Mastering off. 23701369Sdduvall * This should ensure that nothing untoward will happen 23711369Sdduvall * if it has been left active by the (net-)bootloader. 23721369Sdduvall * We'll re-enable Bus Mastering once we've reset the chip, 23731369Sdduvall * and allow interrupts only when everything else is set up. 23741369Sdduvall */ 23751369Sdduvall err = pci_config_setup(devinfo, &bgep->cfg_handle); 23761408Srandyf #ifdef BGE_IPMI_ASF 23771408Srandyf mhcrValue = pci_config_get32(bgep->cfg_handle, PCI_CONF_BGE_MHCR); 23781408Srandyf if (mhcrValue & MHCR_ENABLE_ENDIAN_WORD_SWAP) { 23791408Srandyf bgep->asf_wordswapped = B_TRUE; 23801408Srandyf } else { 23811408Srandyf bgep->asf_wordswapped = B_FALSE; 23821408Srandyf } 23831408Srandyf bge_asf_get_config(bgep); 23841408Srandyf #endif 23851369Sdduvall if (err != DDI_SUCCESS) { 23861369Sdduvall bge_problem(bgep, "pci_config_setup() failed"); 23871369Sdduvall goto attach_fail; 23881369Sdduvall } 23891369Sdduvall bgep->progress |= PROGRESS_CFG; 23901369Sdduvall cidp = &bgep->chipid; 23911369Sdduvall bzero(cidp, sizeof (*cidp)); 23921369Sdduvall bge_chip_cfg_init(bgep, cidp, B_FALSE); 23931865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 23941865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 23951865Sdilpreet goto attach_fail; 23961865Sdilpreet } 23971369Sdduvall 23981408Srandyf #ifdef BGE_IPMI_ASF 23991408Srandyf if (DEVICE_5721_SERIES_CHIPSETS(bgep) || 24001408Srandyf DEVICE_5714_SERIES_CHIPSETS(bgep)) { 24011408Srandyf bgep->asf_newhandshake = B_TRUE; 24021408Srandyf } else { 24031408Srandyf bgep->asf_newhandshake = B_FALSE; 24041408Srandyf } 24051408Srandyf #endif 24061408Srandyf 24071369Sdduvall /* 24081369Sdduvall * Update those parts of the chip ID derived from volatile 24091369Sdduvall * registers with the values seen by OBP (in case the chip 24101369Sdduvall * has been reset externally and therefore lost them). 24111369Sdduvall */ 24121369Sdduvall cidp->subven = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 24131369Sdduvall DDI_PROP_DONTPASS, subven_propname, cidp->subven); 24141369Sdduvall cidp->subdev = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 24151369Sdduvall DDI_PROP_DONTPASS, subdev_propname, cidp->subdev); 24161369Sdduvall cidp->clsize = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 24171369Sdduvall DDI_PROP_DONTPASS, clsize_propname, cidp->clsize); 24181369Sdduvall cidp->latency = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 24191369Sdduvall DDI_PROP_DONTPASS, latency_propname, cidp->latency); 24201369Sdduvall cidp->rx_rings = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 24211369Sdduvall DDI_PROP_DONTPASS, rxrings_propname, cidp->rx_rings); 24221369Sdduvall cidp->tx_rings = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 24231369Sdduvall DDI_PROP_DONTPASS, txrings_propname, cidp->tx_rings); 24241369Sdduvall 24251369Sdduvall if (bge_jumbo_enable == B_TRUE) { 24261369Sdduvall cidp->default_mtu = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo, 24271369Sdduvall DDI_PROP_DONTPASS, default_mtu, BGE_DEFAULT_MTU); 24281369Sdduvall if ((cidp->default_mtu < BGE_DEFAULT_MTU)|| 24291369Sdduvall (cidp->default_mtu > BGE_MAXIMUM_MTU)) { 24301369Sdduvall cidp->default_mtu = BGE_DEFAULT_MTU; 24311369Sdduvall } 24321369Sdduvall } 24331369Sdduvall /* 24341369Sdduvall * Map operating registers 24351369Sdduvall */ 24361369Sdduvall err = ddi_regs_map_setup(devinfo, BGE_PCI_OPREGS_RNUMBER, 24371369Sdduvall ®s, 0, 0, &bge_reg_accattr, &bgep->io_handle); 24381369Sdduvall if (err != DDI_SUCCESS) { 24391369Sdduvall bge_problem(bgep, "ddi_regs_map_setup() failed"); 24401369Sdduvall goto attach_fail; 24411369Sdduvall } 24421369Sdduvall bgep->io_regs = regs; 24431369Sdduvall bgep->progress |= PROGRESS_REGS; 24441369Sdduvall 24451369Sdduvall /* 24461369Sdduvall * Characterise the device, so we know its requirements. 24471369Sdduvall * Then allocate the appropriate TX and RX descriptors & buffers. 24481369Sdduvall */ 24491865Sdilpreet if (bge_chip_id_init(bgep) == EIO) { 24501865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 24511865Sdilpreet goto attach_fail; 24521865Sdilpreet } 24531369Sdduvall err = bge_alloc_bufs(bgep); 24541369Sdduvall if (err != DDI_SUCCESS) { 24551369Sdduvall bge_problem(bgep, "DMA buffer allocation failed"); 24561369Sdduvall goto attach_fail; 24571369Sdduvall } 24581865Sdilpreet bgep->progress |= PROGRESS_BUFS; 24591369Sdduvall 24601369Sdduvall /* 24611369Sdduvall * Add the softint handlers: 24621369Sdduvall * 24631369Sdduvall * Both of these handlers are used to avoid restrictions on the 24641369Sdduvall * context and/or mutexes required for some operations. In 24651369Sdduvall * particular, the hardware interrupt handler and its subfunctions 24661369Sdduvall * can detect a number of conditions that we don't want to handle 24671369Sdduvall * in that context or with that set of mutexes held. So, these 24681369Sdduvall * softints are triggered instead: 24691369Sdduvall * 24702135Szh199473 * the <resched> softint is triggered if we have previously 24711369Sdduvall * had to refuse to send a packet because of resource shortage 24721369Sdduvall * (we've run out of transmit buffers), but the send completion 24731369Sdduvall * interrupt handler has now detected that more buffers have 24741369Sdduvall * become available. 24751369Sdduvall * 24761369Sdduvall * the <factotum> is triggered if the h/w interrupt handler 24771369Sdduvall * sees the <link state changed> or <error> bits in the status 24781369Sdduvall * block. It's also triggered periodically to poll the link 24791369Sdduvall * state, just in case we aren't getting link status change 24801369Sdduvall * interrupts ... 24811369Sdduvall */ 24821369Sdduvall err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, &bgep->resched_id, 24831369Sdduvall NULL, NULL, bge_reschedule, (caddr_t)bgep); 24841369Sdduvall if (err != DDI_SUCCESS) { 24851369Sdduvall bge_problem(bgep, "ddi_add_softintr() failed"); 24861369Sdduvall goto attach_fail; 24871369Sdduvall } 24881369Sdduvall bgep->progress |= PROGRESS_RESCHED; 24891369Sdduvall err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, &bgep->factotum_id, 24901369Sdduvall NULL, NULL, bge_chip_factotum, (caddr_t)bgep); 24911369Sdduvall if (err != DDI_SUCCESS) { 24921369Sdduvall bge_problem(bgep, "ddi_add_softintr() failed"); 24931369Sdduvall goto attach_fail; 24941369Sdduvall } 24951369Sdduvall bgep->progress |= PROGRESS_FACTOTUM; 24961369Sdduvall 24971369Sdduvall /* Get supported interrupt types */ 24981369Sdduvall if (ddi_intr_get_supported_types(devinfo, &intr_types) != DDI_SUCCESS) { 24991369Sdduvall bge_error(bgep, "ddi_intr_get_supported_types failed\n"); 25001369Sdduvall 25011369Sdduvall goto attach_fail; 25021369Sdduvall } 25031369Sdduvall 25041369Sdduvall bge_log(bgep, "ddi_intr_get_supported_types() returned: %x", 25051369Sdduvall intr_types); 25061369Sdduvall 25071369Sdduvall if ((intr_types & DDI_INTR_TYPE_MSI) && bgep->chipid.msi_enabled) { 25081369Sdduvall if (bge_add_intrs(bgep, DDI_INTR_TYPE_MSI) != DDI_SUCCESS) { 25091369Sdduvall bge_error(bgep, "MSI registration failed, " 25101369Sdduvall "trying FIXED interrupt type\n"); 25111369Sdduvall } else { 25121369Sdduvall bge_log(bgep, "Using MSI interrupt type\n"); 25131369Sdduvall 25141369Sdduvall bgep->intr_type = DDI_INTR_TYPE_MSI; 25151865Sdilpreet bgep->progress |= PROGRESS_HWINT; 25161369Sdduvall } 25171369Sdduvall } 25181369Sdduvall 25191865Sdilpreet if (!(bgep->progress & PROGRESS_HWINT) && 25201369Sdduvall (intr_types & DDI_INTR_TYPE_FIXED)) { 25211369Sdduvall if (bge_add_intrs(bgep, DDI_INTR_TYPE_FIXED) != DDI_SUCCESS) { 25221369Sdduvall bge_error(bgep, "FIXED interrupt " 25231369Sdduvall "registration failed\n"); 25241369Sdduvall goto attach_fail; 25251369Sdduvall } 25261369Sdduvall 25271369Sdduvall bge_log(bgep, "Using FIXED interrupt type\n"); 25281369Sdduvall 25291369Sdduvall bgep->intr_type = DDI_INTR_TYPE_FIXED; 25301865Sdilpreet bgep->progress |= PROGRESS_HWINT; 25311369Sdduvall } 25321369Sdduvall 25331865Sdilpreet if (!(bgep->progress & PROGRESS_HWINT)) { 25341369Sdduvall bge_error(bgep, "No interrupts registered\n"); 25351369Sdduvall goto attach_fail; 25361369Sdduvall } 25371369Sdduvall 25381369Sdduvall /* 25391369Sdduvall * Note that interrupts are not enabled yet as 25401865Sdilpreet * mutex locks are not initialized. Initialize mutex locks. 25411865Sdilpreet */ 25421865Sdilpreet mutex_init(bgep->genlock, NULL, MUTEX_DRIVER, 25431865Sdilpreet DDI_INTR_PRI(bgep->intr_pri)); 25441865Sdilpreet mutex_init(bgep->softintrlock, NULL, MUTEX_DRIVER, 25451865Sdilpreet DDI_INTR_PRI(bgep->intr_pri)); 25461865Sdilpreet rw_init(bgep->errlock, NULL, RW_DRIVER, 25471865Sdilpreet DDI_INTR_PRI(bgep->intr_pri)); 25481865Sdilpreet 25491865Sdilpreet /* 25501865Sdilpreet * Initialize rings. 25511369Sdduvall */ 25521369Sdduvall bge_init_rings(bgep); 25531369Sdduvall 25541369Sdduvall /* 25551369Sdduvall * Now that mutex locks are initialized, enable interrupts. 25561369Sdduvall */ 25571865Sdilpreet bge_intr_enable(bgep); 25581865Sdilpreet bgep->progress |= PROGRESS_INTR; 25591369Sdduvall 25601369Sdduvall /* 25611369Sdduvall * Initialise link state variables 25621369Sdduvall * Stop, reset & reinitialise the chip. 25631369Sdduvall * Initialise the (internal) PHY. 25641369Sdduvall */ 25651369Sdduvall bgep->link_state = LINK_STATE_UNKNOWN; 25661369Sdduvall bgep->link_up_msg = bgep->link_down_msg = " (initialized)"; 25671369Sdduvall 25681369Sdduvall mutex_enter(bgep->genlock); 25691369Sdduvall 25701369Sdduvall /* 25711369Sdduvall * Reset chip & rings to initial state; also reset address 25721369Sdduvall * filtering, promiscuity, loopback mode. 25731369Sdduvall */ 25741408Srandyf #ifdef BGE_IPMI_ASF 25751865Sdilpreet if (bge_reset(bgep, ASF_MODE_SHUTDOWN) != DDI_SUCCESS) { 25761408Srandyf #else 25771865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) { 25781408Srandyf #endif 25791865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle); 25801865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 25811865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 25821865Sdilpreet mutex_exit(bgep->genlock); 25831865Sdilpreet goto attach_fail; 25841865Sdilpreet } 25851369Sdduvall 25861369Sdduvall bzero(bgep->mcast_hash, sizeof (bgep->mcast_hash)); 25871369Sdduvall bzero(bgep->mcast_refs, sizeof (bgep->mcast_refs)); 25881369Sdduvall bgep->promisc = B_FALSE; 25891369Sdduvall bgep->param_loop_mode = BGE_LOOP_NONE; 25901865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) { 25911865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 25921865Sdilpreet mutex_exit(bgep->genlock); 25931865Sdilpreet goto attach_fail; 25941865Sdilpreet } 25951865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 25961865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 25971865Sdilpreet mutex_exit(bgep->genlock); 25981865Sdilpreet goto attach_fail; 25991865Sdilpreet } 26001369Sdduvall 26011369Sdduvall mutex_exit(bgep->genlock); 26021369Sdduvall 26031865Sdilpreet if (bge_phys_init(bgep) == EIO) { 26041865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST); 26051865Sdilpreet goto attach_fail; 26061865Sdilpreet } 26071369Sdduvall bgep->progress |= PROGRESS_PHY; 26081369Sdduvall 26091369Sdduvall /* 26101369Sdduvall * Register NDD-tweakable parameters 26111369Sdduvall */ 26121369Sdduvall if (bge_nd_init(bgep)) { 26131369Sdduvall bge_problem(bgep, "bge_nd_init() failed"); 26141369Sdduvall goto attach_fail; 26151369Sdduvall } 26161369Sdduvall bgep->progress |= PROGRESS_NDD; 26171369Sdduvall 26181369Sdduvall /* 26191369Sdduvall * Create & initialise named kstats 26201369Sdduvall */ 26211369Sdduvall bge_init_kstats(bgep, instance); 26221369Sdduvall bgep->progress |= PROGRESS_KSTATS; 26231369Sdduvall 26241369Sdduvall /* 26251369Sdduvall * Determine whether to override the chip's own MAC address 26261369Sdduvall */ 26271369Sdduvall bge_find_mac_address(bgep, cidp); 26282331Skrgopi ethaddr_copy(cidp->vendor_addr.addr, bgep->curr_addr[0].addr); 26292331Skrgopi bgep->curr_addr[0].set = B_TRUE; 26302331Skrgopi 2631*2406Skrgopi bgep->unicst_addr_total = MAC_ADDRESS_REGS_MAX; 2632*2406Skrgopi /* 2633*2406Skrgopi * Address available is one less than MAX 2634*2406Skrgopi * as primary address is not advertised 2635*2406Skrgopi * as a multiple MAC address. 2636*2406Skrgopi */ 26372331Skrgopi bgep->unicst_addr_avail = MAC_ADDRESS_REGS_MAX - 1; 26381369Sdduvall 26392311Sseb if ((macp = mac_alloc(MAC_VERSION)) == NULL) 26402311Sseb goto attach_fail; 26412311Sseb macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER; 26422311Sseb macp->m_driver = bgep; 26431369Sdduvall macp->m_dip = devinfo; 26442331Skrgopi macp->m_src_addr = bgep->curr_addr[0].addr; 26452311Sseb macp->m_callbacks = &bge_m_callbacks; 26462311Sseb macp->m_min_sdu = 0; 26472311Sseb macp->m_max_sdu = cidp->ethmax_size - sizeof (struct ether_header); 26481369Sdduvall /* 26491369Sdduvall * Finally, we're ready to register ourselves with the MAC layer 26501369Sdduvall * interface; if this succeeds, we're all ready to start() 26511369Sdduvall */ 26522311Sseb err = mac_register(macp, &bgep->mh); 26532311Sseb mac_free(macp); 26542311Sseb if (err != 0) 26551369Sdduvall goto attach_fail; 26561369Sdduvall 26571369Sdduvall cychand.cyh_func = bge_chip_cyclic; 26581369Sdduvall cychand.cyh_arg = bgep; 26591369Sdduvall cychand.cyh_level = CY_LOCK_LEVEL; 26601369Sdduvall cyctime.cyt_when = 0; 26611369Sdduvall cyctime.cyt_interval = BGE_CYCLIC_PERIOD; 26621369Sdduvall mutex_enter(&cpu_lock); 26631369Sdduvall bgep->cyclic_id = cyclic_add(&cychand, &cyctime); 26641369Sdduvall mutex_exit(&cpu_lock); 26651369Sdduvall 26661369Sdduvall bgep->progress |= PROGRESS_READY; 26671369Sdduvall ASSERT(bgep->bge_guard == BGE_GUARD); 26681369Sdduvall return (DDI_SUCCESS); 26691369Sdduvall 26701369Sdduvall attach_fail: 26711408Srandyf #ifdef BGE_IPMI_ASF 26721408Srandyf bge_unattach(bgep, ASF_MODE_NONE); 26731408Srandyf #else 26741369Sdduvall bge_unattach(bgep); 26751408Srandyf #endif 26761369Sdduvall return (DDI_FAILURE); 26771369Sdduvall } 26781369Sdduvall 26791369Sdduvall /* 26801369Sdduvall * bge_suspend() -- suspend transmit/receive for powerdown 26811369Sdduvall */ 26821369Sdduvall static int 26831369Sdduvall bge_suspend(bge_t *bgep) 26841369Sdduvall { 26851369Sdduvall /* 26861369Sdduvall * Stop processing and idle (powerdown) the PHY ... 26871369Sdduvall */ 26881369Sdduvall mutex_enter(bgep->genlock); 26891408Srandyf #ifdef BGE_IPMI_ASF 26901408Srandyf /* 26911408Srandyf * Power management hasn't been supported in BGE now. If you 26921408Srandyf * want to implement it, please add the ASF/IPMI related 26931408Srandyf * code here. 26941408Srandyf */ 26951408Srandyf #endif 26961369Sdduvall bge_stop(bgep); 26971865Sdilpreet if (bge_phys_idle(bgep) != DDI_SUCCESS) { 26981865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle); 26991865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 27001865Sdilpreet mutex_exit(bgep->genlock); 27011865Sdilpreet return (DDI_FAILURE); 27021865Sdilpreet } 27031865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) { 27041865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED); 27051865Sdilpreet mutex_exit(bgep->genlock); 27061865Sdilpreet return (DDI_FAILURE); 27071865Sdilpreet } 27081369Sdduvall mutex_exit(bgep->genlock); 27091369Sdduvall 27101369Sdduvall return (DDI_SUCCESS); 27111369Sdduvall } 27121369Sdduvall 27131369Sdduvall /* 27141369Sdduvall * detach(9E) -- Detach a device from the system 27151369Sdduvall */ 27161369Sdduvall static int 27171369Sdduvall bge_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd) 27181369Sdduvall { 27191369Sdduvall bge_t *bgep; 27201408Srandyf #ifdef BGE_IPMI_ASF 27211408Srandyf uint_t asf_mode; 27221408Srandyf asf_mode = ASF_MODE_NONE; 27231408Srandyf #endif 27241369Sdduvall 27251369Sdduvall BGE_GTRACE(("bge_detach($%p, %d)", (void *)devinfo, cmd)); 27261369Sdduvall 27271369Sdduvall bgep = ddi_get_driver_private(devinfo); 27281369Sdduvall 27291369Sdduvall switch (cmd) { 27301369Sdduvall default: 27311369Sdduvall return (DDI_FAILURE); 27321369Sdduvall 27331369Sdduvall case DDI_SUSPEND: 27341369Sdduvall return (bge_suspend(bgep)); 27351369Sdduvall 27361369Sdduvall case DDI_DETACH: 27371369Sdduvall break; 27381369Sdduvall } 27391369Sdduvall 27401408Srandyf #ifdef BGE_IPMI_ASF 27411408Srandyf mutex_enter(bgep->genlock); 27421408Srandyf if (bgep->asf_enabled && (bgep->asf_status == ASF_STAT_RUN)) { 27431408Srandyf 27441408Srandyf bge_asf_update_status(bgep); 27451408Srandyf bge_asf_stop_timer(bgep); 27461408Srandyf bgep->asf_status = ASF_STAT_STOP; 27471408Srandyf 27481408Srandyf bge_asf_pre_reset_operations(bgep, BGE_SHUTDOWN_RESET); 27491408Srandyf 27501408Srandyf if (bgep->asf_pseudostop) { 27511408Srandyf bgep->link_up_msg = bgep->link_down_msg = " (stopped)"; 27521408Srandyf bge_chip_stop(bgep, B_FALSE); 27531408Srandyf bgep->bge_mac_state = BGE_MAC_STOPPED; 27541408Srandyf bgep->asf_pseudostop = B_FALSE; 27551408Srandyf } 27561408Srandyf 27571408Srandyf asf_mode = ASF_MODE_POST_SHUTDOWN; 27581865Sdilpreet 27591865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) 27601865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 27611865Sdilpreet DDI_SERVICE_UNAFFECTED); 27621865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) 27631865Sdilpreet ddi_fm_service_impact(bgep->devinfo, 27641865Sdilpreet DDI_SERVICE_UNAFFECTED); 27651408Srandyf } 27661408Srandyf mutex_exit(bgep->genlock); 27671408Srandyf #endif 27681408Srandyf 27691369Sdduvall /* 27701369Sdduvall * Unregister from the GLD subsystem. This can fail, in 27711369Sdduvall * particular if there are DLPI style-2 streams still open - 27721369Sdduvall * in which case we just return failure without shutting 27731369Sdduvall * down chip operations. 27741369Sdduvall */ 27752311Sseb if (mac_unregister(bgep->mh) != 0) 27761369Sdduvall return (DDI_FAILURE); 27771369Sdduvall 27781369Sdduvall /* 27791369Sdduvall * All activity stopped, so we can clean up & exit 27801369Sdduvall */ 27811408Srandyf #ifdef BGE_IPMI_ASF 27821408Srandyf bge_unattach(bgep, asf_mode); 27831408Srandyf #else 27841369Sdduvall bge_unattach(bgep); 27851408Srandyf #endif 27861369Sdduvall return (DDI_SUCCESS); 27871369Sdduvall } 27881369Sdduvall 27891369Sdduvall 27901369Sdduvall /* 27911369Sdduvall * ========== Module Loading Data & Entry Points ========== 27921369Sdduvall */ 27931369Sdduvall 27941369Sdduvall #undef BGE_DBG 27951369Sdduvall #define BGE_DBG BGE_DBG_INIT /* debug flag for this code */ 27961369Sdduvall 27971369Sdduvall DDI_DEFINE_STREAM_OPS(bge_dev_ops, nulldev, nulldev, bge_attach, bge_detach, 27981369Sdduvall nodev, NULL, D_MP, NULL); 27991369Sdduvall 28001369Sdduvall static struct modldrv bge_modldrv = { 28011369Sdduvall &mod_driverops, /* Type of module. This one is a driver */ 28021369Sdduvall bge_ident, /* short description */ 28031369Sdduvall &bge_dev_ops /* driver specific ops */ 28041369Sdduvall }; 28051369Sdduvall 28061369Sdduvall static struct modlinkage modlinkage = { 28071369Sdduvall MODREV_1, (void *)&bge_modldrv, NULL 28081369Sdduvall }; 28091369Sdduvall 28101369Sdduvall 28111369Sdduvall int 28121369Sdduvall _info(struct modinfo *modinfop) 28131369Sdduvall { 28141369Sdduvall return (mod_info(&modlinkage, modinfop)); 28151369Sdduvall } 28161369Sdduvall 28171369Sdduvall int 28181369Sdduvall _init(void) 28191369Sdduvall { 28201369Sdduvall int status; 28211369Sdduvall 28221369Sdduvall mac_init_ops(&bge_dev_ops, "bge"); 28231369Sdduvall status = mod_install(&modlinkage); 28241369Sdduvall if (status == DDI_SUCCESS) 28251369Sdduvall mutex_init(bge_log_mutex, NULL, MUTEX_DRIVER, NULL); 28261369Sdduvall else 28271369Sdduvall mac_fini_ops(&bge_dev_ops); 28281369Sdduvall return (status); 28291369Sdduvall } 28301369Sdduvall 28311369Sdduvall int 28321369Sdduvall _fini(void) 28331369Sdduvall { 28341369Sdduvall int status; 28351369Sdduvall 28361369Sdduvall status = mod_remove(&modlinkage); 28371369Sdduvall if (status == DDI_SUCCESS) { 28381369Sdduvall mac_fini_ops(&bge_dev_ops); 28391369Sdduvall mutex_destroy(bge_log_mutex); 28401369Sdduvall } 28411369Sdduvall return (status); 28421369Sdduvall } 28431369Sdduvall 28441369Sdduvall 28451369Sdduvall /* 28461369Sdduvall * bge_add_intrs: 28471369Sdduvall * 28481369Sdduvall * Register FIXED or MSI interrupts. 28491369Sdduvall */ 28501369Sdduvall static int 28511369Sdduvall bge_add_intrs(bge_t *bgep, int intr_type) 28521369Sdduvall { 28531369Sdduvall dev_info_t *dip = bgep->devinfo; 28541369Sdduvall int avail, actual, intr_size, count = 0; 28551369Sdduvall int i, flag, ret; 28561369Sdduvall 28571369Sdduvall bge_log(bgep, "bge_add_intrs: interrupt type 0x%x\n", intr_type); 28581369Sdduvall 28591369Sdduvall /* Get number of interrupts */ 28601369Sdduvall ret = ddi_intr_get_nintrs(dip, intr_type, &count); 28611369Sdduvall if ((ret != DDI_SUCCESS) || (count == 0)) { 28621369Sdduvall bge_error(bgep, "ddi_intr_get_nintrs() failure, ret: %d, " 28631369Sdduvall "count: %d", ret, count); 28641369Sdduvall 28651369Sdduvall return (DDI_FAILURE); 28661369Sdduvall } 28671369Sdduvall 28681369Sdduvall /* Get number of available interrupts */ 28691369Sdduvall ret = ddi_intr_get_navail(dip, intr_type, &avail); 28701369Sdduvall if ((ret != DDI_SUCCESS) || (avail == 0)) { 28711369Sdduvall bge_error(bgep, "ddi_intr_get_navail() failure, " 28721369Sdduvall "ret: %d, avail: %d\n", ret, avail); 28731369Sdduvall 28741369Sdduvall return (DDI_FAILURE); 28751369Sdduvall } 28761369Sdduvall 28771369Sdduvall if (avail < count) { 28781369Sdduvall bge_log(bgep, "nitrs() returned %d, navail returned %d\n", 28791369Sdduvall count, avail); 28801369Sdduvall } 28811369Sdduvall 28821369Sdduvall /* 28831369Sdduvall * BGE hardware generates only single MSI even though it claims 28841369Sdduvall * to support multiple MSIs. So, hard code MSI count value to 1. 28851369Sdduvall */ 28861369Sdduvall if (intr_type == DDI_INTR_TYPE_MSI) { 28871369Sdduvall count = 1; 28881369Sdduvall flag = DDI_INTR_ALLOC_STRICT; 28891369Sdduvall } else { 28901369Sdduvall flag = DDI_INTR_ALLOC_NORMAL; 28911369Sdduvall } 28921369Sdduvall 28931369Sdduvall /* Allocate an array of interrupt handles */ 28941369Sdduvall intr_size = count * sizeof (ddi_intr_handle_t); 28951369Sdduvall bgep->htable = kmem_alloc(intr_size, KM_SLEEP); 28961369Sdduvall 28971369Sdduvall /* Call ddi_intr_alloc() */ 28981369Sdduvall ret = ddi_intr_alloc(dip, bgep->htable, intr_type, 0, 28991369Sdduvall count, &actual, flag); 29001369Sdduvall 29011369Sdduvall if ((ret != DDI_SUCCESS) || (actual == 0)) { 29021369Sdduvall bge_error(bgep, "ddi_intr_alloc() failed %d\n", ret); 29031369Sdduvall 29041369Sdduvall kmem_free(bgep->htable, intr_size); 29051369Sdduvall return (DDI_FAILURE); 29061369Sdduvall } 29071369Sdduvall 29081369Sdduvall if (actual < count) { 29091369Sdduvall bge_log(bgep, "Requested: %d, Received: %d\n", count, actual); 29101369Sdduvall } 29111369Sdduvall 29121369Sdduvall bgep->intr_cnt = actual; 29131369Sdduvall 29141369Sdduvall /* 29151369Sdduvall * Get priority for first msi, assume remaining are all the same 29161369Sdduvall */ 29171369Sdduvall if ((ret = ddi_intr_get_pri(bgep->htable[0], &bgep->intr_pri)) != 29181369Sdduvall DDI_SUCCESS) { 29191369Sdduvall bge_error(bgep, "ddi_intr_get_pri() failed %d\n", ret); 29201369Sdduvall 29211369Sdduvall /* Free already allocated intr */ 29221369Sdduvall for (i = 0; i < actual; i++) { 29231369Sdduvall (void) ddi_intr_free(bgep->htable[i]); 29241369Sdduvall } 29251369Sdduvall 29261369Sdduvall kmem_free(bgep->htable, intr_size); 29271369Sdduvall return (DDI_FAILURE); 29281369Sdduvall } 29291369Sdduvall 29301369Sdduvall /* Call ddi_intr_add_handler() */ 29311369Sdduvall for (i = 0; i < actual; i++) { 29321369Sdduvall if ((ret = ddi_intr_add_handler(bgep->htable[i], bge_intr, 29331369Sdduvall (caddr_t)bgep, (caddr_t)(uintptr_t)i)) != DDI_SUCCESS) { 29341369Sdduvall bge_error(bgep, "ddi_intr_add_handler() " 29351369Sdduvall "failed %d\n", ret); 29361369Sdduvall 29371369Sdduvall /* Free already allocated intr */ 29381369Sdduvall for (i = 0; i < actual; i++) { 29391369Sdduvall (void) ddi_intr_free(bgep->htable[i]); 29401369Sdduvall } 29411369Sdduvall 29421369Sdduvall kmem_free(bgep->htable, intr_size); 29431369Sdduvall return (DDI_FAILURE); 29441369Sdduvall } 29451369Sdduvall } 29461369Sdduvall 29471369Sdduvall if ((ret = ddi_intr_get_cap(bgep->htable[0], &bgep->intr_cap)) 29481369Sdduvall != DDI_SUCCESS) { 29491369Sdduvall bge_error(bgep, "ddi_intr_get_cap() failed %d\n", ret); 29501369Sdduvall 29511369Sdduvall for (i = 0; i < actual; i++) { 29521369Sdduvall (void) ddi_intr_remove_handler(bgep->htable[i]); 29531369Sdduvall (void) ddi_intr_free(bgep->htable[i]); 29541369Sdduvall } 29551369Sdduvall 29561369Sdduvall kmem_free(bgep->htable, intr_size); 29571369Sdduvall return (DDI_FAILURE); 29581369Sdduvall } 29591369Sdduvall 29601369Sdduvall return (DDI_SUCCESS); 29611369Sdduvall } 29621369Sdduvall 29631369Sdduvall /* 29641369Sdduvall * bge_rem_intrs: 29651369Sdduvall * 29661369Sdduvall * Unregister FIXED or MSI interrupts 29671369Sdduvall */ 29681369Sdduvall static void 29691369Sdduvall bge_rem_intrs(bge_t *bgep) 29701369Sdduvall { 29711369Sdduvall int i; 29721369Sdduvall 29731369Sdduvall bge_log(bgep, "bge_rem_intrs\n"); 29741369Sdduvall 29751865Sdilpreet /* Call ddi_intr_remove_handler() */ 29761865Sdilpreet for (i = 0; i < bgep->intr_cnt; i++) { 29771865Sdilpreet (void) ddi_intr_remove_handler(bgep->htable[i]); 29781865Sdilpreet (void) ddi_intr_free(bgep->htable[i]); 29791865Sdilpreet } 29801865Sdilpreet 29811865Sdilpreet kmem_free(bgep->htable, bgep->intr_cnt * sizeof (ddi_intr_handle_t)); 29821865Sdilpreet } 29831865Sdilpreet 29841865Sdilpreet 29851865Sdilpreet void 29861865Sdilpreet bge_intr_enable(bge_t *bgep) 29871865Sdilpreet { 29881865Sdilpreet int i; 29891865Sdilpreet 29901865Sdilpreet if (bgep->intr_cap & DDI_INTR_FLAG_BLOCK) { 29911865Sdilpreet /* Call ddi_intr_block_enable() for MSI interrupts */ 29921865Sdilpreet (void) ddi_intr_block_enable(bgep->htable, bgep->intr_cnt); 29931865Sdilpreet } else { 29941865Sdilpreet /* Call ddi_intr_enable for MSI or FIXED interrupts */ 29951865Sdilpreet for (i = 0; i < bgep->intr_cnt; i++) { 29961865Sdilpreet (void) ddi_intr_enable(bgep->htable[i]); 29971865Sdilpreet } 29981865Sdilpreet } 29991865Sdilpreet } 30001865Sdilpreet 30011865Sdilpreet 30021865Sdilpreet void 30031865Sdilpreet bge_intr_disable(bge_t *bgep) 30041865Sdilpreet { 30051865Sdilpreet int i; 30061865Sdilpreet 30071369Sdduvall if (bgep->intr_cap & DDI_INTR_FLAG_BLOCK) { 30081369Sdduvall /* Call ddi_intr_block_disable() */ 30091369Sdduvall (void) ddi_intr_block_disable(bgep->htable, bgep->intr_cnt); 30101369Sdduvall } else { 30111369Sdduvall for (i = 0; i < bgep->intr_cnt; i++) { 30121369Sdduvall (void) ddi_intr_disable(bgep->htable[i]); 30131369Sdduvall } 30141369Sdduvall } 30151369Sdduvall } 3016