11369Sdduvall /*
21369Sdduvall * CDDL HEADER START
31369Sdduvall *
41369Sdduvall * The contents of this file are subject to the terms of the
51369Sdduvall * Common Development and Distribution License (the "License").
61369Sdduvall * You may not use this file except in compliance with the License.
71369Sdduvall *
81369Sdduvall * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE
91369Sdduvall * or http://www.opensolaris.org/os/licensing.
101369Sdduvall * See the License for the specific language governing permissions
111369Sdduvall * and limitations under the License.
121369Sdduvall *
131369Sdduvall * When distributing Covered Code, include this CDDL HEADER in each
141369Sdduvall * file and include the License file at usr/src/OPENSOLARIS.LICENSE.
151369Sdduvall * If applicable, add the following below this CDDL HEADER, with the
161369Sdduvall * fields enclosed by brackets "[]" replaced with your own identifying
171369Sdduvall * information: Portions Copyright [yyyy] [name of copyright owner]
181369Sdduvall *
191369Sdduvall * CDDL HEADER END
201369Sdduvall */
211369Sdduvall
221369Sdduvall /*
23*12673SYong.Tan@Sun.COM * Copyright (c) 2002, 2010, Oracle and/or its affiliates. All rights reserved.
241369Sdduvall */
251369Sdduvall
262675Szh199473 #include "bge_impl.h"
271369Sdduvall #include <sys/sdt.h>
288275SEric Cheng #include <sys/mac_provider.h>
296789Sam223141 #include <sys/mac.h>
308275SEric Cheng #include <sys/mac_flow.h>
311369Sdduvall
321369Sdduvall /*
331369Sdduvall * This is the string displayed by modinfo, etc.
348922SYong.Tan@Sun.COM */
358922SYong.Tan@Sun.COM static char bge_ident[] = "Broadcom Gb Ethernet";
361369Sdduvall
371369Sdduvall /*
381369Sdduvall * Property names
391369Sdduvall */
401369Sdduvall static char debug_propname[] = "bge-debug-flags";
411369Sdduvall static char clsize_propname[] = "cache-line-size";
421369Sdduvall static char latency_propname[] = "latency-timer";
431369Sdduvall static char localmac_boolname[] = "local-mac-address?";
441369Sdduvall static char localmac_propname[] = "local-mac-address";
451369Sdduvall static char macaddr_propname[] = "mac-address";
461369Sdduvall static char subdev_propname[] = "subsystem-id";
471369Sdduvall static char subven_propname[] = "subsystem-vendor-id";
481369Sdduvall static char rxrings_propname[] = "bge-rx-rings";
491369Sdduvall static char txrings_propname[] = "bge-tx-rings";
501865Sdilpreet static char fm_cap[] = "fm-capable";
511908Sly149593 static char default_mtu[] = "default_mtu";
521369Sdduvall
531369Sdduvall static int bge_add_intrs(bge_t *, int);
541369Sdduvall static void bge_rem_intrs(bge_t *);
558275SEric Cheng static int bge_unicst_set(void *, const uint8_t *, int);
561369Sdduvall
571369Sdduvall /*
581369Sdduvall * Describes the chip's DMA engine
591369Sdduvall */
601369Sdduvall static ddi_dma_attr_t dma_attr = {
611369Sdduvall DMA_ATTR_V0, /* dma_attr version */
621369Sdduvall 0x0000000000000000ull, /* dma_attr_addr_lo */
631369Sdduvall 0xFFFFFFFFFFFFFFFFull, /* dma_attr_addr_hi */
641369Sdduvall 0x00000000FFFFFFFFull, /* dma_attr_count_max */
651369Sdduvall 0x0000000000000001ull, /* dma_attr_align */
661369Sdduvall 0x00000FFF, /* dma_attr_burstsizes */
671369Sdduvall 0x00000001, /* dma_attr_minxfer */
681369Sdduvall 0x000000000000FFFFull, /* dma_attr_maxxfer */
691369Sdduvall 0xFFFFFFFFFFFFFFFFull, /* dma_attr_seg */
701369Sdduvall 1, /* dma_attr_sgllen */
711369Sdduvall 0x00000001, /* dma_attr_granular */
721865Sdilpreet DDI_DMA_FLAGERR /* dma_attr_flags */
731369Sdduvall };
741369Sdduvall
751369Sdduvall /*
761369Sdduvall * PIO access attributes for registers
771369Sdduvall */
781369Sdduvall static ddi_device_acc_attr_t bge_reg_accattr = {
7911236SStephen.Hanson@Sun.COM DDI_DEVICE_ATTR_V1,
801369Sdduvall DDI_NEVERSWAP_ACC,
811865Sdilpreet DDI_STRICTORDER_ACC,
821865Sdilpreet DDI_FLAGERR_ACC
831369Sdduvall };
841369Sdduvall
851369Sdduvall /*
861369Sdduvall * DMA access attributes for descriptors: NOT to be byte swapped.
871369Sdduvall */
881369Sdduvall static ddi_device_acc_attr_t bge_desc_accattr = {
891369Sdduvall DDI_DEVICE_ATTR_V0,
901369Sdduvall DDI_NEVERSWAP_ACC,
9111236SStephen.Hanson@Sun.COM DDI_STRICTORDER_ACC
921369Sdduvall };
931369Sdduvall
941369Sdduvall /*
951369Sdduvall * DMA access attributes for data: NOT to be byte swapped.
961369Sdduvall */
971369Sdduvall static ddi_device_acc_attr_t bge_data_accattr = {
981369Sdduvall DDI_DEVICE_ATTR_V0,
991369Sdduvall DDI_NEVERSWAP_ACC,
1001369Sdduvall DDI_STRICTORDER_ACC
1011369Sdduvall };
1021369Sdduvall
1032311Sseb static int bge_m_start(void *);
1042311Sseb static void bge_m_stop(void *);
1052311Sseb static int bge_m_promisc(void *, boolean_t);
1062311Sseb static int bge_m_multicst(void *, boolean_t, const uint8_t *);
1072311Sseb static void bge_m_ioctl(void *, queue_t *, mblk_t *);
1082311Sseb static boolean_t bge_m_getcapab(void *, mac_capab_t, void *);
1092331Skrgopi static int bge_unicst_set(void *, const uint8_t *,
1108275SEric Cheng int);
1115903Ssowmini static int bge_m_setprop(void *, const char *, mac_prop_id_t,
1125903Ssowmini uint_t, const void *);
1135903Ssowmini static int bge_m_getprop(void *, const char *, mac_prop_id_t,
11411878SVenu.Iyer@Sun.COM uint_t, void *);
11511878SVenu.Iyer@Sun.COM static void bge_m_propinfo(void *, const char *, mac_prop_id_t,
11611878SVenu.Iyer@Sun.COM mac_prop_info_handle_t);
1175903Ssowmini static int bge_set_priv_prop(bge_t *, const char *, uint_t,
1185903Ssowmini const void *);
1195903Ssowmini static int bge_get_priv_prop(bge_t *, const char *, uint_t,
12011878SVenu.Iyer@Sun.COM void *);
12111878SVenu.Iyer@Sun.COM static void bge_priv_propinfo(const char *,
12211878SVenu.Iyer@Sun.COM mac_prop_info_handle_t);
12311878SVenu.Iyer@Sun.COM
12411878SVenu.Iyer@Sun.COM #define BGE_M_CALLBACK_FLAGS (MC_IOCTL | MC_GETCAPAB | MC_SETPROP | \
12511878SVenu.Iyer@Sun.COM MC_GETPROP | MC_PROPINFO)
1262311Sseb
1272311Sseb static mac_callbacks_t bge_m_callbacks = {
1282311Sseb BGE_M_CALLBACK_FLAGS,
1292311Sseb bge_m_stat,
1302311Sseb bge_m_start,
1312311Sseb bge_m_stop,
1322311Sseb bge_m_promisc,
1332311Sseb bge_m_multicst,
1348275SEric Cheng NULL,
1352311Sseb bge_m_tx,
13611878SVenu.Iyer@Sun.COM NULL,
1372311Sseb bge_m_ioctl,
1385903Ssowmini bge_m_getcapab,
1395903Ssowmini NULL,
1405903Ssowmini NULL,
1415903Ssowmini bge_m_setprop,
14211878SVenu.Iyer@Sun.COM bge_m_getprop,
14311878SVenu.Iyer@Sun.COM bge_m_propinfo
1442311Sseb };
1452311Sseb
14611878SVenu.Iyer@Sun.COM char *bge_priv_prop[] = {
14711878SVenu.Iyer@Sun.COM "_adv_asym_pause_cap",
14811878SVenu.Iyer@Sun.COM "_adv_pause_cap",
14911878SVenu.Iyer@Sun.COM "_drain_max",
15011878SVenu.Iyer@Sun.COM "_msi_cnt",
15111878SVenu.Iyer@Sun.COM "_rx_intr_coalesce_blank_time",
15211878SVenu.Iyer@Sun.COM "_tx_intr_coalesce_blank_time",
15311878SVenu.Iyer@Sun.COM "_rx_intr_coalesce_pkt_cnt",
15411878SVenu.Iyer@Sun.COM "_tx_intr_coalesce_pkt_cnt",
15511878SVenu.Iyer@Sun.COM NULL
1566512Ssowmini };
1576512Ssowmini
1588275SEric Cheng uint8_t zero_addr[6] = {0, 0, 0, 0, 0, 0};
1591369Sdduvall /*
1601369Sdduvall * ========== Transmit and receive ring reinitialisation ==========
1611369Sdduvall */
1621369Sdduvall
1631369Sdduvall /*
1641369Sdduvall * These <reinit> routines each reset the specified ring to an initial
1651369Sdduvall * state, assuming that the corresponding <init> routine has already
1661369Sdduvall * been called exactly once.
1671369Sdduvall */
1681369Sdduvall
1691369Sdduvall static void
bge_reinit_send_ring(send_ring_t * srp)1701369Sdduvall bge_reinit_send_ring(send_ring_t *srp)
1711369Sdduvall {
1723334Sgs150176 bge_queue_t *txbuf_queue;
1733334Sgs150176 bge_queue_item_t *txbuf_head;
1743334Sgs150176 sw_txbuf_t *txbuf;
1753334Sgs150176 sw_sbd_t *ssbdp;
1763334Sgs150176 uint32_t slot;
1773334Sgs150176
1781369Sdduvall /*
1791369Sdduvall * Reinitialise control variables ...
1801369Sdduvall */
1813334Sgs150176 srp->tx_flow = 0;
1821369Sdduvall srp->tx_next = 0;
1833334Sgs150176 srp->txfill_next = 0;
1841369Sdduvall srp->tx_free = srp->desc.nslots;
1851369Sdduvall ASSERT(mutex_owned(srp->tc_lock));
1861369Sdduvall srp->tc_next = 0;
1873334Sgs150176 srp->txpkt_next = 0;
1883334Sgs150176 srp->tx_block = 0;
1893334Sgs150176 srp->tx_nobd = 0;
1903334Sgs150176 srp->tx_nobuf = 0;
1913334Sgs150176
1923334Sgs150176 /*
1933334Sgs150176 * Initialize the tx buffer push queue
1943334Sgs150176 */
1953334Sgs150176 mutex_enter(srp->freetxbuf_lock);
1963334Sgs150176 mutex_enter(srp->txbuf_lock);
1973334Sgs150176 txbuf_queue = &srp->freetxbuf_queue;
1983334Sgs150176 txbuf_queue->head = NULL;
1993334Sgs150176 txbuf_queue->count = 0;
2003334Sgs150176 txbuf_queue->lock = srp->freetxbuf_lock;
2013334Sgs150176 srp->txbuf_push_queue = txbuf_queue;
2023334Sgs150176
2033334Sgs150176 /*
2043334Sgs150176 * Initialize the tx buffer pop queue
2053334Sgs150176 */
2063334Sgs150176 txbuf_queue = &srp->txbuf_queue;
2073334Sgs150176 txbuf_queue->head = NULL;
2083334Sgs150176 txbuf_queue->count = 0;
2093334Sgs150176 txbuf_queue->lock = srp->txbuf_lock;
2103334Sgs150176 srp->txbuf_pop_queue = txbuf_queue;
2113334Sgs150176 txbuf_head = srp->txbuf_head;
2123334Sgs150176 txbuf = srp->txbuf;
2133334Sgs150176 for (slot = 0; slot < srp->tx_buffers; ++slot) {
2143334Sgs150176 txbuf_head->item = txbuf;
2153334Sgs150176 txbuf_head->next = txbuf_queue->head;
2163334Sgs150176 txbuf_queue->head = txbuf_head;
2173334Sgs150176 txbuf_queue->count++;
2183334Sgs150176 txbuf++;
2193334Sgs150176 txbuf_head++;
2203334Sgs150176 }
2213334Sgs150176 mutex_exit(srp->txbuf_lock);
2223334Sgs150176 mutex_exit(srp->freetxbuf_lock);
2231369Sdduvall
2241369Sdduvall /*
2251369Sdduvall * Zero and sync all the h/w Send Buffer Descriptors
2261369Sdduvall */
2271369Sdduvall DMA_ZERO(srp->desc);
2281369Sdduvall DMA_SYNC(srp->desc, DDI_DMA_SYNC_FORDEV);
2293334Sgs150176 bzero(srp->pktp, BGE_SEND_BUF_MAX * sizeof (*srp->pktp));
2303334Sgs150176 ssbdp = srp->sw_sbds;
2313334Sgs150176 for (slot = 0; slot < srp->desc.nslots; ++ssbdp, ++slot)
2323334Sgs150176 ssbdp->pbuf = NULL;
2331369Sdduvall }
2341369Sdduvall
2351369Sdduvall static void
bge_reinit_recv_ring(recv_ring_t * rrp)2361369Sdduvall bge_reinit_recv_ring(recv_ring_t *rrp)
2371369Sdduvall {
2381369Sdduvall /*
2391369Sdduvall * Reinitialise control variables ...
2401369Sdduvall */
2411369Sdduvall rrp->rx_next = 0;
2421369Sdduvall }
2431369Sdduvall
2441369Sdduvall static void
bge_reinit_buff_ring(buff_ring_t * brp,uint32_t ring)2453334Sgs150176 bge_reinit_buff_ring(buff_ring_t *brp, uint32_t ring)
2461369Sdduvall {
2471369Sdduvall bge_rbd_t *hw_rbd_p;
2481369Sdduvall sw_rbd_t *srbdp;
2491369Sdduvall uint32_t bufsize;
2501369Sdduvall uint32_t nslots;
2511369Sdduvall uint32_t slot;
2521369Sdduvall
2531369Sdduvall static uint16_t ring_type_flag[BGE_BUFF_RINGS_MAX] = {
2541369Sdduvall RBD_FLAG_STD_RING,
2551369Sdduvall RBD_FLAG_JUMBO_RING,
2561369Sdduvall RBD_FLAG_MINI_RING
2571369Sdduvall };
2581369Sdduvall
2591369Sdduvall /*
2601369Sdduvall * Zero, initialise and sync all the h/w Receive Buffer Descriptors
2611369Sdduvall * Note: all the remaining fields (<type>, <flags>, <ip_cksum>,
2621369Sdduvall * <tcp_udp_cksum>, <error_flag>, <vlan_tag>, and <reserved>)
2631369Sdduvall * should be zeroed, and so don't need to be set up specifically
2641369Sdduvall * once the whole area has been cleared.
2651369Sdduvall */
2661369Sdduvall DMA_ZERO(brp->desc);
2671369Sdduvall
2681369Sdduvall hw_rbd_p = DMA_VPTR(brp->desc);
2691369Sdduvall nslots = brp->desc.nslots;
2701369Sdduvall ASSERT(brp->buf[0].nslots == nslots/BGE_SPLIT);
2711369Sdduvall bufsize = brp->buf[0].size;
2721369Sdduvall srbdp = brp->sw_rbds;
2731369Sdduvall for (slot = 0; slot < nslots; ++hw_rbd_p, ++srbdp, ++slot) {
2741369Sdduvall hw_rbd_p->host_buf_addr = srbdp->pbuf.cookie.dmac_laddress;
2757099Syt223700 hw_rbd_p->index = (uint16_t)slot;
2767099Syt223700 hw_rbd_p->len = (uint16_t)bufsize;
2771369Sdduvall hw_rbd_p->opaque = srbdp->pbuf.token;
2781369Sdduvall hw_rbd_p->flags |= ring_type_flag[ring];
2791369Sdduvall }
2801369Sdduvall
2811369Sdduvall DMA_SYNC(brp->desc, DDI_DMA_SYNC_FORDEV);
2821369Sdduvall
2831369Sdduvall /*
2841369Sdduvall * Finally, reinitialise the ring control variables ...
2851369Sdduvall */
2861369Sdduvall brp->rf_next = (nslots != 0) ? (nslots-1) : 0;
2871369Sdduvall }
2881369Sdduvall
2891369Sdduvall /*
2901369Sdduvall * Reinitialize all rings
2911369Sdduvall */
2921369Sdduvall static void
bge_reinit_rings(bge_t * bgep)2931369Sdduvall bge_reinit_rings(bge_t *bgep)
2941369Sdduvall {
2953334Sgs150176 uint32_t ring;
2961369Sdduvall
2971369Sdduvall ASSERT(mutex_owned(bgep->genlock));
2981369Sdduvall
2991369Sdduvall /*
3001369Sdduvall * Send Rings ...
3011369Sdduvall */
3021369Sdduvall for (ring = 0; ring < bgep->chipid.tx_rings; ++ring)
3031369Sdduvall bge_reinit_send_ring(&bgep->send[ring]);
3041369Sdduvall
3051369Sdduvall /*
3061369Sdduvall * Receive Return Rings ...
3071369Sdduvall */
3081369Sdduvall for (ring = 0; ring < bgep->chipid.rx_rings; ++ring)
3091369Sdduvall bge_reinit_recv_ring(&bgep->recv[ring]);
3101369Sdduvall
3111369Sdduvall /*
3121369Sdduvall * Receive Producer Rings ...
3131369Sdduvall */
3141369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_USED; ++ring)
3151369Sdduvall bge_reinit_buff_ring(&bgep->buff[ring], ring);
3161369Sdduvall }
3171369Sdduvall
3181369Sdduvall /*
3191369Sdduvall * ========== Internal state management entry points ==========
3201369Sdduvall */
3211369Sdduvall
3221369Sdduvall #undef BGE_DBG
3231369Sdduvall #define BGE_DBG BGE_DBG_NEMO /* debug flag for this code */
3241369Sdduvall
3251369Sdduvall /*
3261369Sdduvall * These routines provide all the functionality required by the
3271369Sdduvall * corresponding GLD entry points, but don't update the GLD state
3281369Sdduvall * so they can be called internally without disturbing our record
3291369Sdduvall * of what GLD thinks we should be doing ...
3301369Sdduvall */
3311369Sdduvall
3321369Sdduvall /*
3331369Sdduvall * bge_reset() -- reset h/w & rings to initial state
3341369Sdduvall */
3351865Sdilpreet static int
3361408Srandyf #ifdef BGE_IPMI_ASF
bge_reset(bge_t * bgep,uint_t asf_mode)3371408Srandyf bge_reset(bge_t *bgep, uint_t asf_mode)
3381408Srandyf #else
3391369Sdduvall bge_reset(bge_t *bgep)
3401408Srandyf #endif
3411369Sdduvall {
3423334Sgs150176 uint32_t ring;
3431865Sdilpreet int retval;
3441369Sdduvall
3451369Sdduvall BGE_TRACE(("bge_reset($%p)", (void *)bgep));
3461369Sdduvall
3471369Sdduvall ASSERT(mutex_owned(bgep->genlock));
3481369Sdduvall
3491369Sdduvall /*
3501369Sdduvall * Grab all the other mutexes in the world (this should
3511369Sdduvall * ensure no other threads are manipulating driver state)
3521369Sdduvall */
3531369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring)
3541369Sdduvall mutex_enter(bgep->recv[ring].rx_lock);
3551369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring)
3561369Sdduvall mutex_enter(bgep->buff[ring].rf_lock);
3571369Sdduvall rw_enter(bgep->errlock, RW_WRITER);
3581369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring)
3593334Sgs150176 mutex_enter(bgep->send[ring].tx_lock);
3603334Sgs150176 for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring)
3611369Sdduvall mutex_enter(bgep->send[ring].tc_lock);
3621369Sdduvall
3631408Srandyf #ifdef BGE_IPMI_ASF
3641865Sdilpreet retval = bge_chip_reset(bgep, B_TRUE, asf_mode);
3651408Srandyf #else
3661865Sdilpreet retval = bge_chip_reset(bgep, B_TRUE);
3671408Srandyf #endif
3681369Sdduvall bge_reinit_rings(bgep);
3691369Sdduvall
3701369Sdduvall /*
3711369Sdduvall * Free the world ...
3721369Sdduvall */
3731369Sdduvall for (ring = BGE_SEND_RINGS_MAX; ring-- > 0; )
3741369Sdduvall mutex_exit(bgep->send[ring].tc_lock);
3753334Sgs150176 for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring)
3763334Sgs150176 mutex_exit(bgep->send[ring].tx_lock);
3771369Sdduvall rw_exit(bgep->errlock);
3781369Sdduvall for (ring = BGE_BUFF_RINGS_MAX; ring-- > 0; )
3791369Sdduvall mutex_exit(bgep->buff[ring].rf_lock);
3801369Sdduvall for (ring = BGE_RECV_RINGS_MAX; ring-- > 0; )
3811369Sdduvall mutex_exit(bgep->recv[ring].rx_lock);
3821369Sdduvall
3831369Sdduvall BGE_DEBUG(("bge_reset($%p) done", (void *)bgep));
3841865Sdilpreet return (retval);
3851369Sdduvall }
3861369Sdduvall
3871369Sdduvall /*
3881369Sdduvall * bge_stop() -- stop processing, don't reset h/w or rings
3891369Sdduvall */
3901369Sdduvall static void
bge_stop(bge_t * bgep)3911369Sdduvall bge_stop(bge_t *bgep)
3921369Sdduvall {
3931369Sdduvall BGE_TRACE(("bge_stop($%p)", (void *)bgep));
3941369Sdduvall
3951369Sdduvall ASSERT(mutex_owned(bgep->genlock));
3961369Sdduvall
3971408Srandyf #ifdef BGE_IPMI_ASF
3981408Srandyf if (bgep->asf_enabled) {
3991408Srandyf bgep->asf_pseudostop = B_TRUE;
4001408Srandyf } else {
4011408Srandyf #endif
4021408Srandyf bge_chip_stop(bgep, B_FALSE);
4031408Srandyf #ifdef BGE_IPMI_ASF
4041408Srandyf }
4051408Srandyf #endif
4061369Sdduvall
4071369Sdduvall BGE_DEBUG(("bge_stop($%p) done", (void *)bgep));
4081369Sdduvall }
4091369Sdduvall
4101369Sdduvall /*
4111369Sdduvall * bge_start() -- start transmitting/receiving
4121369Sdduvall */
4131865Sdilpreet static int
bge_start(bge_t * bgep,boolean_t reset_phys)4141369Sdduvall bge_start(bge_t *bgep, boolean_t reset_phys)
4151369Sdduvall {
4161865Sdilpreet int retval;
4171865Sdilpreet
4181369Sdduvall BGE_TRACE(("bge_start($%p, %d)", (void *)bgep, reset_phys));
4191369Sdduvall
4201369Sdduvall ASSERT(mutex_owned(bgep->genlock));
4211369Sdduvall
4221369Sdduvall /*
4231369Sdduvall * Start chip processing, including enabling interrupts
4241369Sdduvall */
4251865Sdilpreet retval = bge_chip_start(bgep, reset_phys);
4261369Sdduvall
4271369Sdduvall BGE_DEBUG(("bge_start($%p, %d) done", (void *)bgep, reset_phys));
4281865Sdilpreet return (retval);
4291369Sdduvall }
4301369Sdduvall
4311369Sdduvall /*
4321369Sdduvall * bge_restart - restart transmitting/receiving after error or suspend
4331369Sdduvall */
4341865Sdilpreet int
bge_restart(bge_t * bgep,boolean_t reset_phys)4351369Sdduvall bge_restart(bge_t *bgep, boolean_t reset_phys)
4361369Sdduvall {
4371865Sdilpreet int retval = DDI_SUCCESS;
4381369Sdduvall ASSERT(mutex_owned(bgep->genlock));
4391369Sdduvall
4401408Srandyf #ifdef BGE_IPMI_ASF
4411408Srandyf if (bgep->asf_enabled) {
4421865Sdilpreet if (bge_reset(bgep, ASF_MODE_POST_INIT) != DDI_SUCCESS)
4431865Sdilpreet retval = DDI_FAILURE;
4441408Srandyf } else
4451865Sdilpreet if (bge_reset(bgep, ASF_MODE_NONE) != DDI_SUCCESS)
4461865Sdilpreet retval = DDI_FAILURE;
4471408Srandyf #else
4481865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS)
4491865Sdilpreet retval = DDI_FAILURE;
4501408Srandyf #endif
4513440Szh199473 if (bgep->bge_mac_state == BGE_MAC_STARTED) {
4521865Sdilpreet if (bge_start(bgep, reset_phys) != DDI_SUCCESS)
4531865Sdilpreet retval = DDI_FAILURE;
4541369Sdduvall bgep->watchdog = 0;
4553334Sgs150176 ddi_trigger_softintr(bgep->drain_id);
4561369Sdduvall }
4571369Sdduvall
4581369Sdduvall BGE_DEBUG(("bge_restart($%p, %d) done", (void *)bgep, reset_phys));
4591865Sdilpreet return (retval);
4601369Sdduvall }
4611369Sdduvall
4621369Sdduvall
4631369Sdduvall /*
4641369Sdduvall * ========== Nemo-required management entry points ==========
4651369Sdduvall */
4661369Sdduvall
4671369Sdduvall #undef BGE_DBG
4681369Sdduvall #define BGE_DBG BGE_DBG_NEMO /* debug flag for this code */
4691369Sdduvall
4701369Sdduvall /*
4711369Sdduvall * bge_m_stop() -- stop transmitting/receiving
4721369Sdduvall */
4731369Sdduvall static void
bge_m_stop(void * arg)4741369Sdduvall bge_m_stop(void *arg)
4751369Sdduvall {
4761369Sdduvall bge_t *bgep = arg; /* private device info */
4773334Sgs150176 send_ring_t *srp;
4783334Sgs150176 uint32_t ring;
4791369Sdduvall
4801369Sdduvall BGE_TRACE(("bge_m_stop($%p)", arg));
4811369Sdduvall
4821369Sdduvall /*
4831369Sdduvall * Just stop processing, then record new GLD state
4841369Sdduvall */
4851369Sdduvall mutex_enter(bgep->genlock);
4861865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) {
4871865Sdilpreet /* can happen during autorecovery */
4888922SYong.Tan@Sun.COM bgep->bge_chip_state = BGE_CHIP_STOPPED;
4898922SYong.Tan@Sun.COM } else
4908922SYong.Tan@Sun.COM bge_stop(bgep);
4916546Sgh162552
4926546Sgh162552 bgep->link_update_timer = 0;
4936546Sgh162552 bgep->link_state = LINK_STATE_UNKNOWN;
4946546Sgh162552 mac_link_update(bgep->mh, bgep->link_state);
4956546Sgh162552
4963334Sgs150176 /*
4973334Sgs150176 * Free the possible tx buffers allocated in tx process.
4983334Sgs150176 */
4993334Sgs150176 #ifdef BGE_IPMI_ASF
5003334Sgs150176 if (!bgep->asf_pseudostop)
5013334Sgs150176 #endif
5023334Sgs150176 {
5033334Sgs150176 rw_enter(bgep->errlock, RW_WRITER);
5043334Sgs150176 for (ring = 0; ring < bgep->chipid.tx_rings; ++ring) {
5053334Sgs150176 srp = &bgep->send[ring];
5063334Sgs150176 mutex_enter(srp->tx_lock);
5073334Sgs150176 if (srp->tx_array > 1)
5083334Sgs150176 bge_free_txbuf_arrays(srp);
5093334Sgs150176 mutex_exit(srp->tx_lock);
5103334Sgs150176 }
5113334Sgs150176 rw_exit(bgep->errlock);
5123334Sgs150176 }
5131369Sdduvall bgep->bge_mac_state = BGE_MAC_STOPPED;
5141369Sdduvall BGE_DEBUG(("bge_m_stop($%p) done", arg));
5151865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK)
5161865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_UNAFFECTED);
5171369Sdduvall mutex_exit(bgep->genlock);
5181369Sdduvall }
5191369Sdduvall
5201369Sdduvall /*
5211369Sdduvall * bge_m_start() -- start transmitting/receiving
5221369Sdduvall */
5231369Sdduvall static int
bge_m_start(void * arg)5241369Sdduvall bge_m_start(void *arg)
5251369Sdduvall {
5261369Sdduvall bge_t *bgep = arg; /* private device info */
5271369Sdduvall
5281369Sdduvall BGE_TRACE(("bge_m_start($%p)", arg));
5291369Sdduvall
5301369Sdduvall /*
5311369Sdduvall * Start processing and record new GLD state
5321369Sdduvall */
5331369Sdduvall mutex_enter(bgep->genlock);
5341865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) {
5351865Sdilpreet /* can happen during autorecovery */
5361865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
5371865Sdilpreet mutex_exit(bgep->genlock);
5381865Sdilpreet return (EIO);
5391865Sdilpreet }
5401408Srandyf #ifdef BGE_IPMI_ASF
5411408Srandyf if (bgep->asf_enabled) {
5421408Srandyf if ((bgep->asf_status == ASF_STAT_RUN) &&
5434588Sml149210 (bgep->asf_pseudostop)) {
5441408Srandyf bgep->bge_mac_state = BGE_MAC_STARTED;
5451408Srandyf mutex_exit(bgep->genlock);
5461408Srandyf return (0);
5471408Srandyf }
5481408Srandyf }
5491865Sdilpreet if (bge_reset(bgep, ASF_MODE_INIT) != DDI_SUCCESS) {
5501408Srandyf #else
5511865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) {
5521408Srandyf #endif
5531865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle);
5541865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
5551865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
5561865Sdilpreet mutex_exit(bgep->genlock);
5571865Sdilpreet return (EIO);
5581865Sdilpreet }
5591865Sdilpreet if (bge_start(bgep, B_TRUE) != DDI_SUCCESS) {
5601865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle);
5611865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
5621865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
5631865Sdilpreet mutex_exit(bgep->genlock);
5641865Sdilpreet return (EIO);
5651865Sdilpreet }
5669918SYong.Tan@Sun.COM bgep->watchdog = 0;
5671369Sdduvall bgep->bge_mac_state = BGE_MAC_STARTED;
5681369Sdduvall BGE_DEBUG(("bge_m_start($%p) done", arg));
5691408Srandyf
5701865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
5711865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
5721865Sdilpreet mutex_exit(bgep->genlock);
5731865Sdilpreet return (EIO);
5741865Sdilpreet }
5751865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
5761865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
5771865Sdilpreet mutex_exit(bgep->genlock);
5781865Sdilpreet return (EIO);
5791865Sdilpreet }
5801408Srandyf #ifdef BGE_IPMI_ASF
5811408Srandyf if (bgep->asf_enabled) {
5821408Srandyf if (bgep->asf_status != ASF_STAT_RUN) {
5831408Srandyf /* start ASF heart beat */
5841408Srandyf bgep->asf_timeout_id = timeout(bge_asf_heartbeat,
5854588Sml149210 (void *)bgep,
5864588Sml149210 drv_usectohz(BGE_ASF_HEARTBEAT_INTERVAL));
5871408Srandyf bgep->asf_status = ASF_STAT_RUN;
5881408Srandyf }
5891408Srandyf }
5901408Srandyf #endif
5911369Sdduvall mutex_exit(bgep->genlock);
5921369Sdduvall
5931369Sdduvall return (0);
5941369Sdduvall }
5951369Sdduvall
5961369Sdduvall /*
5972331Skrgopi * bge_unicst_set() -- set the physical network address
5982331Skrgopi */
5992331Skrgopi static int
6008275SEric Cheng bge_unicst_set(void *arg, const uint8_t *macaddr, int slot)
6012331Skrgopi {
6021369Sdduvall bge_t *bgep = arg; /* private device info */
6031369Sdduvall
6041369Sdduvall BGE_TRACE(("bge_m_unicst_set($%p, %s)", arg,
6054588Sml149210 ether_sprintf((void *)macaddr)));
6061369Sdduvall /*
6071369Sdduvall * Remember the new current address in the driver state
6081369Sdduvall * Sync the chip's idea of the address too ...
6091369Sdduvall */
6101369Sdduvall mutex_enter(bgep->genlock);
6111865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) {
6121865Sdilpreet /* can happen during autorecovery */
6131865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
6141865Sdilpreet mutex_exit(bgep->genlock);
6151865Sdilpreet return (EIO);
6161865Sdilpreet }
6172331Skrgopi ethaddr_copy(macaddr, bgep->curr_addr[slot].addr);
6181408Srandyf #ifdef BGE_IPMI_ASF
6191865Sdilpreet if (bge_chip_sync(bgep, B_FALSE) == DDI_FAILURE) {
6201865Sdilpreet #else
6211865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) {
6221865Sdilpreet #endif
6231865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle);
6241865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
6251865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
6261865Sdilpreet mutex_exit(bgep->genlock);
6271865Sdilpreet return (EIO);
6281865Sdilpreet }
6291865Sdilpreet #ifdef BGE_IPMI_ASF
6301408Srandyf if (bgep->asf_enabled) {
6311408Srandyf /*
6321408Srandyf * The above bge_chip_sync() function wrote the ethernet MAC
6331408Srandyf * addresses registers which destroyed the IPMI/ASF sideband.
6341408Srandyf * Here, we have to reset chip to make IPMI/ASF sideband work.
6351408Srandyf */
6361408Srandyf if (bgep->asf_status == ASF_STAT_RUN) {
6371408Srandyf /*
6381408Srandyf * We must stop ASF heart beat before bge_chip_stop(),
6391408Srandyf * otherwise some computers (ex. IBM HS20 blade server)
6401408Srandyf * may crash.
6411408Srandyf */
6421408Srandyf bge_asf_update_status(bgep);
6431408Srandyf bge_asf_stop_timer(bgep);
6441408Srandyf bgep->asf_status = ASF_STAT_STOP;
6451408Srandyf
6461408Srandyf bge_asf_pre_reset_operations(bgep, BGE_INIT_RESET);
6471408Srandyf }
6481865Sdilpreet bge_chip_stop(bgep, B_FALSE);
6491408Srandyf
6501865Sdilpreet if (bge_restart(bgep, B_FALSE) == DDI_FAILURE) {
6511865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle);
6521865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
6531865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
6541865Sdilpreet DDI_SERVICE_DEGRADED);
6551865Sdilpreet mutex_exit(bgep->genlock);
6561865Sdilpreet return (EIO);
6571865Sdilpreet }
6581865Sdilpreet
6591408Srandyf /*
6601408Srandyf * Start our ASF heartbeat counter as soon as possible.
6611408Srandyf */
6621408Srandyf if (bgep->asf_status != ASF_STAT_RUN) {
6631408Srandyf /* start ASF heart beat */
6641408Srandyf bgep->asf_timeout_id = timeout(bge_asf_heartbeat,
6654588Sml149210 (void *)bgep,
6664588Sml149210 drv_usectohz(BGE_ASF_HEARTBEAT_INTERVAL));
6671408Srandyf bgep->asf_status = ASF_STAT_RUN;
6681408Srandyf }
6691408Srandyf }
6701408Srandyf #endif
6711369Sdduvall BGE_DEBUG(("bge_m_unicst_set($%p) done", arg));
6721865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
6731865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
6741865Sdilpreet mutex_exit(bgep->genlock);
6751865Sdilpreet return (EIO);
6761865Sdilpreet }
6771865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
6781865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
6791865Sdilpreet mutex_exit(bgep->genlock);
6801865Sdilpreet return (EIO);
6811865Sdilpreet }
6821369Sdduvall mutex_exit(bgep->genlock);
6831369Sdduvall
6841369Sdduvall return (0);
6851369Sdduvall }
6861369Sdduvall
6875903Ssowmini extern void bge_wake_factotum(bge_t *);
6885903Ssowmini
6895903Ssowmini static boolean_t
6905903Ssowmini bge_param_locked(mac_prop_id_t pr_num)
6915903Ssowmini {
6925903Ssowmini /*
6935903Ssowmini * All adv_* parameters are locked (read-only) while
6945903Ssowmini * the device is in any sort of loopback mode ...
6955903Ssowmini */
6965903Ssowmini switch (pr_num) {
6976789Sam223141 case MAC_PROP_ADV_1000FDX_CAP:
6986789Sam223141 case MAC_PROP_EN_1000FDX_CAP:
6996789Sam223141 case MAC_PROP_ADV_1000HDX_CAP:
7006789Sam223141 case MAC_PROP_EN_1000HDX_CAP:
7016789Sam223141 case MAC_PROP_ADV_100FDX_CAP:
7026789Sam223141 case MAC_PROP_EN_100FDX_CAP:
7036789Sam223141 case MAC_PROP_ADV_100HDX_CAP:
7046789Sam223141 case MAC_PROP_EN_100HDX_CAP:
7056789Sam223141 case MAC_PROP_ADV_10FDX_CAP:
7066789Sam223141 case MAC_PROP_EN_10FDX_CAP:
7076789Sam223141 case MAC_PROP_ADV_10HDX_CAP:
7086789Sam223141 case MAC_PROP_EN_10HDX_CAP:
7096789Sam223141 case MAC_PROP_AUTONEG:
7106789Sam223141 case MAC_PROP_FLOWCTRL:
7115903Ssowmini return (B_TRUE);
7125903Ssowmini }
7135903Ssowmini return (B_FALSE);
7145903Ssowmini }
7155903Ssowmini /*
7165903Ssowmini * callback functions for set/get of properties
7175903Ssowmini */
7185903Ssowmini static int
7195903Ssowmini bge_m_setprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
7205903Ssowmini uint_t pr_valsize, const void *pr_val)
7215903Ssowmini {
7225903Ssowmini bge_t *bgep = barg;
7235903Ssowmini int err = 0;
7246512Ssowmini uint32_t cur_mtu, new_mtu;
7255903Ssowmini link_flowctrl_t fl;
7265903Ssowmini
7275903Ssowmini mutex_enter(bgep->genlock);
7285903Ssowmini if (bgep->param_loop_mode != BGE_LOOP_NONE &&
7295903Ssowmini bge_param_locked(pr_num)) {
7305903Ssowmini /*
7315903Ssowmini * All adv_* parameters are locked (read-only)
7325903Ssowmini * while the device is in any sort of loopback mode.
7335903Ssowmini */
7345903Ssowmini mutex_exit(bgep->genlock);
7355903Ssowmini return (EBUSY);
7365903Ssowmini }
7376512Ssowmini if ((bgep->chipid.flags & CHIP_FLAG_SERDES) &&
7386789Sam223141 ((pr_num == MAC_PROP_EN_100FDX_CAP) ||
7398118SVasumathi.Sundaram@Sun.COM (pr_num == MAC_PROP_EN_100HDX_CAP) ||
7406789Sam223141 (pr_num == MAC_PROP_EN_10FDX_CAP) ||
7416789Sam223141 (pr_num == MAC_PROP_EN_10HDX_CAP))) {
7426512Ssowmini /*
7436512Ssowmini * these properties are read/write on copper,
7446512Ssowmini * read-only and 0 on serdes
7456512Ssowmini */
7466512Ssowmini mutex_exit(bgep->genlock);
7476512Ssowmini return (ENOTSUP);
7486512Ssowmini }
7498922SYong.Tan@Sun.COM if (DEVICE_5906_SERIES_CHIPSETS(bgep) &&
7508922SYong.Tan@Sun.COM ((pr_num == MAC_PROP_EN_1000FDX_CAP) ||
7517678SYong.Tan@Sun.COM (pr_num == MAC_PROP_EN_1000HDX_CAP))) {
7527678SYong.Tan@Sun.COM mutex_exit(bgep->genlock);
7537678SYong.Tan@Sun.COM return (ENOTSUP);
7547678SYong.Tan@Sun.COM }
7556512Ssowmini
7565903Ssowmini switch (pr_num) {
7576789Sam223141 case MAC_PROP_EN_1000FDX_CAP:
7585903Ssowmini bgep->param_en_1000fdx = *(uint8_t *)pr_val;
7595903Ssowmini bgep->param_adv_1000fdx = *(uint8_t *)pr_val;
7605903Ssowmini goto reprogram;
7616789Sam223141 case MAC_PROP_EN_1000HDX_CAP:
7625903Ssowmini bgep->param_en_1000hdx = *(uint8_t *)pr_val;
7635903Ssowmini bgep->param_adv_1000hdx = *(uint8_t *)pr_val;
7645903Ssowmini goto reprogram;
7656789Sam223141 case MAC_PROP_EN_100FDX_CAP:
7665903Ssowmini bgep->param_en_100fdx = *(uint8_t *)pr_val;
7675903Ssowmini bgep->param_adv_100fdx = *(uint8_t *)pr_val;
7685903Ssowmini goto reprogram;
7696789Sam223141 case MAC_PROP_EN_100HDX_CAP:
7705903Ssowmini bgep->param_en_100hdx = *(uint8_t *)pr_val;
7715903Ssowmini bgep->param_adv_100hdx = *(uint8_t *)pr_val;
7725903Ssowmini goto reprogram;
7736789Sam223141 case MAC_PROP_EN_10FDX_CAP:
7745903Ssowmini bgep->param_en_10fdx = *(uint8_t *)pr_val;
7755903Ssowmini bgep->param_adv_10fdx = *(uint8_t *)pr_val;
7765903Ssowmini goto reprogram;
7776789Sam223141 case MAC_PROP_EN_10HDX_CAP:
7785903Ssowmini bgep->param_en_10hdx = *(uint8_t *)pr_val;
7795903Ssowmini bgep->param_adv_10hdx = *(uint8_t *)pr_val;
7805903Ssowmini reprogram:
7815903Ssowmini if (err == 0 && bge_reprogram(bgep) == IOC_INVAL)
7825903Ssowmini err = EINVAL;
7835903Ssowmini break;
7846789Sam223141 case MAC_PROP_ADV_1000FDX_CAP:
7856789Sam223141 case MAC_PROP_ADV_1000HDX_CAP:
7866789Sam223141 case MAC_PROP_ADV_100FDX_CAP:
7876789Sam223141 case MAC_PROP_ADV_100HDX_CAP:
7886789Sam223141 case MAC_PROP_ADV_10FDX_CAP:
7896789Sam223141 case MAC_PROP_ADV_10HDX_CAP:
7906789Sam223141 case MAC_PROP_STATUS:
7916789Sam223141 case MAC_PROP_SPEED:
7926789Sam223141 case MAC_PROP_DUPLEX:
7936512Ssowmini err = ENOTSUP; /* read-only prop. Can't set this */
7945903Ssowmini break;
7956789Sam223141 case MAC_PROP_AUTONEG:
7965903Ssowmini bgep->param_adv_autoneg = *(uint8_t *)pr_val;
7975903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL)
7985903Ssowmini err = EINVAL;
7995903Ssowmini break;
8006789Sam223141 case MAC_PROP_MTU:
8015903Ssowmini cur_mtu = bgep->chipid.default_mtu;
8025903Ssowmini bcopy(pr_val, &new_mtu, sizeof (new_mtu));
8036512Ssowmini
8045903Ssowmini if (new_mtu == cur_mtu) {
8055903Ssowmini err = 0;
8065903Ssowmini break;
8075903Ssowmini }
8085903Ssowmini if (new_mtu < BGE_DEFAULT_MTU ||
8095903Ssowmini new_mtu > BGE_MAXIMUM_MTU) {
8105903Ssowmini err = EINVAL;
8115903Ssowmini break;
8125903Ssowmini }
8135903Ssowmini if ((new_mtu > BGE_DEFAULT_MTU) &&
8145903Ssowmini (bgep->chipid.flags & CHIP_FLAG_NO_JUMBO)) {
8155903Ssowmini err = EINVAL;
8165903Ssowmini break;
8175903Ssowmini }
8185903Ssowmini if (bgep->bge_mac_state == BGE_MAC_STARTED) {
8195903Ssowmini err = EBUSY;
8205903Ssowmini break;
8215903Ssowmini }
8225903Ssowmini bgep->chipid.default_mtu = new_mtu;
8235903Ssowmini if (bge_chip_id_init(bgep)) {
8245903Ssowmini err = EINVAL;
8255903Ssowmini break;
8265903Ssowmini }
82711878SVenu.Iyer@Sun.COM bgep->bge_dma_error = B_TRUE;
82811878SVenu.Iyer@Sun.COM bgep->manual_reset = B_TRUE;
82911878SVenu.Iyer@Sun.COM bge_chip_stop(bgep, B_TRUE);
83011878SVenu.Iyer@Sun.COM bge_wake_factotum(bgep);
83111878SVenu.Iyer@Sun.COM err = 0;
8325903Ssowmini break;
8336789Sam223141 case MAC_PROP_FLOWCTRL:
8345903Ssowmini bcopy(pr_val, &fl, sizeof (fl));
8355903Ssowmini switch (fl) {
8365903Ssowmini default:
8376512Ssowmini err = ENOTSUP;
8385903Ssowmini break;
8395903Ssowmini case LINK_FLOWCTRL_NONE:
8405903Ssowmini bgep->param_adv_pause = 0;
8415903Ssowmini bgep->param_adv_asym_pause = 0;
8425903Ssowmini
8435903Ssowmini bgep->param_link_rx_pause = B_FALSE;
8445903Ssowmini bgep->param_link_tx_pause = B_FALSE;
8455903Ssowmini break;
8465903Ssowmini case LINK_FLOWCTRL_RX:
8475903Ssowmini bgep->param_adv_pause = 1;
8485903Ssowmini bgep->param_adv_asym_pause = 1;
8495903Ssowmini
8505903Ssowmini bgep->param_link_rx_pause = B_TRUE;
8515903Ssowmini bgep->param_link_tx_pause = B_FALSE;
8525903Ssowmini break;
8535903Ssowmini case LINK_FLOWCTRL_TX:
8545903Ssowmini bgep->param_adv_pause = 0;
8555903Ssowmini bgep->param_adv_asym_pause = 1;
8565903Ssowmini
8575903Ssowmini bgep->param_link_rx_pause = B_FALSE;
8585903Ssowmini bgep->param_link_tx_pause = B_TRUE;
8595903Ssowmini break;
8605903Ssowmini case LINK_FLOWCTRL_BI:
8615903Ssowmini bgep->param_adv_pause = 1;
8628922SYong.Tan@Sun.COM bgep->param_adv_asym_pause = 0;
8635903Ssowmini
8645903Ssowmini bgep->param_link_rx_pause = B_TRUE;
8655903Ssowmini bgep->param_link_tx_pause = B_TRUE;
8665903Ssowmini break;
8675903Ssowmini }
8685903Ssowmini
8695903Ssowmini if (err == 0) {
8705903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL)
8715903Ssowmini err = EINVAL;
8725903Ssowmini }
8735903Ssowmini
8745903Ssowmini break;
8756789Sam223141 case MAC_PROP_PRIVATE:
8765903Ssowmini err = bge_set_priv_prop(bgep, pr_name, pr_valsize,
8775903Ssowmini pr_val);
8785903Ssowmini break;
8796512Ssowmini default:
8806512Ssowmini err = ENOTSUP;
8816512Ssowmini break;
8825903Ssowmini }
8835903Ssowmini mutex_exit(bgep->genlock);
8845903Ssowmini return (err);
8855903Ssowmini }
8866512Ssowmini
8878118SVasumathi.Sundaram@Sun.COM /* ARGSUSED */
8885903Ssowmini static int
8895903Ssowmini bge_m_getprop(void *barg, const char *pr_name, mac_prop_id_t pr_num,
89011878SVenu.Iyer@Sun.COM uint_t pr_valsize, void *pr_val)
8915903Ssowmini {
8925903Ssowmini bge_t *bgep = barg;
8935903Ssowmini int err = 0;
8948118SVasumathi.Sundaram@Sun.COM
8955903Ssowmini switch (pr_num) {
8966789Sam223141 case MAC_PROP_DUPLEX:
89711878SVenu.Iyer@Sun.COM ASSERT(pr_valsize >= sizeof (link_duplex_t));
8986512Ssowmini bcopy(&bgep->param_link_duplex, pr_val,
8996512Ssowmini sizeof (link_duplex_t));
9005903Ssowmini break;
90111878SVenu.Iyer@Sun.COM case MAC_PROP_SPEED: {
90211878SVenu.Iyer@Sun.COM uint64_t speed = bgep->param_link_speed * 1000000ull;
90311878SVenu.Iyer@Sun.COM
90411878SVenu.Iyer@Sun.COM ASSERT(pr_valsize >= sizeof (speed));
9056512Ssowmini bcopy(&speed, pr_val, sizeof (speed));
9065903Ssowmini break;
90711878SVenu.Iyer@Sun.COM }
9086789Sam223141 case MAC_PROP_STATUS:
90911878SVenu.Iyer@Sun.COM ASSERT(pr_valsize >= sizeof (link_state_t));
9106512Ssowmini bcopy(&bgep->link_state, pr_val,
9116512Ssowmini sizeof (link_state_t));
9125903Ssowmini break;
9136789Sam223141 case MAC_PROP_AUTONEG:
91411878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_adv_autoneg;
9155903Ssowmini break;
91611878SVenu.Iyer@Sun.COM case MAC_PROP_FLOWCTRL: {
91711878SVenu.Iyer@Sun.COM link_flowctrl_t fl;
91811878SVenu.Iyer@Sun.COM
91911878SVenu.Iyer@Sun.COM ASSERT(pr_valsize >= sizeof (fl));
9206512Ssowmini
9215903Ssowmini if (bgep->param_link_rx_pause &&
9225903Ssowmini !bgep->param_link_tx_pause)
9235903Ssowmini fl = LINK_FLOWCTRL_RX;
9245903Ssowmini
9255903Ssowmini if (!bgep->param_link_rx_pause &&
9265903Ssowmini !bgep->param_link_tx_pause)
9275903Ssowmini fl = LINK_FLOWCTRL_NONE;
9285903Ssowmini
9295903Ssowmini if (!bgep->param_link_rx_pause &&
9305903Ssowmini bgep->param_link_tx_pause)
9315903Ssowmini fl = LINK_FLOWCTRL_TX;
9325903Ssowmini
9335903Ssowmini if (bgep->param_link_rx_pause &&
9345903Ssowmini bgep->param_link_tx_pause)
9355903Ssowmini fl = LINK_FLOWCTRL_BI;
9365903Ssowmini bcopy(&fl, pr_val, sizeof (fl));
9375903Ssowmini break;
93811878SVenu.Iyer@Sun.COM }
9396789Sam223141 case MAC_PROP_ADV_1000FDX_CAP:
94011878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_adv_1000fdx;
9415903Ssowmini break;
9426789Sam223141 case MAC_PROP_EN_1000FDX_CAP:
94311878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_en_1000fdx;
9445903Ssowmini break;
9456789Sam223141 case MAC_PROP_ADV_1000HDX_CAP:
94611878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_adv_1000hdx;
9475903Ssowmini break;
9486789Sam223141 case MAC_PROP_EN_1000HDX_CAP:
94911878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_en_1000hdx;
9505903Ssowmini break;
9516789Sam223141 case MAC_PROP_ADV_100FDX_CAP:
95211878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_adv_100fdx;
9535903Ssowmini break;
9546789Sam223141 case MAC_PROP_EN_100FDX_CAP:
95511878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_en_100fdx;
9565903Ssowmini break;
9576789Sam223141 case MAC_PROP_ADV_100HDX_CAP:
95811878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_adv_100hdx;
9595903Ssowmini break;
9606789Sam223141 case MAC_PROP_EN_100HDX_CAP:
96111878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_en_100hdx;
9625903Ssowmini break;
9636789Sam223141 case MAC_PROP_ADV_10FDX_CAP:
96411878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_adv_10fdx;
9655903Ssowmini break;
9666789Sam223141 case MAC_PROP_EN_10FDX_CAP:
96711878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_en_10fdx;
9685903Ssowmini break;
9696789Sam223141 case MAC_PROP_ADV_10HDX_CAP:
97011878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_adv_10hdx;
9715903Ssowmini break;
9726789Sam223141 case MAC_PROP_EN_10HDX_CAP:
97311878SVenu.Iyer@Sun.COM *(uint8_t *)pr_val = bgep->param_en_10hdx;
9745903Ssowmini break;
9756789Sam223141 case MAC_PROP_ADV_100T4_CAP:
9766789Sam223141 case MAC_PROP_EN_100T4_CAP:
9776512Ssowmini *(uint8_t *)pr_val = 0;
9786512Ssowmini break;
9796789Sam223141 case MAC_PROP_PRIVATE:
98011878SVenu.Iyer@Sun.COM err = bge_get_priv_prop(bgep, pr_name,
9816512Ssowmini pr_valsize, pr_val);
9826512Ssowmini return (err);
9835903Ssowmini default:
9846512Ssowmini return (ENOTSUP);
9855903Ssowmini }
9865903Ssowmini return (0);
9875903Ssowmini }
9885903Ssowmini
98911878SVenu.Iyer@Sun.COM static void
99011878SVenu.Iyer@Sun.COM bge_m_propinfo(void *barg, const char *pr_name, mac_prop_id_t pr_num,
99111878SVenu.Iyer@Sun.COM mac_prop_info_handle_t prh)
99211878SVenu.Iyer@Sun.COM {
99311878SVenu.Iyer@Sun.COM bge_t *bgep = barg;
99411878SVenu.Iyer@Sun.COM int flags = bgep->chipid.flags;
99511878SVenu.Iyer@Sun.COM
99611878SVenu.Iyer@Sun.COM /*
99711878SVenu.Iyer@Sun.COM * By default permissions are read/write unless specified
99811878SVenu.Iyer@Sun.COM * otherwise by the driver.
99911878SVenu.Iyer@Sun.COM */
100011878SVenu.Iyer@Sun.COM
100111878SVenu.Iyer@Sun.COM switch (pr_num) {
100211878SVenu.Iyer@Sun.COM case MAC_PROP_DUPLEX:
100311878SVenu.Iyer@Sun.COM case MAC_PROP_SPEED:
100411878SVenu.Iyer@Sun.COM case MAC_PROP_STATUS:
100511878SVenu.Iyer@Sun.COM case MAC_PROP_ADV_1000FDX_CAP:
100611878SVenu.Iyer@Sun.COM case MAC_PROP_ADV_1000HDX_CAP:
100711878SVenu.Iyer@Sun.COM case MAC_PROP_ADV_100FDX_CAP:
100811878SVenu.Iyer@Sun.COM case MAC_PROP_ADV_100HDX_CAP:
100911878SVenu.Iyer@Sun.COM case MAC_PROP_ADV_10FDX_CAP:
101011878SVenu.Iyer@Sun.COM case MAC_PROP_ADV_10HDX_CAP:
101111878SVenu.Iyer@Sun.COM case MAC_PROP_ADV_100T4_CAP:
101211878SVenu.Iyer@Sun.COM case MAC_PROP_EN_100T4_CAP:
101311878SVenu.Iyer@Sun.COM mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
101411878SVenu.Iyer@Sun.COM break;
101511878SVenu.Iyer@Sun.COM
101611878SVenu.Iyer@Sun.COM case MAC_PROP_EN_1000FDX_CAP:
101711878SVenu.Iyer@Sun.COM case MAC_PROP_EN_1000HDX_CAP:
101811878SVenu.Iyer@Sun.COM if (DEVICE_5906_SERIES_CHIPSETS(bgep))
101911878SVenu.Iyer@Sun.COM mac_prop_info_set_default_uint8(prh, 0);
102011878SVenu.Iyer@Sun.COM else
102111878SVenu.Iyer@Sun.COM mac_prop_info_set_default_uint8(prh, 1);
102211878SVenu.Iyer@Sun.COM break;
102311878SVenu.Iyer@Sun.COM
102411878SVenu.Iyer@Sun.COM case MAC_PROP_EN_100FDX_CAP:
102511878SVenu.Iyer@Sun.COM case MAC_PROP_EN_100HDX_CAP:
102611878SVenu.Iyer@Sun.COM case MAC_PROP_EN_10FDX_CAP:
102711878SVenu.Iyer@Sun.COM case MAC_PROP_EN_10HDX_CAP:
102811878SVenu.Iyer@Sun.COM mac_prop_info_set_default_uint8(prh,
102911878SVenu.Iyer@Sun.COM (flags & CHIP_FLAG_SERDES) ? 0 : 1);
103011878SVenu.Iyer@Sun.COM break;
103111878SVenu.Iyer@Sun.COM
103211878SVenu.Iyer@Sun.COM case MAC_PROP_AUTONEG:
103311878SVenu.Iyer@Sun.COM mac_prop_info_set_default_uint8(prh, 1);
103411878SVenu.Iyer@Sun.COM break;
103511878SVenu.Iyer@Sun.COM
103611878SVenu.Iyer@Sun.COM case MAC_PROP_FLOWCTRL:
103711878SVenu.Iyer@Sun.COM mac_prop_info_set_default_link_flowctrl(prh,
103811878SVenu.Iyer@Sun.COM LINK_FLOWCTRL_BI);
103911878SVenu.Iyer@Sun.COM break;
104011878SVenu.Iyer@Sun.COM
104111878SVenu.Iyer@Sun.COM case MAC_PROP_MTU:
104211878SVenu.Iyer@Sun.COM mac_prop_info_set_range_uint32(prh, BGE_DEFAULT_MTU,
104311878SVenu.Iyer@Sun.COM (flags & CHIP_FLAG_NO_JUMBO) ?
104411878SVenu.Iyer@Sun.COM BGE_DEFAULT_MTU : BGE_MAXIMUM_MTU);
104511878SVenu.Iyer@Sun.COM break;
104611878SVenu.Iyer@Sun.COM
104711878SVenu.Iyer@Sun.COM case MAC_PROP_PRIVATE:
104811878SVenu.Iyer@Sun.COM bge_priv_propinfo(pr_name, prh);
104911878SVenu.Iyer@Sun.COM break;
105011878SVenu.Iyer@Sun.COM }
105111878SVenu.Iyer@Sun.COM
105211878SVenu.Iyer@Sun.COM mutex_enter(bgep->genlock);
105311878SVenu.Iyer@Sun.COM if ((bgep->param_loop_mode != BGE_LOOP_NONE &&
105411878SVenu.Iyer@Sun.COM bge_param_locked(pr_num)) ||
105511878SVenu.Iyer@Sun.COM ((bgep->chipid.flags & CHIP_FLAG_SERDES) &&
105611878SVenu.Iyer@Sun.COM ((pr_num == MAC_PROP_EN_100FDX_CAP) ||
105711878SVenu.Iyer@Sun.COM (pr_num == MAC_PROP_EN_100HDX_CAP) ||
105811878SVenu.Iyer@Sun.COM (pr_num == MAC_PROP_EN_10FDX_CAP) ||
105911878SVenu.Iyer@Sun.COM (pr_num == MAC_PROP_EN_10HDX_CAP))) ||
106011878SVenu.Iyer@Sun.COM (DEVICE_5906_SERIES_CHIPSETS(bgep) &&
106111878SVenu.Iyer@Sun.COM ((pr_num == MAC_PROP_EN_1000FDX_CAP) ||
106211878SVenu.Iyer@Sun.COM (pr_num == MAC_PROP_EN_1000HDX_CAP))))
106311878SVenu.Iyer@Sun.COM mac_prop_info_set_perm(prh, MAC_PROP_PERM_READ);
106411878SVenu.Iyer@Sun.COM mutex_exit(bgep->genlock);
106511878SVenu.Iyer@Sun.COM }
106611878SVenu.Iyer@Sun.COM
10675903Ssowmini /* ARGSUSED */
10685903Ssowmini static int
10695903Ssowmini bge_set_priv_prop(bge_t *bgep, const char *pr_name, uint_t pr_valsize,
10705903Ssowmini const void *pr_val)
10715903Ssowmini {
10725903Ssowmini int err = 0;
10735903Ssowmini long result;
10745903Ssowmini
10756512Ssowmini if (strcmp(pr_name, "_adv_pause_cap") == 0) {
10766512Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
10776512Ssowmini if (result > 1 || result < 0) {
10786512Ssowmini err = EINVAL;
10796512Ssowmini } else {
10807099Syt223700 bgep->param_adv_pause = (uint32_t)result;
10816512Ssowmini if (bge_reprogram(bgep) == IOC_INVAL)
10826512Ssowmini err = EINVAL;
10836512Ssowmini }
10846512Ssowmini return (err);
10856512Ssowmini }
10866512Ssowmini if (strcmp(pr_name, "_adv_asym_pause_cap") == 0) {
10876512Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
10886512Ssowmini if (result > 1 || result < 0) {
10896512Ssowmini err = EINVAL;
10906512Ssowmini } else {
10917099Syt223700 bgep->param_adv_asym_pause = (uint32_t)result;
10926512Ssowmini if (bge_reprogram(bgep) == IOC_INVAL)
10936512Ssowmini err = EINVAL;
10946512Ssowmini }
10956512Ssowmini return (err);
10966512Ssowmini }
10975903Ssowmini if (strcmp(pr_name, "_drain_max") == 0) {
10985903Ssowmini
10995903Ssowmini /*
11005903Ssowmini * on the Tx side, we need to update the h/w register for
11015903Ssowmini * real packet transmission per packet. The drain_max parameter
11025903Ssowmini * is used to reduce the register access. This parameter
11035903Ssowmini * controls the max number of packets that we will hold before
11045903Ssowmini * updating the bge h/w to trigger h/w transmit. The bge
11055903Ssowmini * chipset usually has a max of 512 Tx descriptors, thus
11065903Ssowmini * the upper bound on drain_max is 512.
11075903Ssowmini */
11085903Ssowmini if (pr_val == NULL) {
11095903Ssowmini err = EINVAL;
11105903Ssowmini return (err);
11115903Ssowmini }
11125903Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
11135903Ssowmini if (result > 512 || result < 1)
11145903Ssowmini err = EINVAL;
11155903Ssowmini else {
11165903Ssowmini bgep->param_drain_max = (uint32_t)result;
11175903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL)
11185903Ssowmini err = EINVAL;
11195903Ssowmini }
11205903Ssowmini return (err);
11215903Ssowmini }
11225903Ssowmini if (strcmp(pr_name, "_msi_cnt") == 0) {
11235903Ssowmini
11245903Ssowmini if (pr_val == NULL) {
11255903Ssowmini err = EINVAL;
11265903Ssowmini return (err);
11275903Ssowmini }
11285903Ssowmini (void) ddi_strtol(pr_val, (char **)NULL, 0, &result);
11295903Ssowmini if (result > 7 || result < 0)
11305903Ssowmini err = EINVAL;
11315903Ssowmini else {
11325903Ssowmini bgep->param_msi_cnt = (uint32_t)result;
11335903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL)
11345903Ssowmini err = EINVAL;
11355903Ssowmini }
11365903Ssowmini return (err);
11375903Ssowmini }
11389731SYong.Tan@Sun.COM if (strcmp(pr_name, "_rx_intr_coalesce_blank_time") == 0) {
11399731SYong.Tan@Sun.COM if (ddi_strtol(pr_val, (char **)NULL, 0, &result) != 0)
11409731SYong.Tan@Sun.COM return (EINVAL);
11419731SYong.Tan@Sun.COM if (result < 0)
11429731SYong.Tan@Sun.COM err = EINVAL;
11439731SYong.Tan@Sun.COM else {
11449731SYong.Tan@Sun.COM bgep->chipid.rx_ticks_norm = (uint32_t)result;
11459731SYong.Tan@Sun.COM bge_chip_coalesce_update(bgep);
11469731SYong.Tan@Sun.COM }
11479731SYong.Tan@Sun.COM return (err);
11489731SYong.Tan@Sun.COM }
11499731SYong.Tan@Sun.COM
11509731SYong.Tan@Sun.COM if (strcmp(pr_name, "_rx_intr_coalesce_pkt_cnt") == 0) {
11516512Ssowmini if (ddi_strtol(pr_val, (char **)NULL, 0, &result) != 0)
11525903Ssowmini return (EINVAL);
11535903Ssowmini
11549731SYong.Tan@Sun.COM if (result < 0)
11559731SYong.Tan@Sun.COM err = EINVAL;
11569731SYong.Tan@Sun.COM else {
11579731SYong.Tan@Sun.COM bgep->chipid.rx_count_norm = (uint32_t)result;
11589731SYong.Tan@Sun.COM bge_chip_coalesce_update(bgep);
11599731SYong.Tan@Sun.COM }
11609731SYong.Tan@Sun.COM return (err);
11615903Ssowmini }
11629731SYong.Tan@Sun.COM if (strcmp(pr_name, "_tx_intr_coalesce_blank_time") == 0) {
11635903Ssowmini if (ddi_strtol(pr_val, (char **)NULL, 0, &result) != 0)
11645903Ssowmini return (EINVAL);
11659731SYong.Tan@Sun.COM if (result < 0)
11669731SYong.Tan@Sun.COM err = EINVAL;
11679731SYong.Tan@Sun.COM else {
11689731SYong.Tan@Sun.COM bgep->chipid.tx_ticks_norm = (uint32_t)result;
11699731SYong.Tan@Sun.COM bge_chip_coalesce_update(bgep);
11709731SYong.Tan@Sun.COM }
11719731SYong.Tan@Sun.COM return (err);
11729731SYong.Tan@Sun.COM }
11739731SYong.Tan@Sun.COM
11749731SYong.Tan@Sun.COM if (strcmp(pr_name, "_tx_intr_coalesce_pkt_cnt") == 0) {
11759731SYong.Tan@Sun.COM if (ddi_strtol(pr_val, (char **)NULL, 0, &result) != 0)
11769731SYong.Tan@Sun.COM return (EINVAL);
11779731SYong.Tan@Sun.COM
11789731SYong.Tan@Sun.COM if (result < 0)
11799731SYong.Tan@Sun.COM err = EINVAL;
11809731SYong.Tan@Sun.COM else {
11819731SYong.Tan@Sun.COM bgep->chipid.tx_count_norm = (uint32_t)result;
11829731SYong.Tan@Sun.COM bge_chip_coalesce_update(bgep);
11839731SYong.Tan@Sun.COM }
11849731SYong.Tan@Sun.COM return (err);
11855903Ssowmini }
11866512Ssowmini return (ENOTSUP);
11875903Ssowmini }
11885903Ssowmini
11895903Ssowmini static int
119011878SVenu.Iyer@Sun.COM bge_get_priv_prop(bge_t *bge, const char *pr_name, uint_t pr_valsize,
119111878SVenu.Iyer@Sun.COM void *pr_val)
11925903Ssowmini {
11936512Ssowmini int value;
11946512Ssowmini
119511878SVenu.Iyer@Sun.COM if (strcmp(pr_name, "_adv_pause_cap") == 0)
119611878SVenu.Iyer@Sun.COM value = bge->param_adv_pause;
119711878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_adv_asym_pause_cap") == 0)
119811878SVenu.Iyer@Sun.COM value = bge->param_adv_asym_pause;
119911878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_drain_max") == 0)
120011878SVenu.Iyer@Sun.COM value = bge->param_drain_max;
120111878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_msi_cnt") == 0)
120211878SVenu.Iyer@Sun.COM value = bge->param_msi_cnt;
120311878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_rx_intr_coalesce_blank_time") == 0)
120411878SVenu.Iyer@Sun.COM value = bge->chipid.rx_ticks_norm;
120511878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_tx_intr_coalesce_blank_time") == 0)
120611878SVenu.Iyer@Sun.COM value = bge->chipid.tx_ticks_norm;
120711878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_rx_intr_coalesce_pkt_cnt") == 0)
120811878SVenu.Iyer@Sun.COM value = bge->chipid.rx_count_norm;
120911878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_tx_intr_coalesce_pkt_cnt") == 0)
121011878SVenu.Iyer@Sun.COM value = bge->chipid.tx_count_norm;
121111878SVenu.Iyer@Sun.COM else
121211878SVenu.Iyer@Sun.COM return (ENOTSUP);
121311878SVenu.Iyer@Sun.COM
121411878SVenu.Iyer@Sun.COM (void) snprintf(pr_val, pr_valsize, "%d", value);
121511878SVenu.Iyer@Sun.COM return (0);
121611878SVenu.Iyer@Sun.COM }
121711878SVenu.Iyer@Sun.COM
121811878SVenu.Iyer@Sun.COM static void
121911878SVenu.Iyer@Sun.COM bge_priv_propinfo(const char *pr_name, mac_prop_info_handle_t mph)
122011878SVenu.Iyer@Sun.COM {
122111878SVenu.Iyer@Sun.COM char valstr[64];
122211878SVenu.Iyer@Sun.COM int value;
122311878SVenu.Iyer@Sun.COM
122411878SVenu.Iyer@Sun.COM if (strcmp(pr_name, "_adv_pause_cap") == 0)
122511878SVenu.Iyer@Sun.COM value = 1;
122611878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_adv_asym_pause_cap") == 0)
122711878SVenu.Iyer@Sun.COM value = 1;
122811878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_drain_max") == 0)
122911878SVenu.Iyer@Sun.COM value = 64;
123011878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_msi_cnt") == 0)
123111878SVenu.Iyer@Sun.COM value = 0;
123211878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_rx_intr_coalesce_blank_time") == 0)
123311878SVenu.Iyer@Sun.COM value = bge_rx_ticks_norm;
123411878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_tx_intr_coalesce_blank_time") == 0)
123511878SVenu.Iyer@Sun.COM value = bge_tx_ticks_norm;
123611878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_rx_intr_coalesce_pkt_cnt") == 0)
123711878SVenu.Iyer@Sun.COM value = bge_rx_count_norm;
123811878SVenu.Iyer@Sun.COM else if (strcmp(pr_name, "_tx_intr_coalesce_pkt_cnt") == 0)
123911878SVenu.Iyer@Sun.COM value = bge_tx_count_norm;
124011878SVenu.Iyer@Sun.COM else
124111878SVenu.Iyer@Sun.COM return;
124211878SVenu.Iyer@Sun.COM
124311878SVenu.Iyer@Sun.COM (void) snprintf(valstr, sizeof (valstr), "%d", value);
124411878SVenu.Iyer@Sun.COM mac_prop_info_set_default_str(mph, valstr);
12455903Ssowmini }
12465903Ssowmini
12472331Skrgopi /*
12481369Sdduvall * Compute the index of the required bit in the multicast hash map.
12491369Sdduvall * This must mirror the way the hardware actually does it!
12501369Sdduvall * See Broadcom document 570X-PG102-R page 125.
12511369Sdduvall */
12521369Sdduvall static uint32_t
12531369Sdduvall bge_hash_index(const uint8_t *mca)
12541369Sdduvall {
12551369Sdduvall uint32_t hash;
12561369Sdduvall
12571369Sdduvall CRC32(hash, mca, ETHERADDRL, -1U, crc32_table);
12581369Sdduvall
12591369Sdduvall return (hash);
12601369Sdduvall }
12611369Sdduvall
12621369Sdduvall /*
12631369Sdduvall * bge_m_multicst_add() -- enable/disable a multicast address
12641369Sdduvall */
12651369Sdduvall static int
12661369Sdduvall bge_m_multicst(void *arg, boolean_t add, const uint8_t *mca)
12671369Sdduvall {
12681369Sdduvall bge_t *bgep = arg; /* private device info */
12691369Sdduvall uint32_t hash;
12701369Sdduvall uint32_t index;
12711369Sdduvall uint32_t word;
12721369Sdduvall uint32_t bit;
12731369Sdduvall uint8_t *refp;
12741369Sdduvall
12751369Sdduvall BGE_TRACE(("bge_m_multicst($%p, %s, %s)", arg,
12764588Sml149210 (add) ? "add" : "remove", ether_sprintf((void *)mca)));
12771369Sdduvall
12781369Sdduvall /*
12791369Sdduvall * Precalculate all required masks, pointers etc ...
12801369Sdduvall */
12811369Sdduvall hash = bge_hash_index(mca);
12821369Sdduvall index = hash % BGE_HASH_TABLE_SIZE;
12831369Sdduvall word = index/32u;
12841369Sdduvall bit = 1 << (index % 32u);
12851369Sdduvall refp = &bgep->mcast_refs[index];
12861369Sdduvall
12871369Sdduvall BGE_DEBUG(("bge_m_multicst: hash 0x%x index %d (%d:0x%x) = %d",
12884588Sml149210 hash, index, word, bit, *refp));
12891369Sdduvall
12901369Sdduvall /*
12911369Sdduvall * We must set the appropriate bit in the hash map (and the
12921369Sdduvall * corresponding h/w register) when the refcount goes from 0
12931369Sdduvall * to >0, and clear it when the last ref goes away (refcount
12941369Sdduvall * goes from >0 back to 0). If we change the hash map, we
12951369Sdduvall * must also update the chip's hardware map registers.
12961369Sdduvall */
12971369Sdduvall mutex_enter(bgep->genlock);
12981865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) {
12991865Sdilpreet /* can happen during autorecovery */
13001865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
13011865Sdilpreet mutex_exit(bgep->genlock);
13021865Sdilpreet return (EIO);
13031865Sdilpreet }
13041369Sdduvall if (add) {
13051369Sdduvall if ((*refp)++ == 0) {
13061369Sdduvall bgep->mcast_hash[word] |= bit;
13071408Srandyf #ifdef BGE_IPMI_ASF
13081865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) {
13091408Srandyf #else
13101865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) {
13111408Srandyf #endif
13121865Sdilpreet (void) bge_check_acc_handle(bgep,
13131865Sdilpreet bgep->cfg_handle);
13141865Sdilpreet (void) bge_check_acc_handle(bgep,
13151865Sdilpreet bgep->io_handle);
13161865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
13171865Sdilpreet DDI_SERVICE_DEGRADED);
13181865Sdilpreet mutex_exit(bgep->genlock);
13191865Sdilpreet return (EIO);
13201865Sdilpreet }
13211369Sdduvall }
13221369Sdduvall } else {
13231369Sdduvall if (--(*refp) == 0) {
13241369Sdduvall bgep->mcast_hash[word] &= ~bit;
13251408Srandyf #ifdef BGE_IPMI_ASF
13261865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) {
13271408Srandyf #else
13281865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) {
13291408Srandyf #endif
13301865Sdilpreet (void) bge_check_acc_handle(bgep,
13311865Sdilpreet bgep->cfg_handle);
13321865Sdilpreet (void) bge_check_acc_handle(bgep,
13331865Sdilpreet bgep->io_handle);
13341865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
13351865Sdilpreet DDI_SERVICE_DEGRADED);
13361865Sdilpreet mutex_exit(bgep->genlock);
13371865Sdilpreet return (EIO);
13381865Sdilpreet }
13391369Sdduvall }
13401369Sdduvall }
13411369Sdduvall BGE_DEBUG(("bge_m_multicst($%p) done", arg));
13421865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
13431865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
13441865Sdilpreet mutex_exit(bgep->genlock);
13451865Sdilpreet return (EIO);
13461865Sdilpreet }
13471865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
13481865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
13491865Sdilpreet mutex_exit(bgep->genlock);
13501865Sdilpreet return (EIO);
13511865Sdilpreet }
13521369Sdduvall mutex_exit(bgep->genlock);
13531369Sdduvall
13541369Sdduvall return (0);
13551369Sdduvall }
13561369Sdduvall
13571369Sdduvall /*
13581369Sdduvall * bge_m_promisc() -- set or reset promiscuous mode on the board
13591369Sdduvall *
13601369Sdduvall * Program the hardware to enable/disable promiscuous and/or
13611369Sdduvall * receive-all-multicast modes.
13621369Sdduvall */
13631369Sdduvall static int
13641369Sdduvall bge_m_promisc(void *arg, boolean_t on)
13651369Sdduvall {
13661369Sdduvall bge_t *bgep = arg;
13671369Sdduvall
13681369Sdduvall BGE_TRACE(("bge_m_promisc_set($%p, %d)", arg, on));
13691369Sdduvall
13701369Sdduvall /*
13711369Sdduvall * Store MAC layer specified mode and pass to chip layer to update h/w
13721369Sdduvall */
13731369Sdduvall mutex_enter(bgep->genlock);
13741865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) {
13751865Sdilpreet /* can happen during autorecovery */
13761865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
13771865Sdilpreet mutex_exit(bgep->genlock);
13781865Sdilpreet return (EIO);
13791865Sdilpreet }
13801369Sdduvall bgep->promisc = on;
13811408Srandyf #ifdef BGE_IPMI_ASF
13821865Sdilpreet if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) {
13831408Srandyf #else
13841865Sdilpreet if (bge_chip_sync(bgep) == DDI_FAILURE) {
13851408Srandyf #endif
13861865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle);
13871865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
13881865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
13891865Sdilpreet mutex_exit(bgep->genlock);
13901865Sdilpreet return (EIO);
13911865Sdilpreet }
13921369Sdduvall BGE_DEBUG(("bge_m_promisc_set($%p) done", arg));
13931865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
13941865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
13951865Sdilpreet mutex_exit(bgep->genlock);
13961865Sdilpreet return (EIO);
13971865Sdilpreet }
13981865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
13991865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
14001865Sdilpreet mutex_exit(bgep->genlock);
14011865Sdilpreet return (EIO);
14021865Sdilpreet }
14031369Sdduvall mutex_exit(bgep->genlock);
14041369Sdduvall return (0);
14051369Sdduvall }
14061369Sdduvall
14078275SEric Cheng /*
14088275SEric Cheng * Find the slot for the specified unicast address
14098275SEric Cheng */
14108275SEric Cheng int
14118275SEric Cheng bge_unicst_find(bge_t *bgep, const uint8_t *mac_addr)
14128275SEric Cheng {
14138275SEric Cheng int slot;
14148275SEric Cheng
14158275SEric Cheng ASSERT(mutex_owned(bgep->genlock));
14168275SEric Cheng
14178275SEric Cheng for (slot = 0; slot < bgep->unicst_addr_total; slot++) {
14188275SEric Cheng if (bcmp(bgep->curr_addr[slot].addr, mac_addr, ETHERADDRL) == 0)
14198275SEric Cheng return (slot);
14208275SEric Cheng }
14218275SEric Cheng
14228275SEric Cheng return (-1);
14238275SEric Cheng }
14248275SEric Cheng
14258275SEric Cheng /*
14268275SEric Cheng * Programs the classifier to start steering packets matching 'mac_addr' to the
14278275SEric Cheng * specified ring 'arg'.
14288275SEric Cheng */
14298275SEric Cheng static int
14308275SEric Cheng bge_addmac(void *arg, const uint8_t *mac_addr)
14318275SEric Cheng {
14328275SEric Cheng recv_ring_t *rrp = (recv_ring_t *)arg;
14338275SEric Cheng bge_t *bgep = rrp->bgep;
14348275SEric Cheng bge_recv_rule_t *rulep = bgep->recv_rules;
14358275SEric Cheng bge_rule_info_t *rinfop = NULL;
14368275SEric Cheng uint8_t ring = (uint8_t)(rrp - bgep->recv) + 1;
14378275SEric Cheng int i;
14388275SEric Cheng uint16_t tmp16;
14398275SEric Cheng uint32_t tmp32;
14408275SEric Cheng int slot;
14418275SEric Cheng int err;
14428275SEric Cheng
14438275SEric Cheng mutex_enter(bgep->genlock);
14448275SEric Cheng if (bgep->unicst_addr_avail == 0) {
14458275SEric Cheng mutex_exit(bgep->genlock);
14468275SEric Cheng return (ENOSPC);
14478275SEric Cheng }
14488275SEric Cheng
14498275SEric Cheng /*
14508275SEric Cheng * First add the unicast address to a available slot.
14518275SEric Cheng */
14528275SEric Cheng slot = bge_unicst_find(bgep, mac_addr);
14538275SEric Cheng ASSERT(slot == -1);
14548275SEric Cheng
14558275SEric Cheng for (slot = 0; slot < bgep->unicst_addr_total; slot++) {
14568275SEric Cheng if (!bgep->curr_addr[slot].set) {
14578275SEric Cheng bgep->curr_addr[slot].set = B_TRUE;
14588275SEric Cheng break;
14598275SEric Cheng }
14608275SEric Cheng }
14618275SEric Cheng
14628275SEric Cheng ASSERT(slot < bgep->unicst_addr_total);
14638275SEric Cheng bgep->unicst_addr_avail--;
14648275SEric Cheng mutex_exit(bgep->genlock);
14658275SEric Cheng
14668275SEric Cheng if ((err = bge_unicst_set(bgep, mac_addr, slot)) != 0)
14678275SEric Cheng goto fail;
14688275SEric Cheng
14698275SEric Cheng /* A rule is already here. Deny this. */
14708275SEric Cheng if (rrp->mac_addr_rule != NULL) {
14718275SEric Cheng err = ether_cmp(mac_addr, rrp->mac_addr_val) ? EEXIST : EBUSY;
14728275SEric Cheng goto fail;
14738275SEric Cheng }
14748275SEric Cheng
14758275SEric Cheng /*
14768275SEric Cheng * Allocate a bge_rule_info_t to keep track of which rule slots
14778275SEric Cheng * are being used.
14788275SEric Cheng */
14798275SEric Cheng rinfop = kmem_zalloc(sizeof (bge_rule_info_t), KM_NOSLEEP);
14808275SEric Cheng if (rinfop == NULL) {
14818275SEric Cheng err = ENOMEM;
14828275SEric Cheng goto fail;
14838275SEric Cheng }
14848275SEric Cheng
14858275SEric Cheng /*
14868275SEric Cheng * Look for the starting slot to place the rules.
14878275SEric Cheng * The two slots we reserve must be contiguous.
14888275SEric Cheng */
14898275SEric Cheng for (i = 0; i + 1 < RECV_RULES_NUM_MAX; i++)
14908275SEric Cheng if ((rulep[i].control & RECV_RULE_CTL_ENABLE) == 0 &&
14918275SEric Cheng (rulep[i+1].control & RECV_RULE_CTL_ENABLE) == 0)
14928275SEric Cheng break;
14938275SEric Cheng
14948275SEric Cheng ASSERT(i + 1 < RECV_RULES_NUM_MAX);
14958275SEric Cheng
14968275SEric Cheng bcopy(mac_addr, &tmp32, sizeof (tmp32));
14978275SEric Cheng rulep[i].mask_value = ntohl(tmp32);
14988275SEric Cheng rulep[i].control = RULE_DEST_MAC_1(ring) | RECV_RULE_CTL_AND;
14998275SEric Cheng bge_reg_put32(bgep, RECV_RULE_MASK_REG(i), rulep[i].mask_value);
15008275SEric Cheng bge_reg_put32(bgep, RECV_RULE_CONTROL_REG(i), rulep[i].control);
15018275SEric Cheng
15028275SEric Cheng bcopy(mac_addr + 4, &tmp16, sizeof (tmp16));
15038275SEric Cheng rulep[i+1].mask_value = 0xffff0000 | ntohs(tmp16);
15048275SEric Cheng rulep[i+1].control = RULE_DEST_MAC_2(ring);
15058275SEric Cheng bge_reg_put32(bgep, RECV_RULE_MASK_REG(i+1), rulep[i+1].mask_value);
15068275SEric Cheng bge_reg_put32(bgep, RECV_RULE_CONTROL_REG(i+1), rulep[i+1].control);
15078275SEric Cheng rinfop->start = i;
15088275SEric Cheng rinfop->count = 2;
15098275SEric Cheng
15108275SEric Cheng rrp->mac_addr_rule = rinfop;
15118275SEric Cheng bcopy(mac_addr, rrp->mac_addr_val, ETHERADDRL);
15128275SEric Cheng
15138275SEric Cheng return (0);
15148275SEric Cheng
15158275SEric Cheng fail:
15168275SEric Cheng /* Clear the address just set */
15178275SEric Cheng (void) bge_unicst_set(bgep, zero_addr, slot);
15188275SEric Cheng mutex_enter(bgep->genlock);
15198275SEric Cheng bgep->curr_addr[slot].set = B_FALSE;
15208275SEric Cheng bgep->unicst_addr_avail++;
15218275SEric Cheng mutex_exit(bgep->genlock);
15228275SEric Cheng
15238275SEric Cheng return (err);
15248275SEric Cheng }
15258275SEric Cheng
15268275SEric Cheng /*
15278275SEric Cheng * Stop classifying packets matching the MAC address to the specified ring.
15288275SEric Cheng */
15298275SEric Cheng static int
15308275SEric Cheng bge_remmac(void *arg, const uint8_t *mac_addr)
15318275SEric Cheng {
15328275SEric Cheng recv_ring_t *rrp = (recv_ring_t *)arg;
15338275SEric Cheng bge_t *bgep = rrp->bgep;
15348275SEric Cheng bge_recv_rule_t *rulep = bgep->recv_rules;
15358275SEric Cheng bge_rule_info_t *rinfop = rrp->mac_addr_rule;
15368275SEric Cheng int start;
15378275SEric Cheng int slot;
15388275SEric Cheng int err;
15398275SEric Cheng
15408275SEric Cheng /*
15418275SEric Cheng * Remove the MAC address from its slot.
15428275SEric Cheng */
15438275SEric Cheng mutex_enter(bgep->genlock);
15448275SEric Cheng slot = bge_unicst_find(bgep, mac_addr);
15458275SEric Cheng if (slot == -1) {
15468275SEric Cheng mutex_exit(bgep->genlock);
15478275SEric Cheng return (EINVAL);
15488275SEric Cheng }
15498275SEric Cheng
15508275SEric Cheng ASSERT(bgep->curr_addr[slot].set);
15518275SEric Cheng mutex_exit(bgep->genlock);
15528275SEric Cheng
15538275SEric Cheng if ((err = bge_unicst_set(bgep, zero_addr, slot)) != 0)
15548275SEric Cheng return (err);
15558275SEric Cheng
15568275SEric Cheng if (rinfop == NULL || ether_cmp(mac_addr, rrp->mac_addr_val) != 0)
15578275SEric Cheng return (EINVAL);
15588275SEric Cheng
15598275SEric Cheng start = rinfop->start;
15608275SEric Cheng rulep[start].mask_value = 0;
15618275SEric Cheng rulep[start].control = 0;
15628275SEric Cheng bge_reg_put32(bgep, RECV_RULE_MASK_REG(start), rulep[start].mask_value);
15638275SEric Cheng bge_reg_put32(bgep, RECV_RULE_CONTROL_REG(start), rulep[start].control);
15648275SEric Cheng start++;
15658275SEric Cheng rulep[start].mask_value = 0;
15668275SEric Cheng rulep[start].control = 0;
15678275SEric Cheng bge_reg_put32(bgep, RECV_RULE_MASK_REG(start), rulep[start].mask_value);
15688275SEric Cheng bge_reg_put32(bgep, RECV_RULE_CONTROL_REG(start), rulep[start].control);
15698275SEric Cheng
15708275SEric Cheng kmem_free(rinfop, sizeof (bge_rule_info_t));
15718275SEric Cheng rrp->mac_addr_rule = NULL;
15728275SEric Cheng bzero(rrp->mac_addr_val, ETHERADDRL);
15738275SEric Cheng
15748275SEric Cheng mutex_enter(bgep->genlock);
15758275SEric Cheng bgep->curr_addr[slot].set = B_FALSE;
15768275SEric Cheng bgep->unicst_addr_avail++;
15778275SEric Cheng mutex_exit(bgep->genlock);
15788275SEric Cheng
15798275SEric Cheng return (0);
15808275SEric Cheng }
15818275SEric Cheng
15828275SEric Cheng static int
15838275SEric Cheng bge_flag_intr_enable(mac_intr_handle_t ih)
15848275SEric Cheng {
15858275SEric Cheng recv_ring_t *rrp = (recv_ring_t *)ih;
15868275SEric Cheng bge_t *bgep = rrp->bgep;
15878275SEric Cheng
15888275SEric Cheng mutex_enter(bgep->genlock);
15898275SEric Cheng rrp->poll_flag = 0;
15908275SEric Cheng mutex_exit(bgep->genlock);
15918275SEric Cheng
15928275SEric Cheng return (0);
15938275SEric Cheng }
15948275SEric Cheng
15958275SEric Cheng static int
15968275SEric Cheng bge_flag_intr_disable(mac_intr_handle_t ih)
15978275SEric Cheng {
15988275SEric Cheng recv_ring_t *rrp = (recv_ring_t *)ih;
15998275SEric Cheng bge_t *bgep = rrp->bgep;
16008275SEric Cheng
16018275SEric Cheng mutex_enter(bgep->genlock);
16028275SEric Cheng rrp->poll_flag = 1;
16038275SEric Cheng mutex_exit(bgep->genlock);
16048275SEric Cheng
16058275SEric Cheng return (0);
16068275SEric Cheng }
16078275SEric Cheng
16088275SEric Cheng static int
16098275SEric Cheng bge_ring_start(mac_ring_driver_t rh, uint64_t mr_gen_num)
16108275SEric Cheng {
16118275SEric Cheng recv_ring_t *rx_ring;
16128275SEric Cheng
16138275SEric Cheng rx_ring = (recv_ring_t *)rh;
16148275SEric Cheng mutex_enter(rx_ring->rx_lock);
16158275SEric Cheng rx_ring->ring_gen_num = mr_gen_num;
16168275SEric Cheng mutex_exit(rx_ring->rx_lock);
16178275SEric Cheng return (0);
16188275SEric Cheng }
16198275SEric Cheng
16208275SEric Cheng
16218275SEric Cheng /*
16228275SEric Cheng * Callback funtion for MAC layer to register all rings
16238275SEric Cheng * for given ring_group, noted by rg_index.
16248275SEric Cheng */
16258275SEric Cheng void
16268275SEric Cheng bge_fill_ring(void *arg, mac_ring_type_t rtype, const int rg_index,
16278275SEric Cheng const int index, mac_ring_info_t *infop, mac_ring_handle_t rh)
16288275SEric Cheng {
16298275SEric Cheng bge_t *bgep = arg;
16308275SEric Cheng mac_intr_t *mintr;
16318275SEric Cheng
16328275SEric Cheng switch (rtype) {
16338275SEric Cheng case MAC_RING_TYPE_RX: {
16348275SEric Cheng recv_ring_t *rx_ring;
16358275SEric Cheng ASSERT(rg_index >= 0 && rg_index < MIN(bgep->chipid.rx_rings,
16368275SEric Cheng MAC_ADDRESS_REGS_MAX) && index == 0);
16378275SEric Cheng
16388275SEric Cheng rx_ring = &bgep->recv[rg_index];
16398275SEric Cheng rx_ring->ring_handle = rh;
16408275SEric Cheng
16418275SEric Cheng infop->mri_driver = (mac_ring_driver_t)rx_ring;
16428275SEric Cheng infop->mri_start = bge_ring_start;
16438275SEric Cheng infop->mri_stop = NULL;
16448275SEric Cheng infop->mri_poll = bge_poll_ring;
164511878SVenu.Iyer@Sun.COM infop->mri_stat = bge_rx_ring_stat;
16468275SEric Cheng
16478275SEric Cheng mintr = &infop->mri_intr;
16488275SEric Cheng mintr->mi_handle = (mac_intr_handle_t)rx_ring;
16498275SEric Cheng mintr->mi_enable = bge_flag_intr_enable;
16508275SEric Cheng mintr->mi_disable = bge_flag_intr_disable;
16518275SEric Cheng
16528275SEric Cheng break;
16538275SEric Cheng }
16548275SEric Cheng case MAC_RING_TYPE_TX:
16558275SEric Cheng default:
16568275SEric Cheng ASSERT(0);
16578275SEric Cheng break;
16588275SEric Cheng }
16598275SEric Cheng }
16608275SEric Cheng
16618275SEric Cheng /*
16628275SEric Cheng * Fill infop passed as argument
16638275SEric Cheng * fill in respective ring_group info
16648275SEric Cheng * Each group has a single ring in it. We keep it simple
16658275SEric Cheng * and use the same internal handle for rings and groups.
16668275SEric Cheng */
16678275SEric Cheng void
16688275SEric Cheng bge_fill_group(void *arg, mac_ring_type_t rtype, const int rg_index,
16698275SEric Cheng mac_group_info_t *infop, mac_group_handle_t gh)
16708275SEric Cheng {
16718275SEric Cheng bge_t *bgep = arg;
16728275SEric Cheng
16738275SEric Cheng switch (rtype) {
16748275SEric Cheng case MAC_RING_TYPE_RX: {
16758275SEric Cheng recv_ring_t *rx_ring;
16768275SEric Cheng
16778275SEric Cheng ASSERT(rg_index >= 0 && rg_index < MIN(bgep->chipid.rx_rings,
16788275SEric Cheng MAC_ADDRESS_REGS_MAX));
16798275SEric Cheng rx_ring = &bgep->recv[rg_index];
16808275SEric Cheng rx_ring->ring_group_handle = gh;
16818275SEric Cheng
16828275SEric Cheng infop->mgi_driver = (mac_group_driver_t)rx_ring;
16838275SEric Cheng infop->mgi_start = NULL;
16848275SEric Cheng infop->mgi_stop = NULL;
16858275SEric Cheng infop->mgi_addmac = bge_addmac;
16868275SEric Cheng infop->mgi_remmac = bge_remmac;
16878275SEric Cheng infop->mgi_count = 1;
16888275SEric Cheng break;
16898275SEric Cheng }
16908275SEric Cheng case MAC_RING_TYPE_TX:
16918275SEric Cheng default:
16928275SEric Cheng ASSERT(0);
16938275SEric Cheng break;
16948275SEric Cheng }
16958275SEric Cheng }
16968275SEric Cheng
16972311Sseb /*ARGSUSED*/
16982311Sseb static boolean_t
16992311Sseb bge_m_getcapab(void *arg, mac_capab_t cap, void *cap_data)
17002311Sseb {
17012331Skrgopi bge_t *bgep = arg;
17022331Skrgopi
17032311Sseb switch (cap) {
17042311Sseb case MAC_CAPAB_HCKSUM: {
17052311Sseb uint32_t *txflags = cap_data;
17062311Sseb
17072311Sseb *txflags = HCKSUM_INET_FULL_V4 | HCKSUM_IPHDRCKSUM;
17082311Sseb break;
17092311Sseb }
17108275SEric Cheng case MAC_CAPAB_RINGS: {
17118275SEric Cheng mac_capab_rings_t *cap_rings = cap_data;
17128275SEric Cheng
17138275SEric Cheng /* Temporarily disable multiple tx rings. */
17148275SEric Cheng if (cap_rings->mr_type != MAC_RING_TYPE_RX)
17158275SEric Cheng return (B_FALSE);
17168275SEric Cheng
17178275SEric Cheng cap_rings->mr_group_type = MAC_GROUP_TYPE_STATIC;
17188275SEric Cheng cap_rings->mr_rnum = cap_rings->mr_gnum =
17198275SEric Cheng MIN(bgep->chipid.rx_rings, MAC_ADDRESS_REGS_MAX);
17208275SEric Cheng cap_rings->mr_rget = bge_fill_ring;
17218275SEric Cheng cap_rings->mr_gget = bge_fill_group;
17222331Skrgopi break;
17232331Skrgopi }
17242311Sseb default:
17252311Sseb return (B_FALSE);
17262311Sseb }
17272311Sseb return (B_TRUE);
17282311Sseb }
17292311Sseb
17301369Sdduvall /*
17311369Sdduvall * Loopback ioctl code
17321369Sdduvall */
17331369Sdduvall
17341369Sdduvall static lb_property_t loopmodes[] = {
17351369Sdduvall { normal, "normal", BGE_LOOP_NONE },
17361369Sdduvall { external, "1000Mbps", BGE_LOOP_EXTERNAL_1000 },
17371369Sdduvall { external, "100Mbps", BGE_LOOP_EXTERNAL_100 },
17381369Sdduvall { external, "10Mbps", BGE_LOOP_EXTERNAL_10 },
17391369Sdduvall { internal, "PHY", BGE_LOOP_INTERNAL_PHY },
17401369Sdduvall { internal, "MAC", BGE_LOOP_INTERNAL_MAC }
17411369Sdduvall };
17421369Sdduvall
17431369Sdduvall static enum ioc_reply
17441369Sdduvall bge_set_loop_mode(bge_t *bgep, uint32_t mode)
17451369Sdduvall {
17461369Sdduvall /*
17471369Sdduvall * If the mode isn't being changed, there's nothing to do ...
17481369Sdduvall */
17491369Sdduvall if (mode == bgep->param_loop_mode)
17501369Sdduvall return (IOC_ACK);
17511369Sdduvall
17521369Sdduvall /*
17531369Sdduvall * Validate the requested mode and prepare a suitable message
17541369Sdduvall * to explain the link down/up cycle that the change will
17551369Sdduvall * probably induce ...
17561369Sdduvall */
17571369Sdduvall switch (mode) {
17581369Sdduvall default:
17591369Sdduvall return (IOC_INVAL);
17601369Sdduvall
17611369Sdduvall case BGE_LOOP_NONE:
17621369Sdduvall case BGE_LOOP_EXTERNAL_1000:
17631369Sdduvall case BGE_LOOP_EXTERNAL_100:
17641369Sdduvall case BGE_LOOP_EXTERNAL_10:
17651369Sdduvall case BGE_LOOP_INTERNAL_PHY:
17661369Sdduvall case BGE_LOOP_INTERNAL_MAC:
17671369Sdduvall break;
17681369Sdduvall }
17691369Sdduvall
17701369Sdduvall /*
17711369Sdduvall * All OK; tell the caller to reprogram
17721369Sdduvall * the PHY and/or MAC for the new mode ...
17731369Sdduvall */
17741369Sdduvall bgep->param_loop_mode = mode;
17751369Sdduvall return (IOC_RESTART_ACK);
17761369Sdduvall }
17771369Sdduvall
17781369Sdduvall static enum ioc_reply
17791369Sdduvall bge_loop_ioctl(bge_t *bgep, queue_t *wq, mblk_t *mp, struct iocblk *iocp)
17801369Sdduvall {
17811369Sdduvall lb_info_sz_t *lbsp;
17821369Sdduvall lb_property_t *lbpp;
17831369Sdduvall uint32_t *lbmp;
17841369Sdduvall int cmd;
17851369Sdduvall
17861369Sdduvall _NOTE(ARGUNUSED(wq))
17871369Sdduvall
17881369Sdduvall /*
17891369Sdduvall * Validate format of ioctl
17901369Sdduvall */
17911369Sdduvall if (mp->b_cont == NULL)
17921369Sdduvall return (IOC_INVAL);
17931369Sdduvall
17941369Sdduvall cmd = iocp->ioc_cmd;
17951369Sdduvall switch (cmd) {
17961369Sdduvall default:
17971369Sdduvall /* NOTREACHED */
17981369Sdduvall bge_error(bgep, "bge_loop_ioctl: invalid cmd 0x%x", cmd);
17991369Sdduvall return (IOC_INVAL);
18001369Sdduvall
18011369Sdduvall case LB_GET_INFO_SIZE:
18021369Sdduvall if (iocp->ioc_count != sizeof (lb_info_sz_t))
18031369Sdduvall return (IOC_INVAL);
18047099Syt223700 lbsp = (void *)mp->b_cont->b_rptr;
18051369Sdduvall *lbsp = sizeof (loopmodes);
18061369Sdduvall return (IOC_REPLY);
18071369Sdduvall
18081369Sdduvall case LB_GET_INFO:
18091369Sdduvall if (iocp->ioc_count != sizeof (loopmodes))
18101369Sdduvall return (IOC_INVAL);
18117099Syt223700 lbpp = (void *)mp->b_cont->b_rptr;
18121369Sdduvall bcopy(loopmodes, lbpp, sizeof (loopmodes));
18131369Sdduvall return (IOC_REPLY);
18141369Sdduvall
18151369Sdduvall case LB_GET_MODE:
18161369Sdduvall if (iocp->ioc_count != sizeof (uint32_t))
18171369Sdduvall return (IOC_INVAL);
18187099Syt223700 lbmp = (void *)mp->b_cont->b_rptr;
18191369Sdduvall *lbmp = bgep->param_loop_mode;
18201369Sdduvall return (IOC_REPLY);
18211369Sdduvall
18221369Sdduvall case LB_SET_MODE:
18231369Sdduvall if (iocp->ioc_count != sizeof (uint32_t))
18241369Sdduvall return (IOC_INVAL);
18257099Syt223700 lbmp = (void *)mp->b_cont->b_rptr;
18261369Sdduvall return (bge_set_loop_mode(bgep, *lbmp));
18271369Sdduvall }
18281369Sdduvall }
18291369Sdduvall
18301369Sdduvall /*
18311369Sdduvall * Specific bge IOCTLs, the gld module handles the generic ones.
18321369Sdduvall */
18331369Sdduvall static void
18341369Sdduvall bge_m_ioctl(void *arg, queue_t *wq, mblk_t *mp)
18351369Sdduvall {
18361369Sdduvall bge_t *bgep = arg;
18371369Sdduvall struct iocblk *iocp;
18381369Sdduvall enum ioc_reply status;
18391369Sdduvall boolean_t need_privilege;
18401369Sdduvall int err;
18411369Sdduvall int cmd;
18421369Sdduvall
18431369Sdduvall /*
18441369Sdduvall * Validate the command before bothering with the mutex ...
18451369Sdduvall */
18467099Syt223700 iocp = (void *)mp->b_rptr;
18471369Sdduvall iocp->ioc_error = 0;
18481369Sdduvall need_privilege = B_TRUE;
18491369Sdduvall cmd = iocp->ioc_cmd;
18501369Sdduvall switch (cmd) {
18511369Sdduvall default:
18521369Sdduvall miocnak(wq, mp, 0, EINVAL);
18531369Sdduvall return;
18541369Sdduvall
18551369Sdduvall case BGE_MII_READ:
18561369Sdduvall case BGE_MII_WRITE:
18571369Sdduvall case BGE_SEE_READ:
18581369Sdduvall case BGE_SEE_WRITE:
18592675Szh199473 case BGE_FLASH_READ:
18602675Szh199473 case BGE_FLASH_WRITE:
18611369Sdduvall case BGE_DIAG:
18621369Sdduvall case BGE_PEEK:
18631369Sdduvall case BGE_POKE:
18641369Sdduvall case BGE_PHY_RESET:
18651369Sdduvall case BGE_SOFT_RESET:
18661369Sdduvall case BGE_HARD_RESET:
18671369Sdduvall break;
18681369Sdduvall
18691369Sdduvall case LB_GET_INFO_SIZE:
18701369Sdduvall case LB_GET_INFO:
18711369Sdduvall case LB_GET_MODE:
18721369Sdduvall need_privilege = B_FALSE;
18731369Sdduvall /* FALLTHRU */
18741369Sdduvall case LB_SET_MODE:
18751369Sdduvall break;
18761369Sdduvall
18771369Sdduvall }
18781369Sdduvall
18791369Sdduvall if (need_privilege) {
18801369Sdduvall /*
18811369Sdduvall * Check for specific net_config privilege on Solaris 10+.
18821369Sdduvall */
18832681Sgs150176 err = secpolicy_net_config(iocp->ioc_cr, B_FALSE);
18841369Sdduvall if (err != 0) {
18851369Sdduvall miocnak(wq, mp, 0, err);
18861369Sdduvall return;
18871369Sdduvall }
18881369Sdduvall }
18891369Sdduvall
18901369Sdduvall mutex_enter(bgep->genlock);
18911865Sdilpreet if (!(bgep->progress & PROGRESS_INTR)) {
18921865Sdilpreet /* can happen during autorecovery */
18931865Sdilpreet mutex_exit(bgep->genlock);
18941865Sdilpreet miocnak(wq, mp, 0, EIO);
18951865Sdilpreet return;
18961865Sdilpreet }
18971369Sdduvall
18981369Sdduvall switch (cmd) {
18991369Sdduvall default:
19001369Sdduvall _NOTE(NOTREACHED)
19011369Sdduvall status = IOC_INVAL;
19021369Sdduvall break;
19031369Sdduvall
19041369Sdduvall case BGE_MII_READ:
19051369Sdduvall case BGE_MII_WRITE:
19061369Sdduvall case BGE_SEE_READ:
19071369Sdduvall case BGE_SEE_WRITE:
19082675Szh199473 case BGE_FLASH_READ:
19092675Szh199473 case BGE_FLASH_WRITE:
19101369Sdduvall case BGE_DIAG:
19111369Sdduvall case BGE_PEEK:
19121369Sdduvall case BGE_POKE:
19131369Sdduvall case BGE_PHY_RESET:
19141369Sdduvall case BGE_SOFT_RESET:
19151369Sdduvall case BGE_HARD_RESET:
19161369Sdduvall status = bge_chip_ioctl(bgep, wq, mp, iocp);
19171369Sdduvall break;
19181369Sdduvall
19191369Sdduvall case LB_GET_INFO_SIZE:
19201369Sdduvall case LB_GET_INFO:
19211369Sdduvall case LB_GET_MODE:
19221369Sdduvall case LB_SET_MODE:
19231369Sdduvall status = bge_loop_ioctl(bgep, wq, mp, iocp);
19241369Sdduvall break;
19251369Sdduvall
19261369Sdduvall }
19271369Sdduvall
19281369Sdduvall /*
19291369Sdduvall * Do we need to reprogram the PHY and/or the MAC?
19301369Sdduvall * Do it now, while we still have the mutex.
19311369Sdduvall *
19321369Sdduvall * Note: update the PHY first, 'cos it controls the
19331369Sdduvall * speed/duplex parameters that the MAC code uses.
19341369Sdduvall */
19351369Sdduvall switch (status) {
19361369Sdduvall case IOC_RESTART_REPLY:
19371369Sdduvall case IOC_RESTART_ACK:
19385903Ssowmini if (bge_reprogram(bgep) == IOC_INVAL)
19391865Sdilpreet status = IOC_INVAL;
19401369Sdduvall break;
19411369Sdduvall }
19421369Sdduvall
19431865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
19441865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
19451865Sdilpreet status = IOC_INVAL;
19461865Sdilpreet }
19471865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
19481865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
19491865Sdilpreet status = IOC_INVAL;
19501865Sdilpreet }
19511369Sdduvall mutex_exit(bgep->genlock);
19521369Sdduvall
19531369Sdduvall /*
19541369Sdduvall * Finally, decide how to reply
19551369Sdduvall */
19561369Sdduvall switch (status) {
19571369Sdduvall default:
19581369Sdduvall case IOC_INVAL:
19591369Sdduvall /*
19601369Sdduvall * Error, reply with a NAK and EINVAL or the specified error
19611369Sdduvall */
19621369Sdduvall miocnak(wq, mp, 0, iocp->ioc_error == 0 ?
19634588Sml149210 EINVAL : iocp->ioc_error);
19641369Sdduvall break;
19651369Sdduvall
19661369Sdduvall case IOC_DONE:
19671369Sdduvall /*
19681369Sdduvall * OK, reply already sent
19691369Sdduvall */
19701369Sdduvall break;
19711369Sdduvall
19721369Sdduvall case IOC_RESTART_ACK:
19731369Sdduvall case IOC_ACK:
19741369Sdduvall /*
19751369Sdduvall * OK, reply with an ACK
19761369Sdduvall */
19771369Sdduvall miocack(wq, mp, 0, 0);
19781369Sdduvall break;
19791369Sdduvall
19801369Sdduvall case IOC_RESTART_REPLY:
19811369Sdduvall case IOC_REPLY:
19821369Sdduvall /*
19831369Sdduvall * OK, send prepared reply as ACK or NAK
19841369Sdduvall */
19851369Sdduvall mp->b_datap->db_type = iocp->ioc_error == 0 ?
19864588Sml149210 M_IOCACK : M_IOCNAK;
19871369Sdduvall qreply(wq, mp);
19881369Sdduvall break;
19891369Sdduvall }
19901369Sdduvall }
19911369Sdduvall
19921369Sdduvall /*
19931369Sdduvall * ========== Per-instance setup/teardown code ==========
19941369Sdduvall */
19951369Sdduvall
19961369Sdduvall #undef BGE_DBG
19971369Sdduvall #define BGE_DBG BGE_DBG_INIT /* debug flag for this code */
19983334Sgs150176 /*
19993334Sgs150176 * Allocate an area of memory and a DMA handle for accessing it
20003334Sgs150176 */
20013334Sgs150176 static int
20023334Sgs150176 bge_alloc_dma_mem(bge_t *bgep, size_t memsize, ddi_device_acc_attr_t *attr_p,
20033334Sgs150176 uint_t dma_flags, dma_area_t *dma_p)
20043334Sgs150176 {
20053334Sgs150176 caddr_t va;
20063334Sgs150176 int err;
20073334Sgs150176
20083334Sgs150176 BGE_TRACE(("bge_alloc_dma_mem($%p, %ld, $%p, 0x%x, $%p)",
20094588Sml149210 (void *)bgep, memsize, attr_p, dma_flags, dma_p));
20103334Sgs150176
20113334Sgs150176 /*
20123334Sgs150176 * Allocate handle
20133334Sgs150176 */
20143334Sgs150176 err = ddi_dma_alloc_handle(bgep->devinfo, &dma_attr,
20154588Sml149210 DDI_DMA_DONTWAIT, NULL, &dma_p->dma_hdl);
20163334Sgs150176 if (err != DDI_SUCCESS)
20173334Sgs150176 return (DDI_FAILURE);
20183334Sgs150176
20193334Sgs150176 /*
20203334Sgs150176 * Allocate memory
20213334Sgs150176 */
20223334Sgs150176 err = ddi_dma_mem_alloc(dma_p->dma_hdl, memsize, attr_p,
20234588Sml149210 dma_flags, DDI_DMA_DONTWAIT, NULL, &va, &dma_p->alength,
20244588Sml149210 &dma_p->acc_hdl);
20253334Sgs150176 if (err != DDI_SUCCESS)
20263334Sgs150176 return (DDI_FAILURE);
20273334Sgs150176
20283334Sgs150176 /*
20293334Sgs150176 * Bind the two together
20303334Sgs150176 */
20313334Sgs150176 dma_p->mem_va = va;
20323334Sgs150176 err = ddi_dma_addr_bind_handle(dma_p->dma_hdl, NULL,
20334588Sml149210 va, dma_p->alength, dma_flags, DDI_DMA_DONTWAIT, NULL,
20344588Sml149210 &dma_p->cookie, &dma_p->ncookies);
20353334Sgs150176
20363334Sgs150176 BGE_DEBUG(("bge_alloc_dma_mem(): bind %d bytes; err %d, %d cookies",
20374588Sml149210 dma_p->alength, err, dma_p->ncookies));
20383334Sgs150176
20393334Sgs150176 if (err != DDI_DMA_MAPPED || dma_p->ncookies != 1)
20403334Sgs150176 return (DDI_FAILURE);
20413334Sgs150176
20423334Sgs150176 dma_p->nslots = ~0U;
20433334Sgs150176 dma_p->size = ~0U;
20443334Sgs150176 dma_p->token = ~0U;
20453334Sgs150176 dma_p->offset = 0;
20463334Sgs150176 return (DDI_SUCCESS);
20473334Sgs150176 }
20483334Sgs150176
20493334Sgs150176 /*
20503334Sgs150176 * Free one allocated area of DMAable memory
20513334Sgs150176 */
20523334Sgs150176 static void
20533334Sgs150176 bge_free_dma_mem(dma_area_t *dma_p)
20543334Sgs150176 {
20553334Sgs150176 if (dma_p->dma_hdl != NULL) {
20563334Sgs150176 if (dma_p->ncookies) {
20573334Sgs150176 (void) ddi_dma_unbind_handle(dma_p->dma_hdl);
20583334Sgs150176 dma_p->ncookies = 0;
20593334Sgs150176 }
20603334Sgs150176 ddi_dma_free_handle(&dma_p->dma_hdl);
20613334Sgs150176 dma_p->dma_hdl = NULL;
20623334Sgs150176 }
20633334Sgs150176
20643334Sgs150176 if (dma_p->acc_hdl != NULL) {
20653334Sgs150176 ddi_dma_mem_free(&dma_p->acc_hdl);
20663334Sgs150176 dma_p->acc_hdl = NULL;
20673334Sgs150176 }
20683334Sgs150176 }
20691369Sdduvall /*
20701369Sdduvall * Utility routine to carve a slice off a chunk of allocated memory,
20711369Sdduvall * updating the chunk descriptor accordingly. The size of the slice
20721369Sdduvall * is given by the product of the <qty> and <size> parameters.
20731369Sdduvall */
20741369Sdduvall static void
20751369Sdduvall bge_slice_chunk(dma_area_t *slice, dma_area_t *chunk,
20761369Sdduvall uint32_t qty, uint32_t size)
20771369Sdduvall {
20781369Sdduvall static uint32_t sequence = 0xbcd5704a;
20791369Sdduvall size_t totsize;
20801369Sdduvall
20811369Sdduvall totsize = qty*size;
20821369Sdduvall ASSERT(totsize <= chunk->alength);
20831369Sdduvall
20841369Sdduvall *slice = *chunk;
20851369Sdduvall slice->nslots = qty;
20861369Sdduvall slice->size = size;
20871369Sdduvall slice->alength = totsize;
20881369Sdduvall slice->token = ++sequence;
20891369Sdduvall
20901369Sdduvall chunk->mem_va = (caddr_t)chunk->mem_va + totsize;
20911369Sdduvall chunk->alength -= totsize;
20921369Sdduvall chunk->offset += totsize;
20931369Sdduvall chunk->cookie.dmac_laddress += totsize;
20941369Sdduvall chunk->cookie.dmac_size -= totsize;
20951369Sdduvall }
20961369Sdduvall
20971369Sdduvall /*
20981369Sdduvall * Initialise the specified Receive Producer (Buffer) Ring, using
20991369Sdduvall * the information in the <dma_area> descriptors that it contains
21001369Sdduvall * to set up all the other fields. This routine should be called
21011369Sdduvall * only once for each ring.
21021369Sdduvall */
21031369Sdduvall static void
21041369Sdduvall bge_init_buff_ring(bge_t *bgep, uint64_t ring)
21051369Sdduvall {
21061369Sdduvall buff_ring_t *brp;
21071369Sdduvall bge_status_t *bsp;
21081369Sdduvall sw_rbd_t *srbdp;
21091369Sdduvall dma_area_t pbuf;
21101369Sdduvall uint32_t bufsize;
21111369Sdduvall uint32_t nslots;
21121369Sdduvall uint32_t slot;
21131369Sdduvall uint32_t split;
21141369Sdduvall
21151369Sdduvall static bge_regno_t nic_ring_addrs[BGE_BUFF_RINGS_MAX] = {
21161369Sdduvall NIC_MEM_SHADOW_BUFF_STD,
21171369Sdduvall NIC_MEM_SHADOW_BUFF_JUMBO,
21181369Sdduvall NIC_MEM_SHADOW_BUFF_MINI
21191369Sdduvall };
21201369Sdduvall static bge_regno_t mailbox_regs[BGE_BUFF_RINGS_MAX] = {
21211369Sdduvall RECV_STD_PROD_INDEX_REG,
21221369Sdduvall RECV_JUMBO_PROD_INDEX_REG,
21231369Sdduvall RECV_MINI_PROD_INDEX_REG
21241369Sdduvall };
21251369Sdduvall static bge_regno_t buff_cons_xref[BGE_BUFF_RINGS_MAX] = {
21261369Sdduvall STATUS_STD_BUFF_CONS_INDEX,
21271369Sdduvall STATUS_JUMBO_BUFF_CONS_INDEX,
21281369Sdduvall STATUS_MINI_BUFF_CONS_INDEX
21291369Sdduvall };
21301369Sdduvall
21311369Sdduvall BGE_TRACE(("bge_init_buff_ring($%p, %d)",
21324588Sml149210 (void *)bgep, ring));
21331369Sdduvall
21341369Sdduvall brp = &bgep->buff[ring];
21351369Sdduvall nslots = brp->desc.nslots;
21361369Sdduvall ASSERT(brp->buf[0].nslots == nslots/BGE_SPLIT);
21371369Sdduvall bufsize = brp->buf[0].size;
21381369Sdduvall
21391369Sdduvall /*
21401369Sdduvall * Set up the copy of the h/w RCB
21411369Sdduvall *
21421369Sdduvall * Note: unlike Send & Receive Return Rings, (where the max_len
21431369Sdduvall * field holds the number of slots), in a Receive Buffer Ring
21441369Sdduvall * this field indicates the size of each buffer in the ring.
21451369Sdduvall */
21461369Sdduvall brp->hw_rcb.host_ring_addr = brp->desc.cookie.dmac_laddress;
21477099Syt223700 brp->hw_rcb.max_len = (uint16_t)bufsize;
21481369Sdduvall brp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED;
21491369Sdduvall brp->hw_rcb.nic_ring_addr = nic_ring_addrs[ring];
21501369Sdduvall
21511369Sdduvall /*
21521369Sdduvall * Other one-off initialisation of per-ring data
21531369Sdduvall */
21541369Sdduvall brp->bgep = bgep;
21551369Sdduvall bsp = DMA_VPTR(bgep->status_block);
21561369Sdduvall brp->cons_index_p = &bsp->buff_cons_index[buff_cons_xref[ring]];
21571369Sdduvall brp->chip_mbx_reg = mailbox_regs[ring];
21581369Sdduvall mutex_init(brp->rf_lock, NULL, MUTEX_DRIVER,
21591369Sdduvall DDI_INTR_PRI(bgep->intr_pri));
21601369Sdduvall
21611369Sdduvall /*
21621369Sdduvall * Allocate the array of s/w Receive Buffer Descriptors
21631369Sdduvall */
21641369Sdduvall srbdp = kmem_zalloc(nslots*sizeof (*srbdp), KM_SLEEP);
21651369Sdduvall brp->sw_rbds = srbdp;
21661369Sdduvall
21671369Sdduvall /*
21681369Sdduvall * Now initialise each array element once and for all
21691369Sdduvall */
21701369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) {
21711369Sdduvall pbuf = brp->buf[split];
21721369Sdduvall for (slot = 0; slot < nslots/BGE_SPLIT; ++srbdp, ++slot)
21731369Sdduvall bge_slice_chunk(&srbdp->pbuf, &pbuf, 1, bufsize);
21741369Sdduvall ASSERT(pbuf.alength == 0);
21751369Sdduvall }
21761369Sdduvall }
21771369Sdduvall
21781369Sdduvall /*
21791369Sdduvall * Clean up initialisation done above before the memory is freed
21801369Sdduvall */
21811369Sdduvall static void
21821369Sdduvall bge_fini_buff_ring(bge_t *bgep, uint64_t ring)
21831369Sdduvall {
21841369Sdduvall buff_ring_t *brp;
21851369Sdduvall sw_rbd_t *srbdp;
21861369Sdduvall
21871369Sdduvall BGE_TRACE(("bge_fini_buff_ring($%p, %d)",
21884588Sml149210 (void *)bgep, ring));
21891369Sdduvall
21901369Sdduvall brp = &bgep->buff[ring];
21911369Sdduvall srbdp = brp->sw_rbds;
21921369Sdduvall kmem_free(srbdp, brp->desc.nslots*sizeof (*srbdp));
21931369Sdduvall
21941369Sdduvall mutex_destroy(brp->rf_lock);
21951369Sdduvall }
21961369Sdduvall
21971369Sdduvall /*
21981369Sdduvall * Initialise the specified Receive (Return) Ring, using the
21991369Sdduvall * information in the <dma_area> descriptors that it contains
22001369Sdduvall * to set up all the other fields. This routine should be called
22011369Sdduvall * only once for each ring.
22021369Sdduvall */
22031369Sdduvall static void
22041369Sdduvall bge_init_recv_ring(bge_t *bgep, uint64_t ring)
22051369Sdduvall {
22061369Sdduvall recv_ring_t *rrp;
22071369Sdduvall bge_status_t *bsp;
22081369Sdduvall uint32_t nslots;
22091369Sdduvall
22101369Sdduvall BGE_TRACE(("bge_init_recv_ring($%p, %d)",
22114588Sml149210 (void *)bgep, ring));
22121369Sdduvall
22131369Sdduvall /*
22141369Sdduvall * The chip architecture requires that receive return rings have
22151369Sdduvall * 512 or 1024 or 2048 elements per ring. See 570X-PG108-R page 103.
22161369Sdduvall */
22171369Sdduvall rrp = &bgep->recv[ring];
22181369Sdduvall nslots = rrp->desc.nslots;
22191369Sdduvall ASSERT(nslots == 0 || nslots == 512 ||
22204588Sml149210 nslots == 1024 || nslots == 2048);
22211369Sdduvall
22221369Sdduvall /*
22231369Sdduvall * Set up the copy of the h/w RCB
22241369Sdduvall */
22251369Sdduvall rrp->hw_rcb.host_ring_addr = rrp->desc.cookie.dmac_laddress;
22267099Syt223700 rrp->hw_rcb.max_len = (uint16_t)nslots;
22271369Sdduvall rrp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED;
22281369Sdduvall rrp->hw_rcb.nic_ring_addr = 0;
22291369Sdduvall
22301369Sdduvall /*
22311369Sdduvall * Other one-off initialisation of per-ring data
22321369Sdduvall */
22331369Sdduvall rrp->bgep = bgep;
22341369Sdduvall bsp = DMA_VPTR(bgep->status_block);
22351369Sdduvall rrp->prod_index_p = RECV_INDEX_P(bsp, ring);
22361369Sdduvall rrp->chip_mbx_reg = RECV_RING_CONS_INDEX_REG(ring);
22371369Sdduvall mutex_init(rrp->rx_lock, NULL, MUTEX_DRIVER,
22381369Sdduvall DDI_INTR_PRI(bgep->intr_pri));
22391369Sdduvall }
22401369Sdduvall
22411369Sdduvall
22421369Sdduvall /*
22431369Sdduvall * Clean up initialisation done above before the memory is freed
22441369Sdduvall */
22451369Sdduvall static void
22461369Sdduvall bge_fini_recv_ring(bge_t *bgep, uint64_t ring)
22471369Sdduvall {
22481369Sdduvall recv_ring_t *rrp;
22491369Sdduvall
22501369Sdduvall BGE_TRACE(("bge_fini_recv_ring($%p, %d)",
22514588Sml149210 (void *)bgep, ring));
22521369Sdduvall
22531369Sdduvall rrp = &bgep->recv[ring];
22541369Sdduvall if (rrp->rx_softint)
22551369Sdduvall ddi_remove_softintr(rrp->rx_softint);
22561369Sdduvall mutex_destroy(rrp->rx_lock);
22571369Sdduvall }
22581369Sdduvall
22591369Sdduvall /*
22601369Sdduvall * Initialise the specified Send Ring, using the information in the
22611369Sdduvall * <dma_area> descriptors that it contains to set up all the other
22621369Sdduvall * fields. This routine should be called only once for each ring.
22631369Sdduvall */
22641369Sdduvall static void
22651369Sdduvall bge_init_send_ring(bge_t *bgep, uint64_t ring)
22661369Sdduvall {
22671369Sdduvall send_ring_t *srp;
22681369Sdduvall bge_status_t *bsp;
22691369Sdduvall sw_sbd_t *ssbdp;
22701369Sdduvall dma_area_t desc;
22711369Sdduvall dma_area_t pbuf;
22721369Sdduvall uint32_t nslots;
22731369Sdduvall uint32_t slot;
22741369Sdduvall uint32_t split;
22753334Sgs150176 sw_txbuf_t *txbuf;
22761369Sdduvall
22771369Sdduvall BGE_TRACE(("bge_init_send_ring($%p, %d)",
22784588Sml149210 (void *)bgep, ring));
22791369Sdduvall
22801369Sdduvall /*
22811369Sdduvall * The chip architecture requires that host-based send rings
22821369Sdduvall * have 512 elements per ring. See 570X-PG102-R page 56.
22831369Sdduvall */
22841369Sdduvall srp = &bgep->send[ring];
22851369Sdduvall nslots = srp->desc.nslots;
22861369Sdduvall ASSERT(nslots == 0 || nslots == 512);
22871369Sdduvall
22881369Sdduvall /*
22891369Sdduvall * Set up the copy of the h/w RCB
22901369Sdduvall */
22911369Sdduvall srp->hw_rcb.host_ring_addr = srp->desc.cookie.dmac_laddress;
22927099Syt223700 srp->hw_rcb.max_len = (uint16_t)nslots;
22931369Sdduvall srp->hw_rcb.flags = nslots > 0 ? 0 : RCB_FLAG_RING_DISABLED;
22941369Sdduvall srp->hw_rcb.nic_ring_addr = NIC_MEM_SHADOW_SEND_RING(ring, nslots);
22951369Sdduvall
22961369Sdduvall /*
22971369Sdduvall * Other one-off initialisation of per-ring data
22981369Sdduvall */
22991369Sdduvall srp->bgep = bgep;
23001369Sdduvall bsp = DMA_VPTR(bgep->status_block);
23011369Sdduvall srp->cons_index_p = SEND_INDEX_P(bsp, ring);
23021369Sdduvall srp->chip_mbx_reg = SEND_RING_HOST_INDEX_REG(ring);
23031369Sdduvall mutex_init(srp->tx_lock, NULL, MUTEX_DRIVER,
23041369Sdduvall DDI_INTR_PRI(bgep->intr_pri));
23053334Sgs150176 mutex_init(srp->txbuf_lock, NULL, MUTEX_DRIVER,
23063334Sgs150176 DDI_INTR_PRI(bgep->intr_pri));
23073334Sgs150176 mutex_init(srp->freetxbuf_lock, NULL, MUTEX_DRIVER,
23083334Sgs150176 DDI_INTR_PRI(bgep->intr_pri));
23091369Sdduvall mutex_init(srp->tc_lock, NULL, MUTEX_DRIVER,
23101369Sdduvall DDI_INTR_PRI(bgep->intr_pri));
23113334Sgs150176 if (nslots == 0)
23123334Sgs150176 return;
23131369Sdduvall
23141369Sdduvall /*
23151369Sdduvall * Allocate the array of s/w Send Buffer Descriptors
23161369Sdduvall */
23171369Sdduvall ssbdp = kmem_zalloc(nslots*sizeof (*ssbdp), KM_SLEEP);
23183334Sgs150176 txbuf = kmem_zalloc(BGE_SEND_BUF_MAX*sizeof (*txbuf), KM_SLEEP);
23193334Sgs150176 srp->txbuf_head =
23203334Sgs150176 kmem_zalloc(BGE_SEND_BUF_MAX*sizeof (bge_queue_item_t), KM_SLEEP);
23213334Sgs150176 srp->pktp = kmem_zalloc(BGE_SEND_BUF_MAX*sizeof (send_pkt_t), KM_SLEEP);
23221369Sdduvall srp->sw_sbds = ssbdp;
23233334Sgs150176 srp->txbuf = txbuf;
23243334Sgs150176 srp->tx_buffers = BGE_SEND_BUF_NUM;
23253334Sgs150176 srp->tx_buffers_low = srp->tx_buffers / 4;
23263334Sgs150176 if (bgep->chipid.snd_buff_size > BGE_SEND_BUFF_SIZE_DEFAULT)
23273334Sgs150176 srp->tx_array_max = BGE_SEND_BUF_ARRAY_JUMBO;
23283334Sgs150176 else
23293334Sgs150176 srp->tx_array_max = BGE_SEND_BUF_ARRAY;
23303334Sgs150176 srp->tx_array = 1;
23311369Sdduvall
23321369Sdduvall /*
23333334Sgs150176 * Chunk tx desc area
23341369Sdduvall */
23351369Sdduvall desc = srp->desc;
23363334Sgs150176 for (slot = 0; slot < nslots; ++ssbdp, ++slot) {
23373334Sgs150176 bge_slice_chunk(&ssbdp->desc, &desc, 1,
23383334Sgs150176 sizeof (bge_sbd_t));
23393334Sgs150176 }
23403334Sgs150176 ASSERT(desc.alength == 0);
23413334Sgs150176
23423334Sgs150176 /*
23433334Sgs150176 * Chunk tx buffer area
23443334Sgs150176 */
23451369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) {
23463334Sgs150176 pbuf = srp->buf[0][split];
23473334Sgs150176 for (slot = 0; slot < BGE_SEND_BUF_NUM/BGE_SPLIT; ++slot) {
23483334Sgs150176 bge_slice_chunk(&txbuf->buf, &pbuf, 1,
23493334Sgs150176 bgep->chipid.snd_buff_size);
23503334Sgs150176 txbuf++;
23511369Sdduvall }
23521369Sdduvall ASSERT(pbuf.alength == 0);
23531369Sdduvall }
23541369Sdduvall }
23551369Sdduvall
23561369Sdduvall /*
23571369Sdduvall * Clean up initialisation done above before the memory is freed
23581369Sdduvall */
23591369Sdduvall static void
23601369Sdduvall bge_fini_send_ring(bge_t *bgep, uint64_t ring)
23611369Sdduvall {
23621369Sdduvall send_ring_t *srp;
23633334Sgs150176 uint32_t array;
23643334Sgs150176 uint32_t split;
23653334Sgs150176 uint32_t nslots;
23661369Sdduvall
23671369Sdduvall BGE_TRACE(("bge_fini_send_ring($%p, %d)",
23684588Sml149210 (void *)bgep, ring));
23691369Sdduvall
23701369Sdduvall srp = &bgep->send[ring];
23713334Sgs150176 mutex_destroy(srp->tc_lock);
23723334Sgs150176 mutex_destroy(srp->freetxbuf_lock);
23733334Sgs150176 mutex_destroy(srp->txbuf_lock);
23741369Sdduvall mutex_destroy(srp->tx_lock);
23753334Sgs150176 nslots = srp->desc.nslots;
23763334Sgs150176 if (nslots == 0)
23773334Sgs150176 return;
23783334Sgs150176
23793334Sgs150176 for (array = 1; array < srp->tx_array; ++array)
23803334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split)
23813334Sgs150176 bge_free_dma_mem(&srp->buf[array][split]);
23823334Sgs150176 kmem_free(srp->sw_sbds, nslots*sizeof (*srp->sw_sbds));
23833334Sgs150176 kmem_free(srp->txbuf_head, BGE_SEND_BUF_MAX*sizeof (*srp->txbuf_head));
23843334Sgs150176 kmem_free(srp->txbuf, BGE_SEND_BUF_MAX*sizeof (*srp->txbuf));
23853334Sgs150176 kmem_free(srp->pktp, BGE_SEND_BUF_MAX*sizeof (*srp->pktp));
23863334Sgs150176 srp->sw_sbds = NULL;
23873334Sgs150176 srp->txbuf_head = NULL;
23883334Sgs150176 srp->txbuf = NULL;
23893334Sgs150176 srp->pktp = NULL;
23901369Sdduvall }
23911369Sdduvall
23921369Sdduvall /*
23931369Sdduvall * Initialise all transmit, receive, and buffer rings.
23941369Sdduvall */
23951865Sdilpreet void
23961369Sdduvall bge_init_rings(bge_t *bgep)
23971369Sdduvall {
23983334Sgs150176 uint32_t ring;
23991369Sdduvall
24001369Sdduvall BGE_TRACE(("bge_init_rings($%p)", (void *)bgep));
24011369Sdduvall
24021369Sdduvall /*
24031369Sdduvall * Perform one-off initialisation of each ring ...
24041369Sdduvall */
24051369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring)
24061369Sdduvall bge_init_send_ring(bgep, ring);
24071369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring)
24081369Sdduvall bge_init_recv_ring(bgep, ring);
24091369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring)
24101369Sdduvall bge_init_buff_ring(bgep, ring);
24111369Sdduvall }
24121369Sdduvall
24131369Sdduvall /*
24141369Sdduvall * Undo the work of bge_init_rings() above before the memory is freed
24151369Sdduvall */
24161865Sdilpreet void
24171369Sdduvall bge_fini_rings(bge_t *bgep)
24181369Sdduvall {
24193334Sgs150176 uint32_t ring;
24201369Sdduvall
24211369Sdduvall BGE_TRACE(("bge_fini_rings($%p)", (void *)bgep));
24221369Sdduvall
24231369Sdduvall for (ring = 0; ring < BGE_BUFF_RINGS_MAX; ++ring)
24241369Sdduvall bge_fini_buff_ring(bgep, ring);
24251369Sdduvall for (ring = 0; ring < BGE_RECV_RINGS_MAX; ++ring)
24261369Sdduvall bge_fini_recv_ring(bgep, ring);
24271369Sdduvall for (ring = 0; ring < BGE_SEND_RINGS_MAX; ++ring)
24281369Sdduvall bge_fini_send_ring(bgep, ring);
24291369Sdduvall }
24301369Sdduvall
24311369Sdduvall /*
24323334Sgs150176 * Called from the bge_m_stop() to free the tx buffers which are
24333334Sgs150176 * allocated from the tx process.
24341369Sdduvall */
24353334Sgs150176 void
24363334Sgs150176 bge_free_txbuf_arrays(send_ring_t *srp)
24371369Sdduvall {
24383334Sgs150176 uint32_t array;
24393334Sgs150176 uint32_t split;
24403334Sgs150176
24413334Sgs150176 ASSERT(mutex_owned(srp->tx_lock));
24421369Sdduvall
24431369Sdduvall /*
24443334Sgs150176 * Free the extra tx buffer DMA area
24451369Sdduvall */
24463334Sgs150176 for (array = 1; array < srp->tx_array; ++array)
24473334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split)
24483334Sgs150176 bge_free_dma_mem(&srp->buf[array][split]);
24491369Sdduvall
24501369Sdduvall /*
24513334Sgs150176 * Restore initial tx buffer numbers
24521369Sdduvall */
24533334Sgs150176 srp->tx_array = 1;
24543334Sgs150176 srp->tx_buffers = BGE_SEND_BUF_NUM;
24553334Sgs150176 srp->tx_buffers_low = srp->tx_buffers / 4;
24563334Sgs150176 srp->tx_flow = 0;
24573334Sgs150176 bzero(srp->pktp, BGE_SEND_BUF_MAX * sizeof (*srp->pktp));
24581369Sdduvall }
24591369Sdduvall
24601369Sdduvall /*
24613334Sgs150176 * Called from tx process to allocate more tx buffers
24621369Sdduvall */
24633334Sgs150176 bge_queue_item_t *
24643334Sgs150176 bge_alloc_txbuf_array(bge_t *bgep, send_ring_t *srp)
24651369Sdduvall {
24663334Sgs150176 bge_queue_t *txbuf_queue;
24673334Sgs150176 bge_queue_item_t *txbuf_item_last;
24683334Sgs150176 bge_queue_item_t *txbuf_item;
24693334Sgs150176 bge_queue_item_t *txbuf_item_rtn;
24703334Sgs150176 sw_txbuf_t *txbuf;
24713334Sgs150176 dma_area_t area;
24723334Sgs150176 size_t txbuffsize;
24733334Sgs150176 uint32_t slot;
24743334Sgs150176 uint32_t array;
24753334Sgs150176 uint32_t split;
24763334Sgs150176 uint32_t err;
24773334Sgs150176
24783334Sgs150176 ASSERT(mutex_owned(srp->tx_lock));
24793334Sgs150176
24803334Sgs150176 array = srp->tx_array;
24813334Sgs150176 if (array >= srp->tx_array_max)
24823334Sgs150176 return (NULL);
24833334Sgs150176
24843334Sgs150176 /*
24853334Sgs150176 * Allocate memory & handles for TX buffers
24863334Sgs150176 */
24873334Sgs150176 txbuffsize = BGE_SEND_BUF_NUM*bgep->chipid.snd_buff_size;
24883334Sgs150176 ASSERT((txbuffsize % BGE_SPLIT) == 0);
24893334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split) {
24903334Sgs150176 err = bge_alloc_dma_mem(bgep, txbuffsize/BGE_SPLIT,
24914588Sml149210 &bge_data_accattr, DDI_DMA_WRITE | BGE_DMA_MODE,
24924588Sml149210 &srp->buf[array][split]);
24933334Sgs150176 if (err != DDI_SUCCESS) {
24943334Sgs150176 /* Free the last already allocated OK chunks */
24953334Sgs150176 for (slot = 0; slot <= split; ++slot)
24963334Sgs150176 bge_free_dma_mem(&srp->buf[array][slot]);
24973334Sgs150176 srp->tx_alloc_fail++;
24983334Sgs150176 return (NULL);
24991369Sdduvall }
25003334Sgs150176 }
25013334Sgs150176
25023334Sgs150176 /*
25033334Sgs150176 * Chunk tx buffer area
25043334Sgs150176 */
25053334Sgs150176 txbuf = srp->txbuf + array*BGE_SEND_BUF_NUM;
25063334Sgs150176 for (split = 0; split < BGE_SPLIT; ++split) {
25073334Sgs150176 area = srp->buf[array][split];
25083334Sgs150176 for (slot = 0; slot < BGE_SEND_BUF_NUM/BGE_SPLIT; ++slot) {
25093334Sgs150176 bge_slice_chunk(&txbuf->buf, &area, 1,
25103334Sgs150176 bgep->chipid.snd_buff_size);
25113334Sgs150176 txbuf++;
25123334Sgs150176 }
25131369Sdduvall }
25141369Sdduvall
25153334Sgs150176 /*
25163334Sgs150176 * Add above buffers to the tx buffer pop queue
25173334Sgs150176 */
25183334Sgs150176 txbuf_item = srp->txbuf_head + array*BGE_SEND_BUF_NUM;
25193334Sgs150176 txbuf = srp->txbuf + array*BGE_SEND_BUF_NUM;
25203334Sgs150176 txbuf_item_last = NULL;
25213334Sgs150176 for (slot = 0; slot < BGE_SEND_BUF_NUM; ++slot) {
25223334Sgs150176 txbuf_item->item = txbuf;
25233334Sgs150176 txbuf_item->next = txbuf_item_last;
25243334Sgs150176 txbuf_item_last = txbuf_item;
25253334Sgs150176 txbuf++;
25263334Sgs150176 txbuf_item++;
25271369Sdduvall }
25283334Sgs150176 txbuf_item = srp->txbuf_head + array*BGE_SEND_BUF_NUM;
25293334Sgs150176 txbuf_item_rtn = txbuf_item;
25303334Sgs150176 txbuf_item++;
25313334Sgs150176 txbuf_queue = srp->txbuf_pop_queue;
25323334Sgs150176 mutex_enter(txbuf_queue->lock);
25333334Sgs150176 txbuf_item->next = txbuf_queue->head;
25343334Sgs150176 txbuf_queue->head = txbuf_item_last;
25353334Sgs150176 txbuf_queue->count += BGE_SEND_BUF_NUM - 1;
25363334Sgs150176 mutex_exit(txbuf_queue->lock);
25373334Sgs150176
25383334Sgs150176 srp->tx_array++;
25393334Sgs150176 srp->tx_buffers += BGE_SEND_BUF_NUM;
25403334Sgs150176 srp->tx_buffers_low = srp->tx_buffers / 4;
25413334Sgs150176
25423334Sgs150176 return (txbuf_item_rtn);
25431369Sdduvall }
25441369Sdduvall
25451369Sdduvall /*
25461369Sdduvall * This function allocates all the transmit and receive buffers
25473334Sgs150176 * and descriptors, in four chunks.
25481369Sdduvall */
25491865Sdilpreet int
25501369Sdduvall bge_alloc_bufs(bge_t *bgep)
25511369Sdduvall {
25521369Sdduvall dma_area_t area;
25531369Sdduvall size_t rxbuffsize;
25541369Sdduvall size_t txbuffsize;
25551369Sdduvall size_t rxbuffdescsize;
25561369Sdduvall size_t rxdescsize;
25571369Sdduvall size_t txdescsize;
25583334Sgs150176 uint32_t ring;
25593334Sgs150176 uint32_t rx_rings = bgep->chipid.rx_rings;
25603334Sgs150176 uint32_t tx_rings = bgep->chipid.tx_rings;
25611369Sdduvall int split;
25621369Sdduvall int err;
25631369Sdduvall
25641369Sdduvall BGE_TRACE(("bge_alloc_bufs($%p)",
25654588Sml149210 (void *)bgep));
25661369Sdduvall
25671908Sly149593 rxbuffsize = BGE_STD_SLOTS_USED*bgep->chipid.std_buf_size;
25681369Sdduvall rxbuffsize += bgep->chipid.jumbo_slots*bgep->chipid.recv_jumbo_size;
25691369Sdduvall rxbuffsize += BGE_MINI_SLOTS_USED*BGE_MINI_BUFF_SIZE;
25701369Sdduvall
25713334Sgs150176 txbuffsize = BGE_SEND_BUF_NUM*bgep->chipid.snd_buff_size;
25721369Sdduvall txbuffsize *= tx_rings;
25731369Sdduvall
25741369Sdduvall rxdescsize = rx_rings*bgep->chipid.recv_slots;
25751369Sdduvall rxdescsize *= sizeof (bge_rbd_t);
25761369Sdduvall
25771369Sdduvall rxbuffdescsize = BGE_STD_SLOTS_USED;
25781369Sdduvall rxbuffdescsize += bgep->chipid.jumbo_slots;
25791369Sdduvall rxbuffdescsize += BGE_MINI_SLOTS_USED;
25801369Sdduvall rxbuffdescsize *= sizeof (bge_rbd_t);
25811369Sdduvall
25821369Sdduvall txdescsize = tx_rings*BGE_SEND_SLOTS_USED;
25831369Sdduvall txdescsize *= sizeof (bge_sbd_t);
25841369Sdduvall txdescsize += sizeof (bge_statistics_t);
25851369Sdduvall txdescsize += sizeof (bge_status_t);
25861369Sdduvall txdescsize += BGE_STATUS_PADDING;
25871369Sdduvall
25881369Sdduvall /*
25893907Szh199473 * Enable PCI relaxed ordering only for RX/TX data buffers
25903907Szh199473 */
25913907Szh199473 if (bge_relaxed_ordering)
25923907Szh199473 dma_attr.dma_attr_flags |= DDI_DMA_RELAXED_ORDERING;
25933907Szh199473
25943907Szh199473 /*
25951369Sdduvall * Allocate memory & handles for RX buffers
25961369Sdduvall */
25971369Sdduvall ASSERT((rxbuffsize % BGE_SPLIT) == 0);
25981369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) {
25991369Sdduvall err = bge_alloc_dma_mem(bgep, rxbuffsize/BGE_SPLIT,
26004588Sml149210 &bge_data_accattr, DDI_DMA_READ | BGE_DMA_MODE,
26014588Sml149210 &bgep->rx_buff[split]);
26021369Sdduvall if (err != DDI_SUCCESS)
26031369Sdduvall return (DDI_FAILURE);
26041369Sdduvall }
26051369Sdduvall
26061369Sdduvall /*
26071369Sdduvall * Allocate memory & handles for TX buffers
26081369Sdduvall */
26091369Sdduvall ASSERT((txbuffsize % BGE_SPLIT) == 0);
26101369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) {
26111369Sdduvall err = bge_alloc_dma_mem(bgep, txbuffsize/BGE_SPLIT,
26124588Sml149210 &bge_data_accattr, DDI_DMA_WRITE | BGE_DMA_MODE,
26134588Sml149210 &bgep->tx_buff[split]);
26141369Sdduvall if (err != DDI_SUCCESS)
26151369Sdduvall return (DDI_FAILURE);
26161369Sdduvall }
26171369Sdduvall
26183907Szh199473 dma_attr.dma_attr_flags &= ~DDI_DMA_RELAXED_ORDERING;
26193907Szh199473
26201369Sdduvall /*
26211369Sdduvall * Allocate memory & handles for receive return rings
26221369Sdduvall */
26231369Sdduvall ASSERT((rxdescsize % rx_rings) == 0);
26241369Sdduvall for (split = 0; split < rx_rings; ++split) {
26251369Sdduvall err = bge_alloc_dma_mem(bgep, rxdescsize/rx_rings,
26264588Sml149210 &bge_desc_accattr, DDI_DMA_RDWR | DDI_DMA_CONSISTENT,
26274588Sml149210 &bgep->rx_desc[split]);
26281369Sdduvall if (err != DDI_SUCCESS)
26291369Sdduvall return (DDI_FAILURE);
26301369Sdduvall }
26311369Sdduvall
26321369Sdduvall /*
26331369Sdduvall * Allocate memory & handles for buffer (producer) descriptor rings
26341369Sdduvall */
26351369Sdduvall err = bge_alloc_dma_mem(bgep, rxbuffdescsize, &bge_desc_accattr,
26364588Sml149210 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &bgep->rx_desc[split]);
26371369Sdduvall if (err != DDI_SUCCESS)
26381369Sdduvall return (DDI_FAILURE);
26391369Sdduvall
26401369Sdduvall /*
26411369Sdduvall * Allocate memory & handles for TX descriptor rings,
26421369Sdduvall * status block, and statistics area
26431369Sdduvall */
26441369Sdduvall err = bge_alloc_dma_mem(bgep, txdescsize, &bge_desc_accattr,
26454588Sml149210 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &bgep->tx_desc);
26461369Sdduvall if (err != DDI_SUCCESS)
26471369Sdduvall return (DDI_FAILURE);
26481369Sdduvall
26491369Sdduvall /*
26501369Sdduvall * Now carve up each of the allocated areas ...
26511369Sdduvall */
26521369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) {
26531369Sdduvall area = bgep->rx_buff[split];
26541369Sdduvall bge_slice_chunk(&bgep->buff[BGE_STD_BUFF_RING].buf[split],
26554588Sml149210 &area, BGE_STD_SLOTS_USED/BGE_SPLIT,
26564588Sml149210 bgep->chipid.std_buf_size);
26571369Sdduvall bge_slice_chunk(&bgep->buff[BGE_JUMBO_BUFF_RING].buf[split],
26584588Sml149210 &area, bgep->chipid.jumbo_slots/BGE_SPLIT,
26594588Sml149210 bgep->chipid.recv_jumbo_size);
26601369Sdduvall bge_slice_chunk(&bgep->buff[BGE_MINI_BUFF_RING].buf[split],
26614588Sml149210 &area, BGE_MINI_SLOTS_USED/BGE_SPLIT,
26624588Sml149210 BGE_MINI_BUFF_SIZE);
26631369Sdduvall }
26641369Sdduvall
26651369Sdduvall for (split = 0; split < BGE_SPLIT; ++split) {
26661369Sdduvall area = bgep->tx_buff[split];
26671369Sdduvall for (ring = 0; ring < tx_rings; ++ring)
26683334Sgs150176 bge_slice_chunk(&bgep->send[ring].buf[0][split],
26694588Sml149210 &area, BGE_SEND_BUF_NUM/BGE_SPLIT,
26704588Sml149210 bgep->chipid.snd_buff_size);
26711369Sdduvall for (; ring < BGE_SEND_RINGS_MAX; ++ring)
26723334Sgs150176 bge_slice_chunk(&bgep->send[ring].buf[0][split],
26734588Sml149210 &area, 0, bgep->chipid.snd_buff_size);
26741369Sdduvall }
26751369Sdduvall
26761369Sdduvall for (ring = 0; ring < rx_rings; ++ring)
26771369Sdduvall bge_slice_chunk(&bgep->recv[ring].desc, &bgep->rx_desc[ring],
26784588Sml149210 bgep->chipid.recv_slots, sizeof (bge_rbd_t));
26791369Sdduvall
26801369Sdduvall area = bgep->rx_desc[rx_rings];
26811369Sdduvall for (; ring < BGE_RECV_RINGS_MAX; ++ring)
26821369Sdduvall bge_slice_chunk(&bgep->recv[ring].desc, &area,
26834588Sml149210 0, sizeof (bge_rbd_t));
26841369Sdduvall bge_slice_chunk(&bgep->buff[BGE_STD_BUFF_RING].desc, &area,
26854588Sml149210 BGE_STD_SLOTS_USED, sizeof (bge_rbd_t));
26861369Sdduvall bge_slice_chunk(&bgep->buff[BGE_JUMBO_BUFF_RING].desc, &area,
26874588Sml149210 bgep->chipid.jumbo_slots, sizeof (bge_rbd_t));
26881369Sdduvall bge_slice_chunk(&bgep->buff[BGE_MINI_BUFF_RING].desc, &area,
26894588Sml149210 BGE_MINI_SLOTS_USED, sizeof (bge_rbd_t));
26901369Sdduvall ASSERT(area.alength == 0);
26911369Sdduvall
26921369Sdduvall area = bgep->tx_desc;
26931369Sdduvall for (ring = 0; ring < tx_rings; ++ring)
26941369Sdduvall bge_slice_chunk(&bgep->send[ring].desc, &area,
26954588Sml149210 BGE_SEND_SLOTS_USED, sizeof (bge_sbd_t));
26961369Sdduvall for (; ring < BGE_SEND_RINGS_MAX; ++ring)
26971369Sdduvall bge_slice_chunk(&bgep->send[ring].desc, &area,
26984588Sml149210 0, sizeof (bge_sbd_t));
26991369Sdduvall bge_slice_chunk(&bgep->statistics, &area, 1, sizeof (bge_statistics_t));
27001369Sdduvall bge_slice_chunk(&bgep->status_block, &area, 1, sizeof (bge_status_t));
27011369Sdduvall ASSERT(area.alength == BGE_STATUS_PADDING);
27021369Sdduvall DMA_ZERO(bgep->status_block);
27031369Sdduvall
27041369Sdduvall return (DDI_SUCCESS);
27051369Sdduvall }
27061369Sdduvall
27071369Sdduvall /*
27081369Sdduvall * This routine frees the transmit and receive buffers and descriptors.
27091369Sdduvall * Make sure the chip is stopped before calling it!
27101369Sdduvall */
27111865Sdilpreet void
27121369Sdduvall bge_free_bufs(bge_t *bgep)
27131369Sdduvall {
27141369Sdduvall int split;
27151369Sdduvall
27161369Sdduvall BGE_TRACE(("bge_free_bufs($%p)",
27174588Sml149210 (void *)bgep));
27181369Sdduvall
27191369Sdduvall bge_free_dma_mem(&bgep->tx_desc);
27201369Sdduvall for (split = 0; split < BGE_RECV_RINGS_SPLIT; ++split)
27211369Sdduvall bge_free_dma_mem(&bgep->rx_desc[split]);
27221369Sdduvall for (split = 0; split < BGE_SPLIT; ++split)
27231369Sdduvall bge_free_dma_mem(&bgep->tx_buff[split]);
27241369Sdduvall for (split = 0; split < BGE_SPLIT; ++split)
27251369Sdduvall bge_free_dma_mem(&bgep->rx_buff[split]);
27261369Sdduvall }
27271369Sdduvall
27281369Sdduvall /*
27291369Sdduvall * Determine (initial) MAC address ("BIA") to use for this interface
27301369Sdduvall */
27311369Sdduvall
27321369Sdduvall static void
27331369Sdduvall bge_find_mac_address(bge_t *bgep, chip_id_t *cidp)
27341369Sdduvall {
27351369Sdduvall struct ether_addr sysaddr;
27361369Sdduvall char propbuf[8]; /* "true" or "false", plus NUL */
27371369Sdduvall uchar_t *bytes;
27381369Sdduvall int *ints;
27391369Sdduvall uint_t nelts;
27401369Sdduvall int err;
27411369Sdduvall
27421369Sdduvall BGE_TRACE(("bge_find_mac_address($%p)",
27434588Sml149210 (void *)bgep));
27441369Sdduvall
27451369Sdduvall BGE_DEBUG(("bge_find_mac_address: hw_mac_addr %012llx, => %s (%sset)",
27464588Sml149210 cidp->hw_mac_addr,
27474588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr),
27484588Sml149210 cidp->vendor_addr.set ? "" : "not "));
27491369Sdduvall
27501369Sdduvall /*
27511369Sdduvall * The "vendor's factory-set address" may already have
27521369Sdduvall * been extracted from the chip, but if the property
27531369Sdduvall * "local-mac-address" is set we use that instead. It
27541369Sdduvall * will normally be set by OBP, but it could also be
27551369Sdduvall * specified in a .conf file(!)
27561369Sdduvall *
27571369Sdduvall * There doesn't seem to be a way to define byte-array
27581369Sdduvall * properties in a .conf, so we check whether it looks
27591369Sdduvall * like an array of 6 ints instead.
27601369Sdduvall *
27611369Sdduvall * Then, we check whether it looks like an array of 6
27621369Sdduvall * bytes (which it should, if OBP set it). If we can't
27631369Sdduvall * make sense of it either way, we'll ignore it.
27641369Sdduvall */
27651369Sdduvall err = ddi_prop_lookup_int_array(DDI_DEV_T_ANY, bgep->devinfo,
27664588Sml149210 DDI_PROP_DONTPASS, localmac_propname, &ints, &nelts);
27671369Sdduvall if (err == DDI_PROP_SUCCESS) {
27681369Sdduvall if (nelts == ETHERADDRL) {
27691369Sdduvall while (nelts--)
27701369Sdduvall cidp->vendor_addr.addr[nelts] = ints[nelts];
27712331Skrgopi cidp->vendor_addr.set = B_TRUE;
27721369Sdduvall }
27731369Sdduvall ddi_prop_free(ints);
27741369Sdduvall }
27751369Sdduvall
27761369Sdduvall err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, bgep->devinfo,
27774588Sml149210 DDI_PROP_DONTPASS, localmac_propname, &bytes, &nelts);
27781369Sdduvall if (err == DDI_PROP_SUCCESS) {
27791369Sdduvall if (nelts == ETHERADDRL) {
27801369Sdduvall while (nelts--)
27811369Sdduvall cidp->vendor_addr.addr[nelts] = bytes[nelts];
27822331Skrgopi cidp->vendor_addr.set = B_TRUE;
27831369Sdduvall }
27841369Sdduvall ddi_prop_free(bytes);
27851369Sdduvall }
27861369Sdduvall
27871369Sdduvall BGE_DEBUG(("bge_find_mac_address: +local %s (%sset)",
27884588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr),
27894588Sml149210 cidp->vendor_addr.set ? "" : "not "));
27901369Sdduvall
27911369Sdduvall /*
27921369Sdduvall * Look up the OBP property "local-mac-address?". Note that even
27931369Sdduvall * though its value is a string (which should be "true" or "false"),
27941369Sdduvall * it can't be decoded by ddi_prop_lookup_string(9F). So, we zero
27951369Sdduvall * the buffer first and then fetch the property as an untyped array;
27961369Sdduvall * this may or may not include a final NUL, but since there will
27971369Sdduvall * always be one left at the end of the buffer we can now treat it
27981369Sdduvall * as a string anyway.
27991369Sdduvall */
28001369Sdduvall nelts = sizeof (propbuf);
28011369Sdduvall bzero(propbuf, nelts--);
28021369Sdduvall err = ddi_getlongprop_buf(DDI_DEV_T_ANY, bgep->devinfo,
28034588Sml149210 DDI_PROP_CANSLEEP, localmac_boolname, propbuf, (int *)&nelts);
28041369Sdduvall
28051369Sdduvall /*
28061369Sdduvall * Now, if the address still isn't set from the hardware (SEEPROM)
28071369Sdduvall * or the OBP or .conf property, OR if the user has foolishly set
28081369Sdduvall * 'local-mac-address? = false', use "the system address" instead
28091369Sdduvall * (but only if it's non-null i.e. has been set from the IDPROM).
28101369Sdduvall */
28112331Skrgopi if (cidp->vendor_addr.set == B_FALSE || strcmp(propbuf, "false") == 0)
28121369Sdduvall if (localetheraddr(NULL, &sysaddr) != 0) {
28131369Sdduvall ethaddr_copy(&sysaddr, cidp->vendor_addr.addr);
28142331Skrgopi cidp->vendor_addr.set = B_TRUE;
28151369Sdduvall }
28161369Sdduvall
28171369Sdduvall BGE_DEBUG(("bge_find_mac_address: +system %s (%sset)",
28184588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr),
28194588Sml149210 cidp->vendor_addr.set ? "" : "not "));
28201369Sdduvall
28211369Sdduvall /*
28221369Sdduvall * Finally(!), if there's a valid "mac-address" property (created
28231369Sdduvall * if we netbooted from this interface), we must use this instead
28241369Sdduvall * of any of the above to ensure that the NFS/install server doesn't
28251369Sdduvall * get confused by the address changing as Solaris takes over!
28261369Sdduvall */
28271369Sdduvall err = ddi_prop_lookup_byte_array(DDI_DEV_T_ANY, bgep->devinfo,
28284588Sml149210 DDI_PROP_DONTPASS, macaddr_propname, &bytes, &nelts);
28291369Sdduvall if (err == DDI_PROP_SUCCESS) {
28301369Sdduvall if (nelts == ETHERADDRL) {
28311369Sdduvall while (nelts--)
28321369Sdduvall cidp->vendor_addr.addr[nelts] = bytes[nelts];
28332331Skrgopi cidp->vendor_addr.set = B_TRUE;
28341369Sdduvall }
28351369Sdduvall ddi_prop_free(bytes);
28361369Sdduvall }
28371369Sdduvall
28381369Sdduvall BGE_DEBUG(("bge_find_mac_address: =final %s (%sset)",
28394588Sml149210 ether_sprintf((void *)cidp->vendor_addr.addr),
28404588Sml149210 cidp->vendor_addr.set ? "" : "not "));
28411369Sdduvall }
28421369Sdduvall
28431865Sdilpreet
28441865Sdilpreet /*ARGSUSED*/
28451865Sdilpreet int
28461865Sdilpreet bge_check_acc_handle(bge_t *bgep, ddi_acc_handle_t handle)
28471865Sdilpreet {
28481865Sdilpreet ddi_fm_error_t de;
28491865Sdilpreet
28501865Sdilpreet ddi_fm_acc_err_get(handle, &de, DDI_FME_VERSION);
28511865Sdilpreet ddi_fm_acc_err_clear(handle, DDI_FME_VERSION);
28521865Sdilpreet return (de.fme_status);
28531865Sdilpreet }
28541865Sdilpreet
28551865Sdilpreet /*ARGSUSED*/
28561865Sdilpreet int
28571865Sdilpreet bge_check_dma_handle(bge_t *bgep, ddi_dma_handle_t handle)
28581865Sdilpreet {
28591865Sdilpreet ddi_fm_error_t de;
28601865Sdilpreet
28611865Sdilpreet ASSERT(bgep->progress & PROGRESS_BUFS);
28621865Sdilpreet ddi_fm_dma_err_get(handle, &de, DDI_FME_VERSION);
28631865Sdilpreet return (de.fme_status);
28641865Sdilpreet }
28651865Sdilpreet
28661865Sdilpreet /*
28671865Sdilpreet * The IO fault service error handling callback function
28681865Sdilpreet */
28691865Sdilpreet /*ARGSUSED*/
28701865Sdilpreet static int
28711865Sdilpreet bge_fm_error_cb(dev_info_t *dip, ddi_fm_error_t *err, const void *impl_data)
28721865Sdilpreet {
28731865Sdilpreet /*
28741865Sdilpreet * as the driver can always deal with an error in any dma or
28751865Sdilpreet * access handle, we can just return the fme_status value.
28761865Sdilpreet */
28771865Sdilpreet pci_ereport_post(dip, err, NULL);
28781865Sdilpreet return (err->fme_status);
28791865Sdilpreet }
28801865Sdilpreet
28811865Sdilpreet static void
28821865Sdilpreet bge_fm_init(bge_t *bgep)
28831865Sdilpreet {
28841865Sdilpreet ddi_iblock_cookie_t iblk;
28851865Sdilpreet
28861865Sdilpreet /* Only register with IO Fault Services if we have some capability */
28871865Sdilpreet if (bgep->fm_capabilities) {
28881865Sdilpreet bge_reg_accattr.devacc_attr_access = DDI_FLAGERR_ACC;
28891865Sdilpreet dma_attr.dma_attr_flags = DDI_DMA_FLAGERR;
28901865Sdilpreet
28911865Sdilpreet /* Register capabilities with IO Fault Services */
28921865Sdilpreet ddi_fm_init(bgep->devinfo, &bgep->fm_capabilities, &iblk);
28931865Sdilpreet
28941865Sdilpreet /*
28951865Sdilpreet * Initialize pci ereport capabilities if ereport capable
28961865Sdilpreet */
28971865Sdilpreet if (DDI_FM_EREPORT_CAP(bgep->fm_capabilities) ||
28981865Sdilpreet DDI_FM_ERRCB_CAP(bgep->fm_capabilities))
28991865Sdilpreet pci_ereport_setup(bgep->devinfo);
29001865Sdilpreet
29011865Sdilpreet /*
29021865Sdilpreet * Register error callback if error callback capable
29031865Sdilpreet */
29041865Sdilpreet if (DDI_FM_ERRCB_CAP(bgep->fm_capabilities))
29051865Sdilpreet ddi_fm_handler_register(bgep->devinfo,
29064588Sml149210 bge_fm_error_cb, (void*) bgep);
29071865Sdilpreet } else {
29081865Sdilpreet /*
29091865Sdilpreet * These fields have to be cleared of FMA if there are no
29101865Sdilpreet * FMA capabilities at runtime.
29111865Sdilpreet */
29121865Sdilpreet bge_reg_accattr.devacc_attr_access = DDI_DEFAULT_ACC;
29131865Sdilpreet dma_attr.dma_attr_flags = 0;
29141865Sdilpreet }
29151865Sdilpreet }
29161865Sdilpreet
29171865Sdilpreet static void
29181865Sdilpreet bge_fm_fini(bge_t *bgep)
29191865Sdilpreet {
29201865Sdilpreet /* Only unregister FMA capabilities if we registered some */
29211865Sdilpreet if (bgep->fm_capabilities) {
29221865Sdilpreet
29231865Sdilpreet /*
29241865Sdilpreet * Release any resources allocated by pci_ereport_setup()
29251865Sdilpreet */
29261865Sdilpreet if (DDI_FM_EREPORT_CAP(bgep->fm_capabilities) ||
29271865Sdilpreet DDI_FM_ERRCB_CAP(bgep->fm_capabilities))
29281865Sdilpreet pci_ereport_teardown(bgep->devinfo);
29291865Sdilpreet
29301865Sdilpreet /*
29311865Sdilpreet * Un-register error callback if error callback capable
29321865Sdilpreet */
29331865Sdilpreet if (DDI_FM_ERRCB_CAP(bgep->fm_capabilities))
29341865Sdilpreet ddi_fm_handler_unregister(bgep->devinfo);
29351865Sdilpreet
29361865Sdilpreet /* Unregister from IO Fault Services */
29371865Sdilpreet ddi_fm_fini(bgep->devinfo);
29381865Sdilpreet }
29391865Sdilpreet }
29401865Sdilpreet
29411369Sdduvall static void
29421408Srandyf #ifdef BGE_IPMI_ASF
29431408Srandyf bge_unattach(bge_t *bgep, uint_t asf_mode)
29441408Srandyf #else
29451369Sdduvall bge_unattach(bge_t *bgep)
29461408Srandyf #endif
29471369Sdduvall {
29481369Sdduvall BGE_TRACE(("bge_unattach($%p)",
29491369Sdduvall (void *)bgep));
29501369Sdduvall
29511369Sdduvall /*
29521369Sdduvall * Flag that no more activity may be initiated
29531369Sdduvall */
29541369Sdduvall bgep->progress &= ~PROGRESS_READY;
29551369Sdduvall
29561369Sdduvall /*
29571369Sdduvall * Quiesce the PHY and MAC (leave it reset but still powered).
29581369Sdduvall * Clean up and free all BGE data structures
29591369Sdduvall */
29605107Seota if (bgep->periodic_id != NULL) {
29615107Seota ddi_periodic_delete(bgep->periodic_id);
29625107Seota bgep->periodic_id = NULL;
29631369Sdduvall }
29641369Sdduvall if (bgep->progress & PROGRESS_KSTATS)
29651369Sdduvall bge_fini_kstats(bgep);
29661369Sdduvall if (bgep->progress & PROGRESS_PHY)
29671369Sdduvall bge_phys_reset(bgep);
29681369Sdduvall if (bgep->progress & PROGRESS_HWINT) {
29691369Sdduvall mutex_enter(bgep->genlock);
29701408Srandyf #ifdef BGE_IPMI_ASF
29711865Sdilpreet if (bge_chip_reset(bgep, B_FALSE, asf_mode) != DDI_SUCCESS)
29721865Sdilpreet #else
29731865Sdilpreet if (bge_chip_reset(bgep, B_FALSE) != DDI_SUCCESS)
29741865Sdilpreet #endif
29751865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
29761865Sdilpreet DDI_SERVICE_UNAFFECTED);
29771865Sdilpreet #ifdef BGE_IPMI_ASF
29781408Srandyf if (bgep->asf_enabled) {
29791408Srandyf /*
29801408Srandyf * This register has been overlaid. We restore its
29811408Srandyf * initial value here.
29821408Srandyf */
29831408Srandyf bge_nic_put32(bgep, BGE_NIC_DATA_SIG_ADDR,
29841408Srandyf BGE_NIC_DATA_SIG);
29851408Srandyf }
29861408Srandyf #endif
29871865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK)
29881865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
29891865Sdilpreet DDI_SERVICE_UNAFFECTED);
29901865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK)
29911865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
29921865Sdilpreet DDI_SERVICE_UNAFFECTED);
29931369Sdduvall mutex_exit(bgep->genlock);
29941369Sdduvall }
29951369Sdduvall if (bgep->progress & PROGRESS_INTR) {
29961865Sdilpreet bge_intr_disable(bgep);
29971369Sdduvall bge_fini_rings(bgep);
29981369Sdduvall }
29991865Sdilpreet if (bgep->progress & PROGRESS_HWINT) {
30001865Sdilpreet bge_rem_intrs(bgep);
30011865Sdilpreet rw_destroy(bgep->errlock);
30021865Sdilpreet mutex_destroy(bgep->softintrlock);
30031865Sdilpreet mutex_destroy(bgep->genlock);
30041865Sdilpreet }
30051369Sdduvall if (bgep->progress & PROGRESS_FACTOTUM)
30061369Sdduvall ddi_remove_softintr(bgep->factotum_id);
30071369Sdduvall if (bgep->progress & PROGRESS_RESCHED)
30083334Sgs150176 ddi_remove_softintr(bgep->drain_id);
30091865Sdilpreet if (bgep->progress & PROGRESS_BUFS)
30101865Sdilpreet bge_free_bufs(bgep);
30111369Sdduvall if (bgep->progress & PROGRESS_REGS)
30121369Sdduvall ddi_regs_map_free(&bgep->io_handle);
30131369Sdduvall if (bgep->progress & PROGRESS_CFG)
30141369Sdduvall pci_config_teardown(&bgep->cfg_handle);
30151369Sdduvall
30161865Sdilpreet bge_fm_fini(bgep);
30171865Sdilpreet
30181369Sdduvall ddi_remove_minor_node(bgep->devinfo, NULL);
30193334Sgs150176 kmem_free(bgep->pstats, sizeof (bge_statistics_reg_t));
30201369Sdduvall kmem_free(bgep, sizeof (*bgep));
30211369Sdduvall }
30221369Sdduvall
30231369Sdduvall static int
30241369Sdduvall bge_resume(dev_info_t *devinfo)
30251369Sdduvall {
30261369Sdduvall bge_t *bgep; /* Our private data */
30271369Sdduvall chip_id_t *cidp;
30281369Sdduvall chip_id_t chipid;
30291369Sdduvall
30301369Sdduvall bgep = ddi_get_driver_private(devinfo);
30311369Sdduvall if (bgep == NULL)
30321369Sdduvall return (DDI_FAILURE);
30331369Sdduvall
30341369Sdduvall /*
30351369Sdduvall * Refuse to resume if the data structures aren't consistent
30361369Sdduvall */
30371369Sdduvall if (bgep->devinfo != devinfo)
30381369Sdduvall return (DDI_FAILURE);
30391369Sdduvall
30401408Srandyf #ifdef BGE_IPMI_ASF
30411408Srandyf /*
30421408Srandyf * Power management hasn't been supported in BGE now. If you
30431408Srandyf * want to implement it, please add the ASF/IPMI related
30441408Srandyf * code here.
30451408Srandyf */
30461408Srandyf
30471408Srandyf #endif
30481408Srandyf
30491369Sdduvall /*
30501369Sdduvall * Read chip ID & set up config space command register(s)
30511369Sdduvall * Refuse to resume if the chip has changed its identity!
30521369Sdduvall */
30531369Sdduvall cidp = &bgep->chipid;
30541865Sdilpreet mutex_enter(bgep->genlock);
30551369Sdduvall bge_chip_cfg_init(bgep, &chipid, B_FALSE);
30561865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
30571865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
30581865Sdilpreet mutex_exit(bgep->genlock);
30591865Sdilpreet return (DDI_FAILURE);
30601865Sdilpreet }
30611865Sdilpreet mutex_exit(bgep->genlock);
30621369Sdduvall if (chipid.vendor != cidp->vendor)
30631369Sdduvall return (DDI_FAILURE);
30641369Sdduvall if (chipid.device != cidp->device)
30651369Sdduvall return (DDI_FAILURE);
30661369Sdduvall if (chipid.revision != cidp->revision)
30671369Sdduvall return (DDI_FAILURE);
30681369Sdduvall if (chipid.asic_rev != cidp->asic_rev)
30691369Sdduvall return (DDI_FAILURE);
30701369Sdduvall
30711369Sdduvall /*
30721369Sdduvall * All OK, reinitialise h/w & kick off GLD scheduling
30731369Sdduvall */
30741369Sdduvall mutex_enter(bgep->genlock);
30751865Sdilpreet if (bge_restart(bgep, B_TRUE) != DDI_SUCCESS) {
30761865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle);
30771865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
30781865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
30791865Sdilpreet mutex_exit(bgep->genlock);
30801865Sdilpreet return (DDI_FAILURE);
30811865Sdilpreet }
30821865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
30831865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
30841865Sdilpreet mutex_exit(bgep->genlock);
30851865Sdilpreet return (DDI_FAILURE);
30861865Sdilpreet }
30871865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
30881865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
30891865Sdilpreet mutex_exit(bgep->genlock);
30901865Sdilpreet return (DDI_FAILURE);
30911865Sdilpreet }
30921369Sdduvall mutex_exit(bgep->genlock);
30931369Sdduvall return (DDI_SUCCESS);
30941369Sdduvall }
30951369Sdduvall
30961369Sdduvall /*
30971369Sdduvall * attach(9E) -- Attach a device to the system
30981369Sdduvall *
30991369Sdduvall * Called once for each board successfully probed.
31001369Sdduvall */
31011369Sdduvall static int
31021369Sdduvall bge_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd)
31031369Sdduvall {
31041369Sdduvall bge_t *bgep; /* Our private data */
31052311Sseb mac_register_t *macp;
31061369Sdduvall chip_id_t *cidp;
31071369Sdduvall caddr_t regs;
31081369Sdduvall int instance;
31091369Sdduvall int err;
31101369Sdduvall int intr_types;
31111408Srandyf #ifdef BGE_IPMI_ASF
31121408Srandyf uint32_t mhcrValue;
31133918Sml149210 #ifdef __sparc
31143918Sml149210 uint16_t value16;
31153918Sml149210 #endif
31163918Sml149210 #ifdef BGE_NETCONSOLE
31173918Sml149210 int retval;
31183918Sml149210 #endif
31191408Srandyf #endif
31201369Sdduvall
31211369Sdduvall instance = ddi_get_instance(devinfo);
31221369Sdduvall
31231369Sdduvall BGE_GTRACE(("bge_attach($%p, %d) instance %d",
31244588Sml149210 (void *)devinfo, cmd, instance));
31251369Sdduvall BGE_BRKPT(NULL, "bge_attach");
31261369Sdduvall
31271369Sdduvall switch (cmd) {
31281369Sdduvall default:
31291369Sdduvall return (DDI_FAILURE);
31301369Sdduvall
31311369Sdduvall case DDI_RESUME:
31321369Sdduvall return (bge_resume(devinfo));
31331369Sdduvall
31341369Sdduvall case DDI_ATTACH:
31351369Sdduvall break;
31361369Sdduvall }
31371369Sdduvall
31381369Sdduvall bgep = kmem_zalloc(sizeof (*bgep), KM_SLEEP);
31393334Sgs150176 bgep->pstats = kmem_zalloc(sizeof (bge_statistics_reg_t), KM_SLEEP);
31401369Sdduvall ddi_set_driver_private(devinfo, bgep);
31411369Sdduvall bgep->bge_guard = BGE_GUARD;
31421369Sdduvall bgep->devinfo = devinfo;
31435903Ssowmini bgep->param_drain_max = 64;
31445903Ssowmini bgep->param_msi_cnt = 0;
31455903Ssowmini bgep->param_loop_mode = 0;
31461369Sdduvall
31471369Sdduvall /*
31481369Sdduvall * Initialize more fields in BGE private data
31491369Sdduvall */
31501369Sdduvall bgep->debug = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
31514588Sml149210 DDI_PROP_DONTPASS, debug_propname, bge_debug);
31521369Sdduvall (void) snprintf(bgep->ifname, sizeof (bgep->ifname), "%s%d",
31534588Sml149210 BGE_DRIVER_NAME, instance);
31541369Sdduvall
31551369Sdduvall /*
31561865Sdilpreet * Initialize for fma support
31571865Sdilpreet */
31581865Sdilpreet bgep->fm_capabilities = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
31591865Sdilpreet DDI_PROP_DONTPASS, fm_cap,
31601865Sdilpreet DDI_FM_EREPORT_CAPABLE | DDI_FM_ACCCHK_CAPABLE |
31611865Sdilpreet DDI_FM_DMACHK_CAPABLE | DDI_FM_ERRCB_CAPABLE);
31621865Sdilpreet BGE_DEBUG(("bgep->fm_capabilities = %d", bgep->fm_capabilities));
31631865Sdilpreet bge_fm_init(bgep);
31641865Sdilpreet
31651865Sdilpreet /*
31661369Sdduvall * Look up the IOMMU's page size for DVMA mappings (must be
31671369Sdduvall * a power of 2) and convert to a mask. This can be used to
31681369Sdduvall * determine whether a message buffer crosses a page boundary.
31691369Sdduvall * Note: in 2s complement binary notation, if X is a power of
31701369Sdduvall * 2, then -X has the representation "11...1100...00".
31711369Sdduvall */
31721369Sdduvall bgep->pagemask = dvma_pagesize(devinfo);
31731369Sdduvall ASSERT(ddi_ffs(bgep->pagemask) == ddi_fls(bgep->pagemask));
31741369Sdduvall bgep->pagemask = -bgep->pagemask;
31751369Sdduvall
31761369Sdduvall /*
31771369Sdduvall * Map config space registers
31781369Sdduvall * Read chip ID & set up config space command register(s)
31791369Sdduvall *
31801369Sdduvall * Note: this leaves the chip accessible by Memory Space
31811369Sdduvall * accesses, but with interrupts and Bus Mastering off.
31821369Sdduvall * This should ensure that nothing untoward will happen
31831369Sdduvall * if it has been left active by the (net-)bootloader.
31841369Sdduvall * We'll re-enable Bus Mastering once we've reset the chip,
31851369Sdduvall * and allow interrupts only when everything else is set up.
31861369Sdduvall */
31871369Sdduvall err = pci_config_setup(devinfo, &bgep->cfg_handle);
31881408Srandyf #ifdef BGE_IPMI_ASF
31893918Sml149210 #ifdef __sparc
319011968SYong.Tan@Sun.COM /*
319111968SYong.Tan@Sun.COM * We need to determine the type of chipset for accessing some configure
319211968SYong.Tan@Sun.COM * registers. (This information will be used by bge_ind_put32,
319311968SYong.Tan@Sun.COM * bge_ind_get32 and bge_nic_read32)
319411968SYong.Tan@Sun.COM */
319511968SYong.Tan@Sun.COM bgep->chipid.device = pci_config_get16(bgep->cfg_handle,
319611968SYong.Tan@Sun.COM PCI_CONF_DEVID);
31973918Sml149210 value16 = pci_config_get16(bgep->cfg_handle, PCI_CONF_COMM);
31983918Sml149210 value16 = value16 | (PCI_COMM_MAE | PCI_COMM_ME);
31993918Sml149210 pci_config_put16(bgep->cfg_handle, PCI_CONF_COMM, value16);
32003918Sml149210 mhcrValue = MHCR_ENABLE_INDIRECT_ACCESS |
32014588Sml149210 MHCR_ENABLE_TAGGED_STATUS_MODE |
32024588Sml149210 MHCR_MASK_INTERRUPT_MODE |
32034588Sml149210 MHCR_MASK_PCI_INT_OUTPUT |
32044588Sml149210 MHCR_CLEAR_INTERRUPT_INTA |
32054588Sml149210 MHCR_ENABLE_ENDIAN_WORD_SWAP |
32064588Sml149210 MHCR_ENABLE_ENDIAN_BYTE_SWAP;
320711968SYong.Tan@Sun.COM /*
320811968SYong.Tan@Sun.COM * For some chipsets (e.g., BCM5718), if MHCR_ENABLE_ENDIAN_BYTE_SWAP
320911968SYong.Tan@Sun.COM * has been set in PCI_CONF_COMM already, we need to write the
321011968SYong.Tan@Sun.COM * byte-swapped value to it. So we just write zero first for simplicity.
321111968SYong.Tan@Sun.COM */
321211968SYong.Tan@Sun.COM if (DEVICE_5717_SERIES_CHIPSETS(bgep))
321311968SYong.Tan@Sun.COM pci_config_put32(bgep->cfg_handle, PCI_CONF_BGE_MHCR, 0);
32143918Sml149210 pci_config_put32(bgep->cfg_handle, PCI_CONF_BGE_MHCR, mhcrValue);
32153918Sml149210 bge_ind_put32(bgep, MEMORY_ARBITER_MODE_REG,
32164588Sml149210 bge_ind_get32(bgep, MEMORY_ARBITER_MODE_REG) |
32174588Sml149210 MEMORY_ARBITER_ENABLE);
32183918Sml149210 #else
32191408Srandyf mhcrValue = pci_config_get32(bgep->cfg_handle, PCI_CONF_BGE_MHCR);
32203918Sml149210 #endif
32211408Srandyf if (mhcrValue & MHCR_ENABLE_ENDIAN_WORD_SWAP) {
32221408Srandyf bgep->asf_wordswapped = B_TRUE;
32231408Srandyf } else {
32241408Srandyf bgep->asf_wordswapped = B_FALSE;
32251408Srandyf }
32261408Srandyf bge_asf_get_config(bgep);
32271408Srandyf #endif
32281369Sdduvall if (err != DDI_SUCCESS) {
32291369Sdduvall bge_problem(bgep, "pci_config_setup() failed");
32301369Sdduvall goto attach_fail;
32311369Sdduvall }
32321369Sdduvall bgep->progress |= PROGRESS_CFG;
32331369Sdduvall cidp = &bgep->chipid;
32341369Sdduvall bzero(cidp, sizeof (*cidp));
32351369Sdduvall bge_chip_cfg_init(bgep, cidp, B_FALSE);
32361865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
32371865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
32381865Sdilpreet goto attach_fail;
32391865Sdilpreet }
32401369Sdduvall
32411408Srandyf #ifdef BGE_IPMI_ASF
32421408Srandyf if (DEVICE_5721_SERIES_CHIPSETS(bgep) ||
32431408Srandyf DEVICE_5714_SERIES_CHIPSETS(bgep)) {
32441408Srandyf bgep->asf_newhandshake = B_TRUE;
32451408Srandyf } else {
32461408Srandyf bgep->asf_newhandshake = B_FALSE;
32471408Srandyf }
32481408Srandyf #endif
32491408Srandyf
32501369Sdduvall /*
32511369Sdduvall * Update those parts of the chip ID derived from volatile
32521369Sdduvall * registers with the values seen by OBP (in case the chip
32531369Sdduvall * has been reset externally and therefore lost them).
32541369Sdduvall */
32551369Sdduvall cidp->subven = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
32564588Sml149210 DDI_PROP_DONTPASS, subven_propname, cidp->subven);
32571369Sdduvall cidp->subdev = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
32584588Sml149210 DDI_PROP_DONTPASS, subdev_propname, cidp->subdev);
32591369Sdduvall cidp->clsize = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
32604588Sml149210 DDI_PROP_DONTPASS, clsize_propname, cidp->clsize);
32611369Sdduvall cidp->latency = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
32624588Sml149210 DDI_PROP_DONTPASS, latency_propname, cidp->latency);
32631369Sdduvall cidp->rx_rings = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
32644588Sml149210 DDI_PROP_DONTPASS, rxrings_propname, cidp->rx_rings);
32651369Sdduvall cidp->tx_rings = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
32664588Sml149210 DDI_PROP_DONTPASS, txrings_propname, cidp->tx_rings);
32671369Sdduvall
326810464SYong.Tan@Sun.COM cidp->default_mtu = ddi_prop_get_int(DDI_DEV_T_ANY, devinfo,
326910464SYong.Tan@Sun.COM DDI_PROP_DONTPASS, default_mtu, BGE_DEFAULT_MTU);
327010464SYong.Tan@Sun.COM if ((cidp->default_mtu < BGE_DEFAULT_MTU) ||
327110464SYong.Tan@Sun.COM (cidp->default_mtu > BGE_MAXIMUM_MTU)) {
327210464SYong.Tan@Sun.COM cidp->default_mtu = BGE_DEFAULT_MTU;
327310464SYong.Tan@Sun.COM }
327410464SYong.Tan@Sun.COM
32751369Sdduvall /*
32761369Sdduvall * Map operating registers
32771369Sdduvall */
32781369Sdduvall err = ddi_regs_map_setup(devinfo, BGE_PCI_OPREGS_RNUMBER,
32794588Sml149210 ®s, 0, 0, &bge_reg_accattr, &bgep->io_handle);
32801369Sdduvall if (err != DDI_SUCCESS) {
32811369Sdduvall bge_problem(bgep, "ddi_regs_map_setup() failed");
32821369Sdduvall goto attach_fail;
32831369Sdduvall }
32841369Sdduvall bgep->io_regs = regs;
32851369Sdduvall bgep->progress |= PROGRESS_REGS;
32861369Sdduvall
32871369Sdduvall /*
32881369Sdduvall * Characterise the device, so we know its requirements.
32891369Sdduvall * Then allocate the appropriate TX and RX descriptors & buffers.
32901369Sdduvall */
32911865Sdilpreet if (bge_chip_id_init(bgep) == EIO) {
32921865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
32931865Sdilpreet goto attach_fail;
32941865Sdilpreet }
32956512Ssowmini
32961369Sdduvall err = bge_alloc_bufs(bgep);
32971369Sdduvall if (err != DDI_SUCCESS) {
32981369Sdduvall bge_problem(bgep, "DMA buffer allocation failed");
32991369Sdduvall goto attach_fail;
33001369Sdduvall }
33011865Sdilpreet bgep->progress |= PROGRESS_BUFS;
33021369Sdduvall
33031369Sdduvall /*
33041369Sdduvall * Add the softint handlers:
33051369Sdduvall *
33061369Sdduvall * Both of these handlers are used to avoid restrictions on the
33071369Sdduvall * context and/or mutexes required for some operations. In
33081369Sdduvall * particular, the hardware interrupt handler and its subfunctions
33091369Sdduvall * can detect a number of conditions that we don't want to handle
33101369Sdduvall * in that context or with that set of mutexes held. So, these
33111369Sdduvall * softints are triggered instead:
33121369Sdduvall *
33132135Szh199473 * the <resched> softint is triggered if we have previously
33141369Sdduvall * had to refuse to send a packet because of resource shortage
33151369Sdduvall * (we've run out of transmit buffers), but the send completion
33161369Sdduvall * interrupt handler has now detected that more buffers have
33171369Sdduvall * become available.
33181369Sdduvall *
33191369Sdduvall * the <factotum> is triggered if the h/w interrupt handler
33201369Sdduvall * sees the <link state changed> or <error> bits in the status
33211369Sdduvall * block. It's also triggered periodically to poll the link
33221369Sdduvall * state, just in case we aren't getting link status change
33231369Sdduvall * interrupts ...
33241369Sdduvall */
33253334Sgs150176 err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, &bgep->drain_id,
33264588Sml149210 NULL, NULL, bge_send_drain, (caddr_t)bgep);
33271369Sdduvall if (err != DDI_SUCCESS) {
33281369Sdduvall bge_problem(bgep, "ddi_add_softintr() failed");
33291369Sdduvall goto attach_fail;
33301369Sdduvall }
33311369Sdduvall bgep->progress |= PROGRESS_RESCHED;
33321369Sdduvall err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, &bgep->factotum_id,
33334588Sml149210 NULL, NULL, bge_chip_factotum, (caddr_t)bgep);
33341369Sdduvall if (err != DDI_SUCCESS) {
33351369Sdduvall bge_problem(bgep, "ddi_add_softintr() failed");
33361369Sdduvall goto attach_fail;
33371369Sdduvall }
33381369Sdduvall bgep->progress |= PROGRESS_FACTOTUM;
33391369Sdduvall
33401369Sdduvall /* Get supported interrupt types */
33411369Sdduvall if (ddi_intr_get_supported_types(devinfo, &intr_types) != DDI_SUCCESS) {
33421369Sdduvall bge_error(bgep, "ddi_intr_get_supported_types failed\n");
33431369Sdduvall
33441369Sdduvall goto attach_fail;
33451369Sdduvall }
33461369Sdduvall
33472675Szh199473 BGE_DEBUG(("%s: ddi_intr_get_supported_types() returned: %x",
33484588Sml149210 bgep->ifname, intr_types));
33491369Sdduvall
33501369Sdduvall if ((intr_types & DDI_INTR_TYPE_MSI) && bgep->chipid.msi_enabled) {
33511369Sdduvall if (bge_add_intrs(bgep, DDI_INTR_TYPE_MSI) != DDI_SUCCESS) {
33521369Sdduvall bge_error(bgep, "MSI registration failed, "
33531369Sdduvall "trying FIXED interrupt type\n");
33541369Sdduvall } else {
33552675Szh199473 BGE_DEBUG(("%s: Using MSI interrupt type",
33564588Sml149210 bgep->ifname));
33571369Sdduvall bgep->intr_type = DDI_INTR_TYPE_MSI;
33581865Sdilpreet bgep->progress |= PROGRESS_HWINT;
33591369Sdduvall }
33601369Sdduvall }
33611369Sdduvall
33621865Sdilpreet if (!(bgep->progress & PROGRESS_HWINT) &&
33631369Sdduvall (intr_types & DDI_INTR_TYPE_FIXED)) {
33641369Sdduvall if (bge_add_intrs(bgep, DDI_INTR_TYPE_FIXED) != DDI_SUCCESS) {
33651369Sdduvall bge_error(bgep, "FIXED interrupt "
33661369Sdduvall "registration failed\n");
33671369Sdduvall goto attach_fail;
33681369Sdduvall }
33691369Sdduvall
33702675Szh199473 BGE_DEBUG(("%s: Using FIXED interrupt type", bgep->ifname));
33711369Sdduvall
33721369Sdduvall bgep->intr_type = DDI_INTR_TYPE_FIXED;
33731865Sdilpreet bgep->progress |= PROGRESS_HWINT;
33741369Sdduvall }
33751369Sdduvall
33761865Sdilpreet if (!(bgep->progress & PROGRESS_HWINT)) {
33771369Sdduvall bge_error(bgep, "No interrupts registered\n");
33781369Sdduvall goto attach_fail;
33791369Sdduvall }
33801369Sdduvall
33811369Sdduvall /*
33821369Sdduvall * Note that interrupts are not enabled yet as
33831865Sdilpreet * mutex locks are not initialized. Initialize mutex locks.
33841865Sdilpreet */
33851865Sdilpreet mutex_init(bgep->genlock, NULL, MUTEX_DRIVER,
33861865Sdilpreet DDI_INTR_PRI(bgep->intr_pri));
33871865Sdilpreet mutex_init(bgep->softintrlock, NULL, MUTEX_DRIVER,
33881865Sdilpreet DDI_INTR_PRI(bgep->intr_pri));
33891865Sdilpreet rw_init(bgep->errlock, NULL, RW_DRIVER,
33901865Sdilpreet DDI_INTR_PRI(bgep->intr_pri));
33911865Sdilpreet
33921865Sdilpreet /*
33931865Sdilpreet * Initialize rings.
33941369Sdduvall */
33951369Sdduvall bge_init_rings(bgep);
33961369Sdduvall
33971369Sdduvall /*
33981369Sdduvall * Now that mutex locks are initialized, enable interrupts.
33991369Sdduvall */
34001865Sdilpreet bge_intr_enable(bgep);
34011865Sdilpreet bgep->progress |= PROGRESS_INTR;
34021369Sdduvall
34031369Sdduvall /*
34041369Sdduvall * Initialise link state variables
34051369Sdduvall * Stop, reset & reinitialise the chip.
34061369Sdduvall * Initialise the (internal) PHY.
34071369Sdduvall */
34081369Sdduvall bgep->link_state = LINK_STATE_UNKNOWN;
34091369Sdduvall
34101369Sdduvall mutex_enter(bgep->genlock);
34111369Sdduvall
34121369Sdduvall /*
34131369Sdduvall * Reset chip & rings to initial state; also reset address
34141369Sdduvall * filtering, promiscuity, loopback mode.
34151369Sdduvall */
34161408Srandyf #ifdef BGE_IPMI_ASF
34173918Sml149210 #ifdef BGE_NETCONSOLE
34183918Sml149210 if (bge_reset(bgep, ASF_MODE_INIT) != DDI_SUCCESS) {
34193918Sml149210 #else
34201865Sdilpreet if (bge_reset(bgep, ASF_MODE_SHUTDOWN) != DDI_SUCCESS) {
34213918Sml149210 #endif
34221408Srandyf #else
34231865Sdilpreet if (bge_reset(bgep) != DDI_SUCCESS) {
34241408Srandyf #endif
34251865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->cfg_handle);
34261865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
34271865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
34281865Sdilpreet mutex_exit(bgep->genlock);
34291865Sdilpreet goto attach_fail;
34301865Sdilpreet }
34311369Sdduvall
34322675Szh199473 #ifdef BGE_IPMI_ASF
34332675Szh199473 if (bgep->asf_enabled) {
34342675Szh199473 bgep->asf_status = ASF_STAT_RUN_INIT;
34352675Szh199473 }
34362675Szh199473 #endif
34372675Szh199473
34381369Sdduvall bzero(bgep->mcast_hash, sizeof (bgep->mcast_hash));
34391369Sdduvall bzero(bgep->mcast_refs, sizeof (bgep->mcast_refs));
34401369Sdduvall bgep->promisc = B_FALSE;
34411369Sdduvall bgep->param_loop_mode = BGE_LOOP_NONE;
34421865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK) {
34431865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
34441865Sdilpreet mutex_exit(bgep->genlock);
34451865Sdilpreet goto attach_fail;
34461865Sdilpreet }
34471865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
34481865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
34491865Sdilpreet mutex_exit(bgep->genlock);
34501865Sdilpreet goto attach_fail;
34511865Sdilpreet }
34521369Sdduvall
34531369Sdduvall mutex_exit(bgep->genlock);
34541369Sdduvall
34551865Sdilpreet if (bge_phys_init(bgep) == EIO) {
34561865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_LOST);
34571865Sdilpreet goto attach_fail;
34581865Sdilpreet }
34591369Sdduvall bgep->progress |= PROGRESS_PHY;
34601369Sdduvall
34611369Sdduvall /*
34626512Ssowmini * initialize NDD-tweakable parameters
34631369Sdduvall */
34641369Sdduvall if (bge_nd_init(bgep)) {
34651369Sdduvall bge_problem(bgep, "bge_nd_init() failed");
34661369Sdduvall goto attach_fail;
34671369Sdduvall }
34681369Sdduvall bgep->progress |= PROGRESS_NDD;
34691369Sdduvall
34701369Sdduvall /*
34711369Sdduvall * Create & initialise named kstats
34721369Sdduvall */
34731369Sdduvall bge_init_kstats(bgep, instance);
34741369Sdduvall bgep->progress |= PROGRESS_KSTATS;
34751369Sdduvall
34761369Sdduvall /*
34771369Sdduvall * Determine whether to override the chip's own MAC address
34781369Sdduvall */
34791369Sdduvall bge_find_mac_address(bgep, cidp);
34802331Skrgopi
34812406Skrgopi bgep->unicst_addr_total = MAC_ADDRESS_REGS_MAX;
34828275SEric Cheng bgep->unicst_addr_avail = MAC_ADDRESS_REGS_MAX;
34831369Sdduvall
34842311Sseb if ((macp = mac_alloc(MAC_VERSION)) == NULL)
34852311Sseb goto attach_fail;
34862311Sseb macp->m_type_ident = MAC_PLUGIN_IDENT_ETHER;
34872311Sseb macp->m_driver = bgep;
34881369Sdduvall macp->m_dip = devinfo;
34898275SEric Cheng macp->m_src_addr = cidp->vendor_addr.addr;
34902311Sseb macp->m_callbacks = &bge_m_callbacks;
34912311Sseb macp->m_min_sdu = 0;
34922311Sseb macp->m_max_sdu = cidp->ethmax_size - sizeof (struct ether_header);
34935895Syz147064 macp->m_margin = VLAN_TAGSZ;
34946512Ssowmini macp->m_priv_props = bge_priv_prop;
34958275SEric Cheng macp->m_v12n = MAC_VIRT_LEVEL1;
34966512Ssowmini
34971369Sdduvall /*
34981369Sdduvall * Finally, we're ready to register ourselves with the MAC layer
34991369Sdduvall * interface; if this succeeds, we're all ready to start()
35001369Sdduvall */
35012311Sseb err = mac_register(macp, &bgep->mh);
35022311Sseb mac_free(macp);
35032311Sseb if (err != 0)
35041369Sdduvall goto attach_fail;
35051369Sdduvall
3506*12673SYong.Tan@Sun.COM mac_link_update(bgep->mh, LINK_STATE_UNKNOWN);
3507*12673SYong.Tan@Sun.COM
35085107Seota /*
35095107Seota * Register a periodical handler.
35105107Seota * bge_chip_cyclic() is invoked in kernel context.
35115107Seota */
35125107Seota bgep->periodic_id = ddi_periodic_add(bge_chip_cyclic, bgep,
35135107Seota BGE_CYCLIC_PERIOD, DDI_IPL_0);
35141369Sdduvall
35151369Sdduvall bgep->progress |= PROGRESS_READY;
35161369Sdduvall ASSERT(bgep->bge_guard == BGE_GUARD);
35173918Sml149210 #ifdef BGE_IPMI_ASF
35183918Sml149210 #ifdef BGE_NETCONSOLE
35193918Sml149210 if (bgep->asf_enabled) {
35203918Sml149210 mutex_enter(bgep->genlock);
35213918Sml149210 retval = bge_chip_start(bgep, B_TRUE);
35223918Sml149210 mutex_exit(bgep->genlock);
35233918Sml149210 if (retval != DDI_SUCCESS)
35243918Sml149210 goto attach_fail;
35253918Sml149210 }
35263918Sml149210 #endif
35273918Sml149210 #endif
35287656SSherry.Moore@Sun.COM
35297656SSherry.Moore@Sun.COM ddi_report_dev(devinfo);
35308922SYong.Tan@Sun.COM
35311369Sdduvall return (DDI_SUCCESS);
35321369Sdduvall
35331369Sdduvall attach_fail:
35341408Srandyf #ifdef BGE_IPMI_ASF
35352675Szh199473 bge_unattach(bgep, ASF_MODE_SHUTDOWN);
35361408Srandyf #else
35371369Sdduvall bge_unattach(bgep);
35381408Srandyf #endif
35391369Sdduvall return (DDI_FAILURE);
35401369Sdduvall }
35411369Sdduvall
35421369Sdduvall /*
35431369Sdduvall * bge_suspend() -- suspend transmit/receive for powerdown
35441369Sdduvall */
35451369Sdduvall static int
35461369Sdduvall bge_suspend(bge_t *bgep)
35471369Sdduvall {
35481369Sdduvall /*
35491369Sdduvall * Stop processing and idle (powerdown) the PHY ...
35501369Sdduvall */
35511369Sdduvall mutex_enter(bgep->genlock);
35521408Srandyf #ifdef BGE_IPMI_ASF
35531408Srandyf /*
35541408Srandyf * Power management hasn't been supported in BGE now. If you
35551408Srandyf * want to implement it, please add the ASF/IPMI related
35561408Srandyf * code here.
35571408Srandyf */
35581408Srandyf #endif
35591369Sdduvall bge_stop(bgep);
35601865Sdilpreet if (bge_phys_idle(bgep) != DDI_SUCCESS) {
35611865Sdilpreet (void) bge_check_acc_handle(bgep, bgep->io_handle);
35621865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
35631865Sdilpreet mutex_exit(bgep->genlock);
35641865Sdilpreet return (DDI_FAILURE);
35651865Sdilpreet }
35661865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK) {
35671865Sdilpreet ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
35681865Sdilpreet mutex_exit(bgep->genlock);
35691865Sdilpreet return (DDI_FAILURE);
35701865Sdilpreet }
35711369Sdduvall mutex_exit(bgep->genlock);
35721369Sdduvall
35731369Sdduvall return (DDI_SUCCESS);
35741369Sdduvall }
35751369Sdduvall
35761369Sdduvall /*
35777656SSherry.Moore@Sun.COM * quiesce(9E) entry point.
35787656SSherry.Moore@Sun.COM *
35797656SSherry.Moore@Sun.COM * This function is called when the system is single-threaded at high
35807656SSherry.Moore@Sun.COM * PIL with preemption disabled. Therefore, this function must not be
35817656SSherry.Moore@Sun.COM * blocked.
35827656SSherry.Moore@Sun.COM *
35837656SSherry.Moore@Sun.COM * This function returns DDI_SUCCESS on success, or DDI_FAILURE on failure.
35847656SSherry.Moore@Sun.COM * DDI_FAILURE indicates an error condition and should almost never happen.
35857656SSherry.Moore@Sun.COM */
35867656SSherry.Moore@Sun.COM #ifdef __sparc
35877656SSherry.Moore@Sun.COM #define bge_quiesce ddi_quiesce_not_supported
35887656SSherry.Moore@Sun.COM #else
35897656SSherry.Moore@Sun.COM static int
35907656SSherry.Moore@Sun.COM bge_quiesce(dev_info_t *devinfo)
35917656SSherry.Moore@Sun.COM {
35927656SSherry.Moore@Sun.COM bge_t *bgep = ddi_get_driver_private(devinfo);
35937656SSherry.Moore@Sun.COM
35947656SSherry.Moore@Sun.COM if (bgep == NULL)
35957656SSherry.Moore@Sun.COM return (DDI_FAILURE);
35967656SSherry.Moore@Sun.COM
35977656SSherry.Moore@Sun.COM if (bgep->intr_type == DDI_INTR_TYPE_FIXED) {
35987656SSherry.Moore@Sun.COM bge_reg_set32(bgep, PCI_CONF_BGE_MHCR,
35997656SSherry.Moore@Sun.COM MHCR_MASK_PCI_INT_OUTPUT);
36007656SSherry.Moore@Sun.COM } else {
36017656SSherry.Moore@Sun.COM bge_reg_clr32(bgep, MSI_MODE_REG, MSI_MSI_ENABLE);
36027656SSherry.Moore@Sun.COM }
36037656SSherry.Moore@Sun.COM
36047656SSherry.Moore@Sun.COM /* Stop the chip */
36057656SSherry.Moore@Sun.COM bge_chip_stop_nonblocking(bgep);
36067656SSherry.Moore@Sun.COM
36077656SSherry.Moore@Sun.COM return (DDI_SUCCESS);
36087656SSherry.Moore@Sun.COM }
36097656SSherry.Moore@Sun.COM #endif
36107656SSherry.Moore@Sun.COM
36117656SSherry.Moore@Sun.COM /*
36121369Sdduvall * detach(9E) -- Detach a device from the system
36131369Sdduvall */
36141369Sdduvall static int
36151369Sdduvall bge_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd)
36161369Sdduvall {
36171369Sdduvall bge_t *bgep;
36181408Srandyf #ifdef BGE_IPMI_ASF
36191408Srandyf uint_t asf_mode;
36201408Srandyf asf_mode = ASF_MODE_NONE;
36211408Srandyf #endif
36221369Sdduvall
36231369Sdduvall BGE_GTRACE(("bge_detach($%p, %d)", (void *)devinfo, cmd));
36241369Sdduvall
36251369Sdduvall bgep = ddi_get_driver_private(devinfo);
36261369Sdduvall
36271369Sdduvall switch (cmd) {
36281369Sdduvall default:
36291369Sdduvall return (DDI_FAILURE);
36301369Sdduvall
36311369Sdduvall case DDI_SUSPEND:
36321369Sdduvall return (bge_suspend(bgep));
36331369Sdduvall
36341369Sdduvall case DDI_DETACH:
36351369Sdduvall break;
36361369Sdduvall }
36371369Sdduvall
36381408Srandyf #ifdef BGE_IPMI_ASF
36391408Srandyf mutex_enter(bgep->genlock);
36402675Szh199473 if (bgep->asf_enabled && ((bgep->asf_status == ASF_STAT_RUN) ||
36414588Sml149210 (bgep->asf_status == ASF_STAT_RUN_INIT))) {
36421408Srandyf
36431408Srandyf bge_asf_update_status(bgep);
36442675Szh199473 if (bgep->asf_status == ASF_STAT_RUN) {
36452675Szh199473 bge_asf_stop_timer(bgep);
36462675Szh199473 }
36471408Srandyf bgep->asf_status = ASF_STAT_STOP;
36481408Srandyf
36491408Srandyf bge_asf_pre_reset_operations(bgep, BGE_SHUTDOWN_RESET);
36501408Srandyf
36511408Srandyf if (bgep->asf_pseudostop) {
36521408Srandyf bge_chip_stop(bgep, B_FALSE);
36531408Srandyf bgep->bge_mac_state = BGE_MAC_STOPPED;
36541408Srandyf bgep->asf_pseudostop = B_FALSE;
36551408Srandyf }
36561408Srandyf
36571408Srandyf asf_mode = ASF_MODE_POST_SHUTDOWN;
36581865Sdilpreet
36591865Sdilpreet if (bge_check_acc_handle(bgep, bgep->cfg_handle) != DDI_FM_OK)
36601865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
36611865Sdilpreet DDI_SERVICE_UNAFFECTED);
36621865Sdilpreet if (bge_check_acc_handle(bgep, bgep->io_handle) != DDI_FM_OK)
36631865Sdilpreet ddi_fm_service_impact(bgep->devinfo,
36641865Sdilpreet DDI_SERVICE_UNAFFECTED);
36651408Srandyf }
36661408Srandyf mutex_exit(bgep->genlock);
36671408Srandyf #endif
36681408Srandyf
36691369Sdduvall /*
36701369Sdduvall * Unregister from the GLD subsystem. This can fail, in
36711369Sdduvall * particular if there are DLPI style-2 streams still open -
36721369Sdduvall * in which case we just return failure without shutting
36731369Sdduvall * down chip operations.
36741369Sdduvall */
36752311Sseb if (mac_unregister(bgep->mh) != 0)
36761369Sdduvall return (DDI_FAILURE);
36771369Sdduvall
36781369Sdduvall /*
36791369Sdduvall * All activity stopped, so we can clean up & exit
36801369Sdduvall */
36811408Srandyf #ifdef BGE_IPMI_ASF
36821408Srandyf bge_unattach(bgep, asf_mode);
36831408Srandyf #else
36841369Sdduvall bge_unattach(bgep);
36851408Srandyf #endif
36861369Sdduvall return (DDI_SUCCESS);
36871369Sdduvall }
36881369Sdduvall
36891369Sdduvall
36901369Sdduvall /*
36911369Sdduvall * ========== Module Loading Data & Entry Points ==========
36921369Sdduvall */
36931369Sdduvall
36941369Sdduvall #undef BGE_DBG
36951369Sdduvall #define BGE_DBG BGE_DBG_INIT /* debug flag for this code */
36961369Sdduvall
36977656SSherry.Moore@Sun.COM DDI_DEFINE_STREAM_OPS(bge_dev_ops,
36987656SSherry.Moore@Sun.COM nulldev, /* identify */
36997656SSherry.Moore@Sun.COM nulldev, /* probe */
37007656SSherry.Moore@Sun.COM bge_attach, /* attach */
37017656SSherry.Moore@Sun.COM bge_detach, /* detach */
37027656SSherry.Moore@Sun.COM nodev, /* reset */
37037656SSherry.Moore@Sun.COM NULL, /* cb_ops */
37047656SSherry.Moore@Sun.COM D_MP, /* bus_ops */
37057656SSherry.Moore@Sun.COM NULL, /* power */
37067656SSherry.Moore@Sun.COM bge_quiesce /* quiesce */
37077656SSherry.Moore@Sun.COM );
37081369Sdduvall
37091369Sdduvall static struct modldrv bge_modldrv = {
37101369Sdduvall &mod_driverops, /* Type of module. This one is a driver */
37111369Sdduvall bge_ident, /* short description */
37121369Sdduvall &bge_dev_ops /* driver specific ops */
37131369Sdduvall };
37141369Sdduvall
37151369Sdduvall static struct modlinkage modlinkage = {
37161369Sdduvall MODREV_1, (void *)&bge_modldrv, NULL
37171369Sdduvall };
37181369Sdduvall
37191369Sdduvall
37201369Sdduvall int
37211369Sdduvall _info(struct modinfo *modinfop)
37221369Sdduvall {
37231369Sdduvall return (mod_info(&modlinkage, modinfop));
37241369Sdduvall }
37251369Sdduvall
37261369Sdduvall int
37271369Sdduvall _init(void)
37281369Sdduvall {
37291369Sdduvall int status;
37301369Sdduvall
37311369Sdduvall mac_init_ops(&bge_dev_ops, "bge");
37321369Sdduvall status = mod_install(&modlinkage);
37331369Sdduvall if (status == DDI_SUCCESS)
37341369Sdduvall mutex_init(bge_log_mutex, NULL, MUTEX_DRIVER, NULL);
37351369Sdduvall else
37361369Sdduvall mac_fini_ops(&bge_dev_ops);
37371369Sdduvall return (status);
37381369Sdduvall }
37391369Sdduvall
37401369Sdduvall int
37411369Sdduvall _fini(void)
37421369Sdduvall {
37431369Sdduvall int status;
37441369Sdduvall
37451369Sdduvall status = mod_remove(&modlinkage);
37461369Sdduvall if (status == DDI_SUCCESS) {
37471369Sdduvall mac_fini_ops(&bge_dev_ops);
37481369Sdduvall mutex_destroy(bge_log_mutex);
37491369Sdduvall }
37501369Sdduvall return (status);
37511369Sdduvall }
37521369Sdduvall
37531369Sdduvall
37541369Sdduvall /*
37551369Sdduvall * bge_add_intrs:
37561369Sdduvall *
37571369Sdduvall * Register FIXED or MSI interrupts.
37581369Sdduvall */
37591369Sdduvall static int
37601369Sdduvall bge_add_intrs(bge_t *bgep, int intr_type)
37611369Sdduvall {
37621369Sdduvall dev_info_t *dip = bgep->devinfo;
37631369Sdduvall int avail, actual, intr_size, count = 0;
37641369Sdduvall int i, flag, ret;
37651369Sdduvall
37662675Szh199473 BGE_DEBUG(("bge_add_intrs($%p, 0x%x)", (void *)bgep, intr_type));
37671369Sdduvall
37681369Sdduvall /* Get number of interrupts */
37691369Sdduvall ret = ddi_intr_get_nintrs(dip, intr_type, &count);
37701369Sdduvall if ((ret != DDI_SUCCESS) || (count == 0)) {
37711369Sdduvall bge_error(bgep, "ddi_intr_get_nintrs() failure, ret: %d, "
37721369Sdduvall "count: %d", ret, count);
37731369Sdduvall
37741369Sdduvall return (DDI_FAILURE);
37751369Sdduvall }
37761369Sdduvall
37771369Sdduvall /* Get number of available interrupts */
37781369Sdduvall ret = ddi_intr_get_navail(dip, intr_type, &avail);
37791369Sdduvall if ((ret != DDI_SUCCESS) || (avail == 0)) {
37801369Sdduvall bge_error(bgep, "ddi_intr_get_navail() failure, "
37811369Sdduvall "ret: %d, avail: %d\n", ret, avail);
37821369Sdduvall
37831369Sdduvall return (DDI_FAILURE);
37841369Sdduvall }
37851369Sdduvall
37861369Sdduvall if (avail < count) {
37872675Szh199473 BGE_DEBUG(("%s: nintrs() returned %d, navail returned %d",
37882675Szh199473 bgep->ifname, count, avail));
37891369Sdduvall }
37901369Sdduvall
37911369Sdduvall /*
37921369Sdduvall * BGE hardware generates only single MSI even though it claims
37931369Sdduvall * to support multiple MSIs. So, hard code MSI count value to 1.
37941369Sdduvall */
37951369Sdduvall if (intr_type == DDI_INTR_TYPE_MSI) {
37961369Sdduvall count = 1;
37971369Sdduvall flag = DDI_INTR_ALLOC_STRICT;
37981369Sdduvall } else {
37991369Sdduvall flag = DDI_INTR_ALLOC_NORMAL;
38001369Sdduvall }
38011369Sdduvall
38021369Sdduvall /* Allocate an array of interrupt handles */
38031369Sdduvall intr_size = count * sizeof (ddi_intr_handle_t);
38041369Sdduvall bgep->htable = kmem_alloc(intr_size, KM_SLEEP);
38051369Sdduvall
38061369Sdduvall /* Call ddi_intr_alloc() */
38071369Sdduvall ret = ddi_intr_alloc(dip, bgep->htable, intr_type, 0,
38081369Sdduvall count, &actual, flag);
38091369Sdduvall
38101369Sdduvall if ((ret != DDI_SUCCESS) || (actual == 0)) {
38111369Sdduvall bge_error(bgep, "ddi_intr_alloc() failed %d\n", ret);
38121369Sdduvall
38131369Sdduvall kmem_free(bgep->htable, intr_size);
38141369Sdduvall return (DDI_FAILURE);
38151369Sdduvall }
38161369Sdduvall
38171369Sdduvall if (actual < count) {
38182675Szh199473 BGE_DEBUG(("%s: Requested: %d, Received: %d",
38194588Sml149210 bgep->ifname, count, actual));
38201369Sdduvall }
38211369Sdduvall
38221369Sdduvall bgep->intr_cnt = actual;
38231369Sdduvall
38241369Sdduvall /*
38251369Sdduvall * Get priority for first msi, assume remaining are all the same
38261369Sdduvall */
38271369Sdduvall if ((ret = ddi_intr_get_pri(bgep->htable[0], &bgep->intr_pri)) !=
38281369Sdduvall DDI_SUCCESS) {
38291369Sdduvall bge_error(bgep, "ddi_intr_get_pri() failed %d\n", ret);
38301369Sdduvall
38311369Sdduvall /* Free already allocated intr */
38321369Sdduvall for (i = 0; i < actual; i++) {
38331369Sdduvall (void) ddi_intr_free(bgep->htable[i]);
38341369Sdduvall }
38351369Sdduvall
38361369Sdduvall kmem_free(bgep->htable, intr_size);
38371369Sdduvall return (DDI_FAILURE);
38381369Sdduvall }
38391369Sdduvall
38401369Sdduvall /* Call ddi_intr_add_handler() */
38411369Sdduvall for (i = 0; i < actual; i++) {
38421369Sdduvall if ((ret = ddi_intr_add_handler(bgep->htable[i], bge_intr,
38431369Sdduvall (caddr_t)bgep, (caddr_t)(uintptr_t)i)) != DDI_SUCCESS) {
38441369Sdduvall bge_error(bgep, "ddi_intr_add_handler() "
38451369Sdduvall "failed %d\n", ret);
38461369Sdduvall
38471369Sdduvall /* Free already allocated intr */
38481369Sdduvall for (i = 0; i < actual; i++) {
38491369Sdduvall (void) ddi_intr_free(bgep->htable[i]);
38501369Sdduvall }
38511369Sdduvall
38521369Sdduvall kmem_free(bgep->htable, intr_size);
38531369Sdduvall return (DDI_FAILURE);
38541369Sdduvall }
38551369Sdduvall }
38561369Sdduvall
38571369Sdduvall if ((ret = ddi_intr_get_cap(bgep->htable[0], &bgep->intr_cap))
38584588Sml149210 != DDI_SUCCESS) {
38591369Sdduvall bge_error(bgep, "ddi_intr_get_cap() failed %d\n", ret);
38601369Sdduvall
38611369Sdduvall for (i = 0; i < actual; i++) {
38621369Sdduvall (void) ddi_intr_remove_handler(bgep->htable[i]);
38631369Sdduvall (void) ddi_intr_free(bgep->htable[i]);
38641369Sdduvall }
38651369Sdduvall
38661369Sdduvall kmem_free(bgep->htable, intr_size);
38671369Sdduvall return (DDI_FAILURE);
38681369Sdduvall }
38691369Sdduvall
38701369Sdduvall return (DDI_SUCCESS);
38711369Sdduvall }
38721369Sdduvall
38731369Sdduvall /*
38741369Sdduvall * bge_rem_intrs:
38751369Sdduvall *
38761369Sdduvall * Unregister FIXED or MSI interrupts
38771369Sdduvall */
38781369Sdduvall static void
38791369Sdduvall bge_rem_intrs(bge_t *bgep)
38801369Sdduvall {
38811369Sdduvall int i;
38821369Sdduvall
38832675Szh199473 BGE_DEBUG(("bge_rem_intrs($%p)", (void *)bgep));
38841369Sdduvall
38851865Sdilpreet /* Call ddi_intr_remove_handler() */
38861865Sdilpreet for (i = 0; i < bgep->intr_cnt; i++) {
38871865Sdilpreet (void) ddi_intr_remove_handler(bgep->htable[i]);
38881865Sdilpreet (void) ddi_intr_free(bgep->htable[i]);
38891865Sdilpreet }
38901865Sdilpreet
38911865Sdilpreet kmem_free(bgep->htable, bgep->intr_cnt * sizeof (ddi_intr_handle_t));
38921865Sdilpreet }
38931865Sdilpreet
38941865Sdilpreet
38951865Sdilpreet void
38961865Sdilpreet bge_intr_enable(bge_t *bgep)
38971865Sdilpreet {
38981865Sdilpreet int i;
38991865Sdilpreet
39001865Sdilpreet if (bgep->intr_cap & DDI_INTR_FLAG_BLOCK) {
39011865Sdilpreet /* Call ddi_intr_block_enable() for MSI interrupts */
39021865Sdilpreet (void) ddi_intr_block_enable(bgep->htable, bgep->intr_cnt);
39031865Sdilpreet } else {
39041865Sdilpreet /* Call ddi_intr_enable for MSI or FIXED interrupts */
39051865Sdilpreet for (i = 0; i < bgep->intr_cnt; i++) {
39061865Sdilpreet (void) ddi_intr_enable(bgep->htable[i]);
39071865Sdilpreet }
39081865Sdilpreet }
39091865Sdilpreet }
39101865Sdilpreet
39111865Sdilpreet
39121865Sdilpreet void
39131865Sdilpreet bge_intr_disable(bge_t *bgep)
39141865Sdilpreet {
39151865Sdilpreet int i;
39161865Sdilpreet
39171369Sdduvall if (bgep->intr_cap & DDI_INTR_FLAG_BLOCK) {
39181369Sdduvall /* Call ddi_intr_block_disable() */
39191369Sdduvall (void) ddi_intr_block_disable(bgep->htable, bgep->intr_cnt);
39201369Sdduvall } else {
39211369Sdduvall for (i = 0; i < bgep->intr_cnt; i++) {
39221369Sdduvall (void) ddi_intr_disable(bgep->htable[i]);
39231369Sdduvall }
39241369Sdduvall }
39251369Sdduvall }
39265903Ssowmini
39275903Ssowmini int
39285903Ssowmini bge_reprogram(bge_t *bgep)
39295903Ssowmini {
39305903Ssowmini int status = 0;
39315903Ssowmini
39325903Ssowmini ASSERT(mutex_owned(bgep->genlock));
39335903Ssowmini
39345903Ssowmini if (bge_phys_update(bgep) != DDI_SUCCESS) {
39355903Ssowmini ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
39365903Ssowmini status = IOC_INVAL;
39375903Ssowmini }
39385903Ssowmini #ifdef BGE_IPMI_ASF
39395903Ssowmini if (bge_chip_sync(bgep, B_TRUE) == DDI_FAILURE) {
39405903Ssowmini #else
39415903Ssowmini if (bge_chip_sync(bgep) == DDI_FAILURE) {
39425903Ssowmini #endif
39435903Ssowmini ddi_fm_service_impact(bgep->devinfo, DDI_SERVICE_DEGRADED);
39445903Ssowmini status = IOC_INVAL;
39455903Ssowmini }
39465903Ssowmini if (bgep->intr_type == DDI_INTR_TYPE_MSI)
39475903Ssowmini bge_chip_msi_trig(bgep);
39485903Ssowmini return (status);
39495903Ssowmini }
3950