11000Sxc151355 /* 26235Sxc151355 * Copyright 2008 Sun Microsystems, Inc. All rights reserved. 31000Sxc151355 * Use is subject to license terms. 41000Sxc151355 */ 51000Sxc151355 61000Sxc151355 /* 71000Sxc151355 * Copyright (c) 2002-2004 Sam Leffler, Errno Consulting 81000Sxc151355 * All rights reserved. 91000Sxc151355 * 101000Sxc151355 * Redistribution and use in source and binary forms, with or without 111000Sxc151355 * modification, are permitted provided that the following conditions 121000Sxc151355 * are met: 131000Sxc151355 * 1. Redistributions of source code must retain the above copyright 141000Sxc151355 * notice, this list of conditions and the following disclaimer, 151000Sxc151355 * without modification. 161000Sxc151355 * 2. Redistributions in binary form must reproduce at minimum a disclaimer 171000Sxc151355 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 181000Sxc151355 * redistribution must be conditioned upon including a substantially 191000Sxc151355 * similar Disclaimer requirement for further binary redistribution. 201000Sxc151355 * 3. Neither the names of the above-listed copyright holders nor the names 211000Sxc151355 * of any contributors may be used to endorse or promote products derived 221000Sxc151355 * from this software without specific prior written permission. 231000Sxc151355 * 241000Sxc151355 * NO WARRANTY 251000Sxc151355 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 261000Sxc151355 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 271000Sxc151355 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 281000Sxc151355 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 291000Sxc151355 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 301000Sxc151355 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 311000Sxc151355 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 321000Sxc151355 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 331000Sxc151355 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 341000Sxc151355 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 351000Sxc151355 * THE POSSIBILITY OF SUCH DAMAGES. 361000Sxc151355 * 371000Sxc151355 */ 381000Sxc151355 39*7663SSowmini.Varadhan@Sun.COM 401000Sxc151355 /* 411000Sxc151355 * Driver for the Atheros Wireless LAN controller. 421000Sxc151355 * 433147Sxc151355 * The Atheros driver calls into net80211 module for IEEE80211 protocol 443147Sxc151355 * management functionalities. The driver includes a LLD(Low Level Driver) 453147Sxc151355 * part to implement H/W related operations. 461000Sxc151355 * The following is the high level structure of ath driver. 471000Sxc151355 * (The arrows between modules indicate function call direction.) 481000Sxc151355 * 491000Sxc151355 * 503147Sxc151355 * | 513147Sxc151355 * | GLD thread 523147Sxc151355 * V 533147Sxc151355 * ================== ========================================= 543147Sxc151355 * | | |[1] | 553147Sxc151355 * | | | GLDv3 Callback functions registered | 563147Sxc151355 * | Net80211 | ========================= by | 573147Sxc151355 * | module | | | driver | 583147Sxc151355 * | | V | | 593147Sxc151355 * | |======================== | | 603147Sxc151355 * | Functions exported by net80211 | | | 613147Sxc151355 * | | | | 623147Sxc151355 * ========================================== ================= 633147Sxc151355 * | | 643147Sxc151355 * V | 653147Sxc151355 * +----------------------------------+ | 663147Sxc151355 * |[2] | | 673147Sxc151355 * | Net80211 Callback functions | | 683147Sxc151355 * | registered by LLD | | 693147Sxc151355 * +----------------------------------+ | 703147Sxc151355 * | | 713147Sxc151355 * V v 723147Sxc151355 * +-----------------------------------------------------------+ 733147Sxc151355 * |[3] | 743147Sxc151355 * | LLD Internal functions | 753147Sxc151355 * | | 763147Sxc151355 * +-----------------------------------------------------------+ 773147Sxc151355 * ^ 783147Sxc151355 * | Software interrupt thread 793147Sxc151355 * | 801000Sxc151355 * 811000Sxc151355 * The short description of each module is as below: 823147Sxc151355 * Module 1: GLD callback functions, which are intercepting the calls from 833147Sxc151355 * GLD to LLD. 843147Sxc151355 * Module 2: Net80211 callback functions registered by LLD, which 853147Sxc151355 * calls into LLD for H/W related functions needed by net80211. 863147Sxc151355 * Module 3: LLD Internal functions, which are responsible for allocing 871000Sxc151355 * descriptor/buffer, handling interrupt and other H/W 881000Sxc151355 * operations. 891000Sxc151355 * 901000Sxc151355 * All functions are running in 3 types of thread: 911000Sxc151355 * 1. GLD callbacks threads, such as ioctl, intr, etc. 923147Sxc151355 * 2. Clock interruptt thread which is responsible for scan, rate control and 933147Sxc151355 * calibration. 941000Sxc151355 * 3. Software Interrupt thread originated in LLD. 951000Sxc151355 * 961000Sxc151355 * The lock strategy is as below: 971000Sxc151355 * There have 4 queues for tx, each queue has one asc_txqlock[i] to 981000Sxc151355 * prevent conflicts access to queue resource from different thread. 991000Sxc151355 * 1001000Sxc151355 * All the transmit buffers are contained in asc_txbuf which are 1011000Sxc151355 * protected by asc_txbuflock. 1021000Sxc151355 * 1031000Sxc151355 * Each receive buffers are contained in asc_rxbuf which are protected 1041000Sxc151355 * by asc_rxbuflock. 1051000Sxc151355 * 1061000Sxc151355 * In ath struct, asc_genlock is a general lock, protecting most other 1071000Sxc151355 * operational data in ath_softc struct and HAL accesses. 1081000Sxc151355 * It is acquired by the interupt handler and most "mode-ctrl" routines. 1091000Sxc151355 * 1101000Sxc151355 * Any of the locks can be acquired singly, but where multiple 1111000Sxc151355 * locks are acquired, they *must* be in the order: 1123147Sxc151355 * asc_genlock >> asc_txqlock[i] >> asc_txbuflock >> asc_rxbuflock 1131000Sxc151355 */ 1141000Sxc151355 1151000Sxc151355 #include <sys/param.h> 1161000Sxc151355 #include <sys/types.h> 1171000Sxc151355 #include <sys/signal.h> 1181000Sxc151355 #include <sys/stream.h> 1191000Sxc151355 #include <sys/termio.h> 1201000Sxc151355 #include <sys/errno.h> 1211000Sxc151355 #include <sys/file.h> 1221000Sxc151355 #include <sys/cmn_err.h> 1231000Sxc151355 #include <sys/stropts.h> 1241000Sxc151355 #include <sys/strsubr.h> 1251000Sxc151355 #include <sys/strtty.h> 1261000Sxc151355 #include <sys/kbio.h> 1271000Sxc151355 #include <sys/cred.h> 1281000Sxc151355 #include <sys/stat.h> 1291000Sxc151355 #include <sys/consdev.h> 1301000Sxc151355 #include <sys/kmem.h> 1311000Sxc151355 #include <sys/modctl.h> 1321000Sxc151355 #include <sys/ddi.h> 1331000Sxc151355 #include <sys/sunddi.h> 1341000Sxc151355 #include <sys/pci.h> 1351000Sxc151355 #include <sys/errno.h> 1363147Sxc151355 #include <sys/mac.h> 1371000Sxc151355 #include <sys/dlpi.h> 1381000Sxc151355 #include <sys/ethernet.h> 1391000Sxc151355 #include <sys/list.h> 1401000Sxc151355 #include <sys/byteorder.h> 1411000Sxc151355 #include <sys/strsun.h> 1421000Sxc151355 #include <sys/policy.h> 1431000Sxc151355 #include <inet/common.h> 1441000Sxc151355 #include <inet/nd.h> 1451000Sxc151355 #include <inet/mi.h> 1461000Sxc151355 #include <inet/wifi_ioctl.h> 1473147Sxc151355 #include <sys/mac_wifi.h> 1481000Sxc151355 #include "ath_hal.h" 1491000Sxc151355 #include "ath_impl.h" 1501000Sxc151355 #include "ath_aux.h" 1511000Sxc151355 #include "ath_rate.h" 1521000Sxc151355 1533147Sxc151355 #define ATH_MAX_RSSI 63 /* max rssi */ 1543147Sxc151355 1551000Sxc151355 extern void ath_halfix_init(void); 1561000Sxc151355 extern void ath_halfix_finit(void); 1571000Sxc151355 extern int32_t ath_getset(ath_t *asc, mblk_t *mp, uint32_t cmd); 1581000Sxc151355 1591000Sxc151355 /* 1601000Sxc151355 * PIO access attributes for registers 1611000Sxc151355 */ 1621000Sxc151355 static ddi_device_acc_attr_t ath_reg_accattr = { 1631000Sxc151355 DDI_DEVICE_ATTR_V0, 1641000Sxc151355 DDI_STRUCTURE_LE_ACC, 1651000Sxc151355 DDI_STRICTORDER_ACC 1661000Sxc151355 }; 1671000Sxc151355 1681000Sxc151355 /* 1691000Sxc151355 * DMA access attributes for descriptors: NOT to be byte swapped. 1701000Sxc151355 */ 1711000Sxc151355 static ddi_device_acc_attr_t ath_desc_accattr = { 1721000Sxc151355 DDI_DEVICE_ATTR_V0, 1731000Sxc151355 DDI_STRUCTURE_LE_ACC, 1741000Sxc151355 DDI_STRICTORDER_ACC 1751000Sxc151355 }; 1761000Sxc151355 1771000Sxc151355 /* 1781000Sxc151355 * Describes the chip's DMA engine 1791000Sxc151355 */ 1806235Sxc151355 static ddi_dma_attr_t ath_dma_attr = { 1816235Sxc151355 DMA_ATTR_V0, /* version number */ 1826235Sxc151355 0, /* low address */ 1836235Sxc151355 0xffffffffU, /* high address */ 1846235Sxc151355 0x3ffffU, /* counter register max */ 1856235Sxc151355 1, /* alignment */ 1866235Sxc151355 0xFFF, /* burst sizes */ 1876235Sxc151355 1, /* minimum transfer size */ 1886235Sxc151355 0x3ffffU, /* max transfer size */ 1896235Sxc151355 0xffffffffU, /* address register max */ 1906235Sxc151355 1, /* no scatter-gather */ 1916235Sxc151355 1, /* granularity of device */ 1926235Sxc151355 0, /* DMA flags */ 1936235Sxc151355 }; 1946235Sxc151355 1956235Sxc151355 static ddi_dma_attr_t ath_desc_dma_attr = { 1966235Sxc151355 DMA_ATTR_V0, /* version number */ 1976235Sxc151355 0, /* low address */ 1986235Sxc151355 0xffffffffU, /* high address */ 1996235Sxc151355 0xffffffffU, /* counter register max */ 2006235Sxc151355 0x1000, /* alignment */ 2016235Sxc151355 0xFFF, /* burst sizes */ 2026235Sxc151355 1, /* minimum transfer size */ 2036235Sxc151355 0xffffffffU, /* max transfer size */ 2046235Sxc151355 0xffffffffU, /* address register max */ 2056235Sxc151355 1, /* no scatter-gather */ 2066235Sxc151355 1, /* granularity of device */ 2076235Sxc151355 0, /* DMA flags */ 2081000Sxc151355 }; 2091000Sxc151355 2101000Sxc151355 static kmutex_t ath_loglock; 2111000Sxc151355 static void *ath_soft_state_p = NULL; 2123147Sxc151355 static int ath_dwelltime = 150; /* scan interval, ms */ 2133147Sxc151355 2143147Sxc151355 static int ath_m_stat(void *, uint_t, uint64_t *); 2153147Sxc151355 static int ath_m_start(void *); 2163147Sxc151355 static void ath_m_stop(void *); 2173147Sxc151355 static int ath_m_promisc(void *, boolean_t); 2183147Sxc151355 static int ath_m_multicst(void *, boolean_t, const uint8_t *); 2193147Sxc151355 static int ath_m_unicst(void *, const uint8_t *); 2203147Sxc151355 static mblk_t *ath_m_tx(void *, mblk_t *); 2213147Sxc151355 static void ath_m_ioctl(void *, queue_t *, mblk_t *); 222*7663SSowmini.Varadhan@Sun.COM static int ath_m_setprop(void *, const char *, mac_prop_id_t, 223*7663SSowmini.Varadhan@Sun.COM uint_t, const void *); 224*7663SSowmini.Varadhan@Sun.COM static int ath_m_getprop(void *, const char *, mac_prop_id_t, 225*7663SSowmini.Varadhan@Sun.COM uint_t, uint_t, void *); 226*7663SSowmini.Varadhan@Sun.COM 2273147Sxc151355 static mac_callbacks_t ath_m_callbacks = { 228*7663SSowmini.Varadhan@Sun.COM MC_IOCTL | MC_SETPROP | MC_GETPROP, 2293147Sxc151355 ath_m_stat, 2303147Sxc151355 ath_m_start, 2313147Sxc151355 ath_m_stop, 2323147Sxc151355 ath_m_promisc, 2333147Sxc151355 ath_m_multicst, 2343147Sxc151355 ath_m_unicst, 2353147Sxc151355 ath_m_tx, 2363147Sxc151355 NULL, /* mc_resources; */ 2373147Sxc151355 ath_m_ioctl, 238*7663SSowmini.Varadhan@Sun.COM NULL, /* mc_getcapab */ 239*7663SSowmini.Varadhan@Sun.COM NULL, 240*7663SSowmini.Varadhan@Sun.COM NULL, 241*7663SSowmini.Varadhan@Sun.COM ath_m_setprop, 242*7663SSowmini.Varadhan@Sun.COM ath_m_getprop 2433147Sxc151355 }; 2441000Sxc151355 2451000Sxc151355 /* 2461000Sxc151355 * Available debug flags: 2471000Sxc151355 * ATH_DBG_INIT, ATH_DBG_GLD, ATH_DBG_HAL, ATH_DBG_INT, ATH_DBG_ATTACH, 2481000Sxc151355 * ATH_DBG_DETACH, ATH_DBG_AUX, ATH_DBG_WIFICFG, ATH_DBG_OSDEP 2491000Sxc151355 */ 2501000Sxc151355 uint32_t ath_dbg_flags = 0; 2511000Sxc151355 2521000Sxc151355 /* 2531000Sxc151355 * Exception/warning cases not leading to panic. 2541000Sxc151355 */ 2551000Sxc151355 void 2561000Sxc151355 ath_problem(const int8_t *fmt, ...) 2571000Sxc151355 { 2581000Sxc151355 va_list args; 2591000Sxc151355 2601000Sxc151355 mutex_enter(&ath_loglock); 2611000Sxc151355 2621000Sxc151355 va_start(args, fmt); 2631000Sxc151355 vcmn_err(CE_WARN, fmt, args); 2641000Sxc151355 va_end(args); 2651000Sxc151355 2661000Sxc151355 mutex_exit(&ath_loglock); 2671000Sxc151355 } 2681000Sxc151355 2691000Sxc151355 /* 2701000Sxc151355 * Normal log information independent of debug. 2711000Sxc151355 */ 2721000Sxc151355 void 2731000Sxc151355 ath_log(const int8_t *fmt, ...) 2741000Sxc151355 { 2751000Sxc151355 va_list args; 2761000Sxc151355 2771000Sxc151355 mutex_enter(&ath_loglock); 2781000Sxc151355 2791000Sxc151355 va_start(args, fmt); 2801000Sxc151355 vcmn_err(CE_CONT, fmt, args); 2811000Sxc151355 va_end(args); 2821000Sxc151355 2831000Sxc151355 mutex_exit(&ath_loglock); 2841000Sxc151355 } 2851000Sxc151355 2861000Sxc151355 void 2871000Sxc151355 ath_dbg(uint32_t dbg_flags, const int8_t *fmt, ...) 2881000Sxc151355 { 2891000Sxc151355 va_list args; 2901000Sxc151355 2911000Sxc151355 if (dbg_flags & ath_dbg_flags) { 2921000Sxc151355 mutex_enter(&ath_loglock); 2931000Sxc151355 va_start(args, fmt); 2941000Sxc151355 vcmn_err(CE_CONT, fmt, args); 2951000Sxc151355 va_end(args); 2961000Sxc151355 mutex_exit(&ath_loglock); 2971000Sxc151355 } 2981000Sxc151355 } 2991000Sxc151355 3001000Sxc151355 void 3011000Sxc151355 ath_setup_desc(ath_t *asc, struct ath_buf *bf) 3021000Sxc151355 { 3031000Sxc151355 struct ath_desc *ds; 3041000Sxc151355 3051000Sxc151355 ds = bf->bf_desc; 3061000Sxc151355 ds->ds_link = bf->bf_daddr; 3071000Sxc151355 ds->ds_data = bf->bf_dma.cookie.dmac_address; 3083147Sxc151355 ds->ds_vdata = bf->bf_dma.mem_va; 3091000Sxc151355 ATH_HAL_SETUPRXDESC(asc->asc_ah, ds, 3101000Sxc151355 bf->bf_dma.alength, /* buffer size */ 3111000Sxc151355 0); 3121000Sxc151355 3131000Sxc151355 if (asc->asc_rxlink != NULL) 3141000Sxc151355 *asc->asc_rxlink = bf->bf_daddr; 3151000Sxc151355 asc->asc_rxlink = &ds->ds_link; 3161000Sxc151355 } 3171000Sxc151355 3181000Sxc151355 3191000Sxc151355 /* 3201000Sxc151355 * Allocate an area of memory and a DMA handle for accessing it 3211000Sxc151355 */ 3221000Sxc151355 static int 3236235Sxc151355 ath_alloc_dma_mem(dev_info_t *devinfo, ddi_dma_attr_t *dma_attr, size_t memsize, 3246235Sxc151355 ddi_device_acc_attr_t *attr_p, uint_t alloc_flags, 3256235Sxc151355 uint_t bind_flags, dma_area_t *dma_p) 3261000Sxc151355 { 3271000Sxc151355 int err; 3281000Sxc151355 3291000Sxc151355 /* 3301000Sxc151355 * Allocate handle 3311000Sxc151355 */ 3326235Sxc151355 err = ddi_dma_alloc_handle(devinfo, dma_attr, 3335420Sxc151355 DDI_DMA_SLEEP, NULL, &dma_p->dma_hdl); 3341000Sxc151355 if (err != DDI_SUCCESS) 3351000Sxc151355 return (DDI_FAILURE); 3361000Sxc151355 3371000Sxc151355 /* 3381000Sxc151355 * Allocate memory 3391000Sxc151355 */ 3401000Sxc151355 err = ddi_dma_mem_alloc(dma_p->dma_hdl, memsize, attr_p, 3411000Sxc151355 alloc_flags, DDI_DMA_SLEEP, NULL, &dma_p->mem_va, 3421000Sxc151355 &dma_p->alength, &dma_p->acc_hdl); 3431000Sxc151355 if (err != DDI_SUCCESS) 3441000Sxc151355 return (DDI_FAILURE); 3451000Sxc151355 3461000Sxc151355 /* 3471000Sxc151355 * Bind the two together 3481000Sxc151355 */ 3491000Sxc151355 err = ddi_dma_addr_bind_handle(dma_p->dma_hdl, NULL, 3505420Sxc151355 dma_p->mem_va, dma_p->alength, bind_flags, 3515420Sxc151355 DDI_DMA_SLEEP, NULL, &dma_p->cookie, &dma_p->ncookies); 3521000Sxc151355 if (err != DDI_DMA_MAPPED) 3531000Sxc151355 return (DDI_FAILURE); 3541000Sxc151355 3551000Sxc151355 dma_p->nslots = ~0U; 3561000Sxc151355 dma_p->size = ~0U; 3571000Sxc151355 dma_p->token = ~0U; 3581000Sxc151355 dma_p->offset = 0; 3591000Sxc151355 return (DDI_SUCCESS); 3601000Sxc151355 } 3611000Sxc151355 3621000Sxc151355 /* 3631000Sxc151355 * Free one allocated area of DMAable memory 3641000Sxc151355 */ 3651000Sxc151355 static void 3661000Sxc151355 ath_free_dma_mem(dma_area_t *dma_p) 3671000Sxc151355 { 3681000Sxc151355 if (dma_p->dma_hdl != NULL) { 3691000Sxc151355 (void) ddi_dma_unbind_handle(dma_p->dma_hdl); 3701000Sxc151355 if (dma_p->acc_hdl != NULL) { 3711000Sxc151355 ddi_dma_mem_free(&dma_p->acc_hdl); 3721000Sxc151355 dma_p->acc_hdl = NULL; 3731000Sxc151355 } 3741000Sxc151355 ddi_dma_free_handle(&dma_p->dma_hdl); 3751000Sxc151355 dma_p->ncookies = 0; 3761000Sxc151355 dma_p->dma_hdl = NULL; 3771000Sxc151355 } 3781000Sxc151355 } 3791000Sxc151355 3801000Sxc151355 3811000Sxc151355 static int 3821000Sxc151355 ath_desc_alloc(dev_info_t *devinfo, ath_t *asc) 3831000Sxc151355 { 3841000Sxc151355 int i, err; 3851000Sxc151355 size_t size; 3861000Sxc151355 struct ath_desc *ds; 3871000Sxc151355 struct ath_buf *bf; 3881000Sxc151355 3891000Sxc151355 size = sizeof (struct ath_desc) * (ATH_TXBUF + ATH_RXBUF); 3901000Sxc151355 3916235Sxc151355 err = ath_alloc_dma_mem(devinfo, &ath_desc_dma_attr, size, 3926235Sxc151355 &ath_desc_accattr, DDI_DMA_CONSISTENT, 3936235Sxc151355 DDI_DMA_RDWR | DDI_DMA_CONSISTENT, &asc->asc_desc_dma); 3941000Sxc151355 3951000Sxc151355 /* virtual address of the first descriptor */ 3961000Sxc151355 asc->asc_desc = (struct ath_desc *)asc->asc_desc_dma.mem_va; 3971000Sxc151355 3981000Sxc151355 ds = asc->asc_desc; 3991000Sxc151355 ATH_DEBUG((ATH_DBG_INIT, "ath: ath_desc_alloc(): DMA map: " 4001000Sxc151355 "%p (%d) -> %p\n", 4011000Sxc151355 asc->asc_desc, asc->asc_desc_dma.alength, 4021000Sxc151355 asc->asc_desc_dma.cookie.dmac_address)); 4031000Sxc151355 4041000Sxc151355 /* allocate data structures to describe TX/RX DMA buffers */ 4051000Sxc151355 asc->asc_vbuflen = sizeof (struct ath_buf) * (ATH_TXBUF + ATH_RXBUF); 4061000Sxc151355 bf = (struct ath_buf *)kmem_zalloc(asc->asc_vbuflen, KM_SLEEP); 4071000Sxc151355 asc->asc_vbufptr = bf; 4081000Sxc151355 4091000Sxc151355 /* DMA buffer size for each TX/RX packet */ 4101000Sxc151355 asc->asc_dmabuf_size = roundup(1000 + sizeof (struct ieee80211_frame) + 4111000Sxc151355 IEEE80211_MTU + IEEE80211_CRC_LEN + 4121000Sxc151355 (IEEE80211_WEP_IVLEN + IEEE80211_WEP_KIDLEN + 4131000Sxc151355 IEEE80211_WEP_CRCLEN), asc->asc_cachelsz); 4141000Sxc151355 4151000Sxc151355 /* create RX buffer list and allocate DMA memory */ 4161000Sxc151355 list_create(&asc->asc_rxbuf_list, sizeof (struct ath_buf), 4171000Sxc151355 offsetof(struct ath_buf, bf_node)); 4181000Sxc151355 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++) { 4191000Sxc151355 bf->bf_desc = ds; 4201000Sxc151355 bf->bf_daddr = asc->asc_desc_dma.cookie.dmac_address + 4216990Sgd78059 ((uintptr_t)ds - (uintptr_t)asc->asc_desc); 4221000Sxc151355 list_insert_tail(&asc->asc_rxbuf_list, bf); 4231000Sxc151355 4241000Sxc151355 /* alloc DMA memory */ 4256235Sxc151355 err = ath_alloc_dma_mem(devinfo, &ath_dma_attr, 4266235Sxc151355 asc->asc_dmabuf_size, &ath_desc_accattr, 4271000Sxc151355 DDI_DMA_STREAMING, DDI_DMA_READ | DDI_DMA_STREAMING, 4281000Sxc151355 &bf->bf_dma); 4291000Sxc151355 if (err != DDI_SUCCESS) 4301000Sxc151355 return (err); 4311000Sxc151355 } 4321000Sxc151355 4331000Sxc151355 /* create TX buffer list and allocate DMA memory */ 4341000Sxc151355 list_create(&asc->asc_txbuf_list, sizeof (struct ath_buf), 4351000Sxc151355 offsetof(struct ath_buf, bf_node)); 4361000Sxc151355 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++) { 4371000Sxc151355 bf->bf_desc = ds; 4381000Sxc151355 bf->bf_daddr = asc->asc_desc_dma.cookie.dmac_address + 4396990Sgd78059 ((uintptr_t)ds - (uintptr_t)asc->asc_desc); 4401000Sxc151355 list_insert_tail(&asc->asc_txbuf_list, bf); 4411000Sxc151355 4421000Sxc151355 /* alloc DMA memory */ 4436235Sxc151355 err = ath_alloc_dma_mem(devinfo, &ath_dma_attr, 4446235Sxc151355 asc->asc_dmabuf_size, &ath_desc_accattr, 4451000Sxc151355 DDI_DMA_STREAMING, DDI_DMA_STREAMING, &bf->bf_dma); 4461000Sxc151355 if (err != DDI_SUCCESS) 4471000Sxc151355 return (err); 4481000Sxc151355 } 4491000Sxc151355 4501000Sxc151355 return (DDI_SUCCESS); 4511000Sxc151355 } 4521000Sxc151355 4531000Sxc151355 static void 4541000Sxc151355 ath_desc_free(ath_t *asc) 4551000Sxc151355 { 4561000Sxc151355 struct ath_buf *bf; 4571000Sxc151355 4581000Sxc151355 /* Free TX DMA buffer */ 4591000Sxc151355 bf = list_head(&asc->asc_txbuf_list); 4601000Sxc151355 while (bf != NULL) { 4611000Sxc151355 ath_free_dma_mem(&bf->bf_dma); 4621000Sxc151355 list_remove(&asc->asc_txbuf_list, bf); 4631000Sxc151355 bf = list_head(&asc->asc_txbuf_list); 4641000Sxc151355 } 4651000Sxc151355 list_destroy(&asc->asc_txbuf_list); 4661000Sxc151355 4671000Sxc151355 /* Free RX DMA uffer */ 4681000Sxc151355 bf = list_head(&asc->asc_rxbuf_list); 4691000Sxc151355 while (bf != NULL) { 4701000Sxc151355 ath_free_dma_mem(&bf->bf_dma); 4711000Sxc151355 list_remove(&asc->asc_rxbuf_list, bf); 4721000Sxc151355 bf = list_head(&asc->asc_rxbuf_list); 4731000Sxc151355 } 4741000Sxc151355 list_destroy(&asc->asc_rxbuf_list); 4751000Sxc151355 4761000Sxc151355 /* Free descriptor DMA buffer */ 4771000Sxc151355 ath_free_dma_mem(&asc->asc_desc_dma); 4781000Sxc151355 4791000Sxc151355 kmem_free((void *)asc->asc_vbufptr, asc->asc_vbuflen); 4801000Sxc151355 asc->asc_vbufptr = NULL; 4811000Sxc151355 } 4821000Sxc151355 4831000Sxc151355 static void 4841000Sxc151355 ath_printrxbuf(struct ath_buf *bf, int32_t done) 4851000Sxc151355 { 4861000Sxc151355 struct ath_desc *ds = bf->bf_desc; 4871000Sxc151355 4881000Sxc151355 ATH_DEBUG((ATH_DBG_RECV, "ath: R (%p %p) %08x %08x %08x " 4891000Sxc151355 "%08x %08x %08x %c\n", 4901000Sxc151355 ds, bf->bf_daddr, 4911000Sxc151355 ds->ds_link, ds->ds_data, 4921000Sxc151355 ds->ds_ctl0, ds->ds_ctl1, 4931000Sxc151355 ds->ds_hw[0], ds->ds_hw[1], 4941000Sxc151355 !done ? ' ' : (ds->ds_rxstat.rs_status == 0) ? '*' : '!')); 4951000Sxc151355 } 4961000Sxc151355 4971000Sxc151355 static void 4981000Sxc151355 ath_rx_handler(ath_t *asc) 4991000Sxc151355 { 5003147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 5011000Sxc151355 struct ath_buf *bf; 5021000Sxc151355 struct ath_hal *ah = asc->asc_ah; 5031000Sxc151355 struct ath_desc *ds; 5041000Sxc151355 mblk_t *rx_mp; 5053147Sxc151355 struct ieee80211_frame *wh; 5061000Sxc151355 int32_t len, loop = 1; 5071000Sxc151355 uint8_t phyerr; 5081000Sxc151355 HAL_STATUS status; 5091000Sxc151355 HAL_NODE_STATS hal_node_stats; 5103147Sxc151355 struct ieee80211_node *in; 5111000Sxc151355 5121000Sxc151355 do { 5131000Sxc151355 mutex_enter(&asc->asc_rxbuflock); 5141000Sxc151355 bf = list_head(&asc->asc_rxbuf_list); 5151000Sxc151355 if (bf == NULL) { 5161000Sxc151355 ATH_DEBUG((ATH_DBG_RECV, "ath: ath_rx_handler(): " 5171000Sxc151355 "no buffer\n")); 5181000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5191000Sxc151355 break; 5201000Sxc151355 } 5211000Sxc151355 ASSERT(bf->bf_dma.cookie.dmac_address != NULL); 5221000Sxc151355 ds = bf->bf_desc; 5231000Sxc151355 if (ds->ds_link == bf->bf_daddr) { 5241000Sxc151355 /* 5251000Sxc151355 * Never process the self-linked entry at the end, 5261000Sxc151355 * this may be met at heavy load. 5271000Sxc151355 */ 5281000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5291000Sxc151355 break; 5301000Sxc151355 } 5311000Sxc151355 5321000Sxc151355 status = ATH_HAL_RXPROCDESC(ah, ds, 5331000Sxc151355 bf->bf_daddr, 5341000Sxc151355 ATH_PA2DESC(asc, ds->ds_link)); 5351000Sxc151355 if (status == HAL_EINPROGRESS) { 5361000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5371000Sxc151355 break; 5381000Sxc151355 } 5391000Sxc151355 list_remove(&asc->asc_rxbuf_list, bf); 5401000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5411000Sxc151355 5421000Sxc151355 if (ds->ds_rxstat.rs_status != 0) { 5431000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_CRC) 5441000Sxc151355 asc->asc_stats.ast_rx_crcerr++; 5451000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_FIFO) 5461000Sxc151355 asc->asc_stats.ast_rx_fifoerr++; 5471000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_DECRYPT) 5481000Sxc151355 asc->asc_stats.ast_rx_badcrypt++; 5491000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_PHY) { 5501000Sxc151355 asc->asc_stats.ast_rx_phyerr++; 5511000Sxc151355 phyerr = ds->ds_rxstat.rs_phyerr & 0x1f; 5521000Sxc151355 asc->asc_stats.ast_rx_phy[phyerr]++; 5531000Sxc151355 } 5541000Sxc151355 goto rx_next; 5551000Sxc151355 } 5561000Sxc151355 len = ds->ds_rxstat.rs_datalen; 5571000Sxc151355 5581000Sxc151355 /* less than sizeof(struct ieee80211_frame) */ 5591000Sxc151355 if (len < 20) { 5601000Sxc151355 asc->asc_stats.ast_rx_tooshort++; 5611000Sxc151355 goto rx_next; 5621000Sxc151355 } 5631000Sxc151355 5641000Sxc151355 if ((rx_mp = allocb(asc->asc_dmabuf_size, BPRI_MED)) == NULL) { 5651000Sxc151355 ath_problem("ath: ath_rx_handler(): " 5661000Sxc151355 "allocing mblk buffer failed.\n"); 5671000Sxc151355 return; 5681000Sxc151355 } 5691000Sxc151355 5701000Sxc151355 ATH_DMA_SYNC(bf->bf_dma, DDI_DMA_SYNC_FORCPU); 5711000Sxc151355 bcopy(bf->bf_dma.mem_va, rx_mp->b_rptr, len); 5721000Sxc151355 5731000Sxc151355 rx_mp->b_wptr += len; 5741000Sxc151355 wh = (struct ieee80211_frame *)rx_mp->b_rptr; 5753147Sxc151355 if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) == 5761000Sxc151355 IEEE80211_FC0_TYPE_CTL) { 5771000Sxc151355 /* 5781000Sxc151355 * Ignore control frame received in promisc mode. 5791000Sxc151355 */ 5801000Sxc151355 freemsg(rx_mp); 5811000Sxc151355 goto rx_next; 5821000Sxc151355 } 5831000Sxc151355 /* Remove the CRC at the end of IEEE80211 frame */ 5841000Sxc151355 rx_mp->b_wptr -= IEEE80211_CRC_LEN; 5851000Sxc151355 #ifdef DEBUG 5861000Sxc151355 ath_printrxbuf(bf, status == HAL_OK); 5871000Sxc151355 #endif /* DEBUG */ 5883147Sxc151355 /* 5893147Sxc151355 * Locate the node for sender, track state, and then 5903147Sxc151355 * pass the (referenced) node up to the 802.11 layer 5913147Sxc151355 * for its use. 5923147Sxc151355 */ 5933147Sxc151355 in = ieee80211_find_rxnode(ic, wh); 5943147Sxc151355 5953147Sxc151355 /* 5963147Sxc151355 * Send frame up for processing. 5973147Sxc151355 */ 5983147Sxc151355 (void) ieee80211_input(ic, rx_mp, in, 5991000Sxc151355 ds->ds_rxstat.rs_rssi, 6003147Sxc151355 ds->ds_rxstat.rs_tstamp); 6013147Sxc151355 6023147Sxc151355 ieee80211_free_node(in); 6033147Sxc151355 6041000Sxc151355 rx_next: 6051000Sxc151355 mutex_enter(&asc->asc_rxbuflock); 6061000Sxc151355 list_insert_tail(&asc->asc_rxbuf_list, bf); 6071000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 6081000Sxc151355 ath_setup_desc(asc, bf); 6091000Sxc151355 } while (loop); 6101000Sxc151355 6111000Sxc151355 /* rx signal state monitoring */ 6123147Sxc151355 ATH_HAL_RXMONITOR(ah, &hal_node_stats, &asc->asc_curchan); 6131000Sxc151355 } 6141000Sxc151355 6151000Sxc151355 static void 6161000Sxc151355 ath_printtxbuf(struct ath_buf *bf, int done) 6171000Sxc151355 { 6181000Sxc151355 struct ath_desc *ds = bf->bf_desc; 6191000Sxc151355 6201000Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: T(%p %p) %08x %08x %08x %08x %08x" 6211000Sxc151355 " %08x %08x %08x %c\n", 6221000Sxc151355 ds, bf->bf_daddr, 6231000Sxc151355 ds->ds_link, ds->ds_data, 6241000Sxc151355 ds->ds_ctl0, ds->ds_ctl1, 6251000Sxc151355 ds->ds_hw[0], ds->ds_hw[1], ds->ds_hw[2], ds->ds_hw[3], 6261000Sxc151355 !done ? ' ' : (ds->ds_txstat.ts_status == 0) ? '*' : '!')); 6271000Sxc151355 } 6281000Sxc151355 6291000Sxc151355 /* 6301000Sxc151355 * The input parameter mp has following assumption: 6313147Sxc151355 * For data packets, GLDv3 mac_wifi plugin allocates and fills the 6323147Sxc151355 * ieee80211 header. For management packets, net80211 allocates and 6333147Sxc151355 * fills the ieee80211 header. In both cases, enough spaces in the 6343147Sxc151355 * header are left for encryption option. 6351000Sxc151355 */ 6361000Sxc151355 static int32_t 6373147Sxc151355 ath_tx_start(ath_t *asc, struct ieee80211_node *in, struct ath_buf *bf, 6383147Sxc151355 mblk_t *mp) 6391000Sxc151355 { 6403147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 6411000Sxc151355 struct ieee80211_frame *wh; 6421000Sxc151355 struct ath_hal *ah = asc->asc_ah; 6433147Sxc151355 uint32_t subtype, flags, ctsduration; 6441000Sxc151355 int32_t keyix, iswep, hdrlen, pktlen, mblen, mbslen, try0; 6453147Sxc151355 uint8_t rix, cix, txrate, ctsrate; 6461000Sxc151355 struct ath_desc *ds; 6471000Sxc151355 struct ath_txq *txq; 6481000Sxc151355 HAL_PKT_TYPE atype; 6491000Sxc151355 const HAL_RATE_TABLE *rt; 6501000Sxc151355 HAL_BOOL shortPreamble; 6511000Sxc151355 struct ath_node *an; 6523147Sxc151355 caddr_t dest; 6531000Sxc151355 6541000Sxc151355 /* 6551000Sxc151355 * CRC are added by H/W, not encaped by driver, 6561000Sxc151355 * but we must count it in pkt length. 6571000Sxc151355 */ 6581000Sxc151355 pktlen = IEEE80211_CRC_LEN; 6591000Sxc151355 6603147Sxc151355 wh = (struct ieee80211_frame *)mp->b_rptr; 6613147Sxc151355 iswep = wh->i_fc[1] & IEEE80211_FC1_WEP; 6621000Sxc151355 keyix = HAL_TXKEYIX_INVALID; 6631000Sxc151355 hdrlen = sizeof (struct ieee80211_frame); 6643147Sxc151355 if (iswep != 0) { 6653147Sxc151355 const struct ieee80211_cipher *cip; 6663147Sxc151355 struct ieee80211_key *k; 6671000Sxc151355 6683147Sxc151355 /* 6693147Sxc151355 * Construct the 802.11 header+trailer for an encrypted 6703147Sxc151355 * frame. The only reason this can fail is because of an 6713147Sxc151355 * unknown or unsupported cipher/key type. 6723147Sxc151355 */ 6733147Sxc151355 k = ieee80211_crypto_encap(ic, mp); 6743147Sxc151355 if (k == NULL) { 6753147Sxc151355 ATH_DEBUG((ATH_DBG_AUX, "crypto_encap failed\n")); 6763147Sxc151355 /* 6773147Sxc151355 * This can happen when the key is yanked after the 6783147Sxc151355 * frame was queued. Just discard the frame; the 6793147Sxc151355 * 802.11 layer counts failures and provides 6803147Sxc151355 * debugging/diagnostics. 6813147Sxc151355 */ 6823147Sxc151355 return (EIO); 6833147Sxc151355 } 6843147Sxc151355 cip = k->wk_cipher; 6851000Sxc151355 /* 6863147Sxc151355 * Adjust the packet + header lengths for the crypto 6873147Sxc151355 * additions and calculate the h/w key index. When 6883147Sxc151355 * a s/w mic is done the frame will have had any mic 6893147Sxc151355 * added to it prior to entry so m0->m_pkthdr.len above will 6903147Sxc151355 * account for it. Otherwise we need to add it to the 6913147Sxc151355 * packet length. 6921000Sxc151355 */ 6933147Sxc151355 hdrlen += cip->ic_header; 6944126Szf162725 pktlen += cip->ic_trailer; 6953147Sxc151355 if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0) 6963147Sxc151355 pktlen += cip->ic_miclen; 6973147Sxc151355 keyix = k->wk_keyix; 6981000Sxc151355 6993147Sxc151355 /* packet header may have moved, reset our local pointer */ 7003147Sxc151355 wh = (struct ieee80211_frame *)mp->b_rptr; 7011000Sxc151355 } 7021000Sxc151355 7033147Sxc151355 dest = bf->bf_dma.mem_va; 7043147Sxc151355 for (; mp != NULL; mp = mp->b_cont) { 7053147Sxc151355 mblen = MBLKL(mp); 7063147Sxc151355 bcopy(mp->b_rptr, dest, mblen); 7073147Sxc151355 dest += mblen; 7083147Sxc151355 } 7096990Sgd78059 mbslen = (uintptr_t)dest - (uintptr_t)bf->bf_dma.mem_va; 7103147Sxc151355 pktlen += mbslen; 7113147Sxc151355 7121000Sxc151355 bf->bf_in = in; 7131000Sxc151355 7141000Sxc151355 /* setup descriptors */ 7151000Sxc151355 ds = bf->bf_desc; 7161000Sxc151355 rt = asc->asc_currates; 7173147Sxc151355 ASSERT(rt != NULL); 7181000Sxc151355 7191000Sxc151355 /* 7201000Sxc151355 * The 802.11 layer marks whether or not we should 7211000Sxc151355 * use short preamble based on the current mode and 7221000Sxc151355 * negotiated parameters. 7231000Sxc151355 */ 7243147Sxc151355 if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && 7251000Sxc151355 (in->in_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) { 7261000Sxc151355 shortPreamble = AH_TRUE; 7271000Sxc151355 asc->asc_stats.ast_tx_shortpre++; 7281000Sxc151355 } else { 7291000Sxc151355 shortPreamble = AH_FALSE; 7301000Sxc151355 } 7311000Sxc151355 7321000Sxc151355 an = ATH_NODE(in); 7331000Sxc151355 7341000Sxc151355 /* 7351000Sxc151355 * Calculate Atheros packet type from IEEE80211 packet header 7361000Sxc151355 * and setup for rate calculations. 7371000Sxc151355 */ 7383147Sxc151355 switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) { 7391000Sxc151355 case IEEE80211_FC0_TYPE_MGT: 7403147Sxc151355 subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 7411000Sxc151355 if (subtype == IEEE80211_FC0_SUBTYPE_BEACON) 7421000Sxc151355 atype = HAL_PKT_TYPE_BEACON; 7431000Sxc151355 else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) 7441000Sxc151355 atype = HAL_PKT_TYPE_PROBE_RESP; 7451000Sxc151355 else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM) 7461000Sxc151355 atype = HAL_PKT_TYPE_ATIM; 7471000Sxc151355 else 7481000Sxc151355 atype = HAL_PKT_TYPE_NORMAL; 7491000Sxc151355 rix = 0; /* lowest rate */ 7501000Sxc151355 try0 = ATH_TXMAXTRY; 7511000Sxc151355 if (shortPreamble) 7521000Sxc151355 txrate = an->an_tx_mgtratesp; 7531000Sxc151355 else 7541000Sxc151355 txrate = an->an_tx_mgtrate; 7551000Sxc151355 /* force all ctl frames to highest queue */ 7561000Sxc151355 txq = asc->asc_ac2q[WME_AC_VO]; 7571000Sxc151355 break; 7581000Sxc151355 case IEEE80211_FC0_TYPE_CTL: 7591000Sxc151355 atype = HAL_PKT_TYPE_PSPOLL; 7603147Sxc151355 subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 7611000Sxc151355 rix = 0; /* lowest rate */ 7621000Sxc151355 try0 = ATH_TXMAXTRY; 7631000Sxc151355 if (shortPreamble) 7641000Sxc151355 txrate = an->an_tx_mgtratesp; 7651000Sxc151355 else 7661000Sxc151355 txrate = an->an_tx_mgtrate; 7671000Sxc151355 /* force all ctl frames to highest queue */ 7681000Sxc151355 txq = asc->asc_ac2q[WME_AC_VO]; 7691000Sxc151355 break; 7701000Sxc151355 case IEEE80211_FC0_TYPE_DATA: 7711000Sxc151355 atype = HAL_PKT_TYPE_NORMAL; 7721000Sxc151355 rix = an->an_tx_rix0; 7731000Sxc151355 try0 = an->an_tx_try0; 7741000Sxc151355 if (shortPreamble) 7751000Sxc151355 txrate = an->an_tx_rate0sp; 7761000Sxc151355 else 7771000Sxc151355 txrate = an->an_tx_rate0; 7781000Sxc151355 /* Always use background queue */ 7791000Sxc151355 txq = asc->asc_ac2q[WME_AC_BK]; 7801000Sxc151355 break; 7811000Sxc151355 default: 7821000Sxc151355 /* Unknown 802.11 frame */ 7831000Sxc151355 asc->asc_stats.ast_tx_invalid++; 7841000Sxc151355 return (1); 7851000Sxc151355 } 7861000Sxc151355 /* 7871000Sxc151355 * Calculate miscellaneous flags. 7881000Sxc151355 */ 7891000Sxc151355 flags = HAL_TXDESC_CLRDMASK; 7903147Sxc151355 if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 7911000Sxc151355 flags |= HAL_TXDESC_NOACK; /* no ack on broad/multicast */ 7921000Sxc151355 asc->asc_stats.ast_tx_noack++; 7933147Sxc151355 } else if (pktlen > ic->ic_rtsthreshold) { 7941000Sxc151355 flags |= HAL_TXDESC_RTSENA; /* RTS based on frame length */ 7951000Sxc151355 asc->asc_stats.ast_tx_rts++; 7961000Sxc151355 } 7971000Sxc151355 7981000Sxc151355 /* 7991000Sxc151355 * Calculate duration. This logically belongs in the 802.11 8001000Sxc151355 * layer but it lacks sufficient information to calculate it. 8011000Sxc151355 */ 8021000Sxc151355 if ((flags & HAL_TXDESC_NOACK) == 0 && 8033147Sxc151355 (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != 8041000Sxc151355 IEEE80211_FC0_TYPE_CTL) { 8051000Sxc151355 uint16_t dur; 8061000Sxc151355 dur = ath_hal_computetxtime(ah, rt, IEEE80211_ACK_SIZE, 8071000Sxc151355 rix, shortPreamble); 8087249Sff224033 /* LINTED E_BAD_PTR_CAST_ALIGN */ 8093147Sxc151355 *(uint16_t *)wh->i_dur = LE_16(dur); 8101000Sxc151355 } 8111000Sxc151355 8121000Sxc151355 /* 8131000Sxc151355 * Calculate RTS/CTS rate and duration if needed. 8141000Sxc151355 */ 8151000Sxc151355 ctsduration = 0; 8161000Sxc151355 if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) { 8171000Sxc151355 /* 8181000Sxc151355 * CTS transmit rate is derived from the transmit rate 8191000Sxc151355 * by looking in the h/w rate table. We must also factor 8201000Sxc151355 * in whether or not a short preamble is to be used. 8211000Sxc151355 */ 8221000Sxc151355 cix = rt->info[rix].controlRate; 8231000Sxc151355 ctsrate = rt->info[cix].rateCode; 8241000Sxc151355 if (shortPreamble) 8251000Sxc151355 ctsrate |= rt->info[cix].shortPreamble; 8261000Sxc151355 /* 8271000Sxc151355 * Compute the transmit duration based on the size 8281000Sxc151355 * of an ACK frame. We call into the HAL to do the 8291000Sxc151355 * computation since it depends on the characteristics 8301000Sxc151355 * of the actual PHY being used. 8311000Sxc151355 */ 8321000Sxc151355 if (flags & HAL_TXDESC_RTSENA) { /* SIFS + CTS */ 8331000Sxc151355 ctsduration += ath_hal_computetxtime(ah, 8341000Sxc151355 rt, IEEE80211_ACK_SIZE, cix, shortPreamble); 8351000Sxc151355 } 8361000Sxc151355 /* SIFS + data */ 8371000Sxc151355 ctsduration += ath_hal_computetxtime(ah, 8381000Sxc151355 rt, pktlen, rix, shortPreamble); 8391000Sxc151355 if ((flags & HAL_TXDESC_NOACK) == 0) { /* SIFS + ACK */ 8401000Sxc151355 ctsduration += ath_hal_computetxtime(ah, 8411000Sxc151355 rt, IEEE80211_ACK_SIZE, cix, shortPreamble); 8421000Sxc151355 } 8431000Sxc151355 } else 8441000Sxc151355 ctsrate = 0; 8451000Sxc151355 8461000Sxc151355 if (++txq->axq_intrcnt >= ATH_TXINTR_PERIOD) { 8471000Sxc151355 flags |= HAL_TXDESC_INTREQ; 8481000Sxc151355 txq->axq_intrcnt = 0; 8491000Sxc151355 } 8501000Sxc151355 8511000Sxc151355 /* 8521000Sxc151355 * Formulate first tx descriptor with tx controls. 8531000Sxc151355 */ 8541000Sxc151355 ATH_HAL_SETUPTXDESC(ah, ds, 8551000Sxc151355 pktlen, /* packet length */ 8561000Sxc151355 hdrlen, /* header length */ 8571000Sxc151355 atype, /* Atheros packet type */ 8581000Sxc151355 MIN(in->in_txpower, 60), /* txpower */ 8591000Sxc151355 txrate, try0, /* series 0 rate/tries */ 8603147Sxc151355 keyix, /* key cache index */ 8613147Sxc151355 an->an_tx_antenna, /* antenna mode */ 8621000Sxc151355 flags, /* flags */ 8631000Sxc151355 ctsrate, /* rts/cts rate */ 8641000Sxc151355 ctsduration); /* rts/cts duration */ 8653147Sxc151355 bf->bf_flags = flags; 8661000Sxc151355 8677249Sff224033 /* LINTED E_BAD_PTR_CAST_ALIGN */ 8681000Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_xmit(): to %s totlen=%d " 8691000Sxc151355 "an->an_tx_rate1sp=%d tx_rate2sp=%d tx_rate3sp=%d " 8701000Sxc151355 "qnum=%d rix=%d sht=%d dur = %d\n", 8713147Sxc151355 ieee80211_macaddr_sprintf(wh->i_addr1), mbslen, an->an_tx_rate1sp, 8721000Sxc151355 an->an_tx_rate2sp, an->an_tx_rate3sp, 8733147Sxc151355 txq->axq_qnum, rix, shortPreamble, *(uint16_t *)wh->i_dur)); 8741000Sxc151355 8751000Sxc151355 /* 8761000Sxc151355 * Setup the multi-rate retry state only when we're 8771000Sxc151355 * going to use it. This assumes ath_hal_setuptxdesc 8781000Sxc151355 * initializes the descriptors (so we don't have to) 8791000Sxc151355 * when the hardware supports multi-rate retry and 8801000Sxc151355 * we don't use it. 8811000Sxc151355 */ 8821000Sxc151355 if (try0 != ATH_TXMAXTRY) 8831000Sxc151355 ATH_HAL_SETUPXTXDESC(ah, ds, 8841000Sxc151355 an->an_tx_rate1sp, 2, /* series 1 */ 8851000Sxc151355 an->an_tx_rate2sp, 2, /* series 2 */ 8861000Sxc151355 an->an_tx_rate3sp, 2); /* series 3 */ 8871000Sxc151355 8881000Sxc151355 ds->ds_link = 0; 8891000Sxc151355 ds->ds_data = bf->bf_dma.cookie.dmac_address; 8901000Sxc151355 ATH_HAL_FILLTXDESC(ah, ds, 8911000Sxc151355 mbslen, /* segment length */ 8921000Sxc151355 AH_TRUE, /* first segment */ 8931000Sxc151355 AH_TRUE, /* last segment */ 8941000Sxc151355 ds); /* first descriptor */ 8951000Sxc151355 8961000Sxc151355 ATH_DMA_SYNC(bf->bf_dma, DDI_DMA_SYNC_FORDEV); 8971000Sxc151355 8981000Sxc151355 mutex_enter(&txq->axq_lock); 8991000Sxc151355 list_insert_tail(&txq->axq_list, bf); 9001000Sxc151355 if (txq->axq_link == NULL) { 9011000Sxc151355 ATH_HAL_PUTTXBUF(ah, txq->axq_qnum, bf->bf_daddr); 9021000Sxc151355 } else { 9031000Sxc151355 *txq->axq_link = bf->bf_daddr; 9041000Sxc151355 } 9051000Sxc151355 txq->axq_link = &ds->ds_link; 9061000Sxc151355 mutex_exit(&txq->axq_lock); 9071000Sxc151355 9081000Sxc151355 ATH_HAL_TXSTART(ah, txq->axq_qnum); 9091000Sxc151355 9103147Sxc151355 ic->ic_stats.is_tx_frags++; 9113147Sxc151355 ic->ic_stats.is_tx_bytes += pktlen; 9123147Sxc151355 9131000Sxc151355 return (0); 9141000Sxc151355 } 9151000Sxc151355 9163147Sxc151355 /* 9173147Sxc151355 * Transmit a management frame. On failure we reclaim the skbuff. 9183147Sxc151355 * Note that management frames come directly from the 802.11 layer 9193147Sxc151355 * and do not honor the send queue flow control. Need to investigate 9203147Sxc151355 * using priority queueing so management frames can bypass data. 9213147Sxc151355 */ 9221000Sxc151355 static int 9233147Sxc151355 ath_xmit(ieee80211com_t *ic, mblk_t *mp, uint8_t type) 9241000Sxc151355 { 9253147Sxc151355 ath_t *asc = (ath_t *)ic; 9263147Sxc151355 struct ath_hal *ah = asc->asc_ah; 9273147Sxc151355 struct ieee80211_node *in = NULL; 9281000Sxc151355 struct ath_buf *bf = NULL; 9293147Sxc151355 struct ieee80211_frame *wh; 9303147Sxc151355 int error = 0; 9313147Sxc151355 9323147Sxc151355 ASSERT(mp->b_next == NULL); 9333147Sxc151355 9346797Sxc151355 if (!ATH_IS_RUNNING(asc)) { 9356797Sxc151355 if ((type & IEEE80211_FC0_TYPE_MASK) != 9366797Sxc151355 IEEE80211_FC0_TYPE_DATA) { 9376797Sxc151355 freemsg(mp); 9386797Sxc151355 } 9396797Sxc151355 return (ENXIO); 9406797Sxc151355 } 9416797Sxc151355 9423147Sxc151355 /* Grab a TX buffer */ 9433147Sxc151355 mutex_enter(&asc->asc_txbuflock); 9443147Sxc151355 bf = list_head(&asc->asc_txbuf_list); 9453147Sxc151355 if (bf != NULL) 9463147Sxc151355 list_remove(&asc->asc_txbuf_list, bf); 9473147Sxc151355 if (list_empty(&asc->asc_txbuf_list)) { 9483147Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_mgmt_send(): " 9493147Sxc151355 "stop queue\n")); 9503147Sxc151355 asc->asc_stats.ast_tx_qstop++; 9513147Sxc151355 } 9523147Sxc151355 mutex_exit(&asc->asc_txbuflock); 9533147Sxc151355 if (bf == NULL) { 9543147Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_mgmt_send(): discard, " 9553147Sxc151355 "no xmit buf\n")); 9563147Sxc151355 ic->ic_stats.is_tx_nobuf++; 9573147Sxc151355 if ((type & IEEE80211_FC0_TYPE_MASK) == 9583147Sxc151355 IEEE80211_FC0_TYPE_DATA) { 9593147Sxc151355 asc->asc_stats.ast_tx_nobuf++; 9603147Sxc151355 mutex_enter(&asc->asc_resched_lock); 9613147Sxc151355 asc->asc_resched_needed = B_TRUE; 9623147Sxc151355 mutex_exit(&asc->asc_resched_lock); 9633147Sxc151355 } else { 9643147Sxc151355 asc->asc_stats.ast_tx_nobufmgt++; 9653147Sxc151355 freemsg(mp); 9663147Sxc151355 } 9673147Sxc151355 return (ENOMEM); 9683147Sxc151355 } 9693147Sxc151355 9703147Sxc151355 wh = (struct ieee80211_frame *)mp->b_rptr; 9713147Sxc151355 9723147Sxc151355 /* Locate node */ 9733147Sxc151355 in = ieee80211_find_txnode(ic, wh->i_addr1); 9743147Sxc151355 if (in == NULL) { 9753147Sxc151355 error = EIO; 9763147Sxc151355 goto bad; 9773147Sxc151355 } 9783147Sxc151355 9793147Sxc151355 in->in_inact = 0; 9803147Sxc151355 switch (type & IEEE80211_FC0_TYPE_MASK) { 9813147Sxc151355 case IEEE80211_FC0_TYPE_DATA: 9823147Sxc151355 (void) ieee80211_encap(ic, mp, in); 9833147Sxc151355 break; 9843147Sxc151355 default: 9853147Sxc151355 if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) == 9863147Sxc151355 IEEE80211_FC0_SUBTYPE_PROBE_RESP) { 9873147Sxc151355 /* fill time stamp */ 9883147Sxc151355 uint64_t tsf; 9893147Sxc151355 uint32_t *tstamp; 9903147Sxc151355 9913147Sxc151355 tsf = ATH_HAL_GETTSF64(ah); 9923147Sxc151355 /* adjust 100us delay to xmit */ 9933147Sxc151355 tsf += 100; 9947249Sff224033 /* LINTED E_BAD_PTR_CAST_ALIGN */ 9953147Sxc151355 tstamp = (uint32_t *)&wh[1]; 9963147Sxc151355 tstamp[0] = LE_32(tsf & 0xffffffff); 9973147Sxc151355 tstamp[1] = LE_32(tsf >> 32); 9983147Sxc151355 } 9993147Sxc151355 asc->asc_stats.ast_tx_mgmt++; 10003147Sxc151355 break; 10013147Sxc151355 } 10023147Sxc151355 10033147Sxc151355 error = ath_tx_start(asc, in, bf, mp); 10043147Sxc151355 if (error != 0) { 10053147Sxc151355 bad: 10063147Sxc151355 ic->ic_stats.is_tx_failed++; 10073147Sxc151355 if (bf != NULL) { 10083147Sxc151355 mutex_enter(&asc->asc_txbuflock); 10093147Sxc151355 list_insert_tail(&asc->asc_txbuf_list, bf); 10103147Sxc151355 mutex_exit(&asc->asc_txbuflock); 10113147Sxc151355 } 10123147Sxc151355 } 10133147Sxc151355 if (in != NULL) 10143147Sxc151355 ieee80211_free_node(in); 10153147Sxc151355 if ((type & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_DATA || 10163147Sxc151355 error == 0) { 10173147Sxc151355 freemsg(mp); 10183147Sxc151355 } 10193147Sxc151355 10203147Sxc151355 return (error); 10213147Sxc151355 } 10223147Sxc151355 10233147Sxc151355 static mblk_t * 10243147Sxc151355 ath_m_tx(void *arg, mblk_t *mp) 10253147Sxc151355 { 10263147Sxc151355 ath_t *asc = arg; 10273147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 10283147Sxc151355 mblk_t *next; 10294126Szf162725 int error = 0; 10301000Sxc151355 10311000Sxc151355 /* 10321000Sxc151355 * No data frames go out unless we're associated; this 10331000Sxc151355 * should not happen as the 802.11 layer does not enable 10341000Sxc151355 * the xmit queue until we enter the RUN state. 10351000Sxc151355 */ 10363147Sxc151355 if (ic->ic_state != IEEE80211_S_RUN) { 10373147Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_m_tx(): " 10383147Sxc151355 "discard, state %u\n", ic->ic_state)); 10393631Sxh158540 asc->asc_stats.ast_tx_discard++; 10403315Sxc151355 freemsgchain(mp); 10413315Sxc151355 return (NULL); 10421000Sxc151355 } 10431000Sxc151355 10443147Sxc151355 while (mp != NULL) { 10453147Sxc151355 next = mp->b_next; 10463147Sxc151355 mp->b_next = NULL; 10474126Szf162725 error = ath_xmit(ic, mp, IEEE80211_FC0_TYPE_DATA); 10484126Szf162725 if (error != 0) { 10493147Sxc151355 mp->b_next = next; 10504126Szf162725 if (error == ENOMEM) { 10514126Szf162725 break; 10524126Szf162725 } else { 10534126Szf162725 freemsgchain(mp); /* CR6501759 issues */ 10544126Szf162725 return (NULL); 10554126Szf162725 } 10563147Sxc151355 } 10573147Sxc151355 mp = next; 10581000Sxc151355 } 10591000Sxc151355 10603147Sxc151355 return (mp); 10611000Sxc151355 10621000Sxc151355 } 10631000Sxc151355 10643147Sxc151355 static int 10651000Sxc151355 ath_tx_processq(ath_t *asc, struct ath_txq *txq) 10661000Sxc151355 { 10673147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 10681000Sxc151355 struct ath_hal *ah = asc->asc_ah; 10691000Sxc151355 struct ath_buf *bf; 10701000Sxc151355 struct ath_desc *ds; 10711000Sxc151355 struct ieee80211_node *in; 10723147Sxc151355 int32_t sr, lr, nacked = 0; 10731000Sxc151355 HAL_STATUS status; 10741000Sxc151355 struct ath_node *an; 10751000Sxc151355 10761000Sxc151355 for (;;) { 10771000Sxc151355 mutex_enter(&txq->axq_lock); 10781000Sxc151355 bf = list_head(&txq->axq_list); 10791000Sxc151355 if (bf == NULL) { 10801000Sxc151355 txq->axq_link = NULL; 10811000Sxc151355 mutex_exit(&txq->axq_lock); 10821000Sxc151355 break; 10831000Sxc151355 } 10841000Sxc151355 ds = bf->bf_desc; /* last decriptor */ 10851000Sxc151355 status = ATH_HAL_TXPROCDESC(ah, ds); 10861000Sxc151355 #ifdef DEBUG 10871000Sxc151355 ath_printtxbuf(bf, status == HAL_OK); 10881000Sxc151355 #endif 10891000Sxc151355 if (status == HAL_EINPROGRESS) { 10901000Sxc151355 mutex_exit(&txq->axq_lock); 10911000Sxc151355 break; 10921000Sxc151355 } 10931000Sxc151355 list_remove(&txq->axq_list, bf); 10941000Sxc151355 mutex_exit(&txq->axq_lock); 10951000Sxc151355 in = bf->bf_in; 10961000Sxc151355 if (in != NULL) { 10971000Sxc151355 an = ATH_NODE(in); 10981000Sxc151355 /* Successful transmition */ 10991000Sxc151355 if (ds->ds_txstat.ts_status == 0) { 11001000Sxc151355 an->an_tx_ok++; 11011000Sxc151355 an->an_tx_antenna = 11021000Sxc151355 ds->ds_txstat.ts_antenna; 11031000Sxc151355 if (ds->ds_txstat.ts_rate & 11041000Sxc151355 HAL_TXSTAT_ALTRATE) 11051000Sxc151355 asc->asc_stats.ast_tx_altrate++; 11061000Sxc151355 asc->asc_stats.ast_tx_rssidelta = 11071000Sxc151355 ds->ds_txstat.ts_rssi - 11081000Sxc151355 asc->asc_stats.ast_tx_rssi; 11091000Sxc151355 asc->asc_stats.ast_tx_rssi = 11101000Sxc151355 ds->ds_txstat.ts_rssi; 11111000Sxc151355 } else { 11121000Sxc151355 an->an_tx_err++; 11131000Sxc151355 if (ds->ds_txstat.ts_status & 11141000Sxc151355 HAL_TXERR_XRETRY) 11151000Sxc151355 asc->asc_stats. 11161000Sxc151355 ast_tx_xretries++; 11171000Sxc151355 if (ds->ds_txstat.ts_status & 11181000Sxc151355 HAL_TXERR_FIFO) 11191000Sxc151355 asc->asc_stats.ast_tx_fifoerr++; 11201000Sxc151355 if (ds->ds_txstat.ts_status & 11211000Sxc151355 HAL_TXERR_FILT) 11221000Sxc151355 asc->asc_stats. 11231000Sxc151355 ast_tx_filtered++; 11241000Sxc151355 an->an_tx_antenna = 0; /* invalidate */ 11251000Sxc151355 } 11261000Sxc151355 sr = ds->ds_txstat.ts_shortretry; 11271000Sxc151355 lr = ds->ds_txstat.ts_longretry; 11281000Sxc151355 asc->asc_stats.ast_tx_shortretry += sr; 11291000Sxc151355 asc->asc_stats.ast_tx_longretry += lr; 11303147Sxc151355 /* 11313147Sxc151355 * Hand the descriptor to the rate control algorithm. 11323147Sxc151355 */ 11333147Sxc151355 if ((ds->ds_txstat.ts_status & HAL_TXERR_FILT) == 0 && 11343147Sxc151355 (bf->bf_flags & HAL_TXDESC_NOACK) == 0) { 11353147Sxc151355 /* 11363147Sxc151355 * If frame was ack'd update the last rx time 11373147Sxc151355 * used to workaround phantom bmiss interrupts. 11383147Sxc151355 */ 11393147Sxc151355 if (ds->ds_txstat.ts_status == 0) { 11403147Sxc151355 nacked++; 11413147Sxc151355 an->an_tx_ok++; 11423147Sxc151355 } else { 11433147Sxc151355 an->an_tx_err++; 11443147Sxc151355 } 11453147Sxc151355 an->an_tx_retr += sr + lr; 11463147Sxc151355 } 11471000Sxc151355 } 11481000Sxc151355 bf->bf_in = NULL; 11491000Sxc151355 mutex_enter(&asc->asc_txbuflock); 11501000Sxc151355 list_insert_tail(&asc->asc_txbuf_list, bf); 11511000Sxc151355 mutex_exit(&asc->asc_txbuflock); 11521000Sxc151355 /* 11531000Sxc151355 * Reschedule stalled outbound packets 11541000Sxc151355 */ 11553147Sxc151355 mutex_enter(&asc->asc_resched_lock); 11563147Sxc151355 if (asc->asc_resched_needed) { 11573147Sxc151355 asc->asc_resched_needed = B_FALSE; 11583147Sxc151355 mac_tx_update(ic->ic_mach); 11591000Sxc151355 } 11603147Sxc151355 mutex_exit(&asc->asc_resched_lock); 11611000Sxc151355 } 11623147Sxc151355 return (nacked); 11631000Sxc151355 } 11641000Sxc151355 11651000Sxc151355 11661000Sxc151355 static void 11671000Sxc151355 ath_tx_handler(ath_t *asc) 11681000Sxc151355 { 11691000Sxc151355 int i; 11701000Sxc151355 11711000Sxc151355 /* 11721000Sxc151355 * Process each active queue. 11731000Sxc151355 */ 11741000Sxc151355 for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 11751000Sxc151355 if (ATH_TXQ_SETUP(asc, i)) { 11763147Sxc151355 (void) ath_tx_processq(asc, &asc->asc_txq[i]); 11771000Sxc151355 } 11781000Sxc151355 } 11791000Sxc151355 } 11801000Sxc151355 11811000Sxc151355 static struct ieee80211_node * 11823147Sxc151355 ath_node_alloc(ieee80211com_t *ic) 11831000Sxc151355 { 11841000Sxc151355 struct ath_node *an; 11853147Sxc151355 ath_t *asc = (ath_t *)ic; 11861000Sxc151355 11871000Sxc151355 an = kmem_zalloc(sizeof (struct ath_node), KM_SLEEP); 11881000Sxc151355 ath_rate_update(asc, &an->an_node, 0); 11891000Sxc151355 return (&an->an_node); 11901000Sxc151355 } 11911000Sxc151355 11921000Sxc151355 static void 11933147Sxc151355 ath_node_free(struct ieee80211_node *in) 11941000Sxc151355 { 11953147Sxc151355 ieee80211com_t *ic = in->in_ic; 11963147Sxc151355 ath_t *asc = (ath_t *)ic; 11971000Sxc151355 struct ath_buf *bf; 11981000Sxc151355 struct ath_txq *txq; 11991000Sxc151355 int32_t i; 12001000Sxc151355 12011000Sxc151355 for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 12021000Sxc151355 if (ATH_TXQ_SETUP(asc, i)) { 12031000Sxc151355 txq = &asc->asc_txq[i]; 12041000Sxc151355 mutex_enter(&txq->axq_lock); 12051000Sxc151355 bf = list_head(&txq->axq_list); 12061000Sxc151355 while (bf != NULL) { 12071000Sxc151355 if (bf->bf_in == in) { 12081000Sxc151355 bf->bf_in = NULL; 12091000Sxc151355 } 12101000Sxc151355 bf = list_next(&txq->axq_list, bf); 12111000Sxc151355 } 12121000Sxc151355 mutex_exit(&txq->axq_lock); 12131000Sxc151355 } 12141000Sxc151355 } 12153147Sxc151355 ic->ic_node_cleanup(in); 12164126Szf162725 if (in->in_wpa_ie != NULL) 12174126Szf162725 ieee80211_free(in->in_wpa_ie); 12181000Sxc151355 kmem_free(in, sizeof (struct ath_node)); 12191000Sxc151355 } 12201000Sxc151355 12211000Sxc151355 static void 12223147Sxc151355 ath_next_scan(void *arg) 12231000Sxc151355 { 12243147Sxc151355 ieee80211com_t *ic = arg; 12253147Sxc151355 ath_t *asc = (ath_t *)ic; 12263147Sxc151355 12273147Sxc151355 asc->asc_scan_timer = 0; 12283147Sxc151355 if (ic->ic_state == IEEE80211_S_SCAN) { 12293147Sxc151355 asc->asc_scan_timer = timeout(ath_next_scan, (void *)asc, 12303147Sxc151355 drv_usectohz(ath_dwelltime * 1000)); 12313147Sxc151355 ieee80211_next_scan(ic); 12323147Sxc151355 } 12331000Sxc151355 } 12341000Sxc151355 12353147Sxc151355 static void 12363147Sxc151355 ath_stop_scantimer(ath_t *asc) 12371000Sxc151355 { 12383147Sxc151355 timeout_id_t tmp_id = 0; 12391000Sxc151355 12403147Sxc151355 while ((asc->asc_scan_timer != 0) && (tmp_id != asc->asc_scan_timer)) { 12413147Sxc151355 tmp_id = asc->asc_scan_timer; 12423147Sxc151355 (void) untimeout(tmp_id); 12431000Sxc151355 } 12443147Sxc151355 asc->asc_scan_timer = 0; 12451000Sxc151355 } 12461000Sxc151355 12471000Sxc151355 static int32_t 12483147Sxc151355 ath_newstate(ieee80211com_t *ic, enum ieee80211_state nstate, int arg) 12491000Sxc151355 { 12503147Sxc151355 ath_t *asc = (ath_t *)ic; 12511000Sxc151355 struct ath_hal *ah = asc->asc_ah; 12521000Sxc151355 struct ieee80211_node *in; 12531000Sxc151355 int32_t i, error; 12541000Sxc151355 uint8_t *bssid; 12551000Sxc151355 uint32_t rfilt; 12561000Sxc151355 enum ieee80211_state ostate; 12571000Sxc151355 12581000Sxc151355 static const HAL_LED_STATE leds[] = { 12591000Sxc151355 HAL_LED_INIT, /* IEEE80211_S_INIT */ 12601000Sxc151355 HAL_LED_SCAN, /* IEEE80211_S_SCAN */ 12611000Sxc151355 HAL_LED_AUTH, /* IEEE80211_S_AUTH */ 12621000Sxc151355 HAL_LED_ASSOC, /* IEEE80211_S_ASSOC */ 12631000Sxc151355 HAL_LED_RUN, /* IEEE80211_S_RUN */ 12641000Sxc151355 }; 12653147Sxc151355 if (!ATH_IS_RUNNING(asc)) 12661000Sxc151355 return (0); 12671000Sxc151355 12683147Sxc151355 ostate = ic->ic_state; 12693147Sxc151355 if (nstate != IEEE80211_S_SCAN) 12703147Sxc151355 ath_stop_scantimer(asc); 12711000Sxc151355 12723147Sxc151355 ATH_LOCK(asc); 12731000Sxc151355 ATH_HAL_SETLEDSTATE(ah, leds[nstate]); /* set LED */ 12741000Sxc151355 12751000Sxc151355 if (nstate == IEEE80211_S_INIT) { 12761000Sxc151355 asc->asc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS); 12773147Sxc151355 ATH_HAL_INTRSET(ah, asc->asc_imask &~ HAL_INT_GLOBAL); 12783147Sxc151355 ATH_UNLOCK(asc); 12793147Sxc151355 goto done; 12801000Sxc151355 } 12813147Sxc151355 in = ic->ic_bss; 12823147Sxc151355 error = ath_chan_set(asc, ic->ic_curchan); 12833147Sxc151355 if (error != 0) { 12843147Sxc151355 if (nstate != IEEE80211_S_SCAN) { 12853147Sxc151355 ATH_UNLOCK(asc); 12863147Sxc151355 ieee80211_reset_chan(ic); 12873147Sxc151355 goto bad; 12883147Sxc151355 } 12893147Sxc151355 } 12901000Sxc151355 12911000Sxc151355 rfilt = ath_calcrxfilter(asc); 12921000Sxc151355 if (nstate == IEEE80211_S_SCAN) 12933147Sxc151355 bssid = ic->ic_macaddr; 12941000Sxc151355 else 12951000Sxc151355 bssid = in->in_bssid; 12961000Sxc151355 ATH_HAL_SETRXFILTER(ah, rfilt); 12971000Sxc151355 12983147Sxc151355 if (nstate == IEEE80211_S_RUN && ic->ic_opmode != IEEE80211_M_IBSS) 12991000Sxc151355 ATH_HAL_SETASSOCID(ah, bssid, in->in_associd); 13001000Sxc151355 else 13011000Sxc151355 ATH_HAL_SETASSOCID(ah, bssid, 0); 13023147Sxc151355 if (ic->ic_flags & IEEE80211_F_PRIVACY) { 13031000Sxc151355 for (i = 0; i < IEEE80211_WEP_NKID; i++) { 13041000Sxc151355 if (ATH_HAL_KEYISVALID(ah, i)) 13051000Sxc151355 ATH_HAL_KEYSETMAC(ah, i, bssid); 13061000Sxc151355 } 13071000Sxc151355 } 13081000Sxc151355 13091000Sxc151355 if ((nstate == IEEE80211_S_RUN) && 13101000Sxc151355 (ostate != IEEE80211_S_RUN)) { 13111000Sxc151355 /* Configure the beacon and sleep timers. */ 13121000Sxc151355 ath_beacon_config(asc); 13131000Sxc151355 } else { 13141000Sxc151355 asc->asc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS); 13151000Sxc151355 ATH_HAL_INTRSET(ah, asc->asc_imask); 13161000Sxc151355 } 13171000Sxc151355 /* 13181000Sxc151355 * Reset the rate control state. 13191000Sxc151355 */ 13201000Sxc151355 ath_rate_ctl_reset(asc, nstate); 13211000Sxc151355 13223147Sxc151355 if (nstate == IEEE80211_S_RUN && (ostate != IEEE80211_S_RUN)) { 13231000Sxc151355 nvlist_t *attr_list = NULL; 13241000Sxc151355 sysevent_id_t eid; 13251000Sxc151355 int32_t err = 0; 13261000Sxc151355 char *str_name = "ATH"; 13271000Sxc151355 char str_value[256] = {0}; 13281000Sxc151355 13291000Sxc151355 ATH_DEBUG((ATH_DBG_80211, "ath: ath new state(RUN): " 13301000Sxc151355 "ic_flags=0x%08x iv=%d" 13311000Sxc151355 " bssid=%s capinfo=0x%04x chan=%d\n", 13323147Sxc151355 ic->ic_flags, 13331000Sxc151355 in->in_intval, 13343147Sxc151355 ieee80211_macaddr_sprintf(in->in_bssid), 13351000Sxc151355 in->in_capinfo, 13363147Sxc151355 ieee80211_chan2ieee(ic, in->in_chan))); 13371000Sxc151355 13381000Sxc151355 (void) sprintf(str_value, "%s%s%d", "-i ", 13391000Sxc151355 ddi_driver_name(asc->asc_dev), 13401000Sxc151355 ddi_get_instance(asc->asc_dev)); 13411000Sxc151355 if (nvlist_alloc(&attr_list, 13421000Sxc151355 NV_UNIQUE_NAME_TYPE, KM_SLEEP) == 0) { 13431000Sxc151355 err = nvlist_add_string(attr_list, 13441000Sxc151355 str_name, str_value); 13451000Sxc151355 if (err != DDI_SUCCESS) 13461000Sxc151355 ATH_DEBUG((ATH_DBG_80211, "ath: " 13471000Sxc151355 "ath_new_state: error log event\n")); 13481000Sxc151355 err = ddi_log_sysevent(asc->asc_dev, 13491000Sxc151355 DDI_VENDOR_SUNW, "class", 13501000Sxc151355 "subclass", attr_list, 13511000Sxc151355 &eid, DDI_NOSLEEP); 13521000Sxc151355 if (err != DDI_SUCCESS) 13531000Sxc151355 ATH_DEBUG((ATH_DBG_80211, "ath: " 13541000Sxc151355 "ath_new_state(): error log event\n")); 13551000Sxc151355 nvlist_free(attr_list); 13561000Sxc151355 } 13571000Sxc151355 } 13581000Sxc151355 13593147Sxc151355 ATH_UNLOCK(asc); 13603147Sxc151355 done: 13613147Sxc151355 /* 13623147Sxc151355 * Invoke the parent method to complete the work. 13633147Sxc151355 */ 13643147Sxc151355 error = asc->asc_newstate(ic, nstate, arg); 13653147Sxc151355 /* 13663147Sxc151355 * Finally, start any timers. 13673147Sxc151355 */ 13683147Sxc151355 if (nstate == IEEE80211_S_RUN) { 13693147Sxc151355 ieee80211_start_watchdog(ic, 1); 13703147Sxc151355 } else if ((nstate == IEEE80211_S_SCAN) && (ostate != nstate)) { 13713147Sxc151355 /* start ap/neighbor scan timer */ 13723147Sxc151355 ASSERT(asc->asc_scan_timer == 0); 13733147Sxc151355 asc->asc_scan_timer = timeout(ath_next_scan, (void *)asc, 13743147Sxc151355 drv_usectohz(ath_dwelltime * 1000)); 13753147Sxc151355 } 13761000Sxc151355 bad: 13771000Sxc151355 return (error); 13781000Sxc151355 } 13791000Sxc151355 13801000Sxc151355 /* 13811000Sxc151355 * Periodically recalibrate the PHY to account 13821000Sxc151355 * for temperature/environment changes. 13831000Sxc151355 */ 13841000Sxc151355 static void 13853147Sxc151355 ath_calibrate(ath_t *asc) 13861000Sxc151355 { 13871000Sxc151355 struct ath_hal *ah = asc->asc_ah; 13883147Sxc151355 HAL_BOOL iqcaldone; 13891000Sxc151355 13901000Sxc151355 asc->asc_stats.ast_per_cal++; 13911000Sxc151355 13921000Sxc151355 if (ATH_HAL_GETRFGAIN(ah) == HAL_RFGAIN_NEED_CHANGE) { 13931000Sxc151355 /* 13941000Sxc151355 * Rfgain is out of bounds, reset the chip 13951000Sxc151355 * to load new gain values. 13961000Sxc151355 */ 13971000Sxc151355 ATH_DEBUG((ATH_DBG_HAL, "ath: ath_calibrate(): " 13981000Sxc151355 "Need change RFgain\n")); 13991000Sxc151355 asc->asc_stats.ast_per_rfgain++; 14003147Sxc151355 (void) ath_reset(&asc->asc_isc); 14011000Sxc151355 } 14023147Sxc151355 if (!ATH_HAL_CALIBRATE(ah, &asc->asc_curchan, &iqcaldone)) { 14031000Sxc151355 ATH_DEBUG((ATH_DBG_HAL, "ath: ath_calibrate(): " 14041000Sxc151355 "calibration of channel %u failed\n", 14053147Sxc151355 asc->asc_curchan.channel)); 14061000Sxc151355 asc->asc_stats.ast_per_calfail++; 14071000Sxc151355 } 14081000Sxc151355 } 14091000Sxc151355 14103147Sxc151355 static void 14113147Sxc151355 ath_watchdog(void *arg) 14123147Sxc151355 { 14133147Sxc151355 ath_t *asc = arg; 14143147Sxc151355 ieee80211com_t *ic = &asc->asc_isc; 14153147Sxc151355 int ntimer = 0; 14163147Sxc151355 14173147Sxc151355 ATH_LOCK(asc); 14183147Sxc151355 ic->ic_watchdog_timer = 0; 14193147Sxc151355 if (!ATH_IS_RUNNING(asc)) { 14203147Sxc151355 ATH_UNLOCK(asc); 14213147Sxc151355 return; 14223147Sxc151355 } 14233147Sxc151355 14243147Sxc151355 if (ic->ic_state == IEEE80211_S_RUN) { 14253147Sxc151355 /* periodic recalibration */ 14263147Sxc151355 ath_calibrate(asc); 14273147Sxc151355 14283147Sxc151355 /* 14293147Sxc151355 * Start the background rate control thread if we 14303147Sxc151355 * are not configured to use a fixed xmit rate. 14313147Sxc151355 */ 14323147Sxc151355 if (ic->ic_fixed_rate == IEEE80211_FIXED_RATE_NONE) { 14333147Sxc151355 asc->asc_stats.ast_rate_calls ++; 14343147Sxc151355 if (ic->ic_opmode == IEEE80211_M_STA) 14353147Sxc151355 ath_rate_ctl(ic, ic->ic_bss); 14363147Sxc151355 else 14373147Sxc151355 ieee80211_iterate_nodes(&ic->ic_sta, 14383147Sxc151355 ath_rate_cb, asc); 14393147Sxc151355 } 14403147Sxc151355 14413147Sxc151355 ntimer = 1; 14423147Sxc151355 } 14433147Sxc151355 ATH_UNLOCK(asc); 14443147Sxc151355 14453147Sxc151355 ieee80211_watchdog(ic); 14463147Sxc151355 if (ntimer != 0) 14473147Sxc151355 ieee80211_start_watchdog(ic, ntimer); 14483147Sxc151355 } 14493147Sxc151355 14501000Sxc151355 static uint_t 14513147Sxc151355 ath_intr(caddr_t arg) 14521000Sxc151355 { 14537249Sff224033 /* LINTED E_BAD_PTR_CAST_ALIGN */ 14543147Sxc151355 ath_t *asc = (ath_t *)arg; 14551000Sxc151355 struct ath_hal *ah = asc->asc_ah; 14561000Sxc151355 HAL_INT status; 14573147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 14583147Sxc151355 14593147Sxc151355 ATH_LOCK(asc); 14601000Sxc151355 14613147Sxc151355 if (!ATH_IS_RUNNING(asc)) { 14623147Sxc151355 /* 14633147Sxc151355 * The hardware is not ready/present, don't touch anything. 14643147Sxc151355 * Note this can happen early on if the IRQ is shared. 14653147Sxc151355 */ 14663147Sxc151355 ATH_UNLOCK(asc); 14673147Sxc151355 return (DDI_INTR_UNCLAIMED); 14683147Sxc151355 } 14691000Sxc151355 14701000Sxc151355 if (!ATH_HAL_INTRPEND(ah)) { /* shared irq, not for us */ 14713147Sxc151355 ATH_UNLOCK(asc); 14721000Sxc151355 return (DDI_INTR_UNCLAIMED); 14731000Sxc151355 } 14741000Sxc151355 14751000Sxc151355 ATH_HAL_GETISR(ah, &status); 14761000Sxc151355 status &= asc->asc_imask; 14771000Sxc151355 if (status & HAL_INT_FATAL) { 14781000Sxc151355 asc->asc_stats.ast_hardware++; 14791000Sxc151355 goto reset; 14801000Sxc151355 } else if (status & HAL_INT_RXORN) { 14811000Sxc151355 asc->asc_stats.ast_rxorn++; 14821000Sxc151355 goto reset; 14831000Sxc151355 } else { 14841000Sxc151355 if (status & HAL_INT_RXEOL) { 14851000Sxc151355 asc->asc_stats.ast_rxeol++; 14861000Sxc151355 asc->asc_rxlink = NULL; 14871000Sxc151355 } 14881000Sxc151355 if (status & HAL_INT_TXURN) { 14891000Sxc151355 asc->asc_stats.ast_txurn++; 14901000Sxc151355 ATH_HAL_UPDATETXTRIGLEVEL(ah, AH_TRUE); 14911000Sxc151355 } 14923147Sxc151355 14931000Sxc151355 if (status & HAL_INT_RX) { 14941000Sxc151355 asc->asc_rx_pend = 1; 14951000Sxc151355 ddi_trigger_softintr(asc->asc_softint_id); 14961000Sxc151355 } 14971000Sxc151355 if (status & HAL_INT_TX) { 14981000Sxc151355 ath_tx_handler(asc); 14991000Sxc151355 } 15003147Sxc151355 ATH_UNLOCK(asc); 15011000Sxc151355 15021000Sxc151355 if (status & HAL_INT_SWBA) { 15031000Sxc151355 /* This will occur only in Host-AP or Ad-Hoc mode */ 15041000Sxc151355 return (DDI_INTR_CLAIMED); 15051000Sxc151355 } 15061000Sxc151355 if (status & HAL_INT_BMISS) { 15073147Sxc151355 if (ic->ic_state == IEEE80211_S_RUN) { 15083147Sxc151355 (void) ieee80211_new_state(ic, 15091000Sxc151355 IEEE80211_S_ASSOC, -1); 15101000Sxc151355 } 15111000Sxc151355 } 15121000Sxc151355 } 15131000Sxc151355 15141000Sxc151355 return (DDI_INTR_CLAIMED); 15151000Sxc151355 reset: 15163147Sxc151355 (void) ath_reset(ic); 15173147Sxc151355 ATH_UNLOCK(asc); 15181000Sxc151355 return (DDI_INTR_CLAIMED); 15191000Sxc151355 } 15201000Sxc151355 15211000Sxc151355 static uint_t 15221000Sxc151355 ath_softint_handler(caddr_t data) 15231000Sxc151355 { 15247249Sff224033 /* LINTED E_BAD_PTR_CAST_ALIGN */ 15251000Sxc151355 ath_t *asc = (ath_t *)data; 15261000Sxc151355 15271000Sxc151355 /* 15281000Sxc151355 * Check if the soft interrupt is triggered by another 15291000Sxc151355 * driver at the same level. 15301000Sxc151355 */ 15313147Sxc151355 ATH_LOCK(asc); 15321000Sxc151355 if (asc->asc_rx_pend) { /* Soft interrupt for this driver */ 15331000Sxc151355 asc->asc_rx_pend = 0; 15343147Sxc151355 ATH_UNLOCK(asc); 15353147Sxc151355 ath_rx_handler(asc); 15361000Sxc151355 return (DDI_INTR_CLAIMED); 15371000Sxc151355 } 15383147Sxc151355 ATH_UNLOCK(asc); 15391000Sxc151355 return (DDI_INTR_UNCLAIMED); 15401000Sxc151355 } 15411000Sxc151355 15421000Sxc151355 /* 15431000Sxc151355 * following are gld callback routine 15441000Sxc151355 * ath_gld_send, ath_gld_ioctl, ath_gld_gstat 15451000Sxc151355 * are listed in other corresponding sections. 15461000Sxc151355 * reset the hardware w/o losing operational state. this is 15471000Sxc151355 * basically a more efficient way of doing ath_gld_stop, ath_gld_start, 15481000Sxc151355 * followed by state transitions to the current 802.11 15491000Sxc151355 * operational state. used to recover from errors rx overrun 15501000Sxc151355 * and to reset the hardware when rf gain settings must be reset. 15511000Sxc151355 */ 15521000Sxc151355 15533147Sxc151355 static void 15543147Sxc151355 ath_stop_locked(ath_t *asc) 15551000Sxc151355 { 15563147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 15573147Sxc151355 struct ath_hal *ah = asc->asc_ah; 15581000Sxc151355 15593147Sxc151355 ATH_LOCK_ASSERT(asc); 15606797Sxc151355 if (!asc->asc_isrunning) 15616797Sxc151355 return; 15626797Sxc151355 15633147Sxc151355 /* 15643147Sxc151355 * Shutdown the hardware and driver: 15653147Sxc151355 * reset 802.11 state machine 15663147Sxc151355 * turn off timers 15673147Sxc151355 * disable interrupts 15683147Sxc151355 * turn off the radio 15693147Sxc151355 * clear transmit machinery 15703147Sxc151355 * clear receive machinery 15713147Sxc151355 * drain and release tx queues 15723147Sxc151355 * reclaim beacon resources 15733147Sxc151355 * power down hardware 15743147Sxc151355 * 15753147Sxc151355 * Note that some of this work is not possible if the 15763147Sxc151355 * hardware is gone (invalid). 15773147Sxc151355 */ 15783147Sxc151355 ATH_UNLOCK(asc); 15793147Sxc151355 ieee80211_new_state(ic, IEEE80211_S_INIT, -1); 15803147Sxc151355 ieee80211_stop_watchdog(ic); 15813147Sxc151355 ATH_LOCK(asc); 15823147Sxc151355 ATH_HAL_INTRSET(ah, 0); 15833147Sxc151355 ath_draintxq(asc); 15846797Sxc151355 if (!asc->asc_invalid) { 15853147Sxc151355 ath_stoprecv(asc); 15863147Sxc151355 ATH_HAL_PHYDISABLE(ah); 15873147Sxc151355 } else { 15883147Sxc151355 asc->asc_rxlink = NULL; 15893147Sxc151355 } 15906797Sxc151355 asc->asc_isrunning = 0; 15911000Sxc151355 } 15921000Sxc151355 15933147Sxc151355 static void 15943147Sxc151355 ath_m_stop(void *arg) 15951000Sxc151355 { 15963147Sxc151355 ath_t *asc = arg; 15971000Sxc151355 struct ath_hal *ah = asc->asc_ah; 15981000Sxc151355 15993147Sxc151355 ATH_LOCK(asc); 16003147Sxc151355 ath_stop_locked(asc); 16013147Sxc151355 ATH_HAL_SETPOWER(ah, HAL_PM_AWAKE); 16021000Sxc151355 asc->asc_invalid = 1; 16033147Sxc151355 ATH_UNLOCK(asc); 16041000Sxc151355 } 16051000Sxc151355 16066797Sxc151355 static int 16076797Sxc151355 ath_start_locked(ath_t *asc) 16081000Sxc151355 { 16093147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 16101000Sxc151355 struct ath_hal *ah = asc->asc_ah; 16111000Sxc151355 HAL_STATUS status; 16121000Sxc151355 16136797Sxc151355 ATH_LOCK_ASSERT(asc); 16141000Sxc151355 16151000Sxc151355 /* 16161000Sxc151355 * The basic interface to setting the hardware in a good 16171000Sxc151355 * state is ``reset''. On return the hardware is known to 16181000Sxc151355 * be powered up and with interrupts disabled. This must 16191000Sxc151355 * be followed by initialization of the appropriate bits 16201000Sxc151355 * and then setup of the interrupt mask. 16211000Sxc151355 */ 16223147Sxc151355 asc->asc_curchan.channel = ic->ic_curchan->ich_freq; 16233147Sxc151355 asc->asc_curchan.channelFlags = ath_chan2flags(ic, ic->ic_curchan); 16243147Sxc151355 if (!ATH_HAL_RESET(ah, (HAL_OPMODE)ic->ic_opmode, 16253147Sxc151355 &asc->asc_curchan, AH_FALSE, &status)) { 16263147Sxc151355 ATH_DEBUG((ATH_DBG_HAL, "ath: ath_m_start(): " 16276235Sxc151355 "reset hardware failed: '%s' (HAL status %u)\n", 16286235Sxc151355 ath_get_hal_status_desc(status), status)); 16293147Sxc151355 return (ENOTACTIVE); 16301000Sxc151355 } 16311000Sxc151355 16323147Sxc151355 (void) ath_startrecv(asc); 16331000Sxc151355 16341000Sxc151355 /* 16351000Sxc151355 * Enable interrupts. 16361000Sxc151355 */ 16371000Sxc151355 asc->asc_imask = HAL_INT_RX | HAL_INT_TX 16381000Sxc151355 | HAL_INT_RXEOL | HAL_INT_RXORN 16391000Sxc151355 | HAL_INT_FATAL | HAL_INT_GLOBAL; 16401000Sxc151355 ATH_HAL_INTRSET(ah, asc->asc_imask); 16411000Sxc151355 16421000Sxc151355 /* 16431000Sxc151355 * The hardware should be ready to go now so it's safe 16441000Sxc151355 * to kick the 802.11 state machine as it's likely to 16451000Sxc151355 * immediately call back to us to send mgmt frames. 16461000Sxc151355 */ 16473147Sxc151355 ath_chan_change(asc, ic->ic_curchan); 16486797Sxc151355 16496797Sxc151355 asc->asc_isrunning = 1; 16506797Sxc151355 16516797Sxc151355 return (0); 16526797Sxc151355 } 16536797Sxc151355 16546797Sxc151355 int 16556797Sxc151355 ath_m_start(void *arg) 16566797Sxc151355 { 16576797Sxc151355 ath_t *asc = arg; 16586797Sxc151355 int err; 16596797Sxc151355 16606797Sxc151355 ATH_LOCK(asc); 16616797Sxc151355 /* 16626797Sxc151355 * Stop anything previously setup. This is safe 16636797Sxc151355 * whether this is the first time through or not. 16646797Sxc151355 */ 16656797Sxc151355 ath_stop_locked(asc); 16666797Sxc151355 16676797Sxc151355 if ((err = ath_start_locked(asc)) != 0) { 16686797Sxc151355 ATH_UNLOCK(asc); 16696797Sxc151355 return (err); 16706797Sxc151355 } 16716797Sxc151355 16721000Sxc151355 asc->asc_invalid = 0; 16733147Sxc151355 ATH_UNLOCK(asc); 16746797Sxc151355 16753147Sxc151355 return (0); 16761000Sxc151355 } 16771000Sxc151355 16781000Sxc151355 16793147Sxc151355 static int 16803147Sxc151355 ath_m_unicst(void *arg, const uint8_t *macaddr) 16811000Sxc151355 { 16823147Sxc151355 ath_t *asc = arg; 16831000Sxc151355 struct ath_hal *ah = asc->asc_ah; 16841000Sxc151355 16851000Sxc151355 ATH_DEBUG((ATH_DBG_GLD, "ath: ath_gld_saddr(): " 16861000Sxc151355 "%.2x:%.2x:%.2x:%.2x:%.2x:%.2x\n", 16871000Sxc151355 macaddr[0], macaddr[1], macaddr[2], 16881000Sxc151355 macaddr[3], macaddr[4], macaddr[5])); 16891000Sxc151355 16903147Sxc151355 ATH_LOCK(asc); 16913147Sxc151355 IEEE80211_ADDR_COPY(asc->asc_isc.ic_macaddr, macaddr); 16923147Sxc151355 ATH_HAL_SETMAC(ah, asc->asc_isc.ic_macaddr); 16931000Sxc151355 16943147Sxc151355 (void) ath_reset(&asc->asc_isc); 16953147Sxc151355 ATH_UNLOCK(asc); 16963147Sxc151355 return (0); 16971000Sxc151355 } 16981000Sxc151355 16991000Sxc151355 static int 17003147Sxc151355 ath_m_promisc(void *arg, boolean_t on) 17011000Sxc151355 { 17023147Sxc151355 ath_t *asc = arg; 17031000Sxc151355 struct ath_hal *ah = asc->asc_ah; 17041000Sxc151355 uint32_t rfilt; 17051000Sxc151355 17063147Sxc151355 ATH_LOCK(asc); 17071000Sxc151355 rfilt = ATH_HAL_GETRXFILTER(ah); 17083147Sxc151355 if (on) 17093147Sxc151355 rfilt |= HAL_RX_FILTER_PROM; 17103147Sxc151355 else 17111000Sxc151355 rfilt &= ~HAL_RX_FILTER_PROM; 17126235Sxc151355 asc->asc_promisc = on; 17133147Sxc151355 ATH_HAL_SETRXFILTER(ah, rfilt); 17143147Sxc151355 ATH_UNLOCK(asc); 17151000Sxc151355 17163147Sxc151355 return (0); 17171000Sxc151355 } 17181000Sxc151355 17191000Sxc151355 static int 17203147Sxc151355 ath_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 17211000Sxc151355 { 17223147Sxc151355 ath_t *asc = arg; 17233147Sxc151355 struct ath_hal *ah = asc->asc_ah; 17246235Sxc151355 uint32_t val, index, bit; 17251000Sxc151355 uint8_t pos; 17266235Sxc151355 uint32_t *mfilt = asc->asc_mcast_hash; 17271000Sxc151355 17283147Sxc151355 ATH_LOCK(asc); 17291000Sxc151355 /* calculate XOR of eight 6bit values */ 17301000Sxc151355 val = ATH_LE_READ_4(mca + 0); 17311000Sxc151355 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val; 17321000Sxc151355 val = ATH_LE_READ_4(mca + 3); 17331000Sxc151355 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val; 17341000Sxc151355 pos &= 0x3f; 17356235Sxc151355 index = pos / 32; 17366235Sxc151355 bit = 1 << (pos % 32); 17376235Sxc151355 17386235Sxc151355 if (add) { /* enable multicast */ 17396235Sxc151355 asc->asc_mcast_refs[pos]++; 17406235Sxc151355 mfilt[index] |= bit; 17416235Sxc151355 } else { /* disable multicast */ 17426235Sxc151355 if (--asc->asc_mcast_refs[pos] == 0) 17436235Sxc151355 mfilt[index] &= ~bit; 17446235Sxc151355 } 17451000Sxc151355 ATH_HAL_SETMCASTFILTER(ah, mfilt[0], mfilt[1]); 17461000Sxc151355 17473147Sxc151355 ATH_UNLOCK(asc); 17483147Sxc151355 return (0); 17491000Sxc151355 } 17501000Sxc151355 1751*7663SSowmini.Varadhan@Sun.COM /* 1752*7663SSowmini.Varadhan@Sun.COM * callback functions for /get/set properties 1753*7663SSowmini.Varadhan@Sun.COM */ 1754*7663SSowmini.Varadhan@Sun.COM static int 1755*7663SSowmini.Varadhan@Sun.COM ath_m_setprop(void *arg, const char *pr_name, mac_prop_id_t wldp_pr_num, 1756*7663SSowmini.Varadhan@Sun.COM uint_t wldp_length, const void *wldp_buf) 1757*7663SSowmini.Varadhan@Sun.COM { 1758*7663SSowmini.Varadhan@Sun.COM ath_t *asc = arg; 1759*7663SSowmini.Varadhan@Sun.COM int err; 1760*7663SSowmini.Varadhan@Sun.COM 1761*7663SSowmini.Varadhan@Sun.COM err = ieee80211_setprop(&asc->asc_isc, pr_name, wldp_pr_num, 1762*7663SSowmini.Varadhan@Sun.COM wldp_length, wldp_buf); 1763*7663SSowmini.Varadhan@Sun.COM 1764*7663SSowmini.Varadhan@Sun.COM ATH_LOCK(asc); 1765*7663SSowmini.Varadhan@Sun.COM 1766*7663SSowmini.Varadhan@Sun.COM if (err == ENETRESET) { 1767*7663SSowmini.Varadhan@Sun.COM if (ATH_IS_RUNNING(asc)) { 1768*7663SSowmini.Varadhan@Sun.COM ATH_UNLOCK(asc); 1769*7663SSowmini.Varadhan@Sun.COM (void) ath_m_start(asc); 1770*7663SSowmini.Varadhan@Sun.COM (void) ieee80211_new_state(&asc->asc_isc, 1771*7663SSowmini.Varadhan@Sun.COM IEEE80211_S_SCAN, -1); 1772*7663SSowmini.Varadhan@Sun.COM ATH_LOCK(asc); 1773*7663SSowmini.Varadhan@Sun.COM } 1774*7663SSowmini.Varadhan@Sun.COM err = 0; 1775*7663SSowmini.Varadhan@Sun.COM } 1776*7663SSowmini.Varadhan@Sun.COM 1777*7663SSowmini.Varadhan@Sun.COM ATH_UNLOCK(asc); 1778*7663SSowmini.Varadhan@Sun.COM 1779*7663SSowmini.Varadhan@Sun.COM return (err); 1780*7663SSowmini.Varadhan@Sun.COM } 1781*7663SSowmini.Varadhan@Sun.COM static int 1782*7663SSowmini.Varadhan@Sun.COM ath_m_getprop(void *arg, const char *pr_name, mac_prop_id_t wldp_pr_num, 1783*7663SSowmini.Varadhan@Sun.COM uint_t pr_flags, uint_t wldp_length, void *wldp_buf) 1784*7663SSowmini.Varadhan@Sun.COM { 1785*7663SSowmini.Varadhan@Sun.COM ath_t *asc = arg; 1786*7663SSowmini.Varadhan@Sun.COM int err = 0; 1787*7663SSowmini.Varadhan@Sun.COM 1788*7663SSowmini.Varadhan@Sun.COM err = ieee80211_getprop(&asc->asc_isc, pr_name, wldp_pr_num, 1789*7663SSowmini.Varadhan@Sun.COM pr_flags, wldp_length, wldp_buf); 1790*7663SSowmini.Varadhan@Sun.COM 1791*7663SSowmini.Varadhan@Sun.COM return (err); 1792*7663SSowmini.Varadhan@Sun.COM } 1793*7663SSowmini.Varadhan@Sun.COM 17941000Sxc151355 static void 17953147Sxc151355 ath_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 17961000Sxc151355 { 17973147Sxc151355 ath_t *asc = arg; 17983147Sxc151355 int32_t err; 17991000Sxc151355 18003147Sxc151355 err = ieee80211_ioctl(&asc->asc_isc, wq, mp); 18013147Sxc151355 ATH_LOCK(asc); 18023147Sxc151355 if (err == ENETRESET) { 18033147Sxc151355 if (ATH_IS_RUNNING(asc)) { 18043147Sxc151355 ATH_UNLOCK(asc); 18053147Sxc151355 (void) ath_m_start(asc); 18063147Sxc151355 (void) ieee80211_new_state(&asc->asc_isc, 18073147Sxc151355 IEEE80211_S_SCAN, -1); 18083147Sxc151355 ATH_LOCK(asc); 18093147Sxc151355 } 18101000Sxc151355 } 18113147Sxc151355 ATH_UNLOCK(asc); 18121000Sxc151355 } 18131000Sxc151355 18141000Sxc151355 static int 18153147Sxc151355 ath_m_stat(void *arg, uint_t stat, uint64_t *val) 18161000Sxc151355 { 18173147Sxc151355 ath_t *asc = arg; 18183147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 18193147Sxc151355 struct ieee80211_node *in = ic->ic_bss; 18201000Sxc151355 struct ieee80211_rateset *rs = &in->in_rates; 18211000Sxc151355 18223147Sxc151355 ATH_LOCK(asc); 18233147Sxc151355 switch (stat) { 18243147Sxc151355 case MAC_STAT_IFSPEED: 18253147Sxc151355 *val = (rs->ir_rates[in->in_txrate] & IEEE80211_RATE_VAL) / 2 * 18263147Sxc151355 1000000ull; 18273147Sxc151355 break; 18283147Sxc151355 case MAC_STAT_NOXMTBUF: 18293147Sxc151355 *val = asc->asc_stats.ast_tx_nobuf + 18303147Sxc151355 asc->asc_stats.ast_tx_nobufmgt; 18313147Sxc151355 break; 18323147Sxc151355 case MAC_STAT_IERRORS: 18333147Sxc151355 *val = asc->asc_stats.ast_rx_tooshort; 18343147Sxc151355 break; 18353147Sxc151355 case MAC_STAT_RBYTES: 18363147Sxc151355 *val = ic->ic_stats.is_rx_bytes; 18373147Sxc151355 break; 18383147Sxc151355 case MAC_STAT_IPACKETS: 18393147Sxc151355 *val = ic->ic_stats.is_rx_frags; 18403147Sxc151355 break; 18413147Sxc151355 case MAC_STAT_OBYTES: 18423147Sxc151355 *val = ic->ic_stats.is_tx_bytes; 18433147Sxc151355 break; 18443147Sxc151355 case MAC_STAT_OPACKETS: 18453147Sxc151355 *val = ic->ic_stats.is_tx_frags; 18463147Sxc151355 break; 18473631Sxh158540 case MAC_STAT_OERRORS: 18483147Sxc151355 case WIFI_STAT_TX_FAILED: 18493147Sxc151355 *val = asc->asc_stats.ast_tx_fifoerr + 18503631Sxh158540 asc->asc_stats.ast_tx_xretries + 18513631Sxh158540 asc->asc_stats.ast_tx_discard; 18523147Sxc151355 break; 18533147Sxc151355 case WIFI_STAT_TX_RETRANS: 18543147Sxc151355 *val = asc->asc_stats.ast_tx_xretries; 18553147Sxc151355 break; 18563147Sxc151355 case WIFI_STAT_FCS_ERRORS: 18573147Sxc151355 *val = asc->asc_stats.ast_rx_crcerr; 18583147Sxc151355 break; 18593147Sxc151355 case WIFI_STAT_WEP_ERRORS: 18603147Sxc151355 *val = asc->asc_stats.ast_rx_badcrypt; 18613147Sxc151355 break; 18623147Sxc151355 case WIFI_STAT_TX_FRAGS: 18633147Sxc151355 case WIFI_STAT_MCAST_TX: 18643147Sxc151355 case WIFI_STAT_RTS_SUCCESS: 18653147Sxc151355 case WIFI_STAT_RTS_FAILURE: 18663147Sxc151355 case WIFI_STAT_ACK_FAILURE: 18673147Sxc151355 case WIFI_STAT_RX_FRAGS: 18683147Sxc151355 case WIFI_STAT_MCAST_RX: 18693147Sxc151355 case WIFI_STAT_RX_DUPS: 18703147Sxc151355 ATH_UNLOCK(asc); 18713147Sxc151355 return (ieee80211_stat(ic, stat, val)); 18723147Sxc151355 default: 18733147Sxc151355 ATH_UNLOCK(asc); 18743147Sxc151355 return (ENOTSUP); 18753147Sxc151355 } 18763147Sxc151355 ATH_UNLOCK(asc); 18771000Sxc151355 18783147Sxc151355 return (0); 18791000Sxc151355 } 18801000Sxc151355 18811000Sxc151355 static int 18826797Sxc151355 ath_pci_setup(ath_t *asc) 18836797Sxc151355 { 18846797Sxc151355 uint16_t command; 18856797Sxc151355 18866797Sxc151355 /* 18876797Sxc151355 * Enable memory mapping and bus mastering 18886797Sxc151355 */ 18896797Sxc151355 ASSERT(asc != NULL); 18906797Sxc151355 command = pci_config_get16(asc->asc_cfg_handle, PCI_CONF_COMM); 18916797Sxc151355 command |= PCI_COMM_MAE | PCI_COMM_ME; 18926797Sxc151355 pci_config_put16(asc->asc_cfg_handle, PCI_CONF_COMM, command); 18936797Sxc151355 command = pci_config_get16(asc->asc_cfg_handle, PCI_CONF_COMM); 18946797Sxc151355 if ((command & PCI_COMM_MAE) == 0) { 18956797Sxc151355 ath_problem("ath: ath_pci_setup(): " 18966797Sxc151355 "failed to enable memory mapping\n"); 18976797Sxc151355 return (EIO); 18986797Sxc151355 } 18996797Sxc151355 if ((command & PCI_COMM_ME) == 0) { 19006797Sxc151355 ath_problem("ath: ath_pci_setup(): " 19016797Sxc151355 "failed to enable bus mastering\n"); 19026797Sxc151355 return (EIO); 19036797Sxc151355 } 19046797Sxc151355 ATH_DEBUG((ATH_DBG_INIT, "ath: ath_pci_setup(): " 19056797Sxc151355 "set command reg to 0x%x \n", command)); 19066797Sxc151355 19076797Sxc151355 return (0); 19086797Sxc151355 } 19096797Sxc151355 19106797Sxc151355 static int 19116797Sxc151355 ath_resume(dev_info_t *devinfo) 19126797Sxc151355 { 19136797Sxc151355 ath_t *asc; 19146797Sxc151355 int ret = DDI_SUCCESS; 19156797Sxc151355 19166797Sxc151355 asc = ddi_get_soft_state(ath_soft_state_p, ddi_get_instance(devinfo)); 19176797Sxc151355 if (asc == NULL) { 19186797Sxc151355 ATH_DEBUG((ATH_DBG_SUSPEND, "ath: ath_resume(): " 19196797Sxc151355 "failed to get soft state\n")); 19206797Sxc151355 return (DDI_FAILURE); 19216797Sxc151355 } 19226797Sxc151355 19236797Sxc151355 ATH_LOCK(asc); 19246797Sxc151355 /* 19256797Sxc151355 * Set up config space command register(s). Refuse 19266797Sxc151355 * to resume on failure. 19276797Sxc151355 */ 19286797Sxc151355 if (ath_pci_setup(asc) != 0) { 19296797Sxc151355 ATH_DEBUG((ATH_DBG_SUSPEND, "ath: ath_resume(): " 19306797Sxc151355 "ath_pci_setup() failed\n")); 19316797Sxc151355 ATH_UNLOCK(asc); 19326797Sxc151355 return (DDI_FAILURE); 19336797Sxc151355 } 19346797Sxc151355 19356797Sxc151355 if (!asc->asc_invalid) 19366797Sxc151355 ret = ath_start_locked(asc); 19376797Sxc151355 ATH_UNLOCK(asc); 19386797Sxc151355 19396797Sxc151355 return (ret); 19406797Sxc151355 } 19416797Sxc151355 19426797Sxc151355 static int 19431000Sxc151355 ath_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd) 19441000Sxc151355 { 19451000Sxc151355 ath_t *asc; 19463147Sxc151355 ieee80211com_t *ic; 19471000Sxc151355 struct ath_hal *ah; 19481000Sxc151355 uint8_t csz; 19491000Sxc151355 HAL_STATUS status; 19501000Sxc151355 caddr_t regs; 19511000Sxc151355 uint32_t i, val; 19526797Sxc151355 uint16_t vendor_id, device_id; 19531000Sxc151355 const char *athname; 19541000Sxc151355 int32_t ath_countrycode = CTRY_DEFAULT; /* country code */ 19551000Sxc151355 int32_t err, ath_regdomain = 0; /* regulatory domain */ 19561000Sxc151355 char strbuf[32]; 19573147Sxc151355 int instance; 19583147Sxc151355 wifi_data_t wd = { 0 }; 19593147Sxc151355 mac_register_t *macp; 19601000Sxc151355 19616797Sxc151355 switch (cmd) { 19626797Sxc151355 case DDI_ATTACH: 19636797Sxc151355 break; 19646797Sxc151355 19656797Sxc151355 case DDI_RESUME: 19666797Sxc151355 return (ath_resume(devinfo)); 19676797Sxc151355 19686797Sxc151355 default: 19691000Sxc151355 return (DDI_FAILURE); 19706797Sxc151355 } 19711000Sxc151355 19723147Sxc151355 instance = ddi_get_instance(devinfo); 19733147Sxc151355 if (ddi_soft_state_zalloc(ath_soft_state_p, instance) != DDI_SUCCESS) { 19741000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 19751000Sxc151355 "Unable to alloc softstate\n")); 19761000Sxc151355 return (DDI_FAILURE); 19771000Sxc151355 } 19781000Sxc151355 19791000Sxc151355 asc = ddi_get_soft_state(ath_soft_state_p, ddi_get_instance(devinfo)); 19803147Sxc151355 ic = (ieee80211com_t *)asc; 19811000Sxc151355 asc->asc_dev = devinfo; 19821000Sxc151355 19831000Sxc151355 mutex_init(&asc->asc_genlock, NULL, MUTEX_DRIVER, NULL); 19841000Sxc151355 mutex_init(&asc->asc_txbuflock, NULL, MUTEX_DRIVER, NULL); 19851000Sxc151355 mutex_init(&asc->asc_rxbuflock, NULL, MUTEX_DRIVER, NULL); 19863147Sxc151355 mutex_init(&asc->asc_resched_lock, NULL, MUTEX_DRIVER, NULL); 19871000Sxc151355 19881000Sxc151355 err = pci_config_setup(devinfo, &asc->asc_cfg_handle); 19891000Sxc151355 if (err != DDI_SUCCESS) { 19901000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 19911000Sxc151355 "pci_config_setup() failed")); 19921000Sxc151355 goto attach_fail0; 19931000Sxc151355 } 19941000Sxc151355 19956797Sxc151355 if (ath_pci_setup(asc) != 0) 19966797Sxc151355 goto attach_fail1; 19976797Sxc151355 19985420Sxc151355 /* 19995420Sxc151355 * Cache line size is used to size and align various 20005420Sxc151355 * structures used to communicate with the hardware. 20015420Sxc151355 */ 20021000Sxc151355 csz = pci_config_get8(asc->asc_cfg_handle, PCI_CONF_CACHE_LINESZ); 20035420Sxc151355 if (csz == 0) { 20045420Sxc151355 /* 20055420Sxc151355 * We must have this setup properly for rx buffer 20065420Sxc151355 * DMA to work so force a reasonable value here if it 20075420Sxc151355 * comes up zero. 20085420Sxc151355 */ 20095420Sxc151355 csz = ATH_DEF_CACHE_BYTES / sizeof (uint32_t); 20105420Sxc151355 pci_config_put8(asc->asc_cfg_handle, PCI_CONF_CACHE_LINESZ, 20115420Sxc151355 csz); 20125420Sxc151355 } 20131000Sxc151355 asc->asc_cachelsz = csz << 2; 20141000Sxc151355 vendor_id = pci_config_get16(asc->asc_cfg_handle, PCI_CONF_VENID); 20151000Sxc151355 device_id = pci_config_get16(asc->asc_cfg_handle, PCI_CONF_DEVID); 20161000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): vendor 0x%x, " 20171000Sxc151355 "device id 0x%x, cache size %d\n", vendor_id, device_id, csz)); 20181000Sxc151355 20191000Sxc151355 athname = ath_hal_probe(vendor_id, device_id); 20201000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): athname: %s\n", 20211000Sxc151355 athname ? athname : "Atheros ???")); 20221000Sxc151355 20231000Sxc151355 pci_config_put8(asc->asc_cfg_handle, PCI_CONF_LATENCY_TIMER, 0xa8); 20241000Sxc151355 val = pci_config_get32(asc->asc_cfg_handle, 0x40); 20251000Sxc151355 if ((val & 0x0000ff00) != 0) 20261000Sxc151355 pci_config_put32(asc->asc_cfg_handle, 0x40, val & 0xffff00ff); 20271000Sxc151355 20281000Sxc151355 err = ddi_regs_map_setup(devinfo, 1, 20291000Sxc151355 ®s, 0, 0, &ath_reg_accattr, &asc->asc_io_handle); 20301000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20311000Sxc151355 "regs map1 = %x err=%d\n", regs, err)); 20321000Sxc151355 if (err != DDI_SUCCESS) { 20331000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20341000Sxc151355 "ddi_regs_map_setup() failed")); 20351000Sxc151355 goto attach_fail1; 20361000Sxc151355 } 20371000Sxc151355 20381000Sxc151355 ah = ath_hal_attach(device_id, asc, 0, regs, &status); 20391000Sxc151355 if (ah == NULL) { 20401000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20416235Sxc151355 "unable to attach hw: '%s' (HAL status %u)\n", 20426235Sxc151355 ath_get_hal_status_desc(status), status)); 20431000Sxc151355 goto attach_fail2; 20441000Sxc151355 } 20451000Sxc151355 ATH_HAL_INTRSET(ah, 0); 20461000Sxc151355 asc->asc_ah = ah; 20471000Sxc151355 20481000Sxc151355 if (ah->ah_abi != HAL_ABI_VERSION) { 20491000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20501000Sxc151355 "HAL ABI mismatch detected (0x%x != 0x%x)\n", 20511000Sxc151355 ah->ah_abi, HAL_ABI_VERSION)); 20521000Sxc151355 goto attach_fail3; 20531000Sxc151355 } 20541000Sxc151355 20551000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20561000Sxc151355 "HAL ABI version 0x%x\n", ah->ah_abi)); 20571000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20581000Sxc151355 "HAL mac version %d.%d, phy version %d.%d\n", 20591000Sxc151355 ah->ah_macVersion, ah->ah_macRev, 20601000Sxc151355 ah->ah_phyRev >> 4, ah->ah_phyRev & 0xf)); 20611000Sxc151355 if (ah->ah_analog5GhzRev) 20621000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20631000Sxc151355 "HAL 5ghz radio version %d.%d\n", 20641000Sxc151355 ah->ah_analog5GhzRev >> 4, 20651000Sxc151355 ah->ah_analog5GhzRev & 0xf)); 20661000Sxc151355 if (ah->ah_analog2GhzRev) 20671000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20681000Sxc151355 "HAL 2ghz radio version %d.%d\n", 20691000Sxc151355 ah->ah_analog2GhzRev >> 4, 20701000Sxc151355 ah->ah_analog2GhzRev & 0xf)); 20711000Sxc151355 20721000Sxc151355 /* 20731000Sxc151355 * Check if the MAC has multi-rate retry support. 20741000Sxc151355 * We do this by trying to setup a fake extended 20751000Sxc151355 * descriptor. MAC's that don't have support will 20761000Sxc151355 * return false w/o doing anything. MAC's that do 20771000Sxc151355 * support it will return true w/o doing anything. 20781000Sxc151355 */ 20791000Sxc151355 asc->asc_mrretry = ATH_HAL_SETUPXTXDESC(ah, NULL, 0, 0, 0, 0, 0, 0); 20801000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20811000Sxc151355 "multi rate retry support=%x\n", 20821000Sxc151355 asc->asc_mrretry)); 20831000Sxc151355 20844126Szf162725 /* 20854126Szf162725 * Get the hardware key cache size. 20864126Szf162725 */ 20874126Szf162725 asc->asc_keymax = ATH_HAL_KEYCACHESIZE(ah); 20884126Szf162725 if (asc->asc_keymax > sizeof (asc->asc_keymap) * NBBY) { 20894126Szf162725 ATH_DEBUG((ATH_DBG_ATTACH, "ath_attach:" 20904126Szf162725 " Warning, using only %u entries in %u key cache\n", 20914126Szf162725 sizeof (asc->asc_keymap) * NBBY, asc->asc_keymax)); 20924126Szf162725 asc->asc_keymax = sizeof (asc->asc_keymap) * NBBY; 20934126Szf162725 } 20944126Szf162725 /* 20954126Szf162725 * Reset the key cache since some parts do not 20964126Szf162725 * reset the contents on initial power up. 20974126Szf162725 */ 20984126Szf162725 for (i = 0; i < asc->asc_keymax; i++) 20994126Szf162725 ATH_HAL_KEYRESET(ah, i); 21004126Szf162725 21014126Szf162725 for (i = 0; i < IEEE80211_WEP_NKID; i++) { 21024126Szf162725 setbit(asc->asc_keymap, i); 21034126Szf162725 setbit(asc->asc_keymap, i+32); 21044126Szf162725 setbit(asc->asc_keymap, i+64); 21054126Szf162725 setbit(asc->asc_keymap, i+32+64); 21064126Szf162725 } 21074126Szf162725 21081000Sxc151355 ATH_HAL_GETREGDOMAIN(ah, (uint32_t *)&ath_regdomain); 21091000Sxc151355 ATH_HAL_GETCOUNTRYCODE(ah, &ath_countrycode); 21101000Sxc151355 /* 21111000Sxc151355 * Collect the channel list using the default country 21121000Sxc151355 * code and including outdoor channels. The 802.11 layer 21131000Sxc151355 * is resposible for filtering this list to a set of 21141000Sxc151355 * channels that it considers ok to use. 21151000Sxc151355 */ 21161000Sxc151355 asc->asc_have11g = 0; 21171000Sxc151355 21181000Sxc151355 /* enable outdoor use, enable extended channels */ 21191000Sxc151355 err = ath_getchannels(asc, ath_countrycode, AH_FALSE, AH_TRUE); 21201000Sxc151355 if (err != 0) 21211000Sxc151355 goto attach_fail3; 21221000Sxc151355 21231000Sxc151355 /* 21241000Sxc151355 * Setup rate tables for all potential media types. 21251000Sxc151355 */ 21261000Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_11A); 21271000Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_11B); 21281000Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_11G); 21293147Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_TURBO_A); 21301000Sxc151355 21311000Sxc151355 /* Setup here so ath_rate_update is happy */ 21321000Sxc151355 ath_setcurmode(asc, IEEE80211_MODE_11A); 21331000Sxc151355 21341000Sxc151355 err = ath_desc_alloc(devinfo, asc); 21351000Sxc151355 if (err != DDI_SUCCESS) { 21361000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 21371000Sxc151355 "failed to allocate descriptors: %d\n", err)); 21381000Sxc151355 goto attach_fail3; 21391000Sxc151355 } 21401000Sxc151355 21411000Sxc151355 /* Setup transmit queues in the HAL */ 21421000Sxc151355 if (ath_txq_setup(asc)) 21431000Sxc151355 goto attach_fail4; 21441000Sxc151355 21453147Sxc151355 ATH_HAL_GETMAC(ah, ic->ic_macaddr); 21461000Sxc151355 21473147Sxc151355 /* 21483147Sxc151355 * Initialize pointers to device specific functions which 21493147Sxc151355 * will be used by the generic layer. 21503147Sxc151355 */ 21511000Sxc151355 /* 11g support is identified when we fetch the channel set */ 21521000Sxc151355 if (asc->asc_have11g) 21534206Szf162725 ic->ic_caps |= IEEE80211_C_SHPREAMBLE | 21544206Szf162725 IEEE80211_C_SHSLOT; /* short slot time */ 21553147Sxc151355 /* 21563147Sxc151355 * Query the hal to figure out h/w crypto support. 21573147Sxc151355 */ 21583147Sxc151355 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_WEP)) 21593147Sxc151355 ic->ic_caps |= IEEE80211_C_WEP; 21603147Sxc151355 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_AES_OCB)) 21613147Sxc151355 ic->ic_caps |= IEEE80211_C_AES; 21624126Szf162725 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_AES_CCM)) { 21634126Szf162725 ATH_DEBUG((ATH_DBG_ATTACH, "Atheros support H/W CCMP\n")); 21643147Sxc151355 ic->ic_caps |= IEEE80211_C_AES_CCM; 21654126Szf162725 } 21664126Szf162725 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_CKIP)) 21673147Sxc151355 ic->ic_caps |= IEEE80211_C_CKIP; 21684126Szf162725 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_TKIP)) { 21694126Szf162725 ATH_DEBUG((ATH_DBG_ATTACH, "Atheros support H/W TKIP\n")); 21704126Szf162725 ic->ic_caps |= IEEE80211_C_TKIP; 21713147Sxc151355 /* 21723147Sxc151355 * Check if h/w does the MIC and/or whether the 21733147Sxc151355 * separate key cache entries are required to 21743147Sxc151355 * handle both tx+rx MIC keys. 21753147Sxc151355 */ 21764126Szf162725 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_MIC)) { 21774126Szf162725 ATH_DEBUG((ATH_DBG_ATTACH, "Support H/W TKIP MIC\n")); 21783147Sxc151355 ic->ic_caps |= IEEE80211_C_TKIPMIC; 21794126Szf162725 } 21803147Sxc151355 if (ATH_HAL_TKIPSPLIT(ah)) 21813147Sxc151355 asc->asc_splitmic = 1; 21823147Sxc151355 } 21834126Szf162725 ic->ic_caps |= IEEE80211_C_WPA; /* Support WPA/WPA2 */ 21844126Szf162725 21853147Sxc151355 asc->asc_hasclrkey = ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_CLR); 21863147Sxc151355 ic->ic_phytype = IEEE80211_T_OFDM; 21873147Sxc151355 ic->ic_opmode = IEEE80211_M_STA; 21883147Sxc151355 ic->ic_state = IEEE80211_S_INIT; 21893147Sxc151355 ic->ic_maxrssi = ATH_MAX_RSSI; 21903147Sxc151355 ic->ic_set_shortslot = ath_set_shortslot; 21913147Sxc151355 ic->ic_xmit = ath_xmit; 21923147Sxc151355 ieee80211_attach(ic); 21931000Sxc151355 21944126Szf162725 /* different instance has different WPA door */ 21954126Szf162725 (void) snprintf(ic->ic_wpadoor, MAX_IEEE80211STR, "%s_%s%d", WPA_DOOR, 21965420Sxc151355 ddi_driver_name(devinfo), 21975420Sxc151355 ddi_get_instance(devinfo)); 21984126Szf162725 21993147Sxc151355 /* Override 80211 default routines */ 22003147Sxc151355 ic->ic_reset = ath_reset; 22013147Sxc151355 asc->asc_newstate = ic->ic_newstate; 22023147Sxc151355 ic->ic_newstate = ath_newstate; 22033147Sxc151355 ic->ic_watchdog = ath_watchdog; 22043147Sxc151355 ic->ic_node_alloc = ath_node_alloc; 22053147Sxc151355 ic->ic_node_free = ath_node_free; 22063147Sxc151355 ic->ic_crypto.cs_key_alloc = ath_key_alloc; 22073147Sxc151355 ic->ic_crypto.cs_key_delete = ath_key_delete; 22083147Sxc151355 ic->ic_crypto.cs_key_set = ath_key_set; 22093147Sxc151355 ieee80211_media_init(ic); 22104296Szf162725 /* 22114296Szf162725 * initialize default tx key 22124296Szf162725 */ 22134296Szf162725 ic->ic_def_txkey = 0; 22141000Sxc151355 22151000Sxc151355 asc->asc_rx_pend = 0; 22161000Sxc151355 ATH_HAL_INTRSET(ah, 0); 22171000Sxc151355 err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, 22181000Sxc151355 &asc->asc_softint_id, NULL, 0, ath_softint_handler, (caddr_t)asc); 22191000Sxc151355 if (err != DDI_SUCCESS) { 22201000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 22213147Sxc151355 "ddi_add_softintr() failed\n")); 22221000Sxc151355 goto attach_fail5; 22231000Sxc151355 } 22241000Sxc151355 22251000Sxc151355 if (ddi_get_iblock_cookie(devinfo, 0, &asc->asc_iblock) 22261000Sxc151355 != DDI_SUCCESS) { 22271000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 22281000Sxc151355 "Can not get iblock cookie for INT\n")); 22291000Sxc151355 goto attach_fail6; 22301000Sxc151355 } 22311000Sxc151355 22323147Sxc151355 if (ddi_add_intr(devinfo, 0, NULL, NULL, ath_intr, 22333147Sxc151355 (caddr_t)asc) != DDI_SUCCESS) { 22341000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 22351000Sxc151355 "Can not set intr for ATH driver\n")); 22361000Sxc151355 goto attach_fail6; 22371000Sxc151355 } 22383147Sxc151355 22393147Sxc151355 /* 22403147Sxc151355 * Provide initial settings for the WiFi plugin; whenever this 22413147Sxc151355 * information changes, we need to call mac_plugindata_update() 22423147Sxc151355 */ 22433147Sxc151355 wd.wd_opmode = ic->ic_opmode; 22443147Sxc151355 wd.wd_secalloc = WIFI_SEC_NONE; 22453147Sxc151355 IEEE80211_ADDR_COPY(wd.wd_bssid, ic->ic_bss->in_bssid); 22463147Sxc151355 22473147Sxc151355 if ((macp = mac_alloc(MAC_VERSION)) == NULL) { 22483147Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 22493147Sxc151355 "MAC version mismatch\n")); 22503147Sxc151355 goto attach_fail7; 22513147Sxc151355 } 22521000Sxc151355 22533147Sxc151355 macp->m_type_ident = MAC_PLUGIN_IDENT_WIFI; 22543147Sxc151355 macp->m_driver = asc; 22553147Sxc151355 macp->m_dip = devinfo; 22563147Sxc151355 macp->m_src_addr = ic->ic_macaddr; 22573147Sxc151355 macp->m_callbacks = &ath_m_callbacks; 22583147Sxc151355 macp->m_min_sdu = 0; 22593147Sxc151355 macp->m_max_sdu = IEEE80211_MTU; 22603147Sxc151355 macp->m_pdata = &wd; 22613147Sxc151355 macp->m_pdata_size = sizeof (wd); 22623147Sxc151355 22633147Sxc151355 err = mac_register(macp, &ic->ic_mach); 22643147Sxc151355 mac_free(macp); 22653147Sxc151355 if (err != 0) { 22661000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 22673147Sxc151355 "mac_register err %x\n", err)); 22681000Sxc151355 goto attach_fail7; 22691000Sxc151355 } 22701000Sxc151355 22711000Sxc151355 /* Create minor node of type DDI_NT_NET_WIFI */ 22721000Sxc151355 (void) snprintf(strbuf, sizeof (strbuf), "%s%d", 22733147Sxc151355 ATH_NODENAME, instance); 22741000Sxc151355 err = ddi_create_minor_node(devinfo, strbuf, S_IFCHR, 22753147Sxc151355 instance + 1, DDI_NT_NET_WIFI, 0); 22761000Sxc151355 if (err != DDI_SUCCESS) 22771000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "WARN: ath: ath_attach(): " 22781000Sxc151355 "Create minor node failed - %d\n", err)); 22791000Sxc151355 22803147Sxc151355 mac_link_update(ic->ic_mach, LINK_STATE_DOWN); 22811000Sxc151355 asc->asc_invalid = 1; 22826797Sxc151355 asc->asc_isrunning = 0; 22836235Sxc151355 asc->asc_promisc = B_FALSE; 22846235Sxc151355 bzero(asc->asc_mcast_refs, sizeof (asc->asc_mcast_refs)); 22856235Sxc151355 bzero(asc->asc_mcast_hash, sizeof (asc->asc_mcast_hash)); 22861000Sxc151355 return (DDI_SUCCESS); 22871000Sxc151355 attach_fail7: 22881000Sxc151355 ddi_remove_intr(devinfo, 0, asc->asc_iblock); 22891000Sxc151355 attach_fail6: 22901000Sxc151355 ddi_remove_softintr(asc->asc_softint_id); 22911000Sxc151355 attach_fail5: 22923147Sxc151355 (void) ieee80211_detach(ic); 22931000Sxc151355 attach_fail4: 22941000Sxc151355 ath_desc_free(asc); 22951000Sxc151355 attach_fail3: 22961000Sxc151355 ah->ah_detach(asc->asc_ah); 22971000Sxc151355 attach_fail2: 22981000Sxc151355 ddi_regs_map_free(&asc->asc_io_handle); 22991000Sxc151355 attach_fail1: 23001000Sxc151355 pci_config_teardown(&asc->asc_cfg_handle); 23011000Sxc151355 attach_fail0: 23021000Sxc151355 asc->asc_invalid = 1; 23031000Sxc151355 mutex_destroy(&asc->asc_txbuflock); 23041000Sxc151355 for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 23051000Sxc151355 if (ATH_TXQ_SETUP(asc, i)) { 23061000Sxc151355 struct ath_txq *txq = &asc->asc_txq[i]; 23071000Sxc151355 mutex_destroy(&txq->axq_lock); 23081000Sxc151355 } 23091000Sxc151355 } 23101000Sxc151355 mutex_destroy(&asc->asc_rxbuflock); 23111000Sxc151355 mutex_destroy(&asc->asc_genlock); 23123147Sxc151355 mutex_destroy(&asc->asc_resched_lock); 23133147Sxc151355 ddi_soft_state_free(ath_soft_state_p, instance); 23141000Sxc151355 23151000Sxc151355 return (DDI_FAILURE); 23161000Sxc151355 } 23171000Sxc151355 23186797Sxc151355 /* 23196797Sxc151355 * Suspend transmit/receive for powerdown 23206797Sxc151355 */ 23216797Sxc151355 static int 23226797Sxc151355 ath_suspend(ath_t *asc) 23236797Sxc151355 { 23246797Sxc151355 ATH_LOCK(asc); 23256797Sxc151355 ath_stop_locked(asc); 23266797Sxc151355 ATH_UNLOCK(asc); 23276797Sxc151355 ATH_DEBUG((ATH_DBG_SUSPEND, "ath: suspended.\n")); 23286797Sxc151355 23296797Sxc151355 return (DDI_SUCCESS); 23306797Sxc151355 } 23316797Sxc151355 23321000Sxc151355 static int32_t 23331000Sxc151355 ath_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd) 23341000Sxc151355 { 23351000Sxc151355 ath_t *asc; 23361000Sxc151355 23371000Sxc151355 asc = ddi_get_soft_state(ath_soft_state_p, ddi_get_instance(devinfo)); 23381000Sxc151355 ASSERT(asc != NULL); 23391000Sxc151355 23406797Sxc151355 switch (cmd) { 23416797Sxc151355 case DDI_DETACH: 23426797Sxc151355 break; 23436797Sxc151355 23446797Sxc151355 case DDI_SUSPEND: 23456797Sxc151355 return (ath_suspend(asc)); 23466797Sxc151355 23476797Sxc151355 default: 23481000Sxc151355 return (DDI_FAILURE); 23496797Sxc151355 } 23501000Sxc151355 23517507SXinghua.Wen@Sun.COM if (mac_disable(asc->asc_isc.ic_mach) != 0) 23527507SXinghua.Wen@Sun.COM return (DDI_FAILURE); 23537507SXinghua.Wen@Sun.COM 23543147Sxc151355 ath_stop_scantimer(asc); 23551000Sxc151355 23561000Sxc151355 /* disable interrupts */ 23571000Sxc151355 ATH_HAL_INTRSET(asc->asc_ah, 0); 23581000Sxc151355 23593147Sxc151355 /* 23603147Sxc151355 * Unregister from the MAC layer subsystem 23613147Sxc151355 */ 23627507SXinghua.Wen@Sun.COM (void) mac_unregister(asc->asc_isc.ic_mach); 23633147Sxc151355 23641000Sxc151355 /* free intterrupt resources */ 23651000Sxc151355 ddi_remove_intr(devinfo, 0, asc->asc_iblock); 23661000Sxc151355 ddi_remove_softintr(asc->asc_softint_id); 23671000Sxc151355 23683147Sxc151355 /* 23693147Sxc151355 * NB: the order of these is important: 23703147Sxc151355 * o call the 802.11 layer before detaching the hal to 23713147Sxc151355 * insure callbacks into the driver to delete global 23723147Sxc151355 * key cache entries can be handled 23733147Sxc151355 * o reclaim the tx queue data structures after calling 23743147Sxc151355 * the 802.11 layer as we'll get called back to reclaim 23753147Sxc151355 * node state and potentially want to use them 23763147Sxc151355 * o to cleanup the tx queues the hal is called, so detach 23773147Sxc151355 * it last 23783147Sxc151355 */ 23793147Sxc151355 ieee80211_detach(&asc->asc_isc); 23801000Sxc151355 ath_desc_free(asc); 23813147Sxc151355 ath_txq_cleanup(asc); 23821000Sxc151355 asc->asc_ah->ah_detach(asc->asc_ah); 23831000Sxc151355 23841000Sxc151355 /* free io handle */ 23851000Sxc151355 ddi_regs_map_free(&asc->asc_io_handle); 23861000Sxc151355 pci_config_teardown(&asc->asc_cfg_handle); 23871000Sxc151355 23881000Sxc151355 /* destroy locks */ 23891000Sxc151355 mutex_destroy(&asc->asc_rxbuflock); 23901000Sxc151355 mutex_destroy(&asc->asc_genlock); 23913147Sxc151355 mutex_destroy(&asc->asc_resched_lock); 23921000Sxc151355 23931000Sxc151355 ddi_remove_minor_node(devinfo, NULL); 23941000Sxc151355 ddi_soft_state_free(ath_soft_state_p, ddi_get_instance(devinfo)); 23951000Sxc151355 23961000Sxc151355 return (DDI_SUCCESS); 23971000Sxc151355 } 23981000Sxc151355 23993147Sxc151355 DDI_DEFINE_STREAM_OPS(ath_dev_ops, nulldev, nulldev, ath_attach, ath_detach, 24007656SSherry.Moore@Sun.COM nodev, NULL, D_MP, NULL, ddi_quiesce_not_supported); 24011000Sxc151355 24021000Sxc151355 static struct modldrv ath_modldrv = { 24031000Sxc151355 &mod_driverops, /* Type of module. This one is a driver */ 24047656SSherry.Moore@Sun.COM "ath driver", /* short description */ 24051000Sxc151355 &ath_dev_ops /* driver specific ops */ 24061000Sxc151355 }; 24071000Sxc151355 24081000Sxc151355 static struct modlinkage modlinkage = { 24091000Sxc151355 MODREV_1, (void *)&ath_modldrv, NULL 24101000Sxc151355 }; 24111000Sxc151355 24121000Sxc151355 24131000Sxc151355 int 24141000Sxc151355 _info(struct modinfo *modinfop) 24151000Sxc151355 { 24161000Sxc151355 return (mod_info(&modlinkage, modinfop)); 24171000Sxc151355 } 24181000Sxc151355 24191000Sxc151355 int 24201000Sxc151355 _init(void) 24211000Sxc151355 { 24221000Sxc151355 int status; 24231000Sxc151355 24241000Sxc151355 status = ddi_soft_state_init(&ath_soft_state_p, sizeof (ath_t), 1); 24251000Sxc151355 if (status != 0) 24261000Sxc151355 return (status); 24271000Sxc151355 24281000Sxc151355 mutex_init(&ath_loglock, NULL, MUTEX_DRIVER, NULL); 24293147Sxc151355 ath_halfix_init(); 24303147Sxc151355 mac_init_ops(&ath_dev_ops, "ath"); 24311000Sxc151355 status = mod_install(&modlinkage); 24321000Sxc151355 if (status != 0) { 24333147Sxc151355 mac_fini_ops(&ath_dev_ops); 24343147Sxc151355 ath_halfix_finit(); 24353147Sxc151355 mutex_destroy(&ath_loglock); 24361000Sxc151355 ddi_soft_state_fini(&ath_soft_state_p); 24371000Sxc151355 } 24381000Sxc151355 24391000Sxc151355 return (status); 24401000Sxc151355 } 24411000Sxc151355 24421000Sxc151355 int 24431000Sxc151355 _fini(void) 24441000Sxc151355 { 24451000Sxc151355 int status; 24461000Sxc151355 24471000Sxc151355 status = mod_remove(&modlinkage); 24481000Sxc151355 if (status == 0) { 24493147Sxc151355 mac_fini_ops(&ath_dev_ops); 24503147Sxc151355 ath_halfix_finit(); 24513147Sxc151355 mutex_destroy(&ath_loglock); 24521000Sxc151355 ddi_soft_state_fini(&ath_soft_state_p); 24531000Sxc151355 } 24541000Sxc151355 return (status); 24551000Sxc151355 } 2456