11000Sxc151355 /* 2*3631Sxh158540 * Copyright 2007 Sun Microsystems, Inc. All rights reserved. 31000Sxc151355 * Use is subject to license terms. 41000Sxc151355 */ 51000Sxc151355 61000Sxc151355 /* 71000Sxc151355 * Copyright (c) 2002-2004 Sam Leffler, Errno Consulting 81000Sxc151355 * All rights reserved. 91000Sxc151355 * 101000Sxc151355 * Redistribution and use in source and binary forms, with or without 111000Sxc151355 * modification, are permitted provided that the following conditions 121000Sxc151355 * are met: 131000Sxc151355 * 1. Redistributions of source code must retain the above copyright 141000Sxc151355 * notice, this list of conditions and the following disclaimer, 151000Sxc151355 * without modification. 161000Sxc151355 * 2. Redistributions in binary form must reproduce at minimum a disclaimer 171000Sxc151355 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 181000Sxc151355 * redistribution must be conditioned upon including a substantially 191000Sxc151355 * similar Disclaimer requirement for further binary redistribution. 201000Sxc151355 * 3. Neither the names of the above-listed copyright holders nor the names 211000Sxc151355 * of any contributors may be used to endorse or promote products derived 221000Sxc151355 * from this software without specific prior written permission. 231000Sxc151355 * 241000Sxc151355 * NO WARRANTY 251000Sxc151355 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 261000Sxc151355 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 271000Sxc151355 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 281000Sxc151355 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 291000Sxc151355 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 301000Sxc151355 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 311000Sxc151355 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 321000Sxc151355 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 331000Sxc151355 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 341000Sxc151355 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 351000Sxc151355 * THE POSSIBILITY OF SUCH DAMAGES. 361000Sxc151355 * 371000Sxc151355 */ 381000Sxc151355 391000Sxc151355 #pragma ident "%Z%%M% %I% %E% SMI" 401000Sxc151355 411000Sxc151355 /* 421000Sxc151355 * Driver for the Atheros Wireless LAN controller. 431000Sxc151355 * 443147Sxc151355 * The Atheros driver calls into net80211 module for IEEE80211 protocol 453147Sxc151355 * management functionalities. The driver includes a LLD(Low Level Driver) 463147Sxc151355 * part to implement H/W related operations. 471000Sxc151355 * The following is the high level structure of ath driver. 481000Sxc151355 * (The arrows between modules indicate function call direction.) 491000Sxc151355 * 501000Sxc151355 * 513147Sxc151355 * | 523147Sxc151355 * | GLD thread 533147Sxc151355 * V 543147Sxc151355 * ================== ========================================= 553147Sxc151355 * | | |[1] | 563147Sxc151355 * | | | GLDv3 Callback functions registered | 573147Sxc151355 * | Net80211 | ========================= by | 583147Sxc151355 * | module | | | driver | 593147Sxc151355 * | | V | | 603147Sxc151355 * | |======================== | | 613147Sxc151355 * | Functions exported by net80211 | | | 623147Sxc151355 * | | | | 633147Sxc151355 * ========================================== ================= 643147Sxc151355 * | | 653147Sxc151355 * V | 663147Sxc151355 * +----------------------------------+ | 673147Sxc151355 * |[2] | | 683147Sxc151355 * | Net80211 Callback functions | | 693147Sxc151355 * | registered by LLD | | 703147Sxc151355 * +----------------------------------+ | 713147Sxc151355 * | | 723147Sxc151355 * V v 733147Sxc151355 * +-----------------------------------------------------------+ 743147Sxc151355 * |[3] | 753147Sxc151355 * | LLD Internal functions | 763147Sxc151355 * | | 773147Sxc151355 * +-----------------------------------------------------------+ 783147Sxc151355 * ^ 793147Sxc151355 * | Software interrupt thread 803147Sxc151355 * | 811000Sxc151355 * 821000Sxc151355 * The short description of each module is as below: 833147Sxc151355 * Module 1: GLD callback functions, which are intercepting the calls from 843147Sxc151355 * GLD to LLD. 853147Sxc151355 * Module 2: Net80211 callback functions registered by LLD, which 863147Sxc151355 * calls into LLD for H/W related functions needed by net80211. 873147Sxc151355 * Module 3: LLD Internal functions, which are responsible for allocing 881000Sxc151355 * descriptor/buffer, handling interrupt and other H/W 891000Sxc151355 * operations. 901000Sxc151355 * 911000Sxc151355 * All functions are running in 3 types of thread: 921000Sxc151355 * 1. GLD callbacks threads, such as ioctl, intr, etc. 933147Sxc151355 * 2. Clock interruptt thread which is responsible for scan, rate control and 943147Sxc151355 * calibration. 951000Sxc151355 * 3. Software Interrupt thread originated in LLD. 961000Sxc151355 * 971000Sxc151355 * The lock strategy is as below: 981000Sxc151355 * There have 4 queues for tx, each queue has one asc_txqlock[i] to 991000Sxc151355 * prevent conflicts access to queue resource from different thread. 1001000Sxc151355 * 1011000Sxc151355 * All the transmit buffers are contained in asc_txbuf which are 1021000Sxc151355 * protected by asc_txbuflock. 1031000Sxc151355 * 1041000Sxc151355 * Each receive buffers are contained in asc_rxbuf which are protected 1051000Sxc151355 * by asc_rxbuflock. 1061000Sxc151355 * 1071000Sxc151355 * In ath struct, asc_genlock is a general lock, protecting most other 1081000Sxc151355 * operational data in ath_softc struct and HAL accesses. 1091000Sxc151355 * It is acquired by the interupt handler and most "mode-ctrl" routines. 1101000Sxc151355 * 1111000Sxc151355 * Any of the locks can be acquired singly, but where multiple 1121000Sxc151355 * locks are acquired, they *must* be in the order: 1133147Sxc151355 * asc_genlock >> asc_txqlock[i] >> asc_txbuflock >> asc_rxbuflock 1141000Sxc151355 */ 1151000Sxc151355 1161000Sxc151355 #include <sys/param.h> 1171000Sxc151355 #include <sys/types.h> 1181000Sxc151355 #include <sys/signal.h> 1191000Sxc151355 #include <sys/stream.h> 1201000Sxc151355 #include <sys/termio.h> 1211000Sxc151355 #include <sys/errno.h> 1221000Sxc151355 #include <sys/file.h> 1231000Sxc151355 #include <sys/cmn_err.h> 1241000Sxc151355 #include <sys/stropts.h> 1251000Sxc151355 #include <sys/strsubr.h> 1261000Sxc151355 #include <sys/strtty.h> 1271000Sxc151355 #include <sys/kbio.h> 1281000Sxc151355 #include <sys/cred.h> 1291000Sxc151355 #include <sys/stat.h> 1301000Sxc151355 #include <sys/consdev.h> 1311000Sxc151355 #include <sys/kmem.h> 1321000Sxc151355 #include <sys/modctl.h> 1331000Sxc151355 #include <sys/ddi.h> 1341000Sxc151355 #include <sys/sunddi.h> 1351000Sxc151355 #include <sys/pci.h> 1361000Sxc151355 #include <sys/errno.h> 1373147Sxc151355 #include <sys/mac.h> 1381000Sxc151355 #include <sys/dlpi.h> 1391000Sxc151355 #include <sys/ethernet.h> 1401000Sxc151355 #include <sys/list.h> 1411000Sxc151355 #include <sys/byteorder.h> 1421000Sxc151355 #include <sys/strsun.h> 1431000Sxc151355 #include <sys/policy.h> 1441000Sxc151355 #include <inet/common.h> 1451000Sxc151355 #include <inet/nd.h> 1461000Sxc151355 #include <inet/mi.h> 1471000Sxc151355 #include <inet/wifi_ioctl.h> 1483147Sxc151355 #include <sys/mac_wifi.h> 1491000Sxc151355 #include "ath_hal.h" 1501000Sxc151355 #include "ath_impl.h" 1511000Sxc151355 #include "ath_aux.h" 1521000Sxc151355 #include "ath_rate.h" 1531000Sxc151355 1543147Sxc151355 #define ATH_MAX_RSSI 63 /* max rssi */ 1553147Sxc151355 1561000Sxc151355 extern void ath_halfix_init(void); 1571000Sxc151355 extern void ath_halfix_finit(void); 1581000Sxc151355 extern int32_t ath_getset(ath_t *asc, mblk_t *mp, uint32_t cmd); 1591000Sxc151355 1601000Sxc151355 /* 1611000Sxc151355 * PIO access attributes for registers 1621000Sxc151355 */ 1631000Sxc151355 static ddi_device_acc_attr_t ath_reg_accattr = { 1641000Sxc151355 DDI_DEVICE_ATTR_V0, 1651000Sxc151355 DDI_STRUCTURE_LE_ACC, 1661000Sxc151355 DDI_STRICTORDER_ACC 1671000Sxc151355 }; 1681000Sxc151355 1691000Sxc151355 /* 1701000Sxc151355 * DMA access attributes for descriptors: NOT to be byte swapped. 1711000Sxc151355 */ 1721000Sxc151355 static ddi_device_acc_attr_t ath_desc_accattr = { 1731000Sxc151355 DDI_DEVICE_ATTR_V0, 1741000Sxc151355 DDI_STRUCTURE_LE_ACC, 1751000Sxc151355 DDI_STRICTORDER_ACC 1761000Sxc151355 }; 1771000Sxc151355 1781000Sxc151355 /* 1791000Sxc151355 * Describes the chip's DMA engine 1801000Sxc151355 */ 1811000Sxc151355 static ddi_dma_attr_t dma_attr = { 1821000Sxc151355 DMA_ATTR_V0, /* dma_attr version */ 1831000Sxc151355 0x0000000000000000ull, /* dma_attr_addr_lo */ 1841000Sxc151355 0xFFFFFFFFFFFFFFFFull, /* dma_attr_addr_hi */ 1851000Sxc151355 0x00000000FFFFFFFFull, /* dma_attr_count_max */ 1861000Sxc151355 0x0000000000000001ull, /* dma_attr_align */ 1871000Sxc151355 0x00000FFF, /* dma_attr_burstsizes */ 1881000Sxc151355 0x00000001, /* dma_attr_minxfer */ 1891000Sxc151355 0x000000000000FFFFull, /* dma_attr_maxxfer */ 1901000Sxc151355 0xFFFFFFFFFFFFFFFFull, /* dma_attr_seg */ 1911000Sxc151355 1, /* dma_attr_sgllen */ 1921000Sxc151355 0x00000001, /* dma_attr_granular */ 1931000Sxc151355 0 /* dma_attr_flags */ 1941000Sxc151355 }; 1951000Sxc151355 1961000Sxc151355 static kmutex_t ath_loglock; 1971000Sxc151355 static void *ath_soft_state_p = NULL; 1983147Sxc151355 static int ath_dwelltime = 150; /* scan interval, ms */ 1993147Sxc151355 2003147Sxc151355 static int ath_m_stat(void *, uint_t, uint64_t *); 2013147Sxc151355 static int ath_m_start(void *); 2023147Sxc151355 static void ath_m_stop(void *); 2033147Sxc151355 static int ath_m_promisc(void *, boolean_t); 2043147Sxc151355 static int ath_m_multicst(void *, boolean_t, const uint8_t *); 2053147Sxc151355 static int ath_m_unicst(void *, const uint8_t *); 2063147Sxc151355 static mblk_t *ath_m_tx(void *, mblk_t *); 2073147Sxc151355 static void ath_m_ioctl(void *, queue_t *, mblk_t *); 2083147Sxc151355 static mac_callbacks_t ath_m_callbacks = { 2093147Sxc151355 MC_IOCTL, 2103147Sxc151355 ath_m_stat, 2113147Sxc151355 ath_m_start, 2123147Sxc151355 ath_m_stop, 2133147Sxc151355 ath_m_promisc, 2143147Sxc151355 ath_m_multicst, 2153147Sxc151355 ath_m_unicst, 2163147Sxc151355 ath_m_tx, 2173147Sxc151355 NULL, /* mc_resources; */ 2183147Sxc151355 ath_m_ioctl, 2193147Sxc151355 NULL /* mc_getcapab */ 2203147Sxc151355 }; 2211000Sxc151355 2221000Sxc151355 /* 2231000Sxc151355 * Available debug flags: 2241000Sxc151355 * ATH_DBG_INIT, ATH_DBG_GLD, ATH_DBG_HAL, ATH_DBG_INT, ATH_DBG_ATTACH, 2251000Sxc151355 * ATH_DBG_DETACH, ATH_DBG_AUX, ATH_DBG_WIFICFG, ATH_DBG_OSDEP 2261000Sxc151355 */ 2271000Sxc151355 uint32_t ath_dbg_flags = 0; 2281000Sxc151355 2291000Sxc151355 /* 2301000Sxc151355 * Exception/warning cases not leading to panic. 2311000Sxc151355 */ 2321000Sxc151355 void 2331000Sxc151355 ath_problem(const int8_t *fmt, ...) 2341000Sxc151355 { 2351000Sxc151355 va_list args; 2361000Sxc151355 2371000Sxc151355 mutex_enter(&ath_loglock); 2381000Sxc151355 2391000Sxc151355 va_start(args, fmt); 2401000Sxc151355 vcmn_err(CE_WARN, fmt, args); 2411000Sxc151355 va_end(args); 2421000Sxc151355 2431000Sxc151355 mutex_exit(&ath_loglock); 2441000Sxc151355 } 2451000Sxc151355 2461000Sxc151355 /* 2471000Sxc151355 * Normal log information independent of debug. 2481000Sxc151355 */ 2491000Sxc151355 void 2501000Sxc151355 ath_log(const int8_t *fmt, ...) 2511000Sxc151355 { 2521000Sxc151355 va_list args; 2531000Sxc151355 2541000Sxc151355 mutex_enter(&ath_loglock); 2551000Sxc151355 2561000Sxc151355 va_start(args, fmt); 2571000Sxc151355 vcmn_err(CE_CONT, fmt, args); 2581000Sxc151355 va_end(args); 2591000Sxc151355 2601000Sxc151355 mutex_exit(&ath_loglock); 2611000Sxc151355 } 2621000Sxc151355 2631000Sxc151355 void 2641000Sxc151355 ath_dbg(uint32_t dbg_flags, const int8_t *fmt, ...) 2651000Sxc151355 { 2661000Sxc151355 va_list args; 2671000Sxc151355 2681000Sxc151355 if (dbg_flags & ath_dbg_flags) { 2691000Sxc151355 mutex_enter(&ath_loglock); 2701000Sxc151355 va_start(args, fmt); 2711000Sxc151355 vcmn_err(CE_CONT, fmt, args); 2721000Sxc151355 va_end(args); 2731000Sxc151355 mutex_exit(&ath_loglock); 2741000Sxc151355 } 2751000Sxc151355 } 2761000Sxc151355 2771000Sxc151355 void 2781000Sxc151355 ath_setup_desc(ath_t *asc, struct ath_buf *bf) 2791000Sxc151355 { 2801000Sxc151355 struct ath_desc *ds; 2811000Sxc151355 2821000Sxc151355 ds = bf->bf_desc; 2831000Sxc151355 ds->ds_link = bf->bf_daddr; 2841000Sxc151355 ds->ds_data = bf->bf_dma.cookie.dmac_address; 2853147Sxc151355 ds->ds_vdata = bf->bf_dma.mem_va; 2861000Sxc151355 ATH_HAL_SETUPRXDESC(asc->asc_ah, ds, 2871000Sxc151355 bf->bf_dma.alength, /* buffer size */ 2881000Sxc151355 0); 2891000Sxc151355 2901000Sxc151355 if (asc->asc_rxlink != NULL) 2911000Sxc151355 *asc->asc_rxlink = bf->bf_daddr; 2921000Sxc151355 asc->asc_rxlink = &ds->ds_link; 2931000Sxc151355 } 2941000Sxc151355 2951000Sxc151355 2961000Sxc151355 /* 2971000Sxc151355 * Allocate an area of memory and a DMA handle for accessing it 2981000Sxc151355 */ 2991000Sxc151355 static int 3001000Sxc151355 ath_alloc_dma_mem(dev_info_t *devinfo, size_t memsize, 3011000Sxc151355 ddi_device_acc_attr_t *attr_p, uint_t alloc_flags, 3021000Sxc151355 uint_t bind_flags, dma_area_t *dma_p) 3031000Sxc151355 { 3041000Sxc151355 int err; 3051000Sxc151355 3061000Sxc151355 /* 3071000Sxc151355 * Allocate handle 3081000Sxc151355 */ 3091000Sxc151355 err = ddi_dma_alloc_handle(devinfo, &dma_attr, 3101000Sxc151355 DDI_DMA_SLEEP, NULL, &dma_p->dma_hdl); 3111000Sxc151355 if (err != DDI_SUCCESS) 3121000Sxc151355 return (DDI_FAILURE); 3131000Sxc151355 3141000Sxc151355 /* 3151000Sxc151355 * Allocate memory 3161000Sxc151355 */ 3171000Sxc151355 err = ddi_dma_mem_alloc(dma_p->dma_hdl, memsize, attr_p, 3181000Sxc151355 alloc_flags, DDI_DMA_SLEEP, NULL, &dma_p->mem_va, 3191000Sxc151355 &dma_p->alength, &dma_p->acc_hdl); 3201000Sxc151355 if (err != DDI_SUCCESS) 3211000Sxc151355 return (DDI_FAILURE); 3221000Sxc151355 3231000Sxc151355 /* 3241000Sxc151355 * Bind the two together 3251000Sxc151355 */ 3261000Sxc151355 err = ddi_dma_addr_bind_handle(dma_p->dma_hdl, NULL, 3271000Sxc151355 dma_p->mem_va, dma_p->alength, bind_flags, 3281000Sxc151355 DDI_DMA_SLEEP, NULL, &dma_p->cookie, &dma_p->ncookies); 3291000Sxc151355 if (err != DDI_DMA_MAPPED) 3301000Sxc151355 return (DDI_FAILURE); 3311000Sxc151355 3321000Sxc151355 dma_p->nslots = ~0U; 3331000Sxc151355 dma_p->size = ~0U; 3341000Sxc151355 dma_p->token = ~0U; 3351000Sxc151355 dma_p->offset = 0; 3361000Sxc151355 return (DDI_SUCCESS); 3371000Sxc151355 } 3381000Sxc151355 3391000Sxc151355 /* 3401000Sxc151355 * Free one allocated area of DMAable memory 3411000Sxc151355 */ 3421000Sxc151355 static void 3431000Sxc151355 ath_free_dma_mem(dma_area_t *dma_p) 3441000Sxc151355 { 3451000Sxc151355 if (dma_p->dma_hdl != NULL) { 3461000Sxc151355 (void) ddi_dma_unbind_handle(dma_p->dma_hdl); 3471000Sxc151355 if (dma_p->acc_hdl != NULL) { 3481000Sxc151355 ddi_dma_mem_free(&dma_p->acc_hdl); 3491000Sxc151355 dma_p->acc_hdl = NULL; 3501000Sxc151355 } 3511000Sxc151355 ddi_dma_free_handle(&dma_p->dma_hdl); 3521000Sxc151355 dma_p->ncookies = 0; 3531000Sxc151355 dma_p->dma_hdl = NULL; 3541000Sxc151355 } 3551000Sxc151355 } 3561000Sxc151355 3571000Sxc151355 3581000Sxc151355 static int 3591000Sxc151355 ath_desc_alloc(dev_info_t *devinfo, ath_t *asc) 3601000Sxc151355 { 3611000Sxc151355 int i, err; 3621000Sxc151355 size_t size; 3631000Sxc151355 struct ath_desc *ds; 3641000Sxc151355 struct ath_buf *bf; 3651000Sxc151355 3661000Sxc151355 size = sizeof (struct ath_desc) * (ATH_TXBUF + ATH_RXBUF); 3671000Sxc151355 3681000Sxc151355 err = ath_alloc_dma_mem(devinfo, size, &ath_desc_accattr, 3691000Sxc151355 DDI_DMA_CONSISTENT, DDI_DMA_RDWR | DDI_DMA_CONSISTENT, 3701000Sxc151355 &asc->asc_desc_dma); 3711000Sxc151355 3721000Sxc151355 /* virtual address of the first descriptor */ 3731000Sxc151355 asc->asc_desc = (struct ath_desc *)asc->asc_desc_dma.mem_va; 3741000Sxc151355 3751000Sxc151355 ds = asc->asc_desc; 3761000Sxc151355 ATH_DEBUG((ATH_DBG_INIT, "ath: ath_desc_alloc(): DMA map: " 3771000Sxc151355 "%p (%d) -> %p\n", 3781000Sxc151355 asc->asc_desc, asc->asc_desc_dma.alength, 3791000Sxc151355 asc->asc_desc_dma.cookie.dmac_address)); 3801000Sxc151355 3811000Sxc151355 /* allocate data structures to describe TX/RX DMA buffers */ 3821000Sxc151355 asc->asc_vbuflen = sizeof (struct ath_buf) * (ATH_TXBUF + ATH_RXBUF); 3831000Sxc151355 bf = (struct ath_buf *)kmem_zalloc(asc->asc_vbuflen, KM_SLEEP); 3841000Sxc151355 asc->asc_vbufptr = bf; 3851000Sxc151355 3861000Sxc151355 /* DMA buffer size for each TX/RX packet */ 3871000Sxc151355 asc->asc_dmabuf_size = roundup(1000 + sizeof (struct ieee80211_frame) + 3881000Sxc151355 IEEE80211_MTU + IEEE80211_CRC_LEN + 3891000Sxc151355 (IEEE80211_WEP_IVLEN + IEEE80211_WEP_KIDLEN + 3901000Sxc151355 IEEE80211_WEP_CRCLEN), asc->asc_cachelsz); 3911000Sxc151355 3921000Sxc151355 /* create RX buffer list and allocate DMA memory */ 3931000Sxc151355 list_create(&asc->asc_rxbuf_list, sizeof (struct ath_buf), 3941000Sxc151355 offsetof(struct ath_buf, bf_node)); 3951000Sxc151355 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++) { 3961000Sxc151355 bf->bf_desc = ds; 3971000Sxc151355 bf->bf_daddr = asc->asc_desc_dma.cookie.dmac_address + 3981000Sxc151355 ((caddr_t)ds - (caddr_t)asc->asc_desc); 3991000Sxc151355 list_insert_tail(&asc->asc_rxbuf_list, bf); 4001000Sxc151355 4011000Sxc151355 /* alloc DMA memory */ 4021000Sxc151355 err = ath_alloc_dma_mem(devinfo, asc->asc_dmabuf_size, 4031000Sxc151355 &ath_desc_accattr, 4041000Sxc151355 DDI_DMA_STREAMING, DDI_DMA_READ | DDI_DMA_STREAMING, 4051000Sxc151355 &bf->bf_dma); 4061000Sxc151355 if (err != DDI_SUCCESS) 4071000Sxc151355 return (err); 4081000Sxc151355 } 4091000Sxc151355 4101000Sxc151355 /* create TX buffer list and allocate DMA memory */ 4111000Sxc151355 list_create(&asc->asc_txbuf_list, sizeof (struct ath_buf), 4121000Sxc151355 offsetof(struct ath_buf, bf_node)); 4131000Sxc151355 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++) { 4141000Sxc151355 bf->bf_desc = ds; 4151000Sxc151355 bf->bf_daddr = asc->asc_desc_dma.cookie.dmac_address + 4161000Sxc151355 ((caddr_t)ds - (caddr_t)asc->asc_desc); 4171000Sxc151355 list_insert_tail(&asc->asc_txbuf_list, bf); 4181000Sxc151355 4191000Sxc151355 /* alloc DMA memory */ 4203147Sxc151355 err = ath_alloc_dma_mem(devinfo, asc->asc_dmabuf_size, 4213147Sxc151355 &ath_desc_accattr, 4221000Sxc151355 DDI_DMA_STREAMING, DDI_DMA_STREAMING, &bf->bf_dma); 4231000Sxc151355 if (err != DDI_SUCCESS) 4241000Sxc151355 return (err); 4251000Sxc151355 } 4261000Sxc151355 4271000Sxc151355 return (DDI_SUCCESS); 4281000Sxc151355 } 4291000Sxc151355 4301000Sxc151355 static void 4311000Sxc151355 ath_desc_free(ath_t *asc) 4321000Sxc151355 { 4331000Sxc151355 struct ath_buf *bf; 4341000Sxc151355 4351000Sxc151355 /* Free TX DMA buffer */ 4361000Sxc151355 bf = list_head(&asc->asc_txbuf_list); 4371000Sxc151355 while (bf != NULL) { 4381000Sxc151355 ath_free_dma_mem(&bf->bf_dma); 4391000Sxc151355 list_remove(&asc->asc_txbuf_list, bf); 4401000Sxc151355 bf = list_head(&asc->asc_txbuf_list); 4411000Sxc151355 } 4421000Sxc151355 list_destroy(&asc->asc_txbuf_list); 4431000Sxc151355 4441000Sxc151355 /* Free RX DMA uffer */ 4451000Sxc151355 bf = list_head(&asc->asc_rxbuf_list); 4461000Sxc151355 while (bf != NULL) { 4471000Sxc151355 ath_free_dma_mem(&bf->bf_dma); 4481000Sxc151355 list_remove(&asc->asc_rxbuf_list, bf); 4491000Sxc151355 bf = list_head(&asc->asc_rxbuf_list); 4501000Sxc151355 } 4511000Sxc151355 list_destroy(&asc->asc_rxbuf_list); 4521000Sxc151355 4531000Sxc151355 /* Free descriptor DMA buffer */ 4541000Sxc151355 ath_free_dma_mem(&asc->asc_desc_dma); 4551000Sxc151355 4561000Sxc151355 kmem_free((void *)asc->asc_vbufptr, asc->asc_vbuflen); 4571000Sxc151355 asc->asc_vbufptr = NULL; 4581000Sxc151355 } 4591000Sxc151355 4601000Sxc151355 static void 4611000Sxc151355 ath_printrxbuf(struct ath_buf *bf, int32_t done) 4621000Sxc151355 { 4631000Sxc151355 struct ath_desc *ds = bf->bf_desc; 4641000Sxc151355 4651000Sxc151355 ATH_DEBUG((ATH_DBG_RECV, "ath: R (%p %p) %08x %08x %08x " 4661000Sxc151355 "%08x %08x %08x %c\n", 4671000Sxc151355 ds, bf->bf_daddr, 4681000Sxc151355 ds->ds_link, ds->ds_data, 4691000Sxc151355 ds->ds_ctl0, ds->ds_ctl1, 4701000Sxc151355 ds->ds_hw[0], ds->ds_hw[1], 4711000Sxc151355 !done ? ' ' : (ds->ds_rxstat.rs_status == 0) ? '*' : '!')); 4721000Sxc151355 } 4731000Sxc151355 4741000Sxc151355 static void 4751000Sxc151355 ath_rx_handler(ath_t *asc) 4761000Sxc151355 { 4773147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 4781000Sxc151355 struct ath_buf *bf; 4791000Sxc151355 struct ath_hal *ah = asc->asc_ah; 4801000Sxc151355 struct ath_desc *ds; 4811000Sxc151355 mblk_t *rx_mp; 4823147Sxc151355 struct ieee80211_frame *wh; 4831000Sxc151355 int32_t len, loop = 1; 4841000Sxc151355 uint8_t phyerr; 4851000Sxc151355 HAL_STATUS status; 4861000Sxc151355 HAL_NODE_STATS hal_node_stats; 4873147Sxc151355 struct ieee80211_node *in; 4881000Sxc151355 4891000Sxc151355 do { 4901000Sxc151355 mutex_enter(&asc->asc_rxbuflock); 4911000Sxc151355 bf = list_head(&asc->asc_rxbuf_list); 4921000Sxc151355 if (bf == NULL) { 4931000Sxc151355 ATH_DEBUG((ATH_DBG_RECV, "ath: ath_rx_handler(): " 4941000Sxc151355 "no buffer\n")); 4951000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 4961000Sxc151355 break; 4971000Sxc151355 } 4981000Sxc151355 ASSERT(bf->bf_dma.cookie.dmac_address != NULL); 4991000Sxc151355 ds = bf->bf_desc; 5001000Sxc151355 if (ds->ds_link == bf->bf_daddr) { 5011000Sxc151355 /* 5021000Sxc151355 * Never process the self-linked entry at the end, 5031000Sxc151355 * this may be met at heavy load. 5041000Sxc151355 */ 5051000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5061000Sxc151355 break; 5071000Sxc151355 } 5081000Sxc151355 5091000Sxc151355 status = ATH_HAL_RXPROCDESC(ah, ds, 5101000Sxc151355 bf->bf_daddr, 5111000Sxc151355 ATH_PA2DESC(asc, ds->ds_link)); 5121000Sxc151355 if (status == HAL_EINPROGRESS) { 5131000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5141000Sxc151355 break; 5151000Sxc151355 } 5161000Sxc151355 list_remove(&asc->asc_rxbuf_list, bf); 5171000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5181000Sxc151355 5191000Sxc151355 if (ds->ds_rxstat.rs_status != 0) { 5201000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_CRC) 5211000Sxc151355 asc->asc_stats.ast_rx_crcerr++; 5221000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_FIFO) 5231000Sxc151355 asc->asc_stats.ast_rx_fifoerr++; 5241000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_DECRYPT) 5251000Sxc151355 asc->asc_stats.ast_rx_badcrypt++; 5261000Sxc151355 if (ds->ds_rxstat.rs_status & HAL_RXERR_PHY) { 5271000Sxc151355 asc->asc_stats.ast_rx_phyerr++; 5281000Sxc151355 phyerr = ds->ds_rxstat.rs_phyerr & 0x1f; 5291000Sxc151355 asc->asc_stats.ast_rx_phy[phyerr]++; 5301000Sxc151355 } 5311000Sxc151355 goto rx_next; 5321000Sxc151355 } 5331000Sxc151355 len = ds->ds_rxstat.rs_datalen; 5341000Sxc151355 5351000Sxc151355 /* less than sizeof(struct ieee80211_frame) */ 5361000Sxc151355 if (len < 20) { 5371000Sxc151355 asc->asc_stats.ast_rx_tooshort++; 5381000Sxc151355 goto rx_next; 5391000Sxc151355 } 5401000Sxc151355 5411000Sxc151355 if ((rx_mp = allocb(asc->asc_dmabuf_size, BPRI_MED)) == NULL) { 5421000Sxc151355 ath_problem("ath: ath_rx_handler(): " 5431000Sxc151355 "allocing mblk buffer failed.\n"); 5441000Sxc151355 return; 5451000Sxc151355 } 5461000Sxc151355 5471000Sxc151355 ATH_DMA_SYNC(bf->bf_dma, DDI_DMA_SYNC_FORCPU); 5481000Sxc151355 bcopy(bf->bf_dma.mem_va, rx_mp->b_rptr, len); 5491000Sxc151355 5501000Sxc151355 rx_mp->b_wptr += len; 5511000Sxc151355 wh = (struct ieee80211_frame *)rx_mp->b_rptr; 5523147Sxc151355 if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) == 5531000Sxc151355 IEEE80211_FC0_TYPE_CTL) { 5541000Sxc151355 /* 5551000Sxc151355 * Ignore control frame received in promisc mode. 5561000Sxc151355 */ 5571000Sxc151355 freemsg(rx_mp); 5581000Sxc151355 goto rx_next; 5591000Sxc151355 } 5601000Sxc151355 /* Remove the CRC at the end of IEEE80211 frame */ 5611000Sxc151355 rx_mp->b_wptr -= IEEE80211_CRC_LEN; 5621000Sxc151355 #ifdef DEBUG 5631000Sxc151355 ath_printrxbuf(bf, status == HAL_OK); 5641000Sxc151355 #endif /* DEBUG */ 5653147Sxc151355 /* 5663147Sxc151355 * Locate the node for sender, track state, and then 5673147Sxc151355 * pass the (referenced) node up to the 802.11 layer 5683147Sxc151355 * for its use. 5693147Sxc151355 */ 5703147Sxc151355 in = ieee80211_find_rxnode(ic, wh); 5713147Sxc151355 5723147Sxc151355 /* 5733147Sxc151355 * Send frame up for processing. 5743147Sxc151355 */ 5753147Sxc151355 (void) ieee80211_input(ic, rx_mp, in, 5761000Sxc151355 ds->ds_rxstat.rs_rssi, 5773147Sxc151355 ds->ds_rxstat.rs_tstamp); 5783147Sxc151355 5793147Sxc151355 ieee80211_free_node(in); 5803147Sxc151355 5811000Sxc151355 rx_next: 5821000Sxc151355 mutex_enter(&asc->asc_rxbuflock); 5831000Sxc151355 list_insert_tail(&asc->asc_rxbuf_list, bf); 5841000Sxc151355 mutex_exit(&asc->asc_rxbuflock); 5851000Sxc151355 ath_setup_desc(asc, bf); 5861000Sxc151355 } while (loop); 5871000Sxc151355 5881000Sxc151355 /* rx signal state monitoring */ 5893147Sxc151355 ATH_HAL_RXMONITOR(ah, &hal_node_stats, &asc->asc_curchan); 5901000Sxc151355 } 5911000Sxc151355 5921000Sxc151355 static void 5931000Sxc151355 ath_printtxbuf(struct ath_buf *bf, int done) 5941000Sxc151355 { 5951000Sxc151355 struct ath_desc *ds = bf->bf_desc; 5961000Sxc151355 5971000Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: T(%p %p) %08x %08x %08x %08x %08x" 5981000Sxc151355 " %08x %08x %08x %c\n", 5991000Sxc151355 ds, bf->bf_daddr, 6001000Sxc151355 ds->ds_link, ds->ds_data, 6011000Sxc151355 ds->ds_ctl0, ds->ds_ctl1, 6021000Sxc151355 ds->ds_hw[0], ds->ds_hw[1], ds->ds_hw[2], ds->ds_hw[3], 6031000Sxc151355 !done ? ' ' : (ds->ds_txstat.ts_status == 0) ? '*' : '!')); 6041000Sxc151355 } 6051000Sxc151355 6061000Sxc151355 /* 6071000Sxc151355 * The input parameter mp has following assumption: 6083147Sxc151355 * For data packets, GLDv3 mac_wifi plugin allocates and fills the 6093147Sxc151355 * ieee80211 header. For management packets, net80211 allocates and 6103147Sxc151355 * fills the ieee80211 header. In both cases, enough spaces in the 6113147Sxc151355 * header are left for encryption option. 6121000Sxc151355 */ 6131000Sxc151355 static int32_t 6143147Sxc151355 ath_tx_start(ath_t *asc, struct ieee80211_node *in, struct ath_buf *bf, 6153147Sxc151355 mblk_t *mp) 6161000Sxc151355 { 6173147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 6181000Sxc151355 struct ieee80211_frame *wh; 6191000Sxc151355 struct ath_hal *ah = asc->asc_ah; 6203147Sxc151355 uint32_t subtype, flags, ctsduration; 6211000Sxc151355 int32_t keyix, iswep, hdrlen, pktlen, mblen, mbslen, try0; 6223147Sxc151355 uint8_t rix, cix, txrate, ctsrate; 6231000Sxc151355 struct ath_desc *ds; 6241000Sxc151355 struct ath_txq *txq; 6251000Sxc151355 HAL_PKT_TYPE atype; 6261000Sxc151355 const HAL_RATE_TABLE *rt; 6271000Sxc151355 HAL_BOOL shortPreamble; 6281000Sxc151355 struct ath_node *an; 6293147Sxc151355 caddr_t dest; 6301000Sxc151355 6311000Sxc151355 /* 6321000Sxc151355 * CRC are added by H/W, not encaped by driver, 6331000Sxc151355 * but we must count it in pkt length. 6341000Sxc151355 */ 6351000Sxc151355 pktlen = IEEE80211_CRC_LEN; 6361000Sxc151355 6373147Sxc151355 wh = (struct ieee80211_frame *)mp->b_rptr; 6383147Sxc151355 iswep = wh->i_fc[1] & IEEE80211_FC1_WEP; 6391000Sxc151355 keyix = HAL_TXKEYIX_INVALID; 6401000Sxc151355 hdrlen = sizeof (struct ieee80211_frame); 6413147Sxc151355 if (iswep != 0) { 6423147Sxc151355 const struct ieee80211_cipher *cip; 6433147Sxc151355 struct ieee80211_key *k; 6441000Sxc151355 6453147Sxc151355 /* 6463147Sxc151355 * Construct the 802.11 header+trailer for an encrypted 6473147Sxc151355 * frame. The only reason this can fail is because of an 6483147Sxc151355 * unknown or unsupported cipher/key type. 6493147Sxc151355 */ 6503147Sxc151355 k = ieee80211_crypto_encap(ic, mp); 6513147Sxc151355 if (k == NULL) { 6523147Sxc151355 ATH_DEBUG((ATH_DBG_AUX, "crypto_encap failed\n")); 6533147Sxc151355 /* 6543147Sxc151355 * This can happen when the key is yanked after the 6553147Sxc151355 * frame was queued. Just discard the frame; the 6563147Sxc151355 * 802.11 layer counts failures and provides 6573147Sxc151355 * debugging/diagnostics. 6583147Sxc151355 */ 6593147Sxc151355 return (EIO); 6603147Sxc151355 } 6613147Sxc151355 cip = k->wk_cipher; 6621000Sxc151355 /* 6633147Sxc151355 * Adjust the packet + header lengths for the crypto 6643147Sxc151355 * additions and calculate the h/w key index. When 6653147Sxc151355 * a s/w mic is done the frame will have had any mic 6663147Sxc151355 * added to it prior to entry so m0->m_pkthdr.len above will 6673147Sxc151355 * account for it. Otherwise we need to add it to the 6683147Sxc151355 * packet length. 6691000Sxc151355 */ 6703147Sxc151355 hdrlen += cip->ic_header; 6713147Sxc151355 pktlen += cip->ic_header + cip->ic_trailer; 6723147Sxc151355 if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0) 6733147Sxc151355 pktlen += cip->ic_miclen; 6743147Sxc151355 keyix = k->wk_keyix; 6751000Sxc151355 6763147Sxc151355 /* packet header may have moved, reset our local pointer */ 6773147Sxc151355 wh = (struct ieee80211_frame *)mp->b_rptr; 6781000Sxc151355 } 6791000Sxc151355 6803147Sxc151355 dest = bf->bf_dma.mem_va; 6813147Sxc151355 for (; mp != NULL; mp = mp->b_cont) { 6823147Sxc151355 mblen = MBLKL(mp); 6833147Sxc151355 bcopy(mp->b_rptr, dest, mblen); 6843147Sxc151355 dest += mblen; 6853147Sxc151355 } 6863147Sxc151355 mbslen = dest - bf->bf_dma.mem_va; 6873147Sxc151355 pktlen += mbslen; 6883147Sxc151355 6891000Sxc151355 bf->bf_in = in; 6901000Sxc151355 6911000Sxc151355 /* setup descriptors */ 6921000Sxc151355 ds = bf->bf_desc; 6931000Sxc151355 rt = asc->asc_currates; 6943147Sxc151355 ASSERT(rt != NULL); 6951000Sxc151355 6961000Sxc151355 /* 6971000Sxc151355 * The 802.11 layer marks whether or not we should 6981000Sxc151355 * use short preamble based on the current mode and 6991000Sxc151355 * negotiated parameters. 7001000Sxc151355 */ 7013147Sxc151355 if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && 7021000Sxc151355 (in->in_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) { 7031000Sxc151355 shortPreamble = AH_TRUE; 7041000Sxc151355 asc->asc_stats.ast_tx_shortpre++; 7051000Sxc151355 } else { 7061000Sxc151355 shortPreamble = AH_FALSE; 7071000Sxc151355 } 7081000Sxc151355 7091000Sxc151355 an = ATH_NODE(in); 7101000Sxc151355 7111000Sxc151355 /* 7121000Sxc151355 * Calculate Atheros packet type from IEEE80211 packet header 7131000Sxc151355 * and setup for rate calculations. 7141000Sxc151355 */ 7153147Sxc151355 switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) { 7161000Sxc151355 case IEEE80211_FC0_TYPE_MGT: 7173147Sxc151355 subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 7181000Sxc151355 if (subtype == IEEE80211_FC0_SUBTYPE_BEACON) 7191000Sxc151355 atype = HAL_PKT_TYPE_BEACON; 7201000Sxc151355 else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) 7211000Sxc151355 atype = HAL_PKT_TYPE_PROBE_RESP; 7221000Sxc151355 else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM) 7231000Sxc151355 atype = HAL_PKT_TYPE_ATIM; 7241000Sxc151355 else 7251000Sxc151355 atype = HAL_PKT_TYPE_NORMAL; 7261000Sxc151355 rix = 0; /* lowest rate */ 7271000Sxc151355 try0 = ATH_TXMAXTRY; 7281000Sxc151355 if (shortPreamble) 7291000Sxc151355 txrate = an->an_tx_mgtratesp; 7301000Sxc151355 else 7311000Sxc151355 txrate = an->an_tx_mgtrate; 7321000Sxc151355 /* force all ctl frames to highest queue */ 7331000Sxc151355 txq = asc->asc_ac2q[WME_AC_VO]; 7341000Sxc151355 break; 7351000Sxc151355 case IEEE80211_FC0_TYPE_CTL: 7361000Sxc151355 atype = HAL_PKT_TYPE_PSPOLL; 7373147Sxc151355 subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 7381000Sxc151355 rix = 0; /* lowest rate */ 7391000Sxc151355 try0 = ATH_TXMAXTRY; 7401000Sxc151355 if (shortPreamble) 7411000Sxc151355 txrate = an->an_tx_mgtratesp; 7421000Sxc151355 else 7431000Sxc151355 txrate = an->an_tx_mgtrate; 7441000Sxc151355 /* force all ctl frames to highest queue */ 7451000Sxc151355 txq = asc->asc_ac2q[WME_AC_VO]; 7461000Sxc151355 break; 7471000Sxc151355 case IEEE80211_FC0_TYPE_DATA: 7481000Sxc151355 atype = HAL_PKT_TYPE_NORMAL; 7491000Sxc151355 rix = an->an_tx_rix0; 7501000Sxc151355 try0 = an->an_tx_try0; 7511000Sxc151355 if (shortPreamble) 7521000Sxc151355 txrate = an->an_tx_rate0sp; 7531000Sxc151355 else 7541000Sxc151355 txrate = an->an_tx_rate0; 7551000Sxc151355 /* Always use background queue */ 7561000Sxc151355 txq = asc->asc_ac2q[WME_AC_BK]; 7571000Sxc151355 break; 7581000Sxc151355 default: 7591000Sxc151355 /* Unknown 802.11 frame */ 7601000Sxc151355 asc->asc_stats.ast_tx_invalid++; 7611000Sxc151355 return (1); 7621000Sxc151355 } 7631000Sxc151355 /* 7641000Sxc151355 * Calculate miscellaneous flags. 7651000Sxc151355 */ 7661000Sxc151355 flags = HAL_TXDESC_CLRDMASK; 7673147Sxc151355 if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 7681000Sxc151355 flags |= HAL_TXDESC_NOACK; /* no ack on broad/multicast */ 7691000Sxc151355 asc->asc_stats.ast_tx_noack++; 7703147Sxc151355 } else if (pktlen > ic->ic_rtsthreshold) { 7711000Sxc151355 flags |= HAL_TXDESC_RTSENA; /* RTS based on frame length */ 7721000Sxc151355 asc->asc_stats.ast_tx_rts++; 7731000Sxc151355 } 7741000Sxc151355 7751000Sxc151355 /* 7761000Sxc151355 * Calculate duration. This logically belongs in the 802.11 7771000Sxc151355 * layer but it lacks sufficient information to calculate it. 7781000Sxc151355 */ 7791000Sxc151355 if ((flags & HAL_TXDESC_NOACK) == 0 && 7803147Sxc151355 (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != 7811000Sxc151355 IEEE80211_FC0_TYPE_CTL) { 7821000Sxc151355 uint16_t dur; 7831000Sxc151355 dur = ath_hal_computetxtime(ah, rt, IEEE80211_ACK_SIZE, 7841000Sxc151355 rix, shortPreamble); 7853147Sxc151355 *(uint16_t *)wh->i_dur = LE_16(dur); 7861000Sxc151355 } 7871000Sxc151355 7881000Sxc151355 /* 7891000Sxc151355 * Calculate RTS/CTS rate and duration if needed. 7901000Sxc151355 */ 7911000Sxc151355 ctsduration = 0; 7921000Sxc151355 if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) { 7931000Sxc151355 /* 7941000Sxc151355 * CTS transmit rate is derived from the transmit rate 7951000Sxc151355 * by looking in the h/w rate table. We must also factor 7961000Sxc151355 * in whether or not a short preamble is to be used. 7971000Sxc151355 */ 7981000Sxc151355 cix = rt->info[rix].controlRate; 7991000Sxc151355 ctsrate = rt->info[cix].rateCode; 8001000Sxc151355 if (shortPreamble) 8011000Sxc151355 ctsrate |= rt->info[cix].shortPreamble; 8021000Sxc151355 /* 8031000Sxc151355 * Compute the transmit duration based on the size 8041000Sxc151355 * of an ACK frame. We call into the HAL to do the 8051000Sxc151355 * computation since it depends on the characteristics 8061000Sxc151355 * of the actual PHY being used. 8071000Sxc151355 */ 8081000Sxc151355 if (flags & HAL_TXDESC_RTSENA) { /* SIFS + CTS */ 8091000Sxc151355 ctsduration += ath_hal_computetxtime(ah, 8101000Sxc151355 rt, IEEE80211_ACK_SIZE, cix, shortPreamble); 8111000Sxc151355 } 8121000Sxc151355 /* SIFS + data */ 8131000Sxc151355 ctsduration += ath_hal_computetxtime(ah, 8141000Sxc151355 rt, pktlen, rix, shortPreamble); 8151000Sxc151355 if ((flags & HAL_TXDESC_NOACK) == 0) { /* SIFS + ACK */ 8161000Sxc151355 ctsduration += ath_hal_computetxtime(ah, 8171000Sxc151355 rt, IEEE80211_ACK_SIZE, cix, shortPreamble); 8181000Sxc151355 } 8191000Sxc151355 } else 8201000Sxc151355 ctsrate = 0; 8211000Sxc151355 8221000Sxc151355 if (++txq->axq_intrcnt >= ATH_TXINTR_PERIOD) { 8231000Sxc151355 flags |= HAL_TXDESC_INTREQ; 8241000Sxc151355 txq->axq_intrcnt = 0; 8251000Sxc151355 } 8261000Sxc151355 8271000Sxc151355 /* 8281000Sxc151355 * Formulate first tx descriptor with tx controls. 8291000Sxc151355 */ 8301000Sxc151355 ATH_HAL_SETUPTXDESC(ah, ds, 8311000Sxc151355 pktlen, /* packet length */ 8321000Sxc151355 hdrlen, /* header length */ 8331000Sxc151355 atype, /* Atheros packet type */ 8341000Sxc151355 MIN(in->in_txpower, 60), /* txpower */ 8351000Sxc151355 txrate, try0, /* series 0 rate/tries */ 8363147Sxc151355 keyix, /* key cache index */ 8373147Sxc151355 an->an_tx_antenna, /* antenna mode */ 8381000Sxc151355 flags, /* flags */ 8391000Sxc151355 ctsrate, /* rts/cts rate */ 8401000Sxc151355 ctsduration); /* rts/cts duration */ 8413147Sxc151355 bf->bf_flags = flags; 8421000Sxc151355 8431000Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_xmit(): to %s totlen=%d " 8441000Sxc151355 "an->an_tx_rate1sp=%d tx_rate2sp=%d tx_rate3sp=%d " 8451000Sxc151355 "qnum=%d rix=%d sht=%d dur = %d\n", 8463147Sxc151355 ieee80211_macaddr_sprintf(wh->i_addr1), mbslen, an->an_tx_rate1sp, 8471000Sxc151355 an->an_tx_rate2sp, an->an_tx_rate3sp, 8483147Sxc151355 txq->axq_qnum, rix, shortPreamble, *(uint16_t *)wh->i_dur)); 8491000Sxc151355 8501000Sxc151355 /* 8511000Sxc151355 * Setup the multi-rate retry state only when we're 8521000Sxc151355 * going to use it. This assumes ath_hal_setuptxdesc 8531000Sxc151355 * initializes the descriptors (so we don't have to) 8541000Sxc151355 * when the hardware supports multi-rate retry and 8551000Sxc151355 * we don't use it. 8561000Sxc151355 */ 8571000Sxc151355 if (try0 != ATH_TXMAXTRY) 8581000Sxc151355 ATH_HAL_SETUPXTXDESC(ah, ds, 8591000Sxc151355 an->an_tx_rate1sp, 2, /* series 1 */ 8601000Sxc151355 an->an_tx_rate2sp, 2, /* series 2 */ 8611000Sxc151355 an->an_tx_rate3sp, 2); /* series 3 */ 8621000Sxc151355 8631000Sxc151355 ds->ds_link = 0; 8641000Sxc151355 ds->ds_data = bf->bf_dma.cookie.dmac_address; 8651000Sxc151355 ATH_HAL_FILLTXDESC(ah, ds, 8661000Sxc151355 mbslen, /* segment length */ 8671000Sxc151355 AH_TRUE, /* first segment */ 8681000Sxc151355 AH_TRUE, /* last segment */ 8691000Sxc151355 ds); /* first descriptor */ 8701000Sxc151355 8711000Sxc151355 ATH_DMA_SYNC(bf->bf_dma, DDI_DMA_SYNC_FORDEV); 8721000Sxc151355 8731000Sxc151355 mutex_enter(&txq->axq_lock); 8741000Sxc151355 list_insert_tail(&txq->axq_list, bf); 8751000Sxc151355 if (txq->axq_link == NULL) { 8761000Sxc151355 ATH_HAL_PUTTXBUF(ah, txq->axq_qnum, bf->bf_daddr); 8771000Sxc151355 } else { 8781000Sxc151355 *txq->axq_link = bf->bf_daddr; 8791000Sxc151355 } 8801000Sxc151355 txq->axq_link = &ds->ds_link; 8811000Sxc151355 mutex_exit(&txq->axq_lock); 8821000Sxc151355 8831000Sxc151355 ATH_HAL_TXSTART(ah, txq->axq_qnum); 8841000Sxc151355 8853147Sxc151355 ic->ic_stats.is_tx_frags++; 8863147Sxc151355 ic->ic_stats.is_tx_bytes += pktlen; 8873147Sxc151355 8881000Sxc151355 return (0); 8891000Sxc151355 } 8901000Sxc151355 8913147Sxc151355 /* 8923147Sxc151355 * Transmit a management frame. On failure we reclaim the skbuff. 8933147Sxc151355 * Note that management frames come directly from the 802.11 layer 8943147Sxc151355 * and do not honor the send queue flow control. Need to investigate 8953147Sxc151355 * using priority queueing so management frames can bypass data. 8963147Sxc151355 */ 8971000Sxc151355 static int 8983147Sxc151355 ath_xmit(ieee80211com_t *ic, mblk_t *mp, uint8_t type) 8991000Sxc151355 { 9003147Sxc151355 ath_t *asc = (ath_t *)ic; 9013147Sxc151355 struct ath_hal *ah = asc->asc_ah; 9023147Sxc151355 struct ieee80211_node *in = NULL; 9031000Sxc151355 struct ath_buf *bf = NULL; 9043147Sxc151355 struct ieee80211_frame *wh; 9053147Sxc151355 int error = 0; 9063147Sxc151355 9073147Sxc151355 ASSERT(mp->b_next == NULL); 9083147Sxc151355 9093147Sxc151355 /* Grab a TX buffer */ 9103147Sxc151355 mutex_enter(&asc->asc_txbuflock); 9113147Sxc151355 bf = list_head(&asc->asc_txbuf_list); 9123147Sxc151355 if (bf != NULL) 9133147Sxc151355 list_remove(&asc->asc_txbuf_list, bf); 9143147Sxc151355 if (list_empty(&asc->asc_txbuf_list)) { 9153147Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_mgmt_send(): " 9163147Sxc151355 "stop queue\n")); 9173147Sxc151355 asc->asc_stats.ast_tx_qstop++; 9183147Sxc151355 } 9193147Sxc151355 mutex_exit(&asc->asc_txbuflock); 9203147Sxc151355 if (bf == NULL) { 9213147Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_mgmt_send(): discard, " 9223147Sxc151355 "no xmit buf\n")); 9233147Sxc151355 ic->ic_stats.is_tx_nobuf++; 9243147Sxc151355 if ((type & IEEE80211_FC0_TYPE_MASK) == 9253147Sxc151355 IEEE80211_FC0_TYPE_DATA) { 9263147Sxc151355 asc->asc_stats.ast_tx_nobuf++; 9273147Sxc151355 mutex_enter(&asc->asc_resched_lock); 9283147Sxc151355 asc->asc_resched_needed = B_TRUE; 9293147Sxc151355 mutex_exit(&asc->asc_resched_lock); 9303147Sxc151355 } else { 9313147Sxc151355 asc->asc_stats.ast_tx_nobufmgt++; 9323147Sxc151355 freemsg(mp); 9333147Sxc151355 } 9343147Sxc151355 return (ENOMEM); 9353147Sxc151355 } 9363147Sxc151355 9373147Sxc151355 wh = (struct ieee80211_frame *)mp->b_rptr; 9383147Sxc151355 9393147Sxc151355 /* Locate node */ 9403147Sxc151355 in = ieee80211_find_txnode(ic, wh->i_addr1); 9413147Sxc151355 if (in == NULL) { 9423147Sxc151355 error = EIO; 9433147Sxc151355 goto bad; 9443147Sxc151355 } 9453147Sxc151355 9463147Sxc151355 in->in_inact = 0; 9473147Sxc151355 switch (type & IEEE80211_FC0_TYPE_MASK) { 9483147Sxc151355 case IEEE80211_FC0_TYPE_DATA: 9493147Sxc151355 (void) ieee80211_encap(ic, mp, in); 9503147Sxc151355 break; 9513147Sxc151355 default: 9523147Sxc151355 if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) == 9533147Sxc151355 IEEE80211_FC0_SUBTYPE_PROBE_RESP) { 9543147Sxc151355 /* fill time stamp */ 9553147Sxc151355 uint64_t tsf; 9563147Sxc151355 uint32_t *tstamp; 9573147Sxc151355 9583147Sxc151355 tsf = ATH_HAL_GETTSF64(ah); 9593147Sxc151355 /* adjust 100us delay to xmit */ 9603147Sxc151355 tsf += 100; 9613147Sxc151355 tstamp = (uint32_t *)&wh[1]; 9623147Sxc151355 tstamp[0] = LE_32(tsf & 0xffffffff); 9633147Sxc151355 tstamp[1] = LE_32(tsf >> 32); 9643147Sxc151355 } 9653147Sxc151355 asc->asc_stats.ast_tx_mgmt++; 9663147Sxc151355 break; 9673147Sxc151355 } 9683147Sxc151355 9693147Sxc151355 error = ath_tx_start(asc, in, bf, mp); 9703147Sxc151355 if (error != 0) { 9713147Sxc151355 bad: 9723147Sxc151355 ic->ic_stats.is_tx_failed++; 9733147Sxc151355 if (bf != NULL) { 9743147Sxc151355 mutex_enter(&asc->asc_txbuflock); 9753147Sxc151355 list_insert_tail(&asc->asc_txbuf_list, bf); 9763147Sxc151355 mutex_exit(&asc->asc_txbuflock); 9773147Sxc151355 } 9783147Sxc151355 } 9793147Sxc151355 if (in != NULL) 9803147Sxc151355 ieee80211_free_node(in); 9813147Sxc151355 if ((type & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_DATA || 9823147Sxc151355 error == 0) { 9833147Sxc151355 freemsg(mp); 9843147Sxc151355 } 9853147Sxc151355 9863147Sxc151355 return (error); 9873147Sxc151355 } 9883147Sxc151355 9893147Sxc151355 static mblk_t * 9903147Sxc151355 ath_m_tx(void *arg, mblk_t *mp) 9913147Sxc151355 { 9923147Sxc151355 ath_t *asc = arg; 9933147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 9943147Sxc151355 mblk_t *next; 9951000Sxc151355 9961000Sxc151355 /* 9971000Sxc151355 * No data frames go out unless we're associated; this 9981000Sxc151355 * should not happen as the 802.11 layer does not enable 9991000Sxc151355 * the xmit queue until we enter the RUN state. 10001000Sxc151355 */ 10013147Sxc151355 if (ic->ic_state != IEEE80211_S_RUN) { 10023147Sxc151355 ATH_DEBUG((ATH_DBG_SEND, "ath: ath_m_tx(): " 10033147Sxc151355 "discard, state %u\n", ic->ic_state)); 1004*3631Sxh158540 asc->asc_stats.ast_tx_discard++; 10053315Sxc151355 freemsgchain(mp); 10063315Sxc151355 return (NULL); 10071000Sxc151355 } 10081000Sxc151355 10093147Sxc151355 while (mp != NULL) { 10103147Sxc151355 next = mp->b_next; 10113147Sxc151355 mp->b_next = NULL; 10121000Sxc151355 10133147Sxc151355 if (ath_xmit(ic, mp, IEEE80211_FC0_TYPE_DATA) != 0) { 10143147Sxc151355 mp->b_next = next; 10153147Sxc151355 break; 10163147Sxc151355 } 10173147Sxc151355 mp = next; 10181000Sxc151355 } 10191000Sxc151355 10203147Sxc151355 return (mp); 10211000Sxc151355 10221000Sxc151355 } 10231000Sxc151355 10243147Sxc151355 static int 10251000Sxc151355 ath_tx_processq(ath_t *asc, struct ath_txq *txq) 10261000Sxc151355 { 10273147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 10281000Sxc151355 struct ath_hal *ah = asc->asc_ah; 10291000Sxc151355 struct ath_buf *bf; 10301000Sxc151355 struct ath_desc *ds; 10311000Sxc151355 struct ieee80211_node *in; 10323147Sxc151355 int32_t sr, lr, nacked = 0; 10331000Sxc151355 HAL_STATUS status; 10341000Sxc151355 struct ath_node *an; 10351000Sxc151355 10361000Sxc151355 for (;;) { 10371000Sxc151355 mutex_enter(&txq->axq_lock); 10381000Sxc151355 bf = list_head(&txq->axq_list); 10391000Sxc151355 if (bf == NULL) { 10401000Sxc151355 txq->axq_link = NULL; 10411000Sxc151355 mutex_exit(&txq->axq_lock); 10421000Sxc151355 break; 10431000Sxc151355 } 10441000Sxc151355 ds = bf->bf_desc; /* last decriptor */ 10451000Sxc151355 status = ATH_HAL_TXPROCDESC(ah, ds); 10461000Sxc151355 #ifdef DEBUG 10471000Sxc151355 ath_printtxbuf(bf, status == HAL_OK); 10481000Sxc151355 #endif 10491000Sxc151355 if (status == HAL_EINPROGRESS) { 10501000Sxc151355 mutex_exit(&txq->axq_lock); 10511000Sxc151355 break; 10521000Sxc151355 } 10531000Sxc151355 list_remove(&txq->axq_list, bf); 10541000Sxc151355 mutex_exit(&txq->axq_lock); 10551000Sxc151355 in = bf->bf_in; 10561000Sxc151355 if (in != NULL) { 10571000Sxc151355 an = ATH_NODE(in); 10581000Sxc151355 /* Successful transmition */ 10591000Sxc151355 if (ds->ds_txstat.ts_status == 0) { 10601000Sxc151355 an->an_tx_ok++; 10611000Sxc151355 an->an_tx_antenna = 10621000Sxc151355 ds->ds_txstat.ts_antenna; 10631000Sxc151355 if (ds->ds_txstat.ts_rate & 10641000Sxc151355 HAL_TXSTAT_ALTRATE) 10651000Sxc151355 asc->asc_stats.ast_tx_altrate++; 10661000Sxc151355 asc->asc_stats.ast_tx_rssidelta = 10671000Sxc151355 ds->ds_txstat.ts_rssi - 10681000Sxc151355 asc->asc_stats.ast_tx_rssi; 10691000Sxc151355 asc->asc_stats.ast_tx_rssi = 10701000Sxc151355 ds->ds_txstat.ts_rssi; 10711000Sxc151355 } else { 10721000Sxc151355 an->an_tx_err++; 10731000Sxc151355 if (ds->ds_txstat.ts_status & 10741000Sxc151355 HAL_TXERR_XRETRY) 10751000Sxc151355 asc->asc_stats. 10761000Sxc151355 ast_tx_xretries++; 10771000Sxc151355 if (ds->ds_txstat.ts_status & 10781000Sxc151355 HAL_TXERR_FIFO) 10791000Sxc151355 asc->asc_stats.ast_tx_fifoerr++; 10801000Sxc151355 if (ds->ds_txstat.ts_status & 10811000Sxc151355 HAL_TXERR_FILT) 10821000Sxc151355 asc->asc_stats. 10831000Sxc151355 ast_tx_filtered++; 10841000Sxc151355 an->an_tx_antenna = 0; /* invalidate */ 10851000Sxc151355 } 10861000Sxc151355 sr = ds->ds_txstat.ts_shortretry; 10871000Sxc151355 lr = ds->ds_txstat.ts_longretry; 10881000Sxc151355 asc->asc_stats.ast_tx_shortretry += sr; 10891000Sxc151355 asc->asc_stats.ast_tx_longretry += lr; 10903147Sxc151355 /* 10913147Sxc151355 * Hand the descriptor to the rate control algorithm. 10923147Sxc151355 */ 10933147Sxc151355 if ((ds->ds_txstat.ts_status & HAL_TXERR_FILT) == 0 && 10943147Sxc151355 (bf->bf_flags & HAL_TXDESC_NOACK) == 0) { 10953147Sxc151355 /* 10963147Sxc151355 * If frame was ack'd update the last rx time 10973147Sxc151355 * used to workaround phantom bmiss interrupts. 10983147Sxc151355 */ 10993147Sxc151355 if (ds->ds_txstat.ts_status == 0) { 11003147Sxc151355 nacked++; 11013147Sxc151355 an->an_tx_ok++; 11023147Sxc151355 } else { 11033147Sxc151355 an->an_tx_err++; 11043147Sxc151355 } 11053147Sxc151355 an->an_tx_retr += sr + lr; 11063147Sxc151355 } 11071000Sxc151355 } 11081000Sxc151355 bf->bf_in = NULL; 11091000Sxc151355 mutex_enter(&asc->asc_txbuflock); 11101000Sxc151355 list_insert_tail(&asc->asc_txbuf_list, bf); 11111000Sxc151355 mutex_exit(&asc->asc_txbuflock); 11121000Sxc151355 /* 11131000Sxc151355 * Reschedule stalled outbound packets 11141000Sxc151355 */ 11153147Sxc151355 mutex_enter(&asc->asc_resched_lock); 11163147Sxc151355 if (asc->asc_resched_needed) { 11173147Sxc151355 asc->asc_resched_needed = B_FALSE; 11183147Sxc151355 mac_tx_update(ic->ic_mach); 11191000Sxc151355 } 11203147Sxc151355 mutex_exit(&asc->asc_resched_lock); 11211000Sxc151355 } 11223147Sxc151355 return (nacked); 11231000Sxc151355 } 11241000Sxc151355 11251000Sxc151355 11261000Sxc151355 static void 11271000Sxc151355 ath_tx_handler(ath_t *asc) 11281000Sxc151355 { 11291000Sxc151355 int i; 11301000Sxc151355 11311000Sxc151355 /* 11321000Sxc151355 * Process each active queue. 11331000Sxc151355 */ 11341000Sxc151355 for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 11351000Sxc151355 if (ATH_TXQ_SETUP(asc, i)) { 11363147Sxc151355 (void) ath_tx_processq(asc, &asc->asc_txq[i]); 11371000Sxc151355 } 11381000Sxc151355 } 11391000Sxc151355 } 11401000Sxc151355 11411000Sxc151355 static struct ieee80211_node * 11423147Sxc151355 ath_node_alloc(ieee80211com_t *ic) 11431000Sxc151355 { 11441000Sxc151355 struct ath_node *an; 11453147Sxc151355 ath_t *asc = (ath_t *)ic; 11461000Sxc151355 11471000Sxc151355 an = kmem_zalloc(sizeof (struct ath_node), KM_SLEEP); 11481000Sxc151355 ath_rate_update(asc, &an->an_node, 0); 11491000Sxc151355 return (&an->an_node); 11501000Sxc151355 } 11511000Sxc151355 11521000Sxc151355 static void 11533147Sxc151355 ath_node_free(struct ieee80211_node *in) 11541000Sxc151355 { 11553147Sxc151355 ieee80211com_t *ic = in->in_ic; 11563147Sxc151355 ath_t *asc = (ath_t *)ic; 11571000Sxc151355 struct ath_buf *bf; 11581000Sxc151355 struct ath_txq *txq; 11591000Sxc151355 int32_t i; 11601000Sxc151355 11611000Sxc151355 for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 11621000Sxc151355 if (ATH_TXQ_SETUP(asc, i)) { 11631000Sxc151355 txq = &asc->asc_txq[i]; 11641000Sxc151355 mutex_enter(&txq->axq_lock); 11651000Sxc151355 bf = list_head(&txq->axq_list); 11661000Sxc151355 while (bf != NULL) { 11671000Sxc151355 if (bf->bf_in == in) { 11681000Sxc151355 bf->bf_in = NULL; 11691000Sxc151355 } 11701000Sxc151355 bf = list_next(&txq->axq_list, bf); 11711000Sxc151355 } 11721000Sxc151355 mutex_exit(&txq->axq_lock); 11731000Sxc151355 } 11741000Sxc151355 } 11753147Sxc151355 ic->ic_node_cleanup(in); 11761000Sxc151355 kmem_free(in, sizeof (struct ath_node)); 11771000Sxc151355 } 11781000Sxc151355 11791000Sxc151355 static void 11803147Sxc151355 ath_next_scan(void *arg) 11811000Sxc151355 { 11823147Sxc151355 ieee80211com_t *ic = arg; 11833147Sxc151355 ath_t *asc = (ath_t *)ic; 11843147Sxc151355 11853147Sxc151355 asc->asc_scan_timer = 0; 11863147Sxc151355 if (ic->ic_state == IEEE80211_S_SCAN) { 11873147Sxc151355 asc->asc_scan_timer = timeout(ath_next_scan, (void *)asc, 11883147Sxc151355 drv_usectohz(ath_dwelltime * 1000)); 11893147Sxc151355 ieee80211_next_scan(ic); 11903147Sxc151355 } 11911000Sxc151355 } 11921000Sxc151355 11933147Sxc151355 static void 11943147Sxc151355 ath_stop_scantimer(ath_t *asc) 11951000Sxc151355 { 11963147Sxc151355 timeout_id_t tmp_id = 0; 11971000Sxc151355 11983147Sxc151355 while ((asc->asc_scan_timer != 0) && (tmp_id != asc->asc_scan_timer)) { 11993147Sxc151355 tmp_id = asc->asc_scan_timer; 12003147Sxc151355 (void) untimeout(tmp_id); 12011000Sxc151355 } 12023147Sxc151355 asc->asc_scan_timer = 0; 12031000Sxc151355 } 12041000Sxc151355 12051000Sxc151355 static int32_t 12063147Sxc151355 ath_newstate(ieee80211com_t *ic, enum ieee80211_state nstate, int arg) 12071000Sxc151355 { 12083147Sxc151355 ath_t *asc = (ath_t *)ic; 12091000Sxc151355 struct ath_hal *ah = asc->asc_ah; 12101000Sxc151355 struct ieee80211_node *in; 12111000Sxc151355 int32_t i, error; 12121000Sxc151355 uint8_t *bssid; 12131000Sxc151355 uint32_t rfilt; 12141000Sxc151355 enum ieee80211_state ostate; 12151000Sxc151355 12161000Sxc151355 static const HAL_LED_STATE leds[] = { 12171000Sxc151355 HAL_LED_INIT, /* IEEE80211_S_INIT */ 12181000Sxc151355 HAL_LED_SCAN, /* IEEE80211_S_SCAN */ 12191000Sxc151355 HAL_LED_AUTH, /* IEEE80211_S_AUTH */ 12201000Sxc151355 HAL_LED_ASSOC, /* IEEE80211_S_ASSOC */ 12211000Sxc151355 HAL_LED_RUN, /* IEEE80211_S_RUN */ 12221000Sxc151355 }; 12233147Sxc151355 if (!ATH_IS_RUNNING(asc)) 12241000Sxc151355 return (0); 12251000Sxc151355 12263147Sxc151355 ostate = ic->ic_state; 12273147Sxc151355 if (nstate != IEEE80211_S_SCAN) 12283147Sxc151355 ath_stop_scantimer(asc); 12291000Sxc151355 12303147Sxc151355 ATH_LOCK(asc); 12311000Sxc151355 ATH_HAL_SETLEDSTATE(ah, leds[nstate]); /* set LED */ 12321000Sxc151355 12331000Sxc151355 if (nstate == IEEE80211_S_INIT) { 12341000Sxc151355 asc->asc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS); 12353147Sxc151355 ATH_HAL_INTRSET(ah, asc->asc_imask &~ HAL_INT_GLOBAL); 12363147Sxc151355 ATH_UNLOCK(asc); 12373147Sxc151355 goto done; 12381000Sxc151355 } 12393147Sxc151355 in = ic->ic_bss; 12403147Sxc151355 error = ath_chan_set(asc, ic->ic_curchan); 12413147Sxc151355 if (error != 0) { 12423147Sxc151355 if (nstate != IEEE80211_S_SCAN) { 12433147Sxc151355 ATH_UNLOCK(asc); 12443147Sxc151355 ieee80211_reset_chan(ic); 12453147Sxc151355 goto bad; 12463147Sxc151355 } 12473147Sxc151355 } 12481000Sxc151355 12491000Sxc151355 rfilt = ath_calcrxfilter(asc); 12501000Sxc151355 if (nstate == IEEE80211_S_SCAN) 12513147Sxc151355 bssid = ic->ic_macaddr; 12521000Sxc151355 else 12531000Sxc151355 bssid = in->in_bssid; 12541000Sxc151355 ATH_HAL_SETRXFILTER(ah, rfilt); 12551000Sxc151355 12563147Sxc151355 if (nstate == IEEE80211_S_RUN && ic->ic_opmode != IEEE80211_M_IBSS) 12571000Sxc151355 ATH_HAL_SETASSOCID(ah, bssid, in->in_associd); 12581000Sxc151355 else 12591000Sxc151355 ATH_HAL_SETASSOCID(ah, bssid, 0); 12603147Sxc151355 if (ic->ic_flags & IEEE80211_F_PRIVACY) { 12611000Sxc151355 for (i = 0; i < IEEE80211_WEP_NKID; i++) { 12621000Sxc151355 if (ATH_HAL_KEYISVALID(ah, i)) 12631000Sxc151355 ATH_HAL_KEYSETMAC(ah, i, bssid); 12641000Sxc151355 } 12651000Sxc151355 } 12661000Sxc151355 12671000Sxc151355 if ((nstate == IEEE80211_S_RUN) && 12681000Sxc151355 (ostate != IEEE80211_S_RUN)) { 12691000Sxc151355 /* Configure the beacon and sleep timers. */ 12701000Sxc151355 ath_beacon_config(asc); 12711000Sxc151355 } else { 12721000Sxc151355 asc->asc_imask &= ~(HAL_INT_SWBA | HAL_INT_BMISS); 12731000Sxc151355 ATH_HAL_INTRSET(ah, asc->asc_imask); 12741000Sxc151355 } 12751000Sxc151355 /* 12761000Sxc151355 * Reset the rate control state. 12771000Sxc151355 */ 12781000Sxc151355 ath_rate_ctl_reset(asc, nstate); 12791000Sxc151355 12803147Sxc151355 if (nstate == IEEE80211_S_RUN && (ostate != IEEE80211_S_RUN)) { 12811000Sxc151355 nvlist_t *attr_list = NULL; 12821000Sxc151355 sysevent_id_t eid; 12831000Sxc151355 int32_t err = 0; 12841000Sxc151355 char *str_name = "ATH"; 12851000Sxc151355 char str_value[256] = {0}; 12861000Sxc151355 12871000Sxc151355 ATH_DEBUG((ATH_DBG_80211, "ath: ath new state(RUN): " 12881000Sxc151355 "ic_flags=0x%08x iv=%d" 12891000Sxc151355 " bssid=%s capinfo=0x%04x chan=%d\n", 12903147Sxc151355 ic->ic_flags, 12911000Sxc151355 in->in_intval, 12923147Sxc151355 ieee80211_macaddr_sprintf(in->in_bssid), 12931000Sxc151355 in->in_capinfo, 12943147Sxc151355 ieee80211_chan2ieee(ic, in->in_chan))); 12951000Sxc151355 12961000Sxc151355 (void) sprintf(str_value, "%s%s%d", "-i ", 12971000Sxc151355 ddi_driver_name(asc->asc_dev), 12981000Sxc151355 ddi_get_instance(asc->asc_dev)); 12991000Sxc151355 if (nvlist_alloc(&attr_list, 13001000Sxc151355 NV_UNIQUE_NAME_TYPE, KM_SLEEP) == 0) { 13011000Sxc151355 err = nvlist_add_string(attr_list, 13021000Sxc151355 str_name, str_value); 13031000Sxc151355 if (err != DDI_SUCCESS) 13041000Sxc151355 ATH_DEBUG((ATH_DBG_80211, "ath: " 13051000Sxc151355 "ath_new_state: error log event\n")); 13061000Sxc151355 err = ddi_log_sysevent(asc->asc_dev, 13071000Sxc151355 DDI_VENDOR_SUNW, "class", 13081000Sxc151355 "subclass", attr_list, 13091000Sxc151355 &eid, DDI_NOSLEEP); 13101000Sxc151355 if (err != DDI_SUCCESS) 13111000Sxc151355 ATH_DEBUG((ATH_DBG_80211, "ath: " 13121000Sxc151355 "ath_new_state(): error log event\n")); 13131000Sxc151355 nvlist_free(attr_list); 13141000Sxc151355 } 13151000Sxc151355 } 13161000Sxc151355 13173147Sxc151355 ATH_UNLOCK(asc); 13183147Sxc151355 done: 13193147Sxc151355 /* 13203147Sxc151355 * Invoke the parent method to complete the work. 13213147Sxc151355 */ 13223147Sxc151355 error = asc->asc_newstate(ic, nstate, arg); 13233147Sxc151355 /* 13243147Sxc151355 * Finally, start any timers. 13253147Sxc151355 */ 13263147Sxc151355 if (nstate == IEEE80211_S_RUN) { 13273147Sxc151355 ieee80211_start_watchdog(ic, 1); 13283147Sxc151355 } else if ((nstate == IEEE80211_S_SCAN) && (ostate != nstate)) { 13293147Sxc151355 /* start ap/neighbor scan timer */ 13303147Sxc151355 ASSERT(asc->asc_scan_timer == 0); 13313147Sxc151355 asc->asc_scan_timer = timeout(ath_next_scan, (void *)asc, 13323147Sxc151355 drv_usectohz(ath_dwelltime * 1000)); 13333147Sxc151355 } 13341000Sxc151355 bad: 13351000Sxc151355 return (error); 13361000Sxc151355 } 13371000Sxc151355 13381000Sxc151355 /* 13391000Sxc151355 * Periodically recalibrate the PHY to account 13401000Sxc151355 * for temperature/environment changes. 13411000Sxc151355 */ 13421000Sxc151355 static void 13433147Sxc151355 ath_calibrate(ath_t *asc) 13441000Sxc151355 { 13451000Sxc151355 struct ath_hal *ah = asc->asc_ah; 13463147Sxc151355 HAL_BOOL iqcaldone; 13471000Sxc151355 13481000Sxc151355 asc->asc_stats.ast_per_cal++; 13491000Sxc151355 13501000Sxc151355 if (ATH_HAL_GETRFGAIN(ah) == HAL_RFGAIN_NEED_CHANGE) { 13511000Sxc151355 /* 13521000Sxc151355 * Rfgain is out of bounds, reset the chip 13531000Sxc151355 * to load new gain values. 13541000Sxc151355 */ 13551000Sxc151355 ATH_DEBUG((ATH_DBG_HAL, "ath: ath_calibrate(): " 13561000Sxc151355 "Need change RFgain\n")); 13571000Sxc151355 asc->asc_stats.ast_per_rfgain++; 13583147Sxc151355 (void) ath_reset(&asc->asc_isc); 13591000Sxc151355 } 13603147Sxc151355 if (!ATH_HAL_CALIBRATE(ah, &asc->asc_curchan, &iqcaldone)) { 13611000Sxc151355 ATH_DEBUG((ATH_DBG_HAL, "ath: ath_calibrate(): " 13621000Sxc151355 "calibration of channel %u failed\n", 13633147Sxc151355 asc->asc_curchan.channel)); 13641000Sxc151355 asc->asc_stats.ast_per_calfail++; 13651000Sxc151355 } 13661000Sxc151355 } 13671000Sxc151355 13683147Sxc151355 static void 13693147Sxc151355 ath_watchdog(void *arg) 13703147Sxc151355 { 13713147Sxc151355 ath_t *asc = arg; 13723147Sxc151355 ieee80211com_t *ic = &asc->asc_isc; 13733147Sxc151355 int ntimer = 0; 13743147Sxc151355 13753147Sxc151355 ATH_LOCK(asc); 13763147Sxc151355 ic->ic_watchdog_timer = 0; 13773147Sxc151355 if (!ATH_IS_RUNNING(asc)) { 13783147Sxc151355 ATH_UNLOCK(asc); 13793147Sxc151355 return; 13803147Sxc151355 } 13813147Sxc151355 13823147Sxc151355 if (ic->ic_state == IEEE80211_S_RUN) { 13833147Sxc151355 /* periodic recalibration */ 13843147Sxc151355 ath_calibrate(asc); 13853147Sxc151355 13863147Sxc151355 /* 13873147Sxc151355 * Start the background rate control thread if we 13883147Sxc151355 * are not configured to use a fixed xmit rate. 13893147Sxc151355 */ 13903147Sxc151355 if (ic->ic_fixed_rate == IEEE80211_FIXED_RATE_NONE) { 13913147Sxc151355 asc->asc_stats.ast_rate_calls ++; 13923147Sxc151355 if (ic->ic_opmode == IEEE80211_M_STA) 13933147Sxc151355 ath_rate_ctl(ic, ic->ic_bss); 13943147Sxc151355 else 13953147Sxc151355 ieee80211_iterate_nodes(&ic->ic_sta, 13963147Sxc151355 ath_rate_cb, asc); 13973147Sxc151355 } 13983147Sxc151355 13993147Sxc151355 ntimer = 1; 14003147Sxc151355 } 14013147Sxc151355 ATH_UNLOCK(asc); 14023147Sxc151355 14033147Sxc151355 ieee80211_watchdog(ic); 14043147Sxc151355 if (ntimer != 0) 14053147Sxc151355 ieee80211_start_watchdog(ic, ntimer); 14063147Sxc151355 } 14073147Sxc151355 14081000Sxc151355 static uint_t 14093147Sxc151355 ath_intr(caddr_t arg) 14101000Sxc151355 { 14113147Sxc151355 ath_t *asc = (ath_t *)arg; 14121000Sxc151355 struct ath_hal *ah = asc->asc_ah; 14131000Sxc151355 HAL_INT status; 14143147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 14153147Sxc151355 14163147Sxc151355 ATH_LOCK(asc); 14171000Sxc151355 14183147Sxc151355 if (!ATH_IS_RUNNING(asc)) { 14193147Sxc151355 /* 14203147Sxc151355 * The hardware is not ready/present, don't touch anything. 14213147Sxc151355 * Note this can happen early on if the IRQ is shared. 14223147Sxc151355 */ 14233147Sxc151355 ATH_UNLOCK(asc); 14243147Sxc151355 return (DDI_INTR_UNCLAIMED); 14253147Sxc151355 } 14261000Sxc151355 14271000Sxc151355 if (!ATH_HAL_INTRPEND(ah)) { /* shared irq, not for us */ 14283147Sxc151355 ATH_UNLOCK(asc); 14291000Sxc151355 return (DDI_INTR_UNCLAIMED); 14301000Sxc151355 } 14311000Sxc151355 14321000Sxc151355 ATH_HAL_GETISR(ah, &status); 14331000Sxc151355 status &= asc->asc_imask; 14341000Sxc151355 if (status & HAL_INT_FATAL) { 14351000Sxc151355 asc->asc_stats.ast_hardware++; 14361000Sxc151355 goto reset; 14371000Sxc151355 } else if (status & HAL_INT_RXORN) { 14381000Sxc151355 asc->asc_stats.ast_rxorn++; 14391000Sxc151355 goto reset; 14401000Sxc151355 } else { 14411000Sxc151355 if (status & HAL_INT_RXEOL) { 14421000Sxc151355 asc->asc_stats.ast_rxeol++; 14431000Sxc151355 asc->asc_rxlink = NULL; 14441000Sxc151355 } 14451000Sxc151355 if (status & HAL_INT_TXURN) { 14461000Sxc151355 asc->asc_stats.ast_txurn++; 14471000Sxc151355 ATH_HAL_UPDATETXTRIGLEVEL(ah, AH_TRUE); 14481000Sxc151355 } 14493147Sxc151355 14501000Sxc151355 if (status & HAL_INT_RX) { 14511000Sxc151355 asc->asc_rx_pend = 1; 14521000Sxc151355 ddi_trigger_softintr(asc->asc_softint_id); 14531000Sxc151355 } 14541000Sxc151355 if (status & HAL_INT_TX) { 14551000Sxc151355 ath_tx_handler(asc); 14561000Sxc151355 } 14573147Sxc151355 ATH_UNLOCK(asc); 14581000Sxc151355 14591000Sxc151355 if (status & HAL_INT_SWBA) { 14601000Sxc151355 /* This will occur only in Host-AP or Ad-Hoc mode */ 14611000Sxc151355 return (DDI_INTR_CLAIMED); 14621000Sxc151355 } 14631000Sxc151355 if (status & HAL_INT_BMISS) { 14643147Sxc151355 if (ic->ic_state == IEEE80211_S_RUN) { 14653147Sxc151355 (void) ieee80211_new_state(ic, 14661000Sxc151355 IEEE80211_S_ASSOC, -1); 14671000Sxc151355 } 14681000Sxc151355 } 14691000Sxc151355 } 14701000Sxc151355 14711000Sxc151355 return (DDI_INTR_CLAIMED); 14721000Sxc151355 reset: 14733147Sxc151355 (void) ath_reset(ic); 14743147Sxc151355 ATH_UNLOCK(asc); 14751000Sxc151355 return (DDI_INTR_CLAIMED); 14761000Sxc151355 } 14771000Sxc151355 14781000Sxc151355 static uint_t 14791000Sxc151355 ath_softint_handler(caddr_t data) 14801000Sxc151355 { 14811000Sxc151355 ath_t *asc = (ath_t *)data; 14821000Sxc151355 14831000Sxc151355 /* 14841000Sxc151355 * Check if the soft interrupt is triggered by another 14851000Sxc151355 * driver at the same level. 14861000Sxc151355 */ 14873147Sxc151355 ATH_LOCK(asc); 14881000Sxc151355 if (asc->asc_rx_pend) { /* Soft interrupt for this driver */ 14891000Sxc151355 asc->asc_rx_pend = 0; 14903147Sxc151355 ATH_UNLOCK(asc); 14913147Sxc151355 ath_rx_handler(asc); 14921000Sxc151355 return (DDI_INTR_CLAIMED); 14931000Sxc151355 } 14943147Sxc151355 ATH_UNLOCK(asc); 14951000Sxc151355 return (DDI_INTR_UNCLAIMED); 14961000Sxc151355 } 14971000Sxc151355 14981000Sxc151355 /* 14991000Sxc151355 * following are gld callback routine 15001000Sxc151355 * ath_gld_send, ath_gld_ioctl, ath_gld_gstat 15011000Sxc151355 * are listed in other corresponding sections. 15021000Sxc151355 * reset the hardware w/o losing operational state. this is 15031000Sxc151355 * basically a more efficient way of doing ath_gld_stop, ath_gld_start, 15041000Sxc151355 * followed by state transitions to the current 802.11 15051000Sxc151355 * operational state. used to recover from errors rx overrun 15061000Sxc151355 * and to reset the hardware when rf gain settings must be reset. 15071000Sxc151355 */ 15081000Sxc151355 15093147Sxc151355 static void 15103147Sxc151355 ath_stop_locked(ath_t *asc) 15111000Sxc151355 { 15123147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 15133147Sxc151355 struct ath_hal *ah = asc->asc_ah; 15141000Sxc151355 15153147Sxc151355 ATH_LOCK_ASSERT(asc); 15163147Sxc151355 /* 15173147Sxc151355 * Shutdown the hardware and driver: 15183147Sxc151355 * reset 802.11 state machine 15193147Sxc151355 * turn off timers 15203147Sxc151355 * disable interrupts 15213147Sxc151355 * turn off the radio 15223147Sxc151355 * clear transmit machinery 15233147Sxc151355 * clear receive machinery 15243147Sxc151355 * drain and release tx queues 15253147Sxc151355 * reclaim beacon resources 15263147Sxc151355 * power down hardware 15273147Sxc151355 * 15283147Sxc151355 * Note that some of this work is not possible if the 15293147Sxc151355 * hardware is gone (invalid). 15303147Sxc151355 */ 15313147Sxc151355 ATH_UNLOCK(asc); 15323147Sxc151355 ieee80211_new_state(ic, IEEE80211_S_INIT, -1); 15333147Sxc151355 ieee80211_stop_watchdog(ic); 15343147Sxc151355 ATH_LOCK(asc); 15353147Sxc151355 ATH_HAL_INTRSET(ah, 0); 15363147Sxc151355 ath_draintxq(asc); 15373147Sxc151355 if (ATH_IS_RUNNING(asc)) { 15383147Sxc151355 ath_stoprecv(asc); 15393147Sxc151355 ATH_HAL_PHYDISABLE(ah); 15403147Sxc151355 } else { 15413147Sxc151355 asc->asc_rxlink = NULL; 15423147Sxc151355 } 15431000Sxc151355 } 15441000Sxc151355 15453147Sxc151355 static void 15463147Sxc151355 ath_m_stop(void *arg) 15471000Sxc151355 { 15483147Sxc151355 ath_t *asc = arg; 15491000Sxc151355 struct ath_hal *ah = asc->asc_ah; 15501000Sxc151355 15513147Sxc151355 ATH_LOCK(asc); 15523147Sxc151355 ath_stop_locked(asc); 15533147Sxc151355 ATH_HAL_SETPOWER(ah, HAL_PM_AWAKE); 15541000Sxc151355 asc->asc_invalid = 1; 15553147Sxc151355 ATH_UNLOCK(asc); 15561000Sxc151355 } 15571000Sxc151355 15581000Sxc151355 int 15593147Sxc151355 ath_m_start(void *arg) 15601000Sxc151355 { 15613147Sxc151355 ath_t *asc = arg; 15623147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 15631000Sxc151355 struct ath_hal *ah = asc->asc_ah; 15641000Sxc151355 HAL_STATUS status; 15651000Sxc151355 15663147Sxc151355 ATH_LOCK(asc); 15671000Sxc151355 /* 15681000Sxc151355 * Stop anything previously setup. This is safe 15691000Sxc151355 * whether this is the first time through or not. 15701000Sxc151355 */ 15713147Sxc151355 ath_stop_locked(asc); 15721000Sxc151355 15731000Sxc151355 /* 15741000Sxc151355 * The basic interface to setting the hardware in a good 15751000Sxc151355 * state is ``reset''. On return the hardware is known to 15761000Sxc151355 * be powered up and with interrupts disabled. This must 15771000Sxc151355 * be followed by initialization of the appropriate bits 15781000Sxc151355 * and then setup of the interrupt mask. 15791000Sxc151355 */ 15803147Sxc151355 asc->asc_curchan.channel = ic->ic_curchan->ich_freq; 15813147Sxc151355 asc->asc_curchan.channelFlags = ath_chan2flags(ic, ic->ic_curchan); 15823147Sxc151355 if (!ATH_HAL_RESET(ah, (HAL_OPMODE)ic->ic_opmode, 15833147Sxc151355 &asc->asc_curchan, AH_FALSE, &status)) { 15843147Sxc151355 ATH_DEBUG((ATH_DBG_HAL, "ath: ath_m_start(): " 15853147Sxc151355 "reset hardware failed, hal status %u\n", status)); 15863147Sxc151355 ATH_UNLOCK(asc); 15873147Sxc151355 return (ENOTACTIVE); 15881000Sxc151355 } 15891000Sxc151355 15903147Sxc151355 (void) ath_startrecv(asc); 15911000Sxc151355 15921000Sxc151355 /* 15931000Sxc151355 * Enable interrupts. 15941000Sxc151355 */ 15951000Sxc151355 asc->asc_imask = HAL_INT_RX | HAL_INT_TX 15961000Sxc151355 | HAL_INT_RXEOL | HAL_INT_RXORN 15971000Sxc151355 | HAL_INT_FATAL | HAL_INT_GLOBAL; 15981000Sxc151355 ATH_HAL_INTRSET(ah, asc->asc_imask); 15991000Sxc151355 16003147Sxc151355 ic->ic_state = IEEE80211_S_INIT; 16011000Sxc151355 16021000Sxc151355 /* 16031000Sxc151355 * The hardware should be ready to go now so it's safe 16041000Sxc151355 * to kick the 802.11 state machine as it's likely to 16051000Sxc151355 * immediately call back to us to send mgmt frames. 16061000Sxc151355 */ 16073147Sxc151355 ath_chan_change(asc, ic->ic_curchan); 16081000Sxc151355 asc->asc_invalid = 0; 16093147Sxc151355 ATH_UNLOCK(asc); 16103147Sxc151355 return (0); 16111000Sxc151355 } 16121000Sxc151355 16131000Sxc151355 16143147Sxc151355 static int 16153147Sxc151355 ath_m_unicst(void *arg, const uint8_t *macaddr) 16161000Sxc151355 { 16173147Sxc151355 ath_t *asc = arg; 16181000Sxc151355 struct ath_hal *ah = asc->asc_ah; 16191000Sxc151355 16201000Sxc151355 ATH_DEBUG((ATH_DBG_GLD, "ath: ath_gld_saddr(): " 16211000Sxc151355 "%.2x:%.2x:%.2x:%.2x:%.2x:%.2x\n", 16221000Sxc151355 macaddr[0], macaddr[1], macaddr[2], 16231000Sxc151355 macaddr[3], macaddr[4], macaddr[5])); 16241000Sxc151355 16253147Sxc151355 ATH_LOCK(asc); 16263147Sxc151355 IEEE80211_ADDR_COPY(asc->asc_isc.ic_macaddr, macaddr); 16273147Sxc151355 ATH_HAL_SETMAC(ah, asc->asc_isc.ic_macaddr); 16281000Sxc151355 16293147Sxc151355 (void) ath_reset(&asc->asc_isc); 16303147Sxc151355 ATH_UNLOCK(asc); 16313147Sxc151355 return (0); 16321000Sxc151355 } 16331000Sxc151355 16341000Sxc151355 static int 16353147Sxc151355 ath_m_promisc(void *arg, boolean_t on) 16361000Sxc151355 { 16373147Sxc151355 ath_t *asc = arg; 16381000Sxc151355 struct ath_hal *ah = asc->asc_ah; 16391000Sxc151355 uint32_t rfilt; 16401000Sxc151355 16413147Sxc151355 ATH_LOCK(asc); 16421000Sxc151355 rfilt = ATH_HAL_GETRXFILTER(ah); 16433147Sxc151355 if (on) 16443147Sxc151355 rfilt |= HAL_RX_FILTER_PROM; 16453147Sxc151355 else 16461000Sxc151355 rfilt &= ~HAL_RX_FILTER_PROM; 16473147Sxc151355 ATH_HAL_SETRXFILTER(ah, rfilt); 16483147Sxc151355 ATH_UNLOCK(asc); 16491000Sxc151355 16503147Sxc151355 return (0); 16511000Sxc151355 } 16521000Sxc151355 16531000Sxc151355 static int 16543147Sxc151355 ath_m_multicst(void *arg, boolean_t add, const uint8_t *mca) 16551000Sxc151355 { 16563147Sxc151355 ath_t *asc = arg; 16573147Sxc151355 struct ath_hal *ah = asc->asc_ah; 16581000Sxc151355 uint32_t mfilt[2], val, rfilt; 16591000Sxc151355 uint8_t pos; 16601000Sxc151355 16613147Sxc151355 ATH_LOCK(asc); 16621000Sxc151355 rfilt = ATH_HAL_GETRXFILTER(ah); 16631000Sxc151355 16641000Sxc151355 /* disable multicast */ 16653147Sxc151355 if (!add) { 16661000Sxc151355 ATH_HAL_SETRXFILTER(ah, rfilt & (~HAL_RX_FILTER_MCAST)); 16673147Sxc151355 ATH_UNLOCK(asc); 16683147Sxc151355 return (0); 16691000Sxc151355 } 16701000Sxc151355 16711000Sxc151355 /* enable multicast */ 16721000Sxc151355 ATH_HAL_SETRXFILTER(ah, rfilt | HAL_RX_FILTER_MCAST); 16731000Sxc151355 16741000Sxc151355 mfilt[0] = mfilt[1] = 0; 16751000Sxc151355 16761000Sxc151355 /* calculate XOR of eight 6bit values */ 16771000Sxc151355 val = ATH_LE_READ_4(mca + 0); 16781000Sxc151355 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val; 16791000Sxc151355 val = ATH_LE_READ_4(mca + 3); 16801000Sxc151355 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val; 16811000Sxc151355 pos &= 0x3f; 16821000Sxc151355 mfilt[pos / 32] |= (1 << (pos % 32)); 16831000Sxc151355 ATH_HAL_SETMCASTFILTER(ah, mfilt[0], mfilt[1]); 16841000Sxc151355 16853147Sxc151355 ATH_UNLOCK(asc); 16863147Sxc151355 return (0); 16871000Sxc151355 } 16881000Sxc151355 16891000Sxc151355 static void 16903147Sxc151355 ath_m_ioctl(void *arg, queue_t *wq, mblk_t *mp) 16911000Sxc151355 { 16923147Sxc151355 ath_t *asc = arg; 16933147Sxc151355 int32_t err; 16941000Sxc151355 16953147Sxc151355 err = ieee80211_ioctl(&asc->asc_isc, wq, mp); 16963147Sxc151355 ATH_LOCK(asc); 16973147Sxc151355 if (err == ENETRESET) { 16983147Sxc151355 if (ATH_IS_RUNNING(asc)) { 16993147Sxc151355 ATH_UNLOCK(asc); 17003147Sxc151355 (void) ath_m_start(asc); 17013147Sxc151355 (void) ieee80211_new_state(&asc->asc_isc, 17023147Sxc151355 IEEE80211_S_SCAN, -1); 17033147Sxc151355 ATH_LOCK(asc); 17043147Sxc151355 } 17051000Sxc151355 } 17063147Sxc151355 ATH_UNLOCK(asc); 17071000Sxc151355 } 17081000Sxc151355 17091000Sxc151355 static int 17103147Sxc151355 ath_m_stat(void *arg, uint_t stat, uint64_t *val) 17111000Sxc151355 { 17123147Sxc151355 ath_t *asc = arg; 17133147Sxc151355 ieee80211com_t *ic = (ieee80211com_t *)asc; 17143147Sxc151355 struct ieee80211_node *in = ic->ic_bss; 17151000Sxc151355 struct ieee80211_rateset *rs = &in->in_rates; 17161000Sxc151355 17173147Sxc151355 ATH_LOCK(asc); 17183147Sxc151355 switch (stat) { 17193147Sxc151355 case MAC_STAT_IFSPEED: 17203147Sxc151355 *val = (rs->ir_rates[in->in_txrate] & IEEE80211_RATE_VAL) / 2 * 17213147Sxc151355 1000000ull; 17223147Sxc151355 break; 17233147Sxc151355 case MAC_STAT_NOXMTBUF: 17243147Sxc151355 *val = asc->asc_stats.ast_tx_nobuf + 17253147Sxc151355 asc->asc_stats.ast_tx_nobufmgt; 17263147Sxc151355 break; 17273147Sxc151355 case MAC_STAT_IERRORS: 17283147Sxc151355 *val = asc->asc_stats.ast_rx_tooshort; 17293147Sxc151355 break; 17303147Sxc151355 case MAC_STAT_RBYTES: 17313147Sxc151355 *val = ic->ic_stats.is_rx_bytes; 17323147Sxc151355 break; 17333147Sxc151355 case MAC_STAT_IPACKETS: 17343147Sxc151355 *val = ic->ic_stats.is_rx_frags; 17353147Sxc151355 break; 17363147Sxc151355 case MAC_STAT_OBYTES: 17373147Sxc151355 *val = ic->ic_stats.is_tx_bytes; 17383147Sxc151355 break; 17393147Sxc151355 case MAC_STAT_OPACKETS: 17403147Sxc151355 *val = ic->ic_stats.is_tx_frags; 17413147Sxc151355 break; 1742*3631Sxh158540 case MAC_STAT_OERRORS: 17433147Sxc151355 case WIFI_STAT_TX_FAILED: 17443147Sxc151355 *val = asc->asc_stats.ast_tx_fifoerr + 1745*3631Sxh158540 asc->asc_stats.ast_tx_xretries + 1746*3631Sxh158540 asc->asc_stats.ast_tx_discard; 17473147Sxc151355 break; 17483147Sxc151355 case WIFI_STAT_TX_RETRANS: 17493147Sxc151355 *val = asc->asc_stats.ast_tx_xretries; 17503147Sxc151355 break; 17513147Sxc151355 case WIFI_STAT_FCS_ERRORS: 17523147Sxc151355 *val = asc->asc_stats.ast_rx_crcerr; 17533147Sxc151355 break; 17543147Sxc151355 case WIFI_STAT_WEP_ERRORS: 17553147Sxc151355 *val = asc->asc_stats.ast_rx_badcrypt; 17563147Sxc151355 break; 17573147Sxc151355 case WIFI_STAT_TX_FRAGS: 17583147Sxc151355 case WIFI_STAT_MCAST_TX: 17593147Sxc151355 case WIFI_STAT_RTS_SUCCESS: 17603147Sxc151355 case WIFI_STAT_RTS_FAILURE: 17613147Sxc151355 case WIFI_STAT_ACK_FAILURE: 17623147Sxc151355 case WIFI_STAT_RX_FRAGS: 17633147Sxc151355 case WIFI_STAT_MCAST_RX: 17643147Sxc151355 case WIFI_STAT_RX_DUPS: 17653147Sxc151355 ATH_UNLOCK(asc); 17663147Sxc151355 return (ieee80211_stat(ic, stat, val)); 17673147Sxc151355 default: 17683147Sxc151355 ATH_UNLOCK(asc); 17693147Sxc151355 return (ENOTSUP); 17703147Sxc151355 } 17713147Sxc151355 ATH_UNLOCK(asc); 17721000Sxc151355 17733147Sxc151355 return (0); 17741000Sxc151355 } 17751000Sxc151355 17761000Sxc151355 static int 17771000Sxc151355 ath_attach(dev_info_t *devinfo, ddi_attach_cmd_t cmd) 17781000Sxc151355 { 17791000Sxc151355 ath_t *asc; 17803147Sxc151355 ieee80211com_t *ic; 17811000Sxc151355 struct ath_hal *ah; 17821000Sxc151355 uint8_t csz; 17831000Sxc151355 HAL_STATUS status; 17841000Sxc151355 caddr_t regs; 17851000Sxc151355 uint32_t i, val; 17861000Sxc151355 uint16_t vendor_id, device_id, command; 17871000Sxc151355 const char *athname; 17881000Sxc151355 int32_t ath_countrycode = CTRY_DEFAULT; /* country code */ 17891000Sxc151355 int32_t err, ath_regdomain = 0; /* regulatory domain */ 17901000Sxc151355 char strbuf[32]; 17913147Sxc151355 int instance; 17923147Sxc151355 wifi_data_t wd = { 0 }; 17933147Sxc151355 mac_register_t *macp; 17941000Sxc151355 17953147Sxc151355 if (cmd != DDI_ATTACH) 17961000Sxc151355 return (DDI_FAILURE); 17971000Sxc151355 17983147Sxc151355 instance = ddi_get_instance(devinfo); 17993147Sxc151355 if (ddi_soft_state_zalloc(ath_soft_state_p, instance) != DDI_SUCCESS) { 18001000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18011000Sxc151355 "Unable to alloc softstate\n")); 18021000Sxc151355 return (DDI_FAILURE); 18031000Sxc151355 } 18041000Sxc151355 18051000Sxc151355 asc = ddi_get_soft_state(ath_soft_state_p, ddi_get_instance(devinfo)); 18063147Sxc151355 ic = (ieee80211com_t *)asc; 18071000Sxc151355 asc->asc_dev = devinfo; 18081000Sxc151355 18091000Sxc151355 mutex_init(&asc->asc_genlock, NULL, MUTEX_DRIVER, NULL); 18101000Sxc151355 mutex_init(&asc->asc_txbuflock, NULL, MUTEX_DRIVER, NULL); 18111000Sxc151355 mutex_init(&asc->asc_rxbuflock, NULL, MUTEX_DRIVER, NULL); 18123147Sxc151355 mutex_init(&asc->asc_resched_lock, NULL, MUTEX_DRIVER, NULL); 18131000Sxc151355 18141000Sxc151355 err = pci_config_setup(devinfo, &asc->asc_cfg_handle); 18151000Sxc151355 if (err != DDI_SUCCESS) { 18161000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18171000Sxc151355 "pci_config_setup() failed")); 18181000Sxc151355 goto attach_fail0; 18191000Sxc151355 } 18201000Sxc151355 18211000Sxc151355 csz = pci_config_get8(asc->asc_cfg_handle, PCI_CONF_CACHE_LINESZ); 18221000Sxc151355 asc->asc_cachelsz = csz << 2; 18231000Sxc151355 vendor_id = pci_config_get16(asc->asc_cfg_handle, PCI_CONF_VENID); 18241000Sxc151355 device_id = pci_config_get16(asc->asc_cfg_handle, PCI_CONF_DEVID); 18251000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): vendor 0x%x, " 18261000Sxc151355 "device id 0x%x, cache size %d\n", vendor_id, device_id, csz)); 18271000Sxc151355 18281000Sxc151355 athname = ath_hal_probe(vendor_id, device_id); 18291000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): athname: %s\n", 18301000Sxc151355 athname ? athname : "Atheros ???")); 18311000Sxc151355 18321000Sxc151355 /* 18331000Sxc151355 * Enable response to memory space accesses, 18341000Sxc151355 * and enabe bus master. 18351000Sxc151355 */ 18361000Sxc151355 command = PCI_COMM_MAE | PCI_COMM_ME; 18371000Sxc151355 pci_config_put16(asc->asc_cfg_handle, PCI_CONF_COMM, command); 18381000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18391000Sxc151355 "set command reg to 0x%x \n", command)); 18401000Sxc151355 18411000Sxc151355 pci_config_put8(asc->asc_cfg_handle, PCI_CONF_LATENCY_TIMER, 0xa8); 18421000Sxc151355 val = pci_config_get32(asc->asc_cfg_handle, 0x40); 18431000Sxc151355 if ((val & 0x0000ff00) != 0) 18441000Sxc151355 pci_config_put32(asc->asc_cfg_handle, 0x40, val & 0xffff00ff); 18451000Sxc151355 18461000Sxc151355 err = ddi_regs_map_setup(devinfo, 1, 18471000Sxc151355 ®s, 0, 0, &ath_reg_accattr, &asc->asc_io_handle); 18481000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18491000Sxc151355 "regs map1 = %x err=%d\n", regs, err)); 18501000Sxc151355 if (err != DDI_SUCCESS) { 18511000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18521000Sxc151355 "ddi_regs_map_setup() failed")); 18531000Sxc151355 goto attach_fail1; 18541000Sxc151355 } 18551000Sxc151355 18561000Sxc151355 ah = ath_hal_attach(device_id, asc, 0, regs, &status); 18571000Sxc151355 if (ah == NULL) { 18581000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18591000Sxc151355 "unable to attach hw; HAL status %u\n", status)); 18601000Sxc151355 goto attach_fail2; 18611000Sxc151355 } 18621000Sxc151355 ATH_HAL_INTRSET(ah, 0); 18631000Sxc151355 asc->asc_ah = ah; 18641000Sxc151355 18651000Sxc151355 if (ah->ah_abi != HAL_ABI_VERSION) { 18661000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18671000Sxc151355 "HAL ABI mismatch detected (0x%x != 0x%x)\n", 18681000Sxc151355 ah->ah_abi, HAL_ABI_VERSION)); 18691000Sxc151355 goto attach_fail3; 18701000Sxc151355 } 18711000Sxc151355 18721000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18731000Sxc151355 "HAL ABI version 0x%x\n", ah->ah_abi)); 18741000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18751000Sxc151355 "HAL mac version %d.%d, phy version %d.%d\n", 18761000Sxc151355 ah->ah_macVersion, ah->ah_macRev, 18771000Sxc151355 ah->ah_phyRev >> 4, ah->ah_phyRev & 0xf)); 18781000Sxc151355 if (ah->ah_analog5GhzRev) 18791000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18801000Sxc151355 "HAL 5ghz radio version %d.%d\n", 18811000Sxc151355 ah->ah_analog5GhzRev >> 4, 18821000Sxc151355 ah->ah_analog5GhzRev & 0xf)); 18831000Sxc151355 if (ah->ah_analog2GhzRev) 18841000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18851000Sxc151355 "HAL 2ghz radio version %d.%d\n", 18861000Sxc151355 ah->ah_analog2GhzRev >> 4, 18871000Sxc151355 ah->ah_analog2GhzRev & 0xf)); 18881000Sxc151355 18891000Sxc151355 /* 18901000Sxc151355 * Check if the MAC has multi-rate retry support. 18911000Sxc151355 * We do this by trying to setup a fake extended 18921000Sxc151355 * descriptor. MAC's that don't have support will 18931000Sxc151355 * return false w/o doing anything. MAC's that do 18941000Sxc151355 * support it will return true w/o doing anything. 18951000Sxc151355 */ 18961000Sxc151355 asc->asc_mrretry = ATH_HAL_SETUPXTXDESC(ah, NULL, 0, 0, 0, 0, 0, 0); 18971000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 18981000Sxc151355 "multi rate retry support=%x\n", 18991000Sxc151355 asc->asc_mrretry)); 19001000Sxc151355 19011000Sxc151355 ATH_HAL_GETREGDOMAIN(ah, (uint32_t *)&ath_regdomain); 19021000Sxc151355 ATH_HAL_GETCOUNTRYCODE(ah, &ath_countrycode); 19031000Sxc151355 /* 19041000Sxc151355 * Collect the channel list using the default country 19051000Sxc151355 * code and including outdoor channels. The 802.11 layer 19061000Sxc151355 * is resposible for filtering this list to a set of 19071000Sxc151355 * channels that it considers ok to use. 19081000Sxc151355 */ 19091000Sxc151355 asc->asc_have11g = 0; 19101000Sxc151355 19111000Sxc151355 /* enable outdoor use, enable extended channels */ 19121000Sxc151355 err = ath_getchannels(asc, ath_countrycode, AH_FALSE, AH_TRUE); 19131000Sxc151355 if (err != 0) 19141000Sxc151355 goto attach_fail3; 19151000Sxc151355 19161000Sxc151355 /* 19171000Sxc151355 * Setup rate tables for all potential media types. 19181000Sxc151355 */ 19191000Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_11A); 19201000Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_11B); 19211000Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_11G); 19223147Sxc151355 ath_rate_setup(asc, IEEE80211_MODE_TURBO_A); 19231000Sxc151355 19241000Sxc151355 /* Setup here so ath_rate_update is happy */ 19251000Sxc151355 ath_setcurmode(asc, IEEE80211_MODE_11A); 19261000Sxc151355 19271000Sxc151355 err = ath_desc_alloc(devinfo, asc); 19281000Sxc151355 if (err != DDI_SUCCESS) { 19291000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 19301000Sxc151355 "failed to allocate descriptors: %d\n", err)); 19311000Sxc151355 goto attach_fail3; 19321000Sxc151355 } 19331000Sxc151355 19341000Sxc151355 /* Setup transmit queues in the HAL */ 19351000Sxc151355 if (ath_txq_setup(asc)) 19361000Sxc151355 goto attach_fail4; 19371000Sxc151355 19383147Sxc151355 ATH_HAL_GETMAC(ah, ic->ic_macaddr); 19391000Sxc151355 19403147Sxc151355 /* 19413147Sxc151355 * Initialize pointers to device specific functions which 19423147Sxc151355 * will be used by the generic layer. 19433147Sxc151355 */ 19441000Sxc151355 /* 11g support is identified when we fetch the channel set */ 19451000Sxc151355 if (asc->asc_have11g) 19463147Sxc151355 ic->ic_caps |= IEEE80211_C_SHPREAMBLE; 19473147Sxc151355 /* 19483147Sxc151355 * Query the hal to figure out h/w crypto support. 19493147Sxc151355 */ 19503147Sxc151355 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_WEP)) 19513147Sxc151355 ic->ic_caps |= IEEE80211_C_WEP; 19523147Sxc151355 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_AES_OCB)) 19533147Sxc151355 ic->ic_caps |= IEEE80211_C_AES; 19543147Sxc151355 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_AES_CCM)) 19553147Sxc151355 ic->ic_caps |= IEEE80211_C_AES_CCM; 19563147Sxc151355 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_CKIP)) { 19573147Sxc151355 ic->ic_caps |= IEEE80211_C_CKIP; 19583147Sxc151355 /* 19593147Sxc151355 * Check if h/w does the MIC and/or whether the 19603147Sxc151355 * separate key cache entries are required to 19613147Sxc151355 * handle both tx+rx MIC keys. 19623147Sxc151355 */ 19633147Sxc151355 if (ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_MIC)) 19643147Sxc151355 ic->ic_caps |= IEEE80211_C_TKIPMIC; 19653147Sxc151355 if (ATH_HAL_TKIPSPLIT(ah)) 19663147Sxc151355 asc->asc_splitmic = 1; 19673147Sxc151355 } 19683147Sxc151355 asc->asc_hasclrkey = ATH_HAL_CIPHERSUPPORTED(ah, HAL_CIPHER_CLR); 19693147Sxc151355 ic->ic_phytype = IEEE80211_T_OFDM; 19703147Sxc151355 ic->ic_opmode = IEEE80211_M_STA; 19713147Sxc151355 ic->ic_state = IEEE80211_S_INIT; 19723147Sxc151355 ic->ic_maxrssi = ATH_MAX_RSSI; 19733147Sxc151355 ic->ic_set_shortslot = ath_set_shortslot; 19743147Sxc151355 ic->ic_xmit = ath_xmit; 19753147Sxc151355 ieee80211_attach(ic); 19761000Sxc151355 19773147Sxc151355 /* Override 80211 default routines */ 19783147Sxc151355 ic->ic_reset = ath_reset; 19793147Sxc151355 asc->asc_newstate = ic->ic_newstate; 19803147Sxc151355 ic->ic_newstate = ath_newstate; 19813147Sxc151355 ic->ic_watchdog = ath_watchdog; 19823147Sxc151355 ic->ic_node_alloc = ath_node_alloc; 19833147Sxc151355 ic->ic_node_free = ath_node_free; 19843147Sxc151355 ic->ic_crypto.cs_key_alloc = ath_key_alloc; 19853147Sxc151355 ic->ic_crypto.cs_key_delete = ath_key_delete; 19863147Sxc151355 ic->ic_crypto.cs_key_set = ath_key_set; 19873147Sxc151355 ieee80211_media_init(ic); 19881000Sxc151355 19891000Sxc151355 asc->asc_rx_pend = 0; 19901000Sxc151355 ATH_HAL_INTRSET(ah, 0); 19911000Sxc151355 err = ddi_add_softintr(devinfo, DDI_SOFTINT_LOW, 19921000Sxc151355 &asc->asc_softint_id, NULL, 0, ath_softint_handler, (caddr_t)asc); 19931000Sxc151355 if (err != DDI_SUCCESS) { 19941000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 19953147Sxc151355 "ddi_add_softintr() failed\n")); 19961000Sxc151355 goto attach_fail5; 19971000Sxc151355 } 19981000Sxc151355 19991000Sxc151355 if (ddi_get_iblock_cookie(devinfo, 0, &asc->asc_iblock) 20001000Sxc151355 != DDI_SUCCESS) { 20011000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20021000Sxc151355 "Can not get iblock cookie for INT\n")); 20031000Sxc151355 goto attach_fail6; 20041000Sxc151355 } 20051000Sxc151355 20063147Sxc151355 if (ddi_add_intr(devinfo, 0, NULL, NULL, ath_intr, 20073147Sxc151355 (caddr_t)asc) != DDI_SUCCESS) { 20081000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20091000Sxc151355 "Can not set intr for ATH driver\n")); 20101000Sxc151355 goto attach_fail6; 20111000Sxc151355 } 20123147Sxc151355 20133147Sxc151355 /* 20143147Sxc151355 * Provide initial settings for the WiFi plugin; whenever this 20153147Sxc151355 * information changes, we need to call mac_plugindata_update() 20163147Sxc151355 */ 20173147Sxc151355 wd.wd_opmode = ic->ic_opmode; 20183147Sxc151355 wd.wd_secalloc = WIFI_SEC_NONE; 20193147Sxc151355 IEEE80211_ADDR_COPY(wd.wd_bssid, ic->ic_bss->in_bssid); 20203147Sxc151355 20213147Sxc151355 if ((macp = mac_alloc(MAC_VERSION)) == NULL) { 20223147Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20233147Sxc151355 "MAC version mismatch\n")); 20243147Sxc151355 goto attach_fail7; 20253147Sxc151355 } 20261000Sxc151355 20273147Sxc151355 macp->m_type_ident = MAC_PLUGIN_IDENT_WIFI; 20283147Sxc151355 macp->m_driver = asc; 20293147Sxc151355 macp->m_dip = devinfo; 20303147Sxc151355 macp->m_src_addr = ic->ic_macaddr; 20313147Sxc151355 macp->m_callbacks = &ath_m_callbacks; 20323147Sxc151355 macp->m_min_sdu = 0; 20333147Sxc151355 macp->m_max_sdu = IEEE80211_MTU; 20343147Sxc151355 macp->m_pdata = &wd; 20353147Sxc151355 macp->m_pdata_size = sizeof (wd); 20363147Sxc151355 20373147Sxc151355 err = mac_register(macp, &ic->ic_mach); 20383147Sxc151355 mac_free(macp); 20393147Sxc151355 if (err != 0) { 20401000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "ath: ath_attach(): " 20413147Sxc151355 "mac_register err %x\n", err)); 20421000Sxc151355 goto attach_fail7; 20431000Sxc151355 } 20441000Sxc151355 20451000Sxc151355 /* Create minor node of type DDI_NT_NET_WIFI */ 20461000Sxc151355 (void) snprintf(strbuf, sizeof (strbuf), "%s%d", 20473147Sxc151355 ATH_NODENAME, instance); 20481000Sxc151355 err = ddi_create_minor_node(devinfo, strbuf, S_IFCHR, 20493147Sxc151355 instance + 1, DDI_NT_NET_WIFI, 0); 20501000Sxc151355 if (err != DDI_SUCCESS) 20511000Sxc151355 ATH_DEBUG((ATH_DBG_ATTACH, "WARN: ath: ath_attach(): " 20521000Sxc151355 "Create minor node failed - %d\n", err)); 20531000Sxc151355 20543147Sxc151355 mac_link_update(ic->ic_mach, LINK_STATE_DOWN); 20551000Sxc151355 asc->asc_invalid = 1; 20561000Sxc151355 return (DDI_SUCCESS); 20571000Sxc151355 attach_fail7: 20581000Sxc151355 ddi_remove_intr(devinfo, 0, asc->asc_iblock); 20591000Sxc151355 attach_fail6: 20601000Sxc151355 ddi_remove_softintr(asc->asc_softint_id); 20611000Sxc151355 attach_fail5: 20623147Sxc151355 (void) ieee80211_detach(ic); 20631000Sxc151355 attach_fail4: 20641000Sxc151355 ath_desc_free(asc); 20651000Sxc151355 attach_fail3: 20661000Sxc151355 ah->ah_detach(asc->asc_ah); 20671000Sxc151355 attach_fail2: 20681000Sxc151355 ddi_regs_map_free(&asc->asc_io_handle); 20691000Sxc151355 attach_fail1: 20701000Sxc151355 pci_config_teardown(&asc->asc_cfg_handle); 20711000Sxc151355 attach_fail0: 20721000Sxc151355 asc->asc_invalid = 1; 20731000Sxc151355 mutex_destroy(&asc->asc_txbuflock); 20741000Sxc151355 for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 20751000Sxc151355 if (ATH_TXQ_SETUP(asc, i)) { 20761000Sxc151355 struct ath_txq *txq = &asc->asc_txq[i]; 20771000Sxc151355 mutex_destroy(&txq->axq_lock); 20781000Sxc151355 } 20791000Sxc151355 } 20801000Sxc151355 mutex_destroy(&asc->asc_rxbuflock); 20811000Sxc151355 mutex_destroy(&asc->asc_genlock); 20823147Sxc151355 mutex_destroy(&asc->asc_resched_lock); 20833147Sxc151355 ddi_soft_state_free(ath_soft_state_p, instance); 20841000Sxc151355 20851000Sxc151355 return (DDI_FAILURE); 20861000Sxc151355 } 20871000Sxc151355 20881000Sxc151355 static int32_t 20891000Sxc151355 ath_detach(dev_info_t *devinfo, ddi_detach_cmd_t cmd) 20901000Sxc151355 { 20911000Sxc151355 ath_t *asc; 20921000Sxc151355 20931000Sxc151355 asc = ddi_get_soft_state(ath_soft_state_p, ddi_get_instance(devinfo)); 20941000Sxc151355 ASSERT(asc != NULL); 20951000Sxc151355 20963147Sxc151355 if (cmd != DDI_DETACH) 20971000Sxc151355 return (DDI_FAILURE); 20981000Sxc151355 20993147Sxc151355 ath_stop_scantimer(asc); 21001000Sxc151355 21011000Sxc151355 /* disable interrupts */ 21021000Sxc151355 ATH_HAL_INTRSET(asc->asc_ah, 0); 21031000Sxc151355 21043147Sxc151355 /* 21053147Sxc151355 * Unregister from the MAC layer subsystem 21063147Sxc151355 */ 21073147Sxc151355 if (mac_unregister(asc->asc_isc.ic_mach) != 0) 21083147Sxc151355 return (DDI_FAILURE); 21093147Sxc151355 21101000Sxc151355 /* free intterrupt resources */ 21111000Sxc151355 ddi_remove_intr(devinfo, 0, asc->asc_iblock); 21121000Sxc151355 ddi_remove_softintr(asc->asc_softint_id); 21131000Sxc151355 21143147Sxc151355 /* 21153147Sxc151355 * NB: the order of these is important: 21163147Sxc151355 * o call the 802.11 layer before detaching the hal to 21173147Sxc151355 * insure callbacks into the driver to delete global 21183147Sxc151355 * key cache entries can be handled 21193147Sxc151355 * o reclaim the tx queue data structures after calling 21203147Sxc151355 * the 802.11 layer as we'll get called back to reclaim 21213147Sxc151355 * node state and potentially want to use them 21223147Sxc151355 * o to cleanup the tx queues the hal is called, so detach 21233147Sxc151355 * it last 21243147Sxc151355 */ 21253147Sxc151355 ieee80211_detach(&asc->asc_isc); 21261000Sxc151355 ath_desc_free(asc); 21273147Sxc151355 ath_txq_cleanup(asc); 21281000Sxc151355 asc->asc_ah->ah_detach(asc->asc_ah); 21291000Sxc151355 21301000Sxc151355 /* free io handle */ 21311000Sxc151355 ddi_regs_map_free(&asc->asc_io_handle); 21321000Sxc151355 pci_config_teardown(&asc->asc_cfg_handle); 21331000Sxc151355 21341000Sxc151355 /* destroy locks */ 21351000Sxc151355 mutex_destroy(&asc->asc_rxbuflock); 21361000Sxc151355 mutex_destroy(&asc->asc_genlock); 21373147Sxc151355 mutex_destroy(&asc->asc_resched_lock); 21381000Sxc151355 21391000Sxc151355 ddi_remove_minor_node(devinfo, NULL); 21401000Sxc151355 ddi_soft_state_free(ath_soft_state_p, ddi_get_instance(devinfo)); 21411000Sxc151355 21421000Sxc151355 return (DDI_SUCCESS); 21431000Sxc151355 } 21441000Sxc151355 21453147Sxc151355 DDI_DEFINE_STREAM_OPS(ath_dev_ops, nulldev, nulldev, ath_attach, ath_detach, 21463147Sxc151355 nodev, NULL, D_MP, NULL); 21471000Sxc151355 21481000Sxc151355 static struct modldrv ath_modldrv = { 21491000Sxc151355 &mod_driverops, /* Type of module. This one is a driver */ 21503147Sxc151355 "ath driver 1.2/HAL 0.9.17.2", /* short description */ 21511000Sxc151355 &ath_dev_ops /* driver specific ops */ 21521000Sxc151355 }; 21531000Sxc151355 21541000Sxc151355 static struct modlinkage modlinkage = { 21551000Sxc151355 MODREV_1, (void *)&ath_modldrv, NULL 21561000Sxc151355 }; 21571000Sxc151355 21581000Sxc151355 21591000Sxc151355 int 21601000Sxc151355 _info(struct modinfo *modinfop) 21611000Sxc151355 { 21621000Sxc151355 return (mod_info(&modlinkage, modinfop)); 21631000Sxc151355 } 21641000Sxc151355 21651000Sxc151355 int 21661000Sxc151355 _init(void) 21671000Sxc151355 { 21681000Sxc151355 int status; 21691000Sxc151355 21701000Sxc151355 status = ddi_soft_state_init(&ath_soft_state_p, sizeof (ath_t), 1); 21711000Sxc151355 if (status != 0) 21721000Sxc151355 return (status); 21731000Sxc151355 21741000Sxc151355 mutex_init(&ath_loglock, NULL, MUTEX_DRIVER, NULL); 21753147Sxc151355 ath_halfix_init(); 21763147Sxc151355 mac_init_ops(&ath_dev_ops, "ath"); 21771000Sxc151355 status = mod_install(&modlinkage); 21781000Sxc151355 if (status != 0) { 21793147Sxc151355 mac_fini_ops(&ath_dev_ops); 21803147Sxc151355 ath_halfix_finit(); 21813147Sxc151355 mutex_destroy(&ath_loglock); 21821000Sxc151355 ddi_soft_state_fini(&ath_soft_state_p); 21831000Sxc151355 } 21841000Sxc151355 21851000Sxc151355 return (status); 21861000Sxc151355 } 21871000Sxc151355 21881000Sxc151355 int 21891000Sxc151355 _fini(void) 21901000Sxc151355 { 21911000Sxc151355 int status; 21921000Sxc151355 21931000Sxc151355 status = mod_remove(&modlinkage); 21941000Sxc151355 if (status == 0) { 21953147Sxc151355 mac_fini_ops(&ath_dev_ops); 21963147Sxc151355 ath_halfix_finit(); 21973147Sxc151355 mutex_destroy(&ath_loglock); 21981000Sxc151355 ddi_soft_state_fini(&ath_soft_state_p); 21991000Sxc151355 } 22001000Sxc151355 return (status); 22011000Sxc151355 } 2202