xref: /onnv-gate/usr/src/uts/common/io/arn/arn_mac.c (revision 9999:d5e89571de4e)
1*9999SWang.Lin@Sun.COM /*
2*9999SWang.Lin@Sun.COM  * Copyright 2009 Sun Microsystems, Inc.  All rights reserved.
3*9999SWang.Lin@Sun.COM  * Use is subject to license terms.
4*9999SWang.Lin@Sun.COM  */
5*9999SWang.Lin@Sun.COM 
6*9999SWang.Lin@Sun.COM /*
7*9999SWang.Lin@Sun.COM  * Copyright (c) 2008 Atheros Communications Inc.
8*9999SWang.Lin@Sun.COM  *
9*9999SWang.Lin@Sun.COM  * Permission to use, copy, modify, and/or distribute this software for any
10*9999SWang.Lin@Sun.COM  * purpose with or without fee is hereby granted, provided that the above
11*9999SWang.Lin@Sun.COM  * copyright notice and this permission notice appear in all copies.
12*9999SWang.Lin@Sun.COM  *
13*9999SWang.Lin@Sun.COM  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
14*9999SWang.Lin@Sun.COM  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
15*9999SWang.Lin@Sun.COM  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
16*9999SWang.Lin@Sun.COM  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
17*9999SWang.Lin@Sun.COM  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
18*9999SWang.Lin@Sun.COM  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
19*9999SWang.Lin@Sun.COM  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20*9999SWang.Lin@Sun.COM  */
21*9999SWang.Lin@Sun.COM 
22*9999SWang.Lin@Sun.COM #include <sys/ddi.h>
23*9999SWang.Lin@Sun.COM 
24*9999SWang.Lin@Sun.COM #include "arn_core.h"
25*9999SWang.Lin@Sun.COM #include "arn_hw.h"
26*9999SWang.Lin@Sun.COM #include "arn_reg.h"
27*9999SWang.Lin@Sun.COM #include "arn_phy.h"
28*9999SWang.Lin@Sun.COM 
29*9999SWang.Lin@Sun.COM /* ARGSUSED */
30*9999SWang.Lin@Sun.COM static void
ath9k_hw_set_txq_interrupts(struct ath_hal * ah,struct ath9k_tx_queue_info * qi)31*9999SWang.Lin@Sun.COM ath9k_hw_set_txq_interrupts(struct ath_hal *ah,
32*9999SWang.Lin@Sun.COM     struct ath9k_tx_queue_info *qi)
33*9999SWang.Lin@Sun.COM {
34*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
35*9999SWang.Lin@Sun.COM 
36*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_INTERRUPT,
37*9999SWang.Lin@Sun.COM 	    "%s: tx ok 0x%x err 0x%x desc 0x%x eol 0x%x urn 0x%x\n",
38*9999SWang.Lin@Sun.COM 	    __func__, ahp->ah_txOkInterruptMask,
39*9999SWang.Lin@Sun.COM 	    ahp->ah_txErrInterruptMask, ahp->ah_txDescInterruptMask,
40*9999SWang.Lin@Sun.COM 	    ahp->ah_txEolInterruptMask, ahp->ah_txUrnInterruptMask));
41*9999SWang.Lin@Sun.COM 
42*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_IMR_S0,
43*9999SWang.Lin@Sun.COM 	    SM(ahp->ah_txOkInterruptMask, AR_IMR_S0_QCU_TXOK) |
44*9999SWang.Lin@Sun.COM 	    SM(ahp->ah_txDescInterruptMask, AR_IMR_S0_QCU_TXDESC));
45*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_IMR_S1,
46*9999SWang.Lin@Sun.COM 	    SM(ahp->ah_txErrInterruptMask, AR_IMR_S1_QCU_TXERR)|
47*9999SWang.Lin@Sun.COM 	    SM(ahp->ah_txEolInterruptMask, AR_IMR_S1_QCU_TXEOL));
48*9999SWang.Lin@Sun.COM 	REG_RMW_FIELD(ah, AR_IMR_S2,
49*9999SWang.Lin@Sun.COM 	    AR_IMR_S2_QCU_TXURN, ahp->ah_txUrnInterruptMask);
50*9999SWang.Lin@Sun.COM }
51*9999SWang.Lin@Sun.COM 
52*9999SWang.Lin@Sun.COM void
ath9k_hw_dmaRegDump(struct ath_hal * ah)53*9999SWang.Lin@Sun.COM ath9k_hw_dmaRegDump(struct ath_hal *ah)
54*9999SWang.Lin@Sun.COM {
55*9999SWang.Lin@Sun.COM 	uint32_t val[ATH9K_NUM_DMA_DEBUG_REGS];
56*9999SWang.Lin@Sun.COM 	int qcuOffset = 0, dcuOffset = 0;
57*9999SWang.Lin@Sun.COM 	uint32_t *qcuBase = &val[0], *dcuBase = &val[4];
58*9999SWang.Lin@Sun.COM 	int i;
59*9999SWang.Lin@Sun.COM 
60*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_MACMISC,
61*9999SWang.Lin@Sun.COM 	    ((AR_MACMISC_DMA_OBS_LINE_8 << AR_MACMISC_DMA_OBS_S) |
62*9999SWang.Lin@Sun.COM 	    (AR_MACMISC_MISC_OBS_BUS_1 <<
63*9999SWang.Lin@Sun.COM 	    AR_MACMISC_MISC_OBS_BUS_MSB_S)));
64*9999SWang.Lin@Sun.COM 
65*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO, "Raw DMA Debug values:\n"));
66*9999SWang.Lin@Sun.COM 
67*9999SWang.Lin@Sun.COM 	for (i = 0; i < ATH9K_NUM_DMA_DEBUG_REGS; i++) {
68*9999SWang.Lin@Sun.COM 		if (i % 4 == 0)
69*9999SWang.Lin@Sun.COM 			ARN_DBG((ARN_DBG_REG_IO, "\n"));
70*9999SWang.Lin@Sun.COM 
71*9999SWang.Lin@Sun.COM 		val[i] = REG_READ(ah, AR_DMADBG_0 + (i * sizeof (uint32_t)));
72*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_REG_IO, "%d: %08x ", i, val[i]));
73*9999SWang.Lin@Sun.COM 	}
74*9999SWang.Lin@Sun.COM 
75*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO, "\n\n"));
76*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
77*9999SWang.Lin@Sun.COM 	    "Num QCU: chain_st fsp_ok fsp_st DCU: chain_st\n"));
78*9999SWang.Lin@Sun.COM 
79*9999SWang.Lin@Sun.COM 	for (i = 0; i < ATH9K_NUM_QUEUES;
80*9999SWang.Lin@Sun.COM 	    i++, qcuOffset += 4, dcuOffset += 5) {
81*9999SWang.Lin@Sun.COM 		if (i == 8) {
82*9999SWang.Lin@Sun.COM 			qcuOffset = 0;
83*9999SWang.Lin@Sun.COM 			qcuBase++;
84*9999SWang.Lin@Sun.COM 		}
85*9999SWang.Lin@Sun.COM 
86*9999SWang.Lin@Sun.COM 		if (i == 6) {
87*9999SWang.Lin@Sun.COM 			dcuOffset = 0;
88*9999SWang.Lin@Sun.COM 			dcuBase++;
89*9999SWang.Lin@Sun.COM 		}
90*9999SWang.Lin@Sun.COM 
91*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_REG_IO,
92*9999SWang.Lin@Sun.COM 		    "%2d          %2x      %1x     %2x           %2x\n",
93*9999SWang.Lin@Sun.COM 		    i, (*qcuBase & (0x7 << qcuOffset)) >> qcuOffset,
94*9999SWang.Lin@Sun.COM 		    (*qcuBase & (0x8 << qcuOffset)) >> (qcuOffset + 3),
95*9999SWang.Lin@Sun.COM 		    val[2] & (0x7 << (i * 3)) >> (i * 3),
96*9999SWang.Lin@Sun.COM 		    (*dcuBase & (0x1f << dcuOffset)) >> dcuOffset));
97*9999SWang.Lin@Sun.COM 	}
98*9999SWang.Lin@Sun.COM 
99*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO, "\n"));
100*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
101*9999SWang.Lin@Sun.COM 	    "qcu_stitch state:   %2x    qcu_fetch state:        %2x\n",
102*9999SWang.Lin@Sun.COM 	    (val[3] & 0x003c0000) >> 18, (val[3] & 0x03c00000) >> 22));
103*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
104*9999SWang.Lin@Sun.COM 	    "qcu_complete state: %2x    dcu_complete state:     %2x\n",
105*9999SWang.Lin@Sun.COM 	    (val[3] & 0x1c000000) >> 26, (val[6] & 0x3)));
106*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
107*9999SWang.Lin@Sun.COM 	    "dcu_arb state:      %2x    dcu_fp state:           %2x\n",
108*9999SWang.Lin@Sun.COM 	    (val[5] & 0x06000000) >> 25, (val[5] & 0x38000000) >> 27));
109*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
110*9999SWang.Lin@Sun.COM 	    "chan_idle_dur:     %3d    chan_idle_dur_valid:     %1d\n",
111*9999SWang.Lin@Sun.COM 	    (val[6] & 0x000003fc) >> 2, (val[6] & 0x00000400) >> 10));
112*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
113*9999SWang.Lin@Sun.COM 	    "txfifo_valid_0:      %1d    txfifo_valid_1:          %1d\n",
114*9999SWang.Lin@Sun.COM 	    (val[6] & 0x00000800) >> 11, (val[6] & 0x00001000) >> 12));
115*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
116*9999SWang.Lin@Sun.COM 	    "txfifo_dcu_num_0:   %2d    txfifo_dcu_num_1:       %2d\n",
117*9999SWang.Lin@Sun.COM 	    (val[6] & 0x0001e000) >> 13, (val[6] & 0x001e0000) >> 17));
118*9999SWang.Lin@Sun.COM 
119*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO, "pcu observe 0x%x \n",
120*9999SWang.Lin@Sun.COM 	    REG_READ(ah, AR_OBS_BUS_1)));
121*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_REG_IO,
122*9999SWang.Lin@Sun.COM 	    "AR_CR 0x%x \n", REG_READ(ah, AR_CR)));
123*9999SWang.Lin@Sun.COM }
124*9999SWang.Lin@Sun.COM 
125*9999SWang.Lin@Sun.COM uint32_t
ath9k_hw_gettxbuf(struct ath_hal * ah,uint32_t q)126*9999SWang.Lin@Sun.COM ath9k_hw_gettxbuf(struct ath_hal *ah, uint32_t q)
127*9999SWang.Lin@Sun.COM {
128*9999SWang.Lin@Sun.COM 	return (REG_READ(ah, AR_QTXDP(q)));
129*9999SWang.Lin@Sun.COM }
130*9999SWang.Lin@Sun.COM 
131*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_puttxbuf(struct ath_hal * ah,uint32_t q,uint32_t txdp)132*9999SWang.Lin@Sun.COM ath9k_hw_puttxbuf(struct ath_hal *ah, uint32_t q, uint32_t txdp)
133*9999SWang.Lin@Sun.COM {
134*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_QTXDP(q), txdp);
135*9999SWang.Lin@Sun.COM 
136*9999SWang.Lin@Sun.COM 	return (B_TRUE);
137*9999SWang.Lin@Sun.COM }
138*9999SWang.Lin@Sun.COM 
139*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_txstart(struct ath_hal * ah,uint32_t q)140*9999SWang.Lin@Sun.COM ath9k_hw_txstart(struct ath_hal *ah, uint32_t q)
141*9999SWang.Lin@Sun.COM {
142*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_XMIT, "arn: ath9k_hw_txstart(): "
143*9999SWang.Lin@Sun.COM 	    "tramist queue is %u\n", q));
144*9999SWang.Lin@Sun.COM 
145*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_Q_TXE, 1 << q);
146*9999SWang.Lin@Sun.COM 
147*9999SWang.Lin@Sun.COM 	return (B_TRUE);
148*9999SWang.Lin@Sun.COM }
149*9999SWang.Lin@Sun.COM 
150*9999SWang.Lin@Sun.COM uint32_t
ath9k_hw_numtxpending(struct ath_hal * ah,uint32_t q)151*9999SWang.Lin@Sun.COM ath9k_hw_numtxpending(struct ath_hal *ah, uint32_t q)
152*9999SWang.Lin@Sun.COM {
153*9999SWang.Lin@Sun.COM 	uint32_t npend;
154*9999SWang.Lin@Sun.COM 
155*9999SWang.Lin@Sun.COM 	npend = REG_READ(ah, AR_QSTS(q)) & AR_Q_STS_PEND_FR_CNT;
156*9999SWang.Lin@Sun.COM 	if (npend == 0) {
157*9999SWang.Lin@Sun.COM 
158*9999SWang.Lin@Sun.COM 		if (REG_READ(ah, AR_Q_TXE) & (1 << q))
159*9999SWang.Lin@Sun.COM 			npend = 1;
160*9999SWang.Lin@Sun.COM 	}
161*9999SWang.Lin@Sun.COM 
162*9999SWang.Lin@Sun.COM 	return (npend);
163*9999SWang.Lin@Sun.COM }
164*9999SWang.Lin@Sun.COM 
165*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_updatetxtriglevel(struct ath_hal * ah,boolean_t bIncTrigLevel)166*9999SWang.Lin@Sun.COM ath9k_hw_updatetxtriglevel(struct ath_hal *ah, boolean_t bIncTrigLevel)
167*9999SWang.Lin@Sun.COM {
168*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
169*9999SWang.Lin@Sun.COM 	uint32_t txcfg, curLevel, newLevel;
170*9999SWang.Lin@Sun.COM 	enum ath9k_int omask;
171*9999SWang.Lin@Sun.COM 
172*9999SWang.Lin@Sun.COM 	if (ah->ah_txTrigLevel >= MAX_TX_FIFO_THRESHOLD)
173*9999SWang.Lin@Sun.COM 		return (B_FALSE);
174*9999SWang.Lin@Sun.COM 
175*9999SWang.Lin@Sun.COM 	omask = ath9k_hw_set_interrupts(ah,
176*9999SWang.Lin@Sun.COM 	    ahp->ah_maskReg & ~ATH9K_INT_GLOBAL);
177*9999SWang.Lin@Sun.COM 
178*9999SWang.Lin@Sun.COM 	txcfg = REG_READ(ah, AR_TXCFG);
179*9999SWang.Lin@Sun.COM 	curLevel = MS(txcfg, AR_FTRIG);
180*9999SWang.Lin@Sun.COM 	newLevel = curLevel;
181*9999SWang.Lin@Sun.COM 	if (bIncTrigLevel) {
182*9999SWang.Lin@Sun.COM 		if (curLevel < MAX_TX_FIFO_THRESHOLD)
183*9999SWang.Lin@Sun.COM 			newLevel++;
184*9999SWang.Lin@Sun.COM 	} else if (curLevel > MIN_TX_FIFO_THRESHOLD)
185*9999SWang.Lin@Sun.COM 		newLevel--;
186*9999SWang.Lin@Sun.COM 	if (newLevel != curLevel)
187*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_TXCFG,
188*9999SWang.Lin@Sun.COM 		    (txcfg & ~AR_FTRIG) | SM(newLevel, AR_FTRIG));
189*9999SWang.Lin@Sun.COM 
190*9999SWang.Lin@Sun.COM 	(void) ath9k_hw_set_interrupts(ah, omask);
191*9999SWang.Lin@Sun.COM 
192*9999SWang.Lin@Sun.COM 	ah->ah_txTrigLevel = (uint16_t)newLevel; /* ??? */
193*9999SWang.Lin@Sun.COM 
194*9999SWang.Lin@Sun.COM 	return (newLevel != curLevel);
195*9999SWang.Lin@Sun.COM }
196*9999SWang.Lin@Sun.COM 
197*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_stoptxdma(struct ath_hal * ah,uint32_t q)198*9999SWang.Lin@Sun.COM ath9k_hw_stoptxdma(struct ath_hal *ah, uint32_t q)
199*9999SWang.Lin@Sun.COM {
200*9999SWang.Lin@Sun.COM 	uint32_t tsfLow, j, wait;
201*9999SWang.Lin@Sun.COM 
202*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_Q_TXD, 1 << q);
203*9999SWang.Lin@Sun.COM 
204*9999SWang.Lin@Sun.COM 	for (wait = 1000; wait != 0; wait--) {
205*9999SWang.Lin@Sun.COM 		if (ath9k_hw_numtxpending(ah, q) == 0)
206*9999SWang.Lin@Sun.COM 			break;
207*9999SWang.Lin@Sun.COM 		drv_usecwait(100);
208*9999SWang.Lin@Sun.COM 	}
209*9999SWang.Lin@Sun.COM 
210*9999SWang.Lin@Sun.COM 	if (ath9k_hw_numtxpending(ah, q)) {
211*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE,
212*9999SWang.Lin@Sun.COM 		    "%s: Num of pending TX Frames %d on Q %d\n",
213*9999SWang.Lin@Sun.COM 		    __func__, ath9k_hw_numtxpending(ah, q), q));
214*9999SWang.Lin@Sun.COM 
215*9999SWang.Lin@Sun.COM 		for (j = 0; j < 2; j++) {
216*9999SWang.Lin@Sun.COM 			tsfLow = REG_READ(ah, AR_TSF_L32);
217*9999SWang.Lin@Sun.COM 			REG_WRITE(ah, AR_QUIET2, SM(10, AR_QUIET2_QUIET_DUR));
218*9999SWang.Lin@Sun.COM 			REG_WRITE(ah, AR_QUIET_PERIOD, 100);
219*9999SWang.Lin@Sun.COM 			REG_WRITE(ah, AR_NEXT_QUIET_TIMER, tsfLow >> 10);
220*9999SWang.Lin@Sun.COM 			REG_SET_BIT(ah, AR_TIMER_MODE, AR_QUIET_TIMER_EN);
221*9999SWang.Lin@Sun.COM 
222*9999SWang.Lin@Sun.COM 			if ((REG_READ(ah, AR_TSF_L32) >> 10) == (tsfLow >> 10))
223*9999SWang.Lin@Sun.COM 				break;
224*9999SWang.Lin@Sun.COM 			ARN_DBG((ARN_DBG_QUEUE,
225*9999SWang.Lin@Sun.COM 			    "%s: TSF have moved while trying to set "
226*9999SWang.Lin@Sun.COM 			    "quiet time TSF: 0x%08x\n",
227*9999SWang.Lin@Sun.COM 			    __func__, tsfLow));
228*9999SWang.Lin@Sun.COM 		}
229*9999SWang.Lin@Sun.COM 
230*9999SWang.Lin@Sun.COM 		REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
231*9999SWang.Lin@Sun.COM 
232*9999SWang.Lin@Sun.COM 		drv_usecwait(200);
233*9999SWang.Lin@Sun.COM 		REG_CLR_BIT(ah, AR_TIMER_MODE, AR_QUIET_TIMER_EN);
234*9999SWang.Lin@Sun.COM 
235*9999SWang.Lin@Sun.COM 		wait = 1000;
236*9999SWang.Lin@Sun.COM 
237*9999SWang.Lin@Sun.COM 		while (ath9k_hw_numtxpending(ah, q)) {
238*9999SWang.Lin@Sun.COM 			if ((--wait) == 0) {
239*9999SWang.Lin@Sun.COM 				ARN_DBG((ARN_DBG_XMIT,
240*9999SWang.Lin@Sun.COM 				    "%s: Failed to stop Tx DMA in 100 "
241*9999SWang.Lin@Sun.COM 				    "msec after killing last frame\n",
242*9999SWang.Lin@Sun.COM 				    __func__));
243*9999SWang.Lin@Sun.COM 				break;
244*9999SWang.Lin@Sun.COM 			}
245*9999SWang.Lin@Sun.COM 			drv_usecwait(100);
246*9999SWang.Lin@Sun.COM 		}
247*9999SWang.Lin@Sun.COM 
248*9999SWang.Lin@Sun.COM 		REG_CLR_BIT(ah, AR_DIAG_SW, AR_DIAG_FORCE_CH_IDLE_HIGH);
249*9999SWang.Lin@Sun.COM 	}
250*9999SWang.Lin@Sun.COM 
251*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_Q_TXD, 0);
252*9999SWang.Lin@Sun.COM 
253*9999SWang.Lin@Sun.COM 	return (wait != 0);
254*9999SWang.Lin@Sun.COM }
255*9999SWang.Lin@Sun.COM 
256*9999SWang.Lin@Sun.COM /* ARGSUSED */
257*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_filltxdesc(struct ath_hal * ah,struct ath_desc * ds,uint32_t segLen,boolean_t firstSeg,boolean_t lastSeg,const struct ath_desc * ds0)258*9999SWang.Lin@Sun.COM ath9k_hw_filltxdesc(struct ath_hal *ah, struct ath_desc *ds,
259*9999SWang.Lin@Sun.COM     uint32_t segLen, boolean_t firstSeg,
260*9999SWang.Lin@Sun.COM     boolean_t lastSeg, const struct ath_desc *ds0)
261*9999SWang.Lin@Sun.COM {
262*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
263*9999SWang.Lin@Sun.COM 
264*9999SWang.Lin@Sun.COM 	if (firstSeg) {
265*9999SWang.Lin@Sun.COM 		ads->ds_ctl1 |= segLen | (lastSeg ? 0 : AR_TxMore);
266*9999SWang.Lin@Sun.COM 	} else if (lastSeg) {
267*9999SWang.Lin@Sun.COM 		ads->ds_ctl0 = 0;
268*9999SWang.Lin@Sun.COM 		ads->ds_ctl1 = segLen;
269*9999SWang.Lin@Sun.COM 		ads->ds_ctl2 = AR5416DESC_CONST(ds0)->ds_ctl2;
270*9999SWang.Lin@Sun.COM 		ads->ds_ctl3 = AR5416DESC_CONST(ds0)->ds_ctl3;
271*9999SWang.Lin@Sun.COM 	} else {
272*9999SWang.Lin@Sun.COM 		ads->ds_ctl0 = 0;
273*9999SWang.Lin@Sun.COM 		ads->ds_ctl1 = segLen | AR_TxMore;
274*9999SWang.Lin@Sun.COM 		ads->ds_ctl2 = 0;
275*9999SWang.Lin@Sun.COM 		ads->ds_ctl3 = 0;
276*9999SWang.Lin@Sun.COM 	}
277*9999SWang.Lin@Sun.COM 	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
278*9999SWang.Lin@Sun.COM 	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
279*9999SWang.Lin@Sun.COM 	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
280*9999SWang.Lin@Sun.COM 	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
281*9999SWang.Lin@Sun.COM 	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
282*9999SWang.Lin@Sun.COM 
283*9999SWang.Lin@Sun.COM 	return (B_TRUE);
284*9999SWang.Lin@Sun.COM }
285*9999SWang.Lin@Sun.COM 
286*9999SWang.Lin@Sun.COM /* ARGSUSED */
287*9999SWang.Lin@Sun.COM void
ath9k_hw_cleartxdesc(struct ath_hal * ah,struct ath_desc * ds)288*9999SWang.Lin@Sun.COM ath9k_hw_cleartxdesc(struct ath_hal *ah, struct ath_desc *ds)
289*9999SWang.Lin@Sun.COM {
290*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
291*9999SWang.Lin@Sun.COM 
292*9999SWang.Lin@Sun.COM 	ads->ds_txstatus0 = ads->ds_txstatus1 = 0;
293*9999SWang.Lin@Sun.COM 	ads->ds_txstatus2 = ads->ds_txstatus3 = 0;
294*9999SWang.Lin@Sun.COM 	ads->ds_txstatus4 = ads->ds_txstatus5 = 0;
295*9999SWang.Lin@Sun.COM 	ads->ds_txstatus6 = ads->ds_txstatus7 = 0;
296*9999SWang.Lin@Sun.COM 	ads->ds_txstatus8 = ads->ds_txstatus9 = 0;
297*9999SWang.Lin@Sun.COM }
298*9999SWang.Lin@Sun.COM 
299*9999SWang.Lin@Sun.COM int
ath9k_hw_txprocdesc(struct ath_hal * ah,struct ath_desc * ds)300*9999SWang.Lin@Sun.COM ath9k_hw_txprocdesc(struct ath_hal *ah, struct ath_desc *ds)
301*9999SWang.Lin@Sun.COM {
302*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
303*9999SWang.Lin@Sun.COM 
304*9999SWang.Lin@Sun.COM 	if ((ads->ds_txstatus9 & AR_TxDone) == 0)
305*9999SWang.Lin@Sun.COM 		return (EINPROGRESS);
306*9999SWang.Lin@Sun.COM 
307*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_seqnum = MS(ads->ds_txstatus9, AR_SeqNum);
308*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_tstamp = ads->AR_SendTimestamp;
309*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_status = 0;
310*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_flags = 0;
311*9999SWang.Lin@Sun.COM 
312*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus1 & AR_ExcessiveRetries) {
313*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_INTERRUPT, "arn: ATH9K_TXERR_XRETRY\n"));
314*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_status |= ATH9K_TXERR_XRETRY;
315*9999SWang.Lin@Sun.COM 	}
316*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus1 & AR_Filtered) {
317*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_INTERRUPT, "arn: AR_Filtered\n"));
318*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_status |= ATH9K_TXERR_FILT;
319*9999SWang.Lin@Sun.COM 	}
320*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus1 & AR_FIFOUnderrun) {
321*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_INTERRUPT, "arn: ATH9K_TXERR_FIFO\n"));
322*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_status |= ATH9K_TXERR_FIFO;
323*9999SWang.Lin@Sun.COM 		(void) ath9k_hw_updatetxtriglevel(ah, B_TRUE);
324*9999SWang.Lin@Sun.COM 	}
325*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus9 & AR_TxOpExceeded) {
326*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_INTERRUPT, "arn: ATH9K_TXERR_XTXOP\n"));
327*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_status |= ATH9K_TXERR_XTXOP;
328*9999SWang.Lin@Sun.COM 	}
329*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus1 & AR_TxTimerExpired) {
330*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_INTERRUPT,
331*9999SWang.Lin@Sun.COM 		"arn: ATH9K_TXERR_TIMER_EXPIRED\n"));
332*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_status |= ATH9K_TXERR_TIMER_EXPIRED;
333*9999SWang.Lin@Sun.COM 	}
334*9999SWang.Lin@Sun.COM 
335*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus1 & AR_DescCfgErr) {
336*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_INTERRUPT, "arn: ATH9K_TX_DESC_CFG_ERR\n"));
337*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_flags |= ATH9K_TX_DESC_CFG_ERR;
338*9999SWang.Lin@Sun.COM 	}
339*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus1 & AR_TxDataUnderrun) {
340*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_flags |= ATH9K_TX_DATA_UNDERRUN;
341*9999SWang.Lin@Sun.COM 		(void) ath9k_hw_updatetxtriglevel(ah, B_TRUE);
342*9999SWang.Lin@Sun.COM 	}
343*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus1 & AR_TxDelimUnderrun) {
344*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_flags |= ATH9K_TX_DELIM_UNDERRUN;
345*9999SWang.Lin@Sun.COM 		(void) ath9k_hw_updatetxtriglevel(ah, B_TRUE);
346*9999SWang.Lin@Sun.COM 	}
347*9999SWang.Lin@Sun.COM 	if (ads->ds_txstatus0 & AR_TxBaStatus) {
348*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_flags |= ATH9K_TX_BA;
349*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ba_low = ads->AR_BaBitmapLow;
350*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ba_high = ads->AR_BaBitmapHigh;
351*9999SWang.Lin@Sun.COM 	}
352*9999SWang.Lin@Sun.COM 
353*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rateindex = MS(ads->ds_txstatus9, AR_FinalTxIdx);
354*9999SWang.Lin@Sun.COM 	switch (ds->ds_txstat.ts_rateindex) {
355*9999SWang.Lin@Sun.COM 	case 0:
356*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate0);
357*9999SWang.Lin@Sun.COM 		break;
358*9999SWang.Lin@Sun.COM 	case 1:
359*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate1);
360*9999SWang.Lin@Sun.COM 		break;
361*9999SWang.Lin@Sun.COM 	case 2:
362*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate2);
363*9999SWang.Lin@Sun.COM 		break;
364*9999SWang.Lin@Sun.COM 	case 3:
365*9999SWang.Lin@Sun.COM 		ds->ds_txstat.ts_ratecode = MS(ads->ds_ctl3, AR_XmitRate3);
366*9999SWang.Lin@Sun.COM 		break;
367*9999SWang.Lin@Sun.COM 	}
368*9999SWang.Lin@Sun.COM 
369*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rssi = MS(ads->ds_txstatus5, AR_TxRSSICombined);
370*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rssi_ctl0 = MS(ads->ds_txstatus0, AR_TxRSSIAnt00);
371*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rssi_ctl1 = MS(ads->ds_txstatus0, AR_TxRSSIAnt01);
372*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rssi_ctl2 = MS(ads->ds_txstatus0, AR_TxRSSIAnt02);
373*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rssi_ext0 = MS(ads->ds_txstatus5, AR_TxRSSIAnt10);
374*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rssi_ext1 = MS(ads->ds_txstatus5, AR_TxRSSIAnt11);
375*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_rssi_ext2 = MS(ads->ds_txstatus5, AR_TxRSSIAnt12);
376*9999SWang.Lin@Sun.COM 	ds->ds_txstat.evm0 = ads->AR_TxEVM0;
377*9999SWang.Lin@Sun.COM 	ds->ds_txstat.evm1 = ads->AR_TxEVM1;
378*9999SWang.Lin@Sun.COM 	ds->ds_txstat.evm2 = ads->AR_TxEVM2;
379*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_shortretry = MS(ads->ds_txstatus1, AR_RTSFailCnt);
380*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_longretry = MS(ads->ds_txstatus1, AR_DataFailCnt);
381*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_virtcol = MS(ads->ds_txstatus1, AR_VirtRetryCnt);
382*9999SWang.Lin@Sun.COM 	ds->ds_txstat.ts_antenna = 1;
383*9999SWang.Lin@Sun.COM 
384*9999SWang.Lin@Sun.COM 	return (0);
385*9999SWang.Lin@Sun.COM }
386*9999SWang.Lin@Sun.COM 
387*9999SWang.Lin@Sun.COM void
ath9k_hw_set11n_txdesc(struct ath_hal * ah,struct ath_desc * ds,uint32_t pktLen,enum ath9k_pkt_type type,uint32_t txPower,uint32_t keyIx,enum ath9k_key_type keyType,uint32_t flags)388*9999SWang.Lin@Sun.COM ath9k_hw_set11n_txdesc(struct ath_hal *ah, struct ath_desc *ds,
389*9999SWang.Lin@Sun.COM     uint32_t pktLen, enum ath9k_pkt_type type, uint32_t txPower,
390*9999SWang.Lin@Sun.COM     uint32_t keyIx, enum ath9k_key_type keyType, uint32_t flags)
391*9999SWang.Lin@Sun.COM {
392*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
393*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
394*9999SWang.Lin@Sun.COM 
395*9999SWang.Lin@Sun.COM 	txPower += ahp->ah_txPowerIndexOffset;
396*9999SWang.Lin@Sun.COM 	if (txPower > 63)
397*9999SWang.Lin@Sun.COM 		txPower = 63;
398*9999SWang.Lin@Sun.COM 
399*9999SWang.Lin@Sun.COM 	ads->ds_ctl0 = (pktLen & AR_FrameLen) |
400*9999SWang.Lin@Sun.COM 	    (flags & ATH9K_TXDESC_VMF ? AR_VirtMoreFrag : 0) |
401*9999SWang.Lin@Sun.COM 	    SM(txPower, AR_XmitPower) |
402*9999SWang.Lin@Sun.COM 	    (flags & ATH9K_TXDESC_VEOL ? AR_VEOL : 0) |
403*9999SWang.Lin@Sun.COM 	    (flags & ATH9K_TXDESC_CLRDMASK ? AR_ClrDestMask : 0) |
404*9999SWang.Lin@Sun.COM 	    (flags & ATH9K_TXDESC_INTREQ ? AR_TxIntrReq : 0) |
405*9999SWang.Lin@Sun.COM 	    (keyIx != ATH9K_TXKEYIX_INVALID ? AR_DestIdxValid : 0);
406*9999SWang.Lin@Sun.COM 
407*9999SWang.Lin@Sun.COM 	ads->ds_ctl1 =
408*9999SWang.Lin@Sun.COM 	    (keyIx != ATH9K_TXKEYIX_INVALID ? SM(keyIx, AR_DestIdx) : 0) |
409*9999SWang.Lin@Sun.COM 	    SM(type, AR_FrameType) |
410*9999SWang.Lin@Sun.COM 	    (flags & ATH9K_TXDESC_NOACK ? AR_NoAck : 0) |
411*9999SWang.Lin@Sun.COM 	    (flags & ATH9K_TXDESC_EXT_ONLY ? AR_ExtOnly : 0) |
412*9999SWang.Lin@Sun.COM 	    (flags & ATH9K_TXDESC_EXT_AND_CTL ? AR_ExtAndCtl : 0);
413*9999SWang.Lin@Sun.COM 
414*9999SWang.Lin@Sun.COM 	ads->ds_ctl6 = SM(keyType, AR_EncrType);
415*9999SWang.Lin@Sun.COM 
416*9999SWang.Lin@Sun.COM 	if (AR_SREV_9285(ah)) {
417*9999SWang.Lin@Sun.COM 		ads->ds_ctl8 = 0;
418*9999SWang.Lin@Sun.COM 		ads->ds_ctl9 = 0;
419*9999SWang.Lin@Sun.COM 		ads->ds_ctl10 = 0;
420*9999SWang.Lin@Sun.COM 		ads->ds_ctl11 = 0;
421*9999SWang.Lin@Sun.COM 	}
422*9999SWang.Lin@Sun.COM 
423*9999SWang.Lin@Sun.COM }
424*9999SWang.Lin@Sun.COM 
425*9999SWang.Lin@Sun.COM /* ARGSUSED */
426*9999SWang.Lin@Sun.COM void
ath9k_hw_set11n_ratescenario(struct ath_hal * ah,struct ath_desc * ds,struct ath_desc * lastds,uint32_t durUpdateEn,uint32_t rtsctsRate,uint32_t rtsctsDuration,struct ath9k_11n_rate_series series[],uint32_t nseries,uint32_t flags)427*9999SWang.Lin@Sun.COM ath9k_hw_set11n_ratescenario(struct ath_hal *ah, struct ath_desc *ds,
428*9999SWang.Lin@Sun.COM     struct ath_desc *lastds,
429*9999SWang.Lin@Sun.COM     uint32_t durUpdateEn, uint32_t rtsctsRate,
430*9999SWang.Lin@Sun.COM     uint32_t rtsctsDuration,
431*9999SWang.Lin@Sun.COM     struct ath9k_11n_rate_series series[],
432*9999SWang.Lin@Sun.COM     uint32_t nseries, uint32_t flags)
433*9999SWang.Lin@Sun.COM {
434*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
435*9999SWang.Lin@Sun.COM 	struct ar5416_desc *last_ads = AR5416DESC(lastds);
436*9999SWang.Lin@Sun.COM 	uint32_t ds_ctl0;
437*9999SWang.Lin@Sun.COM 
438*9999SWang.Lin@Sun.COM 	(void) nseries;
439*9999SWang.Lin@Sun.COM 	(void) rtsctsDuration;
440*9999SWang.Lin@Sun.COM 
441*9999SWang.Lin@Sun.COM 	if (flags & (ATH9K_TXDESC_RTSENA | ATH9K_TXDESC_CTSENA)) {
442*9999SWang.Lin@Sun.COM 		ds_ctl0 = ads->ds_ctl0;
443*9999SWang.Lin@Sun.COM 
444*9999SWang.Lin@Sun.COM 		if (flags & ATH9K_TXDESC_RTSENA) {
445*9999SWang.Lin@Sun.COM 			ds_ctl0 &= ~AR_CTSEnable;
446*9999SWang.Lin@Sun.COM 			ds_ctl0 |= AR_RTSEnable;
447*9999SWang.Lin@Sun.COM 		} else {
448*9999SWang.Lin@Sun.COM 			ds_ctl0 &= ~AR_RTSEnable;
449*9999SWang.Lin@Sun.COM 			ds_ctl0 |= AR_CTSEnable;
450*9999SWang.Lin@Sun.COM 		}
451*9999SWang.Lin@Sun.COM 
452*9999SWang.Lin@Sun.COM 		ads->ds_ctl0 = ds_ctl0;
453*9999SWang.Lin@Sun.COM 	} else {
454*9999SWang.Lin@Sun.COM 		ads->ds_ctl0 =
455*9999SWang.Lin@Sun.COM 		    (ads->ds_ctl0 & ~(AR_RTSEnable | AR_CTSEnable));
456*9999SWang.Lin@Sun.COM 	}
457*9999SWang.Lin@Sun.COM 
458*9999SWang.Lin@Sun.COM 	ads->ds_ctl2 = set11nTries(series, 0) |
459*9999SWang.Lin@Sun.COM 	    set11nTries(series, 1) |
460*9999SWang.Lin@Sun.COM 	    set11nTries(series, 2) |
461*9999SWang.Lin@Sun.COM 	    set11nTries(series, 3) |
462*9999SWang.Lin@Sun.COM 	    (durUpdateEn ? AR_DurUpdateEna : 0) |
463*9999SWang.Lin@Sun.COM 	    SM(0, AR_BurstDur);
464*9999SWang.Lin@Sun.COM 
465*9999SWang.Lin@Sun.COM 	ads->ds_ctl3 = set11nRate(series, 0) |
466*9999SWang.Lin@Sun.COM 	    set11nRate(series, 1) |
467*9999SWang.Lin@Sun.COM 	    set11nRate(series, 2) |
468*9999SWang.Lin@Sun.COM 	    set11nRate(series, 3);
469*9999SWang.Lin@Sun.COM 
470*9999SWang.Lin@Sun.COM 	ads->ds_ctl4 = set11nPktDurRTSCTS(series, 0) |
471*9999SWang.Lin@Sun.COM 	    set11nPktDurRTSCTS(series, 1);
472*9999SWang.Lin@Sun.COM 
473*9999SWang.Lin@Sun.COM 	ads->ds_ctl5 = set11nPktDurRTSCTS(series, 2) |
474*9999SWang.Lin@Sun.COM 	    set11nPktDurRTSCTS(series, 3);
475*9999SWang.Lin@Sun.COM 
476*9999SWang.Lin@Sun.COM 	ads->ds_ctl7 = set11nRateFlags(series, 0) |
477*9999SWang.Lin@Sun.COM 	    set11nRateFlags(series, 1) |
478*9999SWang.Lin@Sun.COM 	    set11nRateFlags(series, 2) |
479*9999SWang.Lin@Sun.COM 	    set11nRateFlags(series, 3) |
480*9999SWang.Lin@Sun.COM 	    SM(rtsctsRate, AR_RTSCTSRate);
481*9999SWang.Lin@Sun.COM 	last_ads->ds_ctl2 = ads->ds_ctl2;
482*9999SWang.Lin@Sun.COM 	last_ads->ds_ctl3 = ads->ds_ctl3;
483*9999SWang.Lin@Sun.COM }
484*9999SWang.Lin@Sun.COM 
485*9999SWang.Lin@Sun.COM /* ARGSUSED */
486*9999SWang.Lin@Sun.COM void
ath9k_hw_set11n_aggr_first(struct ath_hal * ah,struct ath_desc * ds,uint32_t aggrLen)487*9999SWang.Lin@Sun.COM ath9k_hw_set11n_aggr_first(struct ath_hal *ah, struct ath_desc *ds,
488*9999SWang.Lin@Sun.COM     uint32_t aggrLen)
489*9999SWang.Lin@Sun.COM {
490*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
491*9999SWang.Lin@Sun.COM 
492*9999SWang.Lin@Sun.COM 	ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);
493*9999SWang.Lin@Sun.COM 	ads->ds_ctl6 &= ~AR_AggrLen;
494*9999SWang.Lin@Sun.COM 	ads->ds_ctl6 |= SM(aggrLen, AR_AggrLen);
495*9999SWang.Lin@Sun.COM }
496*9999SWang.Lin@Sun.COM 
497*9999SWang.Lin@Sun.COM /* ARGSUSED */
498*9999SWang.Lin@Sun.COM void
ath9k_hw_set11n_aggr_middle(struct ath_hal * ah,struct ath_desc * ds,uint32_t numDelims)499*9999SWang.Lin@Sun.COM ath9k_hw_set11n_aggr_middle(struct ath_hal *ah, struct ath_desc *ds,
500*9999SWang.Lin@Sun.COM     uint32_t numDelims)
501*9999SWang.Lin@Sun.COM {
502*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
503*9999SWang.Lin@Sun.COM 	unsigned int ctl6;
504*9999SWang.Lin@Sun.COM 
505*9999SWang.Lin@Sun.COM 	ads->ds_ctl1 |= (AR_IsAggr | AR_MoreAggr);
506*9999SWang.Lin@Sun.COM 
507*9999SWang.Lin@Sun.COM 	ctl6 = ads->ds_ctl6;
508*9999SWang.Lin@Sun.COM 	ctl6 &= ~AR_PadDelim;
509*9999SWang.Lin@Sun.COM 	ctl6 |= SM(numDelims, AR_PadDelim);
510*9999SWang.Lin@Sun.COM 	ads->ds_ctl6 = ctl6;
511*9999SWang.Lin@Sun.COM }
512*9999SWang.Lin@Sun.COM 
513*9999SWang.Lin@Sun.COM /* ARGSUSED */
514*9999SWang.Lin@Sun.COM void
ath9k_hw_set11n_aggr_last(struct ath_hal * ah,struct ath_desc * ds)515*9999SWang.Lin@Sun.COM ath9k_hw_set11n_aggr_last(struct ath_hal *ah, struct ath_desc *ds)
516*9999SWang.Lin@Sun.COM {
517*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
518*9999SWang.Lin@Sun.COM 
519*9999SWang.Lin@Sun.COM 	ads->ds_ctl1 |= AR_IsAggr;
520*9999SWang.Lin@Sun.COM 	ads->ds_ctl1 &= ~AR_MoreAggr;
521*9999SWang.Lin@Sun.COM 	ads->ds_ctl6 &= ~AR_PadDelim;
522*9999SWang.Lin@Sun.COM }
523*9999SWang.Lin@Sun.COM 
524*9999SWang.Lin@Sun.COM /* ARGSUSED */
525*9999SWang.Lin@Sun.COM void
ath9k_hw_clr11n_aggr(struct ath_hal * ah,struct ath_desc * ds)526*9999SWang.Lin@Sun.COM ath9k_hw_clr11n_aggr(struct ath_hal *ah, struct ath_desc *ds)
527*9999SWang.Lin@Sun.COM {
528*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
529*9999SWang.Lin@Sun.COM 
530*9999SWang.Lin@Sun.COM 	ads->ds_ctl1 &= (~AR_IsAggr & ~AR_MoreAggr);
531*9999SWang.Lin@Sun.COM }
532*9999SWang.Lin@Sun.COM 
533*9999SWang.Lin@Sun.COM /* ARGSUSED */
534*9999SWang.Lin@Sun.COM void
ath9k_hw_set11n_burstduration(struct ath_hal * ah,struct ath_desc * ds,uint32_t burstDuration)535*9999SWang.Lin@Sun.COM ath9k_hw_set11n_burstduration(struct ath_hal *ah, struct ath_desc *ds,
536*9999SWang.Lin@Sun.COM     uint32_t burstDuration)
537*9999SWang.Lin@Sun.COM {
538*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
539*9999SWang.Lin@Sun.COM 
540*9999SWang.Lin@Sun.COM 	ads->ds_ctl2 &= ~AR_BurstDur;
541*9999SWang.Lin@Sun.COM 	ads->ds_ctl2 |= SM(burstDuration, AR_BurstDur);
542*9999SWang.Lin@Sun.COM }
543*9999SWang.Lin@Sun.COM 
544*9999SWang.Lin@Sun.COM /* ARGSUSED */
545*9999SWang.Lin@Sun.COM void
ath9k_hw_set11n_virtualmorefrag(struct ath_hal * ah,struct ath_desc * ds,uint32_t vmf)546*9999SWang.Lin@Sun.COM ath9k_hw_set11n_virtualmorefrag(struct ath_hal *ah, struct ath_desc *ds,
547*9999SWang.Lin@Sun.COM     uint32_t vmf)
548*9999SWang.Lin@Sun.COM {
549*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
550*9999SWang.Lin@Sun.COM 
551*9999SWang.Lin@Sun.COM 	if (vmf)
552*9999SWang.Lin@Sun.COM 		ads->ds_ctl0 |= AR_VirtMoreFrag;
553*9999SWang.Lin@Sun.COM 	else
554*9999SWang.Lin@Sun.COM 		ads->ds_ctl0 &= ~AR_VirtMoreFrag;
555*9999SWang.Lin@Sun.COM }
556*9999SWang.Lin@Sun.COM 
557*9999SWang.Lin@Sun.COM void
ath9k_hw_gettxintrtxqs(struct ath_hal * ah,uint32_t * txqs)558*9999SWang.Lin@Sun.COM ath9k_hw_gettxintrtxqs(struct ath_hal *ah, uint32_t *txqs)
559*9999SWang.Lin@Sun.COM {
560*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
561*9999SWang.Lin@Sun.COM 
562*9999SWang.Lin@Sun.COM 	*txqs &= ahp->ah_intrTxqs;
563*9999SWang.Lin@Sun.COM 	ahp->ah_intrTxqs &= ~(*txqs);
564*9999SWang.Lin@Sun.COM }
565*9999SWang.Lin@Sun.COM 
566*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_set_txq_props(struct ath_hal * ah,int q,const struct ath9k_tx_queue_info * qinfo)567*9999SWang.Lin@Sun.COM ath9k_hw_set_txq_props(struct ath_hal *ah, int q,
568*9999SWang.Lin@Sun.COM     const struct ath9k_tx_queue_info *qinfo)
569*9999SWang.Lin@Sun.COM {
570*9999SWang.Lin@Sun.COM 	uint32_t cw;
571*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
572*9999SWang.Lin@Sun.COM 	struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
573*9999SWang.Lin@Sun.COM 	struct ath9k_tx_queue_info *qi;
574*9999SWang.Lin@Sun.COM 
575*9999SWang.Lin@Sun.COM 	if (q >= pCap->total_queues) {
576*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "%s: invalid queue num %u\n",
577*9999SWang.Lin@Sun.COM 		    __func__, q));
578*9999SWang.Lin@Sun.COM 		return (B_FALSE);
579*9999SWang.Lin@Sun.COM 	}
580*9999SWang.Lin@Sun.COM 
581*9999SWang.Lin@Sun.COM 	qi = &ahp->ah_txq[q];
582*9999SWang.Lin@Sun.COM 	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
583*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "%s: inactive queue\n",
584*9999SWang.Lin@Sun.COM 		    __func__));
585*9999SWang.Lin@Sun.COM 		return (B_FALSE);
586*9999SWang.Lin@Sun.COM 	}
587*9999SWang.Lin@Sun.COM 
588*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_QUEUE, "%s: queue %p\n", __func__, qi));
589*9999SWang.Lin@Sun.COM 
590*9999SWang.Lin@Sun.COM 	qi->tqi_ver = qinfo->tqi_ver;
591*9999SWang.Lin@Sun.COM 	qi->tqi_subtype = qinfo->tqi_subtype;
592*9999SWang.Lin@Sun.COM 	qi->tqi_qflags = qinfo->tqi_qflags;
593*9999SWang.Lin@Sun.COM 	qi->tqi_priority = qinfo->tqi_priority;
594*9999SWang.Lin@Sun.COM 	if (qinfo->tqi_aifs != ATH9K_TXQ_USEDEFAULT)
595*9999SWang.Lin@Sun.COM 		qi->tqi_aifs = min(qinfo->tqi_aifs, 255U);
596*9999SWang.Lin@Sun.COM 	else
597*9999SWang.Lin@Sun.COM 		qi->tqi_aifs = INIT_AIFS;
598*9999SWang.Lin@Sun.COM 	if (qinfo->tqi_cwmin != ATH9K_TXQ_USEDEFAULT) {
599*9999SWang.Lin@Sun.COM 		cw = min(qinfo->tqi_cwmin, 1024U);
600*9999SWang.Lin@Sun.COM 		qi->tqi_cwmin = 1;
601*9999SWang.Lin@Sun.COM 		while (qi->tqi_cwmin < cw)
602*9999SWang.Lin@Sun.COM 			qi->tqi_cwmin = (qi->tqi_cwmin << 1) | 1;
603*9999SWang.Lin@Sun.COM 	} else
604*9999SWang.Lin@Sun.COM 		qi->tqi_cwmin = qinfo->tqi_cwmin;
605*9999SWang.Lin@Sun.COM 	if (qinfo->tqi_cwmax != ATH9K_TXQ_USEDEFAULT) {
606*9999SWang.Lin@Sun.COM 		cw = min(qinfo->tqi_cwmax, 1024U);
607*9999SWang.Lin@Sun.COM 		qi->tqi_cwmax = 1;
608*9999SWang.Lin@Sun.COM 		while (qi->tqi_cwmax < cw)
609*9999SWang.Lin@Sun.COM 			qi->tqi_cwmax = (qi->tqi_cwmax << 1) | 1;
610*9999SWang.Lin@Sun.COM 	} else
611*9999SWang.Lin@Sun.COM 		qi->tqi_cwmax = INIT_CWMAX;
612*9999SWang.Lin@Sun.COM 
613*9999SWang.Lin@Sun.COM 	if (qinfo->tqi_shretry != 0)
614*9999SWang.Lin@Sun.COM 		qi->tqi_shretry = min((uint32_t)qinfo->tqi_shretry, 15U);
615*9999SWang.Lin@Sun.COM 	else
616*9999SWang.Lin@Sun.COM 		qi->tqi_shretry = INIT_SH_RETRY;
617*9999SWang.Lin@Sun.COM 	if (qinfo->tqi_lgretry != 0)
618*9999SWang.Lin@Sun.COM 		qi->tqi_lgretry = min((uint32_t)qinfo->tqi_lgretry, 15U);
619*9999SWang.Lin@Sun.COM 	else
620*9999SWang.Lin@Sun.COM 		qi->tqi_lgretry = INIT_LG_RETRY;
621*9999SWang.Lin@Sun.COM 	qi->tqi_cbrPeriod = qinfo->tqi_cbrPeriod;
622*9999SWang.Lin@Sun.COM 	qi->tqi_cbrOverflowLimit = qinfo->tqi_cbrOverflowLimit;
623*9999SWang.Lin@Sun.COM 	qi->tqi_burstTime = qinfo->tqi_burstTime;
624*9999SWang.Lin@Sun.COM 	qi->tqi_readyTime = qinfo->tqi_readyTime;
625*9999SWang.Lin@Sun.COM 
626*9999SWang.Lin@Sun.COM 	switch (qinfo->tqi_subtype) {
627*9999SWang.Lin@Sun.COM 	case ATH9K_WME_UPSD:
628*9999SWang.Lin@Sun.COM 		if (qi->tqi_type == ATH9K_TX_QUEUE_DATA)
629*9999SWang.Lin@Sun.COM 			qi->tqi_intFlags = ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS;
630*9999SWang.Lin@Sun.COM 		break;
631*9999SWang.Lin@Sun.COM 	default:
632*9999SWang.Lin@Sun.COM 		break;
633*9999SWang.Lin@Sun.COM 	}
634*9999SWang.Lin@Sun.COM 
635*9999SWang.Lin@Sun.COM 	return (B_TRUE);
636*9999SWang.Lin@Sun.COM }
637*9999SWang.Lin@Sun.COM 
638*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_get_txq_props(struct ath_hal * ah,int q,struct ath9k_tx_queue_info * qinfo)639*9999SWang.Lin@Sun.COM ath9k_hw_get_txq_props(struct ath_hal *ah, int q,
640*9999SWang.Lin@Sun.COM     struct ath9k_tx_queue_info *qinfo)
641*9999SWang.Lin@Sun.COM {
642*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
643*9999SWang.Lin@Sun.COM 	struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
644*9999SWang.Lin@Sun.COM 	struct ath9k_tx_queue_info *qi;
645*9999SWang.Lin@Sun.COM 
646*9999SWang.Lin@Sun.COM 	if (q >= pCap->total_queues) {
647*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "arn: ath9k_hw_get_txq_props(): "
648*9999SWang.Lin@Sun.COM 		    "invalid queue num %u\n", q));
649*9999SWang.Lin@Sun.COM 		return (B_FALSE);
650*9999SWang.Lin@Sun.COM 	}
651*9999SWang.Lin@Sun.COM 
652*9999SWang.Lin@Sun.COM 	qi = &ahp->ah_txq[q];
653*9999SWang.Lin@Sun.COM 	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
654*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "arn: ath9k_hw_get_txq_props(): "
655*9999SWang.Lin@Sun.COM 		    "inactive queue\n"));
656*9999SWang.Lin@Sun.COM 		return (B_FALSE);
657*9999SWang.Lin@Sun.COM 	}
658*9999SWang.Lin@Sun.COM 
659*9999SWang.Lin@Sun.COM 	qinfo->tqi_qflags = qi->tqi_qflags;
660*9999SWang.Lin@Sun.COM 	qinfo->tqi_ver = qi->tqi_ver;
661*9999SWang.Lin@Sun.COM 	qinfo->tqi_subtype = qi->tqi_subtype;
662*9999SWang.Lin@Sun.COM 	qinfo->tqi_qflags = qi->tqi_qflags;
663*9999SWang.Lin@Sun.COM 	qinfo->tqi_priority = qi->tqi_priority;
664*9999SWang.Lin@Sun.COM 	qinfo->tqi_aifs = qi->tqi_aifs;
665*9999SWang.Lin@Sun.COM 	qinfo->tqi_cwmin = qi->tqi_cwmin;
666*9999SWang.Lin@Sun.COM 	qinfo->tqi_cwmax = qi->tqi_cwmax;
667*9999SWang.Lin@Sun.COM 	qinfo->tqi_shretry = qi->tqi_shretry;
668*9999SWang.Lin@Sun.COM 	qinfo->tqi_lgretry = qi->tqi_lgretry;
669*9999SWang.Lin@Sun.COM 	qinfo->tqi_cbrPeriod = qi->tqi_cbrPeriod;
670*9999SWang.Lin@Sun.COM 	qinfo->tqi_cbrOverflowLimit = qi->tqi_cbrOverflowLimit;
671*9999SWang.Lin@Sun.COM 	qinfo->tqi_burstTime = qi->tqi_burstTime;
672*9999SWang.Lin@Sun.COM 	qinfo->tqi_readyTime = qi->tqi_readyTime;
673*9999SWang.Lin@Sun.COM 
674*9999SWang.Lin@Sun.COM 	return (B_TRUE);
675*9999SWang.Lin@Sun.COM }
676*9999SWang.Lin@Sun.COM 
677*9999SWang.Lin@Sun.COM int
ath9k_hw_setuptxqueue(struct ath_hal * ah,enum ath9k_tx_queue type,const struct ath9k_tx_queue_info * qinfo)678*9999SWang.Lin@Sun.COM ath9k_hw_setuptxqueue(struct ath_hal *ah, enum ath9k_tx_queue type,
679*9999SWang.Lin@Sun.COM     const struct ath9k_tx_queue_info *qinfo)
680*9999SWang.Lin@Sun.COM {
681*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
682*9999SWang.Lin@Sun.COM 	struct ath9k_tx_queue_info *qi;
683*9999SWang.Lin@Sun.COM 	struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
684*9999SWang.Lin@Sun.COM 	int q;
685*9999SWang.Lin@Sun.COM 
686*9999SWang.Lin@Sun.COM 	switch (type) {
687*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_BEACON:
688*9999SWang.Lin@Sun.COM 		q = pCap->total_queues - 1;
689*9999SWang.Lin@Sun.COM 		break;
690*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_CAB:
691*9999SWang.Lin@Sun.COM 		q = pCap->total_queues - 2;
692*9999SWang.Lin@Sun.COM 		break;
693*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_PSPOLL:
694*9999SWang.Lin@Sun.COM 		q = 1;
695*9999SWang.Lin@Sun.COM 		break;
696*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_UAPSD:
697*9999SWang.Lin@Sun.COM 		q = pCap->total_queues - 3;
698*9999SWang.Lin@Sun.COM 		break;
699*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_DATA:
700*9999SWang.Lin@Sun.COM 		for (q = 0; q < pCap->total_queues; q++)
701*9999SWang.Lin@Sun.COM 			if (ahp->ah_txq[q].tqi_type ==
702*9999SWang.Lin@Sun.COM 			    ATH9K_TX_QUEUE_INACTIVE)
703*9999SWang.Lin@Sun.COM 				break;
704*9999SWang.Lin@Sun.COM 		if (q == pCap->total_queues) {
705*9999SWang.Lin@Sun.COM 			ARN_DBG((ARN_DBG_QUEUE,
706*9999SWang.Lin@Sun.COM 			    "arn: ath9k_hw_setuptxqueue(): "
707*9999SWang.Lin@Sun.COM 			    "no available tx queue\n"));
708*9999SWang.Lin@Sun.COM 			return (-1);
709*9999SWang.Lin@Sun.COM 		}
710*9999SWang.Lin@Sun.COM 		break;
711*9999SWang.Lin@Sun.COM 	default:
712*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE,
713*9999SWang.Lin@Sun.COM 		    "arn: ath9k_hw_setuptxqueue(): "
714*9999SWang.Lin@Sun.COM 		    "bad tx queue type %u\n", type));
715*9999SWang.Lin@Sun.COM 
716*9999SWang.Lin@Sun.COM 		return (-1);
717*9999SWang.Lin@Sun.COM 	}
718*9999SWang.Lin@Sun.COM 
719*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_QUEUE, "arn: ath9k_hw_setuptxqueue(): "
720*9999SWang.Lin@Sun.COM 	    "queue %u\n", q));
721*9999SWang.Lin@Sun.COM 
722*9999SWang.Lin@Sun.COM 	qi = &ahp->ah_txq[q];
723*9999SWang.Lin@Sun.COM 	if (qi->tqi_type != ATH9K_TX_QUEUE_INACTIVE) {
724*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "arn: ath9k_hw_setuptxqueue(): "
725*9999SWang.Lin@Sun.COM 		    "tx queue %u already active\n", q));
726*9999SWang.Lin@Sun.COM 
727*9999SWang.Lin@Sun.COM 		return (-1);
728*9999SWang.Lin@Sun.COM 	}
729*9999SWang.Lin@Sun.COM 	(void) memset(qi, 0, sizeof (struct ath9k_tx_queue_info));
730*9999SWang.Lin@Sun.COM 	qi->tqi_type = type;
731*9999SWang.Lin@Sun.COM 	if (qinfo == NULL) {
732*9999SWang.Lin@Sun.COM 		qi->tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
733*9999SWang.Lin@Sun.COM 		    TXQ_FLAG_TXERRINT_ENABLE |
734*9999SWang.Lin@Sun.COM 		    TXQ_FLAG_TXDESCINT_ENABLE |
735*9999SWang.Lin@Sun.COM 		    TXQ_FLAG_TXURNINT_ENABLE;
736*9999SWang.Lin@Sun.COM 		qi->tqi_aifs = INIT_AIFS;
737*9999SWang.Lin@Sun.COM 		qi->tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
738*9999SWang.Lin@Sun.COM 		qi->tqi_cwmax = INIT_CWMAX;
739*9999SWang.Lin@Sun.COM 		qi->tqi_shretry = INIT_SH_RETRY;
740*9999SWang.Lin@Sun.COM 		qi->tqi_lgretry = INIT_LG_RETRY;
741*9999SWang.Lin@Sun.COM 		qi->tqi_physCompBuf = 0;
742*9999SWang.Lin@Sun.COM 	} else {
743*9999SWang.Lin@Sun.COM 		qi->tqi_physCompBuf = qinfo->tqi_physCompBuf;
744*9999SWang.Lin@Sun.COM 		(void) ath9k_hw_set_txq_props(ah, q, qinfo);
745*9999SWang.Lin@Sun.COM 	}
746*9999SWang.Lin@Sun.COM 
747*9999SWang.Lin@Sun.COM 	return (q);
748*9999SWang.Lin@Sun.COM }
749*9999SWang.Lin@Sun.COM 
750*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_releasetxqueue(struct ath_hal * ah,uint32_t q)751*9999SWang.Lin@Sun.COM ath9k_hw_releasetxqueue(struct ath_hal *ah, uint32_t q)
752*9999SWang.Lin@Sun.COM {
753*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
754*9999SWang.Lin@Sun.COM 	struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
755*9999SWang.Lin@Sun.COM 	struct ath9k_tx_queue_info *qi;
756*9999SWang.Lin@Sun.COM 
757*9999SWang.Lin@Sun.COM 	if (q >= pCap->total_queues) {
758*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "arn: arn_txq_setup(): "
759*9999SWang.Lin@Sun.COM 		    "invalid queue num %u\n", q));
760*9999SWang.Lin@Sun.COM 		return (B_FALSE);
761*9999SWang.Lin@Sun.COM 	}
762*9999SWang.Lin@Sun.COM 	qi = &ahp->ah_txq[q];
763*9999SWang.Lin@Sun.COM 	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
764*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "arn: arn_txq_setup(): "
765*9999SWang.Lin@Sun.COM 		    "inactive queue %u\n", q));
766*9999SWang.Lin@Sun.COM 		return (B_FALSE);
767*9999SWang.Lin@Sun.COM 	}
768*9999SWang.Lin@Sun.COM 
769*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_QUEUE, "arn: arn_txq_setup(): "
770*9999SWang.Lin@Sun.COM 	    "release queue %u\n", q));
771*9999SWang.Lin@Sun.COM 
772*9999SWang.Lin@Sun.COM 
773*9999SWang.Lin@Sun.COM 	qi->tqi_type = ATH9K_TX_QUEUE_INACTIVE;
774*9999SWang.Lin@Sun.COM 	ahp->ah_txOkInterruptMask &= ~(1 << q);
775*9999SWang.Lin@Sun.COM 	ahp->ah_txErrInterruptMask &= ~(1 << q);
776*9999SWang.Lin@Sun.COM 	ahp->ah_txDescInterruptMask &= ~(1 << q);
777*9999SWang.Lin@Sun.COM 	ahp->ah_txEolInterruptMask &= ~(1 << q);
778*9999SWang.Lin@Sun.COM 	ahp->ah_txUrnInterruptMask &= ~(1 << q);
779*9999SWang.Lin@Sun.COM 	ath9k_hw_set_txq_interrupts(ah, qi);
780*9999SWang.Lin@Sun.COM 
781*9999SWang.Lin@Sun.COM 	return (B_TRUE);
782*9999SWang.Lin@Sun.COM }
783*9999SWang.Lin@Sun.COM 
784*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_resettxqueue(struct ath_hal * ah,uint32_t q)785*9999SWang.Lin@Sun.COM ath9k_hw_resettxqueue(struct ath_hal *ah, uint32_t q)
786*9999SWang.Lin@Sun.COM {
787*9999SWang.Lin@Sun.COM 	struct ath_hal_5416 *ahp = AH5416(ah);
788*9999SWang.Lin@Sun.COM 	struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
789*9999SWang.Lin@Sun.COM 	struct ath9k_channel *chan = ah->ah_curchan;
790*9999SWang.Lin@Sun.COM 	struct ath9k_tx_queue_info *qi;
791*9999SWang.Lin@Sun.COM 	uint32_t cwMin, chanCwMin, value;
792*9999SWang.Lin@Sun.COM 
793*9999SWang.Lin@Sun.COM 	if (q >= pCap->total_queues) {
794*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "%s: invalid queue num %u\n",
795*9999SWang.Lin@Sun.COM 		    __func__, q));
796*9999SWang.Lin@Sun.COM 
797*9999SWang.Lin@Sun.COM 		return (B_FALSE);
798*9999SWang.Lin@Sun.COM 	}
799*9999SWang.Lin@Sun.COM 
800*9999SWang.Lin@Sun.COM 	qi = &ahp->ah_txq[q];
801*9999SWang.Lin@Sun.COM 	if (qi->tqi_type == ATH9K_TX_QUEUE_INACTIVE) {
802*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "%s: inactive queue %u\n",
803*9999SWang.Lin@Sun.COM 		    __func__, q));
804*9999SWang.Lin@Sun.COM 
805*9999SWang.Lin@Sun.COM 		return (B_TRUE);
806*9999SWang.Lin@Sun.COM 	}
807*9999SWang.Lin@Sun.COM 
808*9999SWang.Lin@Sun.COM 	ARN_DBG((ARN_DBG_QUEUE,
809*9999SWang.Lin@Sun.COM 	    "%s: reset queue %u\n", __func__, q));
810*9999SWang.Lin@Sun.COM 
811*9999SWang.Lin@Sun.COM 	if (qi->tqi_cwmin == ATH9K_TXQ_USEDEFAULT) {
812*9999SWang.Lin@Sun.COM 		if (chan && IS_CHAN_B(chan))
813*9999SWang.Lin@Sun.COM 			chanCwMin = INIT_CWMIN_11B;
814*9999SWang.Lin@Sun.COM 		else
815*9999SWang.Lin@Sun.COM 			chanCwMin = INIT_CWMIN;
816*9999SWang.Lin@Sun.COM 
817*9999SWang.Lin@Sun.COM 		for (cwMin = 1; cwMin < chanCwMin; cwMin = (cwMin << 1) | 1) {
818*9999SWang.Lin@Sun.COM 			/* Nothing to do */
819*9999SWang.Lin@Sun.COM 		}
820*9999SWang.Lin@Sun.COM 	} else
821*9999SWang.Lin@Sun.COM 		cwMin = qi->tqi_cwmin;
822*9999SWang.Lin@Sun.COM 
823*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_DLCL_IFS(q),
824*9999SWang.Lin@Sun.COM 	    SM(cwMin, AR_D_LCL_IFS_CWMIN) |
825*9999SWang.Lin@Sun.COM 	    SM(qi->tqi_cwmax, AR_D_LCL_IFS_CWMAX) |
826*9999SWang.Lin@Sun.COM 	    SM(qi->tqi_aifs, AR_D_LCL_IFS_AIFS));
827*9999SWang.Lin@Sun.COM 
828*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_DRETRY_LIMIT(q),
829*9999SWang.Lin@Sun.COM 	    SM(INIT_SSH_RETRY, AR_D_RETRY_LIMIT_STA_SH) |
830*9999SWang.Lin@Sun.COM 	    SM(INIT_SLG_RETRY, AR_D_RETRY_LIMIT_STA_LG) |
831*9999SWang.Lin@Sun.COM 	    SM(qi->tqi_shretry, AR_D_RETRY_LIMIT_FR_SH));
832*9999SWang.Lin@Sun.COM 
833*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_QMISC(q), AR_Q_MISC_DCU_EARLY_TERM_REQ);
834*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_DMISC(q),
835*9999SWang.Lin@Sun.COM 	    AR_D_MISC_CW_BKOFF_EN | AR_D_MISC_FRAG_WAIT_EN | 0x2);
836*9999SWang.Lin@Sun.COM 
837*9999SWang.Lin@Sun.COM 	if (qi->tqi_cbrPeriod) {
838*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QCBRCFG(q),
839*9999SWang.Lin@Sun.COM 		    SM(qi->tqi_cbrPeriod, AR_Q_CBRCFG_INTERVAL) |
840*9999SWang.Lin@Sun.COM 		    SM(qi->tqi_cbrOverflowLimit, AR_Q_CBRCFG_OVF_THRESH));
841*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QMISC(q),
842*9999SWang.Lin@Sun.COM 		    REG_READ(ah, AR_QMISC(q)) | AR_Q_MISC_FSP_CBR |
843*9999SWang.Lin@Sun.COM 		    (qi->tqi_cbrOverflowLimit ?
844*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_CBR_EXP_CNTR_LIMIT_EN : 0));
845*9999SWang.Lin@Sun.COM 	}
846*9999SWang.Lin@Sun.COM 	if (qi->tqi_readyTime && (qi->tqi_type != ATH9K_TX_QUEUE_CAB)) {
847*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QRDYTIMECFG(q),
848*9999SWang.Lin@Sun.COM 		    SM(qi->tqi_readyTime, AR_Q_RDYTIMECFG_DURATION) |
849*9999SWang.Lin@Sun.COM 		    AR_Q_RDYTIMECFG_EN);
850*9999SWang.Lin@Sun.COM 	}
851*9999SWang.Lin@Sun.COM 
852*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_DCHNTIME(q),
853*9999SWang.Lin@Sun.COM 	    SM(qi->tqi_burstTime, AR_D_CHNTIME_DUR) |
854*9999SWang.Lin@Sun.COM 	    (qi->tqi_burstTime ? AR_D_CHNTIME_EN : 0));
855*9999SWang.Lin@Sun.COM 
856*9999SWang.Lin@Sun.COM 	if (qi->tqi_burstTime &&
857*9999SWang.Lin@Sun.COM 	    (qi->tqi_qflags & TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE)) {
858*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QMISC(q),
859*9999SWang.Lin@Sun.COM 		    REG_READ(ah, AR_QMISC(q)) |
860*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_RDYTIME_EXP_POLICY);
861*9999SWang.Lin@Sun.COM 
862*9999SWang.Lin@Sun.COM 	}
863*9999SWang.Lin@Sun.COM 
864*9999SWang.Lin@Sun.COM 	if (qi->tqi_qflags & TXQ_FLAG_BACKOFF_DISABLE) {
865*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_DMISC(q),
866*9999SWang.Lin@Sun.COM 		    REG_READ(ah, AR_DMISC(q)) |
867*9999SWang.Lin@Sun.COM 		    AR_D_MISC_POST_FR_BKOFF_DIS);
868*9999SWang.Lin@Sun.COM 	}
869*9999SWang.Lin@Sun.COM 	if (qi->tqi_qflags & TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE) {
870*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_DMISC(q),
871*9999SWang.Lin@Sun.COM 		    REG_READ(ah, AR_DMISC(q)) |
872*9999SWang.Lin@Sun.COM 		    AR_D_MISC_FRAG_BKOFF_EN);
873*9999SWang.Lin@Sun.COM 	}
874*9999SWang.Lin@Sun.COM 	switch (qi->tqi_type) {
875*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_BEACON:
876*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QMISC(q), REG_READ(ah, AR_QMISC(q)) |
877*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_FSP_DBA_GATED |
878*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_BEACON_USE |
879*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_CBR_INCR_DIS1);
880*9999SWang.Lin@Sun.COM 
881*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q)) |
882*9999SWang.Lin@Sun.COM 		    (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
883*9999SWang.Lin@Sun.COM 		    AR_D_MISC_ARB_LOCKOUT_CNTRL_S) |
884*9999SWang.Lin@Sun.COM 		    AR_D_MISC_BEACON_USE |
885*9999SWang.Lin@Sun.COM 		    AR_D_MISC_POST_FR_BKOFF_DIS);
886*9999SWang.Lin@Sun.COM 		break;
887*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_CAB:
888*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QMISC(q), REG_READ(ah, AR_QMISC(q)) |
889*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_FSP_DBA_GATED |
890*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_CBR_INCR_DIS1 |
891*9999SWang.Lin@Sun.COM 		    AR_Q_MISC_CBR_INCR_DIS0);
892*9999SWang.Lin@Sun.COM 		value = (qi->tqi_readyTime -
893*9999SWang.Lin@Sun.COM 		    (ah->ah_config.sw_beacon_response_time -
894*9999SWang.Lin@Sun.COM 		    ah->ah_config.dma_beacon_response_time) -
895*9999SWang.Lin@Sun.COM 		    ah->ah_config.additional_swba_backoff) * 1024;
896*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QRDYTIMECFG(q),
897*9999SWang.Lin@Sun.COM 		    value | AR_Q_RDYTIMECFG_EN);
898*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q)) |
899*9999SWang.Lin@Sun.COM 		    (AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL <<
900*9999SWang.Lin@Sun.COM 		    AR_D_MISC_ARB_LOCKOUT_CNTRL_S));
901*9999SWang.Lin@Sun.COM 		break;
902*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_PSPOLL:
903*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_QMISC(q),
904*9999SWang.Lin@Sun.COM 		    REG_READ(ah, AR_QMISC(q)) | AR_Q_MISC_CBR_INCR_DIS1);
905*9999SWang.Lin@Sun.COM 		break;
906*9999SWang.Lin@Sun.COM 	case ATH9K_TX_QUEUE_UAPSD:
907*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q)) |
908*9999SWang.Lin@Sun.COM 		    AR_D_MISC_POST_FR_BKOFF_DIS);
909*9999SWang.Lin@Sun.COM 		break;
910*9999SWang.Lin@Sun.COM 	default:
911*9999SWang.Lin@Sun.COM 		break;
912*9999SWang.Lin@Sun.COM 	}
913*9999SWang.Lin@Sun.COM 
914*9999SWang.Lin@Sun.COM 	if (qi->tqi_intFlags & ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS) {
915*9999SWang.Lin@Sun.COM 		REG_WRITE(ah, AR_DMISC(q), REG_READ(ah, AR_DMISC(q)) |
916*9999SWang.Lin@Sun.COM 		    SM(AR_D_MISC_ARB_LOCKOUT_CNTRL_GLOBAL,
917*9999SWang.Lin@Sun.COM 		    AR_D_MISC_ARB_LOCKOUT_CNTRL) |
918*9999SWang.Lin@Sun.COM 		    AR_D_MISC_POST_FR_BKOFF_DIS);
919*9999SWang.Lin@Sun.COM 	}
920*9999SWang.Lin@Sun.COM 
921*9999SWang.Lin@Sun.COM 	if (qi->tqi_qflags & TXQ_FLAG_TXOKINT_ENABLE)
922*9999SWang.Lin@Sun.COM 		ahp->ah_txOkInterruptMask |= 1 << q;
923*9999SWang.Lin@Sun.COM 	else
924*9999SWang.Lin@Sun.COM 		ahp->ah_txOkInterruptMask &= ~(1 << q);
925*9999SWang.Lin@Sun.COM 	if (qi->tqi_qflags & TXQ_FLAG_TXERRINT_ENABLE)
926*9999SWang.Lin@Sun.COM 		ahp->ah_txErrInterruptMask |= 1 << q;
927*9999SWang.Lin@Sun.COM 	else
928*9999SWang.Lin@Sun.COM 		ahp->ah_txErrInterruptMask &= ~(1 << q);
929*9999SWang.Lin@Sun.COM 	if (qi->tqi_qflags & TXQ_FLAG_TXDESCINT_ENABLE)
930*9999SWang.Lin@Sun.COM 		ahp->ah_txDescInterruptMask |= 1 << q;
931*9999SWang.Lin@Sun.COM 	else
932*9999SWang.Lin@Sun.COM 		ahp->ah_txDescInterruptMask &= ~(1 << q);
933*9999SWang.Lin@Sun.COM 	if (qi->tqi_qflags & TXQ_FLAG_TXEOLINT_ENABLE)
934*9999SWang.Lin@Sun.COM 		ahp->ah_txEolInterruptMask |= 1 << q;
935*9999SWang.Lin@Sun.COM 	else
936*9999SWang.Lin@Sun.COM 		ahp->ah_txEolInterruptMask &= ~(1 << q);
937*9999SWang.Lin@Sun.COM 	if (qi->tqi_qflags & TXQ_FLAG_TXURNINT_ENABLE)
938*9999SWang.Lin@Sun.COM 		ahp->ah_txUrnInterruptMask |= 1 << q;
939*9999SWang.Lin@Sun.COM 	else
940*9999SWang.Lin@Sun.COM 		ahp->ah_txUrnInterruptMask &= ~(1 << q);
941*9999SWang.Lin@Sun.COM 	ath9k_hw_set_txq_interrupts(ah, qi);
942*9999SWang.Lin@Sun.COM 
943*9999SWang.Lin@Sun.COM 	return (B_TRUE);
944*9999SWang.Lin@Sun.COM }
945*9999SWang.Lin@Sun.COM 
946*9999SWang.Lin@Sun.COM /* ARGSUSED */
947*9999SWang.Lin@Sun.COM int
ath9k_hw_rxprocdesc(struct ath_hal * ah,struct ath_desc * ds,uint32_t pa,struct ath_desc * nds,uint64_t tsf)948*9999SWang.Lin@Sun.COM ath9k_hw_rxprocdesc(struct ath_hal *ah, struct ath_desc *ds,
949*9999SWang.Lin@Sun.COM     uint32_t pa,
950*9999SWang.Lin@Sun.COM     struct ath_desc *nds,
951*9999SWang.Lin@Sun.COM     uint64_t tsf)
952*9999SWang.Lin@Sun.COM {
953*9999SWang.Lin@Sun.COM 	struct ar5416_desc ads;
954*9999SWang.Lin@Sun.COM 	struct ar5416_desc *adsp = AR5416DESC(ds);
955*9999SWang.Lin@Sun.COM 	uint32_t phyerr;
956*9999SWang.Lin@Sun.COM 
957*9999SWang.Lin@Sun.COM 	if ((adsp->ds_rxstatus8 & AR_RxDone) == 0)
958*9999SWang.Lin@Sun.COM 		return (EINPROGRESS);
959*9999SWang.Lin@Sun.COM 
960*9999SWang.Lin@Sun.COM 	ads.u.rx = adsp->u.rx;
961*9999SWang.Lin@Sun.COM 
962*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_status = 0;
963*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_flags = 0;
964*9999SWang.Lin@Sun.COM 
965*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_datalen = ads.ds_rxstatus1 & AR_DataLen;
966*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_tstamp = ads.AR_RcvTimestamp;
967*9999SWang.Lin@Sun.COM 
968*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rssi = MS(ads.ds_rxstatus4, AR_RxRSSICombined);
969*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rssi_ctl0 = MS(ads.ds_rxstatus0, AR_RxRSSIAnt00);
970*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rssi_ctl1 = MS(ads.ds_rxstatus0, AR_RxRSSIAnt01);
971*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rssi_ctl2 = MS(ads.ds_rxstatus0, AR_RxRSSIAnt02);
972*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rssi_ext0 = MS(ads.ds_rxstatus4, AR_RxRSSIAnt10);
973*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rssi_ext1 = MS(ads.ds_rxstatus4, AR_RxRSSIAnt11);
974*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rssi_ext2 = MS(ads.ds_rxstatus4, AR_RxRSSIAnt12);
975*9999SWang.Lin@Sun.COM 	if (ads.ds_rxstatus8 & AR_RxKeyIdxValid)
976*9999SWang.Lin@Sun.COM 		ds->ds_rxstat.rs_keyix = MS(ads.ds_rxstatus8, AR_KeyIdx);
977*9999SWang.Lin@Sun.COM 	else
978*9999SWang.Lin@Sun.COM 		ds->ds_rxstat.rs_keyix = ATH9K_RXKEYIX_INVALID;
979*9999SWang.Lin@Sun.COM 
980*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_rate = RXSTATUS_RATE(ah, (&ads));
981*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_more = (ads.ds_rxstatus1 & AR_RxMore) ? 1 : 0;
982*9999SWang.Lin@Sun.COM 
983*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_isaggr = (ads.ds_rxstatus8 & AR_RxAggr) ? 1 : 0;
984*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_moreaggr =
985*9999SWang.Lin@Sun.COM 	    (ads.ds_rxstatus8 & AR_RxMoreAggr) ? 1 : 0;
986*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_antenna = MS(ads.ds_rxstatus3, AR_RxAntenna);
987*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_flags =
988*9999SWang.Lin@Sun.COM 	    (ads.ds_rxstatus3 & AR_GI) ? ATH9K_RX_GI : 0;
989*9999SWang.Lin@Sun.COM 	ds->ds_rxstat.rs_flags |=
990*9999SWang.Lin@Sun.COM 	    (ads.ds_rxstatus3 & AR_2040) ? ATH9K_RX_2040 : 0;
991*9999SWang.Lin@Sun.COM 
992*9999SWang.Lin@Sun.COM 	if (ads.ds_rxstatus8 & AR_PreDelimCRCErr)
993*9999SWang.Lin@Sun.COM 		ds->ds_rxstat.rs_flags |= ATH9K_RX_DELIM_CRC_PRE;
994*9999SWang.Lin@Sun.COM 	if (ads.ds_rxstatus8 & AR_PostDelimCRCErr)
995*9999SWang.Lin@Sun.COM 		ds->ds_rxstat.rs_flags |= ATH9K_RX_DELIM_CRC_POST;
996*9999SWang.Lin@Sun.COM 	if (ads.ds_rxstatus8 & AR_DecryptBusyErr)
997*9999SWang.Lin@Sun.COM 		ds->ds_rxstat.rs_flags |= ATH9K_RX_DECRYPT_BUSY;
998*9999SWang.Lin@Sun.COM 
999*9999SWang.Lin@Sun.COM 	if ((ads.ds_rxstatus8 & AR_RxFrameOK) == 0) {
1000*9999SWang.Lin@Sun.COM 		if (ads.ds_rxstatus8 & AR_CRCErr)
1001*9999SWang.Lin@Sun.COM 			ds->ds_rxstat.rs_status |= ATH9K_RXERR_CRC;
1002*9999SWang.Lin@Sun.COM 		else if (ads.ds_rxstatus8 & AR_PHYErr) {
1003*9999SWang.Lin@Sun.COM 			ds->ds_rxstat.rs_status |= ATH9K_RXERR_PHY;
1004*9999SWang.Lin@Sun.COM 			phyerr = MS(ads.ds_rxstatus8, AR_PHYErrCode);
1005*9999SWang.Lin@Sun.COM 			ds->ds_rxstat.rs_phyerr = (uint8_t)phyerr; /* LINT */
1006*9999SWang.Lin@Sun.COM 		} else if (ads.ds_rxstatus8 & AR_DecryptCRCErr)
1007*9999SWang.Lin@Sun.COM 			ds->ds_rxstat.rs_status |= ATH9K_RXERR_DECRYPT;
1008*9999SWang.Lin@Sun.COM 		else if (ads.ds_rxstatus8 & AR_MichaelErr)
1009*9999SWang.Lin@Sun.COM 			ds->ds_rxstat.rs_status |= ATH9K_RXERR_MIC;
1010*9999SWang.Lin@Sun.COM 	}
1011*9999SWang.Lin@Sun.COM 
1012*9999SWang.Lin@Sun.COM 	return (0);
1013*9999SWang.Lin@Sun.COM }
1014*9999SWang.Lin@Sun.COM 
1015*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setuprxdesc(struct ath_hal * ah,struct ath_desc * ds,uint32_t size,uint32_t flags)1016*9999SWang.Lin@Sun.COM ath9k_hw_setuprxdesc(struct ath_hal *ah, struct ath_desc *ds,
1017*9999SWang.Lin@Sun.COM     uint32_t size, uint32_t flags)
1018*9999SWang.Lin@Sun.COM {
1019*9999SWang.Lin@Sun.COM 	struct ar5416_desc *ads = AR5416DESC(ds);
1020*9999SWang.Lin@Sun.COM 	struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
1021*9999SWang.Lin@Sun.COM 
1022*9999SWang.Lin@Sun.COM 	ads->ds_ctl1 = size & AR_BufLen;
1023*9999SWang.Lin@Sun.COM 	if (flags & ATH9K_RXDESC_INTREQ)
1024*9999SWang.Lin@Sun.COM 		ads->ds_ctl1 |= AR_RxIntrReq;
1025*9999SWang.Lin@Sun.COM 
1026*9999SWang.Lin@Sun.COM 	ads->ds_rxstatus8 &= ~AR_RxDone;
1027*9999SWang.Lin@Sun.COM 	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
1028*9999SWang.Lin@Sun.COM 		(void) memset(&(ads->u), 0, sizeof (ads->u));
1029*9999SWang.Lin@Sun.COM 
1030*9999SWang.Lin@Sun.COM 	return (B_TRUE);
1031*9999SWang.Lin@Sun.COM }
1032*9999SWang.Lin@Sun.COM 
1033*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setrxabort(struct ath_hal * ah,boolean_t set)1034*9999SWang.Lin@Sun.COM ath9k_hw_setrxabort(struct ath_hal *ah, boolean_t set)
1035*9999SWang.Lin@Sun.COM {
1036*9999SWang.Lin@Sun.COM 	uint32_t reg;
1037*9999SWang.Lin@Sun.COM 
1038*9999SWang.Lin@Sun.COM 	if (set) {
1039*9999SWang.Lin@Sun.COM 		REG_SET_BIT(ah, AR_DIAG_SW,
1040*9999SWang.Lin@Sun.COM 		    (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1041*9999SWang.Lin@Sun.COM 
1042*9999SWang.Lin@Sun.COM 		if (!ath9k_hw_wait(ah, AR_OBS_BUS_1,
1043*9999SWang.Lin@Sun.COM 		    AR_OBS_BUS_1_RX_STATE, 0)) {
1044*9999SWang.Lin@Sun.COM 			REG_CLR_BIT(ah, AR_DIAG_SW,
1045*9999SWang.Lin@Sun.COM 			    (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1046*9999SWang.Lin@Sun.COM 
1047*9999SWang.Lin@Sun.COM 			reg = REG_READ(ah, AR_OBS_BUS_1);
1048*9999SWang.Lin@Sun.COM 
1049*9999SWang.Lin@Sun.COM 			ARN_DBG((ARN_DBG_FATAL,
1050*9999SWang.Lin@Sun.COM 			    "%s: rx failed to go idle in 10 ms RXSM=0x%x\n",
1051*9999SWang.Lin@Sun.COM 			    __func__, reg));
1052*9999SWang.Lin@Sun.COM 
1053*9999SWang.Lin@Sun.COM 			return (B_FALSE);
1054*9999SWang.Lin@Sun.COM 		}
1055*9999SWang.Lin@Sun.COM 	} else {
1056*9999SWang.Lin@Sun.COM 		REG_CLR_BIT(ah, AR_DIAG_SW,
1057*9999SWang.Lin@Sun.COM 		    (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1058*9999SWang.Lin@Sun.COM 	}
1059*9999SWang.Lin@Sun.COM 
1060*9999SWang.Lin@Sun.COM 	return (B_TRUE);
1061*9999SWang.Lin@Sun.COM }
1062*9999SWang.Lin@Sun.COM 
1063*9999SWang.Lin@Sun.COM void
ath9k_hw_putrxbuf(struct ath_hal * ah,uint32_t rxdp)1064*9999SWang.Lin@Sun.COM ath9k_hw_putrxbuf(struct ath_hal *ah, uint32_t rxdp)
1065*9999SWang.Lin@Sun.COM {
1066*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_RXDP, rxdp);
1067*9999SWang.Lin@Sun.COM }
1068*9999SWang.Lin@Sun.COM 
1069*9999SWang.Lin@Sun.COM void
ath9k_hw_rxena(struct ath_hal * ah)1070*9999SWang.Lin@Sun.COM ath9k_hw_rxena(struct ath_hal *ah)
1071*9999SWang.Lin@Sun.COM {
1072*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_CR, AR_CR_RXE);
1073*9999SWang.Lin@Sun.COM }
1074*9999SWang.Lin@Sun.COM 
1075*9999SWang.Lin@Sun.COM void
ath9k_hw_startpcureceive(struct ath_hal * ah)1076*9999SWang.Lin@Sun.COM ath9k_hw_startpcureceive(struct ath_hal *ah)
1077*9999SWang.Lin@Sun.COM {
1078*9999SWang.Lin@Sun.COM 	ath9k_enable_mib_counters(ah);
1079*9999SWang.Lin@Sun.COM 
1080*9999SWang.Lin@Sun.COM 	ath9k_ani_reset(ah);
1081*9999SWang.Lin@Sun.COM 
1082*9999SWang.Lin@Sun.COM 	REG_CLR_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
1083*9999SWang.Lin@Sun.COM }
1084*9999SWang.Lin@Sun.COM 
1085*9999SWang.Lin@Sun.COM void
ath9k_hw_stoppcurecv(struct ath_hal * ah)1086*9999SWang.Lin@Sun.COM ath9k_hw_stoppcurecv(struct ath_hal *ah)
1087*9999SWang.Lin@Sun.COM {
1088*9999SWang.Lin@Sun.COM 	REG_SET_BIT(ah, AR_DIAG_SW, AR_DIAG_RX_DIS);
1089*9999SWang.Lin@Sun.COM 
1090*9999SWang.Lin@Sun.COM 	ath9k_hw_disable_mib_counters(ah);
1091*9999SWang.Lin@Sun.COM }
1092*9999SWang.Lin@Sun.COM 
1093*9999SWang.Lin@Sun.COM boolean_t
ath9k_hw_stopdmarecv(struct ath_hal * ah)1094*9999SWang.Lin@Sun.COM ath9k_hw_stopdmarecv(struct ath_hal *ah)
1095*9999SWang.Lin@Sun.COM {
1096*9999SWang.Lin@Sun.COM 	REG_WRITE(ah, AR_CR, AR_CR_RXD);
1097*9999SWang.Lin@Sun.COM 
1098*9999SWang.Lin@Sun.COM 	if (!ath9k_hw_wait(ah, AR_CR, AR_CR_RXE, 0)) {
1099*9999SWang.Lin@Sun.COM 		ARN_DBG((ARN_DBG_QUEUE, "arn: ath9k_hw_stopdmarecv(): "
1100*9999SWang.Lin@Sun.COM 		    "dma failed to stop in 10ms\n"
1101*9999SWang.Lin@Sun.COM 		    "AR_CR=0x%08x\nAR_DIAG_SW=0x%08x\n",
1102*9999SWang.Lin@Sun.COM 		    REG_READ(ah, AR_CR), REG_READ(ah, AR_DIAG_SW)));
1103*9999SWang.Lin@Sun.COM 		return (B_FALSE);
1104*9999SWang.Lin@Sun.COM 	} else {
1105*9999SWang.Lin@Sun.COM 		return (B_TRUE);
1106*9999SWang.Lin@Sun.COM 	}
1107*9999SWang.Lin@Sun.COM }
1108