19999SWang.Lin@Sun.COM /*
2*11729SWang.Lin@Sun.COM * Copyright 2010 Sun Microsystems, Inc. All rights reserved.
39999SWang.Lin@Sun.COM * Use is subject to license terms.
49999SWang.Lin@Sun.COM */
59999SWang.Lin@Sun.COM
69999SWang.Lin@Sun.COM /*
79999SWang.Lin@Sun.COM * Copyright (c) 2008 Atheros Communications Inc.
89999SWang.Lin@Sun.COM *
99999SWang.Lin@Sun.COM * Permission to use, copy, modify, and/or distribute this software for any
109999SWang.Lin@Sun.COM * purpose with or without fee is hereby granted, provided that the above
119999SWang.Lin@Sun.COM * copyright notice and this permission notice appear in all copies.
129999SWang.Lin@Sun.COM *
139999SWang.Lin@Sun.COM * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
149999SWang.Lin@Sun.COM * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
159999SWang.Lin@Sun.COM * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
169999SWang.Lin@Sun.COM * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
179999SWang.Lin@Sun.COM * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
189999SWang.Lin@Sun.COM * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
199999SWang.Lin@Sun.COM * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
209999SWang.Lin@Sun.COM */
219999SWang.Lin@Sun.COM
229999SWang.Lin@Sun.COM #include <sys/param.h>
239999SWang.Lin@Sun.COM #include <sys/types.h>
249999SWang.Lin@Sun.COM #include <sys/cmn_err.h>
259999SWang.Lin@Sun.COM #include <sys/kmem.h>
269999SWang.Lin@Sun.COM #include <sys/ddi.h>
279999SWang.Lin@Sun.COM #include <sys/sunddi.h>
289999SWang.Lin@Sun.COM #include <sys/varargs.h>
299999SWang.Lin@Sun.COM
309999SWang.Lin@Sun.COM #include "arn_ath9k.h"
319999SWang.Lin@Sun.COM #include "arn_core.h"
329999SWang.Lin@Sun.COM #include "arn_hw.h"
339999SWang.Lin@Sun.COM #include "arn_reg.h"
349999SWang.Lin@Sun.COM #include "arn_phy.h"
359999SWang.Lin@Sun.COM #include "arn_initvals.h"
369999SWang.Lin@Sun.COM
379999SWang.Lin@Sun.COM static const uint8_t CLOCK_RATE[] = { 40, 80, 22, 44, 88, 40 };
389999SWang.Lin@Sun.COM
399999SWang.Lin@Sun.COM extern struct hal_percal_data iq_cal_multi_sample;
409999SWang.Lin@Sun.COM extern struct hal_percal_data iq_cal_single_sample;
419999SWang.Lin@Sun.COM extern struct hal_percal_data adc_gain_cal_multi_sample;
429999SWang.Lin@Sun.COM extern struct hal_percal_data adc_gain_cal_single_sample;
439999SWang.Lin@Sun.COM extern struct hal_percal_data adc_dc_cal_multi_sample;
449999SWang.Lin@Sun.COM extern struct hal_percal_data adc_dc_cal_single_sample;
459999SWang.Lin@Sun.COM extern struct hal_percal_data adc_init_dc_cal;
469999SWang.Lin@Sun.COM
479999SWang.Lin@Sun.COM static boolean_t ath9k_hw_set_reset_reg(struct ath_hal *ah, uint32_t type);
489999SWang.Lin@Sun.COM static void ath9k_hw_set_regs(struct ath_hal *ah, struct ath9k_channel *chan,
499999SWang.Lin@Sun.COM enum ath9k_ht_macmode macmode);
509999SWang.Lin@Sun.COM static uint32_t ath9k_hw_ini_fixup(struct ath_hal *ah,
519999SWang.Lin@Sun.COM struct ar5416_eeprom_def *pEepData,
529999SWang.Lin@Sun.COM uint32_t reg, uint32_t value);
539999SWang.Lin@Sun.COM static void ath9k_hw_9280_spur_mitigate(struct ath_hal *ah,
549999SWang.Lin@Sun.COM struct ath9k_channel *chan);
559999SWang.Lin@Sun.COM static void ath9k_hw_spur_mitigate(struct ath_hal *ah,
569999SWang.Lin@Sun.COM struct ath9k_channel *chan);
579999SWang.Lin@Sun.COM
589999SWang.Lin@Sun.COM /* Helper Functions */
599999SWang.Lin@Sun.COM
609999SWang.Lin@Sun.COM static uint32_t
ath9k_hw_mac_usec(struct ath_hal * ah,uint32_t clks)619999SWang.Lin@Sun.COM ath9k_hw_mac_usec(struct ath_hal *ah, uint32_t clks)
629999SWang.Lin@Sun.COM {
639999SWang.Lin@Sun.COM if (ah->ah_curchan != NULL)
649999SWang.Lin@Sun.COM return (clks /
659999SWang.Lin@Sun.COM CLOCK_RATE[ath9k_hw_chan2wmode(ah, ah->ah_curchan)]);
669999SWang.Lin@Sun.COM else
679999SWang.Lin@Sun.COM return (clks / CLOCK_RATE[ATH9K_MODE_11B]);
689999SWang.Lin@Sun.COM }
699999SWang.Lin@Sun.COM
709999SWang.Lin@Sun.COM static uint32_t
ath9k_hw_mac_to_usec(struct ath_hal * ah,uint32_t clks)719999SWang.Lin@Sun.COM ath9k_hw_mac_to_usec(struct ath_hal *ah, uint32_t clks)
729999SWang.Lin@Sun.COM {
739999SWang.Lin@Sun.COM struct ath9k_channel *chan = ah->ah_curchan;
749999SWang.Lin@Sun.COM
759999SWang.Lin@Sun.COM if (chan && IS_CHAN_HT40(chan))
769999SWang.Lin@Sun.COM return (ath9k_hw_mac_usec(ah, clks) / 2);
779999SWang.Lin@Sun.COM else
789999SWang.Lin@Sun.COM return (ath9k_hw_mac_usec(ah, clks));
799999SWang.Lin@Sun.COM }
809999SWang.Lin@Sun.COM
819999SWang.Lin@Sun.COM static uint32_t
ath9k_hw_mac_clks(struct ath_hal * ah,uint32_t usecs)829999SWang.Lin@Sun.COM ath9k_hw_mac_clks(struct ath_hal *ah, uint32_t usecs)
839999SWang.Lin@Sun.COM {
849999SWang.Lin@Sun.COM if (ah->ah_curchan != NULL)
859999SWang.Lin@Sun.COM return (usecs * CLOCK_RATE[ath9k_hw_chan2wmode(ah,
869999SWang.Lin@Sun.COM ah->ah_curchan)]);
879999SWang.Lin@Sun.COM else
889999SWang.Lin@Sun.COM return (usecs * CLOCK_RATE[ATH9K_MODE_11B]);
899999SWang.Lin@Sun.COM }
909999SWang.Lin@Sun.COM
919999SWang.Lin@Sun.COM static uint32_t
ath9k_hw_mac_to_clks(struct ath_hal * ah,uint32_t usecs)929999SWang.Lin@Sun.COM ath9k_hw_mac_to_clks(struct ath_hal *ah, uint32_t usecs)
939999SWang.Lin@Sun.COM {
949999SWang.Lin@Sun.COM struct ath9k_channel *chan = ah->ah_curchan;
959999SWang.Lin@Sun.COM
969999SWang.Lin@Sun.COM if (chan && IS_CHAN_HT40(chan))
979999SWang.Lin@Sun.COM return (ath9k_hw_mac_clks(ah, usecs) * 2);
989999SWang.Lin@Sun.COM else
999999SWang.Lin@Sun.COM return (ath9k_hw_mac_clks(ah, usecs));
1009999SWang.Lin@Sun.COM }
1019999SWang.Lin@Sun.COM
1029999SWang.Lin@Sun.COM /* ARGSUSED */
1039999SWang.Lin@Sun.COM enum wireless_mode
ath9k_hw_chan2wmode(struct ath_hal * ah,const struct ath9k_channel * chan)1049999SWang.Lin@Sun.COM ath9k_hw_chan2wmode(struct ath_hal *ah, const struct ath9k_channel *chan)
1059999SWang.Lin@Sun.COM {
1069999SWang.Lin@Sun.COM if (IS_CHAN_B(chan))
1079999SWang.Lin@Sun.COM return (ATH9K_MODE_11B);
1089999SWang.Lin@Sun.COM if (IS_CHAN_G(chan))
1099999SWang.Lin@Sun.COM return (ATH9K_MODE_11G);
1109999SWang.Lin@Sun.COM
1119999SWang.Lin@Sun.COM return (ATH9K_MODE_11A);
1129999SWang.Lin@Sun.COM }
1139999SWang.Lin@Sun.COM
1149999SWang.Lin@Sun.COM boolean_t
ath9k_hw_wait(struct ath_hal * ah,uint32_t reg,uint32_t mask,uint32_t val)1159999SWang.Lin@Sun.COM ath9k_hw_wait(struct ath_hal *ah, uint32_t reg, uint32_t mask, uint32_t val)
1169999SWang.Lin@Sun.COM {
1179999SWang.Lin@Sun.COM int i;
1189999SWang.Lin@Sun.COM
1199999SWang.Lin@Sun.COM for (i = 0; i < (AH_TIMEOUT / AH_TIME_QUANTUM); i++) {
1209999SWang.Lin@Sun.COM if ((REG_READ(ah, reg) & mask) == val)
1219999SWang.Lin@Sun.COM return (B_TRUE);
1229999SWang.Lin@Sun.COM
1239999SWang.Lin@Sun.COM drv_usecwait(AH_TIME_QUANTUM);
1249999SWang.Lin@Sun.COM }
1259999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_wait(): "
1269999SWang.Lin@Sun.COM "timeout on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
1279999SWang.Lin@Sun.COM reg, REG_READ(ah, reg), mask, val));
1289999SWang.Lin@Sun.COM
1299999SWang.Lin@Sun.COM return (B_FALSE);
1309999SWang.Lin@Sun.COM }
1319999SWang.Lin@Sun.COM
1329999SWang.Lin@Sun.COM uint32_t
ath9k_hw_reverse_bits(uint32_t val,uint32_t n)1339999SWang.Lin@Sun.COM ath9k_hw_reverse_bits(uint32_t val, uint32_t n)
1349999SWang.Lin@Sun.COM {
1359999SWang.Lin@Sun.COM uint32_t retval;
1369999SWang.Lin@Sun.COM int i;
1379999SWang.Lin@Sun.COM
1389999SWang.Lin@Sun.COM for (i = 0, retval = 0; i < n; i++) {
1399999SWang.Lin@Sun.COM retval = (retval << 1) | (val & 1);
1409999SWang.Lin@Sun.COM val >>= 1;
1419999SWang.Lin@Sun.COM }
1429999SWang.Lin@Sun.COM return (retval);
1439999SWang.Lin@Sun.COM }
1449999SWang.Lin@Sun.COM
1459999SWang.Lin@Sun.COM boolean_t
ath9k_get_channel_edges(struct ath_hal * ah,uint16_t flags,uint16_t * low,uint16_t * high)1469999SWang.Lin@Sun.COM ath9k_get_channel_edges(struct ath_hal *ah,
1479999SWang.Lin@Sun.COM uint16_t flags, uint16_t *low, uint16_t *high)
1489999SWang.Lin@Sun.COM {
1499999SWang.Lin@Sun.COM struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
1509999SWang.Lin@Sun.COM
1519999SWang.Lin@Sun.COM if (flags & CHANNEL_5GHZ) {
1529999SWang.Lin@Sun.COM *low = pCap->low_5ghz_chan;
1539999SWang.Lin@Sun.COM *high = pCap->high_5ghz_chan;
1549999SWang.Lin@Sun.COM return (B_TRUE);
1559999SWang.Lin@Sun.COM }
1569999SWang.Lin@Sun.COM if ((flags & CHANNEL_2GHZ)) {
1579999SWang.Lin@Sun.COM *low = pCap->low_2ghz_chan;
1589999SWang.Lin@Sun.COM *high = pCap->high_2ghz_chan;
1599999SWang.Lin@Sun.COM return (B_TRUE);
1609999SWang.Lin@Sun.COM }
1619999SWang.Lin@Sun.COM return (B_FALSE);
1629999SWang.Lin@Sun.COM }
1639999SWang.Lin@Sun.COM
1649999SWang.Lin@Sun.COM uint16_t
ath9k_hw_computetxtime(struct ath_hal * ah,struct ath_rate_table * rates,uint32_t frameLen,uint16_t rateix,boolean_t shortPreamble)1659999SWang.Lin@Sun.COM ath9k_hw_computetxtime(struct ath_hal *ah,
1669999SWang.Lin@Sun.COM struct ath_rate_table *rates,
1679999SWang.Lin@Sun.COM uint32_t frameLen, uint16_t rateix,
1689999SWang.Lin@Sun.COM boolean_t shortPreamble)
1699999SWang.Lin@Sun.COM {
1709999SWang.Lin@Sun.COM uint32_t bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
1719999SWang.Lin@Sun.COM uint32_t kbps;
1729999SWang.Lin@Sun.COM
1739999SWang.Lin@Sun.COM kbps = rates->info[rateix].ratekbps;
1749999SWang.Lin@Sun.COM
1759999SWang.Lin@Sun.COM if (kbps == 0)
1769999SWang.Lin@Sun.COM return (0);
1779999SWang.Lin@Sun.COM
1789999SWang.Lin@Sun.COM switch (rates->info[rateix].phy) {
1799999SWang.Lin@Sun.COM case WLAN_RC_PHY_CCK:
1809999SWang.Lin@Sun.COM phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
1819999SWang.Lin@Sun.COM if (shortPreamble && rates->info[rateix].short_preamble)
1829999SWang.Lin@Sun.COM phyTime >>= 1;
1839999SWang.Lin@Sun.COM numBits = frameLen << 3;
1849999SWang.Lin@Sun.COM txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
1859999SWang.Lin@Sun.COM break;
1869999SWang.Lin@Sun.COM case WLAN_RC_PHY_OFDM:
1879999SWang.Lin@Sun.COM if (ah->ah_curchan && IS_CHAN_QUARTER_RATE(ah->ah_curchan)) {
1889999SWang.Lin@Sun.COM bitsPerSymbol =
1899999SWang.Lin@Sun.COM (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
1909999SWang.Lin@Sun.COM numBits = OFDM_PLCP_BITS + (frameLen << 3);
1919999SWang.Lin@Sun.COM numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
1929999SWang.Lin@Sun.COM txTime = OFDM_SIFS_TIME_QUARTER +
1939999SWang.Lin@Sun.COM OFDM_PREAMBLE_TIME_QUARTER +
1949999SWang.Lin@Sun.COM (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
1959999SWang.Lin@Sun.COM } else if (ah->ah_curchan &&
1969999SWang.Lin@Sun.COM IS_CHAN_HALF_RATE(ah->ah_curchan)) {
1979999SWang.Lin@Sun.COM bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
1989999SWang.Lin@Sun.COM numBits = OFDM_PLCP_BITS + (frameLen << 3);
1999999SWang.Lin@Sun.COM numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
2009999SWang.Lin@Sun.COM txTime = OFDM_SIFS_TIME_HALF +
2019999SWang.Lin@Sun.COM OFDM_PREAMBLE_TIME_HALF +
2029999SWang.Lin@Sun.COM (numSymbols * OFDM_SYMBOL_TIME_HALF);
2039999SWang.Lin@Sun.COM } else {
2049999SWang.Lin@Sun.COM bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
2059999SWang.Lin@Sun.COM numBits = OFDM_PLCP_BITS + (frameLen << 3);
2069999SWang.Lin@Sun.COM numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
2079999SWang.Lin@Sun.COM txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME +
2089999SWang.Lin@Sun.COM (numSymbols * OFDM_SYMBOL_TIME);
2099999SWang.Lin@Sun.COM }
2109999SWang.Lin@Sun.COM break;
2119999SWang.Lin@Sun.COM default:
2129999SWang.Lin@Sun.COM arn_problem("arn: "
2139999SWang.Lin@Sun.COM "%s: unknown phy %u (rate ix %u)\n", __func__,
2149999SWang.Lin@Sun.COM rates->info[rateix].phy, rateix);
2159999SWang.Lin@Sun.COM txTime = 0;
2169999SWang.Lin@Sun.COM break;
2179999SWang.Lin@Sun.COM }
2189999SWang.Lin@Sun.COM
2199999SWang.Lin@Sun.COM return ((uint16_t)txTime);
2209999SWang.Lin@Sun.COM }
2219999SWang.Lin@Sun.COM
2229999SWang.Lin@Sun.COM uint32_t
ath9k_hw_mhz2ieee(struct ath_hal * ah,uint32_t freq,uint32_t flags)2239999SWang.Lin@Sun.COM ath9k_hw_mhz2ieee(struct ath_hal *ah, uint32_t freq, uint32_t flags)
2249999SWang.Lin@Sun.COM {
2259999SWang.Lin@Sun.COM if (flags & CHANNEL_2GHZ) {
2269999SWang.Lin@Sun.COM if (freq == 2484)
2279999SWang.Lin@Sun.COM return (14);
2289999SWang.Lin@Sun.COM if (freq < 2484)
2299999SWang.Lin@Sun.COM return ((freq - 2407) / 5);
2309999SWang.Lin@Sun.COM else
2319999SWang.Lin@Sun.COM return (15 + ((freq - 2512) / 20));
2329999SWang.Lin@Sun.COM } else if (flags & CHANNEL_5GHZ) {
2339999SWang.Lin@Sun.COM if (ath9k_regd_is_public_safety_sku(ah) &&
2349999SWang.Lin@Sun.COM IS_CHAN_IN_PUBLIC_SAFETY_BAND(freq)) {
2359999SWang.Lin@Sun.COM return (((freq * 10) +
2369999SWang.Lin@Sun.COM (((freq % 5) == 2) ? 5 : 0) - 49400) / 5);
2379999SWang.Lin@Sun.COM } else if ((flags & CHANNEL_A) && (freq <= 5000)) {
2389999SWang.Lin@Sun.COM return ((freq - 4000) / 5);
2399999SWang.Lin@Sun.COM } else {
2409999SWang.Lin@Sun.COM return ((freq - 5000) / 5);
2419999SWang.Lin@Sun.COM }
2429999SWang.Lin@Sun.COM } else {
2439999SWang.Lin@Sun.COM if (freq == 2484)
2449999SWang.Lin@Sun.COM return (14);
2459999SWang.Lin@Sun.COM if (freq < 2484)
2469999SWang.Lin@Sun.COM return ((freq - 2407) / 5);
2479999SWang.Lin@Sun.COM if (freq < 5000) {
2489999SWang.Lin@Sun.COM if (ath9k_regd_is_public_safety_sku(ah) &&
2499999SWang.Lin@Sun.COM IS_CHAN_IN_PUBLIC_SAFETY_BAND(freq)) {
2509999SWang.Lin@Sun.COM return (((freq * 10) +
2519999SWang.Lin@Sun.COM (((freq % 5) ==
2529999SWang.Lin@Sun.COM 2) ? 5 : 0) - 49400) / 5);
2539999SWang.Lin@Sun.COM } else if (freq > 4900) {
2549999SWang.Lin@Sun.COM return ((freq - 4000) / 5);
2559999SWang.Lin@Sun.COM } else {
2569999SWang.Lin@Sun.COM return (15 + ((freq - 2512) / 20));
2579999SWang.Lin@Sun.COM }
2589999SWang.Lin@Sun.COM }
2599999SWang.Lin@Sun.COM return ((freq - 5000) / 5);
2609999SWang.Lin@Sun.COM }
2619999SWang.Lin@Sun.COM }
2629999SWang.Lin@Sun.COM
2639999SWang.Lin@Sun.COM void
ath9k_hw_get_channel_centers(struct ath_hal * ah,struct ath9k_channel * chan,struct chan_centers * centers)2649999SWang.Lin@Sun.COM ath9k_hw_get_channel_centers(struct ath_hal *ah,
2659999SWang.Lin@Sun.COM struct ath9k_channel *chan,
2669999SWang.Lin@Sun.COM struct chan_centers *centers)
2679999SWang.Lin@Sun.COM {
2689999SWang.Lin@Sun.COM int8_t extoff;
2699999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
2709999SWang.Lin@Sun.COM
2719999SWang.Lin@Sun.COM if (!IS_CHAN_HT40(chan)) {
2729999SWang.Lin@Sun.COM centers->ctl_center = centers->ext_center =
2739999SWang.Lin@Sun.COM centers->synth_center = chan->channel;
2749999SWang.Lin@Sun.COM return;
2759999SWang.Lin@Sun.COM }
2769999SWang.Lin@Sun.COM
2779999SWang.Lin@Sun.COM if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
2789999SWang.Lin@Sun.COM (chan->chanmode == CHANNEL_G_HT40PLUS)) {
2799999SWang.Lin@Sun.COM centers->synth_center =
2809999SWang.Lin@Sun.COM chan->channel + HT40_CHANNEL_CENTER_SHIFT;
2819999SWang.Lin@Sun.COM extoff = 1;
2829999SWang.Lin@Sun.COM } else {
2839999SWang.Lin@Sun.COM centers->synth_center =
2849999SWang.Lin@Sun.COM chan->channel - HT40_CHANNEL_CENTER_SHIFT;
2859999SWang.Lin@Sun.COM extoff = -1;
2869999SWang.Lin@Sun.COM }
2879999SWang.Lin@Sun.COM
2889999SWang.Lin@Sun.COM centers->ctl_center =
2899999SWang.Lin@Sun.COM centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
2909999SWang.Lin@Sun.COM centers->ext_center =
2919999SWang.Lin@Sun.COM centers->synth_center + (extoff *
2929999SWang.Lin@Sun.COM ((ahp->ah_extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
2939999SWang.Lin@Sun.COM HT40_CHANNEL_CENTER_SHIFT : 15));
2949999SWang.Lin@Sun.COM
2959999SWang.Lin@Sun.COM }
2969999SWang.Lin@Sun.COM
2979999SWang.Lin@Sun.COM /* Chip Revisions */
2989999SWang.Lin@Sun.COM
2999999SWang.Lin@Sun.COM static void
ath9k_hw_read_revisions(struct ath_hal * ah)3009999SWang.Lin@Sun.COM ath9k_hw_read_revisions(struct ath_hal *ah)
3019999SWang.Lin@Sun.COM {
3029999SWang.Lin@Sun.COM uint32_t val;
3039999SWang.Lin@Sun.COM
3049999SWang.Lin@Sun.COM val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
3059999SWang.Lin@Sun.COM
3069999SWang.Lin@Sun.COM if (val == 0xFF) {
3079999SWang.Lin@Sun.COM val = REG_READ(ah, AR_SREV);
3089999SWang.Lin@Sun.COM ah->ah_macVersion = (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
3099999SWang.Lin@Sun.COM ah->ah_macRev = MS(val, AR_SREV_REVISION2);
3109999SWang.Lin@Sun.COM ah->ah_isPciExpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
3119999SWang.Lin@Sun.COM } else {
3129999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah))
3139999SWang.Lin@Sun.COM ah->ah_macVersion = MS(val, AR_SREV_VERSION);
3149999SWang.Lin@Sun.COM
3159999SWang.Lin@Sun.COM ah->ah_macRev = val & AR_SREV_REVISION;
3169999SWang.Lin@Sun.COM
3179999SWang.Lin@Sun.COM if (ah->ah_macVersion == AR_SREV_VERSION_5416_PCIE)
3189999SWang.Lin@Sun.COM ah->ah_isPciExpress = B_TRUE;
3199999SWang.Lin@Sun.COM }
3209999SWang.Lin@Sun.COM }
3219999SWang.Lin@Sun.COM
3229999SWang.Lin@Sun.COM static int
ath9k_hw_get_radiorev(struct ath_hal * ah)3239999SWang.Lin@Sun.COM ath9k_hw_get_radiorev(struct ath_hal *ah)
3249999SWang.Lin@Sun.COM {
3259999SWang.Lin@Sun.COM uint32_t val;
3269999SWang.Lin@Sun.COM int i;
3279999SWang.Lin@Sun.COM
3289999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
3299999SWang.Lin@Sun.COM
3309999SWang.Lin@Sun.COM for (i = 0; i < 8; i++)
3319999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
3329999SWang.Lin@Sun.COM val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
3339999SWang.Lin@Sun.COM val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
3349999SWang.Lin@Sun.COM
3359999SWang.Lin@Sun.COM return (ath9k_hw_reverse_bits(val, 8));
3369999SWang.Lin@Sun.COM }
3379999SWang.Lin@Sun.COM
3389999SWang.Lin@Sun.COM /* HW Attach, Detach, Init Routines */
3399999SWang.Lin@Sun.COM
3409999SWang.Lin@Sun.COM static void
ath9k_hw_disablepcie(struct ath_hal * ah)3419999SWang.Lin@Sun.COM ath9k_hw_disablepcie(struct ath_hal *ah)
3429999SWang.Lin@Sun.COM {
3439999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah))
3449999SWang.Lin@Sun.COM return;
3459999SWang.Lin@Sun.COM
3469999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
3479999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
3489999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
3499999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
3509999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
3519999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
3529999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
3539999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
3549999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
3559999SWang.Lin@Sun.COM
3569999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
3579999SWang.Lin@Sun.COM }
3589999SWang.Lin@Sun.COM
3599999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_chip_test(struct ath_hal * ah)3609999SWang.Lin@Sun.COM ath9k_hw_chip_test(struct ath_hal *ah)
3619999SWang.Lin@Sun.COM {
3629999SWang.Lin@Sun.COM uint32_t regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
3639999SWang.Lin@Sun.COM uint32_t regHold[2];
3649999SWang.Lin@Sun.COM uint32_t patternData[4] = { 0x55555555, 0xaaaaaaaa,
3659999SWang.Lin@Sun.COM 0x66666666, 0x99999999 };
3669999SWang.Lin@Sun.COM int i, j;
3679999SWang.Lin@Sun.COM
3689999SWang.Lin@Sun.COM for (i = 0; i < 2; i++) {
3699999SWang.Lin@Sun.COM uint32_t addr = regAddr[i];
3709999SWang.Lin@Sun.COM uint32_t wrData, rdData;
3719999SWang.Lin@Sun.COM
3729999SWang.Lin@Sun.COM regHold[i] = REG_READ(ah, addr);
3739999SWang.Lin@Sun.COM for (j = 0; j < 0x100; j++) {
3749999SWang.Lin@Sun.COM wrData = (j << 16) | j;
3759999SWang.Lin@Sun.COM REG_WRITE(ah, addr, wrData);
3769999SWang.Lin@Sun.COM rdData = REG_READ(ah, addr);
3779999SWang.Lin@Sun.COM if (rdData != wrData) {
3789999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_REG_IO,
3799999SWang.Lin@Sun.COM "arn: ath9k_hw_chip_test(): "
3809999SWang.Lin@Sun.COM "address test failed "
3819999SWang.Lin@Sun.COM "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
3829999SWang.Lin@Sun.COM addr, wrData, rdData));
3839999SWang.Lin@Sun.COM
3849999SWang.Lin@Sun.COM return (B_FALSE);
3859999SWang.Lin@Sun.COM }
3869999SWang.Lin@Sun.COM }
3879999SWang.Lin@Sun.COM for (j = 0; j < 4; j++) {
3889999SWang.Lin@Sun.COM wrData = patternData[j];
3899999SWang.Lin@Sun.COM REG_WRITE(ah, addr, wrData);
3909999SWang.Lin@Sun.COM rdData = REG_READ(ah, addr);
3919999SWang.Lin@Sun.COM if (wrData != rdData) {
3929999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_REG_IO,
3939999SWang.Lin@Sun.COM "arn: ath9k_hw_chip_test(): "
3949999SWang.Lin@Sun.COM "address test failed "
3959999SWang.Lin@Sun.COM "addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
3969999SWang.Lin@Sun.COM addr, wrData, rdData));
3979999SWang.Lin@Sun.COM
3989999SWang.Lin@Sun.COM return (B_FALSE);
3999999SWang.Lin@Sun.COM }
4009999SWang.Lin@Sun.COM }
4019999SWang.Lin@Sun.COM REG_WRITE(ah, regAddr[i], regHold[i]);
4029999SWang.Lin@Sun.COM }
4039999SWang.Lin@Sun.COM drv_usecwait(100);
4049999SWang.Lin@Sun.COM
4059999SWang.Lin@Sun.COM return (B_TRUE);
4069999SWang.Lin@Sun.COM }
4079999SWang.Lin@Sun.COM
4089999SWang.Lin@Sun.COM static const char *
ath9k_hw_devname(uint16_t devid)4099999SWang.Lin@Sun.COM ath9k_hw_devname(uint16_t devid)
4109999SWang.Lin@Sun.COM {
4119999SWang.Lin@Sun.COM switch (devid) {
4129999SWang.Lin@Sun.COM case AR5416_DEVID_PCI:
4139999SWang.Lin@Sun.COM return ("Atheros 5416");
4149999SWang.Lin@Sun.COM case AR5416_DEVID_PCIE:
4159999SWang.Lin@Sun.COM return ("Atheros 5418");
4169999SWang.Lin@Sun.COM case AR9160_DEVID_PCI:
4179999SWang.Lin@Sun.COM return ("Atheros 9160");
4189999SWang.Lin@Sun.COM case AR9280_DEVID_PCI:
4199999SWang.Lin@Sun.COM case AR9280_DEVID_PCIE:
4209999SWang.Lin@Sun.COM return ("Atheros 9280");
4219999SWang.Lin@Sun.COM case AR9285_DEVID_PCIE:
4229999SWang.Lin@Sun.COM return ("Atheros 9285");
4239999SWang.Lin@Sun.COM }
4249999SWang.Lin@Sun.COM
4259999SWang.Lin@Sun.COM return (NULL);
4269999SWang.Lin@Sun.COM }
4279999SWang.Lin@Sun.COM
4289999SWang.Lin@Sun.COM static void
ath9k_hw_set_defaults(struct ath_hal * ah)4299999SWang.Lin@Sun.COM ath9k_hw_set_defaults(struct ath_hal *ah)
4309999SWang.Lin@Sun.COM {
4319999SWang.Lin@Sun.COM int i;
4329999SWang.Lin@Sun.COM
4339999SWang.Lin@Sun.COM ah->ah_config.dma_beacon_response_time = 2;
4349999SWang.Lin@Sun.COM ah->ah_config.sw_beacon_response_time = 10;
4359999SWang.Lin@Sun.COM ah->ah_config.additional_swba_backoff = 0;
4369999SWang.Lin@Sun.COM ah->ah_config.ack_6mb = 0x0;
4379999SWang.Lin@Sun.COM ah->ah_config.cwm_ignore_extcca = 0;
4389999SWang.Lin@Sun.COM ah->ah_config.pcie_powersave_enable = 0;
4399999SWang.Lin@Sun.COM ah->ah_config.pcie_l1skp_enable = 0;
4409999SWang.Lin@Sun.COM ah->ah_config.pcie_clock_req = 0;
4419999SWang.Lin@Sun.COM ah->ah_config.pcie_power_reset = 0x100;
4429999SWang.Lin@Sun.COM ah->ah_config.pcie_restore = 0;
4439999SWang.Lin@Sun.COM ah->ah_config.pcie_waen = 0;
4449999SWang.Lin@Sun.COM ah->ah_config.analog_shiftreg = 1;
4459999SWang.Lin@Sun.COM ah->ah_config.ht_enable = 1;
4469999SWang.Lin@Sun.COM ah->ah_config.ofdm_trig_low = 200;
4479999SWang.Lin@Sun.COM ah->ah_config.ofdm_trig_high = 500;
4489999SWang.Lin@Sun.COM ah->ah_config.cck_trig_high = 200;
4499999SWang.Lin@Sun.COM ah->ah_config.cck_trig_low = 100;
4509999SWang.Lin@Sun.COM ah->ah_config.enable_ani = 1;
4519999SWang.Lin@Sun.COM ah->ah_config.noise_immunity_level = 4;
4529999SWang.Lin@Sun.COM ah->ah_config.ofdm_weaksignal_det = 1;
4539999SWang.Lin@Sun.COM ah->ah_config.cck_weaksignal_thr = 0;
4549999SWang.Lin@Sun.COM ah->ah_config.spur_immunity_level = 2;
4559999SWang.Lin@Sun.COM ah->ah_config.firstep_level = 0;
4569999SWang.Lin@Sun.COM ah->ah_config.rssi_thr_high = 40;
4579999SWang.Lin@Sun.COM ah->ah_config.rssi_thr_low = 7;
4589999SWang.Lin@Sun.COM ah->ah_config.diversity_control = 0;
4599999SWang.Lin@Sun.COM ah->ah_config.antenna_switch_swap = 0;
4609999SWang.Lin@Sun.COM
4619999SWang.Lin@Sun.COM for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
4629999SWang.Lin@Sun.COM ah->ah_config.spurchans[i][0] = AR_NO_SPUR;
4639999SWang.Lin@Sun.COM ah->ah_config.spurchans[i][1] = AR_NO_SPUR;
4649999SWang.Lin@Sun.COM }
4659999SWang.Lin@Sun.COM
4669999SWang.Lin@Sun.COM ah->ah_config.intr_mitigation = 1;
4679999SWang.Lin@Sun.COM
4689999SWang.Lin@Sun.COM /*
4699999SWang.Lin@Sun.COM * We need this for PCI devices only (Cardbus, PCI, miniPCI)
4709999SWang.Lin@Sun.COM * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
4719999SWang.Lin@Sun.COM * This means we use it for all AR5416 devices, and the few
4729999SWang.Lin@Sun.COM * minor PCI AR9280 devices out there.
4739999SWang.Lin@Sun.COM *
4749999SWang.Lin@Sun.COM * Serialization is required because these devices do not handle
4759999SWang.Lin@Sun.COM * well the case of two concurrent reads/writes due to the latency
4769999SWang.Lin@Sun.COM * involved. During one read/write another read/write can be issued
4779999SWang.Lin@Sun.COM * on another CPU while the previous read/write may still be working
4789999SWang.Lin@Sun.COM * on our hardware, if we hit this case the hardware poops in a loop.
4799999SWang.Lin@Sun.COM * We prevent this by serializing reads and writes.
4809999SWang.Lin@Sun.COM *
4819999SWang.Lin@Sun.COM * This issue is not present on PCI-Express devices or pre-AR5416
4829999SWang.Lin@Sun.COM * devices (legacy, 802.11abg).
4839999SWang.Lin@Sun.COM */
4849999SWang.Lin@Sun.COM
4859999SWang.Lin@Sun.COM /* num_of_cpus */
4869999SWang.Lin@Sun.COM }
4879999SWang.Lin@Sun.COM
4889999SWang.Lin@Sun.COM static struct ath_hal_5416 *
ath9k_hw_newstate(uint16_t device_id,struct arn_softc * sc,caddr_t mem,int * status)4899999SWang.Lin@Sun.COM ath9k_hw_newstate(uint16_t device_id, struct arn_softc *sc, caddr_t mem,
4909999SWang.Lin@Sun.COM int *status)
4919999SWang.Lin@Sun.COM {
4929999SWang.Lin@Sun.COM static const uint8_t defbssidmask[IEEE80211_ADDR_LEN] =
4939999SWang.Lin@Sun.COM { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
4949999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp;
4959999SWang.Lin@Sun.COM struct ath_hal *ah;
4969999SWang.Lin@Sun.COM
4979999SWang.Lin@Sun.COM ahp = (struct ath_hal_5416 *)
4989999SWang.Lin@Sun.COM kmem_zalloc(sizeof (struct ath_hal_5416), KM_SLEEP);
4999999SWang.Lin@Sun.COM if (ahp == NULL) {
5009999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: ath9k_hw_newstate(): "
5019999SWang.Lin@Sun.COM "failed to alloc mem for ahp\n"));
5029999SWang.Lin@Sun.COM *status = ENOMEM;
5039999SWang.Lin@Sun.COM return (NULL);
5049999SWang.Lin@Sun.COM }
5059999SWang.Lin@Sun.COM
5069999SWang.Lin@Sun.COM ah = &ahp->ah;
5079999SWang.Lin@Sun.COM ah->ah_sc = sc;
5089999SWang.Lin@Sun.COM ah->ah_sh = mem;
5099999SWang.Lin@Sun.COM ah->ah_magic = AR5416_MAGIC;
5109999SWang.Lin@Sun.COM ah->ah_countryCode = CTRY_DEFAULT;
5119999SWang.Lin@Sun.COM ah->ah_devid = device_id;
5129999SWang.Lin@Sun.COM ah->ah_subvendorid = 0;
5139999SWang.Lin@Sun.COM
5149999SWang.Lin@Sun.COM ah->ah_flags = 0;
5159999SWang.Lin@Sun.COM if ((device_id == AR5416_AR9100_DEVID))
5169999SWang.Lin@Sun.COM ah->ah_macVersion = AR_SREV_VERSION_9100;
5179999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah))
5189999SWang.Lin@Sun.COM ah->ah_flags = AH_USE_EEPROM;
5199999SWang.Lin@Sun.COM
5209999SWang.Lin@Sun.COM ah->ah_powerLimit = MAX_RATE_POWER;
5219999SWang.Lin@Sun.COM ah->ah_tpScale = ATH9K_TP_SCALE_MAX;
5229999SWang.Lin@Sun.COM ahp->ah_atimWindow = 0;
5239999SWang.Lin@Sun.COM ahp->ah_diversityControl = ah->ah_config.diversity_control;
5249999SWang.Lin@Sun.COM ahp->ah_antennaSwitchSwap =
5259999SWang.Lin@Sun.COM ah->ah_config.antenna_switch_swap;
5269999SWang.Lin@Sun.COM ahp->ah_staId1Defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
5279999SWang.Lin@Sun.COM ahp->ah_beaconInterval = 100;
5289999SWang.Lin@Sun.COM ahp->ah_enable32kHzClock = DONT_USE_32KHZ;
5299999SWang.Lin@Sun.COM ahp->ah_slottime = (uint32_t)-1;
5309999SWang.Lin@Sun.COM ahp->ah_acktimeout = (uint32_t)-1;
5319999SWang.Lin@Sun.COM ahp->ah_ctstimeout = (uint32_t)-1;
5329999SWang.Lin@Sun.COM ahp->ah_globaltxtimeout = (uint32_t)-1;
5339999SWang.Lin@Sun.COM (void) memcpy(&ahp->ah_bssidmask, defbssidmask, IEEE80211_ADDR_LEN);
5349999SWang.Lin@Sun.COM
5359999SWang.Lin@Sun.COM ahp->ah_gBeaconRate = 0;
5369999SWang.Lin@Sun.COM
5379999SWang.Lin@Sun.COM return (ahp);
5389999SWang.Lin@Sun.COM }
5399999SWang.Lin@Sun.COM
5409999SWang.Lin@Sun.COM static int
ath9k_hw_rfattach(struct ath_hal * ah)5419999SWang.Lin@Sun.COM ath9k_hw_rfattach(struct ath_hal *ah)
5429999SWang.Lin@Sun.COM {
5439999SWang.Lin@Sun.COM boolean_t rfStatus = B_FALSE;
5449999SWang.Lin@Sun.COM int ecode = 0;
5459999SWang.Lin@Sun.COM
5469999SWang.Lin@Sun.COM rfStatus = ath9k_hw_init_rf(ah, &ecode);
5479999SWang.Lin@Sun.COM if (!rfStatus) {
5489999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_rfattach(): "
5499999SWang.Lin@Sun.COM "RF setup failed, status %u\n", ecode));
5509999SWang.Lin@Sun.COM
5519999SWang.Lin@Sun.COM return (ecode);
5529999SWang.Lin@Sun.COM }
5539999SWang.Lin@Sun.COM
5549999SWang.Lin@Sun.COM return (0);
5559999SWang.Lin@Sun.COM }
5569999SWang.Lin@Sun.COM
5579999SWang.Lin@Sun.COM static int
ath9k_hw_rf_claim(struct ath_hal * ah)5589999SWang.Lin@Sun.COM ath9k_hw_rf_claim(struct ath_hal *ah)
5599999SWang.Lin@Sun.COM {
5609999SWang.Lin@Sun.COM uint32_t val;
5619999SWang.Lin@Sun.COM
5629999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY(0), 0x00000007);
5639999SWang.Lin@Sun.COM
5649999SWang.Lin@Sun.COM val = ath9k_hw_get_radiorev(ah);
5659999SWang.Lin@Sun.COM switch (val & AR_RADIO_SREV_MAJOR) {
5669999SWang.Lin@Sun.COM case 0:
5679999SWang.Lin@Sun.COM val = AR_RAD5133_SREV_MAJOR;
5689999SWang.Lin@Sun.COM break;
5699999SWang.Lin@Sun.COM case AR_RAD5133_SREV_MAJOR:
5709999SWang.Lin@Sun.COM case AR_RAD5122_SREV_MAJOR:
5719999SWang.Lin@Sun.COM case AR_RAD2133_SREV_MAJOR:
5729999SWang.Lin@Sun.COM case AR_RAD2122_SREV_MAJOR:
5739999SWang.Lin@Sun.COM break;
5749999SWang.Lin@Sun.COM default:
5759999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_CHANNEL,
5769999SWang.Lin@Sun.COM "arn: ath9k_hw_rf_claim(): "
5779999SWang.Lin@Sun.COM "5G Radio Chip Rev 0x%02X "
5789999SWang.Lin@Sun.COM "is not supported by this driver\n",
5799999SWang.Lin@Sun.COM ah->ah_analog5GhzRev));
5809999SWang.Lin@Sun.COM
5819999SWang.Lin@Sun.COM return (ENOTSUP);
5829999SWang.Lin@Sun.COM }
5839999SWang.Lin@Sun.COM
5849999SWang.Lin@Sun.COM ah->ah_analog5GhzRev = (uint16_t)val;
5859999SWang.Lin@Sun.COM
5869999SWang.Lin@Sun.COM return (0);
5879999SWang.Lin@Sun.COM }
5889999SWang.Lin@Sun.COM
5899999SWang.Lin@Sun.COM static int
ath9k_hw_init_macaddr(struct ath_hal * ah)5909999SWang.Lin@Sun.COM ath9k_hw_init_macaddr(struct ath_hal *ah)
5919999SWang.Lin@Sun.COM {
5929999SWang.Lin@Sun.COM uint32_t sum;
5939999SWang.Lin@Sun.COM int i;
5949999SWang.Lin@Sun.COM uint16_t eeval;
5959999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
5969999SWang.Lin@Sun.COM
5979999SWang.Lin@Sun.COM sum = 0;
5989999SWang.Lin@Sun.COM for (i = 0; i < 3; i++) {
5999999SWang.Lin@Sun.COM eeval = ath9k_hw_get_eeprom(ah, AR_EEPROM_MAC(i));
6009999SWang.Lin@Sun.COM sum += eeval;
6019999SWang.Lin@Sun.COM ahp->ah_macaddr[2 * i] = eeval >> 8;
6029999SWang.Lin@Sun.COM ahp->ah_macaddr[2 * i + 1] = eeval & 0xff;
6039999SWang.Lin@Sun.COM }
6049999SWang.Lin@Sun.COM if (sum == 0 || sum == 0xffff * 3) {
6059999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_EEPROM, "arn: ath9k_hw_init_macaddr(): "
6069999SWang.Lin@Sun.COM "mac address read failed: %pM\n",
6079999SWang.Lin@Sun.COM ahp->ah_macaddr));
6089999SWang.Lin@Sun.COM
6099999SWang.Lin@Sun.COM return (EADDRNOTAVAIL);
6109999SWang.Lin@Sun.COM }
6119999SWang.Lin@Sun.COM
6129999SWang.Lin@Sun.COM return (0);
6139999SWang.Lin@Sun.COM }
6149999SWang.Lin@Sun.COM
6159999SWang.Lin@Sun.COM static void
ath9k_hw_init_rxgain_ini(struct ath_hal * ah)6169999SWang.Lin@Sun.COM ath9k_hw_init_rxgain_ini(struct ath_hal *ah)
6179999SWang.Lin@Sun.COM {
6189999SWang.Lin@Sun.COM uint32_t rxgain_type;
6199999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
6209999SWang.Lin@Sun.COM
6219999SWang.Lin@Sun.COM if (ath9k_hw_get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
6229999SWang.Lin@Sun.COM rxgain_type = ath9k_hw_get_eeprom(ah, EEP_RXGAIN_TYPE);
6239999SWang.Lin@Sun.COM if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF) {
6249999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
6259999SWang.Lin@Sun.COM ar9280Modes_backoff_13db_rxgain_9280_2,
6269999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2),
6279999SWang.Lin@Sun.COM 6);
6289999SWang.Lin@Sun.COM } else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF) {
6299999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
6309999SWang.Lin@Sun.COM ar9280Modes_backoff_23db_rxgain_9280_2,
6319999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2),
6329999SWang.Lin@Sun.COM 6);
6339999SWang.Lin@Sun.COM } else {
6349999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
6359999SWang.Lin@Sun.COM ar9280Modes_original_rxgain_9280_2,
6369999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
6379999SWang.Lin@Sun.COM }
6389999SWang.Lin@Sun.COM } else {
6399999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesRxGain,
6409999SWang.Lin@Sun.COM ar9280Modes_original_rxgain_9280_2,
6419999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
6429999SWang.Lin@Sun.COM }
6439999SWang.Lin@Sun.COM }
6449999SWang.Lin@Sun.COM
6459999SWang.Lin@Sun.COM static void
ath9k_hw_init_txgain_ini(struct ath_hal * ah)6469999SWang.Lin@Sun.COM ath9k_hw_init_txgain_ini(struct ath_hal *ah)
6479999SWang.Lin@Sun.COM {
6489999SWang.Lin@Sun.COM uint32_t txgain_type;
6499999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
6509999SWang.Lin@Sun.COM
6519999SWang.Lin@Sun.COM if (ath9k_hw_get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
6529999SWang.Lin@Sun.COM txgain_type = ath9k_hw_get_eeprom(ah, EEP_TXGAIN_TYPE);
6539999SWang.Lin@Sun.COM
6549999SWang.Lin@Sun.COM if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
6559999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesTxGain,
6569999SWang.Lin@Sun.COM ar9280Modes_high_power_tx_gain_9280_2,
6579999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2),
6589999SWang.Lin@Sun.COM 6);
6599999SWang.Lin@Sun.COM } else {
6609999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesTxGain,
6619999SWang.Lin@Sun.COM ar9280Modes_original_tx_gain_9280_2,
6629999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
6639999SWang.Lin@Sun.COM }
6649999SWang.Lin@Sun.COM } else {
6659999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesTxGain,
6669999SWang.Lin@Sun.COM ar9280Modes_original_tx_gain_9280_2,
6679999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
6689999SWang.Lin@Sun.COM }
6699999SWang.Lin@Sun.COM }
6709999SWang.Lin@Sun.COM
6719999SWang.Lin@Sun.COM static int
ath9k_hw_post_attach(struct ath_hal * ah)6729999SWang.Lin@Sun.COM ath9k_hw_post_attach(struct ath_hal *ah)
6739999SWang.Lin@Sun.COM {
6749999SWang.Lin@Sun.COM int ecode;
6759999SWang.Lin@Sun.COM
6769999SWang.Lin@Sun.COM if (!ath9k_hw_chip_test(ah)) {
6779999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_REG_IO, "arn: ath9k_hw_post_attach(): "
6789999SWang.Lin@Sun.COM "hardware self-test failed\n"));
6799999SWang.Lin@Sun.COM
6809999SWang.Lin@Sun.COM }
6819999SWang.Lin@Sun.COM
6829999SWang.Lin@Sun.COM ecode = ath9k_hw_rf_claim(ah);
6839999SWang.Lin@Sun.COM if (ecode != 0)
6849999SWang.Lin@Sun.COM return (ecode);
6859999SWang.Lin@Sun.COM
6869999SWang.Lin@Sun.COM ecode = ath9k_hw_eeprom_attach(ah);
6879999SWang.Lin@Sun.COM if (ecode != 0)
6889999SWang.Lin@Sun.COM return (ecode);
6899999SWang.Lin@Sun.COM ecode = ath9k_hw_rfattach(ah);
6909999SWang.Lin@Sun.COM if (ecode != 0)
6919999SWang.Lin@Sun.COM return (ecode);
6929999SWang.Lin@Sun.COM
6939999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah)) {
6949999SWang.Lin@Sun.COM ath9k_hw_ani_setup(ah);
6959999SWang.Lin@Sun.COM ath9k_hw_ani_attach(ah);
6969999SWang.Lin@Sun.COM }
6979999SWang.Lin@Sun.COM
6989999SWang.Lin@Sun.COM return (0);
6999999SWang.Lin@Sun.COM }
7009999SWang.Lin@Sun.COM
7019999SWang.Lin@Sun.COM static struct ath_hal *
ath9k_hw_do_attach(uint16_t device_id,struct arn_softc * sc,caddr_t mem,int * status)7029999SWang.Lin@Sun.COM ath9k_hw_do_attach(uint16_t device_id, struct arn_softc *sc,
7039999SWang.Lin@Sun.COM caddr_t mem, int *status)
7049999SWang.Lin@Sun.COM {
7059999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp;
7069999SWang.Lin@Sun.COM struct ath_hal *ah;
7079999SWang.Lin@Sun.COM int ecode;
7089999SWang.Lin@Sun.COM uint32_t i;
7099999SWang.Lin@Sun.COM uint32_t j;
7109999SWang.Lin@Sun.COM
7119999SWang.Lin@Sun.COM ahp = ath9k_hw_newstate(device_id, sc, mem, status);
7129999SWang.Lin@Sun.COM if (ahp == NULL)
7139999SWang.Lin@Sun.COM return (NULL);
7149999SWang.Lin@Sun.COM
7159999SWang.Lin@Sun.COM ah = &ahp->ah;
7169999SWang.Lin@Sun.COM
7179999SWang.Lin@Sun.COM ath9k_hw_set_defaults(ah);
7189999SWang.Lin@Sun.COM
7199999SWang.Lin@Sun.COM if (ah->ah_config.intr_mitigation != 0)
7209999SWang.Lin@Sun.COM ahp->ah_intrMitigation = B_TRUE;
7219999SWang.Lin@Sun.COM
7229999SWang.Lin@Sun.COM if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
7239999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_set_reset_reg(): "
7249999SWang.Lin@Sun.COM "couldn't reset chip \n"));
7259999SWang.Lin@Sun.COM ecode = EIO;
7269999SWang.Lin@Sun.COM goto bad;
7279999SWang.Lin@Sun.COM }
7289999SWang.Lin@Sun.COM
7299999SWang.Lin@Sun.COM if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
7309999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_setpower(): "
7319999SWang.Lin@Sun.COM "couldn't wakeup chip \n"));
7329999SWang.Lin@Sun.COM ecode = EIO;
7339999SWang.Lin@Sun.COM goto bad;
7349999SWang.Lin@Sun.COM }
7359999SWang.Lin@Sun.COM
7369999SWang.Lin@Sun.COM if (ah->ah_config.serialize_regmode == SER_REG_MODE_AUTO) {
7379999SWang.Lin@Sun.COM if (ah->ah_macVersion == AR_SREV_VERSION_5416_PCI ||
7389999SWang.Lin@Sun.COM (AR_SREV_9280(ah) && !ah->ah_isPciExpress)) {
7399999SWang.Lin@Sun.COM ah->ah_config.serialize_regmode =
7409999SWang.Lin@Sun.COM SER_REG_MODE_ON;
7419999SWang.Lin@Sun.COM } else {
7429999SWang.Lin@Sun.COM ah->ah_config.serialize_regmode =
7439999SWang.Lin@Sun.COM SER_REG_MODE_OFF;
7449999SWang.Lin@Sun.COM }
7459999SWang.Lin@Sun.COM }
7469999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_do_attach(): "
7479999SWang.Lin@Sun.COM "serialize_regmode is %d\n",
7489999SWang.Lin@Sun.COM ah->ah_config.serialize_regmode));
7499999SWang.Lin@Sun.COM
7509999SWang.Lin@Sun.COM if ((ah->ah_macVersion != AR_SREV_VERSION_5416_PCI) &&
7519999SWang.Lin@Sun.COM (ah->ah_macVersion != AR_SREV_VERSION_5416_PCIE) &&
7529999SWang.Lin@Sun.COM (ah->ah_macVersion != AR_SREV_VERSION_9160) &&
7539999SWang.Lin@Sun.COM (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) &&
7549999SWang.Lin@Sun.COM (!AR_SREV_9285(ah))) {
7559999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_do_attach(): "
7569999SWang.Lin@Sun.COM "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
7579999SWang.Lin@Sun.COM ah->ah_macVersion, ah->ah_macRev));
7589999SWang.Lin@Sun.COM ecode = ENOTSUP;
7599999SWang.Lin@Sun.COM goto bad;
7609999SWang.Lin@Sun.COM }
7619999SWang.Lin@Sun.COM
7629999SWang.Lin@Sun.COM if (AR_SREV_9100(ah)) {
7639999SWang.Lin@Sun.COM ahp->ah_iqCalData.calData = &iq_cal_multi_sample;
7649999SWang.Lin@Sun.COM ahp->ah_suppCals = IQ_MISMATCH_CAL;
7659999SWang.Lin@Sun.COM ah->ah_isPciExpress = B_FALSE;
7669999SWang.Lin@Sun.COM }
7679999SWang.Lin@Sun.COM ah->ah_phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
7689999SWang.Lin@Sun.COM
7699999SWang.Lin@Sun.COM if (AR_SREV_9160_10_OR_LATER(ah)) {
7709999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah)) {
7719999SWang.Lin@Sun.COM ahp->ah_iqCalData.calData = &iq_cal_single_sample;
7729999SWang.Lin@Sun.COM ahp->ah_adcGainCalData.calData =
7739999SWang.Lin@Sun.COM &adc_gain_cal_single_sample;
7749999SWang.Lin@Sun.COM ahp->ah_adcDcCalData.calData =
7759999SWang.Lin@Sun.COM &adc_dc_cal_single_sample;
7769999SWang.Lin@Sun.COM ahp->ah_adcDcCalInitData.calData =
7779999SWang.Lin@Sun.COM &adc_init_dc_cal;
7789999SWang.Lin@Sun.COM } else {
7799999SWang.Lin@Sun.COM ahp->ah_iqCalData.calData = &iq_cal_multi_sample;
7809999SWang.Lin@Sun.COM ahp->ah_adcGainCalData.calData =
7819999SWang.Lin@Sun.COM &adc_gain_cal_multi_sample;
7829999SWang.Lin@Sun.COM ahp->ah_adcDcCalData.calData =
7839999SWang.Lin@Sun.COM &adc_dc_cal_multi_sample;
7849999SWang.Lin@Sun.COM ahp->ah_adcDcCalInitData.calData =
7859999SWang.Lin@Sun.COM &adc_init_dc_cal;
7869999SWang.Lin@Sun.COM }
7879999SWang.Lin@Sun.COM ahp->ah_suppCals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
7889999SWang.Lin@Sun.COM }
7899999SWang.Lin@Sun.COM
7909999SWang.Lin@Sun.COM if (AR_SREV_9160(ah)) {
7919999SWang.Lin@Sun.COM ah->ah_config.enable_ani = 1;
7929999SWang.Lin@Sun.COM ahp->ah_ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
7939999SWang.Lin@Sun.COM ATH9K_ANI_FIRSTEP_LEVEL);
7949999SWang.Lin@Sun.COM } else {
7959999SWang.Lin@Sun.COM ahp->ah_ani_function = ATH9K_ANI_ALL;
7969999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah)) {
7979999SWang.Lin@Sun.COM ahp->ah_ani_function &=
7989999SWang.Lin@Sun.COM ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
7999999SWang.Lin@Sun.COM }
8009999SWang.Lin@Sun.COM }
8019999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_do_attach(): "
8029999SWang.Lin@Sun.COM "This Mac Chip Rev 0x%02x.%x is \n",
8039999SWang.Lin@Sun.COM ah->ah_macVersion, ah->ah_macRev));
8049999SWang.Lin@Sun.COM
8059999SWang.Lin@Sun.COM if (AR_SREV_9285_12_OR_LATER(ah)) {
8069999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModes, ar9285Modes_9285_1_2,
8079999SWang.Lin@Sun.COM ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
8089999SWang.Lin@Sun.COM
8099999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniCommon, ar9285Common_9285_1_2,
8109999SWang.Lin@Sun.COM ARRAY_SIZE(ar9285Common_9285_1_2), 2);
8119999SWang.Lin@Sun.COM
8129999SWang.Lin@Sun.COM if (ah->ah_config.pcie_clock_req) {
8139999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
8149999SWang.Lin@Sun.COM ar9285PciePhy_clkreq_off_L1_9285_1_2,
8159999SWang.Lin@Sun.COM ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2),
8169999SWang.Lin@Sun.COM 2);
8179999SWang.Lin@Sun.COM } else {
8189999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
8199999SWang.Lin@Sun.COM ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
8209999SWang.Lin@Sun.COM ARRAY_SIZE
8219999SWang.Lin@Sun.COM (ar9285PciePhy_clkreq_always_on_L1_9285_1_2), 2);
8229999SWang.Lin@Sun.COM }
8239999SWang.Lin@Sun.COM } else if (AR_SREV_9285_10_OR_LATER(ah)) {
8249999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModes, ar9285Modes_9285,
8259999SWang.Lin@Sun.COM ARRAY_SIZE(ar9285Modes_9285), 6);
8269999SWang.Lin@Sun.COM
8279999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniCommon, ar9285Common_9285,
8289999SWang.Lin@Sun.COM ARRAY_SIZE(ar9285Common_9285), 2);
8299999SWang.Lin@Sun.COM
8309999SWang.Lin@Sun.COM if (ah->ah_config.pcie_clock_req) {
8319999SWang.Lin@Sun.COM
8329999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
8339999SWang.Lin@Sun.COM ar9285PciePhy_clkreq_off_L1_9285,
8349999SWang.Lin@Sun.COM ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
8359999SWang.Lin@Sun.COM } else {
8369999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
8379999SWang.Lin@Sun.COM ar9285PciePhy_clkreq_always_on_L1_9285,
8389999SWang.Lin@Sun.COM ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285),
8399999SWang.Lin@Sun.COM 2);
8409999SWang.Lin@Sun.COM }
8419999SWang.Lin@Sun.COM } else if (AR_SREV_9280_20_OR_LATER(ah)) {
8429999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModes, ar9280Modes_9280_2,
8439999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_9280_2), 6);
8449999SWang.Lin@Sun.COM
8459999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniCommon, ar9280Common_9280_2,
8469999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Common_9280_2), 2);
8479999SWang.Lin@Sun.COM
8489999SWang.Lin@Sun.COM if (ah->ah_config.pcie_clock_req) {
8499999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
8509999SWang.Lin@Sun.COM ar9280PciePhy_clkreq_off_L1_9280,
8519999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280), 2);
8529999SWang.Lin@Sun.COM } else {
8539999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniPcieSerdes,
8549999SWang.Lin@Sun.COM ar9280PciePhy_clkreq_always_on_L1_9280,
8559999SWang.Lin@Sun.COM ARRAY_SIZE
8569999SWang.Lin@Sun.COM (ar9280PciePhy_clkreq_always_on_L1_9280), 2);
8579999SWang.Lin@Sun.COM }
8589999SWang.Lin@Sun.COM
8599999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModesAdditional,
8609999SWang.Lin@Sun.COM ar9280Modes_fast_clock_9280_2,
8619999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
8629999SWang.Lin@Sun.COM } else if (AR_SREV_9280_10_OR_LATER(ah)) {
8639999SWang.Lin@Sun.COM
8649999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModes, ar9280Modes_9280,
8659999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Modes_9280), 6);
8669999SWang.Lin@Sun.COM
8679999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniCommon, ar9280Common_9280,
8689999SWang.Lin@Sun.COM ARRAY_SIZE(ar9280Common_9280), 2);
8699999SWang.Lin@Sun.COM } else if (AR_SREV_9160_10_OR_LATER(ah)) {
8709999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModes, ar5416Modes_9160,
8719999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Modes_9160), 6);
8729999SWang.Lin@Sun.COM
8739999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniCommon, ar5416Common_9160,
8749999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Common_9160), 2);
8759999SWang.Lin@Sun.COM
8769999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank0, ar5416Bank0_9160,
8779999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank0_9160), 2);
8789999SWang.Lin@Sun.COM
8799999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBB_RfGain, ar5416BB_RfGain_9160,
8809999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
8819999SWang.Lin@Sun.COM
8829999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank1, ar5416Bank1_9160,
8839999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank1_9160), 2);
8849999SWang.Lin@Sun.COM
8859999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank2, ar5416Bank2_9160,
8869999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank2_9160), 2);
8879999SWang.Lin@Sun.COM
8889999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank3, ar5416Bank3_9160,
8899999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank3_9160), 3);
8909999SWang.Lin@Sun.COM
8919999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank6, ar5416Bank6_9160,
8929999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank6_9160), 3);
8939999SWang.Lin@Sun.COM
8949999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank6TPC, ar5416Bank6TPC_9160,
8959999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
8969999SWang.Lin@Sun.COM
8979999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank7, ar5416Bank7_9160,
8989999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank7_9160), 2);
8999999SWang.Lin@Sun.COM if (AR_SREV_9160_11(ah)) {
9009999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniAddac,
9019999SWang.Lin@Sun.COM ar5416Addac_91601_1,
9029999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Addac_91601_1), 2);
9039999SWang.Lin@Sun.COM } else {
9049999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniAddac, ar5416Addac_9160,
9059999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Addac_9160), 2);
9069999SWang.Lin@Sun.COM }
9079999SWang.Lin@Sun.COM } else if (AR_SREV_9100_OR_LATER(ah)) {
9089999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModes, ar5416Modes_9100,
9099999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Modes_9100), 6);
9109999SWang.Lin@Sun.COM
9119999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniCommon, ar5416Common_9100,
9129999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Common_9100), 2);
9139999SWang.Lin@Sun.COM
9149999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank0, ar5416Bank0_9100,
9159999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank0_9100), 2);
9169999SWang.Lin@Sun.COM
9179999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBB_RfGain, ar5416BB_RfGain_9100,
9189999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
9199999SWang.Lin@Sun.COM
9209999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank1, ar5416Bank1_9100,
9219999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank1_9100), 2);
9229999SWang.Lin@Sun.COM
9239999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank2, ar5416Bank2_9100,
9249999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank2_9100), 2);
9259999SWang.Lin@Sun.COM
9269999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank3, ar5416Bank3_9100,
9279999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank3_9100), 3);
9289999SWang.Lin@Sun.COM
9299999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank6, ar5416Bank6_9100,
9309999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank6_9100), 3);
9319999SWang.Lin@Sun.COM
9329999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank6TPC, ar5416Bank6TPC_9100,
9339999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
9349999SWang.Lin@Sun.COM
9359999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank7, ar5416Bank7_9100,
9369999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank7_9100), 2);
9379999SWang.Lin@Sun.COM
9389999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniAddac, ar5416Addac_9100,
9399999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Addac_9100), 2);
9409999SWang.Lin@Sun.COM } else {
9419999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniModes, ar5416Modes,
9429999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Modes), 6);
9439999SWang.Lin@Sun.COM
9449999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniCommon, ar5416Common,
9459999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Common), 2);
9469999SWang.Lin@Sun.COM
9479999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank0, ar5416Bank0,
9489999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank0), 2);
9499999SWang.Lin@Sun.COM
9509999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBB_RfGain, ar5416BB_RfGain,
9519999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416BB_RfGain), 3);
9529999SWang.Lin@Sun.COM
9539999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank1, ar5416Bank1,
9549999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank1), 2);
9559999SWang.Lin@Sun.COM
9569999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank2, ar5416Bank2,
9579999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank2), 2);
9589999SWang.Lin@Sun.COM
9599999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank3, ar5416Bank3,
9609999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank3), 3);
9619999SWang.Lin@Sun.COM
9629999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank6, ar5416Bank6,
9639999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank6), 3);
9649999SWang.Lin@Sun.COM
9659999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank6TPC, ar5416Bank6TPC,
9669999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank6TPC), 3);
9679999SWang.Lin@Sun.COM
9689999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniBank7, ar5416Bank7,
9699999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Bank7), 2);
9709999SWang.Lin@Sun.COM
9719999SWang.Lin@Sun.COM INIT_INI_ARRAY(&ahp->ah_iniAddac, ar5416Addac,
9729999SWang.Lin@Sun.COM ARRAY_SIZE(ar5416Addac), 2);
9739999SWang.Lin@Sun.COM }
9749999SWang.Lin@Sun.COM
9759999SWang.Lin@Sun.COM if (ah->ah_isPciExpress)
9769999SWang.Lin@Sun.COM ath9k_hw_configpcipowersave(ah, 0);
9779999SWang.Lin@Sun.COM else
9789999SWang.Lin@Sun.COM ath9k_hw_disablepcie(ah);
9799999SWang.Lin@Sun.COM
9809999SWang.Lin@Sun.COM ecode = ath9k_hw_post_attach(ah);
9819999SWang.Lin@Sun.COM if (ecode != 0)
9829999SWang.Lin@Sun.COM goto bad;
9839999SWang.Lin@Sun.COM
9849999SWang.Lin@Sun.COM /* rxgain table */
9859999SWang.Lin@Sun.COM if (AR_SREV_9280_20(ah))
9869999SWang.Lin@Sun.COM ath9k_hw_init_rxgain_ini(ah);
9879999SWang.Lin@Sun.COM
9889999SWang.Lin@Sun.COM /* txgain table */
9899999SWang.Lin@Sun.COM if (AR_SREV_9280_20(ah))
9909999SWang.Lin@Sun.COM ath9k_hw_init_txgain_ini(ah);
9919999SWang.Lin@Sun.COM
9929999SWang.Lin@Sun.COM if (ah->ah_devid == AR9280_DEVID_PCI) {
9939999SWang.Lin@Sun.COM for (i = 0; i < ahp->ah_iniModes.ia_rows; i++) {
9949999SWang.Lin@Sun.COM uint32_t reg =
9959999SWang.Lin@Sun.COM INI_RA(&ahp->ah_iniModes, i, 0);
9969999SWang.Lin@Sun.COM
9979999SWang.Lin@Sun.COM for (j = 1; j < ahp->ah_iniModes.ia_columns; j++) {
9989999SWang.Lin@Sun.COM uint32_t val
9999999SWang.Lin@Sun.COM = INI_RA(&ahp->ah_iniModes, i, j);
10009999SWang.Lin@Sun.COM
10019999SWang.Lin@Sun.COM INI_RA(&ahp->ah_iniModes, i, j) =
10029999SWang.Lin@Sun.COM ath9k_hw_ini_fixup(ah, &ahp->ah_eeprom.def,
10039999SWang.Lin@Sun.COM reg, val);
10049999SWang.Lin@Sun.COM }
10059999SWang.Lin@Sun.COM }
10069999SWang.Lin@Sun.COM }
10079999SWang.Lin@Sun.COM
10089999SWang.Lin@Sun.COM if (!ath9k_hw_fill_cap_info(ah)) {
10099999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_do_attach(): "
10109999SWang.Lin@Sun.COM "failed ath9k_hw_fill_cap_info\n"));
10119999SWang.Lin@Sun.COM goto bad;
10129999SWang.Lin@Sun.COM }
10139999SWang.Lin@Sun.COM
10149999SWang.Lin@Sun.COM ecode = ath9k_hw_init_macaddr(ah);
10159999SWang.Lin@Sun.COM if (ecode != 0) {
10169999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: "
10179999SWang.Lin@Sun.COM "%s: failed initializing mac address\n",
10189999SWang.Lin@Sun.COM __func__));
10199999SWang.Lin@Sun.COM goto bad;
10209999SWang.Lin@Sun.COM }
10219999SWang.Lin@Sun.COM
10229999SWang.Lin@Sun.COM if (AR_SREV_9285(ah))
10239999SWang.Lin@Sun.COM ah->ah_txTrigLevel = (AR_FTRIG_256B >> AR_FTRIG_S);
10249999SWang.Lin@Sun.COM else
10259999SWang.Lin@Sun.COM ah->ah_txTrigLevel = (AR_FTRIG_512B >> AR_FTRIG_S);
10269999SWang.Lin@Sun.COM
10279999SWang.Lin@Sun.COM ath9k_init_nfcal_hist_buffer(ah);
10289999SWang.Lin@Sun.COM
10299999SWang.Lin@Sun.COM return (ah);
10309999SWang.Lin@Sun.COM bad:
10319999SWang.Lin@Sun.COM if (ahp)
10329999SWang.Lin@Sun.COM ath9k_hw_detach((struct ath_hal *)ahp);
10339999SWang.Lin@Sun.COM if (status)
10349999SWang.Lin@Sun.COM *status = ecode;
10359999SWang.Lin@Sun.COM
10369999SWang.Lin@Sun.COM return (NULL);
10379999SWang.Lin@Sun.COM }
10389999SWang.Lin@Sun.COM
10399999SWang.Lin@Sun.COM static void
ath9k_hw_init_bb(struct ath_hal * ah,struct ath9k_channel * chan)10409999SWang.Lin@Sun.COM ath9k_hw_init_bb(struct ath_hal *ah, struct ath9k_channel *chan)
10419999SWang.Lin@Sun.COM {
10429999SWang.Lin@Sun.COM uint32_t synthDelay;
10439999SWang.Lin@Sun.COM
10449999SWang.Lin@Sun.COM synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
10459999SWang.Lin@Sun.COM if (IS_CHAN_B(chan))
10469999SWang.Lin@Sun.COM synthDelay = (4 * synthDelay) / 22;
10479999SWang.Lin@Sun.COM else
10489999SWang.Lin@Sun.COM synthDelay /= 10;
10499999SWang.Lin@Sun.COM
10509999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
10519999SWang.Lin@Sun.COM
10529999SWang.Lin@Sun.COM drv_usecwait(synthDelay + BASE_ACTIVATE_DELAY);
10539999SWang.Lin@Sun.COM }
10549999SWang.Lin@Sun.COM
10559999SWang.Lin@Sun.COM static void
ath9k_hw_init_qos(struct ath_hal * ah)10569999SWang.Lin@Sun.COM ath9k_hw_init_qos(struct ath_hal *ah)
10579999SWang.Lin@Sun.COM {
10589999SWang.Lin@Sun.COM REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
10599999SWang.Lin@Sun.COM REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
10609999SWang.Lin@Sun.COM
10619999SWang.Lin@Sun.COM REG_WRITE(ah, AR_QOS_NO_ACK,
10629999SWang.Lin@Sun.COM SM(2, AR_QOS_NO_ACK_TWO_BIT) |
10639999SWang.Lin@Sun.COM SM(5, AR_QOS_NO_ACK_BIT_OFF) |
10649999SWang.Lin@Sun.COM SM(0, AR_QOS_NO_ACK_BYTE_OFF));
10659999SWang.Lin@Sun.COM
10669999SWang.Lin@Sun.COM REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
10679999SWang.Lin@Sun.COM REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
10689999SWang.Lin@Sun.COM REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
10699999SWang.Lin@Sun.COM REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
10709999SWang.Lin@Sun.COM REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
10719999SWang.Lin@Sun.COM }
10729999SWang.Lin@Sun.COM
10739999SWang.Lin@Sun.COM static void
ath9k_hw_init_pll(struct ath_hal * ah,struct ath9k_channel * chan)10749999SWang.Lin@Sun.COM ath9k_hw_init_pll(struct ath_hal *ah, struct ath9k_channel *chan)
10759999SWang.Lin@Sun.COM {
10769999SWang.Lin@Sun.COM uint32_t pll;
10779999SWang.Lin@Sun.COM
10789999SWang.Lin@Sun.COM if (AR_SREV_9100(ah)) {
10799999SWang.Lin@Sun.COM if (chan && IS_CHAN_5GHZ(chan))
10809999SWang.Lin@Sun.COM pll = 0x1450;
10819999SWang.Lin@Sun.COM else
10829999SWang.Lin@Sun.COM pll = 0x1458;
10839999SWang.Lin@Sun.COM } else {
10849999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah)) {
10859999SWang.Lin@Sun.COM pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
10869999SWang.Lin@Sun.COM
10879999SWang.Lin@Sun.COM if (chan && IS_CHAN_HALF_RATE(chan))
10889999SWang.Lin@Sun.COM pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
10899999SWang.Lin@Sun.COM else if (chan && IS_CHAN_QUARTER_RATE(chan))
10909999SWang.Lin@Sun.COM pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
10919999SWang.Lin@Sun.COM
10929999SWang.Lin@Sun.COM if (chan && IS_CHAN_5GHZ(chan)) {
10939999SWang.Lin@Sun.COM pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
10949999SWang.Lin@Sun.COM
10959999SWang.Lin@Sun.COM
10969999SWang.Lin@Sun.COM if (AR_SREV_9280_20(ah)) {
10979999SWang.Lin@Sun.COM if (((chan->channel % 20) == 0) ||
10989999SWang.Lin@Sun.COM ((chan->channel % 10) == 0))
10999999SWang.Lin@Sun.COM pll = 0x2850;
11009999SWang.Lin@Sun.COM else
11019999SWang.Lin@Sun.COM pll = 0x142c;
11029999SWang.Lin@Sun.COM }
11039999SWang.Lin@Sun.COM } else {
11049999SWang.Lin@Sun.COM pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
11059999SWang.Lin@Sun.COM }
11069999SWang.Lin@Sun.COM
11079999SWang.Lin@Sun.COM } else if (AR_SREV_9160_10_OR_LATER(ah)) {
11089999SWang.Lin@Sun.COM
11099999SWang.Lin@Sun.COM pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
11109999SWang.Lin@Sun.COM
11119999SWang.Lin@Sun.COM if (chan && IS_CHAN_HALF_RATE(chan))
11129999SWang.Lin@Sun.COM pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
11139999SWang.Lin@Sun.COM else if (chan && IS_CHAN_QUARTER_RATE(chan))
11149999SWang.Lin@Sun.COM pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
11159999SWang.Lin@Sun.COM
11169999SWang.Lin@Sun.COM if (chan && IS_CHAN_5GHZ(chan))
11179999SWang.Lin@Sun.COM pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
11189999SWang.Lin@Sun.COM else
11199999SWang.Lin@Sun.COM pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
11209999SWang.Lin@Sun.COM } else {
11219999SWang.Lin@Sun.COM pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
11229999SWang.Lin@Sun.COM
11239999SWang.Lin@Sun.COM if (chan && IS_CHAN_HALF_RATE(chan))
11249999SWang.Lin@Sun.COM pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
11259999SWang.Lin@Sun.COM else if (chan && IS_CHAN_QUARTER_RATE(chan))
11269999SWang.Lin@Sun.COM pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
11279999SWang.Lin@Sun.COM
11289999SWang.Lin@Sun.COM if (chan && IS_CHAN_5GHZ(chan))
11299999SWang.Lin@Sun.COM pll |= SM(0xa, AR_RTC_PLL_DIV);
11309999SWang.Lin@Sun.COM else
11319999SWang.Lin@Sun.COM pll |= SM(0xb, AR_RTC_PLL_DIV);
11329999SWang.Lin@Sun.COM }
11339999SWang.Lin@Sun.COM }
11349999SWang.Lin@Sun.COM REG_WRITE(ah, (uint16_t)(AR_RTC_PLL_CONTROL), pll);
11359999SWang.Lin@Sun.COM
11369999SWang.Lin@Sun.COM drv_usecwait(RTC_PLL_SETTLE_DELAY);
11379999SWang.Lin@Sun.COM
11389999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
11399999SWang.Lin@Sun.COM }
11409999SWang.Lin@Sun.COM
11419999SWang.Lin@Sun.COM static void
ath9k_hw_init_chain_masks(struct ath_hal * ah)11429999SWang.Lin@Sun.COM ath9k_hw_init_chain_masks(struct ath_hal *ah)
11439999SWang.Lin@Sun.COM {
11449999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
11459999SWang.Lin@Sun.COM int rx_chainmask, tx_chainmask;
11469999SWang.Lin@Sun.COM
11479999SWang.Lin@Sun.COM rx_chainmask = ahp->ah_rxchainmask;
11489999SWang.Lin@Sun.COM tx_chainmask = ahp->ah_txchainmask;
11499999SWang.Lin@Sun.COM
11509999SWang.Lin@Sun.COM switch (rx_chainmask) {
11519999SWang.Lin@Sun.COM case 0x5:
11529999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
11539999SWang.Lin@Sun.COM AR_PHY_SWAP_ALT_CHAIN);
11549999SWang.Lin@Sun.COM /*FALLTHRU*/
11559999SWang.Lin@Sun.COM case 0x3:
11569999SWang.Lin@Sun.COM if (((ah)->ah_macVersion <= AR_SREV_VERSION_9160)) {
11579999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
11589999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
11599999SWang.Lin@Sun.COM break;
11609999SWang.Lin@Sun.COM }
11619999SWang.Lin@Sun.COM /*FALLTHRU*/
11629999SWang.Lin@Sun.COM case 0x1:
11639999SWang.Lin@Sun.COM case 0x2:
11649999SWang.Lin@Sun.COM case 0x7:
11659999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
11669999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
11679999SWang.Lin@Sun.COM break;
11689999SWang.Lin@Sun.COM default:
11699999SWang.Lin@Sun.COM break;
11709999SWang.Lin@Sun.COM }
11719999SWang.Lin@Sun.COM
11729999SWang.Lin@Sun.COM REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
11739999SWang.Lin@Sun.COM if (tx_chainmask == 0x5) {
11749999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
11759999SWang.Lin@Sun.COM AR_PHY_SWAP_ALT_CHAIN);
11769999SWang.Lin@Sun.COM }
11779999SWang.Lin@Sun.COM if (AR_SREV_9100(ah))
11789999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
11799999SWang.Lin@Sun.COM REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
11809999SWang.Lin@Sun.COM }
11819999SWang.Lin@Sun.COM
11829999SWang.Lin@Sun.COM static void
ath9k_hw_init_interrupt_masks(struct ath_hal * ah,enum ath9k_opmode opmode)11839999SWang.Lin@Sun.COM ath9k_hw_init_interrupt_masks(struct ath_hal *ah, enum ath9k_opmode opmode)
11849999SWang.Lin@Sun.COM {
11859999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
11869999SWang.Lin@Sun.COM
11879999SWang.Lin@Sun.COM ahp->ah_maskReg = AR_IMR_TXERR |
11889999SWang.Lin@Sun.COM AR_IMR_TXURN |
11899999SWang.Lin@Sun.COM AR_IMR_RXERR |
11909999SWang.Lin@Sun.COM AR_IMR_RXORN |
11919999SWang.Lin@Sun.COM AR_IMR_BCNMISC;
11929999SWang.Lin@Sun.COM
11939999SWang.Lin@Sun.COM if (ahp->ah_intrMitigation)
11949999SWang.Lin@Sun.COM ahp->ah_maskReg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
11959999SWang.Lin@Sun.COM else
11969999SWang.Lin@Sun.COM ahp->ah_maskReg |= AR_IMR_RXOK;
11979999SWang.Lin@Sun.COM
11989999SWang.Lin@Sun.COM ahp->ah_maskReg |= AR_IMR_TXOK;
11999999SWang.Lin@Sun.COM
12009999SWang.Lin@Sun.COM if (opmode == ATH9K_M_HOSTAP)
12019999SWang.Lin@Sun.COM ahp->ah_maskReg |= AR_IMR_MIB;
12029999SWang.Lin@Sun.COM
12039999SWang.Lin@Sun.COM REG_WRITE(ah, AR_IMR, ahp->ah_maskReg);
12049999SWang.Lin@Sun.COM REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
12059999SWang.Lin@Sun.COM
12069999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah)) {
12079999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
12089999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
12099999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
12109999SWang.Lin@Sun.COM }
12119999SWang.Lin@Sun.COM }
12129999SWang.Lin@Sun.COM
12139999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_set_ack_timeout(struct ath_hal * ah,uint32_t us)12149999SWang.Lin@Sun.COM ath9k_hw_set_ack_timeout(struct ath_hal *ah, uint32_t us)
12159999SWang.Lin@Sun.COM {
12169999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
12179999SWang.Lin@Sun.COM
12189999SWang.Lin@Sun.COM if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
12199999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_set_ack_timeout(): "
12209999SWang.Lin@Sun.COM "bad ack timeout %u\n", us));
12219999SWang.Lin@Sun.COM
12229999SWang.Lin@Sun.COM ahp->ah_acktimeout = (uint32_t)-1;
12239999SWang.Lin@Sun.COM return (B_FALSE);
12249999SWang.Lin@Sun.COM } else {
12259999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_TIME_OUT,
12269999SWang.Lin@Sun.COM AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
12279999SWang.Lin@Sun.COM ahp->ah_acktimeout = us;
12289999SWang.Lin@Sun.COM return (B_TRUE);
12299999SWang.Lin@Sun.COM }
12309999SWang.Lin@Sun.COM }
12319999SWang.Lin@Sun.COM
12329999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_set_cts_timeout(struct ath_hal * ah,uint32_t us)12339999SWang.Lin@Sun.COM ath9k_hw_set_cts_timeout(struct ath_hal *ah, uint32_t us)
12349999SWang.Lin@Sun.COM {
12359999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
12369999SWang.Lin@Sun.COM
12379999SWang.Lin@Sun.COM if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
12389999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_set_cts_timeout(): "
12399999SWang.Lin@Sun.COM "bad cts timeout %u\n", us));
12409999SWang.Lin@Sun.COM
12419999SWang.Lin@Sun.COM ahp->ah_ctstimeout = (uint32_t)-1;
12429999SWang.Lin@Sun.COM return (B_FALSE);
12439999SWang.Lin@Sun.COM } else {
12449999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_TIME_OUT,
12459999SWang.Lin@Sun.COM AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
12469999SWang.Lin@Sun.COM ahp->ah_ctstimeout = us;
12479999SWang.Lin@Sun.COM return (B_TRUE);
12489999SWang.Lin@Sun.COM }
12499999SWang.Lin@Sun.COM }
12509999SWang.Lin@Sun.COM
12519999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_set_global_txtimeout(struct ath_hal * ah,uint32_t tu)12529999SWang.Lin@Sun.COM ath9k_hw_set_global_txtimeout(struct ath_hal *ah, uint32_t tu)
12539999SWang.Lin@Sun.COM {
12549999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
12559999SWang.Lin@Sun.COM
12569999SWang.Lin@Sun.COM if (tu > 0xFFFF) {
12579999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_XMIT,
12589999SWang.Lin@Sun.COM "arn: ath9k_hw_set_global_txtimeout(): "
12599999SWang.Lin@Sun.COM "ath9k_hw_set_global_txtimeout\n", tu));
12609999SWang.Lin@Sun.COM
12619999SWang.Lin@Sun.COM ahp->ah_globaltxtimeout = (uint32_t)-1;
12629999SWang.Lin@Sun.COM return (B_FALSE);
12639999SWang.Lin@Sun.COM } else {
12649999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
12659999SWang.Lin@Sun.COM ahp->ah_globaltxtimeout = tu;
12669999SWang.Lin@Sun.COM return (B_TRUE);
12679999SWang.Lin@Sun.COM }
12689999SWang.Lin@Sun.COM }
12699999SWang.Lin@Sun.COM
12709999SWang.Lin@Sun.COM static void
ath9k_hw_init_user_settings(struct ath_hal * ah)12719999SWang.Lin@Sun.COM ath9k_hw_init_user_settings(struct ath_hal *ah)
12729999SWang.Lin@Sun.COM {
12739999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
12749999SWang.Lin@Sun.COM
12759999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: ath9k_hw_init_user_settings(): "
12769999SWang.Lin@Sun.COM "--AP ahp->ah_miscMode 0x%x\n", ahp->ah_miscMode));
12779999SWang.Lin@Sun.COM
12789999SWang.Lin@Sun.COM if (ahp->ah_miscMode != 0)
12799999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCU_MISC,
12809999SWang.Lin@Sun.COM REG_READ(ah, AR_PCU_MISC) | ahp->ah_miscMode);
12819999SWang.Lin@Sun.COM if (ahp->ah_slottime != (uint32_t)-1)
12829999SWang.Lin@Sun.COM (void) ath9k_hw_setslottime(ah, ahp->ah_slottime);
12839999SWang.Lin@Sun.COM if (ahp->ah_acktimeout != (uint32_t)-1)
12849999SWang.Lin@Sun.COM (void) ath9k_hw_set_ack_timeout(ah, ahp->ah_acktimeout);
12859999SWang.Lin@Sun.COM if (ahp->ah_ctstimeout != (uint32_t)-1)
12869999SWang.Lin@Sun.COM (void) ath9k_hw_set_cts_timeout(ah, ahp->ah_ctstimeout);
12879999SWang.Lin@Sun.COM if (ahp->ah_globaltxtimeout != (uint32_t)-1)
12889999SWang.Lin@Sun.COM (void) ath9k_hw_set_global_txtimeout
12899999SWang.Lin@Sun.COM (ah, ahp->ah_globaltxtimeout);
12909999SWang.Lin@Sun.COM }
12919999SWang.Lin@Sun.COM
12929999SWang.Lin@Sun.COM const char *
ath9k_hw_probe(uint16_t vendorid,uint16_t devid)12939999SWang.Lin@Sun.COM ath9k_hw_probe(uint16_t vendorid, uint16_t devid)
12949999SWang.Lin@Sun.COM {
12959999SWang.Lin@Sun.COM return (vendorid == ATHEROS_VENDOR_ID ?
12969999SWang.Lin@Sun.COM ath9k_hw_devname(devid) : NULL);
12979999SWang.Lin@Sun.COM }
12989999SWang.Lin@Sun.COM
12999999SWang.Lin@Sun.COM void
ath9k_hw_detach(struct ath_hal * ah)13009999SWang.Lin@Sun.COM ath9k_hw_detach(struct ath_hal *ah)
13019999SWang.Lin@Sun.COM {
13029999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah))
13039999SWang.Lin@Sun.COM ath9k_hw_ani_detach(ah);
13049999SWang.Lin@Sun.COM
13059999SWang.Lin@Sun.COM ath9k_hw_rfdetach(ah);
13069999SWang.Lin@Sun.COM (void) ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
13079999SWang.Lin@Sun.COM kmem_free(ah, sizeof (struct ath_hal_5416)); /* ???? */
13089999SWang.Lin@Sun.COM }
13099999SWang.Lin@Sun.COM
13109999SWang.Lin@Sun.COM struct ath_hal *
ath9k_hw_attach(uint16_t device_id,struct arn_softc * sc,caddr_t mem,int * error)13119999SWang.Lin@Sun.COM ath9k_hw_attach(uint16_t device_id, struct arn_softc *sc,
13129999SWang.Lin@Sun.COM caddr_t mem, int *error)
13139999SWang.Lin@Sun.COM {
13149999SWang.Lin@Sun.COM struct ath_hal *ah = NULL;
13159999SWang.Lin@Sun.COM
13169999SWang.Lin@Sun.COM switch (device_id) {
13179999SWang.Lin@Sun.COM case AR5416_DEVID_PCI:
13189999SWang.Lin@Sun.COM case AR5416_DEVID_PCIE:
13199999SWang.Lin@Sun.COM case AR9160_DEVID_PCI:
13209999SWang.Lin@Sun.COM case AR9280_DEVID_PCI:
13219999SWang.Lin@Sun.COM case AR9280_DEVID_PCIE:
13229999SWang.Lin@Sun.COM case AR9285_DEVID_PCIE:
13239999SWang.Lin@Sun.COM ah = ath9k_hw_do_attach(device_id, sc, mem, error);
13249999SWang.Lin@Sun.COM break;
13259999SWang.Lin@Sun.COM default:
13269999SWang.Lin@Sun.COM *error = ENXIO;
13279999SWang.Lin@Sun.COM break;
13289999SWang.Lin@Sun.COM }
13299999SWang.Lin@Sun.COM
13309999SWang.Lin@Sun.COM return (ah);
13319999SWang.Lin@Sun.COM }
13329999SWang.Lin@Sun.COM
13339999SWang.Lin@Sun.COM /* INI */
13349999SWang.Lin@Sun.COM
13359999SWang.Lin@Sun.COM /* ARGSUSED */
13369999SWang.Lin@Sun.COM static void
ath9k_hw_override_ini(struct ath_hal * ah,struct ath9k_channel * chan)13379999SWang.Lin@Sun.COM ath9k_hw_override_ini(struct ath_hal *ah, struct ath9k_channel *chan)
13389999SWang.Lin@Sun.COM {
13399999SWang.Lin@Sun.COM /*
13409999SWang.Lin@Sun.COM * Set the RX_ABORT and RX_DIS and clear if off only after
13419999SWang.Lin@Sun.COM * RXE is set for MAC. This prevents frames with corrupted
13429999SWang.Lin@Sun.COM * descriptor status.
13439999SWang.Lin@Sun.COM */
13449999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
13459999SWang.Lin@Sun.COM
13469999SWang.Lin@Sun.COM if (!AR_SREV_5416_V20_OR_LATER(ah) ||
13479999SWang.Lin@Sun.COM AR_SREV_9280_10_OR_LATER(ah))
13489999SWang.Lin@Sun.COM return;
13499999SWang.Lin@Sun.COM
13509999SWang.Lin@Sun.COM REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
13519999SWang.Lin@Sun.COM }
13529999SWang.Lin@Sun.COM
13539999SWang.Lin@Sun.COM static uint32_t
ath9k_hw_def_ini_fixup(struct ath_hal * ah,struct ar5416_eeprom_def * pEepData,uint32_t reg,uint32_t value)13549999SWang.Lin@Sun.COM ath9k_hw_def_ini_fixup(struct ath_hal *ah,
13559999SWang.Lin@Sun.COM struct ar5416_eeprom_def *pEepData,
13569999SWang.Lin@Sun.COM uint32_t reg, uint32_t value)
13579999SWang.Lin@Sun.COM {
13589999SWang.Lin@Sun.COM struct base_eep_header *pBase = &(pEepData->baseEepHeader);
13599999SWang.Lin@Sun.COM
13609999SWang.Lin@Sun.COM switch (ah->ah_devid) {
13619999SWang.Lin@Sun.COM case AR9280_DEVID_PCI:
13629999SWang.Lin@Sun.COM if (reg == 0x7894) {
13639999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY,
13649999SWang.Lin@Sun.COM "arn: ath9k_hw_ini_fixup(): "
13659999SWang.Lin@Sun.COM "ini VAL: %x EEPROM: %x\n",
13669999SWang.Lin@Sun.COM value, (pBase->version & 0xff)));
13679999SWang.Lin@Sun.COM
13689999SWang.Lin@Sun.COM if ((pBase->version & 0xff) > 0x0a) {
13699999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY,
13709999SWang.Lin@Sun.COM "arn: ath9k_hw_ini_fixup(): "
13719999SWang.Lin@Sun.COM "PWDCLKIND: %d\n",
13729999SWang.Lin@Sun.COM pBase->pwdclkind));
13739999SWang.Lin@Sun.COM
13749999SWang.Lin@Sun.COM value &= ~AR_AN_TOP2_PWDCLKIND;
13759999SWang.Lin@Sun.COM value |= AR_AN_TOP2_PWDCLKIND &
13769999SWang.Lin@Sun.COM (pBase->pwdclkind <<
13779999SWang.Lin@Sun.COM AR_AN_TOP2_PWDCLKIND_S);
13789999SWang.Lin@Sun.COM } else {
13799999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY,
13809999SWang.Lin@Sun.COM "arn: ath9k_hw_ini_fixup(): "
13819999SWang.Lin@Sun.COM "PWDCLKIND Earlier Rev\n"));
13829999SWang.Lin@Sun.COM }
13839999SWang.Lin@Sun.COM
13849999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY,
13859999SWang.Lin@Sun.COM "arn: ath9k_hw_ini_fixup(): "
13869999SWang.Lin@Sun.COM "final ini VAL: %x\n\n", value));
13879999SWang.Lin@Sun.COM }
13889999SWang.Lin@Sun.COM break;
13899999SWang.Lin@Sun.COM }
13909999SWang.Lin@Sun.COM
13919999SWang.Lin@Sun.COM return (value);
13929999SWang.Lin@Sun.COM }
13939999SWang.Lin@Sun.COM
13949999SWang.Lin@Sun.COM static uint32_t
ath9k_hw_ini_fixup(struct ath_hal * ah,struct ar5416_eeprom_def * pEepData,uint32_t reg,uint32_t value)13959999SWang.Lin@Sun.COM ath9k_hw_ini_fixup(struct ath_hal *ah, struct ar5416_eeprom_def *pEepData,
13969999SWang.Lin@Sun.COM uint32_t reg, uint32_t value)
13979999SWang.Lin@Sun.COM {
13989999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
13999999SWang.Lin@Sun.COM
14009999SWang.Lin@Sun.COM if (ahp->ah_eep_map == EEP_MAP_4KBITS)
14019999SWang.Lin@Sun.COM return (value);
14029999SWang.Lin@Sun.COM else
14039999SWang.Lin@Sun.COM return (ath9k_hw_def_ini_fixup(ah, pEepData, reg, value));
14049999SWang.Lin@Sun.COM }
14059999SWang.Lin@Sun.COM
14069999SWang.Lin@Sun.COM static int
ath9k_hw_process_ini(struct ath_hal * ah,struct ath9k_channel * chan,enum ath9k_ht_macmode macmode)14079999SWang.Lin@Sun.COM ath9k_hw_process_ini(struct ath_hal *ah,
14089999SWang.Lin@Sun.COM struct ath9k_channel *chan,
14099999SWang.Lin@Sun.COM enum ath9k_ht_macmode macmode)
14109999SWang.Lin@Sun.COM {
14119999SWang.Lin@Sun.COM int i, regWrites = 0;
14129999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
14139999SWang.Lin@Sun.COM uint32_t modesIndex, freqIndex;
14149999SWang.Lin@Sun.COM int status;
14159999SWang.Lin@Sun.COM
14169999SWang.Lin@Sun.COM switch (chan->chanmode) {
14179999SWang.Lin@Sun.COM case CHANNEL_A:
14189999SWang.Lin@Sun.COM case CHANNEL_A_HT20:
14199999SWang.Lin@Sun.COM modesIndex = 1;
14209999SWang.Lin@Sun.COM freqIndex = 1;
14219999SWang.Lin@Sun.COM break;
14229999SWang.Lin@Sun.COM case CHANNEL_A_HT40PLUS:
14239999SWang.Lin@Sun.COM case CHANNEL_A_HT40MINUS:
14249999SWang.Lin@Sun.COM modesIndex = 2;
14259999SWang.Lin@Sun.COM freqIndex = 1;
14269999SWang.Lin@Sun.COM break;
14279999SWang.Lin@Sun.COM case CHANNEL_G:
14289999SWang.Lin@Sun.COM case CHANNEL_G_HT20:
14299999SWang.Lin@Sun.COM case CHANNEL_B:
14309999SWang.Lin@Sun.COM modesIndex = 4;
14319999SWang.Lin@Sun.COM freqIndex = 2;
14329999SWang.Lin@Sun.COM break;
14339999SWang.Lin@Sun.COM case CHANNEL_G_HT40PLUS:
14349999SWang.Lin@Sun.COM case CHANNEL_G_HT40MINUS:
14359999SWang.Lin@Sun.COM modesIndex = 3;
14369999SWang.Lin@Sun.COM freqIndex = 2;
14379999SWang.Lin@Sun.COM break;
14389999SWang.Lin@Sun.COM
14399999SWang.Lin@Sun.COM default:
14409999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_CHANNEL, "arn: "
14419999SWang.Lin@Sun.COM "%s: err: unknow chan->chanmode\n", __func__));
14429999SWang.Lin@Sun.COM return (EINVAL);
14439999SWang.Lin@Sun.COM }
14449999SWang.Lin@Sun.COM
14459999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY(0), 0x00000007);
14469999SWang.Lin@Sun.COM
14479999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
14489999SWang.Lin@Sun.COM
14499999SWang.Lin@Sun.COM ath9k_hw_set_addac(ah, chan);
14509999SWang.Lin@Sun.COM
14519999SWang.Lin@Sun.COM if (AR_SREV_5416_V22_OR_LATER(ah)) {
14529999SWang.Lin@Sun.COM /* LINTED: E_CONSTANT_CONDITION */
14539999SWang.Lin@Sun.COM REG_WRITE_ARRAY(&ahp->ah_iniAddac, 1, regWrites);
14549999SWang.Lin@Sun.COM } else {
14559999SWang.Lin@Sun.COM struct ar5416IniArray temp;
14569999SWang.Lin@Sun.COM uint32_t addacSize =
14579999SWang.Lin@Sun.COM sizeof (uint32_t) * ahp->ah_iniAddac.ia_rows *
14589999SWang.Lin@Sun.COM ahp->ah_iniAddac.ia_columns;
14599999SWang.Lin@Sun.COM
14609999SWang.Lin@Sun.COM (void) memcpy(ahp->ah_addac5416_21,
14619999SWang.Lin@Sun.COM ahp->ah_iniAddac.ia_array, addacSize);
14629999SWang.Lin@Sun.COM
14639999SWang.Lin@Sun.COM (ahp->ah_addac5416_21)
14649999SWang.Lin@Sun.COM [31 * ahp->ah_iniAddac.ia_columns + 1] = 0;
14659999SWang.Lin@Sun.COM
14669999SWang.Lin@Sun.COM temp.ia_array = ahp->ah_addac5416_21;
14679999SWang.Lin@Sun.COM temp.ia_columns = ahp->ah_iniAddac.ia_columns;
14689999SWang.Lin@Sun.COM temp.ia_rows = ahp->ah_iniAddac.ia_rows;
14699999SWang.Lin@Sun.COM /* LINTED: E_CONSTANT_CONDITION */
14709999SWang.Lin@Sun.COM REG_WRITE_ARRAY(&temp, 1, regWrites);
14719999SWang.Lin@Sun.COM }
14729999SWang.Lin@Sun.COM
14739999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
14749999SWang.Lin@Sun.COM
14759999SWang.Lin@Sun.COM for (i = 0; i < ahp->ah_iniModes.ia_rows; i++) {
14769999SWang.Lin@Sun.COM uint32_t reg = INI_RA(&ahp->ah_iniModes, i, 0);
14779999SWang.Lin@Sun.COM uint32_t val = INI_RA(&ahp->ah_iniModes, i, modesIndex);
14789999SWang.Lin@Sun.COM
14799999SWang.Lin@Sun.COM REG_WRITE(ah, reg, val);
14809999SWang.Lin@Sun.COM
14819999SWang.Lin@Sun.COM if (reg >= 0x7800 && reg < 0x78a0 &&
14829999SWang.Lin@Sun.COM ah->ah_config.analog_shiftreg) {
14839999SWang.Lin@Sun.COM drv_usecwait(100);
14849999SWang.Lin@Sun.COM }
14859999SWang.Lin@Sun.COM
14869999SWang.Lin@Sun.COM /* LINTED: E_CONSTANT_CONDITION */
14879999SWang.Lin@Sun.COM DO_DELAY(regWrites);
14889999SWang.Lin@Sun.COM }
14899999SWang.Lin@Sun.COM
14909999SWang.Lin@Sun.COM if (AR_SREV_9280(ah)) {
14919999SWang.Lin@Sun.COM /* LINTED: E_CONSTANT_CONDITION */
14929999SWang.Lin@Sun.COM REG_WRITE_ARRAY(&ahp->ah_iniModesRxGain, modesIndex,
14939999SWang.Lin@Sun.COM regWrites);
14949999SWang.Lin@Sun.COM }
14959999SWang.Lin@Sun.COM
14969999SWang.Lin@Sun.COM if (AR_SREV_9280(ah)) {
14979999SWang.Lin@Sun.COM /* LINTED: E_CONSTANT_CONDITION */
14989999SWang.Lin@Sun.COM REG_WRITE_ARRAY(&ahp->ah_iniModesTxGain, modesIndex,
14999999SWang.Lin@Sun.COM regWrites);
15009999SWang.Lin@Sun.COM }
15019999SWang.Lin@Sun.COM
15029999SWang.Lin@Sun.COM for (i = 0; i < ahp->ah_iniCommon.ia_rows; i++) {
15039999SWang.Lin@Sun.COM uint32_t reg = INI_RA(&ahp->ah_iniCommon, i, 0);
15049999SWang.Lin@Sun.COM uint32_t val = INI_RA(&ahp->ah_iniCommon, i, 1);
15059999SWang.Lin@Sun.COM
15069999SWang.Lin@Sun.COM REG_WRITE(ah, reg, val);
15079999SWang.Lin@Sun.COM
15089999SWang.Lin@Sun.COM if (reg >= 0x7800 && reg < 0x78a0 &&
15099999SWang.Lin@Sun.COM ah->ah_config.analog_shiftreg) {
15109999SWang.Lin@Sun.COM drv_usecwait(100);
15119999SWang.Lin@Sun.COM }
15129999SWang.Lin@Sun.COM
15139999SWang.Lin@Sun.COM /* LINTED: E_CONSTANT_CONDITION */
15149999SWang.Lin@Sun.COM DO_DELAY(regWrites);
15159999SWang.Lin@Sun.COM }
15169999SWang.Lin@Sun.COM
15179999SWang.Lin@Sun.COM ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);
15189999SWang.Lin@Sun.COM
15199999SWang.Lin@Sun.COM if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
15209999SWang.Lin@Sun.COM /* LINTED: E_CONSTANT_CONDITION */
15219999SWang.Lin@Sun.COM REG_WRITE_ARRAY(&ahp->ah_iniModesAdditional, modesIndex,
15229999SWang.Lin@Sun.COM regWrites);
15239999SWang.Lin@Sun.COM }
15249999SWang.Lin@Sun.COM
15259999SWang.Lin@Sun.COM ath9k_hw_override_ini(ah, chan);
15269999SWang.Lin@Sun.COM ath9k_hw_set_regs(ah, chan, macmode);
15279999SWang.Lin@Sun.COM ath9k_hw_init_chain_masks(ah);
15289999SWang.Lin@Sun.COM
15299999SWang.Lin@Sun.COM status = ath9k_hw_set_txpower(ah, chan,
15309999SWang.Lin@Sun.COM ath9k_regd_get_ctl(ah, chan),
15319999SWang.Lin@Sun.COM ath9k_regd_get_antenna_allowed(ah, chan),
15329999SWang.Lin@Sun.COM chan->maxRegTxPower * 2,
15339999SWang.Lin@Sun.COM min((uint32_t)MAX_RATE_POWER,
15349999SWang.Lin@Sun.COM (uint32_t)ah->ah_powerLimit));
15359999SWang.Lin@Sun.COM if (status != 0) {
15369999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: ath9k_hw_process_ini(): "
15379999SWang.Lin@Sun.COM "%s: error init'ing transmit power\n", __func__));
15389999SWang.Lin@Sun.COM
15399999SWang.Lin@Sun.COM return (EIO);
15409999SWang.Lin@Sun.COM }
15419999SWang.Lin@Sun.COM
15429999SWang.Lin@Sun.COM if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
15439999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: ath9k_hw_process_ini(): "
15449999SWang.Lin@Sun.COM "%s: ar5416SetRfRegs failed\n", __func__));
15459999SWang.Lin@Sun.COM
15469999SWang.Lin@Sun.COM return (EIO);
15479999SWang.Lin@Sun.COM }
15489999SWang.Lin@Sun.COM
15499999SWang.Lin@Sun.COM return (0);
15509999SWang.Lin@Sun.COM }
15519999SWang.Lin@Sun.COM
15529999SWang.Lin@Sun.COM /* Reset and Channel Switching Routines */
15539999SWang.Lin@Sun.COM
15549999SWang.Lin@Sun.COM static void
ath9k_hw_set_rfmode(struct ath_hal * ah,struct ath9k_channel * chan)15559999SWang.Lin@Sun.COM ath9k_hw_set_rfmode(struct ath_hal *ah, struct ath9k_channel *chan)
15569999SWang.Lin@Sun.COM {
15579999SWang.Lin@Sun.COM uint32_t rfMode = 0;
15589999SWang.Lin@Sun.COM
15599999SWang.Lin@Sun.COM if (chan == NULL)
15609999SWang.Lin@Sun.COM return;
15619999SWang.Lin@Sun.COM
15629999SWang.Lin@Sun.COM rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
15639999SWang.Lin@Sun.COM ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
15649999SWang.Lin@Sun.COM
15659999SWang.Lin@Sun.COM if (!AR_SREV_9280_10_OR_LATER(ah))
15669999SWang.Lin@Sun.COM rfMode |= (IS_CHAN_5GHZ(chan)) ?
15679999SWang.Lin@Sun.COM AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
15689999SWang.Lin@Sun.COM
15699999SWang.Lin@Sun.COM if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
15709999SWang.Lin@Sun.COM rfMode |= (AR_PHY_MODE_DYNAMIC |
15719999SWang.Lin@Sun.COM AR_PHY_MODE_DYN_CCK_DISABLE);
15729999SWang.Lin@Sun.COM
15739999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MODE, rfMode);
15749999SWang.Lin@Sun.COM }
15759999SWang.Lin@Sun.COM
15769999SWang.Lin@Sun.COM static void
ath9k_hw_mark_phy_inactive(struct ath_hal * ah)15779999SWang.Lin@Sun.COM ath9k_hw_mark_phy_inactive(struct ath_hal *ah)
15789999SWang.Lin@Sun.COM {
15799999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
15809999SWang.Lin@Sun.COM }
15819999SWang.Lin@Sun.COM
15829999SWang.Lin@Sun.COM static inline void
ath9k_hw_set_dma(struct ath_hal * ah)15839999SWang.Lin@Sun.COM ath9k_hw_set_dma(struct ath_hal *ah)
15849999SWang.Lin@Sun.COM {
15859999SWang.Lin@Sun.COM uint32_t regval;
15869999SWang.Lin@Sun.COM
15879999SWang.Lin@Sun.COM regval = REG_READ(ah, AR_AHB_MODE);
15889999SWang.Lin@Sun.COM REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
15899999SWang.Lin@Sun.COM
15909999SWang.Lin@Sun.COM regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
15919999SWang.Lin@Sun.COM REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
15929999SWang.Lin@Sun.COM
15939999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->ah_txTrigLevel);
15949999SWang.Lin@Sun.COM
15959999SWang.Lin@Sun.COM regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
15969999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
15979999SWang.Lin@Sun.COM
15989999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
15999999SWang.Lin@Sun.COM
16009999SWang.Lin@Sun.COM if (AR_SREV_9285(ah)) {
16019999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
16029999SWang.Lin@Sun.COM AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
16039999SWang.Lin@Sun.COM } else {
16049999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
16059999SWang.Lin@Sun.COM AR_PCU_TXBUF_CTRL_USABLE_SIZE);
16069999SWang.Lin@Sun.COM }
16079999SWang.Lin@Sun.COM }
16089999SWang.Lin@Sun.COM
16099999SWang.Lin@Sun.COM static void
ath9k_hw_set_operating_mode(struct ath_hal * ah,int opmode)16109999SWang.Lin@Sun.COM ath9k_hw_set_operating_mode(struct ath_hal *ah, int opmode)
16119999SWang.Lin@Sun.COM {
16129999SWang.Lin@Sun.COM uint32_t val;
16139999SWang.Lin@Sun.COM
16149999SWang.Lin@Sun.COM val = REG_READ(ah, AR_STA_ID1);
16159999SWang.Lin@Sun.COM val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
16169999SWang.Lin@Sun.COM switch (opmode) {
16179999SWang.Lin@Sun.COM case ATH9K_M_HOSTAP:
16189999SWang.Lin@Sun.COM REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP |
16199999SWang.Lin@Sun.COM AR_STA_ID1_KSRCH_MODE);
16209999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
16219999SWang.Lin@Sun.COM break;
16229999SWang.Lin@Sun.COM case ATH9K_M_IBSS:
16239999SWang.Lin@Sun.COM REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC |
16249999SWang.Lin@Sun.COM AR_STA_ID1_KSRCH_MODE);
16259999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
16269999SWang.Lin@Sun.COM break;
16279999SWang.Lin@Sun.COM case ATH9K_M_STA:
16289999SWang.Lin@Sun.COM case ATH9K_M_MONITOR:
16299999SWang.Lin@Sun.COM REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
16309999SWang.Lin@Sun.COM break;
16319999SWang.Lin@Sun.COM }
16329999SWang.Lin@Sun.COM }
16339999SWang.Lin@Sun.COM
16349999SWang.Lin@Sun.COM /* ARGSUSED */
16359999SWang.Lin@Sun.COM static inline void
ath9k_hw_get_delta_slope_vals(struct ath_hal * ah,uint32_t coef_scaled,uint32_t * coef_mantissa,uint32_t * coef_exponent)16369999SWang.Lin@Sun.COM ath9k_hw_get_delta_slope_vals(struct ath_hal *ah,
16379999SWang.Lin@Sun.COM uint32_t coef_scaled,
16389999SWang.Lin@Sun.COM uint32_t *coef_mantissa,
16399999SWang.Lin@Sun.COM uint32_t *coef_exponent)
16409999SWang.Lin@Sun.COM {
16419999SWang.Lin@Sun.COM uint32_t coef_exp, coef_man;
16429999SWang.Lin@Sun.COM
16439999SWang.Lin@Sun.COM for (coef_exp = 31; coef_exp > 0; coef_exp--)
16449999SWang.Lin@Sun.COM if ((coef_scaled >> coef_exp) & 0x1)
16459999SWang.Lin@Sun.COM break;
16469999SWang.Lin@Sun.COM
16479999SWang.Lin@Sun.COM coef_exp = 14 - (coef_exp - COEF_SCALE_S);
16489999SWang.Lin@Sun.COM
16499999SWang.Lin@Sun.COM coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
16509999SWang.Lin@Sun.COM
16519999SWang.Lin@Sun.COM *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
16529999SWang.Lin@Sun.COM *coef_exponent = coef_exp - 16;
16539999SWang.Lin@Sun.COM }
16549999SWang.Lin@Sun.COM
16559999SWang.Lin@Sun.COM static void
ath9k_hw_set_delta_slope(struct ath_hal * ah,struct ath9k_channel * chan)16569999SWang.Lin@Sun.COM ath9k_hw_set_delta_slope(struct ath_hal *ah,
16579999SWang.Lin@Sun.COM struct ath9k_channel *chan)
16589999SWang.Lin@Sun.COM {
16599999SWang.Lin@Sun.COM uint32_t coef_scaled, ds_coef_exp, ds_coef_man;
16609999SWang.Lin@Sun.COM uint32_t clockMhzScaled = 0x64000000;
16619999SWang.Lin@Sun.COM struct chan_centers centers;
16629999SWang.Lin@Sun.COM
16639999SWang.Lin@Sun.COM if (IS_CHAN_HALF_RATE(chan))
16649999SWang.Lin@Sun.COM clockMhzScaled = clockMhzScaled >> 1;
16659999SWang.Lin@Sun.COM else if (IS_CHAN_QUARTER_RATE(chan))
16669999SWang.Lin@Sun.COM clockMhzScaled = clockMhzScaled >> 2;
16679999SWang.Lin@Sun.COM
16689999SWang.Lin@Sun.COM ath9k_hw_get_channel_centers(ah, chan, ¢ers);
16699999SWang.Lin@Sun.COM coef_scaled = clockMhzScaled / centers.synth_center;
16709999SWang.Lin@Sun.COM
16719999SWang.Lin@Sun.COM ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
16729999SWang.Lin@Sun.COM &ds_coef_exp);
16739999SWang.Lin@Sun.COM
16749999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_PHY_TIMING3,
16759999SWang.Lin@Sun.COM AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
16769999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_PHY_TIMING3,
16779999SWang.Lin@Sun.COM AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
16789999SWang.Lin@Sun.COM
16799999SWang.Lin@Sun.COM coef_scaled = (9 * coef_scaled) / 10;
16809999SWang.Lin@Sun.COM
16819999SWang.Lin@Sun.COM ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
16829999SWang.Lin@Sun.COM &ds_coef_exp);
16839999SWang.Lin@Sun.COM
16849999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_PHY_HALFGI,
16859999SWang.Lin@Sun.COM AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
16869999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_PHY_HALFGI,
16879999SWang.Lin@Sun.COM AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
16889999SWang.Lin@Sun.COM }
16899999SWang.Lin@Sun.COM
16909999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_set_reset(struct ath_hal * ah,int type)16919999SWang.Lin@Sun.COM ath9k_hw_set_reset(struct ath_hal *ah, int type)
16929999SWang.Lin@Sun.COM {
16939999SWang.Lin@Sun.COM uint32_t rst_flags;
16949999SWang.Lin@Sun.COM uint32_t tmpReg;
16959999SWang.Lin@Sun.COM
16969999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
16979999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_ON_INT);
16989999SWang.Lin@Sun.COM
16999999SWang.Lin@Sun.COM if (AR_SREV_9100(ah)) {
17009999SWang.Lin@Sun.COM rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
17019999SWang.Lin@Sun.COM AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
17029999SWang.Lin@Sun.COM } else {
17039999SWang.Lin@Sun.COM tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
17049999SWang.Lin@Sun.COM if (tmpReg &
17059999SWang.Lin@Sun.COM (AR_INTR_SYNC_LOCAL_TIMEOUT |
17069999SWang.Lin@Sun.COM AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
17079999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
17089999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
17099999SWang.Lin@Sun.COM } else {
17109999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RC, AR_RC_AHB);
17119999SWang.Lin@Sun.COM }
17129999SWang.Lin@Sun.COM
17139999SWang.Lin@Sun.COM rst_flags = AR_RTC_RC_MAC_WARM;
17149999SWang.Lin@Sun.COM if (type == ATH9K_RESET_COLD)
17159999SWang.Lin@Sun.COM rst_flags |= AR_RTC_RC_MAC_COLD;
17169999SWang.Lin@Sun.COM }
17179999SWang.Lin@Sun.COM
17189999SWang.Lin@Sun.COM REG_WRITE(ah, (uint16_t)(AR_RTC_RC), rst_flags);
17199999SWang.Lin@Sun.COM drv_usecwait(50);
17209999SWang.Lin@Sun.COM
17219999SWang.Lin@Sun.COM REG_WRITE(ah, (uint16_t)(AR_RTC_RC), 0);
17229999SWang.Lin@Sun.COM if (!ath9k_hw_wait(ah, (uint16_t)(AR_RTC_RC), AR_RTC_RC_M, 0)) {
17239999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_set_reset(): "
17249999SWang.Lin@Sun.COM "RTC stuck in MAC reset\n"));
17259999SWang.Lin@Sun.COM
17269999SWang.Lin@Sun.COM return (B_FALSE);
17279999SWang.Lin@Sun.COM }
17289999SWang.Lin@Sun.COM
17299999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah))
17309999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RC, 0);
17319999SWang.Lin@Sun.COM
17329999SWang.Lin@Sun.COM ath9k_hw_init_pll(ah, NULL);
17339999SWang.Lin@Sun.COM
17349999SWang.Lin@Sun.COM if (AR_SREV_9100(ah))
17359999SWang.Lin@Sun.COM drv_usecwait(50);
17369999SWang.Lin@Sun.COM
17379999SWang.Lin@Sun.COM return (B_TRUE);
17389999SWang.Lin@Sun.COM }
17399999SWang.Lin@Sun.COM
17409999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_set_reset_power_on(struct ath_hal * ah)17419999SWang.Lin@Sun.COM ath9k_hw_set_reset_power_on(struct ath_hal *ah)
17429999SWang.Lin@Sun.COM {
17439999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
17449999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_ON_INT);
17459999SWang.Lin@Sun.COM
17469999SWang.Lin@Sun.COM REG_WRITE(ah, (uint16_t)(AR_RTC_RESET), 0);
17479999SWang.Lin@Sun.COM REG_WRITE(ah, (uint16_t)(AR_RTC_RESET), 1);
17489999SWang.Lin@Sun.COM
17499999SWang.Lin@Sun.COM if (!ath9k_hw_wait(ah,
17509999SWang.Lin@Sun.COM AR_RTC_STATUS,
17519999SWang.Lin@Sun.COM AR_RTC_STATUS_M,
17529999SWang.Lin@Sun.COM AR_RTC_STATUS_ON)) {
17539999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW,
17549999SWang.Lin@Sun.COM "arn: ath9k_hw_set_reset_power_on(): "
17559999SWang.Lin@Sun.COM "RTC not waking up \n"));
17569999SWang.Lin@Sun.COM
17579999SWang.Lin@Sun.COM return (B_FALSE);
17589999SWang.Lin@Sun.COM }
17599999SWang.Lin@Sun.COM
17609999SWang.Lin@Sun.COM ath9k_hw_read_revisions(ah);
17619999SWang.Lin@Sun.COM
17629999SWang.Lin@Sun.COM return (ath9k_hw_set_reset(ah, ATH9K_RESET_WARM));
17639999SWang.Lin@Sun.COM }
17649999SWang.Lin@Sun.COM
17659999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_set_reset_reg(struct ath_hal * ah,uint32_t type)17669999SWang.Lin@Sun.COM ath9k_hw_set_reset_reg(struct ath_hal *ah, uint32_t type)
17679999SWang.Lin@Sun.COM {
17689999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RTC_FORCE_WAKE,
17699999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
17709999SWang.Lin@Sun.COM
17719999SWang.Lin@Sun.COM switch (type) {
17729999SWang.Lin@Sun.COM case ATH9K_RESET_POWER_ON:
17739999SWang.Lin@Sun.COM return (ath9k_hw_set_reset_power_on(ah));
17749999SWang.Lin@Sun.COM case ATH9K_RESET_WARM:
17759999SWang.Lin@Sun.COM case ATH9K_RESET_COLD:
17769999SWang.Lin@Sun.COM return (ath9k_hw_set_reset(ah, type));
17779999SWang.Lin@Sun.COM default:
17789999SWang.Lin@Sun.COM return (B_FALSE);
17799999SWang.Lin@Sun.COM }
17809999SWang.Lin@Sun.COM }
17819999SWang.Lin@Sun.COM
17829999SWang.Lin@Sun.COM static void
ath9k_hw_set_regs(struct ath_hal * ah,struct ath9k_channel * chan,enum ath9k_ht_macmode macmode)17839999SWang.Lin@Sun.COM ath9k_hw_set_regs(struct ath_hal *ah, struct ath9k_channel *chan,
17849999SWang.Lin@Sun.COM enum ath9k_ht_macmode macmode)
17859999SWang.Lin@Sun.COM {
17869999SWang.Lin@Sun.COM uint32_t phymode;
17879999SWang.Lin@Sun.COM uint32_t enableDacFifo = 0;
17889999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
17899999SWang.Lin@Sun.COM
17909999SWang.Lin@Sun.COM if (AR_SREV_9285_10_OR_LATER(ah))
17919999SWang.Lin@Sun.COM enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
17929999SWang.Lin@Sun.COM AR_PHY_FC_ENABLE_DAC_FIFO);
17939999SWang.Lin@Sun.COM
17949999SWang.Lin@Sun.COM phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40 |
17959999SWang.Lin@Sun.COM AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
17969999SWang.Lin@Sun.COM
17979999SWang.Lin@Sun.COM if (IS_CHAN_HT40(chan)) {
17989999SWang.Lin@Sun.COM phymode |= AR_PHY_FC_DYN2040_EN;
17999999SWang.Lin@Sun.COM
18009999SWang.Lin@Sun.COM if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
18019999SWang.Lin@Sun.COM (chan->chanmode == CHANNEL_G_HT40PLUS))
18029999SWang.Lin@Sun.COM phymode |= AR_PHY_FC_DYN2040_PRI_CH;
18039999SWang.Lin@Sun.COM
18049999SWang.Lin@Sun.COM if (ahp->ah_extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
18059999SWang.Lin@Sun.COM phymode |= AR_PHY_FC_DYN2040_EXT_CH;
18069999SWang.Lin@Sun.COM }
18079999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_TURBO, phymode);
18089999SWang.Lin@Sun.COM
18099999SWang.Lin@Sun.COM ath9k_hw_set11nmac2040(ah, macmode);
18109999SWang.Lin@Sun.COM
18119999SWang.Lin@Sun.COM REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
18129999SWang.Lin@Sun.COM REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
18139999SWang.Lin@Sun.COM }
18149999SWang.Lin@Sun.COM
18159999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_chip_reset(struct ath_hal * ah,struct ath9k_channel * chan)18169999SWang.Lin@Sun.COM ath9k_hw_chip_reset(struct ath_hal *ah,
18179999SWang.Lin@Sun.COM struct ath9k_channel *chan)
18189999SWang.Lin@Sun.COM {
18199999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
18209999SWang.Lin@Sun.COM
18219999SWang.Lin@Sun.COM if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
18229999SWang.Lin@Sun.COM return (B_FALSE);
18239999SWang.Lin@Sun.COM
18249999SWang.Lin@Sun.COM if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
18259999SWang.Lin@Sun.COM return (B_FALSE);
18269999SWang.Lin@Sun.COM
18279999SWang.Lin@Sun.COM ahp->ah_chipFullSleep = B_FALSE;
18289999SWang.Lin@Sun.COM
18299999SWang.Lin@Sun.COM ath9k_hw_init_pll(ah, chan);
18309999SWang.Lin@Sun.COM
18319999SWang.Lin@Sun.COM ath9k_hw_set_rfmode(ah, chan);
18329999SWang.Lin@Sun.COM
18339999SWang.Lin@Sun.COM return (B_TRUE);
18349999SWang.Lin@Sun.COM }
18359999SWang.Lin@Sun.COM
18369999SWang.Lin@Sun.COM static struct ath9k_channel *
ath9k_hw_check_chan(struct ath_hal * ah,struct ath9k_channel * chan)18379999SWang.Lin@Sun.COM ath9k_hw_check_chan(struct ath_hal *ah, struct ath9k_channel *chan)
18389999SWang.Lin@Sun.COM {
18399999SWang.Lin@Sun.COM if (!(IS_CHAN_2GHZ(chan) ^ IS_CHAN_5GHZ(chan))) {
18409999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_CHANNEL, "arn: "
18419999SWang.Lin@Sun.COM "%s: invalid channel %u/0x%x; not marked as "
18429999SWang.Lin@Sun.COM "2GHz or 5GHz\n",
18439999SWang.Lin@Sun.COM __func__, chan->channel, chan->channelFlags));
18449999SWang.Lin@Sun.COM return (NULL);
18459999SWang.Lin@Sun.COM }
18469999SWang.Lin@Sun.COM
18479999SWang.Lin@Sun.COM if (!IS_CHAN_OFDM(chan) &&
18489999SWang.Lin@Sun.COM !IS_CHAN_B(chan) &&
18499999SWang.Lin@Sun.COM !IS_CHAN_HT20(chan) &&
18509999SWang.Lin@Sun.COM !IS_CHAN_HT40(chan)) {
18519999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_CHANNEL, "arn: "
18529999SWang.Lin@Sun.COM "%s: invalid channel %u/0x%x; not marked as "
18539999SWang.Lin@Sun.COM "OFDM or CCK or HT20 or HT40PLUS or HT40MINUS\n",
18549999SWang.Lin@Sun.COM __func__, chan->channel, chan->channelFlags));
18559999SWang.Lin@Sun.COM
18569999SWang.Lin@Sun.COM return (NULL);
18579999SWang.Lin@Sun.COM }
18589999SWang.Lin@Sun.COM return (ath9k_regd_check_channel(ah, chan));
18599999SWang.Lin@Sun.COM }
18609999SWang.Lin@Sun.COM
18619999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_channel_change(struct ath_hal * ah,struct ath9k_channel * chan,enum ath9k_ht_macmode macmode)18629999SWang.Lin@Sun.COM ath9k_hw_channel_change(struct ath_hal *ah,
18639999SWang.Lin@Sun.COM struct ath9k_channel *chan,
18649999SWang.Lin@Sun.COM enum ath9k_ht_macmode macmode)
18659999SWang.Lin@Sun.COM {
18669999SWang.Lin@Sun.COM uint32_t synthDelay, qnum;
18679999SWang.Lin@Sun.COM
18689999SWang.Lin@Sun.COM for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
18699999SWang.Lin@Sun.COM if (ath9k_hw_numtxpending(ah, qnum)) {
18709999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_QUEUE, "arn: "
18719999SWang.Lin@Sun.COM "%s: Transmit frames pending on queue %d\n",
18729999SWang.Lin@Sun.COM __func__, qnum));
18739999SWang.Lin@Sun.COM
18749999SWang.Lin@Sun.COM return (B_FALSE);
18759999SWang.Lin@Sun.COM }
18769999SWang.Lin@Sun.COM }
18779999SWang.Lin@Sun.COM
18789999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
18799999SWang.Lin@Sun.COM if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
18809999SWang.Lin@Sun.COM AR_PHY_RFBUS_GRANT_EN)) {
18819999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: "
18829999SWang.Lin@Sun.COM "%s: Could not kill baseband RX\n", __func__));
18839999SWang.Lin@Sun.COM
18849999SWang.Lin@Sun.COM return (B_FALSE);
18859999SWang.Lin@Sun.COM }
18869999SWang.Lin@Sun.COM
18879999SWang.Lin@Sun.COM ath9k_hw_set_regs(ah, chan, macmode);
18889999SWang.Lin@Sun.COM
18899999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah)) {
18909999SWang.Lin@Sun.COM if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
18919999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_CHANNEL, "arn: "
18929999SWang.Lin@Sun.COM "%s: failed to set channel\n", __func__));
18939999SWang.Lin@Sun.COM return (B_FALSE);
18949999SWang.Lin@Sun.COM }
18959999SWang.Lin@Sun.COM } else {
18969999SWang.Lin@Sun.COM if (!(ath9k_hw_set_channel(ah, chan))) {
18979999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_CHANNEL, "arn: "
18989999SWang.Lin@Sun.COM "%s: failed to set channel\n", __func__));
18999999SWang.Lin@Sun.COM
19009999SWang.Lin@Sun.COM return (B_FALSE);
19019999SWang.Lin@Sun.COM }
19029999SWang.Lin@Sun.COM }
19039999SWang.Lin@Sun.COM
19049999SWang.Lin@Sun.COM if (ath9k_hw_set_txpower(ah, chan,
19059999SWang.Lin@Sun.COM ath9k_regd_get_ctl(ah, chan),
19069999SWang.Lin@Sun.COM ath9k_regd_get_antenna_allowed(ah, chan),
19079999SWang.Lin@Sun.COM chan->maxRegTxPower * 2,
19089999SWang.Lin@Sun.COM min((uint32_t)MAX_RATE_POWER,
19099999SWang.Lin@Sun.COM (uint32_t)ah->ah_powerLimit)) != 0) {
19109999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_EEPROM, "arn: "
19119999SWang.Lin@Sun.COM "%s: error init'ing transmit power\n", __func__));
19129999SWang.Lin@Sun.COM
19139999SWang.Lin@Sun.COM return (B_FALSE);
19149999SWang.Lin@Sun.COM }
19159999SWang.Lin@Sun.COM
19169999SWang.Lin@Sun.COM synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
19179999SWang.Lin@Sun.COM if (IS_CHAN_B(chan))
19189999SWang.Lin@Sun.COM synthDelay = (4 * synthDelay) / 22;
19199999SWang.Lin@Sun.COM else
19209999SWang.Lin@Sun.COM synthDelay /= 10;
19219999SWang.Lin@Sun.COM
19229999SWang.Lin@Sun.COM drv_usecwait(synthDelay + BASE_ACTIVATE_DELAY);
19239999SWang.Lin@Sun.COM
19249999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
19259999SWang.Lin@Sun.COM
19269999SWang.Lin@Sun.COM if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
19279999SWang.Lin@Sun.COM ath9k_hw_set_delta_slope(ah, chan);
19289999SWang.Lin@Sun.COM
19299999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah))
19309999SWang.Lin@Sun.COM ath9k_hw_9280_spur_mitigate(ah, chan);
19319999SWang.Lin@Sun.COM else
19329999SWang.Lin@Sun.COM ath9k_hw_spur_mitigate(ah, chan);
19339999SWang.Lin@Sun.COM
19349999SWang.Lin@Sun.COM if (!chan->oneTimeCalsDone)
19359999SWang.Lin@Sun.COM chan->oneTimeCalsDone = B_TRUE;
19369999SWang.Lin@Sun.COM
19379999SWang.Lin@Sun.COM return (B_TRUE);
19389999SWang.Lin@Sun.COM }
19399999SWang.Lin@Sun.COM
19409999SWang.Lin@Sun.COM static void
ath9k_hw_9280_spur_mitigate(struct ath_hal * ah,struct ath9k_channel * chan)19419999SWang.Lin@Sun.COM ath9k_hw_9280_spur_mitigate(struct ath_hal *ah, struct ath9k_channel *chan)
19429999SWang.Lin@Sun.COM {
19439999SWang.Lin@Sun.COM int bb_spur = AR_NO_SPUR;
19449999SWang.Lin@Sun.COM int freq;
19459999SWang.Lin@Sun.COM int bin, cur_bin;
19469999SWang.Lin@Sun.COM int bb_spur_off, spur_subchannel_sd;
19479999SWang.Lin@Sun.COM int spur_freq_sd;
19489999SWang.Lin@Sun.COM int spur_delta_phase;
19499999SWang.Lin@Sun.COM int denominator;
19509999SWang.Lin@Sun.COM int upper, lower, cur_vit_mask;
19519999SWang.Lin@Sun.COM int tmp, newVal;
19529999SWang.Lin@Sun.COM int i;
19539999SWang.Lin@Sun.COM int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
19549999SWang.Lin@Sun.COM AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
19559999SWang.Lin@Sun.COM };
19569999SWang.Lin@Sun.COM int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
19579999SWang.Lin@Sun.COM AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
19589999SWang.Lin@Sun.COM };
19599999SWang.Lin@Sun.COM int inc[4] = { 0, 100, 0, 0 };
19609999SWang.Lin@Sun.COM struct chan_centers centers;
19619999SWang.Lin@Sun.COM
19629999SWang.Lin@Sun.COM int8_t mask_m[123];
19639999SWang.Lin@Sun.COM int8_t mask_p[123];
19649999SWang.Lin@Sun.COM int8_t mask_amt;
19659999SWang.Lin@Sun.COM int tmp_mask;
19669999SWang.Lin@Sun.COM int cur_bb_spur;
19679999SWang.Lin@Sun.COM boolean_t is2GHz = IS_CHAN_2GHZ(chan);
19689999SWang.Lin@Sun.COM
19699999SWang.Lin@Sun.COM (void) memset(&mask_m, 0, sizeof (int8_t) * 123);
19709999SWang.Lin@Sun.COM (void) memset(&mask_p, 0, sizeof (int8_t) * 123);
19719999SWang.Lin@Sun.COM
19729999SWang.Lin@Sun.COM ath9k_hw_get_channel_centers(ah, chan, ¢ers);
19739999SWang.Lin@Sun.COM freq = centers.synth_center;
19749999SWang.Lin@Sun.COM
19759999SWang.Lin@Sun.COM ah->ah_config.spurmode = SPUR_ENABLE_EEPROM;
19769999SWang.Lin@Sun.COM for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
19779999SWang.Lin@Sun.COM cur_bb_spur = ath9k_hw_eeprom_get_spur_chan(ah, i, is2GHz);
19789999SWang.Lin@Sun.COM
19799999SWang.Lin@Sun.COM if (is2GHz)
19809999SWang.Lin@Sun.COM cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
19819999SWang.Lin@Sun.COM else
19829999SWang.Lin@Sun.COM cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;
19839999SWang.Lin@Sun.COM
19849999SWang.Lin@Sun.COM if (AR_NO_SPUR == cur_bb_spur)
19859999SWang.Lin@Sun.COM break;
19869999SWang.Lin@Sun.COM cur_bb_spur = cur_bb_spur - freq;
19879999SWang.Lin@Sun.COM
19889999SWang.Lin@Sun.COM if (IS_CHAN_HT40(chan)) {
19899999SWang.Lin@Sun.COM if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
19909999SWang.Lin@Sun.COM (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
19919999SWang.Lin@Sun.COM bb_spur = cur_bb_spur;
19929999SWang.Lin@Sun.COM break;
19939999SWang.Lin@Sun.COM }
19949999SWang.Lin@Sun.COM } else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
19959999SWang.Lin@Sun.COM (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
19969999SWang.Lin@Sun.COM bb_spur = cur_bb_spur;
19979999SWang.Lin@Sun.COM break;
19989999SWang.Lin@Sun.COM }
19999999SWang.Lin@Sun.COM }
20009999SWang.Lin@Sun.COM
20019999SWang.Lin@Sun.COM if (AR_NO_SPUR == bb_spur) {
20029999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
20039999SWang.Lin@Sun.COM AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
20049999SWang.Lin@Sun.COM return;
20059999SWang.Lin@Sun.COM } else {
20069999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
20079999SWang.Lin@Sun.COM AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
20089999SWang.Lin@Sun.COM }
20099999SWang.Lin@Sun.COM
20109999SWang.Lin@Sun.COM bin = bb_spur * 320;
20119999SWang.Lin@Sun.COM
20129999SWang.Lin@Sun.COM tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
20139999SWang.Lin@Sun.COM
20149999SWang.Lin@Sun.COM newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
20159999SWang.Lin@Sun.COM AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
20169999SWang.Lin@Sun.COM AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
20179999SWang.Lin@Sun.COM AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
20189999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);
20199999SWang.Lin@Sun.COM
20209999SWang.Lin@Sun.COM newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
20219999SWang.Lin@Sun.COM AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
20229999SWang.Lin@Sun.COM AR_PHY_SPUR_REG_MASK_RATE_SELECT |
20239999SWang.Lin@Sun.COM AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
20249999SWang.Lin@Sun.COM SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
20259999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);
20269999SWang.Lin@Sun.COM
20279999SWang.Lin@Sun.COM if (IS_CHAN_HT40(chan)) {
20289999SWang.Lin@Sun.COM if (bb_spur < 0) {
20299999SWang.Lin@Sun.COM spur_subchannel_sd = 1;
20309999SWang.Lin@Sun.COM bb_spur_off = bb_spur + 10;
20319999SWang.Lin@Sun.COM } else {
20329999SWang.Lin@Sun.COM spur_subchannel_sd = 0;
20339999SWang.Lin@Sun.COM bb_spur_off = bb_spur - 10;
20349999SWang.Lin@Sun.COM }
20359999SWang.Lin@Sun.COM } else {
20369999SWang.Lin@Sun.COM spur_subchannel_sd = 0;
20379999SWang.Lin@Sun.COM bb_spur_off = bb_spur;
20389999SWang.Lin@Sun.COM }
20399999SWang.Lin@Sun.COM
20409999SWang.Lin@Sun.COM if (IS_CHAN_HT40(chan))
20419999SWang.Lin@Sun.COM spur_delta_phase =
20429999SWang.Lin@Sun.COM ((bb_spur * 262144) / 10) &
20439999SWang.Lin@Sun.COM AR_PHY_TIMING11_SPUR_DELTA_PHASE;
20449999SWang.Lin@Sun.COM else
20459999SWang.Lin@Sun.COM spur_delta_phase =
20469999SWang.Lin@Sun.COM ((bb_spur * 524288) / 10) &
20479999SWang.Lin@Sun.COM AR_PHY_TIMING11_SPUR_DELTA_PHASE;
20489999SWang.Lin@Sun.COM
20499999SWang.Lin@Sun.COM denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
20509999SWang.Lin@Sun.COM spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;
20519999SWang.Lin@Sun.COM
20529999SWang.Lin@Sun.COM newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
20539999SWang.Lin@Sun.COM SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
20549999SWang.Lin@Sun.COM SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
20559999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_TIMING11, newVal);
20569999SWang.Lin@Sun.COM
20579999SWang.Lin@Sun.COM newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
20589999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);
20599999SWang.Lin@Sun.COM
20609999SWang.Lin@Sun.COM cur_bin = -6000;
20619999SWang.Lin@Sun.COM upper = bin + 100;
20629999SWang.Lin@Sun.COM lower = bin - 100;
20639999SWang.Lin@Sun.COM
20649999SWang.Lin@Sun.COM for (i = 0; i < 4; i++) {
20659999SWang.Lin@Sun.COM int pilot_mask = 0;
20669999SWang.Lin@Sun.COM int chan_mask = 0;
20679999SWang.Lin@Sun.COM int bp = 0;
20689999SWang.Lin@Sun.COM for (bp = 0; bp < 30; bp++) {
20699999SWang.Lin@Sun.COM if ((cur_bin > lower) && (cur_bin < upper)) {
20709999SWang.Lin@Sun.COM pilot_mask = pilot_mask | 0x1 << bp;
20719999SWang.Lin@Sun.COM chan_mask = chan_mask | 0x1 << bp;
20729999SWang.Lin@Sun.COM }
20739999SWang.Lin@Sun.COM cur_bin += 100;
20749999SWang.Lin@Sun.COM }
20759999SWang.Lin@Sun.COM cur_bin += inc[i];
20769999SWang.Lin@Sun.COM REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
20779999SWang.Lin@Sun.COM REG_WRITE(ah, chan_mask_reg[i], chan_mask);
20789999SWang.Lin@Sun.COM }
20799999SWang.Lin@Sun.COM
20809999SWang.Lin@Sun.COM cur_vit_mask = 6100;
20819999SWang.Lin@Sun.COM upper = bin + 120;
20829999SWang.Lin@Sun.COM lower = bin - 120;
20839999SWang.Lin@Sun.COM
20849999SWang.Lin@Sun.COM for (i = 0; i < 123; i++) {
20859999SWang.Lin@Sun.COM if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
20869999SWang.Lin@Sun.COM
20879999SWang.Lin@Sun.COM /* workaround for gcc bug #37014 */
20889999SWang.Lin@Sun.COM volatile int tmp = abs(cur_vit_mask - bin);
20899999SWang.Lin@Sun.COM
20909999SWang.Lin@Sun.COM if (tmp < 75)
20919999SWang.Lin@Sun.COM mask_amt = 1;
20929999SWang.Lin@Sun.COM else
20939999SWang.Lin@Sun.COM mask_amt = 0;
20949999SWang.Lin@Sun.COM if (cur_vit_mask < 0)
20959999SWang.Lin@Sun.COM mask_m[abs(cur_vit_mask / 100)] = mask_amt;
20969999SWang.Lin@Sun.COM else
20979999SWang.Lin@Sun.COM mask_p[cur_vit_mask / 100] = mask_amt;
20989999SWang.Lin@Sun.COM }
20999999SWang.Lin@Sun.COM cur_vit_mask -= 100;
21009999SWang.Lin@Sun.COM }
21019999SWang.Lin@Sun.COM
21029999SWang.Lin@Sun.COM tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28) |
21039999SWang.Lin@Sun.COM (mask_m[48] << 26) | (mask_m[49] << 24) |
21049999SWang.Lin@Sun.COM (mask_m[50] << 22) | (mask_m[51] << 20) |
21059999SWang.Lin@Sun.COM (mask_m[52] << 18) | (mask_m[53] << 16) |
21069999SWang.Lin@Sun.COM (mask_m[54] << 14) | (mask_m[55] << 12) |
21079999SWang.Lin@Sun.COM (mask_m[56] << 10) | (mask_m[57] << 8) |
21089999SWang.Lin@Sun.COM (mask_m[58] << 6) | (mask_m[59] << 4) |
21099999SWang.Lin@Sun.COM (mask_m[60] << 2) | (mask_m[61] << 0);
21109999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
21119999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
21129999SWang.Lin@Sun.COM
21139999SWang.Lin@Sun.COM tmp_mask = (mask_m[31] << 28) |
21149999SWang.Lin@Sun.COM (mask_m[32] << 26) | (mask_m[33] << 24) |
21159999SWang.Lin@Sun.COM (mask_m[34] << 22) | (mask_m[35] << 20) |
21169999SWang.Lin@Sun.COM (mask_m[36] << 18) | (mask_m[37] << 16) |
21179999SWang.Lin@Sun.COM (mask_m[48] << 14) | (mask_m[39] << 12) |
21189999SWang.Lin@Sun.COM (mask_m[40] << 10) | (mask_m[41] << 8) |
21199999SWang.Lin@Sun.COM (mask_m[42] << 6) | (mask_m[43] << 4) |
21209999SWang.Lin@Sun.COM (mask_m[44] << 2) | (mask_m[45] << 0);
21219999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
21229999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
21239999SWang.Lin@Sun.COM
21249999SWang.Lin@Sun.COM tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28) |
21259999SWang.Lin@Sun.COM (mask_m[18] << 26) | (mask_m[18] << 24) |
21269999SWang.Lin@Sun.COM (mask_m[20] << 22) | (mask_m[20] << 20) |
21279999SWang.Lin@Sun.COM (mask_m[22] << 18) | (mask_m[22] << 16) |
21289999SWang.Lin@Sun.COM (mask_m[24] << 14) | (mask_m[24] << 12) |
21299999SWang.Lin@Sun.COM (mask_m[25] << 10) | (mask_m[26] << 8) |
21309999SWang.Lin@Sun.COM (mask_m[27] << 6) | (mask_m[28] << 4) |
21319999SWang.Lin@Sun.COM (mask_m[29] << 2) | (mask_m[30] << 0);
21329999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
21339999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
21349999SWang.Lin@Sun.COM
21359999SWang.Lin@Sun.COM tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28) |
21369999SWang.Lin@Sun.COM (mask_m[2] << 26) | (mask_m[3] << 24) |
21379999SWang.Lin@Sun.COM (mask_m[4] << 22) | (mask_m[5] << 20) |
21389999SWang.Lin@Sun.COM (mask_m[6] << 18) | (mask_m[7] << 16) |
21399999SWang.Lin@Sun.COM (mask_m[8] << 14) | (mask_m[9] << 12) |
21409999SWang.Lin@Sun.COM (mask_m[10] << 10) | (mask_m[11] << 8) |
21419999SWang.Lin@Sun.COM (mask_m[12] << 6) | (mask_m[13] << 4) |
21429999SWang.Lin@Sun.COM (mask_m[14] << 2) | (mask_m[15] << 0);
21439999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
21449999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
21459999SWang.Lin@Sun.COM
21469999SWang.Lin@Sun.COM tmp_mask = (mask_p[15] << 28) |
21479999SWang.Lin@Sun.COM (mask_p[14] << 26) | (mask_p[13] << 24) |
21489999SWang.Lin@Sun.COM (mask_p[12] << 22) | (mask_p[11] << 20) |
21499999SWang.Lin@Sun.COM (mask_p[10] << 18) | (mask_p[9] << 16) |
21509999SWang.Lin@Sun.COM (mask_p[8] << 14) | (mask_p[7] << 12) |
21519999SWang.Lin@Sun.COM (mask_p[6] << 10) | (mask_p[5] << 8) |
21529999SWang.Lin@Sun.COM (mask_p[4] << 6) | (mask_p[3] << 4) |
21539999SWang.Lin@Sun.COM (mask_p[2] << 2) | (mask_p[1] << 0);
21549999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
21559999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
21569999SWang.Lin@Sun.COM
21579999SWang.Lin@Sun.COM tmp_mask = (mask_p[30] << 28) |
21589999SWang.Lin@Sun.COM (mask_p[29] << 26) | (mask_p[28] << 24) |
21599999SWang.Lin@Sun.COM (mask_p[27] << 22) | (mask_p[26] << 20) |
21609999SWang.Lin@Sun.COM (mask_p[25] << 18) | (mask_p[24] << 16) |
21619999SWang.Lin@Sun.COM (mask_p[23] << 14) | (mask_p[22] << 12) |
21629999SWang.Lin@Sun.COM (mask_p[21] << 10) | (mask_p[20] << 8) |
21639999SWang.Lin@Sun.COM (mask_p[19] << 6) | (mask_p[18] << 4) |
21649999SWang.Lin@Sun.COM (mask_p[17] << 2) | (mask_p[16] << 0);
21659999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
21669999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
21679999SWang.Lin@Sun.COM
21689999SWang.Lin@Sun.COM tmp_mask = (mask_p[45] << 28) |
21699999SWang.Lin@Sun.COM (mask_p[44] << 26) | (mask_p[43] << 24) |
21709999SWang.Lin@Sun.COM (mask_p[42] << 22) | (mask_p[41] << 20) |
21719999SWang.Lin@Sun.COM (mask_p[40] << 18) | (mask_p[39] << 16) |
21729999SWang.Lin@Sun.COM (mask_p[38] << 14) | (mask_p[37] << 12) |
21739999SWang.Lin@Sun.COM (mask_p[36] << 10) | (mask_p[35] << 8) |
21749999SWang.Lin@Sun.COM (mask_p[34] << 6) | (mask_p[33] << 4) |
21759999SWang.Lin@Sun.COM (mask_p[32] << 2) | (mask_p[31] << 0);
21769999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
21779999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
21789999SWang.Lin@Sun.COM
21799999SWang.Lin@Sun.COM tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28) |
21809999SWang.Lin@Sun.COM (mask_p[59] << 26) | (mask_p[58] << 24) |
21819999SWang.Lin@Sun.COM (mask_p[57] << 22) | (mask_p[56] << 20) |
21829999SWang.Lin@Sun.COM (mask_p[55] << 18) | (mask_p[54] << 16) |
21839999SWang.Lin@Sun.COM (mask_p[53] << 14) | (mask_p[52] << 12) |
21849999SWang.Lin@Sun.COM (mask_p[51] << 10) | (mask_p[50] << 8) |
21859999SWang.Lin@Sun.COM (mask_p[49] << 6) | (mask_p[48] << 4) |
21869999SWang.Lin@Sun.COM (mask_p[47] << 2) | (mask_p[46] << 0);
21879999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
21889999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
21899999SWang.Lin@Sun.COM }
21909999SWang.Lin@Sun.COM
21919999SWang.Lin@Sun.COM static void
ath9k_hw_spur_mitigate(struct ath_hal * ah,struct ath9k_channel * chan)21929999SWang.Lin@Sun.COM ath9k_hw_spur_mitigate(struct ath_hal *ah, struct ath9k_channel *chan)
21939999SWang.Lin@Sun.COM {
21949999SWang.Lin@Sun.COM int bb_spur = AR_NO_SPUR;
21959999SWang.Lin@Sun.COM int bin, cur_bin;
21969999SWang.Lin@Sun.COM int spur_freq_sd;
21979999SWang.Lin@Sun.COM int spur_delta_phase;
21989999SWang.Lin@Sun.COM int denominator;
21999999SWang.Lin@Sun.COM int upper, lower, cur_vit_mask;
22009999SWang.Lin@Sun.COM int tmp, new;
22019999SWang.Lin@Sun.COM int i;
22029999SWang.Lin@Sun.COM int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
22039999SWang.Lin@Sun.COM AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
22049999SWang.Lin@Sun.COM };
22059999SWang.Lin@Sun.COM int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
22069999SWang.Lin@Sun.COM AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
22079999SWang.Lin@Sun.COM };
22089999SWang.Lin@Sun.COM int inc[4] = { 0, 100, 0, 0 };
22099999SWang.Lin@Sun.COM
22109999SWang.Lin@Sun.COM int8_t mask_m[123];
22119999SWang.Lin@Sun.COM int8_t mask_p[123];
22129999SWang.Lin@Sun.COM int8_t mask_amt;
22139999SWang.Lin@Sun.COM int tmp_mask;
22149999SWang.Lin@Sun.COM int cur_bb_spur;
22159999SWang.Lin@Sun.COM boolean_t is2GHz = IS_CHAN_2GHZ(chan);
22169999SWang.Lin@Sun.COM
22179999SWang.Lin@Sun.COM (void) memset(&mask_m, 0, sizeof (int8_t) * 123);
22189999SWang.Lin@Sun.COM (void) memset(&mask_p, 0, sizeof (int8_t) * 123);
22199999SWang.Lin@Sun.COM
22209999SWang.Lin@Sun.COM for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
22219999SWang.Lin@Sun.COM cur_bb_spur = ath9k_hw_eeprom_get_spur_chan(ah, i, is2GHz);
22229999SWang.Lin@Sun.COM if (AR_NO_SPUR == cur_bb_spur)
22239999SWang.Lin@Sun.COM break;
22249999SWang.Lin@Sun.COM cur_bb_spur = cur_bb_spur - (chan->channel * 10);
22259999SWang.Lin@Sun.COM if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
22269999SWang.Lin@Sun.COM bb_spur = cur_bb_spur;
22279999SWang.Lin@Sun.COM break;
22289999SWang.Lin@Sun.COM }
22299999SWang.Lin@Sun.COM }
22309999SWang.Lin@Sun.COM
22319999SWang.Lin@Sun.COM if (AR_NO_SPUR == bb_spur)
22329999SWang.Lin@Sun.COM return;
22339999SWang.Lin@Sun.COM
22349999SWang.Lin@Sun.COM bin = bb_spur * 32;
22359999SWang.Lin@Sun.COM
22369999SWang.Lin@Sun.COM tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
22379999SWang.Lin@Sun.COM new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
22389999SWang.Lin@Sun.COM AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
22399999SWang.Lin@Sun.COM AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
22409999SWang.Lin@Sun.COM AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
22419999SWang.Lin@Sun.COM
22429999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
22439999SWang.Lin@Sun.COM
22449999SWang.Lin@Sun.COM new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
22459999SWang.Lin@Sun.COM AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
22469999SWang.Lin@Sun.COM AR_PHY_SPUR_REG_MASK_RATE_SELECT |
22479999SWang.Lin@Sun.COM AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
22489999SWang.Lin@Sun.COM SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
22499999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_SPUR_REG, new);
22509999SWang.Lin@Sun.COM
22519999SWang.Lin@Sun.COM spur_delta_phase = ((bb_spur * 524288) / 100) &
22529999SWang.Lin@Sun.COM AR_PHY_TIMING11_SPUR_DELTA_PHASE;
22539999SWang.Lin@Sun.COM
22549999SWang.Lin@Sun.COM denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
22559999SWang.Lin@Sun.COM spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
22569999SWang.Lin@Sun.COM
22579999SWang.Lin@Sun.COM new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
22589999SWang.Lin@Sun.COM SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
22599999SWang.Lin@Sun.COM SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
22609999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_TIMING11, new);
22619999SWang.Lin@Sun.COM
22629999SWang.Lin@Sun.COM cur_bin = -6000;
22639999SWang.Lin@Sun.COM upper = bin + 100;
22649999SWang.Lin@Sun.COM lower = bin - 100;
22659999SWang.Lin@Sun.COM
22669999SWang.Lin@Sun.COM for (i = 0; i < 4; i++) {
22679999SWang.Lin@Sun.COM int pilot_mask = 0;
22689999SWang.Lin@Sun.COM int chan_mask = 0;
22699999SWang.Lin@Sun.COM int bp = 0;
22709999SWang.Lin@Sun.COM for (bp = 0; bp < 30; bp++) {
22719999SWang.Lin@Sun.COM if ((cur_bin > lower) && (cur_bin < upper)) {
22729999SWang.Lin@Sun.COM pilot_mask = pilot_mask | 0x1 << bp;
22739999SWang.Lin@Sun.COM chan_mask = chan_mask | 0x1 << bp;
22749999SWang.Lin@Sun.COM }
22759999SWang.Lin@Sun.COM cur_bin += 100;
22769999SWang.Lin@Sun.COM }
22779999SWang.Lin@Sun.COM cur_bin += inc[i];
22789999SWang.Lin@Sun.COM REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
22799999SWang.Lin@Sun.COM REG_WRITE(ah, chan_mask_reg[i], chan_mask);
22809999SWang.Lin@Sun.COM }
22819999SWang.Lin@Sun.COM
22829999SWang.Lin@Sun.COM cur_vit_mask = 6100;
22839999SWang.Lin@Sun.COM upper = bin + 120;
22849999SWang.Lin@Sun.COM lower = bin - 120;
22859999SWang.Lin@Sun.COM
22869999SWang.Lin@Sun.COM for (i = 0; i < 123; i++) {
22879999SWang.Lin@Sun.COM if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
22889999SWang.Lin@Sun.COM
22899999SWang.Lin@Sun.COM /* workaround for gcc bug #37014 */
22909999SWang.Lin@Sun.COM volatile int tmp = abs(cur_vit_mask - bin);
22919999SWang.Lin@Sun.COM
22929999SWang.Lin@Sun.COM if (tmp < 75)
22939999SWang.Lin@Sun.COM mask_amt = 1;
22949999SWang.Lin@Sun.COM else
22959999SWang.Lin@Sun.COM mask_amt = 0;
22969999SWang.Lin@Sun.COM if (cur_vit_mask < 0)
22979999SWang.Lin@Sun.COM mask_m[abs(cur_vit_mask / 100)] = mask_amt;
22989999SWang.Lin@Sun.COM else
22999999SWang.Lin@Sun.COM mask_p[cur_vit_mask / 100] = mask_amt;
23009999SWang.Lin@Sun.COM }
23019999SWang.Lin@Sun.COM cur_vit_mask -= 100;
23029999SWang.Lin@Sun.COM }
23039999SWang.Lin@Sun.COM
23049999SWang.Lin@Sun.COM tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28) |
23059999SWang.Lin@Sun.COM (mask_m[48] << 26) | (mask_m[49] << 24) |
23069999SWang.Lin@Sun.COM (mask_m[50] << 22) | (mask_m[51] << 20) |
23079999SWang.Lin@Sun.COM (mask_m[52] << 18) | (mask_m[53] << 16) |
23089999SWang.Lin@Sun.COM (mask_m[54] << 14) | (mask_m[55] << 12) |
23099999SWang.Lin@Sun.COM (mask_m[56] << 10) | (mask_m[57] << 8) |
23109999SWang.Lin@Sun.COM (mask_m[58] << 6) | (mask_m[59] << 4) |
23119999SWang.Lin@Sun.COM (mask_m[60] << 2) | (mask_m[61] << 0);
23129999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
23139999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
23149999SWang.Lin@Sun.COM
23159999SWang.Lin@Sun.COM tmp_mask = (mask_m[31] << 28) |
23169999SWang.Lin@Sun.COM (mask_m[32] << 26) | (mask_m[33] << 24) |
23179999SWang.Lin@Sun.COM (mask_m[34] << 22) | (mask_m[35] << 20) |
23189999SWang.Lin@Sun.COM (mask_m[36] << 18) | (mask_m[37] << 16) |
23199999SWang.Lin@Sun.COM (mask_m[48] << 14) | (mask_m[39] << 12) |
23209999SWang.Lin@Sun.COM (mask_m[40] << 10) | (mask_m[41] << 8) |
23219999SWang.Lin@Sun.COM (mask_m[42] << 6) | (mask_m[43] << 4) |
23229999SWang.Lin@Sun.COM (mask_m[44] << 2) | (mask_m[45] << 0);
23239999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
23249999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
23259999SWang.Lin@Sun.COM
23269999SWang.Lin@Sun.COM tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28) |
23279999SWang.Lin@Sun.COM (mask_m[18] << 26) | (mask_m[18] << 24) |
23289999SWang.Lin@Sun.COM (mask_m[20] << 22) | (mask_m[20] << 20) |
23299999SWang.Lin@Sun.COM (mask_m[22] << 18) | (mask_m[22] << 16) |
23309999SWang.Lin@Sun.COM (mask_m[24] << 14) | (mask_m[24] << 12) |
23319999SWang.Lin@Sun.COM (mask_m[25] << 10) | (mask_m[26] << 8) |
23329999SWang.Lin@Sun.COM (mask_m[27] << 6) | (mask_m[28] << 4) |
23339999SWang.Lin@Sun.COM (mask_m[29] << 2) | (mask_m[30] << 0);
23349999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
23359999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
23369999SWang.Lin@Sun.COM
23379999SWang.Lin@Sun.COM tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28) |
23389999SWang.Lin@Sun.COM (mask_m[2] << 26) | (mask_m[3] << 24) |
23399999SWang.Lin@Sun.COM (mask_m[4] << 22) | (mask_m[5] << 20) |
23409999SWang.Lin@Sun.COM (mask_m[6] << 18) | (mask_m[7] << 16) |
23419999SWang.Lin@Sun.COM (mask_m[8] << 14) | (mask_m[9] << 12) |
23429999SWang.Lin@Sun.COM (mask_m[10] << 10) | (mask_m[11] << 8) |
23439999SWang.Lin@Sun.COM (mask_m[12] << 6) | (mask_m[13] << 4) |
23449999SWang.Lin@Sun.COM (mask_m[14] << 2) | (mask_m[15] << 0);
23459999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
23469999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
23479999SWang.Lin@Sun.COM
23489999SWang.Lin@Sun.COM tmp_mask = (mask_p[15] << 28) |
23499999SWang.Lin@Sun.COM (mask_p[14] << 26) | (mask_p[13] << 24) |
23509999SWang.Lin@Sun.COM (mask_p[12] << 22) | (mask_p[11] << 20) |
23519999SWang.Lin@Sun.COM (mask_p[10] << 18) | (mask_p[9] << 16) |
23529999SWang.Lin@Sun.COM (mask_p[8] << 14) | (mask_p[7] << 12) |
23539999SWang.Lin@Sun.COM (mask_p[6] << 10) | (mask_p[5] << 8) |
23549999SWang.Lin@Sun.COM (mask_p[4] << 6) | (mask_p[3] << 4) |
23559999SWang.Lin@Sun.COM (mask_p[2] << 2) | (mask_p[1] << 0);
23569999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
23579999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
23589999SWang.Lin@Sun.COM
23599999SWang.Lin@Sun.COM tmp_mask = (mask_p[30] << 28) |
23609999SWang.Lin@Sun.COM (mask_p[29] << 26) | (mask_p[28] << 24) |
23619999SWang.Lin@Sun.COM (mask_p[27] << 22) | (mask_p[26] << 20) |
23629999SWang.Lin@Sun.COM (mask_p[25] << 18) | (mask_p[24] << 16) |
23639999SWang.Lin@Sun.COM (mask_p[23] << 14) | (mask_p[22] << 12) |
23649999SWang.Lin@Sun.COM (mask_p[21] << 10) | (mask_p[20] << 8) |
23659999SWang.Lin@Sun.COM (mask_p[19] << 6) | (mask_p[18] << 4) |
23669999SWang.Lin@Sun.COM (mask_p[17] << 2) | (mask_p[16] << 0);
23679999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
23689999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
23699999SWang.Lin@Sun.COM
23709999SWang.Lin@Sun.COM tmp_mask = (mask_p[45] << 28) |
23719999SWang.Lin@Sun.COM (mask_p[44] << 26) | (mask_p[43] << 24) |
23729999SWang.Lin@Sun.COM (mask_p[42] << 22) | (mask_p[41] << 20) |
23739999SWang.Lin@Sun.COM (mask_p[40] << 18) | (mask_p[39] << 16) |
23749999SWang.Lin@Sun.COM (mask_p[38] << 14) | (mask_p[37] << 12) |
23759999SWang.Lin@Sun.COM (mask_p[36] << 10) | (mask_p[35] << 8) |
23769999SWang.Lin@Sun.COM (mask_p[34] << 6) | (mask_p[33] << 4) |
23779999SWang.Lin@Sun.COM (mask_p[32] << 2) | (mask_p[31] << 0);
23789999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
23799999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
23809999SWang.Lin@Sun.COM
23819999SWang.Lin@Sun.COM tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28) |
23829999SWang.Lin@Sun.COM (mask_p[59] << 26) | (mask_p[58] << 24) |
23839999SWang.Lin@Sun.COM (mask_p[57] << 22) | (mask_p[56] << 20) |
23849999SWang.Lin@Sun.COM (mask_p[55] << 18) | (mask_p[54] << 16) |
23859999SWang.Lin@Sun.COM (mask_p[53] << 14) | (mask_p[52] << 12) |
23869999SWang.Lin@Sun.COM (mask_p[51] << 10) | (mask_p[50] << 8) |
23879999SWang.Lin@Sun.COM (mask_p[49] << 6) | (mask_p[48] << 4) |
23889999SWang.Lin@Sun.COM (mask_p[47] << 2) | (mask_p[46] << 0);
23899999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
23909999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
23919999SWang.Lin@Sun.COM }
23929999SWang.Lin@Sun.COM
23939999SWang.Lin@Sun.COM boolean_t
ath9k_hw_reset(struct ath_hal * ah,struct ath9k_channel * chan,enum ath9k_ht_macmode macmode,uint8_t txchainmask,uint8_t rxchainmask,enum ath9k_ht_extprotspacing extprotspacing,boolean_t bChannelChange,int * status)23949999SWang.Lin@Sun.COM ath9k_hw_reset(struct ath_hal *ah, struct ath9k_channel *chan,
23959999SWang.Lin@Sun.COM enum ath9k_ht_macmode macmode,
23969999SWang.Lin@Sun.COM uint8_t txchainmask, uint8_t rxchainmask,
23979999SWang.Lin@Sun.COM enum ath9k_ht_extprotspacing extprotspacing,
23989999SWang.Lin@Sun.COM boolean_t bChannelChange, int *status)
23999999SWang.Lin@Sun.COM {
24009999SWang.Lin@Sun.COM uint32_t saveLedState;
24019999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
24029999SWang.Lin@Sun.COM struct ath9k_channel *curchan = ah->ah_curchan;
24039999SWang.Lin@Sun.COM uint32_t saveDefAntenna;
24049999SWang.Lin@Sun.COM uint32_t macStaId1;
24059999SWang.Lin@Sun.COM int ecode;
24069999SWang.Lin@Sun.COM int i, rx_chainmask;
24079999SWang.Lin@Sun.COM
24089999SWang.Lin@Sun.COM ahp->ah_extprotspacing = extprotspacing;
24099999SWang.Lin@Sun.COM ahp->ah_txchainmask = txchainmask;
24109999SWang.Lin@Sun.COM ahp->ah_rxchainmask = rxchainmask;
24119999SWang.Lin@Sun.COM
24129999SWang.Lin@Sun.COM if (AR_SREV_9280(ah)) {
24139999SWang.Lin@Sun.COM ahp->ah_txchainmask &= 0x3;
24149999SWang.Lin@Sun.COM ahp->ah_rxchainmask &= 0x3;
24159999SWang.Lin@Sun.COM }
24169999SWang.Lin@Sun.COM
24179999SWang.Lin@Sun.COM if (ath9k_hw_check_chan(ah, chan) == NULL) {
24189999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: "
24199999SWang.Lin@Sun.COM "%s: invalid channel %u/0x%x; no mapping\n",
24209999SWang.Lin@Sun.COM __func__, chan->channel, chan->channelFlags));
24219999SWang.Lin@Sun.COM ecode = EINVAL;
24229999SWang.Lin@Sun.COM goto bad;
24239999SWang.Lin@Sun.COM }
24249999SWang.Lin@Sun.COM
24259999SWang.Lin@Sun.COM if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
24269999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: "
24279999SWang.Lin@Sun.COM "%s: ath9k_hw_setpower failed!!!\n", __func__));
24289999SWang.Lin@Sun.COM ecode = EIO;
24299999SWang.Lin@Sun.COM goto bad;
24309999SWang.Lin@Sun.COM }
24319999SWang.Lin@Sun.COM
24329999SWang.Lin@Sun.COM if (curchan)
24339999SWang.Lin@Sun.COM (void) ath9k_hw_getnf(ah, curchan);
24349999SWang.Lin@Sun.COM
24359999SWang.Lin@Sun.COM if (bChannelChange &&
24369999SWang.Lin@Sun.COM (ahp->ah_chipFullSleep != B_TRUE) &&
24379999SWang.Lin@Sun.COM (ah->ah_curchan != NULL) &&
24389999SWang.Lin@Sun.COM (chan->channel != ah->ah_curchan->channel) &&
24399999SWang.Lin@Sun.COM ((chan->channelFlags & CHANNEL_ALL) ==
24409999SWang.Lin@Sun.COM (ah->ah_curchan->channelFlags & CHANNEL_ALL)) &&
24419999SWang.Lin@Sun.COM (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
24429999SWang.Lin@Sun.COM !IS_CHAN_A_5MHZ_SPACED(ah->ah_curchan)))) {
24439999SWang.Lin@Sun.COM
24449999SWang.Lin@Sun.COM if (ath9k_hw_channel_change(ah, chan, macmode)) {
24459999SWang.Lin@Sun.COM ath9k_hw_loadnf(ah, ah->ah_curchan);
24469999SWang.Lin@Sun.COM ath9k_hw_start_nfcal(ah);
24479999SWang.Lin@Sun.COM return (B_TRUE);
24489999SWang.Lin@Sun.COM }
24499999SWang.Lin@Sun.COM }
24509999SWang.Lin@Sun.COM
24519999SWang.Lin@Sun.COM saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
24529999SWang.Lin@Sun.COM if (saveDefAntenna == 0)
24539999SWang.Lin@Sun.COM saveDefAntenna = 1;
24549999SWang.Lin@Sun.COM
24559999SWang.Lin@Sun.COM macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
24569999SWang.Lin@Sun.COM
24579999SWang.Lin@Sun.COM saveLedState = REG_READ(ah, AR_CFG_LED) &
24589999SWang.Lin@Sun.COM (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
24599999SWang.Lin@Sun.COM AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
24609999SWang.Lin@Sun.COM
24619999SWang.Lin@Sun.COM ath9k_hw_mark_phy_inactive(ah);
24629999SWang.Lin@Sun.COM
24639999SWang.Lin@Sun.COM if (!ath9k_hw_chip_reset(ah, chan)) {
24649999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_RESET, "arn: "
24659999SWang.Lin@Sun.COM "%s: chip reset failed\n", __func__));
24669999SWang.Lin@Sun.COM ecode = EINVAL;
24679999SWang.Lin@Sun.COM goto bad;
24689999SWang.Lin@Sun.COM }
24699999SWang.Lin@Sun.COM
24709999SWang.Lin@Sun.COM if (AR_SREV_9280(ah)) {
24719999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
24729999SWang.Lin@Sun.COM AR_GPIO_JTAG_DISABLE);
24739999SWang.Lin@Sun.COM if (is_set(ATH9K_MODE_11A, ah->ah_caps.wireless_modes)) {
24749999SWang.Lin@Sun.COM if (IS_CHAN_5GHZ(chan))
24759999SWang.Lin@Sun.COM ath9k_hw_set_gpio(ah, 9, 0);
24769999SWang.Lin@Sun.COM else
24779999SWang.Lin@Sun.COM ath9k_hw_set_gpio(ah, 9, 1);
24789999SWang.Lin@Sun.COM }
24799999SWang.Lin@Sun.COM ath9k_hw_cfg_output(ah, 9, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
24809999SWang.Lin@Sun.COM }
24819999SWang.Lin@Sun.COM
24829999SWang.Lin@Sun.COM ecode = ath9k_hw_process_ini(ah, chan, macmode);
24839999SWang.Lin@Sun.COM if (ecode != 0) {
24849999SWang.Lin@Sun.COM ecode = EINVAL;
24859999SWang.Lin@Sun.COM goto bad;
24869999SWang.Lin@Sun.COM }
24879999SWang.Lin@Sun.COM
24889999SWang.Lin@Sun.COM if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
24899999SWang.Lin@Sun.COM ath9k_hw_set_delta_slope(ah, chan);
24909999SWang.Lin@Sun.COM
24919999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah))
24929999SWang.Lin@Sun.COM ath9k_hw_9280_spur_mitigate(ah, chan);
24939999SWang.Lin@Sun.COM else
24949999SWang.Lin@Sun.COM ath9k_hw_spur_mitigate(ah, chan);
24959999SWang.Lin@Sun.COM
24969999SWang.Lin@Sun.COM if (!ath9k_hw_eeprom_set_board_values(ah, chan)) {
24979999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_EEPROM, "arn: "
24989999SWang.Lin@Sun.COM "%s: error setting board options\n", __func__));
24999999SWang.Lin@Sun.COM ecode = EIO;
25009999SWang.Lin@Sun.COM goto bad;
25019999SWang.Lin@Sun.COM }
25029999SWang.Lin@Sun.COM
25039999SWang.Lin@Sun.COM ath9k_hw_decrease_chain_power(ah, chan);
25049999SWang.Lin@Sun.COM
25059999SWang.Lin@Sun.COM REG_WRITE(ah, AR_STA_ID0, ARN_LE_READ_32(ahp->ah_macaddr));
25069999SWang.Lin@Sun.COM REG_WRITE(ah, AR_STA_ID1, ARN_LE_READ_16(ahp->ah_macaddr + 4) |
25079999SWang.Lin@Sun.COM macStaId1 |
25089999SWang.Lin@Sun.COM AR_STA_ID1_RTS_USE_DEF |
25099999SWang.Lin@Sun.COM (ah->ah_config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0) |
25109999SWang.Lin@Sun.COM ahp->ah_staId1Defaults);
25119999SWang.Lin@Sun.COM ath9k_hw_set_operating_mode(ah, ah->ah_opmode);
25129999SWang.Lin@Sun.COM
25139999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSSMSKL, ARN_LE_READ_32(ahp->ah_bssidmask));
25149999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSSMSKU, ARN_LE_READ_16(ahp->ah_bssidmask + 4));
25159999SWang.Lin@Sun.COM
25169999SWang.Lin@Sun.COM REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
25179999SWang.Lin@Sun.COM
25189999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSS_ID0, ARN_LE_READ_32(ahp->ah_bssid));
25199999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSS_ID1, ARN_LE_READ_16(ahp->ah_bssid + 4) |
25209999SWang.Lin@Sun.COM ((ahp->ah_assocId & 0x3fff) << AR_BSS_ID1_AID_S));
25219999SWang.Lin@Sun.COM
25229999SWang.Lin@Sun.COM REG_WRITE(ah, AR_ISR, ~0);
25239999SWang.Lin@Sun.COM
25249999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
25259999SWang.Lin@Sun.COM
25269999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah)) {
25279999SWang.Lin@Sun.COM if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
25289999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_FATAL, "arn: "
25299999SWang.Lin@Sun.COM "%s: ath9k_hw_ar9280_set_channel failed!!!\n",
25309999SWang.Lin@Sun.COM __func__));
25319999SWang.Lin@Sun.COM ecode = EIO;
25329999SWang.Lin@Sun.COM goto bad;
25339999SWang.Lin@Sun.COM }
25349999SWang.Lin@Sun.COM } else {
25359999SWang.Lin@Sun.COM if (!(ath9k_hw_set_channel(ah, chan))) {
25369999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_FATAL, "arn: "
25379999SWang.Lin@Sun.COM "%s: ath9k_hw_set_channel failed!!!\n", __func__));
25389999SWang.Lin@Sun.COM ecode = EIO;
25399999SWang.Lin@Sun.COM goto bad;
25409999SWang.Lin@Sun.COM }
25419999SWang.Lin@Sun.COM }
25429999SWang.Lin@Sun.COM
25439999SWang.Lin@Sun.COM for (i = 0; i < AR_NUM_DCU; i++)
25449999SWang.Lin@Sun.COM REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
25459999SWang.Lin@Sun.COM
25469999SWang.Lin@Sun.COM ahp->ah_intrTxqs = 0;
25479999SWang.Lin@Sun.COM for (i = 0; i < ah->ah_caps.total_queues; i++)
25489999SWang.Lin@Sun.COM (void) ath9k_hw_resettxqueue(ah, i);
25499999SWang.Lin@Sun.COM
25509999SWang.Lin@Sun.COM ath9k_hw_init_interrupt_masks(ah, ah->ah_opmode);
25519999SWang.Lin@Sun.COM ath9k_hw_init_qos(ah);
25529999SWang.Lin@Sun.COM
25539999SWang.Lin@Sun.COM #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
25549999SWang.Lin@Sun.COM if (ah->ah_caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
25559999SWang.Lin@Sun.COM ath9k_enable_rfkill(ah);
25569999SWang.Lin@Sun.COM #endif
25579999SWang.Lin@Sun.COM ath9k_hw_init_user_settings(ah);
25589999SWang.Lin@Sun.COM
25599999SWang.Lin@Sun.COM REG_WRITE(ah, AR_STA_ID1,
25609999SWang.Lin@Sun.COM REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
25619999SWang.Lin@Sun.COM
25629999SWang.Lin@Sun.COM ath9k_hw_set_dma(ah);
25639999SWang.Lin@Sun.COM
25649999SWang.Lin@Sun.COM REG_WRITE(ah, AR_OBS, 8);
25659999SWang.Lin@Sun.COM
25669999SWang.Lin@Sun.COM if (ahp->ah_intrMitigation) {
25679999SWang.Lin@Sun.COM
25689999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
25699999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
25709999SWang.Lin@Sun.COM }
25719999SWang.Lin@Sun.COM
25729999SWang.Lin@Sun.COM ath9k_hw_init_bb(ah, chan);
25739999SWang.Lin@Sun.COM
25749999SWang.Lin@Sun.COM if (!ath9k_hw_init_cal(ah, chan)) {
25759999SWang.Lin@Sun.COM ecode = EIO;
25769999SWang.Lin@Sun.COM goto bad;
25779999SWang.Lin@Sun.COM }
25789999SWang.Lin@Sun.COM
25799999SWang.Lin@Sun.COM rx_chainmask = ahp->ah_rxchainmask;
25809999SWang.Lin@Sun.COM if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
25819999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
25829999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
25839999SWang.Lin@Sun.COM }
25849999SWang.Lin@Sun.COM
25859999SWang.Lin@Sun.COM REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
25869999SWang.Lin@Sun.COM
25879999SWang.Lin@Sun.COM if (AR_SREV_9100(ah)) {
25889999SWang.Lin@Sun.COM uint32_t mask;
25899999SWang.Lin@Sun.COM mask = REG_READ(ah, AR_CFG);
25909999SWang.Lin@Sun.COM if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
25919999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_RESET, "arn: "
25929999SWang.Lin@Sun.COM "%s CFG Byte Swap Set 0x%x\n",
25939999SWang.Lin@Sun.COM __func__, mask));
25949999SWang.Lin@Sun.COM } else {
25959999SWang.Lin@Sun.COM mask = INIT_CONFIG_STATUS |
25969999SWang.Lin@Sun.COM AR_CFG_SWRB | AR_CFG_SWTB;
25979999SWang.Lin@Sun.COM REG_WRITE(ah, AR_CFG, mask);
25989999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_RESET, "arn: "
25999999SWang.Lin@Sun.COM "%s Setting CFG 0x%x\n",
26009999SWang.Lin@Sun.COM __func__, REG_READ(ah, AR_CFG)));
26019999SWang.Lin@Sun.COM }
26029999SWang.Lin@Sun.COM } else {
26039999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: ath9k_hw_keyreset(): "
26049999SWang.Lin@Sun.COM "#ifdef __BIG_ENDIAN \n"));
26059999SWang.Lin@Sun.COM #ifdef __BIG_ENDIAN
26069999SWang.Lin@Sun.COM REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
26079999SWang.Lin@Sun.COM #endif
26089999SWang.Lin@Sun.COM }
26099999SWang.Lin@Sun.COM
26109999SWang.Lin@Sun.COM return (B_TRUE);
26119999SWang.Lin@Sun.COM bad:
26129999SWang.Lin@Sun.COM if (status)
26139999SWang.Lin@Sun.COM *status = ecode;
26149999SWang.Lin@Sun.COM return (B_FALSE);
26159999SWang.Lin@Sun.COM }
26169999SWang.Lin@Sun.COM
26179999SWang.Lin@Sun.COM /* Key Cache Management */
26189999SWang.Lin@Sun.COM
26199999SWang.Lin@Sun.COM boolean_t
ath9k_hw_keyreset(struct ath_hal * ah,uint16_t entry)26209999SWang.Lin@Sun.COM ath9k_hw_keyreset(struct ath_hal *ah, uint16_t entry)
26219999SWang.Lin@Sun.COM {
26229999SWang.Lin@Sun.COM uint32_t keyType;
26239999SWang.Lin@Sun.COM
26249999SWang.Lin@Sun.COM if (entry >= ah->ah_caps.keycache_size) {
26259999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_KEYCACHE, "arn: ath9k_hw_keyreset(): "
26269999SWang.Lin@Sun.COM "entry %u out of range\n", entry));
26279999SWang.Lin@Sun.COM
26289999SWang.Lin@Sun.COM return (B_FALSE);
26299999SWang.Lin@Sun.COM }
26309999SWang.Lin@Sun.COM
26319999SWang.Lin@Sun.COM keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
26329999SWang.Lin@Sun.COM
26339999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
26349999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
26359999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
26369999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
26379999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
26389999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
26399999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
26409999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
26419999SWang.Lin@Sun.COM
26429999SWang.Lin@Sun.COM if (keyType == AR_KEYTABLE_TYPE_TKIP &&
26439999SWang.Lin@Sun.COM ATH9K_IS_MIC_ENABLED(ah)) {
26449999SWang.Lin@Sun.COM uint16_t micentry = entry + 64;
26459999SWang.Lin@Sun.COM
26469999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
26479999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
26489999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
26499999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
26509999SWang.Lin@Sun.COM
26519999SWang.Lin@Sun.COM }
26529999SWang.Lin@Sun.COM
26539999SWang.Lin@Sun.COM if (ah->ah_curchan == NULL)
26549999SWang.Lin@Sun.COM return (B_TRUE);
26559999SWang.Lin@Sun.COM
26569999SWang.Lin@Sun.COM return (B_TRUE);
26579999SWang.Lin@Sun.COM }
26589999SWang.Lin@Sun.COM
26599999SWang.Lin@Sun.COM boolean_t
ath9k_hw_keysetmac(struct ath_hal * ah,uint16_t entry,const uint8_t * mac)26609999SWang.Lin@Sun.COM ath9k_hw_keysetmac(struct ath_hal *ah, uint16_t entry, const uint8_t *mac)
26619999SWang.Lin@Sun.COM {
26629999SWang.Lin@Sun.COM uint32_t macHi, macLo;
26639999SWang.Lin@Sun.COM
26649999SWang.Lin@Sun.COM if (entry >= ah->ah_caps.keycache_size) {
26659999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_KEYCACHE, "arn: "
26669999SWang.Lin@Sun.COM "%s: entry %u out of range\n", __func__, entry));
26679999SWang.Lin@Sun.COM return (B_FALSE);
26689999SWang.Lin@Sun.COM }
26699999SWang.Lin@Sun.COM
26709999SWang.Lin@Sun.COM if (mac != NULL) {
26719999SWang.Lin@Sun.COM macHi = (mac[5] << 8) | mac[4];
26729999SWang.Lin@Sun.COM macLo = (mac[3] << 24) |
26739999SWang.Lin@Sun.COM (mac[2] << 16) |
26749999SWang.Lin@Sun.COM (mac[1] << 8) |
26759999SWang.Lin@Sun.COM mac[0];
26769999SWang.Lin@Sun.COM macLo >>= 1;
26779999SWang.Lin@Sun.COM macLo |= (macHi & 1) << 31;
26789999SWang.Lin@Sun.COM macHi >>= 1;
26799999SWang.Lin@Sun.COM } else {
26809999SWang.Lin@Sun.COM macLo = macHi = 0;
26819999SWang.Lin@Sun.COM }
26829999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
26839999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
26849999SWang.Lin@Sun.COM
26859999SWang.Lin@Sun.COM return (B_TRUE);
26869999SWang.Lin@Sun.COM }
26879999SWang.Lin@Sun.COM
26889999SWang.Lin@Sun.COM boolean_t
ath9k_hw_set_keycache_entry(struct ath_hal * ah,uint16_t entry,const struct ath9k_keyval * k,const uint8_t * mac,int xorKey)26899999SWang.Lin@Sun.COM ath9k_hw_set_keycache_entry(struct ath_hal *ah, uint16_t entry,
26909999SWang.Lin@Sun.COM const struct ath9k_keyval *k, const uint8_t *mac, int xorKey)
26919999SWang.Lin@Sun.COM {
26929999SWang.Lin@Sun.COM const struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
26939999SWang.Lin@Sun.COM uint32_t key0, key1, key2, key3, key4;
26949999SWang.Lin@Sun.COM uint32_t keyType;
26959999SWang.Lin@Sun.COM uint32_t xorMask = xorKey ?
26969999SWang.Lin@Sun.COM (ATH9K_KEY_XOR << 24 | ATH9K_KEY_XOR << 16 |
26979999SWang.Lin@Sun.COM ATH9K_KEY_XOR << 8 | ATH9K_KEY_XOR) : 0;
26989999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
26999999SWang.Lin@Sun.COM
27009999SWang.Lin@Sun.COM if (entry >= pCap->keycache_size) {
27019999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_KEYCACHE, "arn: "
27029999SWang.Lin@Sun.COM "%s: entry %u out of range\n", __func__, entry));
27039999SWang.Lin@Sun.COM return (B_FALSE);
27049999SWang.Lin@Sun.COM }
27059999SWang.Lin@Sun.COM
27069999SWang.Lin@Sun.COM switch (k->kv_type) {
27079999SWang.Lin@Sun.COM case ATH9K_CIPHER_AES_OCB:
27089999SWang.Lin@Sun.COM keyType = AR_KEYTABLE_TYPE_AES;
27099999SWang.Lin@Sun.COM break;
27109999SWang.Lin@Sun.COM case ATH9K_CIPHER_AES_CCM:
27119999SWang.Lin@Sun.COM if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
27129999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_KEYCACHE, "arn: "
27139999SWang.Lin@Sun.COM "%s: AES-CCM not supported by "
27149999SWang.Lin@Sun.COM "mac rev 0x%x\n", __func__,
27159999SWang.Lin@Sun.COM ah->ah_macRev));
27169999SWang.Lin@Sun.COM return (B_FALSE);
27179999SWang.Lin@Sun.COM }
27189999SWang.Lin@Sun.COM keyType = AR_KEYTABLE_TYPE_CCM;
27199999SWang.Lin@Sun.COM break;
27209999SWang.Lin@Sun.COM case ATH9K_CIPHER_TKIP:
27219999SWang.Lin@Sun.COM keyType = AR_KEYTABLE_TYPE_TKIP;
27229999SWang.Lin@Sun.COM if (ATH9K_IS_MIC_ENABLED(ah) &&
27239999SWang.Lin@Sun.COM entry + 64 >= pCap->keycache_size) {
27249999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_KEYCACHE, "arn: "
27259999SWang.Lin@Sun.COM "%s: entry %u inappropriate for TKIP\n",
27269999SWang.Lin@Sun.COM __func__, entry));
27279999SWang.Lin@Sun.COM return (B_FALSE);
27289999SWang.Lin@Sun.COM }
27299999SWang.Lin@Sun.COM break;
27309999SWang.Lin@Sun.COM case ATH9K_CIPHER_WEP:
27319999SWang.Lin@Sun.COM if (k->kv_len < ATH9K_LEN_WEP40) {
27329999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_KEYCACHE, "arn: "
27339999SWang.Lin@Sun.COM "%s: WEP key length %u too small\n",
27349999SWang.Lin@Sun.COM __func__, k->kv_len));
27359999SWang.Lin@Sun.COM return (B_FALSE);
27369999SWang.Lin@Sun.COM }
27379999SWang.Lin@Sun.COM if (k->kv_len <= ATH9K_LEN_WEP40)
27389999SWang.Lin@Sun.COM keyType = AR_KEYTABLE_TYPE_40;
27399999SWang.Lin@Sun.COM else if (k->kv_len <= ATH9K_LEN_WEP104)
27409999SWang.Lin@Sun.COM keyType = AR_KEYTABLE_TYPE_104;
27419999SWang.Lin@Sun.COM else
27429999SWang.Lin@Sun.COM keyType = AR_KEYTABLE_TYPE_128;
27439999SWang.Lin@Sun.COM break;
27449999SWang.Lin@Sun.COM case ATH9K_CIPHER_CLR:
27459999SWang.Lin@Sun.COM keyType = AR_KEYTABLE_TYPE_CLR;
27469999SWang.Lin@Sun.COM break;
27479999SWang.Lin@Sun.COM default:
27489999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_KEYCACHE, "arn: "
27499999SWang.Lin@Sun.COM "%s: cipher %u not supported\n", __func__,
27509999SWang.Lin@Sun.COM k->kv_type));
27519999SWang.Lin@Sun.COM return (B_FALSE);
27529999SWang.Lin@Sun.COM }
27539999SWang.Lin@Sun.COM
27549999SWang.Lin@Sun.COM key0 = ARN_LE_READ_32(k->kv_val + 0) ^ xorMask;
27559999SWang.Lin@Sun.COM key1 = (ARN_LE_READ_16(k->kv_val + 4) ^ xorMask) & 0xffff;
27569999SWang.Lin@Sun.COM key2 = ARN_LE_READ_32(k->kv_val + 6) ^ xorMask;
27579999SWang.Lin@Sun.COM key3 = (ARN_LE_READ_16(k->kv_val + 10) ^ xorMask) & 0xffff;
27589999SWang.Lin@Sun.COM key4 = ARN_LE_READ_32(k->kv_val + 12) ^ xorMask;
27599999SWang.Lin@Sun.COM
27609999SWang.Lin@Sun.COM if (k->kv_len <= ATH9K_LEN_WEP104)
27619999SWang.Lin@Sun.COM key4 &= 0xff;
27629999SWang.Lin@Sun.COM
27639999SWang.Lin@Sun.COM if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
27649999SWang.Lin@Sun.COM uint16_t micentry = entry + 64;
27659999SWang.Lin@Sun.COM
27669999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
27679999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
27689999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
27699999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
27709999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
27719999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
27729999SWang.Lin@Sun.COM (void) ath9k_hw_keysetmac(ah, entry, mac);
27739999SWang.Lin@Sun.COM
27749999SWang.Lin@Sun.COM if (ahp->ah_miscMode & AR_PCU_MIC_NEW_LOC_ENA) {
27759999SWang.Lin@Sun.COM uint32_t mic0, mic1, mic2, mic3, mic4;
27769999SWang.Lin@Sun.COM mic0 = ARN_LE_READ_32(k->kv_mic + 0);
27779999SWang.Lin@Sun.COM mic2 = ARN_LE_READ_32(k->kv_mic + 4);
27789999SWang.Lin@Sun.COM mic1 = ARN_LE_READ_16(k->kv_txmic + 2) & 0xffff;
27799999SWang.Lin@Sun.COM mic3 = ARN_LE_READ_16(k->kv_txmic + 0) & 0xffff;
27809999SWang.Lin@Sun.COM mic4 = ARN_LE_READ_32(k->kv_txmic + 4);
27819999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
27829999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
27839999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
27849999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
27859999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
27869999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
27879999SWang.Lin@Sun.COM AR_KEYTABLE_TYPE_CLR);
27889999SWang.Lin@Sun.COM
27899999SWang.Lin@Sun.COM } else {
27909999SWang.Lin@Sun.COM uint32_t mic0, mic2;
27919999SWang.Lin@Sun.COM mic0 = ARN_LE_READ_32(k->kv_mic + 0);
27929999SWang.Lin@Sun.COM mic2 = ARN_LE_READ_32(k->kv_mic + 4);
27939999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
27949999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
27959999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
27969999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
27979999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
27989999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
27999999SWang.Lin@Sun.COM AR_KEYTABLE_TYPE_CLR);
28009999SWang.Lin@Sun.COM }
28019999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
28029999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
28039999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
28049999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
28059999SWang.Lin@Sun.COM } else {
28069999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
28079999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
28089999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
28099999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
28109999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
28119999SWang.Lin@Sun.COM REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
28129999SWang.Lin@Sun.COM
28139999SWang.Lin@Sun.COM (void) ath9k_hw_keysetmac(ah, entry, mac);
28149999SWang.Lin@Sun.COM }
28159999SWang.Lin@Sun.COM
28169999SWang.Lin@Sun.COM if (ah->ah_curchan == NULL)
28179999SWang.Lin@Sun.COM return (B_TRUE);
28189999SWang.Lin@Sun.COM
28199999SWang.Lin@Sun.COM return (B_TRUE);
28209999SWang.Lin@Sun.COM }
28219999SWang.Lin@Sun.COM
28229999SWang.Lin@Sun.COM boolean_t
ath9k_hw_keyisvalid(struct ath_hal * ah,uint16_t entry)28239999SWang.Lin@Sun.COM ath9k_hw_keyisvalid(struct ath_hal *ah, uint16_t entry)
28249999SWang.Lin@Sun.COM {
28259999SWang.Lin@Sun.COM if (entry < ah->ah_caps.keycache_size) {
28269999SWang.Lin@Sun.COM uint32_t val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
28279999SWang.Lin@Sun.COM if (val & AR_KEYTABLE_VALID)
28289999SWang.Lin@Sun.COM return (B_TRUE);
28299999SWang.Lin@Sun.COM }
28309999SWang.Lin@Sun.COM return (B_FALSE);
28319999SWang.Lin@Sun.COM }
28329999SWang.Lin@Sun.COM
28339999SWang.Lin@Sun.COM /* Power Management (Chipset) */
28349999SWang.Lin@Sun.COM
28359999SWang.Lin@Sun.COM static void
ath9k_set_power_sleep(struct ath_hal * ah,int setChip)28369999SWang.Lin@Sun.COM ath9k_set_power_sleep(struct ath_hal *ah, int setChip)
28379999SWang.Lin@Sun.COM {
28389999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
28399999SWang.Lin@Sun.COM if (setChip) {
28409999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
28419999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_EN);
28429999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah))
28439999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
28449999SWang.Lin@Sun.COM
28459999SWang.Lin@Sun.COM REG_CLR_BIT(ah, (uint16_t)(AR_RTC_RESET),
28469999SWang.Lin@Sun.COM AR_RTC_RESET_EN);
28479999SWang.Lin@Sun.COM }
28489999SWang.Lin@Sun.COM }
28499999SWang.Lin@Sun.COM
28509999SWang.Lin@Sun.COM static void
ath9k_set_power_network_sleep(struct ath_hal * ah,int setChip)28519999SWang.Lin@Sun.COM ath9k_set_power_network_sleep(struct ath_hal *ah, int setChip)
28529999SWang.Lin@Sun.COM {
28539999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
28549999SWang.Lin@Sun.COM if (setChip) {
28559999SWang.Lin@Sun.COM struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
28569999SWang.Lin@Sun.COM
28579999SWang.Lin@Sun.COM if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
28589999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RTC_FORCE_WAKE,
28599999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_ON_INT);
28609999SWang.Lin@Sun.COM } else {
28619999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
28629999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_EN);
28639999SWang.Lin@Sun.COM }
28649999SWang.Lin@Sun.COM }
28659999SWang.Lin@Sun.COM }
28669999SWang.Lin@Sun.COM
28679999SWang.Lin@Sun.COM static boolean_t
ath9k_hw_set_power_awake(struct ath_hal * ah,int setChip)28689999SWang.Lin@Sun.COM ath9k_hw_set_power_awake(struct ath_hal *ah, int setChip)
28699999SWang.Lin@Sun.COM {
28709999SWang.Lin@Sun.COM uint32_t val;
28719999SWang.Lin@Sun.COM int i;
28729999SWang.Lin@Sun.COM
28739999SWang.Lin@Sun.COM if (setChip) {
28749999SWang.Lin@Sun.COM if ((REG_READ(ah, AR_RTC_STATUS) &
28759999SWang.Lin@Sun.COM AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
28769999SWang.Lin@Sun.COM if (ath9k_hw_set_reset_reg(ah,
28779999SWang.Lin@Sun.COM ATH9K_RESET_POWER_ON) != B_TRUE) {
28789999SWang.Lin@Sun.COM return (B_FALSE);
28799999SWang.Lin@Sun.COM }
28809999SWang.Lin@Sun.COM }
28819999SWang.Lin@Sun.COM if (AR_SREV_9100(ah))
28829999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_RTC_RESET,
28839999SWang.Lin@Sun.COM AR_RTC_RESET_EN);
28849999SWang.Lin@Sun.COM
28859999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
28869999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_EN);
28879999SWang.Lin@Sun.COM drv_usecwait(50);
28889999SWang.Lin@Sun.COM
28899999SWang.Lin@Sun.COM for (i = POWER_UP_TIME / 50; i > 0; i--) {
28909999SWang.Lin@Sun.COM val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
28919999SWang.Lin@Sun.COM if (val == AR_RTC_STATUS_ON)
28929999SWang.Lin@Sun.COM break;
28939999SWang.Lin@Sun.COM drv_usecwait(50);
28949999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
28959999SWang.Lin@Sun.COM AR_RTC_FORCE_WAKE_EN);
28969999SWang.Lin@Sun.COM }
28979999SWang.Lin@Sun.COM if (i == 0) {
28989999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_POWER_MGMT,
28999999SWang.Lin@Sun.COM "arn: ath9k_hw_set_power_awake(): "
29009999SWang.Lin@Sun.COM "Failed to wakeup in %uus\n",
29019999SWang.Lin@Sun.COM POWER_UP_TIME / 20));
29029999SWang.Lin@Sun.COM
29039999SWang.Lin@Sun.COM return (B_FALSE);
29049999SWang.Lin@Sun.COM }
29059999SWang.Lin@Sun.COM }
29069999SWang.Lin@Sun.COM
29079999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
29089999SWang.Lin@Sun.COM
29099999SWang.Lin@Sun.COM return (B_TRUE);
29109999SWang.Lin@Sun.COM }
29119999SWang.Lin@Sun.COM
29129999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setpower(struct ath_hal * ah,enum ath9k_power_mode mode)29139999SWang.Lin@Sun.COM ath9k_hw_setpower(struct ath_hal *ah, enum ath9k_power_mode mode)
29149999SWang.Lin@Sun.COM {
29159999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
29169999SWang.Lin@Sun.COM static const char *modes[] = {
29179999SWang.Lin@Sun.COM "AWAKE",
29189999SWang.Lin@Sun.COM "FULL-SLEEP",
29199999SWang.Lin@Sun.COM "NETWORK SLEEP",
29209999SWang.Lin@Sun.COM "UNDEFINED"
29219999SWang.Lin@Sun.COM };
29229999SWang.Lin@Sun.COM int status = B_TRUE, setChip = B_TRUE;
29239999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: ath9k_hw_setpower(): "
29249999SWang.Lin@Sun.COM "%s -> %s (%s)\n",
29259999SWang.Lin@Sun.COM modes[ahp->ah_powerMode],
29269999SWang.Lin@Sun.COM modes[mode],
29279999SWang.Lin@Sun.COM setChip ? "set chip " : ""));
29289999SWang.Lin@Sun.COM
29299999SWang.Lin@Sun.COM switch (mode) {
29309999SWang.Lin@Sun.COM case ATH9K_PM_AWAKE:
29319999SWang.Lin@Sun.COM status = ath9k_hw_set_power_awake(ah, setChip);
29329999SWang.Lin@Sun.COM break;
29339999SWang.Lin@Sun.COM case ATH9K_PM_FULL_SLEEP:
29349999SWang.Lin@Sun.COM ath9k_set_power_sleep(ah, setChip);
29359999SWang.Lin@Sun.COM ahp->ah_chipFullSleep = B_TRUE;
29369999SWang.Lin@Sun.COM break;
29379999SWang.Lin@Sun.COM case ATH9K_PM_NETWORK_SLEEP:
29389999SWang.Lin@Sun.COM ath9k_set_power_network_sleep(ah, setChip);
29399999SWang.Lin@Sun.COM break;
29409999SWang.Lin@Sun.COM default:
29419999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: ath9k_hw_setpower(): "
29429999SWang.Lin@Sun.COM "unknown power mode %u\n", mode));
29439999SWang.Lin@Sun.COM return (B_FALSE);
29449999SWang.Lin@Sun.COM }
29459999SWang.Lin@Sun.COM ahp->ah_powerMode = mode;
29469999SWang.Lin@Sun.COM
29479999SWang.Lin@Sun.COM return (status);
29489999SWang.Lin@Sun.COM }
29499999SWang.Lin@Sun.COM
29509999SWang.Lin@Sun.COM void
ath9k_hw_configpcipowersave(struct ath_hal * ah,int restore)29519999SWang.Lin@Sun.COM ath9k_hw_configpcipowersave(struct ath_hal *ah, int restore)
29529999SWang.Lin@Sun.COM {
29539999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
29549999SWang.Lin@Sun.COM uint8_t i;
29559999SWang.Lin@Sun.COM
29569999SWang.Lin@Sun.COM if (ah->ah_isPciExpress != B_TRUE)
29579999SWang.Lin@Sun.COM return;
29589999SWang.Lin@Sun.COM
29599999SWang.Lin@Sun.COM if (ah->ah_config.pcie_powersave_enable == 2)
29609999SWang.Lin@Sun.COM return;
29619999SWang.Lin@Sun.COM
29629999SWang.Lin@Sun.COM if (restore)
29639999SWang.Lin@Sun.COM return;
29649999SWang.Lin@Sun.COM
29659999SWang.Lin@Sun.COM if (AR_SREV_9280_20_OR_LATER(ah)) {
29669999SWang.Lin@Sun.COM for (i = 0; i < ahp->ah_iniPcieSerdes.ia_rows; i++) {
29679999SWang.Lin@Sun.COM REG_WRITE(ah, INI_RA(&ahp->ah_iniPcieSerdes, i, 0),
29689999SWang.Lin@Sun.COM INI_RA(&ahp->ah_iniPcieSerdes, i, 1));
29699999SWang.Lin@Sun.COM }
29709999SWang.Lin@Sun.COM drv_usecwait(1000);
29719999SWang.Lin@Sun.COM } else if (AR_SREV_9280(ah) &&
29729999SWang.Lin@Sun.COM (ah->ah_macRev == AR_SREV_REVISION_9280_10)) {
29739999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
29749999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
29759999SWang.Lin@Sun.COM
29769999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
29779999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
29789999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);
29799999SWang.Lin@Sun.COM
29809999SWang.Lin@Sun.COM if (ah->ah_config.pcie_clock_req)
29819999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
29829999SWang.Lin@Sun.COM else
29839999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);
29849999SWang.Lin@Sun.COM
29859999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
29869999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
29879999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);
29889999SWang.Lin@Sun.COM
29899999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
29909999SWang.Lin@Sun.COM
29919999SWang.Lin@Sun.COM drv_usecwait(1000);
29929999SWang.Lin@Sun.COM } else {
29939999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
29949999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
29959999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
29969999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
29979999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
29989999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
29999999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
30009999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
30019999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
30029999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
30039999SWang.Lin@Sun.COM }
30049999SWang.Lin@Sun.COM
30059999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
30069999SWang.Lin@Sun.COM
30079999SWang.Lin@Sun.COM if (ah->ah_config.pcie_waen) {
30089999SWang.Lin@Sun.COM REG_WRITE(ah, AR_WA, ah->ah_config.pcie_waen);
30099999SWang.Lin@Sun.COM } else {
30109999SWang.Lin@Sun.COM if (AR_SREV_9285(ah))
30119999SWang.Lin@Sun.COM REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
30129999SWang.Lin@Sun.COM else if (AR_SREV_9280(ah))
30139999SWang.Lin@Sun.COM REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
30149999SWang.Lin@Sun.COM else
30159999SWang.Lin@Sun.COM REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
30169999SWang.Lin@Sun.COM }
30179999SWang.Lin@Sun.COM }
30189999SWang.Lin@Sun.COM
30199999SWang.Lin@Sun.COM /* Interrupt Handling */
30209999SWang.Lin@Sun.COM
30219999SWang.Lin@Sun.COM boolean_t
ath9k_hw_intrpend(struct ath_hal * ah)30229999SWang.Lin@Sun.COM ath9k_hw_intrpend(struct ath_hal *ah)
30239999SWang.Lin@Sun.COM {
30249999SWang.Lin@Sun.COM uint32_t host_isr;
30259999SWang.Lin@Sun.COM
30269999SWang.Lin@Sun.COM if (AR_SREV_9100(ah))
30279999SWang.Lin@Sun.COM return (B_TRUE);
30289999SWang.Lin@Sun.COM
30299999SWang.Lin@Sun.COM host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
30309999SWang.Lin@Sun.COM if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
30319999SWang.Lin@Sun.COM return (B_TRUE);
30329999SWang.Lin@Sun.COM
30339999SWang.Lin@Sun.COM host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
30349999SWang.Lin@Sun.COM
30359999SWang.Lin@Sun.COM if ((host_isr & AR_INTR_SYNC_DEFAULT) &&
30369999SWang.Lin@Sun.COM (host_isr != AR_INTR_SPURIOUS))
30379999SWang.Lin@Sun.COM return (B_TRUE);
30389999SWang.Lin@Sun.COM
30399999SWang.Lin@Sun.COM return (B_FALSE);
30409999SWang.Lin@Sun.COM }
30419999SWang.Lin@Sun.COM
30429999SWang.Lin@Sun.COM boolean_t
ath9k_hw_getisr(struct ath_hal * ah,enum ath9k_int * masked)30439999SWang.Lin@Sun.COM ath9k_hw_getisr(struct ath_hal *ah, enum ath9k_int *masked)
30449999SWang.Lin@Sun.COM {
30459999SWang.Lin@Sun.COM uint32_t isr = 0;
30469999SWang.Lin@Sun.COM uint32_t mask2 = 0;
30479999SWang.Lin@Sun.COM struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
30489999SWang.Lin@Sun.COM uint32_t sync_cause = 0;
30499999SWang.Lin@Sun.COM boolean_t fatal_int = B_FALSE;
30509999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
30519999SWang.Lin@Sun.COM
30529999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah)) {
30539999SWang.Lin@Sun.COM if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
30549999SWang.Lin@Sun.COM if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
30559999SWang.Lin@Sun.COM == AR_RTC_STATUS_ON) {
30569999SWang.Lin@Sun.COM isr = REG_READ(ah, AR_ISR);
30579999SWang.Lin@Sun.COM }
30589999SWang.Lin@Sun.COM }
30599999SWang.Lin@Sun.COM
30609999SWang.Lin@Sun.COM sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
30619999SWang.Lin@Sun.COM AR_INTR_SYNC_DEFAULT;
30629999SWang.Lin@Sun.COM
30639999SWang.Lin@Sun.COM *masked = 0;
30649999SWang.Lin@Sun.COM
30659999SWang.Lin@Sun.COM if (!isr && !sync_cause)
30669999SWang.Lin@Sun.COM return (B_FALSE);
30679999SWang.Lin@Sun.COM } else {
30689999SWang.Lin@Sun.COM *masked = 0;
30699999SWang.Lin@Sun.COM isr = REG_READ(ah, AR_ISR);
30709999SWang.Lin@Sun.COM }
30719999SWang.Lin@Sun.COM
30729999SWang.Lin@Sun.COM if (isr) {
30739999SWang.Lin@Sun.COM if (isr & AR_ISR_BCNMISC) {
30749999SWang.Lin@Sun.COM uint32_t isr2;
30759999SWang.Lin@Sun.COM isr2 = REG_READ(ah, AR_ISR_S2);
30769999SWang.Lin@Sun.COM if (isr2 & AR_ISR_S2_TIM)
30779999SWang.Lin@Sun.COM mask2 |= ATH9K_INT_TIM;
30789999SWang.Lin@Sun.COM if (isr2 & AR_ISR_S2_DTIM)
30799999SWang.Lin@Sun.COM mask2 |= ATH9K_INT_DTIM;
30809999SWang.Lin@Sun.COM if (isr2 & AR_ISR_S2_DTIMSYNC)
30819999SWang.Lin@Sun.COM mask2 |= ATH9K_INT_DTIMSYNC;
30829999SWang.Lin@Sun.COM if (isr2 & (AR_ISR_S2_CABEND))
30839999SWang.Lin@Sun.COM mask2 |= ATH9K_INT_CABEND;
30849999SWang.Lin@Sun.COM if (isr2 & AR_ISR_S2_GTT)
30859999SWang.Lin@Sun.COM mask2 |= ATH9K_INT_GTT;
30869999SWang.Lin@Sun.COM if (isr2 & AR_ISR_S2_CST)
30879999SWang.Lin@Sun.COM mask2 |= ATH9K_INT_CST;
30889999SWang.Lin@Sun.COM }
30899999SWang.Lin@Sun.COM
30909999SWang.Lin@Sun.COM isr = REG_READ(ah, AR_ISR_RAC);
30919999SWang.Lin@Sun.COM if (isr == 0xffffffff) {
30929999SWang.Lin@Sun.COM *masked = 0;
30939999SWang.Lin@Sun.COM return (B_FALSE);
30949999SWang.Lin@Sun.COM }
30959999SWang.Lin@Sun.COM
30969999SWang.Lin@Sun.COM *masked = isr & ATH9K_INT_COMMON;
30979999SWang.Lin@Sun.COM
30989999SWang.Lin@Sun.COM if (ahp->ah_intrMitigation) {
30999999SWang.Lin@Sun.COM if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
31009999SWang.Lin@Sun.COM *masked |= ATH9K_INT_RX;
31019999SWang.Lin@Sun.COM }
31029999SWang.Lin@Sun.COM
31039999SWang.Lin@Sun.COM if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
31049999SWang.Lin@Sun.COM *masked |= ATH9K_INT_RX;
31059999SWang.Lin@Sun.COM if (isr &
31069999SWang.Lin@Sun.COM (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
31079999SWang.Lin@Sun.COM AR_ISR_TXEOL)) {
31089999SWang.Lin@Sun.COM uint32_t s0_s, s1_s;
31099999SWang.Lin@Sun.COM
31109999SWang.Lin@Sun.COM *masked |= ATH9K_INT_TX;
31119999SWang.Lin@Sun.COM
31129999SWang.Lin@Sun.COM s0_s = REG_READ(ah, AR_ISR_S0_S);
31139999SWang.Lin@Sun.COM ahp->ah_intrTxqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
31149999SWang.Lin@Sun.COM ahp->ah_intrTxqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
31159999SWang.Lin@Sun.COM
31169999SWang.Lin@Sun.COM s1_s = REG_READ(ah, AR_ISR_S1_S);
31179999SWang.Lin@Sun.COM ahp->ah_intrTxqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
31189999SWang.Lin@Sun.COM ahp->ah_intrTxqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
31199999SWang.Lin@Sun.COM }
31209999SWang.Lin@Sun.COM
31219999SWang.Lin@Sun.COM if (isr & AR_ISR_RXORN) {
31229999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_INTERRUPT, "arn: "
31239999SWang.Lin@Sun.COM "%s: receive FIFO overrun interrupt\n", __func__));
31249999SWang.Lin@Sun.COM }
31259999SWang.Lin@Sun.COM
31269999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah)) {
31279999SWang.Lin@Sun.COM if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
31289999SWang.Lin@Sun.COM uint32_t isr5 = REG_READ(ah, AR_ISR_S5_S);
31299999SWang.Lin@Sun.COM if (isr5 & AR_ISR_S5_TIM_TIMER)
31309999SWang.Lin@Sun.COM *masked |= ATH9K_INT_TIM_TIMER;
31319999SWang.Lin@Sun.COM }
31329999SWang.Lin@Sun.COM }
31339999SWang.Lin@Sun.COM
31349999SWang.Lin@Sun.COM *masked |= mask2;
31359999SWang.Lin@Sun.COM }
31369999SWang.Lin@Sun.COM
31379999SWang.Lin@Sun.COM if (AR_SREV_9100(ah))
31389999SWang.Lin@Sun.COM return (B_TRUE);
31399999SWang.Lin@Sun.COM
31409999SWang.Lin@Sun.COM if (sync_cause) {
31419999SWang.Lin@Sun.COM fatal_int = (sync_cause &
31429999SWang.Lin@Sun.COM (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR)) ?
31439999SWang.Lin@Sun.COM B_TRUE : B_FALSE;
31449999SWang.Lin@Sun.COM
31459999SWang.Lin@Sun.COM if (fatal_int) {
31469999SWang.Lin@Sun.COM if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
31479999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_INTERRUPT, "arn: "
31489999SWang.Lin@Sun.COM "%s: received PCI FATAL interrupt\n",
31499999SWang.Lin@Sun.COM __func__));
31509999SWang.Lin@Sun.COM }
31519999SWang.Lin@Sun.COM if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
31529999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_INTERRUPT, "arn: "
31539999SWang.Lin@Sun.COM "%s: received PCI PERR interrupt\n",
31549999SWang.Lin@Sun.COM __func__));
31559999SWang.Lin@Sun.COM }
31569999SWang.Lin@Sun.COM }
31579999SWang.Lin@Sun.COM if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
31589999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_INTERRUPT, "arn: "
31599999SWang.Lin@Sun.COM "%s: AR_INTR_SYNC_RADM_CPL_TIMEOUT\n",
31609999SWang.Lin@Sun.COM __func__));
31619999SWang.Lin@Sun.COM
31629999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
31639999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RC, 0);
31649999SWang.Lin@Sun.COM *masked |= ATH9K_INT_FATAL;
31659999SWang.Lin@Sun.COM }
31669999SWang.Lin@Sun.COM if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
31679999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_ANY, "arn: "
31689999SWang.Lin@Sun.COM "%s: AR_INTR_SYNC_LOCAL_TIMEOUT\n",
31699999SWang.Lin@Sun.COM __func__));
31709999SWang.Lin@Sun.COM }
31719999SWang.Lin@Sun.COM
31729999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
31739999SWang.Lin@Sun.COM (void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
31749999SWang.Lin@Sun.COM }
31759999SWang.Lin@Sun.COM
31769999SWang.Lin@Sun.COM return (B_TRUE);
31779999SWang.Lin@Sun.COM }
31789999SWang.Lin@Sun.COM
31799999SWang.Lin@Sun.COM enum ath9k_int
ath9k_hw_intrget(struct ath_hal * ah)31809999SWang.Lin@Sun.COM ath9k_hw_intrget(struct ath_hal *ah)
31819999SWang.Lin@Sun.COM {
31829999SWang.Lin@Sun.COM return (AH5416(ah)->ah_maskReg);
31839999SWang.Lin@Sun.COM }
31849999SWang.Lin@Sun.COM
31859999SWang.Lin@Sun.COM enum ath9k_int
ath9k_hw_set_interrupts(struct ath_hal * ah,enum ath9k_int ints)31869999SWang.Lin@Sun.COM ath9k_hw_set_interrupts(struct ath_hal *ah, enum ath9k_int ints)
31879999SWang.Lin@Sun.COM {
31889999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
31899999SWang.Lin@Sun.COM uint32_t omask = ahp->ah_maskReg;
31909999SWang.Lin@Sun.COM uint32_t mask, mask2;
31919999SWang.Lin@Sun.COM struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
31929999SWang.Lin@Sun.COM
31939999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_INTERRUPT,
31949999SWang.Lin@Sun.COM "arn: ath9k_hw_set_interrupts(): "
31959999SWang.Lin@Sun.COM "0x%x => 0x%x\n", omask, ints));
31969999SWang.Lin@Sun.COM
31979999SWang.Lin@Sun.COM if (omask & ATH9K_INT_GLOBAL) {
31989999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_INTERRUPT,
31999999SWang.Lin@Sun.COM "arn: ath9k_hw_set_interrupts(): "
32009999SWang.Lin@Sun.COM "disable IER\n"));
32019999SWang.Lin@Sun.COM
32029999SWang.Lin@Sun.COM REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
32039999SWang.Lin@Sun.COM (void) REG_READ(ah, AR_IER);
32049999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah)) {
32059999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
32069999SWang.Lin@Sun.COM (void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);
32079999SWang.Lin@Sun.COM
32089999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
32099999SWang.Lin@Sun.COM (void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
32109999SWang.Lin@Sun.COM }
32119999SWang.Lin@Sun.COM }
32129999SWang.Lin@Sun.COM
32139999SWang.Lin@Sun.COM mask = ints & ATH9K_INT_COMMON;
32149999SWang.Lin@Sun.COM mask2 = 0;
32159999SWang.Lin@Sun.COM
32169999SWang.Lin@Sun.COM if (ints & ATH9K_INT_TX) {
32179999SWang.Lin@Sun.COM if (ahp->ah_txOkInterruptMask)
32189999SWang.Lin@Sun.COM mask |= AR_IMR_TXOK;
32199999SWang.Lin@Sun.COM if (ahp->ah_txDescInterruptMask)
32209999SWang.Lin@Sun.COM mask |= AR_IMR_TXDESC;
32219999SWang.Lin@Sun.COM if (ahp->ah_txErrInterruptMask)
32229999SWang.Lin@Sun.COM mask |= AR_IMR_TXERR;
32239999SWang.Lin@Sun.COM if (ahp->ah_txEolInterruptMask)
32249999SWang.Lin@Sun.COM mask |= AR_IMR_TXEOL;
32259999SWang.Lin@Sun.COM }
32269999SWang.Lin@Sun.COM if (ints & ATH9K_INT_RX) {
32279999SWang.Lin@Sun.COM mask |= AR_IMR_RXERR;
32289999SWang.Lin@Sun.COM if (ahp->ah_intrMitigation)
32299999SWang.Lin@Sun.COM mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
32309999SWang.Lin@Sun.COM else
32319999SWang.Lin@Sun.COM mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
32329999SWang.Lin@Sun.COM if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
32339999SWang.Lin@Sun.COM mask |= AR_IMR_GENTMR;
32349999SWang.Lin@Sun.COM }
32359999SWang.Lin@Sun.COM
32369999SWang.Lin@Sun.COM if (ints & (ATH9K_INT_BMISC)) {
32379999SWang.Lin@Sun.COM mask |= AR_IMR_BCNMISC;
32389999SWang.Lin@Sun.COM if (ints & ATH9K_INT_TIM)
32399999SWang.Lin@Sun.COM mask2 |= AR_IMR_S2_TIM;
32409999SWang.Lin@Sun.COM if (ints & ATH9K_INT_DTIM)
32419999SWang.Lin@Sun.COM mask2 |= AR_IMR_S2_DTIM;
32429999SWang.Lin@Sun.COM if (ints & ATH9K_INT_DTIMSYNC)
32439999SWang.Lin@Sun.COM mask2 |= AR_IMR_S2_DTIMSYNC;
32449999SWang.Lin@Sun.COM if (ints & ATH9K_INT_CABEND)
32459999SWang.Lin@Sun.COM mask2 |= (AR_IMR_S2_CABEND);
32469999SWang.Lin@Sun.COM }
32479999SWang.Lin@Sun.COM
32489999SWang.Lin@Sun.COM if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
32499999SWang.Lin@Sun.COM mask |= AR_IMR_BCNMISC;
32509999SWang.Lin@Sun.COM if (ints & ATH9K_INT_GTT)
32519999SWang.Lin@Sun.COM mask2 |= AR_IMR_S2_GTT;
32529999SWang.Lin@Sun.COM if (ints & ATH9K_INT_CST)
32539999SWang.Lin@Sun.COM mask2 |= AR_IMR_S2_CST;
32549999SWang.Lin@Sun.COM }
32559999SWang.Lin@Sun.COM
32569999SWang.Lin@Sun.COM REG_WRITE(ah, AR_IMR, mask);
32579999SWang.Lin@Sun.COM mask = REG_READ(ah, AR_IMR_S2) &
32589999SWang.Lin@Sun.COM ~(AR_IMR_S2_TIM |
32599999SWang.Lin@Sun.COM AR_IMR_S2_DTIM |
32609999SWang.Lin@Sun.COM AR_IMR_S2_DTIMSYNC |
32619999SWang.Lin@Sun.COM AR_IMR_S2_CABEND |
32629999SWang.Lin@Sun.COM AR_IMR_S2_CABTO |
32639999SWang.Lin@Sun.COM AR_IMR_S2_TSFOOR |
32649999SWang.Lin@Sun.COM AR_IMR_S2_GTT |
32659999SWang.Lin@Sun.COM AR_IMR_S2_CST);
32669999SWang.Lin@Sun.COM REG_WRITE(ah, AR_IMR_S2, mask | mask2);
32679999SWang.Lin@Sun.COM ahp->ah_maskReg = ints;
32689999SWang.Lin@Sun.COM
32699999SWang.Lin@Sun.COM if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
32709999SWang.Lin@Sun.COM if (ints & ATH9K_INT_TIM_TIMER)
32719999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
32729999SWang.Lin@Sun.COM else
32739999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
32749999SWang.Lin@Sun.COM }
32759999SWang.Lin@Sun.COM
32769999SWang.Lin@Sun.COM if (ints & ATH9K_INT_GLOBAL) {
32779999SWang.Lin@Sun.COM REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
32789999SWang.Lin@Sun.COM if (!AR_SREV_9100(ah)) {
32799999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
32809999SWang.Lin@Sun.COM AR_INTR_MAC_IRQ);
32819999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);
32829999SWang.Lin@Sun.COM
32839999SWang.Lin@Sun.COM
32849999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
32859999SWang.Lin@Sun.COM AR_INTR_SYNC_DEFAULT);
32869999SWang.Lin@Sun.COM REG_WRITE(ah, AR_INTR_SYNC_MASK,
32879999SWang.Lin@Sun.COM AR_INTR_SYNC_DEFAULT);
32889999SWang.Lin@Sun.COM }
32899999SWang.Lin@Sun.COM
32909999SWang.Lin@Sun.COM }
32919999SWang.Lin@Sun.COM
32929999SWang.Lin@Sun.COM return (omask);
32939999SWang.Lin@Sun.COM }
32949999SWang.Lin@Sun.COM
32959999SWang.Lin@Sun.COM /* Beacon Handling */
32969999SWang.Lin@Sun.COM
32979999SWang.Lin@Sun.COM void
ath9k_hw_beaconinit(struct ath_hal * ah,uint32_t next_beacon,uint32_t beacon_period)32989999SWang.Lin@Sun.COM ath9k_hw_beaconinit(struct ath_hal *ah, uint32_t next_beacon,
32999999SWang.Lin@Sun.COM uint32_t beacon_period)
33009999SWang.Lin@Sun.COM {
33019999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
33029999SWang.Lin@Sun.COM int flags = 0;
33039999SWang.Lin@Sun.COM
33049999SWang.Lin@Sun.COM ahp->ah_beaconInterval = beacon_period;
33059999SWang.Lin@Sun.COM
33069999SWang.Lin@Sun.COM switch (ah->ah_opmode) {
33079999SWang.Lin@Sun.COM case ATH9K_M_STA:
33089999SWang.Lin@Sun.COM case ATH9K_M_MONITOR:
33099999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
33109999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
33119999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
33129999SWang.Lin@Sun.COM flags |= AR_TBTT_TIMER_EN;
33139999SWang.Lin@Sun.COM break;
33149999SWang.Lin@Sun.COM case ATH9K_M_IBSS:
33159999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_TXCFG,
33169999SWang.Lin@Sun.COM AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
33179999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_NDP_TIMER,
33189999SWang.Lin@Sun.COM TU_TO_USEC(next_beacon +
33199999SWang.Lin@Sun.COM (ahp->ah_atimWindow ? ahp->
33209999SWang.Lin@Sun.COM ah_atimWindow : 1)));
33219999SWang.Lin@Sun.COM flags |= AR_NDP_TIMER_EN;
33229999SWang.Lin@Sun.COM /*FALLTHRU*/
33239999SWang.Lin@Sun.COM case ATH9K_M_HOSTAP:
33249999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
33259999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
33269999SWang.Lin@Sun.COM TU_TO_USEC(next_beacon -
33279999SWang.Lin@Sun.COM ah->ah_config.
33289999SWang.Lin@Sun.COM dma_beacon_response_time));
33299999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_SWBA,
33309999SWang.Lin@Sun.COM TU_TO_USEC(next_beacon -
33319999SWang.Lin@Sun.COM ah->ah_config.
33329999SWang.Lin@Sun.COM sw_beacon_response_time));
33339999SWang.Lin@Sun.COM flags |=
33349999SWang.Lin@Sun.COM AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
33359999SWang.Lin@Sun.COM break;
33369999SWang.Lin@Sun.COM default:
33379999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_BEACON,
33389999SWang.Lin@Sun.COM "%s: unsupported opmode: %d\n",
33399999SWang.Lin@Sun.COM __func__, ah->ah_opmode));
33409999SWang.Lin@Sun.COM return;
33419999SWang.Lin@Sun.COM }
33429999SWang.Lin@Sun.COM
33439999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
33449999SWang.Lin@Sun.COM REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
33459999SWang.Lin@Sun.COM REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
33469999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
33479999SWang.Lin@Sun.COM
33489999SWang.Lin@Sun.COM beacon_period &= ~ATH9K_BEACON_ENA;
33499999SWang.Lin@Sun.COM if (beacon_period & ATH9K_BEACON_RESET_TSF) {
33509999SWang.Lin@Sun.COM beacon_period &= ~ATH9K_BEACON_RESET_TSF;
33519999SWang.Lin@Sun.COM ath9k_hw_reset_tsf(ah);
33529999SWang.Lin@Sun.COM }
33539999SWang.Lin@Sun.COM
33549999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_TIMER_MODE, flags);
33559999SWang.Lin@Sun.COM }
33569999SWang.Lin@Sun.COM
33579999SWang.Lin@Sun.COM void
ath9k_hw_set_sta_beacon_timers(struct ath_hal * ah,const struct ath9k_beacon_state * bs)33589999SWang.Lin@Sun.COM ath9k_hw_set_sta_beacon_timers(struct ath_hal *ah,
33599999SWang.Lin@Sun.COM const struct ath9k_beacon_state *bs)
33609999SWang.Lin@Sun.COM {
33619999SWang.Lin@Sun.COM uint32_t nextTbtt, beaconintval, dtimperiod, beacontimeout;
33629999SWang.Lin@Sun.COM struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
33639999SWang.Lin@Sun.COM
33649999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
33659999SWang.Lin@Sun.COM
33669999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BEACON_PERIOD,
33679999SWang.Lin@Sun.COM TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
33689999SWang.Lin@Sun.COM REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
33699999SWang.Lin@Sun.COM TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
33709999SWang.Lin@Sun.COM
33719999SWang.Lin@Sun.COM REG_RMW_FIELD(ah, AR_RSSI_THR,
33729999SWang.Lin@Sun.COM AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
33739999SWang.Lin@Sun.COM
33749999SWang.Lin@Sun.COM beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
33759999SWang.Lin@Sun.COM
33769999SWang.Lin@Sun.COM if (bs->bs_sleepduration > beaconintval)
33779999SWang.Lin@Sun.COM beaconintval = bs->bs_sleepduration;
33789999SWang.Lin@Sun.COM
33799999SWang.Lin@Sun.COM dtimperiod = bs->bs_dtimperiod;
33809999SWang.Lin@Sun.COM if (bs->bs_sleepduration > dtimperiod)
33819999SWang.Lin@Sun.COM dtimperiod = bs->bs_sleepduration;
33829999SWang.Lin@Sun.COM
33839999SWang.Lin@Sun.COM if (beaconintval == dtimperiod)
33849999SWang.Lin@Sun.COM nextTbtt = bs->bs_nextdtim;
33859999SWang.Lin@Sun.COM else
33869999SWang.Lin@Sun.COM nextTbtt = bs->bs_nexttbtt;
33879999SWang.Lin@Sun.COM
33889999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_BEACON, "arn: "
33899999SWang.Lin@Sun.COM "%s: next DTIM %d\n", __func__, bs->bs_nextdtim));
33909999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_BEACON, "arn: "
33919999SWang.Lin@Sun.COM "%s: next beacon %d\n", __func__, nextTbtt));
33929999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_BEACON, "arn: "
33939999SWang.Lin@Sun.COM "%s: beacon period %d\n", __func__, beaconintval));
33949999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_BEACON, "arn: "
33959999SWang.Lin@Sun.COM "%s: DTIM period %d\n", __func__, dtimperiod));
33969999SWang.Lin@Sun.COM
33979999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_DTIM,
33989999SWang.Lin@Sun.COM TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
33999999SWang.Lin@Sun.COM REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
34009999SWang.Lin@Sun.COM
34019999SWang.Lin@Sun.COM REG_WRITE(ah, AR_SLEEP1,
34029999SWang.Lin@Sun.COM SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT) |
34039999SWang.Lin@Sun.COM AR_SLEEP1_ASSUME_DTIM);
34049999SWang.Lin@Sun.COM
34059999SWang.Lin@Sun.COM if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
34069999SWang.Lin@Sun.COM beacontimeout = (BEACON_TIMEOUT_VAL << 3);
34079999SWang.Lin@Sun.COM else
34089999SWang.Lin@Sun.COM beacontimeout = MIN_BEACON_TIMEOUT_VAL;
34099999SWang.Lin@Sun.COM
34109999SWang.Lin@Sun.COM REG_WRITE(ah, AR_SLEEP2,
34119999SWang.Lin@Sun.COM SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
34129999SWang.Lin@Sun.COM
34139999SWang.Lin@Sun.COM REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
34149999SWang.Lin@Sun.COM REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
34159999SWang.Lin@Sun.COM
34169999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_TIMER_MODE,
34179999SWang.Lin@Sun.COM AR_TBTT_TIMER_EN |
34189999SWang.Lin@Sun.COM AR_TIM_TIMER_EN |
34199999SWang.Lin@Sun.COM AR_DTIM_TIMER_EN);
34209999SWang.Lin@Sun.COM
342111377SWang.Lin@Sun.COM /* TSF Out of Range Threshold */
342211377SWang.Lin@Sun.COM REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
34239999SWang.Lin@Sun.COM }
34249999SWang.Lin@Sun.COM
34259999SWang.Lin@Sun.COM /* HW Capabilities */
34269999SWang.Lin@Sun.COM
34279999SWang.Lin@Sun.COM boolean_t
ath9k_hw_fill_cap_info(struct ath_hal * ah)34289999SWang.Lin@Sun.COM ath9k_hw_fill_cap_info(struct ath_hal *ah)
34299999SWang.Lin@Sun.COM {
34309999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
34319999SWang.Lin@Sun.COM struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
34329999SWang.Lin@Sun.COM uint16_t capField = 0, eeval;
34339999SWang.Lin@Sun.COM
34349999SWang.Lin@Sun.COM eeval = ath9k_hw_get_eeprom(ah, EEP_REG_0);
34359999SWang.Lin@Sun.COM
34369999SWang.Lin@Sun.COM ah->ah_currentRD = eeval;
34379999SWang.Lin@Sun.COM
34389999SWang.Lin@Sun.COM eeval = ath9k_hw_get_eeprom(ah, EEP_REG_1);
34399999SWang.Lin@Sun.COM ah->ah_currentRDExt = eeval;
34409999SWang.Lin@Sun.COM
34419999SWang.Lin@Sun.COM capField = ath9k_hw_get_eeprom(ah, EEP_OP_CAP);
34429999SWang.Lin@Sun.COM
34439999SWang.Lin@Sun.COM if (ah->ah_opmode != ATH9K_M_HOSTAP &&
34449999SWang.Lin@Sun.COM ah->ah_subvendorid == AR_SUBVENDOR_ID_NEW_A) {
34459999SWang.Lin@Sun.COM if (ah->ah_currentRD == 0x64 ||
34469999SWang.Lin@Sun.COM ah->ah_currentRD == 0x65)
34479999SWang.Lin@Sun.COM ah->ah_currentRD += 5;
34489999SWang.Lin@Sun.COM else if (ah->ah_currentRD == 0x41)
34499999SWang.Lin@Sun.COM ah->ah_currentRD = 0x43;
34509999SWang.Lin@Sun.COM
34519999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_REGULATORY,
34529999SWang.Lin@Sun.COM "%s: regdomain mapped to 0x%x\n", __func__,
34539999SWang.Lin@Sun.COM ah->ah_currentRD));
34549999SWang.Lin@Sun.COM }
34559999SWang.Lin@Sun.COM
34569999SWang.Lin@Sun.COM eeval = ath9k_hw_get_eeprom(ah, EEP_OP_MODE);
34579999SWang.Lin@Sun.COM
34589999SWang.Lin@Sun.COM bzero(pCap->wireless_modes, sizeof (uint8_t)*4);
34599999SWang.Lin@Sun.COM
34609999SWang.Lin@Sun.COM if (eeval & AR5416_OPFLAGS_11A) {
34619999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
34629999SWang.Lin@Sun.COM if (ah->ah_config.ht_enable) {
34639999SWang.Lin@Sun.COM if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
34649999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11NA_HT20,
34659999SWang.Lin@Sun.COM pCap->wireless_modes);
34669999SWang.Lin@Sun.COM if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
34679999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11NA_HT40PLUS,
34689999SWang.Lin@Sun.COM pCap->wireless_modes);
34699999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11NA_HT40MINUS,
34709999SWang.Lin@Sun.COM pCap->wireless_modes);
34719999SWang.Lin@Sun.COM }
34729999SWang.Lin@Sun.COM }
34739999SWang.Lin@Sun.COM }
34749999SWang.Lin@Sun.COM
34759999SWang.Lin@Sun.COM if (eeval & AR5416_OPFLAGS_11G) {
34769999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
34779999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
34789999SWang.Lin@Sun.COM if (ah->ah_config.ht_enable) {
34799999SWang.Lin@Sun.COM if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
34809999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11NG_HT20,
34819999SWang.Lin@Sun.COM pCap->wireless_modes);
34829999SWang.Lin@Sun.COM if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
34839999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11NG_HT40PLUS,
34849999SWang.Lin@Sun.COM pCap->wireless_modes);
34859999SWang.Lin@Sun.COM set_bit(ATH9K_MODE_11NG_HT40MINUS,
34869999SWang.Lin@Sun.COM pCap->wireless_modes);
34879999SWang.Lin@Sun.COM }
34889999SWang.Lin@Sun.COM }
34899999SWang.Lin@Sun.COM }
34909999SWang.Lin@Sun.COM
34919999SWang.Lin@Sun.COM pCap->tx_chainmask = ath9k_hw_get_eeprom(ah, EEP_TX_MASK);
34929999SWang.Lin@Sun.COM if ((ah->ah_isPciExpress) ||
34939999SWang.Lin@Sun.COM (eeval & AR5416_OPFLAGS_11A)) {
34949999SWang.Lin@Sun.COM pCap->rx_chainmask =
34959999SWang.Lin@Sun.COM ath9k_hw_get_eeprom(ah, EEP_RX_MASK);
34969999SWang.Lin@Sun.COM } else {
34979999SWang.Lin@Sun.COM pCap->rx_chainmask =
34989999SWang.Lin@Sun.COM (ath9k_hw_gpio_get(ah, 0)) ? 0x5 : 0x7;
34999999SWang.Lin@Sun.COM }
35009999SWang.Lin@Sun.COM
35019999SWang.Lin@Sun.COM if (!(AR_SREV_9280(ah) && (ah->ah_macRev == 0)))
35029999SWang.Lin@Sun.COM ahp->ah_miscMode |= AR_PCU_MIC_NEW_LOC_ENA;
35039999SWang.Lin@Sun.COM
35049999SWang.Lin@Sun.COM pCap->low_2ghz_chan = 2312;
35059999SWang.Lin@Sun.COM pCap->high_2ghz_chan = 2732;
35069999SWang.Lin@Sun.COM
35079999SWang.Lin@Sun.COM pCap->low_5ghz_chan = 4920;
35089999SWang.Lin@Sun.COM pCap->high_5ghz_chan = 6100;
35099999SWang.Lin@Sun.COM
35109999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
35119999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
35129999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
35139999SWang.Lin@Sun.COM
35149999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
35159999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
35169999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
35179999SWang.Lin@Sun.COM
35189999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
3519*11729SWang.Lin@Sun.COM
35209999SWang.Lin@Sun.COM if (ah->ah_config.ht_enable)
35219999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_HT;
35229999SWang.Lin@Sun.COM else
35239999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
35249999SWang.Lin@Sun.COM
35259999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_GTT;
35269999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
35279999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
35289999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
35299999SWang.Lin@Sun.COM
35309999SWang.Lin@Sun.COM if (capField & AR_EEPROM_EEPCAP_MAXQCU)
35319999SWang.Lin@Sun.COM pCap->total_queues =
35329999SWang.Lin@Sun.COM MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
35339999SWang.Lin@Sun.COM else
35349999SWang.Lin@Sun.COM pCap->total_queues = ATH9K_NUM_TX_QUEUES;
35359999SWang.Lin@Sun.COM
35369999SWang.Lin@Sun.COM if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
35379999SWang.Lin@Sun.COM pCap->keycache_size =
35389999SWang.Lin@Sun.COM 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
35399999SWang.Lin@Sun.COM else
35409999SWang.Lin@Sun.COM pCap->keycache_size = AR_KEYTABLE_SIZE;
35419999SWang.Lin@Sun.COM
35429999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
35439999SWang.Lin@Sun.COM pCap->num_mr_retries = 4;
35449999SWang.Lin@Sun.COM pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
35459999SWang.Lin@Sun.COM
35469999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah))
35479999SWang.Lin@Sun.COM pCap->num_gpio_pins = AR928X_NUM_GPIO;
35489999SWang.Lin@Sun.COM else
35499999SWang.Lin@Sun.COM pCap->num_gpio_pins = AR_NUM_GPIO;
35509999SWang.Lin@Sun.COM
35519999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah)) {
35529999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_WOW;
35539999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
35549999SWang.Lin@Sun.COM } else {
35559999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
35569999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
35579999SWang.Lin@Sun.COM }
35589999SWang.Lin@Sun.COM
35599999SWang.Lin@Sun.COM if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
35609999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_CST;
35619999SWang.Lin@Sun.COM pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
35629999SWang.Lin@Sun.COM } else {
35639999SWang.Lin@Sun.COM pCap->rts_aggr_limit = (8 * 1024);
35649999SWang.Lin@Sun.COM }
35659999SWang.Lin@Sun.COM
35669999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
35679999SWang.Lin@Sun.COM
35689999SWang.Lin@Sun.COM #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
35699999SWang.Lin@Sun.COM ah->ah_rfsilent = ath9k_hw_get_eeprom(ah, EEP_RF_SILENT);
35709999SWang.Lin@Sun.COM if (ah->ah_rfsilent & EEP_RFSILENT_ENABLED) {
35719999SWang.Lin@Sun.COM ah->ah_rfkill_gpio =
35729999SWang.Lin@Sun.COM MS(ah->ah_rfsilent, EEP_RFSILENT_GPIO_SEL);
35739999SWang.Lin@Sun.COM ah->ah_rfkill_polarity =
35749999SWang.Lin@Sun.COM MS(ah->ah_rfsilent, EEP_RFSILENT_POLARITY);
35759999SWang.Lin@Sun.COM
35769999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
35779999SWang.Lin@Sun.COM }
35789999SWang.Lin@Sun.COM #endif
35799999SWang.Lin@Sun.COM
35809999SWang.Lin@Sun.COM if ((ah->ah_macVersion == AR_SREV_VERSION_5416_PCI) ||
35819999SWang.Lin@Sun.COM (ah->ah_macVersion == AR_SREV_VERSION_5416_PCIE) ||
35829999SWang.Lin@Sun.COM (ah->ah_macVersion == AR_SREV_VERSION_9160) ||
35839999SWang.Lin@Sun.COM (ah->ah_macVersion == AR_SREV_VERSION_9100) ||
35849999SWang.Lin@Sun.COM (ah->ah_macVersion == AR_SREV_VERSION_9280))
35859999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
35869999SWang.Lin@Sun.COM else
35879999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
35889999SWang.Lin@Sun.COM
35899999SWang.Lin@Sun.COM if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
35909999SWang.Lin@Sun.COM pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
35919999SWang.Lin@Sun.COM else
35929999SWang.Lin@Sun.COM pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
35939999SWang.Lin@Sun.COM
35949999SWang.Lin@Sun.COM if (ah->ah_currentRDExt & (1 << REG_EXT_JAPAN_MIDBAND)) {
35959999SWang.Lin@Sun.COM pCap->reg_cap =
35969999SWang.Lin@Sun.COM AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
35979999SWang.Lin@Sun.COM AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
35989999SWang.Lin@Sun.COM AR_EEPROM_EEREGCAP_EN_KK_U2 |
35999999SWang.Lin@Sun.COM AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
36009999SWang.Lin@Sun.COM } else {
36019999SWang.Lin@Sun.COM pCap->reg_cap =
36029999SWang.Lin@Sun.COM AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
36039999SWang.Lin@Sun.COM AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
36049999SWang.Lin@Sun.COM }
36059999SWang.Lin@Sun.COM
36069999SWang.Lin@Sun.COM pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
36079999SWang.Lin@Sun.COM
36089999SWang.Lin@Sun.COM /* ATH9K_HAL_FREQ_BAND_5GHZ == 0 */
36099999SWang.Lin@Sun.COM pCap->num_antcfg_5ghz =
36109999SWang.Lin@Sun.COM ath9k_hw_get_num_ant_config(ah, 0);
36119999SWang.Lin@Sun.COM /* ATH9K_HAL_FREQ_BAND_2GHZ == 1 */
36129999SWang.Lin@Sun.COM pCap->num_antcfg_2ghz =
36139999SWang.Lin@Sun.COM ath9k_hw_get_num_ant_config(ah, 1);
36149999SWang.Lin@Sun.COM
36159999SWang.Lin@Sun.COM return (B_TRUE);
36169999SWang.Lin@Sun.COM }
36179999SWang.Lin@Sun.COM
36189999SWang.Lin@Sun.COM boolean_t
ath9k_hw_getcapability(struct ath_hal * ah,enum ath9k_capability_type type,uint32_t capability,uint32_t * result)36199999SWang.Lin@Sun.COM ath9k_hw_getcapability(struct ath_hal *ah,
36209999SWang.Lin@Sun.COM enum ath9k_capability_type type,
36219999SWang.Lin@Sun.COM uint32_t capability, uint32_t *result)
36229999SWang.Lin@Sun.COM {
36239999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
36249999SWang.Lin@Sun.COM const struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
36259999SWang.Lin@Sun.COM
36269999SWang.Lin@Sun.COM switch (type) {
36279999SWang.Lin@Sun.COM case ATH9K_CAP_CIPHER:
36289999SWang.Lin@Sun.COM switch (capability) {
36299999SWang.Lin@Sun.COM case ATH9K_CIPHER_AES_CCM:
36309999SWang.Lin@Sun.COM case ATH9K_CIPHER_AES_OCB:
36319999SWang.Lin@Sun.COM case ATH9K_CIPHER_TKIP:
36329999SWang.Lin@Sun.COM case ATH9K_CIPHER_WEP:
36339999SWang.Lin@Sun.COM case ATH9K_CIPHER_MIC:
36349999SWang.Lin@Sun.COM case ATH9K_CIPHER_CLR:
36359999SWang.Lin@Sun.COM return (B_TRUE);
36369999SWang.Lin@Sun.COM default:
36379999SWang.Lin@Sun.COM return (B_FALSE);
36389999SWang.Lin@Sun.COM }
36399999SWang.Lin@Sun.COM case ATH9K_CAP_TKIP_MIC:
36409999SWang.Lin@Sun.COM switch (capability) {
36419999SWang.Lin@Sun.COM case 0:
36429999SWang.Lin@Sun.COM return (B_TRUE);
36439999SWang.Lin@Sun.COM case 1:
36449999SWang.Lin@Sun.COM return ((ahp->ah_staId1Defaults &
36459999SWang.Lin@Sun.COM AR_STA_ID1_CRPT_MIC_ENABLE) ? B_TRUE :
36469999SWang.Lin@Sun.COM B_FALSE);
36479999SWang.Lin@Sun.COM }
36489999SWang.Lin@Sun.COM /*FALLTHRU*/
36499999SWang.Lin@Sun.COM case ATH9K_CAP_TKIP_SPLIT:
36509999SWang.Lin@Sun.COM return ((ahp->ah_miscMode & AR_PCU_MIC_NEW_LOC_ENA) ?
36519999SWang.Lin@Sun.COM B_FALSE : B_TRUE);
36529999SWang.Lin@Sun.COM case ATH9K_CAP_WME_TKIPMIC:
36539999SWang.Lin@Sun.COM return (0);
36549999SWang.Lin@Sun.COM case ATH9K_CAP_PHYCOUNTERS:
36559999SWang.Lin@Sun.COM return (ahp->ah_hasHwPhyCounters ? 0 : -ENXIO);
36569999SWang.Lin@Sun.COM case ATH9K_CAP_DIVERSITY:
36579999SWang.Lin@Sun.COM return ((REG_READ(ah, AR_PHY_CCK_DETECT) &
36589999SWang.Lin@Sun.COM AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
36599999SWang.Lin@Sun.COM B_TRUE : B_FALSE);
36609999SWang.Lin@Sun.COM case ATH9K_CAP_PHYDIAG:
36619999SWang.Lin@Sun.COM return (B_TRUE);
36629999SWang.Lin@Sun.COM case ATH9K_CAP_MCAST_KEYSRCH:
36639999SWang.Lin@Sun.COM switch (capability) {
36649999SWang.Lin@Sun.COM case 0:
36659999SWang.Lin@Sun.COM return (B_TRUE);
36669999SWang.Lin@Sun.COM case 1:
36679999SWang.Lin@Sun.COM if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
36689999SWang.Lin@Sun.COM return (B_FALSE);
36699999SWang.Lin@Sun.COM } else {
36709999SWang.Lin@Sun.COM return ((ahp->ah_staId1Defaults &
36719999SWang.Lin@Sun.COM AR_STA_ID1_MCAST_KSRCH) ? B_TRUE :
36729999SWang.Lin@Sun.COM B_FALSE);
36739999SWang.Lin@Sun.COM }
36749999SWang.Lin@Sun.COM }
36759999SWang.Lin@Sun.COM return (B_FALSE);
36769999SWang.Lin@Sun.COM case ATH9K_CAP_TSF_ADJUST:
36779999SWang.Lin@Sun.COM return ((ahp->ah_miscMode & AR_PCU_TX_ADD_TSF) ?
36789999SWang.Lin@Sun.COM B_TRUE : B_FALSE);
36799999SWang.Lin@Sun.COM case ATH9K_CAP_RFSILENT:
36809999SWang.Lin@Sun.COM if (capability == 3)
36819999SWang.Lin@Sun.COM return (B_FALSE);
36829999SWang.Lin@Sun.COM /*FALLTHRU*/
36839999SWang.Lin@Sun.COM case ATH9K_CAP_ANT_CFG_2GHZ:
36849999SWang.Lin@Sun.COM *result = pCap->num_antcfg_2ghz;
36859999SWang.Lin@Sun.COM return (B_TRUE);
36869999SWang.Lin@Sun.COM case ATH9K_CAP_ANT_CFG_5GHZ:
36879999SWang.Lin@Sun.COM *result = pCap->num_antcfg_5ghz;
36889999SWang.Lin@Sun.COM return (B_TRUE);
36899999SWang.Lin@Sun.COM case ATH9K_CAP_TXPOW:
36909999SWang.Lin@Sun.COM switch (capability) {
36919999SWang.Lin@Sun.COM case 0:
36929999SWang.Lin@Sun.COM return (0);
36939999SWang.Lin@Sun.COM case 1:
36949999SWang.Lin@Sun.COM *result = ah->ah_powerLimit;
36959999SWang.Lin@Sun.COM return (0);
36969999SWang.Lin@Sun.COM case 2:
36979999SWang.Lin@Sun.COM *result = ah->ah_maxPowerLevel;
36989999SWang.Lin@Sun.COM return (0);
36999999SWang.Lin@Sun.COM case 3:
37009999SWang.Lin@Sun.COM *result = ah->ah_tpScale;
37019999SWang.Lin@Sun.COM return (0);
37029999SWang.Lin@Sun.COM }
37039999SWang.Lin@Sun.COM return (B_FALSE);
37049999SWang.Lin@Sun.COM default:
37059999SWang.Lin@Sun.COM return (B_FALSE);
37069999SWang.Lin@Sun.COM }
37079999SWang.Lin@Sun.COM }
37089999SWang.Lin@Sun.COM
37099999SWang.Lin@Sun.COM /* ARGSUSED */
37109999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setcapability(struct ath_hal * ah,enum ath9k_capability_type type,uint32_t capability,uint32_t setting,int * status)37119999SWang.Lin@Sun.COM ath9k_hw_setcapability(struct ath_hal *ah,
37129999SWang.Lin@Sun.COM enum ath9k_capability_type type,
37139999SWang.Lin@Sun.COM uint32_t capability, uint32_t setting,
37149999SWang.Lin@Sun.COM int *status)
37159999SWang.Lin@Sun.COM {
37169999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
37179999SWang.Lin@Sun.COM uint32_t v;
37189999SWang.Lin@Sun.COM
37199999SWang.Lin@Sun.COM switch (type) {
37209999SWang.Lin@Sun.COM case ATH9K_CAP_TKIP_MIC:
37219999SWang.Lin@Sun.COM if (setting)
37229999SWang.Lin@Sun.COM ahp->ah_staId1Defaults |=
37239999SWang.Lin@Sun.COM AR_STA_ID1_CRPT_MIC_ENABLE;
37249999SWang.Lin@Sun.COM else
37259999SWang.Lin@Sun.COM ahp->ah_staId1Defaults &=
37269999SWang.Lin@Sun.COM ~AR_STA_ID1_CRPT_MIC_ENABLE;
37279999SWang.Lin@Sun.COM return (B_TRUE);
37289999SWang.Lin@Sun.COM case ATH9K_CAP_DIVERSITY:
37299999SWang.Lin@Sun.COM v = REG_READ(ah, AR_PHY_CCK_DETECT);
37309999SWang.Lin@Sun.COM if (setting)
37319999SWang.Lin@Sun.COM v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
37329999SWang.Lin@Sun.COM else
37339999SWang.Lin@Sun.COM v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
37349999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
37359999SWang.Lin@Sun.COM return (B_TRUE);
37369999SWang.Lin@Sun.COM case ATH9K_CAP_MCAST_KEYSRCH:
37379999SWang.Lin@Sun.COM if (setting)
37389999SWang.Lin@Sun.COM ahp->ah_staId1Defaults |= AR_STA_ID1_MCAST_KSRCH;
37399999SWang.Lin@Sun.COM else
37409999SWang.Lin@Sun.COM ahp->ah_staId1Defaults &= ~AR_STA_ID1_MCAST_KSRCH;
37419999SWang.Lin@Sun.COM return (B_TRUE);
37429999SWang.Lin@Sun.COM case ATH9K_CAP_TSF_ADJUST:
37439999SWang.Lin@Sun.COM if (setting)
37449999SWang.Lin@Sun.COM ahp->ah_miscMode |= AR_PCU_TX_ADD_TSF;
37459999SWang.Lin@Sun.COM else
37469999SWang.Lin@Sun.COM ahp->ah_miscMode &= ~AR_PCU_TX_ADD_TSF;
37479999SWang.Lin@Sun.COM return (B_TRUE);
37489999SWang.Lin@Sun.COM default:
37499999SWang.Lin@Sun.COM return (B_FALSE);
37509999SWang.Lin@Sun.COM }
37519999SWang.Lin@Sun.COM }
37529999SWang.Lin@Sun.COM
37539999SWang.Lin@Sun.COM /* GPIO / RFKILL / Antennae */
37549999SWang.Lin@Sun.COM
37559999SWang.Lin@Sun.COM static void
ath9k_hw_gpio_cfg_output_mux(struct ath_hal * ah,uint32_t gpio,uint32_t type)37569999SWang.Lin@Sun.COM ath9k_hw_gpio_cfg_output_mux(struct ath_hal *ah,
37579999SWang.Lin@Sun.COM uint32_t gpio, uint32_t type)
37589999SWang.Lin@Sun.COM {
37599999SWang.Lin@Sun.COM int addr;
37609999SWang.Lin@Sun.COM uint32_t gpio_shift, tmp;
37619999SWang.Lin@Sun.COM
37629999SWang.Lin@Sun.COM if (gpio > 11)
37639999SWang.Lin@Sun.COM addr = AR_GPIO_OUTPUT_MUX3;
37649999SWang.Lin@Sun.COM else if (gpio > 5)
37659999SWang.Lin@Sun.COM addr = AR_GPIO_OUTPUT_MUX2;
37669999SWang.Lin@Sun.COM else
37679999SWang.Lin@Sun.COM addr = AR_GPIO_OUTPUT_MUX1;
37689999SWang.Lin@Sun.COM
37699999SWang.Lin@Sun.COM gpio_shift = (gpio % 6) * 5;
37709999SWang.Lin@Sun.COM
37719999SWang.Lin@Sun.COM if (AR_SREV_9280_20_OR_LATER(ah) ||
37729999SWang.Lin@Sun.COM (addr != AR_GPIO_OUTPUT_MUX1)) {
37739999SWang.Lin@Sun.COM REG_RMW(ah, addr, (type << gpio_shift),
37749999SWang.Lin@Sun.COM (0x1f << gpio_shift));
37759999SWang.Lin@Sun.COM } else {
37769999SWang.Lin@Sun.COM tmp = REG_READ(ah, addr);
37779999SWang.Lin@Sun.COM tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
37789999SWang.Lin@Sun.COM tmp &= ~(0x1f << gpio_shift);
37799999SWang.Lin@Sun.COM tmp |= (type << gpio_shift);
37809999SWang.Lin@Sun.COM REG_WRITE(ah, addr, tmp);
37819999SWang.Lin@Sun.COM }
37829999SWang.Lin@Sun.COM }
37839999SWang.Lin@Sun.COM
37849999SWang.Lin@Sun.COM void
ath9k_hw_cfg_gpio_input(struct ath_hal * ah,uint32_t gpio)37859999SWang.Lin@Sun.COM ath9k_hw_cfg_gpio_input(struct ath_hal *ah, uint32_t gpio)
37869999SWang.Lin@Sun.COM {
37879999SWang.Lin@Sun.COM uint32_t gpio_shift;
37889999SWang.Lin@Sun.COM
37899999SWang.Lin@Sun.COM ASSERT(gpio < ah->ah_caps.num_gpio_pins);
37909999SWang.Lin@Sun.COM
37919999SWang.Lin@Sun.COM gpio_shift = gpio << 1;
37929999SWang.Lin@Sun.COM
37939999SWang.Lin@Sun.COM REG_RMW(ah,
37949999SWang.Lin@Sun.COM AR_GPIO_OE_OUT,
37959999SWang.Lin@Sun.COM (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
37969999SWang.Lin@Sun.COM (AR_GPIO_OE_OUT_DRV << gpio_shift));
37979999SWang.Lin@Sun.COM }
37989999SWang.Lin@Sun.COM
37999999SWang.Lin@Sun.COM uint32_t
ath9k_hw_gpio_get(struct ath_hal * ah,uint32_t gpio)38009999SWang.Lin@Sun.COM ath9k_hw_gpio_get(struct ath_hal *ah, uint32_t gpio)
38019999SWang.Lin@Sun.COM {
38029999SWang.Lin@Sun.COM if (gpio >= ah->ah_caps.num_gpio_pins)
38039999SWang.Lin@Sun.COM return (0xffffffff);
38049999SWang.Lin@Sun.COM
38059999SWang.Lin@Sun.COM if (AR_SREV_9280_10_OR_LATER(ah)) {
38069999SWang.Lin@Sun.COM return ((MS(REG_READ(ah, AR_GPIO_IN_OUT),
38079999SWang.Lin@Sun.COM AR928X_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) != 0);
38089999SWang.Lin@Sun.COM } else {
38099999SWang.Lin@Sun.COM return ((MS(REG_READ(ah,
38109999SWang.Lin@Sun.COM AR_GPIO_IN_OUT), AR_GPIO_IN_VAL) &
38119999SWang.Lin@Sun.COM AR_GPIO_BIT(gpio)) != 0);
38129999SWang.Lin@Sun.COM }
38139999SWang.Lin@Sun.COM }
38149999SWang.Lin@Sun.COM
38159999SWang.Lin@Sun.COM void
ath9k_hw_cfg_output(struct ath_hal * ah,uint32_t gpio,uint32_t ah_signal_type)38169999SWang.Lin@Sun.COM ath9k_hw_cfg_output(struct ath_hal *ah, uint32_t gpio,
38179999SWang.Lin@Sun.COM uint32_t ah_signal_type)
38189999SWang.Lin@Sun.COM {
38199999SWang.Lin@Sun.COM uint32_t gpio_shift;
38209999SWang.Lin@Sun.COM
38219999SWang.Lin@Sun.COM ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
38229999SWang.Lin@Sun.COM
38239999SWang.Lin@Sun.COM gpio_shift = 2 * gpio;
38249999SWang.Lin@Sun.COM
38259999SWang.Lin@Sun.COM REG_RMW(ah,
38269999SWang.Lin@Sun.COM AR_GPIO_OE_OUT,
38279999SWang.Lin@Sun.COM (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
38289999SWang.Lin@Sun.COM (AR_GPIO_OE_OUT_DRV << gpio_shift));
38299999SWang.Lin@Sun.COM }
38309999SWang.Lin@Sun.COM
38319999SWang.Lin@Sun.COM void
ath9k_hw_set_gpio(struct ath_hal * ah,uint32_t gpio,uint32_t val)38329999SWang.Lin@Sun.COM ath9k_hw_set_gpio(struct ath_hal *ah, uint32_t gpio, uint32_t val)
38339999SWang.Lin@Sun.COM {
38349999SWang.Lin@Sun.COM REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
38359999SWang.Lin@Sun.COM AR_GPIO_BIT(gpio));
38369999SWang.Lin@Sun.COM }
38379999SWang.Lin@Sun.COM
38389999SWang.Lin@Sun.COM #if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
38399999SWang.Lin@Sun.COM void
ath9k_enable_rfkill(struct ath_hal * ah)38409999SWang.Lin@Sun.COM ath9k_enable_rfkill(struct ath_hal *ah)
38419999SWang.Lin@Sun.COM {
38429999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
38439999SWang.Lin@Sun.COM AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
38449999SWang.Lin@Sun.COM
38459999SWang.Lin@Sun.COM REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
38469999SWang.Lin@Sun.COM AR_GPIO_INPUT_MUX2_RFSILENT);
38479999SWang.Lin@Sun.COM
38489999SWang.Lin@Sun.COM ath9k_hw_cfg_gpio_input(ah, ah->ah_rfkill_gpio);
38499999SWang.Lin@Sun.COM REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
38509999SWang.Lin@Sun.COM }
38519999SWang.Lin@Sun.COM #endif
38529999SWang.Lin@Sun.COM
38539999SWang.Lin@Sun.COM int
ath9k_hw_select_antconfig(struct ath_hal * ah,uint32_t cfg)38549999SWang.Lin@Sun.COM ath9k_hw_select_antconfig(struct ath_hal *ah, uint32_t cfg)
38559999SWang.Lin@Sun.COM {
38569999SWang.Lin@Sun.COM struct ath9k_channel *chan = ah->ah_curchan;
38579999SWang.Lin@Sun.COM const struct ath9k_hw_capabilities *pCap = &ah->ah_caps;
38589999SWang.Lin@Sun.COM uint16_t ant_config;
38599999SWang.Lin@Sun.COM uint32_t halNumAntConfig;
38609999SWang.Lin@Sun.COM
38619999SWang.Lin@Sun.COM halNumAntConfig = IS_CHAN_2GHZ(chan) ?
38629999SWang.Lin@Sun.COM pCap->num_antcfg_2ghz : pCap->num_antcfg_5ghz;
38639999SWang.Lin@Sun.COM
38649999SWang.Lin@Sun.COM if (cfg < halNumAntConfig) {
38659999SWang.Lin@Sun.COM if (!ath9k_hw_get_eeprom_antenna_cfg(ah, chan,
38669999SWang.Lin@Sun.COM cfg, &ant_config)) {
38679999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_SWITCH_COM, ant_config);
38689999SWang.Lin@Sun.COM return (0);
38699999SWang.Lin@Sun.COM }
38709999SWang.Lin@Sun.COM }
38719999SWang.Lin@Sun.COM
38729999SWang.Lin@Sun.COM return (-EINVAL);
38739999SWang.Lin@Sun.COM }
38749999SWang.Lin@Sun.COM
38759999SWang.Lin@Sun.COM uint32_t
ath9k_hw_getdefantenna(struct ath_hal * ah)38769999SWang.Lin@Sun.COM ath9k_hw_getdefantenna(struct ath_hal *ah)
38779999SWang.Lin@Sun.COM {
38789999SWang.Lin@Sun.COM return (REG_READ(ah, AR_DEF_ANTENNA) & 0x7);
38799999SWang.Lin@Sun.COM }
38809999SWang.Lin@Sun.COM
38819999SWang.Lin@Sun.COM void
ath9k_hw_setantenna(struct ath_hal * ah,uint32_t antenna)38829999SWang.Lin@Sun.COM ath9k_hw_setantenna(struct ath_hal *ah, uint32_t antenna)
38839999SWang.Lin@Sun.COM {
38849999SWang.Lin@Sun.COM REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
38859999SWang.Lin@Sun.COM }
38869999SWang.Lin@Sun.COM
38879999SWang.Lin@Sun.COM /* ARGSUSED */
38889999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setantennaswitch(struct ath_hal * ah,enum ath9k_ant_setting settings,struct ath9k_channel * chan,uint8_t * tx_chainmask,uint8_t * rx_chainmask,uint8_t * antenna_cfgd)38899999SWang.Lin@Sun.COM ath9k_hw_setantennaswitch(struct ath_hal *ah,
38909999SWang.Lin@Sun.COM enum ath9k_ant_setting settings,
38919999SWang.Lin@Sun.COM struct ath9k_channel *chan,
38929999SWang.Lin@Sun.COM uint8_t *tx_chainmask,
38939999SWang.Lin@Sun.COM uint8_t *rx_chainmask,
38949999SWang.Lin@Sun.COM uint8_t *antenna_cfgd)
38959999SWang.Lin@Sun.COM {
38969999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
38979999SWang.Lin@Sun.COM static uint8_t tx_chainmask_cfg, rx_chainmask_cfg;
38989999SWang.Lin@Sun.COM
38999999SWang.Lin@Sun.COM if (AR_SREV_9280(ah)) {
39009999SWang.Lin@Sun.COM if (!tx_chainmask_cfg) {
39019999SWang.Lin@Sun.COM
39029999SWang.Lin@Sun.COM tx_chainmask_cfg = *tx_chainmask;
39039999SWang.Lin@Sun.COM rx_chainmask_cfg = *rx_chainmask;
39049999SWang.Lin@Sun.COM }
39059999SWang.Lin@Sun.COM
39069999SWang.Lin@Sun.COM switch (settings) {
39079999SWang.Lin@Sun.COM case ATH9K_ANT_FIXED_A:
39089999SWang.Lin@Sun.COM *tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
39099999SWang.Lin@Sun.COM *rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
39109999SWang.Lin@Sun.COM *antenna_cfgd = B_TRUE;
39119999SWang.Lin@Sun.COM break;
39129999SWang.Lin@Sun.COM case ATH9K_ANT_FIXED_B:
39139999SWang.Lin@Sun.COM if (ah->ah_caps.tx_chainmask >
39149999SWang.Lin@Sun.COM ATH9K_ANTENNA1_CHAINMASK) {
39159999SWang.Lin@Sun.COM *tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
39169999SWang.Lin@Sun.COM }
39179999SWang.Lin@Sun.COM *rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
39189999SWang.Lin@Sun.COM *antenna_cfgd = B_TRUE;
39199999SWang.Lin@Sun.COM break;
39209999SWang.Lin@Sun.COM case ATH9K_ANT_VARIABLE:
39219999SWang.Lin@Sun.COM *tx_chainmask = tx_chainmask_cfg;
39229999SWang.Lin@Sun.COM *rx_chainmask = rx_chainmask_cfg;
39239999SWang.Lin@Sun.COM *antenna_cfgd = B_TRUE;
39249999SWang.Lin@Sun.COM break;
39259999SWang.Lin@Sun.COM default:
39269999SWang.Lin@Sun.COM break;
39279999SWang.Lin@Sun.COM }
39289999SWang.Lin@Sun.COM } else {
39299999SWang.Lin@Sun.COM ahp->ah_diversityControl = settings;
39309999SWang.Lin@Sun.COM }
39319999SWang.Lin@Sun.COM
39329999SWang.Lin@Sun.COM return (B_TRUE);
39339999SWang.Lin@Sun.COM }
39349999SWang.Lin@Sun.COM
39359999SWang.Lin@Sun.COM /* General Operation */
39369999SWang.Lin@Sun.COM
39379999SWang.Lin@Sun.COM uint32_t
ath9k_hw_getrxfilter(struct ath_hal * ah)39389999SWang.Lin@Sun.COM ath9k_hw_getrxfilter(struct ath_hal *ah)
39399999SWang.Lin@Sun.COM {
39409999SWang.Lin@Sun.COM uint32_t bits = REG_READ(ah, AR_RX_FILTER);
39419999SWang.Lin@Sun.COM uint32_t phybits = REG_READ(ah, AR_PHY_ERR);
39429999SWang.Lin@Sun.COM
39439999SWang.Lin@Sun.COM if (phybits & AR_PHY_ERR_RADAR)
39449999SWang.Lin@Sun.COM bits |= ATH9K_RX_FILTER_PHYRADAR;
39459999SWang.Lin@Sun.COM if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
39469999SWang.Lin@Sun.COM bits |= ATH9K_RX_FILTER_PHYERR;
39479999SWang.Lin@Sun.COM
39489999SWang.Lin@Sun.COM return (bits);
39499999SWang.Lin@Sun.COM }
39509999SWang.Lin@Sun.COM
39519999SWang.Lin@Sun.COM void
ath9k_hw_setrxfilter(struct ath_hal * ah,uint32_t bits)39529999SWang.Lin@Sun.COM ath9k_hw_setrxfilter(struct ath_hal *ah, uint32_t bits)
39539999SWang.Lin@Sun.COM {
39549999SWang.Lin@Sun.COM uint32_t phybits;
39559999SWang.Lin@Sun.COM
39569999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
39579999SWang.Lin@Sun.COM phybits = 0;
39589999SWang.Lin@Sun.COM if (bits & ATH9K_RX_FILTER_PHYRADAR)
39599999SWang.Lin@Sun.COM phybits |= AR_PHY_ERR_RADAR;
39609999SWang.Lin@Sun.COM if (bits & ATH9K_RX_FILTER_PHYERR)
39619999SWang.Lin@Sun.COM phybits |= AR_PHY_ERR_OFDM_TIMING |
39629999SWang.Lin@Sun.COM AR_PHY_ERR_CCK_TIMING;
39639999SWang.Lin@Sun.COM REG_WRITE(ah, AR_PHY_ERR, phybits);
39649999SWang.Lin@Sun.COM
39659999SWang.Lin@Sun.COM if (phybits)
39669999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RXCFG,
39679999SWang.Lin@Sun.COM REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
39689999SWang.Lin@Sun.COM else
39699999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RXCFG,
39709999SWang.Lin@Sun.COM REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
39719999SWang.Lin@Sun.COM }
39729999SWang.Lin@Sun.COM
39739999SWang.Lin@Sun.COM boolean_t
ath9k_hw_phy_disable(struct ath_hal * ah)39749999SWang.Lin@Sun.COM ath9k_hw_phy_disable(struct ath_hal *ah)
39759999SWang.Lin@Sun.COM {
39769999SWang.Lin@Sun.COM return (ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM));
39779999SWang.Lin@Sun.COM }
39789999SWang.Lin@Sun.COM
39799999SWang.Lin@Sun.COM boolean_t
ath9k_hw_disable(struct ath_hal * ah)39809999SWang.Lin@Sun.COM ath9k_hw_disable(struct ath_hal *ah)
39819999SWang.Lin@Sun.COM {
39829999SWang.Lin@Sun.COM if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
39839999SWang.Lin@Sun.COM return (B_FALSE);
39849999SWang.Lin@Sun.COM
39859999SWang.Lin@Sun.COM return (ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD));
39869999SWang.Lin@Sun.COM }
39879999SWang.Lin@Sun.COM
39889999SWang.Lin@Sun.COM boolean_t
ath9k_hw_set_txpowerlimit(struct ath_hal * ah,uint32_t limit)39899999SWang.Lin@Sun.COM ath9k_hw_set_txpowerlimit(struct ath_hal *ah, uint32_t limit)
39909999SWang.Lin@Sun.COM {
39919999SWang.Lin@Sun.COM struct ath9k_channel *chan = ah->ah_curchan;
39929999SWang.Lin@Sun.COM
39939999SWang.Lin@Sun.COM /* LINT */
39949999SWang.Lin@Sun.COM ah->ah_powerLimit = (uint16_t)min(limit, (uint32_t)MAX_RATE_POWER);
39959999SWang.Lin@Sun.COM
39969999SWang.Lin@Sun.COM if (ath9k_hw_set_txpower(ah, chan,
39979999SWang.Lin@Sun.COM ath9k_regd_get_ctl(ah, chan),
39989999SWang.Lin@Sun.COM ath9k_regd_get_antenna_allowed(ah, chan),
39999999SWang.Lin@Sun.COM chan->maxRegTxPower * 2,
40009999SWang.Lin@Sun.COM ARN_MIN((uint32_t)MAX_RATE_POWER,
40019999SWang.Lin@Sun.COM (uint32_t)ah->ah_powerLimit)) != 0)
40029999SWang.Lin@Sun.COM return (B_FALSE);
40039999SWang.Lin@Sun.COM
40049999SWang.Lin@Sun.COM return (B_TRUE);
40059999SWang.Lin@Sun.COM }
40069999SWang.Lin@Sun.COM
40079999SWang.Lin@Sun.COM void
ath9k_hw_getmac(struct ath_hal * ah,uint8_t * mac)40089999SWang.Lin@Sun.COM ath9k_hw_getmac(struct ath_hal *ah, uint8_t *mac)
40099999SWang.Lin@Sun.COM {
40109999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
40119999SWang.Lin@Sun.COM
40129999SWang.Lin@Sun.COM (void) memcpy(mac, ahp->ah_macaddr, 6);
40139999SWang.Lin@Sun.COM }
40149999SWang.Lin@Sun.COM
40159999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setmac(struct ath_hal * ah,const uint8_t * mac)40169999SWang.Lin@Sun.COM ath9k_hw_setmac(struct ath_hal *ah, const uint8_t *mac)
40179999SWang.Lin@Sun.COM {
40189999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
40199999SWang.Lin@Sun.COM
40209999SWang.Lin@Sun.COM (void) memcpy(ahp->ah_macaddr, mac, 6);
40219999SWang.Lin@Sun.COM
40229999SWang.Lin@Sun.COM return (B_TRUE);
40239999SWang.Lin@Sun.COM }
40249999SWang.Lin@Sun.COM
40259999SWang.Lin@Sun.COM void
ath9k_hw_setopmode(struct ath_hal * ah)40269999SWang.Lin@Sun.COM ath9k_hw_setopmode(struct ath_hal *ah)
40279999SWang.Lin@Sun.COM {
40289999SWang.Lin@Sun.COM ath9k_hw_set_operating_mode(ah, ah->ah_opmode);
40299999SWang.Lin@Sun.COM }
40309999SWang.Lin@Sun.COM
40319999SWang.Lin@Sun.COM void
ath9k_hw_setmcastfilter(struct ath_hal * ah,uint32_t filter0,uint32_t filter1)40329999SWang.Lin@Sun.COM ath9k_hw_setmcastfilter(struct ath_hal *ah, uint32_t filter0, uint32_t filter1)
40339999SWang.Lin@Sun.COM {
40349999SWang.Lin@Sun.COM REG_WRITE(ah, AR_MCAST_FIL0, filter0);
40359999SWang.Lin@Sun.COM REG_WRITE(ah, AR_MCAST_FIL1, filter1);
40369999SWang.Lin@Sun.COM }
40379999SWang.Lin@Sun.COM
40389999SWang.Lin@Sun.COM void
ath9k_hw_getbssidmask(struct ath_hal * ah,uint8_t * mask)40399999SWang.Lin@Sun.COM ath9k_hw_getbssidmask(struct ath_hal *ah, uint8_t *mask)
40409999SWang.Lin@Sun.COM {
40419999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
40429999SWang.Lin@Sun.COM
40439999SWang.Lin@Sun.COM (void) memcpy(mask, ahp->ah_bssidmask, 6);
40449999SWang.Lin@Sun.COM }
40459999SWang.Lin@Sun.COM
40469999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setbssidmask(struct ath_hal * ah,const uint8_t * mask)40479999SWang.Lin@Sun.COM ath9k_hw_setbssidmask(struct ath_hal *ah, const uint8_t *mask)
40489999SWang.Lin@Sun.COM {
40499999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
40509999SWang.Lin@Sun.COM
40519999SWang.Lin@Sun.COM (void) memcpy(ahp->ah_bssidmask, mask, 6);
40529999SWang.Lin@Sun.COM
40539999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSSMSKL, ARN_LE_READ_32(ahp->ah_bssidmask));
40549999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSSMSKU, ARN_LE_READ_16(ahp->ah_bssidmask + 4));
40559999SWang.Lin@Sun.COM
40569999SWang.Lin@Sun.COM return (B_TRUE);
40579999SWang.Lin@Sun.COM }
40589999SWang.Lin@Sun.COM
40599999SWang.Lin@Sun.COM void
ath9k_hw_write_associd(struct ath_hal * ah,const uint8_t * bssid,uint16_t assocId)40609999SWang.Lin@Sun.COM ath9k_hw_write_associd(struct ath_hal *ah,
40619999SWang.Lin@Sun.COM const uint8_t *bssid, uint16_t assocId)
40629999SWang.Lin@Sun.COM {
40639999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
40649999SWang.Lin@Sun.COM
40659999SWang.Lin@Sun.COM (void) memcpy(ahp->ah_bssid, bssid, 6);
40669999SWang.Lin@Sun.COM ahp->ah_assocId = assocId;
40679999SWang.Lin@Sun.COM
40689999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSS_ID0, ARN_LE_READ_32(ahp->ah_bssid));
40699999SWang.Lin@Sun.COM REG_WRITE(ah, AR_BSS_ID1, ARN_LE_READ_16(ahp->ah_bssid + 4) |
40709999SWang.Lin@Sun.COM ((assocId & 0x3fff) << AR_BSS_ID1_AID_S));
40719999SWang.Lin@Sun.COM }
40729999SWang.Lin@Sun.COM
40739999SWang.Lin@Sun.COM uint64_t
ath9k_hw_gettsf64(struct ath_hal * ah)40749999SWang.Lin@Sun.COM ath9k_hw_gettsf64(struct ath_hal *ah)
40759999SWang.Lin@Sun.COM {
40769999SWang.Lin@Sun.COM uint64_t tsf;
40779999SWang.Lin@Sun.COM
40789999SWang.Lin@Sun.COM tsf = REG_READ(ah, AR_TSF_U32);
40799999SWang.Lin@Sun.COM tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
40809999SWang.Lin@Sun.COM
40819999SWang.Lin@Sun.COM return (tsf);
40829999SWang.Lin@Sun.COM }
40839999SWang.Lin@Sun.COM
40849999SWang.Lin@Sun.COM void
ath9k_hw_reset_tsf(struct ath_hal * ah)40859999SWang.Lin@Sun.COM ath9k_hw_reset_tsf(struct ath_hal *ah)
40869999SWang.Lin@Sun.COM {
40879999SWang.Lin@Sun.COM int count;
40889999SWang.Lin@Sun.COM
40899999SWang.Lin@Sun.COM count = 0;
40909999SWang.Lin@Sun.COM while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
40919999SWang.Lin@Sun.COM count++;
40929999SWang.Lin@Sun.COM if (count > 10) {
40939999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: "
40949999SWang.Lin@Sun.COM "%s: AR_SLP32_TSF_WRITE_STATUS limit exceeded\n",
40959999SWang.Lin@Sun.COM __func__));
40969999SWang.Lin@Sun.COM
40979999SWang.Lin@Sun.COM break;
40989999SWang.Lin@Sun.COM }
40999999SWang.Lin@Sun.COM drv_usecwait(10);
41009999SWang.Lin@Sun.COM }
41019999SWang.Lin@Sun.COM REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
41029999SWang.Lin@Sun.COM }
41039999SWang.Lin@Sun.COM
41049999SWang.Lin@Sun.COM boolean_t
ath9k_hw_set_tsfadjust(struct ath_hal * ah,uint32_t setting)41059999SWang.Lin@Sun.COM ath9k_hw_set_tsfadjust(struct ath_hal *ah, uint32_t setting)
41069999SWang.Lin@Sun.COM {
41079999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
41089999SWang.Lin@Sun.COM
41099999SWang.Lin@Sun.COM if (setting)
41109999SWang.Lin@Sun.COM ahp->ah_miscMode |= AR_PCU_TX_ADD_TSF;
41119999SWang.Lin@Sun.COM else
41129999SWang.Lin@Sun.COM ahp->ah_miscMode &= ~AR_PCU_TX_ADD_TSF;
41139999SWang.Lin@Sun.COM
41149999SWang.Lin@Sun.COM return (B_TRUE);
41159999SWang.Lin@Sun.COM }
41169999SWang.Lin@Sun.COM
41179999SWang.Lin@Sun.COM boolean_t
ath9k_hw_setslottime(struct ath_hal * ah,uint32_t us)41189999SWang.Lin@Sun.COM ath9k_hw_setslottime(struct ath_hal *ah, uint32_t us)
41199999SWang.Lin@Sun.COM {
41209999SWang.Lin@Sun.COM struct ath_hal_5416 *ahp = AH5416(ah);
41219999SWang.Lin@Sun.COM
41229999SWang.Lin@Sun.COM if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
41239999SWang.Lin@Sun.COM ARN_DBG((ARN_DBG_HW, "arn: "
41249999SWang.Lin@Sun.COM "%s: bad slot time %u\n", __func__, us));
41259999SWang.Lin@Sun.COM
41269999SWang.Lin@Sun.COM ahp->ah_slottime = (uint32_t)-1;
41279999SWang.Lin@Sun.COM return (B_FALSE);
41289999SWang.Lin@Sun.COM } else {
41299999SWang.Lin@Sun.COM REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
41309999SWang.Lin@Sun.COM ahp->ah_slottime = us;
41319999SWang.Lin@Sun.COM return (B_TRUE);
41329999SWang.Lin@Sun.COM }
41339999SWang.Lin@Sun.COM }
41349999SWang.Lin@Sun.COM
41359999SWang.Lin@Sun.COM void
ath9k_hw_set11nmac2040(struct ath_hal * ah,enum ath9k_ht_macmode mode)41369999SWang.Lin@Sun.COM ath9k_hw_set11nmac2040(struct ath_hal *ah, enum ath9k_ht_macmode mode)
41379999SWang.Lin@Sun.COM {
41389999SWang.Lin@Sun.COM uint32_t macmode;
41399999SWang.Lin@Sun.COM
41409999SWang.Lin@Sun.COM if (mode == ATH9K_HT_MACMODE_2040 &&
41419999SWang.Lin@Sun.COM !ah->ah_config.cwm_ignore_extcca)
41429999SWang.Lin@Sun.COM macmode = AR_2040_JOINED_RX_CLEAR;
41439999SWang.Lin@Sun.COM else
41449999SWang.Lin@Sun.COM macmode = 0;
41459999SWang.Lin@Sun.COM
41469999SWang.Lin@Sun.COM REG_WRITE(ah, AR_2040_MODE, macmode);
41479999SWang.Lin@Sun.COM }
4148