13434Sesaxe /* 23434Sesaxe * CDDL HEADER START 33434Sesaxe * 43434Sesaxe * The contents of this file are subject to the terms of the 53434Sesaxe * Common Development and Distribution License (the "License"). 63434Sesaxe * You may not use this file except in compliance with the License. 73434Sesaxe * 83434Sesaxe * You can obtain a copy of the license at usr/src/OPENSOLARIS.LICENSE 93434Sesaxe * or http://www.opensolaris.org/os/licensing. 103434Sesaxe * See the License for the specific language governing permissions 113434Sesaxe * and limitations under the License. 123434Sesaxe * 133434Sesaxe * When distributing Covered Code, include this CDDL HEADER in each 143434Sesaxe * file and include the License file at usr/src/OPENSOLARIS.LICENSE. 153434Sesaxe * If applicable, add the following below this CDDL HEADER, with the 163434Sesaxe * fields enclosed by brackets "[]" replaced with your own identifying 173434Sesaxe * information: Portions Copyright [yyyy] [name of copyright owner] 183434Sesaxe * 193434Sesaxe * CDDL HEADER END 203434Sesaxe */ 213434Sesaxe /* 228689SEric.Saxe@Sun.COM * Copyright 2009 Sun Microsystems, Inc. All rights reserved. 233434Sesaxe * Use is subject to license terms. 243434Sesaxe */ 253434Sesaxe 263434Sesaxe #include <sys/systm.h> 273434Sesaxe #include <sys/types.h> 283434Sesaxe #include <sys/param.h> 293434Sesaxe #include <sys/thread.h> 303434Sesaxe #include <sys/cpuvar.h> 313434Sesaxe #include <sys/cpupart.h> 323434Sesaxe #include <sys/kmem.h> 333434Sesaxe #include <sys/cmn_err.h> 343434Sesaxe #include <sys/kstat.h> 353434Sesaxe #include <sys/processor.h> 363434Sesaxe #include <sys/disp.h> 373434Sesaxe #include <sys/group.h> 383434Sesaxe #include <sys/pghw.h> 393434Sesaxe #include <sys/bitset.h> 403434Sesaxe #include <sys/lgrp.h> 413434Sesaxe #include <sys/cmt.h> 428906SEric.Saxe@Sun.COM #include <sys/cpu_pm.h> 433434Sesaxe 443434Sesaxe /* 453434Sesaxe * CMT scheduler / dispatcher support 463434Sesaxe * 473434Sesaxe * This file implements CMT scheduler support using Processor Groups. 483434Sesaxe * The CMT processor group class creates and maintains the CMT class 493434Sesaxe * specific processor group pg_cmt_t. 503434Sesaxe * 513434Sesaxe * ---------------------------- <-- pg_cmt_t * 523434Sesaxe * | pghw_t | 533434Sesaxe * ---------------------------- 543434Sesaxe * | CMT class specific data | 553434Sesaxe * | - hierarchy linkage | 563434Sesaxe * | - CMT load balancing data| 573434Sesaxe * | - active CPU group/bitset| 583434Sesaxe * ---------------------------- 593434Sesaxe * 603434Sesaxe * The scheduler/dispatcher leverages knowledge of the performance 613434Sesaxe * relevant CMT sharing relationships existing between cpus to implement 628906SEric.Saxe@Sun.COM * optimized affinity, load balancing, and coalescence policies. 633434Sesaxe * 643434Sesaxe * Load balancing policy seeks to improve performance by minimizing 658906SEric.Saxe@Sun.COM * contention over shared processor resources / facilities, Affinity 668906SEric.Saxe@Sun.COM * policies seek to improve cache and TLB utilization. Coalescence 678906SEric.Saxe@Sun.COM * policies improve resource utilization and ultimately power efficiency. 683434Sesaxe * 693434Sesaxe * The CMT PGs created by this class are already arranged into a 703434Sesaxe * hierarchy (which is done in the pghw layer). To implement the top-down 713434Sesaxe * CMT load balancing algorithm, the CMT PGs additionally maintain 723434Sesaxe * parent, child and sibling hierarchy relationships. 733434Sesaxe * Parent PGs always contain a superset of their children(s) resources, 743434Sesaxe * each PG can have at most one parent, and siblings are the group of PGs 753434Sesaxe * sharing the same parent. 763434Sesaxe * 779746SEric.Saxe@Sun.COM * On UMA based systems, the CMT load balancing algorithm begins by balancing 789746SEric.Saxe@Sun.COM * load across the group of top level PGs in the system hierarchy. 799746SEric.Saxe@Sun.COM * On NUMA systems, the CMT load balancing algorithm balances load across the 809746SEric.Saxe@Sun.COM * group of top level PGs in each leaf lgroup...but for root homed threads, 819746SEric.Saxe@Sun.COM * is willing to balance against all the top level PGs in the system. 829746SEric.Saxe@Sun.COM * 839746SEric.Saxe@Sun.COM * Groups of top level PGs are maintained to implement the above, one for each 849746SEric.Saxe@Sun.COM * leaf lgroup (containing the top level PGs in that lgroup), and one (for the 859746SEric.Saxe@Sun.COM * root lgroup) that contains all the top level PGs in the system. 863434Sesaxe */ 873676Sesaxe static cmt_lgrp_t *cmt_lgrps = NULL; /* cmt_lgrps list head */ 883676Sesaxe static cmt_lgrp_t *cpu0_lgrp = NULL; /* boot CPU's initial lgrp */ 893676Sesaxe /* used for null_proc_lpa */ 908906SEric.Saxe@Sun.COM cmt_lgrp_t *cmt_root = NULL; /* Reference to root cmt pg */ 913434Sesaxe 923676Sesaxe static int is_cpu0 = 1; /* true if this is boot CPU context */ 933676Sesaxe 943676Sesaxe /* 958906SEric.Saxe@Sun.COM * Array of hardware sharing relationships that are blacklisted. 969746SEric.Saxe@Sun.COM * CMT scheduling optimizations won't be performed for blacklisted sharing 979746SEric.Saxe@Sun.COM * relationships. 988906SEric.Saxe@Sun.COM */ 998906SEric.Saxe@Sun.COM static int cmt_hw_blacklisted[PGHW_NUM_COMPONENTS]; 1008906SEric.Saxe@Sun.COM 1018906SEric.Saxe@Sun.COM /* 1023676Sesaxe * Set this to non-zero to disable CMT scheduling 1033676Sesaxe * This must be done via kmdb -d, as /etc/system will be too late 1043676Sesaxe */ 1058906SEric.Saxe@Sun.COM int cmt_sched_disabled = 0; 1063434Sesaxe 1079036SEric.Saxe@Sun.COM /* 1089036SEric.Saxe@Sun.COM * Status codes for CMT lineage validation 1099036SEric.Saxe@Sun.COM * See pg_cmt_lineage_validate() below 1109036SEric.Saxe@Sun.COM */ 1119036SEric.Saxe@Sun.COM typedef enum cmt_lineage_validation { 1129036SEric.Saxe@Sun.COM CMT_LINEAGE_VALID, 1139036SEric.Saxe@Sun.COM CMT_LINEAGE_NON_CONCENTRIC, 1149036SEric.Saxe@Sun.COM CMT_LINEAGE_PG_SPANS_LGRPS, 1159036SEric.Saxe@Sun.COM CMT_LINEAGE_NON_PROMOTABLE, 1169036SEric.Saxe@Sun.COM CMT_LINEAGE_REPAIRED, 1179036SEric.Saxe@Sun.COM CMT_LINEAGE_UNRECOVERABLE 1189036SEric.Saxe@Sun.COM } cmt_lineage_validation_t; 1199036SEric.Saxe@Sun.COM 1209036SEric.Saxe@Sun.COM /* 1219036SEric.Saxe@Sun.COM * Status of the current lineage under construction. 1229036SEric.Saxe@Sun.COM * One must be holding cpu_lock to change this. 1239036SEric.Saxe@Sun.COM */ 1249036SEric.Saxe@Sun.COM cmt_lineage_validation_t cmt_lineage_status = CMT_LINEAGE_VALID; 1259036SEric.Saxe@Sun.COM 1269036SEric.Saxe@Sun.COM /* 1279036SEric.Saxe@Sun.COM * Power domain definitions (on x86) are defined by ACPI, and 1289036SEric.Saxe@Sun.COM * therefore may be subject to BIOS bugs. 1299036SEric.Saxe@Sun.COM */ 1309036SEric.Saxe@Sun.COM #define PG_CMT_HW_SUSPECT(hw) PGHW_IS_PM_DOMAIN(hw) 1319036SEric.Saxe@Sun.COM 1329036SEric.Saxe@Sun.COM /* 1339036SEric.Saxe@Sun.COM * Macro to test if PG is managed by the CMT PG class 1349036SEric.Saxe@Sun.COM */ 1359036SEric.Saxe@Sun.COM #define IS_CMT_PG(pg) (((pg_t *)(pg))->pg_class->pgc_id == pg_cmt_class_id) 1369036SEric.Saxe@Sun.COM 1373434Sesaxe static pg_cid_t pg_cmt_class_id; /* PG class id */ 1383434Sesaxe 1393434Sesaxe static pg_t *pg_cmt_alloc(); 1403434Sesaxe static void pg_cmt_free(pg_t *); 1419352SEric.Saxe@Sun.COM static void pg_cmt_cpu_init(cpu_t *, cpu_pg_t *); 1429352SEric.Saxe@Sun.COM static void pg_cmt_cpu_fini(cpu_t *, cpu_pg_t *); 1433434Sesaxe static void pg_cmt_cpu_active(cpu_t *); 1443434Sesaxe static void pg_cmt_cpu_inactive(cpu_t *); 1453434Sesaxe static void pg_cmt_cpupart_in(cpu_t *, cpupart_t *); 1463434Sesaxe static void pg_cmt_cpupart_move(cpu_t *, cpupart_t *, cpupart_t *); 1478906SEric.Saxe@Sun.COM static char *pg_cmt_policy_name(pg_t *); 1488906SEric.Saxe@Sun.COM static void pg_cmt_hier_sort(pg_cmt_t **, int); 1498906SEric.Saxe@Sun.COM static pg_cmt_t *pg_cmt_hier_rank(pg_cmt_t *, pg_cmt_t *); 1503434Sesaxe static int pg_cmt_cpu_belongs(pg_t *, cpu_t *); 1513434Sesaxe static int pg_cmt_hw(pghw_type_t); 1523434Sesaxe static cmt_lgrp_t *pg_cmt_find_lgrp(lgrp_handle_t); 1533676Sesaxe static cmt_lgrp_t *pg_cmt_lgrp_create(lgrp_handle_t); 1548906SEric.Saxe@Sun.COM static void cmt_ev_thread_swtch(pg_t *, cpu_t *, hrtime_t, 1558906SEric.Saxe@Sun.COM kthread_t *, kthread_t *); 1568906SEric.Saxe@Sun.COM static void cmt_ev_thread_swtch_pwr(pg_t *, cpu_t *, hrtime_t, 1578906SEric.Saxe@Sun.COM kthread_t *, kthread_t *); 1588906SEric.Saxe@Sun.COM static void cmt_ev_thread_remain_pwr(pg_t *, cpu_t *, kthread_t *); 1599438SEric.Saxe@Sun.COM static cmt_lineage_validation_t pg_cmt_lineage_validate(pg_cmt_t **, int *, 1609438SEric.Saxe@Sun.COM cpu_pg_t *); 1613434Sesaxe 1628906SEric.Saxe@Sun.COM 1638906SEric.Saxe@Sun.COM /* 1643434Sesaxe * CMT PG ops 1653434Sesaxe */ 1663434Sesaxe struct pg_ops pg_ops_cmt = { 1673434Sesaxe pg_cmt_alloc, 1683434Sesaxe pg_cmt_free, 1693434Sesaxe pg_cmt_cpu_init, 1703434Sesaxe pg_cmt_cpu_fini, 1713434Sesaxe pg_cmt_cpu_active, 1723434Sesaxe pg_cmt_cpu_inactive, 1733434Sesaxe pg_cmt_cpupart_in, 1743434Sesaxe NULL, /* cpupart_out */ 1753434Sesaxe pg_cmt_cpupart_move, 1763434Sesaxe pg_cmt_cpu_belongs, 1778906SEric.Saxe@Sun.COM pg_cmt_policy_name, 1783434Sesaxe }; 1793434Sesaxe 1803434Sesaxe /* 1813434Sesaxe * Initialize the CMT PG class 1823434Sesaxe */ 1833434Sesaxe void 1843434Sesaxe pg_cmt_class_init(void) 1853434Sesaxe { 1863434Sesaxe if (cmt_sched_disabled) 1873434Sesaxe return; 1883434Sesaxe 1893434Sesaxe pg_cmt_class_id = pg_class_register("cmt", &pg_ops_cmt, PGR_PHYSICAL); 1903434Sesaxe } 1913434Sesaxe 1923434Sesaxe /* 1933434Sesaxe * Called to indicate a new CPU has started up so 1943434Sesaxe * that either t0 or the slave startup thread can 1953434Sesaxe * be accounted for. 1963434Sesaxe */ 1973434Sesaxe void 1983434Sesaxe pg_cmt_cpu_startup(cpu_t *cp) 1993434Sesaxe { 2008906SEric.Saxe@Sun.COM pg_ev_thread_swtch(cp, gethrtime_unscaled(), cp->cpu_idle_thread, 2018906SEric.Saxe@Sun.COM cp->cpu_thread); 2023434Sesaxe } 2033434Sesaxe 2043434Sesaxe /* 2053434Sesaxe * Return non-zero if thread can migrate between "from" and "to" 2063434Sesaxe * without a performance penalty 2073434Sesaxe */ 2083434Sesaxe int 2093434Sesaxe pg_cmt_can_migrate(cpu_t *from, cpu_t *to) 2103434Sesaxe { 2113434Sesaxe if (from->cpu_physid->cpu_cacheid == 2123434Sesaxe to->cpu_physid->cpu_cacheid) 2133434Sesaxe return (1); 2143434Sesaxe return (0); 2153434Sesaxe } 2163434Sesaxe 2173434Sesaxe /* 2183434Sesaxe * CMT class specific PG allocation 2193434Sesaxe */ 2203434Sesaxe static pg_t * 2213434Sesaxe pg_cmt_alloc(void) 2223434Sesaxe { 2233434Sesaxe return (kmem_zalloc(sizeof (pg_cmt_t), KM_NOSLEEP)); 2243434Sesaxe } 2253434Sesaxe 2263434Sesaxe /* 2273434Sesaxe * Class specific PG de-allocation 2283434Sesaxe */ 2293434Sesaxe static void 2303434Sesaxe pg_cmt_free(pg_t *pg) 2313434Sesaxe { 2323434Sesaxe ASSERT(pg != NULL); 2333434Sesaxe ASSERT(IS_CMT_PG(pg)); 2343434Sesaxe 2353434Sesaxe kmem_free((pg_cmt_t *)pg, sizeof (pg_cmt_t)); 2363434Sesaxe } 2373434Sesaxe 2383434Sesaxe /* 2398906SEric.Saxe@Sun.COM * Given a hardware sharing relationship, return which dispatcher 2408906SEric.Saxe@Sun.COM * policies should be implemented to optimize performance and efficiency 2418906SEric.Saxe@Sun.COM */ 2428906SEric.Saxe@Sun.COM static pg_cmt_policy_t 2438906SEric.Saxe@Sun.COM pg_cmt_policy(pghw_type_t hw) 2448906SEric.Saxe@Sun.COM { 2458906SEric.Saxe@Sun.COM pg_cmt_policy_t p; 2468906SEric.Saxe@Sun.COM 2478906SEric.Saxe@Sun.COM /* 2488906SEric.Saxe@Sun.COM * Give the platform a chance to override the default 2498906SEric.Saxe@Sun.COM */ 2508906SEric.Saxe@Sun.COM if ((p = pg_plat_cmt_policy(hw)) != CMT_NO_POLICY) 2518906SEric.Saxe@Sun.COM return (p); 2528906SEric.Saxe@Sun.COM 2538906SEric.Saxe@Sun.COM switch (hw) { 2548906SEric.Saxe@Sun.COM case PGHW_IPIPE: 2558906SEric.Saxe@Sun.COM case PGHW_FPU: 256*10947SSrihari.Venkatesan@Sun.COM case PGHW_PROCNODE: 2578906SEric.Saxe@Sun.COM case PGHW_CHIP: 2588906SEric.Saxe@Sun.COM return (CMT_BALANCE); 2598906SEric.Saxe@Sun.COM case PGHW_CACHE: 2608906SEric.Saxe@Sun.COM return (CMT_AFFINITY); 2618906SEric.Saxe@Sun.COM case PGHW_POW_ACTIVE: 2628906SEric.Saxe@Sun.COM case PGHW_POW_IDLE: 2638906SEric.Saxe@Sun.COM return (CMT_BALANCE); 2648906SEric.Saxe@Sun.COM default: 2658906SEric.Saxe@Sun.COM return (CMT_NO_POLICY); 2668906SEric.Saxe@Sun.COM } 2678906SEric.Saxe@Sun.COM } 2688906SEric.Saxe@Sun.COM 2698906SEric.Saxe@Sun.COM /* 2708906SEric.Saxe@Sun.COM * Rank the importance of optimizing for the pg1 relationship vs. 2718906SEric.Saxe@Sun.COM * the pg2 relationship. 2728906SEric.Saxe@Sun.COM */ 2738906SEric.Saxe@Sun.COM static pg_cmt_t * 2748906SEric.Saxe@Sun.COM pg_cmt_hier_rank(pg_cmt_t *pg1, pg_cmt_t *pg2) 2758906SEric.Saxe@Sun.COM { 2768906SEric.Saxe@Sun.COM pghw_type_t hw1 = ((pghw_t *)pg1)->pghw_hw; 2778906SEric.Saxe@Sun.COM pghw_type_t hw2 = ((pghw_t *)pg2)->pghw_hw; 2788906SEric.Saxe@Sun.COM 2798906SEric.Saxe@Sun.COM /* 2808906SEric.Saxe@Sun.COM * A power domain is only important if CPUPM is enabled. 2818906SEric.Saxe@Sun.COM */ 2828906SEric.Saxe@Sun.COM if (cpupm_get_policy() == CPUPM_POLICY_DISABLED) { 2838906SEric.Saxe@Sun.COM if (PGHW_IS_PM_DOMAIN(hw1) && !PGHW_IS_PM_DOMAIN(hw2)) 2848906SEric.Saxe@Sun.COM return (pg2); 2858906SEric.Saxe@Sun.COM if (PGHW_IS_PM_DOMAIN(hw2) && !PGHW_IS_PM_DOMAIN(hw1)) 2868906SEric.Saxe@Sun.COM return (pg1); 2878906SEric.Saxe@Sun.COM } 2888906SEric.Saxe@Sun.COM 2898906SEric.Saxe@Sun.COM /* 2908906SEric.Saxe@Sun.COM * Otherwise, ask the platform 2918906SEric.Saxe@Sun.COM */ 2928906SEric.Saxe@Sun.COM if (pg_plat_hw_rank(hw1, hw2) == hw1) 2938906SEric.Saxe@Sun.COM return (pg1); 2948906SEric.Saxe@Sun.COM else 2958906SEric.Saxe@Sun.COM return (pg2); 2968906SEric.Saxe@Sun.COM } 2978906SEric.Saxe@Sun.COM 2988906SEric.Saxe@Sun.COM /* 2998906SEric.Saxe@Sun.COM * Initialize CMT callbacks for the given PG 3008906SEric.Saxe@Sun.COM */ 3018906SEric.Saxe@Sun.COM static void 3028906SEric.Saxe@Sun.COM cmt_callback_init(pg_t *pg) 3038906SEric.Saxe@Sun.COM { 3049746SEric.Saxe@Sun.COM /* 3059746SEric.Saxe@Sun.COM * Stick with the default callbacks if there isn't going to be 3069746SEric.Saxe@Sun.COM * any CMT thread placement optimizations implemented. 3079746SEric.Saxe@Sun.COM */ 3089746SEric.Saxe@Sun.COM if (((pg_cmt_t *)pg)->cmt_policy == CMT_NO_POLICY) 3099746SEric.Saxe@Sun.COM return; 3109746SEric.Saxe@Sun.COM 3118906SEric.Saxe@Sun.COM switch (((pghw_t *)pg)->pghw_hw) { 3128906SEric.Saxe@Sun.COM case PGHW_POW_ACTIVE: 3138906SEric.Saxe@Sun.COM pg->pg_cb.thread_swtch = cmt_ev_thread_swtch_pwr; 3148906SEric.Saxe@Sun.COM pg->pg_cb.thread_remain = cmt_ev_thread_remain_pwr; 3158906SEric.Saxe@Sun.COM break; 3168906SEric.Saxe@Sun.COM default: 3178906SEric.Saxe@Sun.COM pg->pg_cb.thread_swtch = cmt_ev_thread_swtch; 3188906SEric.Saxe@Sun.COM 3198906SEric.Saxe@Sun.COM } 3208906SEric.Saxe@Sun.COM } 3218906SEric.Saxe@Sun.COM 3228906SEric.Saxe@Sun.COM /* 3238906SEric.Saxe@Sun.COM * Promote PG above it's current parent. 3249438SEric.Saxe@Sun.COM * This is only legal if PG has an equal or greater number of CPUs than its 3259438SEric.Saxe@Sun.COM * parent. 3269438SEric.Saxe@Sun.COM * 3279438SEric.Saxe@Sun.COM * This routine operates on the CPU specific processor group data (for the CPUs 3289438SEric.Saxe@Sun.COM * in the PG being promoted), and may be invoked from a context where one CPU's 3299438SEric.Saxe@Sun.COM * PG data is under construction. In this case the argument "pgdata", if not 3309438SEric.Saxe@Sun.COM * NULL, is a reference to the CPU's under-construction PG data. 3313434Sesaxe */ 3328906SEric.Saxe@Sun.COM static void 3339438SEric.Saxe@Sun.COM cmt_hier_promote(pg_cmt_t *pg, cpu_pg_t *pgdata) 3343434Sesaxe { 3358906SEric.Saxe@Sun.COM pg_cmt_t *parent; 3368906SEric.Saxe@Sun.COM group_t *children; 3378906SEric.Saxe@Sun.COM cpu_t *cpu; 3388906SEric.Saxe@Sun.COM group_iter_t iter; 3398906SEric.Saxe@Sun.COM pg_cpu_itr_t cpu_iter; 3408906SEric.Saxe@Sun.COM int r; 3418906SEric.Saxe@Sun.COM int err; 3428906SEric.Saxe@Sun.COM 3438906SEric.Saxe@Sun.COM ASSERT(MUTEX_HELD(&cpu_lock)); 3448906SEric.Saxe@Sun.COM 3458906SEric.Saxe@Sun.COM parent = pg->cmt_parent; 3468906SEric.Saxe@Sun.COM if (parent == NULL) { 3478906SEric.Saxe@Sun.COM /* 3488906SEric.Saxe@Sun.COM * Nothing to do 3498906SEric.Saxe@Sun.COM */ 3508906SEric.Saxe@Sun.COM return; 3518906SEric.Saxe@Sun.COM } 3528906SEric.Saxe@Sun.COM 3538906SEric.Saxe@Sun.COM ASSERT(PG_NUM_CPUS((pg_t *)pg) >= PG_NUM_CPUS((pg_t *)parent)); 3548906SEric.Saxe@Sun.COM 3558906SEric.Saxe@Sun.COM /* 3568906SEric.Saxe@Sun.COM * We're changing around the hierarchy, which is actively traversed 3578906SEric.Saxe@Sun.COM * by the dispatcher. Pause CPUS to ensure exclusivity. 3588906SEric.Saxe@Sun.COM */ 3598906SEric.Saxe@Sun.COM pause_cpus(NULL); 3608906SEric.Saxe@Sun.COM 3618906SEric.Saxe@Sun.COM /* 3628906SEric.Saxe@Sun.COM * If necessary, update the parent's sibling set, replacing parent 3638906SEric.Saxe@Sun.COM * with PG. 3648906SEric.Saxe@Sun.COM */ 3658906SEric.Saxe@Sun.COM if (parent->cmt_siblings) { 3668906SEric.Saxe@Sun.COM if (group_remove(parent->cmt_siblings, parent, GRP_NORESIZE) 3678906SEric.Saxe@Sun.COM != -1) { 3688906SEric.Saxe@Sun.COM r = group_add(parent->cmt_siblings, pg, GRP_NORESIZE); 3698906SEric.Saxe@Sun.COM ASSERT(r != -1); 3708906SEric.Saxe@Sun.COM } 3718906SEric.Saxe@Sun.COM } 3728906SEric.Saxe@Sun.COM 3738906SEric.Saxe@Sun.COM /* 3748906SEric.Saxe@Sun.COM * If the parent is at the top of the hierarchy, replace it's entry 3758906SEric.Saxe@Sun.COM * in the root lgroup's group of top level PGs. 3768906SEric.Saxe@Sun.COM */ 3778906SEric.Saxe@Sun.COM if (parent->cmt_parent == NULL && 3788906SEric.Saxe@Sun.COM parent->cmt_siblings != &cmt_root->cl_pgs) { 3798906SEric.Saxe@Sun.COM if (group_remove(&cmt_root->cl_pgs, parent, GRP_NORESIZE) 3808906SEric.Saxe@Sun.COM != -1) { 3818906SEric.Saxe@Sun.COM r = group_add(&cmt_root->cl_pgs, pg, GRP_NORESIZE); 3828906SEric.Saxe@Sun.COM ASSERT(r != -1); 3838906SEric.Saxe@Sun.COM } 3848906SEric.Saxe@Sun.COM } 3858906SEric.Saxe@Sun.COM 3868906SEric.Saxe@Sun.COM /* 3878906SEric.Saxe@Sun.COM * We assume (and therefore assert) that the PG being promoted is an 3888906SEric.Saxe@Sun.COM * only child of it's parent. Update the parent's children set 3898906SEric.Saxe@Sun.COM * replacing PG's entry with the parent (since the parent is becoming 3908906SEric.Saxe@Sun.COM * the child). Then have PG and the parent swap children sets. 3918906SEric.Saxe@Sun.COM */ 3928906SEric.Saxe@Sun.COM ASSERT(GROUP_SIZE(parent->cmt_children) <= 1); 3938906SEric.Saxe@Sun.COM if (group_remove(parent->cmt_children, pg, GRP_NORESIZE) != -1) { 3948906SEric.Saxe@Sun.COM r = group_add(parent->cmt_children, parent, GRP_NORESIZE); 3958906SEric.Saxe@Sun.COM ASSERT(r != -1); 3968906SEric.Saxe@Sun.COM } 3978906SEric.Saxe@Sun.COM 3988906SEric.Saxe@Sun.COM children = pg->cmt_children; 3998906SEric.Saxe@Sun.COM pg->cmt_children = parent->cmt_children; 4008906SEric.Saxe@Sun.COM parent->cmt_children = children; 4018906SEric.Saxe@Sun.COM 4028906SEric.Saxe@Sun.COM /* 4038906SEric.Saxe@Sun.COM * Update the sibling references for PG and it's parent 4048906SEric.Saxe@Sun.COM */ 4058906SEric.Saxe@Sun.COM pg->cmt_siblings = parent->cmt_siblings; 4068906SEric.Saxe@Sun.COM parent->cmt_siblings = pg->cmt_children; 4078906SEric.Saxe@Sun.COM 4088906SEric.Saxe@Sun.COM /* 4098906SEric.Saxe@Sun.COM * Update any cached lineages in the per CPU pg data. 4108906SEric.Saxe@Sun.COM */ 4118906SEric.Saxe@Sun.COM PG_CPU_ITR_INIT(pg, cpu_iter); 4128906SEric.Saxe@Sun.COM while ((cpu = pg_cpu_next(&cpu_iter)) != NULL) { 4138906SEric.Saxe@Sun.COM int idx; 4148906SEric.Saxe@Sun.COM pg_cmt_t *cpu_pg; 4159438SEric.Saxe@Sun.COM cpu_pg_t *pgd; /* CPU's PG data */ 4169438SEric.Saxe@Sun.COM 4179438SEric.Saxe@Sun.COM /* 4189438SEric.Saxe@Sun.COM * The CPU's whose lineage is under construction still 4199438SEric.Saxe@Sun.COM * references the bootstrap CPU PG data structure. 4209438SEric.Saxe@Sun.COM */ 4219438SEric.Saxe@Sun.COM if (pg_cpu_is_bootstrapped(cpu)) 4229438SEric.Saxe@Sun.COM pgd = pgdata; 4239438SEric.Saxe@Sun.COM else 4249438SEric.Saxe@Sun.COM pgd = cpu->cpu_pg; 4258906SEric.Saxe@Sun.COM 4268906SEric.Saxe@Sun.COM /* 4278906SEric.Saxe@Sun.COM * Iterate over the CPU's PGs updating the children 4288906SEric.Saxe@Sun.COM * of the PG being promoted, since they have a new parent. 4298906SEric.Saxe@Sun.COM */ 4308906SEric.Saxe@Sun.COM group_iter_init(&iter); 4319438SEric.Saxe@Sun.COM while ((cpu_pg = group_iterate(&pgd->cmt_pgs, &iter)) != NULL) { 4328906SEric.Saxe@Sun.COM if (cpu_pg->cmt_parent == pg) { 4338906SEric.Saxe@Sun.COM cpu_pg->cmt_parent = parent; 4348906SEric.Saxe@Sun.COM } 4358906SEric.Saxe@Sun.COM } 4368906SEric.Saxe@Sun.COM 4378906SEric.Saxe@Sun.COM /* 4388906SEric.Saxe@Sun.COM * Update the CMT load balancing lineage 4398906SEric.Saxe@Sun.COM */ 4409438SEric.Saxe@Sun.COM if ((idx = group_find(&pgd->cmt_pgs, (void *)pg)) == -1) { 4418906SEric.Saxe@Sun.COM /* 4428906SEric.Saxe@Sun.COM * Unless this is the CPU who's lineage is being 4438906SEric.Saxe@Sun.COM * constructed, the PG being promoted should be 4448906SEric.Saxe@Sun.COM * in the lineage. 4458906SEric.Saxe@Sun.COM */ 4469438SEric.Saxe@Sun.COM ASSERT(pg_cpu_is_bootstrapped(cpu)); 4478906SEric.Saxe@Sun.COM continue; 4488906SEric.Saxe@Sun.COM } 4498906SEric.Saxe@Sun.COM 4509438SEric.Saxe@Sun.COM ASSERT(GROUP_ACCESS(&pgd->cmt_pgs, idx - 1) == parent); 4518906SEric.Saxe@Sun.COM ASSERT(idx > 0); 4528906SEric.Saxe@Sun.COM 4538906SEric.Saxe@Sun.COM /* 4548906SEric.Saxe@Sun.COM * Have the child and the parent swap places in the CPU's 4558906SEric.Saxe@Sun.COM * lineage 4568906SEric.Saxe@Sun.COM */ 4579438SEric.Saxe@Sun.COM group_remove_at(&pgd->cmt_pgs, idx); 4589438SEric.Saxe@Sun.COM group_remove_at(&pgd->cmt_pgs, idx - 1); 4599438SEric.Saxe@Sun.COM err = group_add_at(&pgd->cmt_pgs, parent, idx); 4608906SEric.Saxe@Sun.COM ASSERT(err == 0); 4619438SEric.Saxe@Sun.COM err = group_add_at(&pgd->cmt_pgs, pg, idx - 1); 4628906SEric.Saxe@Sun.COM ASSERT(err == 0); 4638906SEric.Saxe@Sun.COM } 4648906SEric.Saxe@Sun.COM 4658906SEric.Saxe@Sun.COM /* 4668906SEric.Saxe@Sun.COM * Update the parent references for PG and it's parent 4678906SEric.Saxe@Sun.COM */ 4688906SEric.Saxe@Sun.COM pg->cmt_parent = parent->cmt_parent; 4698906SEric.Saxe@Sun.COM parent->cmt_parent = pg; 4708906SEric.Saxe@Sun.COM 4718906SEric.Saxe@Sun.COM start_cpus(); 4723434Sesaxe } 4733434Sesaxe 4743434Sesaxe /* 4753434Sesaxe * CMT class callback for a new CPU entering the system 4769438SEric.Saxe@Sun.COM * 4779438SEric.Saxe@Sun.COM * This routine operates on the CPU specific processor group data (for the CPU 4789438SEric.Saxe@Sun.COM * being initialized). The argument "pgdata" is a reference to the CPU's PG 4799438SEric.Saxe@Sun.COM * data to be constructed. 4809438SEric.Saxe@Sun.COM * 4819438SEric.Saxe@Sun.COM * cp->cpu_pg is used by the dispatcher to access the CPU's PG data 4829438SEric.Saxe@Sun.COM * references a "bootstrap" structure. pg_cmt_cpu_init() and the routines it 4839438SEric.Saxe@Sun.COM * calls must be careful to operate only on the "pgdata" argument, and not 4849438SEric.Saxe@Sun.COM * cp->cpu_pg. 4853434Sesaxe */ 4863434Sesaxe static void 4879438SEric.Saxe@Sun.COM pg_cmt_cpu_init(cpu_t *cp, cpu_pg_t *pgdata) 4883434Sesaxe { 4893434Sesaxe pg_cmt_t *pg; 4903434Sesaxe group_t *cmt_pgs; 4918906SEric.Saxe@Sun.COM int levels, level; 4923434Sesaxe pghw_type_t hw; 4933434Sesaxe pg_t *pg_cache = NULL; 4943434Sesaxe pg_cmt_t *cpu_cmt_hier[PGHW_NUM_COMPONENTS]; 4953434Sesaxe lgrp_handle_t lgrp_handle; 4963434Sesaxe cmt_lgrp_t *lgrp; 4979036SEric.Saxe@Sun.COM cmt_lineage_validation_t lineage_status; 4983434Sesaxe 4993434Sesaxe ASSERT(MUTEX_HELD(&cpu_lock)); 5009438SEric.Saxe@Sun.COM ASSERT(pg_cpu_is_bootstrapped(cp)); 5013434Sesaxe 5028906SEric.Saxe@Sun.COM if (cmt_sched_disabled) 5038906SEric.Saxe@Sun.COM return; 5048906SEric.Saxe@Sun.COM 5053434Sesaxe /* 5063434Sesaxe * A new CPU is coming into the system. 5073434Sesaxe * Interrogate the platform to see if the CPU 5088906SEric.Saxe@Sun.COM * has any performance or efficiency relevant 5098906SEric.Saxe@Sun.COM * sharing relationships 5103434Sesaxe */ 5119438SEric.Saxe@Sun.COM cmt_pgs = &pgdata->cmt_pgs; 5129438SEric.Saxe@Sun.COM pgdata->cmt_lineage = NULL; 5133434Sesaxe 5143434Sesaxe bzero(cpu_cmt_hier, sizeof (cpu_cmt_hier)); 5158906SEric.Saxe@Sun.COM levels = 0; 5163434Sesaxe for (hw = PGHW_START; hw < PGHW_NUM_COMPONENTS; hw++) { 5173434Sesaxe 5188906SEric.Saxe@Sun.COM pg_cmt_policy_t policy; 5198906SEric.Saxe@Sun.COM 5203434Sesaxe /* 5218906SEric.Saxe@Sun.COM * We're only interested in the hw sharing relationships 5228906SEric.Saxe@Sun.COM * for which we know how to optimize. 5233434Sesaxe */ 5248906SEric.Saxe@Sun.COM policy = pg_cmt_policy(hw); 5258906SEric.Saxe@Sun.COM if (policy == CMT_NO_POLICY || 5268906SEric.Saxe@Sun.COM pg_plat_hw_shared(cp, hw) == 0) 5273434Sesaxe continue; 5283434Sesaxe 5293434Sesaxe /* 5309746SEric.Saxe@Sun.COM * We will still create the PGs for hardware sharing 5319746SEric.Saxe@Sun.COM * relationships that have been blacklisted, but won't 5329746SEric.Saxe@Sun.COM * implement CMT thread placement optimizations against them. 5338906SEric.Saxe@Sun.COM */ 5349746SEric.Saxe@Sun.COM if (cmt_hw_blacklisted[hw] == 1) 5359746SEric.Saxe@Sun.COM policy = CMT_NO_POLICY; 5368906SEric.Saxe@Sun.COM 5378906SEric.Saxe@Sun.COM /* 5383434Sesaxe * Find (or create) the PG associated with 5393434Sesaxe * the hw sharing relationship in which cp 5403434Sesaxe * belongs. 5413434Sesaxe * 5423434Sesaxe * Determine if a suitable PG already 5433434Sesaxe * exists, or if one needs to be created. 5443434Sesaxe */ 5453434Sesaxe pg = (pg_cmt_t *)pghw_place_cpu(cp, hw); 5463434Sesaxe if (pg == NULL) { 5473434Sesaxe /* 5483434Sesaxe * Create a new one. 5493434Sesaxe * Initialize the common... 5503434Sesaxe */ 5513434Sesaxe pg = (pg_cmt_t *)pg_create(pg_cmt_class_id); 5523434Sesaxe 5533434Sesaxe /* ... physical ... */ 5543434Sesaxe pghw_init((pghw_t *)pg, cp, hw); 5553434Sesaxe 5563434Sesaxe /* 5573434Sesaxe * ... and CMT specific portions of the 5583434Sesaxe * structure. 5593434Sesaxe */ 5608906SEric.Saxe@Sun.COM pg->cmt_policy = policy; 5618906SEric.Saxe@Sun.COM 5628906SEric.Saxe@Sun.COM /* CMT event callbacks */ 5638906SEric.Saxe@Sun.COM cmt_callback_init((pg_t *)pg); 5648906SEric.Saxe@Sun.COM 5653434Sesaxe bitset_init(&pg->cmt_cpus_actv_set); 5663434Sesaxe group_create(&pg->cmt_cpus_actv); 5673434Sesaxe } else { 5683434Sesaxe ASSERT(IS_CMT_PG(pg)); 5693434Sesaxe } 5703434Sesaxe 5713434Sesaxe /* Add the CPU to the PG */ 5729438SEric.Saxe@Sun.COM pg_cpu_add((pg_t *)pg, cp, pgdata); 5733434Sesaxe 5743434Sesaxe /* 5758408SEric.Saxe@Sun.COM * Ensure capacity of the active CPU group/bitset 5763434Sesaxe */ 5773434Sesaxe group_expand(&pg->cmt_cpus_actv, 5783434Sesaxe GROUP_SIZE(&((pg_t *)pg)->pg_cpus)); 5793434Sesaxe 5803434Sesaxe if (cp->cpu_seqid >= 5813434Sesaxe bitset_capacity(&pg->cmt_cpus_actv_set)) { 5823434Sesaxe bitset_resize(&pg->cmt_cpus_actv_set, 5833434Sesaxe cp->cpu_seqid + 1); 5843434Sesaxe } 5853434Sesaxe 5863434Sesaxe /* 5878906SEric.Saxe@Sun.COM * Build a lineage of CMT PGs for load balancing / coalescence 5883434Sesaxe */ 5898906SEric.Saxe@Sun.COM if (policy & (CMT_BALANCE | CMT_COALESCE)) { 5908906SEric.Saxe@Sun.COM cpu_cmt_hier[levels++] = pg; 5913434Sesaxe } 5923434Sesaxe 5933434Sesaxe /* Cache this for later */ 5943434Sesaxe if (hw == PGHW_CACHE) 5953434Sesaxe pg_cache = (pg_t *)pg; 5963434Sesaxe } 5973434Sesaxe 5988906SEric.Saxe@Sun.COM group_expand(cmt_pgs, levels); 5998408SEric.Saxe@Sun.COM 6008408SEric.Saxe@Sun.COM if (cmt_root == NULL) 6018408SEric.Saxe@Sun.COM cmt_root = pg_cmt_lgrp_create(lgrp_plat_root_hand()); 6023434Sesaxe 6033434Sesaxe /* 6048906SEric.Saxe@Sun.COM * Find the lgrp that encapsulates this CPU's CMT hierarchy 6058408SEric.Saxe@Sun.COM */ 6068408SEric.Saxe@Sun.COM lgrp_handle = lgrp_plat_cpu_to_hand(cp->cpu_id); 6078408SEric.Saxe@Sun.COM if ((lgrp = pg_cmt_find_lgrp(lgrp_handle)) == NULL) 6088408SEric.Saxe@Sun.COM lgrp = pg_cmt_lgrp_create(lgrp_handle); 6098408SEric.Saxe@Sun.COM 6108408SEric.Saxe@Sun.COM /* 6118906SEric.Saxe@Sun.COM * Ascendingly sort the PGs in the lineage by number of CPUs 6128906SEric.Saxe@Sun.COM */ 6138906SEric.Saxe@Sun.COM pg_cmt_hier_sort(cpu_cmt_hier, levels); 6148906SEric.Saxe@Sun.COM 6158906SEric.Saxe@Sun.COM /* 6168906SEric.Saxe@Sun.COM * Examine the lineage and validate it. 6178906SEric.Saxe@Sun.COM * This routine will also try to fix the lineage along with the 6188906SEric.Saxe@Sun.COM * rest of the PG hierarchy should it detect an issue. 6198906SEric.Saxe@Sun.COM * 6209036SEric.Saxe@Sun.COM * If it returns anything other than VALID or REPAIRED, an 6219036SEric.Saxe@Sun.COM * unrecoverable error has occurred, and we cannot proceed. 6228906SEric.Saxe@Sun.COM */ 6239438SEric.Saxe@Sun.COM lineage_status = pg_cmt_lineage_validate(cpu_cmt_hier, &levels, pgdata); 6249036SEric.Saxe@Sun.COM if ((lineage_status != CMT_LINEAGE_VALID) && 6259438SEric.Saxe@Sun.COM (lineage_status != CMT_LINEAGE_REPAIRED)) { 6269438SEric.Saxe@Sun.COM /* 6279438SEric.Saxe@Sun.COM * In the case of an unrecoverable error where CMT scheduling 6289438SEric.Saxe@Sun.COM * has been disabled, assert that the under construction CPU's 6299438SEric.Saxe@Sun.COM * PG data has an empty CMT load balancing lineage. 6309438SEric.Saxe@Sun.COM */ 6319438SEric.Saxe@Sun.COM ASSERT((cmt_sched_disabled == 0) || 6329438SEric.Saxe@Sun.COM (GROUP_SIZE(&(pgdata->cmt_pgs)) == 0)); 6338906SEric.Saxe@Sun.COM return; 6349438SEric.Saxe@Sun.COM } 6358906SEric.Saxe@Sun.COM 6368906SEric.Saxe@Sun.COM /* 6378906SEric.Saxe@Sun.COM * For existing PGs in the lineage, verify that the parent is 6388906SEric.Saxe@Sun.COM * correct, as the generation in the lineage may have changed 6398906SEric.Saxe@Sun.COM * as a result of the sorting. Start the traversal at the top 6408906SEric.Saxe@Sun.COM * of the lineage, moving down. 6418906SEric.Saxe@Sun.COM */ 6428906SEric.Saxe@Sun.COM for (level = levels - 1; level >= 0; ) { 6438906SEric.Saxe@Sun.COM int reorg; 6448906SEric.Saxe@Sun.COM 6458906SEric.Saxe@Sun.COM reorg = 0; 6468906SEric.Saxe@Sun.COM pg = cpu_cmt_hier[level]; 6478906SEric.Saxe@Sun.COM 6488906SEric.Saxe@Sun.COM /* 6498906SEric.Saxe@Sun.COM * Promote PGs at an incorrect generation into place. 6508906SEric.Saxe@Sun.COM */ 6518906SEric.Saxe@Sun.COM while (pg->cmt_parent && 6528906SEric.Saxe@Sun.COM pg->cmt_parent != cpu_cmt_hier[level + 1]) { 6539438SEric.Saxe@Sun.COM cmt_hier_promote(pg, pgdata); 6548906SEric.Saxe@Sun.COM reorg++; 6558906SEric.Saxe@Sun.COM } 6568906SEric.Saxe@Sun.COM if (reorg > 0) 6578906SEric.Saxe@Sun.COM level = levels - 1; 6588906SEric.Saxe@Sun.COM else 6598906SEric.Saxe@Sun.COM level--; 6608906SEric.Saxe@Sun.COM } 6618906SEric.Saxe@Sun.COM 6628906SEric.Saxe@Sun.COM /* 6638408SEric.Saxe@Sun.COM * For each of the PGs in the CPU's lineage: 6648906SEric.Saxe@Sun.COM * - Add an entry in the CPU sorted CMT PG group 6658906SEric.Saxe@Sun.COM * which is used for top down CMT load balancing 6663434Sesaxe * - Tie the PG into the CMT hierarchy by connecting 6673434Sesaxe * it to it's parent and siblings. 6683434Sesaxe */ 6698906SEric.Saxe@Sun.COM for (level = 0; level < levels; level++) { 6703434Sesaxe uint_t children; 6713434Sesaxe int err; 6723434Sesaxe 6733434Sesaxe pg = cpu_cmt_hier[level]; 6748906SEric.Saxe@Sun.COM err = group_add_at(cmt_pgs, pg, levels - level - 1); 6753434Sesaxe ASSERT(err == 0); 6763434Sesaxe 6773434Sesaxe if (level == 0) 6789438SEric.Saxe@Sun.COM pgdata->cmt_lineage = (pg_t *)pg; 6793434Sesaxe 6803434Sesaxe if (pg->cmt_siblings != NULL) { 6813434Sesaxe /* Already initialized */ 6823434Sesaxe ASSERT(pg->cmt_parent == NULL || 6833434Sesaxe pg->cmt_parent == cpu_cmt_hier[level + 1]); 6843434Sesaxe ASSERT(pg->cmt_siblings == &lgrp->cl_pgs || 6855933Sjb145095 ((pg->cmt_parent != NULL) && 6865933Sjb145095 pg->cmt_siblings == pg->cmt_parent->cmt_children)); 6873434Sesaxe continue; 6883434Sesaxe } 6893434Sesaxe 6908906SEric.Saxe@Sun.COM if ((level + 1) == levels) { 6913434Sesaxe pg->cmt_parent = NULL; 6928408SEric.Saxe@Sun.COM 6933434Sesaxe pg->cmt_siblings = &lgrp->cl_pgs; 6943434Sesaxe children = ++lgrp->cl_npgs; 6958906SEric.Saxe@Sun.COM if (cmt_root != lgrp) 6968906SEric.Saxe@Sun.COM cmt_root->cl_npgs++; 6973434Sesaxe } else { 6983434Sesaxe pg->cmt_parent = cpu_cmt_hier[level + 1]; 6993434Sesaxe 7003434Sesaxe /* 7013434Sesaxe * A good parent keeps track of their children. 7023434Sesaxe * The parent's children group is also the PG's 7033434Sesaxe * siblings. 7043434Sesaxe */ 7053434Sesaxe if (pg->cmt_parent->cmt_children == NULL) { 7063434Sesaxe pg->cmt_parent->cmt_children = 7073434Sesaxe kmem_zalloc(sizeof (group_t), KM_SLEEP); 7083434Sesaxe group_create(pg->cmt_parent->cmt_children); 7093434Sesaxe } 7103434Sesaxe pg->cmt_siblings = pg->cmt_parent->cmt_children; 7113434Sesaxe children = ++pg->cmt_parent->cmt_nchildren; 7123434Sesaxe } 7138408SEric.Saxe@Sun.COM 7143434Sesaxe group_expand(pg->cmt_siblings, children); 7158408SEric.Saxe@Sun.COM group_expand(&cmt_root->cl_pgs, cmt_root->cl_npgs); 7163434Sesaxe } 7173434Sesaxe 7183434Sesaxe /* 7193434Sesaxe * Cache the chip and core IDs in the cpu_t->cpu_physid structure 7203434Sesaxe * for fast lookups later. 7213434Sesaxe */ 7223434Sesaxe if (cp->cpu_physid) { 7233434Sesaxe cp->cpu_physid->cpu_chipid = 7243434Sesaxe pg_plat_hw_instance_id(cp, PGHW_CHIP); 7253434Sesaxe cp->cpu_physid->cpu_coreid = pg_plat_get_core_id(cp); 7263434Sesaxe 7273434Sesaxe /* 7283434Sesaxe * If this cpu has a PG representing shared cache, then set 7293434Sesaxe * cpu_cacheid to that PG's logical id 7303434Sesaxe */ 7313434Sesaxe if (pg_cache) 7323434Sesaxe cp->cpu_physid->cpu_cacheid = pg_cache->pg_id; 7333434Sesaxe } 7343434Sesaxe 7353434Sesaxe /* CPU0 only initialization */ 7363434Sesaxe if (is_cpu0) { 7373434Sesaxe is_cpu0 = 0; 7383676Sesaxe cpu0_lgrp = lgrp; 7393434Sesaxe } 7403434Sesaxe 7413434Sesaxe } 7423434Sesaxe 7433434Sesaxe /* 7443434Sesaxe * Class callback when a CPU is leaving the system (deletion) 7459438SEric.Saxe@Sun.COM * 7469438SEric.Saxe@Sun.COM * "pgdata" is a reference to the CPU's PG data to be deconstructed. 7479438SEric.Saxe@Sun.COM * 7489438SEric.Saxe@Sun.COM * cp->cpu_pg is used by the dispatcher to access the CPU's PG data 7499438SEric.Saxe@Sun.COM * references a "bootstrap" structure across this function's invocation. 7509438SEric.Saxe@Sun.COM * pg_cmt_cpu_init() and the routines it calls must be careful to operate only 7519438SEric.Saxe@Sun.COM * on the "pgdata" argument, and not cp->cpu_pg. 7523434Sesaxe */ 7533434Sesaxe static void 7549438SEric.Saxe@Sun.COM pg_cmt_cpu_fini(cpu_t *cp, cpu_pg_t *pgdata) 7553434Sesaxe { 7563434Sesaxe group_iter_t i; 7573434Sesaxe pg_cmt_t *pg; 7583434Sesaxe group_t *pgs, *cmt_pgs; 7593434Sesaxe lgrp_handle_t lgrp_handle; 7603434Sesaxe cmt_lgrp_t *lgrp; 7613434Sesaxe 7628906SEric.Saxe@Sun.COM if (cmt_sched_disabled) 7638906SEric.Saxe@Sun.COM return; 7648906SEric.Saxe@Sun.COM 7659438SEric.Saxe@Sun.COM ASSERT(pg_cpu_is_bootstrapped(cp)); 7669438SEric.Saxe@Sun.COM 7679438SEric.Saxe@Sun.COM pgs = &pgdata->pgs; 7689438SEric.Saxe@Sun.COM cmt_pgs = &pgdata->cmt_pgs; 7693434Sesaxe 7703434Sesaxe /* 7713434Sesaxe * Find the lgroup that encapsulates this CPU's CMT hierarchy 7723434Sesaxe */ 7733434Sesaxe lgrp_handle = lgrp_plat_cpu_to_hand(cp->cpu_id); 7743676Sesaxe 7753434Sesaxe lgrp = pg_cmt_find_lgrp(lgrp_handle); 7768689SEric.Saxe@Sun.COM if (ncpus == 1 && lgrp != cpu0_lgrp) { 7773676Sesaxe /* 7788689SEric.Saxe@Sun.COM * One might wonder how we could be deconfiguring the 7798689SEric.Saxe@Sun.COM * only CPU in the system. 7803676Sesaxe * 7818689SEric.Saxe@Sun.COM * On Starcat systems when null_proc_lpa is detected, 7828689SEric.Saxe@Sun.COM * the boot CPU (which is already configured into a leaf 7838689SEric.Saxe@Sun.COM * lgroup), is moved into the root lgroup. This is done by 7848689SEric.Saxe@Sun.COM * deconfiguring it from both lgroups and processor 7858689SEric.Saxe@Sun.COM * groups), and then later reconfiguring it back in. This 7868689SEric.Saxe@Sun.COM * call to pg_cmt_cpu_fini() is part of that deconfiguration. 7878689SEric.Saxe@Sun.COM * 7888689SEric.Saxe@Sun.COM * This special case is detected by noting that the platform 7898689SEric.Saxe@Sun.COM * has changed the CPU's lgrp affiliation (since it now 7908689SEric.Saxe@Sun.COM * belongs in the root). In this case, use the cmt_lgrp_t 7918689SEric.Saxe@Sun.COM * cached for the boot CPU, since this is what needs to be 7928689SEric.Saxe@Sun.COM * torn down. 7933676Sesaxe */ 7943676Sesaxe lgrp = cpu0_lgrp; 7953676Sesaxe } 7963434Sesaxe 7978689SEric.Saxe@Sun.COM ASSERT(lgrp != NULL); 7988689SEric.Saxe@Sun.COM 7993434Sesaxe /* 8003434Sesaxe * First, clean up anything load balancing specific for each of 8013434Sesaxe * the CPU's PGs that participated in CMT load balancing 8023434Sesaxe */ 8039438SEric.Saxe@Sun.COM pg = (pg_cmt_t *)pgdata->cmt_lineage; 8043434Sesaxe while (pg != NULL) { 8053434Sesaxe 8063434Sesaxe /* 8073434Sesaxe * Remove the PG from the CPU's load balancing lineage 8083434Sesaxe */ 8093434Sesaxe (void) group_remove(cmt_pgs, pg, GRP_RESIZE); 8103434Sesaxe 8113434Sesaxe /* 8123434Sesaxe * If it's about to become empty, destroy it's children 8133434Sesaxe * group, and remove it's reference from it's siblings. 8143434Sesaxe * This is done here (rather than below) to avoid removing 8153434Sesaxe * our reference from a PG that we just eliminated. 8163434Sesaxe */ 8173434Sesaxe if (GROUP_SIZE(&((pg_t *)pg)->pg_cpus) == 1) { 8183434Sesaxe if (pg->cmt_children != NULL) 8193434Sesaxe group_destroy(pg->cmt_children); 8203434Sesaxe if (pg->cmt_siblings != NULL) { 8213434Sesaxe if (pg->cmt_siblings == &lgrp->cl_pgs) 8223434Sesaxe lgrp->cl_npgs--; 8233434Sesaxe else 8243434Sesaxe pg->cmt_parent->cmt_nchildren--; 8253434Sesaxe } 8263434Sesaxe } 8273434Sesaxe pg = pg->cmt_parent; 8283434Sesaxe } 8293434Sesaxe ASSERT(GROUP_SIZE(cmt_pgs) == 0); 8303434Sesaxe 8313434Sesaxe /* 8323434Sesaxe * Now that the load balancing lineage updates have happened, 8333434Sesaxe * remove the CPU from all it's PGs (destroying any that become 8343434Sesaxe * empty). 8353434Sesaxe */ 8363434Sesaxe group_iter_init(&i); 8373434Sesaxe while ((pg = group_iterate(pgs, &i)) != NULL) { 8383434Sesaxe if (IS_CMT_PG(pg) == 0) 8393434Sesaxe continue; 8403434Sesaxe 8419438SEric.Saxe@Sun.COM pg_cpu_delete((pg_t *)pg, cp, pgdata); 8423434Sesaxe /* 8433434Sesaxe * Deleting the CPU from the PG changes the CPU's 8443434Sesaxe * PG group over which we are actively iterating 8453434Sesaxe * Re-initialize the iteration 8463434Sesaxe */ 8473434Sesaxe group_iter_init(&i); 8483434Sesaxe 8493434Sesaxe if (GROUP_SIZE(&((pg_t *)pg)->pg_cpus) == 0) { 8503434Sesaxe 8513434Sesaxe /* 8523434Sesaxe * The PG has become zero sized, so destroy it. 8533434Sesaxe */ 8543434Sesaxe group_destroy(&pg->cmt_cpus_actv); 8553434Sesaxe bitset_fini(&pg->cmt_cpus_actv_set); 8563434Sesaxe pghw_fini((pghw_t *)pg); 8573434Sesaxe 8583434Sesaxe pg_destroy((pg_t *)pg); 8593434Sesaxe } 8603434Sesaxe } 8613434Sesaxe } 8623434Sesaxe 8633434Sesaxe /* 8643434Sesaxe * Class callback when a CPU is entering a cpu partition 8653434Sesaxe */ 8663434Sesaxe static void 8673434Sesaxe pg_cmt_cpupart_in(cpu_t *cp, cpupart_t *pp) 8683434Sesaxe { 8693434Sesaxe group_t *pgs; 8703434Sesaxe pg_t *pg; 8713434Sesaxe group_iter_t i; 8723434Sesaxe 8733434Sesaxe ASSERT(MUTEX_HELD(&cpu_lock)); 8743434Sesaxe 8758906SEric.Saxe@Sun.COM if (cmt_sched_disabled) 8768906SEric.Saxe@Sun.COM return; 8778906SEric.Saxe@Sun.COM 8783434Sesaxe pgs = &cp->cpu_pg->pgs; 8793434Sesaxe 8803434Sesaxe /* 8813434Sesaxe * Ensure that the new partition's PG bitset 8823434Sesaxe * is large enough for all CMT PG's to which cp 8833434Sesaxe * belongs 8843434Sesaxe */ 8853434Sesaxe group_iter_init(&i); 8863434Sesaxe while ((pg = group_iterate(pgs, &i)) != NULL) { 8873434Sesaxe if (IS_CMT_PG(pg) == 0) 8883434Sesaxe continue; 8893434Sesaxe 8903434Sesaxe if (bitset_capacity(&pp->cp_cmt_pgs) <= pg->pg_id) 8913434Sesaxe bitset_resize(&pp->cp_cmt_pgs, pg->pg_id + 1); 8923434Sesaxe } 8933434Sesaxe } 8943434Sesaxe 8953434Sesaxe /* 8963434Sesaxe * Class callback when a CPU is actually moving partitions 8973434Sesaxe */ 8983434Sesaxe static void 8993434Sesaxe pg_cmt_cpupart_move(cpu_t *cp, cpupart_t *oldpp, cpupart_t *newpp) 9003434Sesaxe { 9013434Sesaxe cpu_t *cpp; 9023434Sesaxe group_t *pgs; 9033434Sesaxe pg_t *pg; 9043434Sesaxe group_iter_t pg_iter; 9053434Sesaxe pg_cpu_itr_t cpu_iter; 9063434Sesaxe boolean_t found; 9073434Sesaxe 9083434Sesaxe ASSERT(MUTEX_HELD(&cpu_lock)); 9093434Sesaxe 9108906SEric.Saxe@Sun.COM if (cmt_sched_disabled) 9118906SEric.Saxe@Sun.COM return; 9128906SEric.Saxe@Sun.COM 9133434Sesaxe pgs = &cp->cpu_pg->pgs; 9143434Sesaxe group_iter_init(&pg_iter); 9153434Sesaxe 9163434Sesaxe /* 9173434Sesaxe * Iterate over the CPUs CMT PGs 9183434Sesaxe */ 9193434Sesaxe while ((pg = group_iterate(pgs, &pg_iter)) != NULL) { 9203434Sesaxe 9213434Sesaxe if (IS_CMT_PG(pg) == 0) 9223434Sesaxe continue; 9233434Sesaxe 9243434Sesaxe /* 9253434Sesaxe * Add the PG to the bitset in the new partition. 9263434Sesaxe */ 9273434Sesaxe bitset_add(&newpp->cp_cmt_pgs, pg->pg_id); 9283434Sesaxe 9293434Sesaxe /* 9303434Sesaxe * Remove the PG from the bitset in the old partition 9313434Sesaxe * if the last of the PG's CPUs have left. 9323434Sesaxe */ 9333434Sesaxe found = B_FALSE; 9343434Sesaxe PG_CPU_ITR_INIT(pg, cpu_iter); 9353434Sesaxe while ((cpp = pg_cpu_next(&cpu_iter)) != NULL) { 9363434Sesaxe if (cpp == cp) 9373434Sesaxe continue; 9383676Sesaxe if (CPU_ACTIVE(cpp) && 9393676Sesaxe cpp->cpu_part->cp_id == oldpp->cp_id) { 9403434Sesaxe found = B_TRUE; 9413434Sesaxe break; 9423434Sesaxe } 9433434Sesaxe } 9443434Sesaxe if (!found) 9453434Sesaxe bitset_del(&cp->cpu_part->cp_cmt_pgs, pg->pg_id); 9463434Sesaxe } 9473434Sesaxe } 9483434Sesaxe 9493434Sesaxe /* 9503434Sesaxe * Class callback when a CPU becomes active (online) 9513434Sesaxe * 9523434Sesaxe * This is called in a context where CPUs are paused 9533434Sesaxe */ 9543434Sesaxe static void 9553434Sesaxe pg_cmt_cpu_active(cpu_t *cp) 9563434Sesaxe { 9573434Sesaxe int err; 9583434Sesaxe group_iter_t i; 9593434Sesaxe pg_cmt_t *pg; 9603434Sesaxe group_t *pgs; 9613434Sesaxe 9623434Sesaxe ASSERT(MUTEX_HELD(&cpu_lock)); 9633434Sesaxe 9648906SEric.Saxe@Sun.COM if (cmt_sched_disabled) 9658906SEric.Saxe@Sun.COM return; 9668906SEric.Saxe@Sun.COM 9673434Sesaxe pgs = &cp->cpu_pg->pgs; 9683434Sesaxe group_iter_init(&i); 9693434Sesaxe 9703434Sesaxe /* 9713434Sesaxe * Iterate over the CPU's PGs 9723434Sesaxe */ 9733434Sesaxe while ((pg = group_iterate(pgs, &i)) != NULL) { 9743434Sesaxe 9753434Sesaxe if (IS_CMT_PG(pg) == 0) 9763434Sesaxe continue; 9773434Sesaxe 9783434Sesaxe err = group_add(&pg->cmt_cpus_actv, cp, GRP_NORESIZE); 9793434Sesaxe ASSERT(err == 0); 9803434Sesaxe 9813434Sesaxe /* 9823434Sesaxe * If this is the first active CPU in the PG, and it 9833434Sesaxe * represents a hardware sharing relationship over which 9843434Sesaxe * CMT load balancing is performed, add it as a candidate 9853434Sesaxe * for balancing with it's siblings. 9863434Sesaxe */ 9873434Sesaxe if (GROUP_SIZE(&pg->cmt_cpus_actv) == 1 && 9888906SEric.Saxe@Sun.COM (pg->cmt_policy & (CMT_BALANCE | CMT_COALESCE))) { 9893434Sesaxe err = group_add(pg->cmt_siblings, pg, GRP_NORESIZE); 9903434Sesaxe ASSERT(err == 0); 9918408SEric.Saxe@Sun.COM 9928408SEric.Saxe@Sun.COM /* 9938408SEric.Saxe@Sun.COM * If this is a top level PG, add it as a balancing 9948906SEric.Saxe@Sun.COM * candidate when balancing within the root lgroup. 9958408SEric.Saxe@Sun.COM */ 9968906SEric.Saxe@Sun.COM if (pg->cmt_parent == NULL && 9978906SEric.Saxe@Sun.COM pg->cmt_siblings != &cmt_root->cl_pgs) { 9988408SEric.Saxe@Sun.COM err = group_add(&cmt_root->cl_pgs, pg, 9998408SEric.Saxe@Sun.COM GRP_NORESIZE); 10008408SEric.Saxe@Sun.COM ASSERT(err == 0); 10018408SEric.Saxe@Sun.COM } 10023434Sesaxe } 10033434Sesaxe 10043434Sesaxe /* 10053434Sesaxe * Notate the CPU in the PGs active CPU bitset. 10063434Sesaxe * Also notate the PG as being active in it's associated 10073434Sesaxe * partition 10083434Sesaxe */ 10093434Sesaxe bitset_add(&pg->cmt_cpus_actv_set, cp->cpu_seqid); 10103434Sesaxe bitset_add(&cp->cpu_part->cp_cmt_pgs, ((pg_t *)pg)->pg_id); 10113434Sesaxe } 10123434Sesaxe } 10133434Sesaxe 10143434Sesaxe /* 10153434Sesaxe * Class callback when a CPU goes inactive (offline) 10163434Sesaxe * 10173434Sesaxe * This is called in a context where CPUs are paused 10183434Sesaxe */ 10193434Sesaxe static void 10203434Sesaxe pg_cmt_cpu_inactive(cpu_t *cp) 10213434Sesaxe { 10223434Sesaxe int err; 10233434Sesaxe group_t *pgs; 10243434Sesaxe pg_cmt_t *pg; 10253434Sesaxe cpu_t *cpp; 10263434Sesaxe group_iter_t i; 10273434Sesaxe pg_cpu_itr_t cpu_itr; 10283434Sesaxe boolean_t found; 10293434Sesaxe 10303434Sesaxe ASSERT(MUTEX_HELD(&cpu_lock)); 10313434Sesaxe 10328906SEric.Saxe@Sun.COM if (cmt_sched_disabled) 10338906SEric.Saxe@Sun.COM return; 10348906SEric.Saxe@Sun.COM 10353434Sesaxe pgs = &cp->cpu_pg->pgs; 10363434Sesaxe group_iter_init(&i); 10373434Sesaxe 10383434Sesaxe while ((pg = group_iterate(pgs, &i)) != NULL) { 10393434Sesaxe 10403434Sesaxe if (IS_CMT_PG(pg) == 0) 10413434Sesaxe continue; 10423434Sesaxe 10433434Sesaxe /* 10443434Sesaxe * Remove the CPU from the CMT PGs active CPU group 10453434Sesaxe * bitmap 10463434Sesaxe */ 10473434Sesaxe err = group_remove(&pg->cmt_cpus_actv, cp, GRP_NORESIZE); 10483434Sesaxe ASSERT(err == 0); 10493434Sesaxe 10503434Sesaxe bitset_del(&pg->cmt_cpus_actv_set, cp->cpu_seqid); 10513434Sesaxe 10523434Sesaxe /* 10533434Sesaxe * If there are no more active CPUs in this PG over which 10543434Sesaxe * load was balanced, remove it as a balancing candidate. 10553434Sesaxe */ 10563434Sesaxe if (GROUP_SIZE(&pg->cmt_cpus_actv) == 0 && 10578906SEric.Saxe@Sun.COM (pg->cmt_policy & (CMT_BALANCE | CMT_COALESCE))) { 10583434Sesaxe err = group_remove(pg->cmt_siblings, pg, GRP_NORESIZE); 10593434Sesaxe ASSERT(err == 0); 10608408SEric.Saxe@Sun.COM 10618906SEric.Saxe@Sun.COM if (pg->cmt_parent == NULL && 10628906SEric.Saxe@Sun.COM pg->cmt_siblings != &cmt_root->cl_pgs) { 10638408SEric.Saxe@Sun.COM err = group_remove(&cmt_root->cl_pgs, pg, 10648408SEric.Saxe@Sun.COM GRP_NORESIZE); 10658408SEric.Saxe@Sun.COM ASSERT(err == 0); 10668408SEric.Saxe@Sun.COM } 10673434Sesaxe } 10683434Sesaxe 10693434Sesaxe /* 10703434Sesaxe * Assert the number of active CPUs does not exceed 10713434Sesaxe * the total number of CPUs in the PG 10723434Sesaxe */ 10733434Sesaxe ASSERT(GROUP_SIZE(&pg->cmt_cpus_actv) <= 10743434Sesaxe GROUP_SIZE(&((pg_t *)pg)->pg_cpus)); 10753434Sesaxe 10763434Sesaxe /* 10773434Sesaxe * Update the PG bitset in the CPU's old partition 10783434Sesaxe */ 10793434Sesaxe found = B_FALSE; 10803434Sesaxe PG_CPU_ITR_INIT(pg, cpu_itr); 10813434Sesaxe while ((cpp = pg_cpu_next(&cpu_itr)) != NULL) { 10823434Sesaxe if (cpp == cp) 10833434Sesaxe continue; 10843676Sesaxe if (CPU_ACTIVE(cpp) && 10853676Sesaxe cpp->cpu_part->cp_id == cp->cpu_part->cp_id) { 10863434Sesaxe found = B_TRUE; 10873434Sesaxe break; 10883434Sesaxe } 10893434Sesaxe } 10903434Sesaxe if (!found) { 10913434Sesaxe bitset_del(&cp->cpu_part->cp_cmt_pgs, 10923434Sesaxe ((pg_t *)pg)->pg_id); 10933434Sesaxe } 10943434Sesaxe } 10953434Sesaxe } 10963434Sesaxe 10973434Sesaxe /* 10983434Sesaxe * Return non-zero if the CPU belongs in the given PG 10993434Sesaxe */ 11003434Sesaxe static int 11013434Sesaxe pg_cmt_cpu_belongs(pg_t *pg, cpu_t *cp) 11023434Sesaxe { 11033434Sesaxe cpu_t *pg_cpu; 11043434Sesaxe 11053434Sesaxe pg_cpu = GROUP_ACCESS(&pg->pg_cpus, 0); 11063434Sesaxe 11073434Sesaxe ASSERT(pg_cpu != NULL); 11083434Sesaxe 11093434Sesaxe /* 11103434Sesaxe * The CPU belongs if, given the nature of the hardware sharing 11113434Sesaxe * relationship represented by the PG, the CPU has that 11123434Sesaxe * relationship with some other CPU already in the PG 11133434Sesaxe */ 11143434Sesaxe if (pg_plat_cpus_share(cp, pg_cpu, ((pghw_t *)pg)->pghw_hw)) 11153434Sesaxe return (1); 11163434Sesaxe 11173434Sesaxe return (0); 11183434Sesaxe } 11193434Sesaxe 11203434Sesaxe /* 11218906SEric.Saxe@Sun.COM * Sort the CPUs CMT hierarchy, where "size" is the number of levels. 11223434Sesaxe */ 11233434Sesaxe static void 11248906SEric.Saxe@Sun.COM pg_cmt_hier_sort(pg_cmt_t **hier, int size) 11253434Sesaxe { 1126*10947SSrihari.Venkatesan@Sun.COM int i, j, inc, sz; 1127*10947SSrihari.Venkatesan@Sun.COM int start, end; 11288906SEric.Saxe@Sun.COM pg_t *tmp; 11298906SEric.Saxe@Sun.COM pg_t **h = (pg_t **)hier; 11303434Sesaxe 11318906SEric.Saxe@Sun.COM /* 11328906SEric.Saxe@Sun.COM * First sort by number of CPUs 11338906SEric.Saxe@Sun.COM */ 11348906SEric.Saxe@Sun.COM inc = size / 2; 11358906SEric.Saxe@Sun.COM while (inc > 0) { 11368906SEric.Saxe@Sun.COM for (i = inc; i < size; i++) { 11378906SEric.Saxe@Sun.COM j = i; 11388906SEric.Saxe@Sun.COM tmp = h[i]; 11398906SEric.Saxe@Sun.COM while ((j >= inc) && 11408906SEric.Saxe@Sun.COM (PG_NUM_CPUS(h[j - inc]) > PG_NUM_CPUS(tmp))) { 11418906SEric.Saxe@Sun.COM h[j] = h[j - inc]; 11428906SEric.Saxe@Sun.COM j = j - inc; 11433434Sesaxe } 11448906SEric.Saxe@Sun.COM h[j] = tmp; 11453434Sesaxe } 11468906SEric.Saxe@Sun.COM if (inc == 2) 11478906SEric.Saxe@Sun.COM inc = 1; 11488906SEric.Saxe@Sun.COM else 11498906SEric.Saxe@Sun.COM inc = (inc * 5) / 11; 11508906SEric.Saxe@Sun.COM } 11518906SEric.Saxe@Sun.COM 11528906SEric.Saxe@Sun.COM /* 11538906SEric.Saxe@Sun.COM * Break ties by asking the platform. 11548906SEric.Saxe@Sun.COM * Determine if h[i] outranks h[i + 1] and if so, swap them. 11558906SEric.Saxe@Sun.COM */ 1156*10947SSrihari.Venkatesan@Sun.COM for (start = 0; start < size; start++) { 1157*10947SSrihari.Venkatesan@Sun.COM 1158*10947SSrihari.Venkatesan@Sun.COM /* 1159*10947SSrihari.Venkatesan@Sun.COM * Find various contiguous sets of elements, 1160*10947SSrihari.Venkatesan@Sun.COM * in the array, with the same number of cpus 1161*10947SSrihari.Venkatesan@Sun.COM */ 1162*10947SSrihari.Venkatesan@Sun.COM end = start; 1163*10947SSrihari.Venkatesan@Sun.COM sz = PG_NUM_CPUS(h[start]); 1164*10947SSrihari.Venkatesan@Sun.COM while ((end < size) && (sz == PG_NUM_CPUS(h[end]))) 1165*10947SSrihari.Venkatesan@Sun.COM end++; 1166*10947SSrihari.Venkatesan@Sun.COM /* 1167*10947SSrihari.Venkatesan@Sun.COM * Sort each such set of the array by rank 1168*10947SSrihari.Venkatesan@Sun.COM */ 1169*10947SSrihari.Venkatesan@Sun.COM for (i = start + 1; i < end; i++) { 1170*10947SSrihari.Venkatesan@Sun.COM j = i - 1; 11718906SEric.Saxe@Sun.COM tmp = h[i]; 1172*10947SSrihari.Venkatesan@Sun.COM while (j >= start && 1173*10947SSrihari.Venkatesan@Sun.COM pg_cmt_hier_rank(hier[j], 1174*10947SSrihari.Venkatesan@Sun.COM (pg_cmt_t *)tmp) == hier[j]) { 1175*10947SSrihari.Venkatesan@Sun.COM h[j + 1] = h[j]; 1176*10947SSrihari.Venkatesan@Sun.COM j--; 1177*10947SSrihari.Venkatesan@Sun.COM } 1178*10947SSrihari.Venkatesan@Sun.COM h[j + 1] = tmp; 11798906SEric.Saxe@Sun.COM } 11803434Sesaxe } 11813434Sesaxe } 11823434Sesaxe 11833434Sesaxe /* 11843434Sesaxe * Return a cmt_lgrp_t * given an lgroup handle. 11853434Sesaxe */ 11863434Sesaxe static cmt_lgrp_t * 11873434Sesaxe pg_cmt_find_lgrp(lgrp_handle_t hand) 11883434Sesaxe { 11893434Sesaxe cmt_lgrp_t *lgrp; 11903434Sesaxe 11913434Sesaxe ASSERT(MUTEX_HELD(&cpu_lock)); 11923434Sesaxe 11933434Sesaxe lgrp = cmt_lgrps; 11943434Sesaxe while (lgrp != NULL) { 11953434Sesaxe if (lgrp->cl_hand == hand) 11963676Sesaxe break; 11973434Sesaxe lgrp = lgrp->cl_next; 11983434Sesaxe } 11993676Sesaxe return (lgrp); 12003676Sesaxe } 12013434Sesaxe 12023676Sesaxe /* 12033676Sesaxe * Create a cmt_lgrp_t with the specified handle. 12043676Sesaxe */ 12053676Sesaxe static cmt_lgrp_t * 12063676Sesaxe pg_cmt_lgrp_create(lgrp_handle_t hand) 12073676Sesaxe { 12083676Sesaxe cmt_lgrp_t *lgrp; 12093676Sesaxe 12103676Sesaxe ASSERT(MUTEX_HELD(&cpu_lock)); 12113676Sesaxe 12123434Sesaxe lgrp = kmem_zalloc(sizeof (cmt_lgrp_t), KM_SLEEP); 12133434Sesaxe 12143434Sesaxe lgrp->cl_hand = hand; 12153434Sesaxe lgrp->cl_npgs = 0; 12163434Sesaxe lgrp->cl_next = cmt_lgrps; 12173434Sesaxe cmt_lgrps = lgrp; 12183434Sesaxe group_create(&lgrp->cl_pgs); 12193434Sesaxe 12203434Sesaxe return (lgrp); 12213434Sesaxe } 12228408SEric.Saxe@Sun.COM 12238408SEric.Saxe@Sun.COM /* 12248906SEric.Saxe@Sun.COM * Interfaces to enable and disable power aware dispatching 12258906SEric.Saxe@Sun.COM * The caller must be holding cpu_lock. 12268408SEric.Saxe@Sun.COM * 12278906SEric.Saxe@Sun.COM * Return 0 on success and -1 on failure. 12288408SEric.Saxe@Sun.COM */ 12298906SEric.Saxe@Sun.COM int 12308906SEric.Saxe@Sun.COM cmt_pad_enable(pghw_type_t type) 12318408SEric.Saxe@Sun.COM { 12328906SEric.Saxe@Sun.COM group_t *hwset; 12338906SEric.Saxe@Sun.COM group_iter_t iter; 12348906SEric.Saxe@Sun.COM pg_cmt_t *pg; 12358906SEric.Saxe@Sun.COM 12368906SEric.Saxe@Sun.COM ASSERT(PGHW_IS_PM_DOMAIN(type)); 12378906SEric.Saxe@Sun.COM ASSERT(MUTEX_HELD(&cpu_lock)); 12388408SEric.Saxe@Sun.COM 12398906SEric.Saxe@Sun.COM if ((hwset = pghw_set_lookup(type)) == NULL || 12408906SEric.Saxe@Sun.COM cmt_hw_blacklisted[type]) { 12418906SEric.Saxe@Sun.COM /* 12428906SEric.Saxe@Sun.COM * Unable to find any instances of the specified type 12438906SEric.Saxe@Sun.COM * of power domain, or the power domains have been blacklisted. 12448906SEric.Saxe@Sun.COM */ 12458906SEric.Saxe@Sun.COM return (-1); 12468906SEric.Saxe@Sun.COM } 12478408SEric.Saxe@Sun.COM 12488408SEric.Saxe@Sun.COM /* 12498906SEric.Saxe@Sun.COM * Iterate over the power domains, setting the default dispatcher 12508906SEric.Saxe@Sun.COM * policy for power/performance optimization. 12518906SEric.Saxe@Sun.COM * 12528906SEric.Saxe@Sun.COM * Simply setting the policy isn't enough in the case where the power 12538906SEric.Saxe@Sun.COM * domain is an only child of another PG. Because the dispatcher walks 12548906SEric.Saxe@Sun.COM * the PG hierarchy in a top down fashion, the higher up PG's policy 12558906SEric.Saxe@Sun.COM * will dominate. So promote the power domain above it's parent if both 12568906SEric.Saxe@Sun.COM * PG and it's parent have the same CPUs to ensure it's policy 12578906SEric.Saxe@Sun.COM * dominates. 12588408SEric.Saxe@Sun.COM */ 12598906SEric.Saxe@Sun.COM group_iter_init(&iter); 12608906SEric.Saxe@Sun.COM while ((pg = group_iterate(hwset, &iter)) != NULL) { 12618906SEric.Saxe@Sun.COM /* 12628906SEric.Saxe@Sun.COM * If the power domain is an only child to a parent 12638906SEric.Saxe@Sun.COM * not implementing the same policy, promote the child 12648906SEric.Saxe@Sun.COM * above the parent to activate the policy. 12658906SEric.Saxe@Sun.COM */ 12668906SEric.Saxe@Sun.COM pg->cmt_policy = pg_cmt_policy(((pghw_t *)pg)->pghw_hw); 12678906SEric.Saxe@Sun.COM while ((pg->cmt_parent != NULL) && 12688906SEric.Saxe@Sun.COM (pg->cmt_parent->cmt_policy != pg->cmt_policy) && 12698906SEric.Saxe@Sun.COM (PG_NUM_CPUS((pg_t *)pg) == 12708906SEric.Saxe@Sun.COM PG_NUM_CPUS((pg_t *)pg->cmt_parent))) { 12719438SEric.Saxe@Sun.COM cmt_hier_promote(pg, NULL); 12728906SEric.Saxe@Sun.COM } 12738906SEric.Saxe@Sun.COM } 12748906SEric.Saxe@Sun.COM 12758906SEric.Saxe@Sun.COM return (0); 12768906SEric.Saxe@Sun.COM } 12778408SEric.Saxe@Sun.COM 12788906SEric.Saxe@Sun.COM int 12798906SEric.Saxe@Sun.COM cmt_pad_disable(pghw_type_t type) 12808906SEric.Saxe@Sun.COM { 12818906SEric.Saxe@Sun.COM group_t *hwset; 12828906SEric.Saxe@Sun.COM group_iter_t iter; 12838906SEric.Saxe@Sun.COM pg_cmt_t *pg; 12848906SEric.Saxe@Sun.COM pg_cmt_t *child; 12858906SEric.Saxe@Sun.COM 12868906SEric.Saxe@Sun.COM ASSERT(PGHW_IS_PM_DOMAIN(type)); 12878906SEric.Saxe@Sun.COM ASSERT(MUTEX_HELD(&cpu_lock)); 12888906SEric.Saxe@Sun.COM 12898906SEric.Saxe@Sun.COM if ((hwset = pghw_set_lookup(type)) == NULL) { 12908906SEric.Saxe@Sun.COM /* 12918906SEric.Saxe@Sun.COM * Unable to find any instances of the specified type of 12928906SEric.Saxe@Sun.COM * power domain. 12938906SEric.Saxe@Sun.COM */ 12948906SEric.Saxe@Sun.COM return (-1); 12958906SEric.Saxe@Sun.COM } 12968408SEric.Saxe@Sun.COM /* 12978906SEric.Saxe@Sun.COM * Iterate over the power domains, setting the default dispatcher 12988906SEric.Saxe@Sun.COM * policy for performance optimization (load balancing). 12998408SEric.Saxe@Sun.COM */ 13008906SEric.Saxe@Sun.COM group_iter_init(&iter); 13018906SEric.Saxe@Sun.COM while ((pg = group_iterate(hwset, &iter)) != NULL) { 13028408SEric.Saxe@Sun.COM 13038408SEric.Saxe@Sun.COM /* 13048906SEric.Saxe@Sun.COM * If the power domain has an only child that implements 13058906SEric.Saxe@Sun.COM * policy other than load balancing, promote the child 13068906SEric.Saxe@Sun.COM * above the power domain to ensure it's policy dominates. 13078408SEric.Saxe@Sun.COM */ 13088969SEric.Saxe@Sun.COM if (pg->cmt_children != NULL && 13098969SEric.Saxe@Sun.COM GROUP_SIZE(pg->cmt_children) == 1) { 13108906SEric.Saxe@Sun.COM child = GROUP_ACCESS(pg->cmt_children, 0); 13118906SEric.Saxe@Sun.COM if ((child->cmt_policy & CMT_BALANCE) == 0) { 13129438SEric.Saxe@Sun.COM cmt_hier_promote(child, NULL); 13138906SEric.Saxe@Sun.COM } 13148906SEric.Saxe@Sun.COM } 13158906SEric.Saxe@Sun.COM pg->cmt_policy = CMT_BALANCE; 13168906SEric.Saxe@Sun.COM } 13178906SEric.Saxe@Sun.COM return (0); 13188906SEric.Saxe@Sun.COM } 13198906SEric.Saxe@Sun.COM 13208906SEric.Saxe@Sun.COM /* ARGSUSED */ 13218906SEric.Saxe@Sun.COM static void 13228906SEric.Saxe@Sun.COM cmt_ev_thread_swtch(pg_t *pg, cpu_t *cp, hrtime_t now, kthread_t *old, 13238906SEric.Saxe@Sun.COM kthread_t *new) 13248906SEric.Saxe@Sun.COM { 13258906SEric.Saxe@Sun.COM pg_cmt_t *cmt_pg = (pg_cmt_t *)pg; 13268906SEric.Saxe@Sun.COM 13278906SEric.Saxe@Sun.COM if (old == cp->cpu_idle_thread) { 13288906SEric.Saxe@Sun.COM atomic_add_32(&cmt_pg->cmt_utilization, 1); 13298906SEric.Saxe@Sun.COM } else if (new == cp->cpu_idle_thread) { 13308906SEric.Saxe@Sun.COM atomic_add_32(&cmt_pg->cmt_utilization, -1); 13318906SEric.Saxe@Sun.COM } 13328906SEric.Saxe@Sun.COM } 13338906SEric.Saxe@Sun.COM 13348906SEric.Saxe@Sun.COM /* 13358906SEric.Saxe@Sun.COM * Macro to test whether a thread is currently runnable on a CPU in a PG. 13368906SEric.Saxe@Sun.COM */ 13378906SEric.Saxe@Sun.COM #define THREAD_RUNNABLE_IN_PG(t, pg) \ 13388906SEric.Saxe@Sun.COM ((t)->t_state == TS_RUN && \ 13398906SEric.Saxe@Sun.COM (t)->t_disp_queue->disp_cpu && \ 13408906SEric.Saxe@Sun.COM bitset_in_set(&(pg)->cmt_cpus_actv_set, \ 13418906SEric.Saxe@Sun.COM (t)->t_disp_queue->disp_cpu->cpu_seqid)) 13428906SEric.Saxe@Sun.COM 13438906SEric.Saxe@Sun.COM static void 13448906SEric.Saxe@Sun.COM cmt_ev_thread_swtch_pwr(pg_t *pg, cpu_t *cp, hrtime_t now, kthread_t *old, 13458906SEric.Saxe@Sun.COM kthread_t *new) 13468906SEric.Saxe@Sun.COM { 13478906SEric.Saxe@Sun.COM pg_cmt_t *cmt = (pg_cmt_t *)pg; 13488906SEric.Saxe@Sun.COM cpupm_domain_t *dom; 13498906SEric.Saxe@Sun.COM uint32_t u; 13508906SEric.Saxe@Sun.COM 13518906SEric.Saxe@Sun.COM if (old == cp->cpu_idle_thread) { 13528906SEric.Saxe@Sun.COM ASSERT(new != cp->cpu_idle_thread); 13538906SEric.Saxe@Sun.COM u = atomic_add_32_nv(&cmt->cmt_utilization, 1); 13548906SEric.Saxe@Sun.COM if (u == 1) { 13558906SEric.Saxe@Sun.COM /* 13568906SEric.Saxe@Sun.COM * Notify the CPU power manager that the domain 13578906SEric.Saxe@Sun.COM * is non-idle. 13588906SEric.Saxe@Sun.COM */ 13598906SEric.Saxe@Sun.COM dom = (cpupm_domain_t *)cmt->cmt_pg.pghw_handle; 13608906SEric.Saxe@Sun.COM cpupm_utilization_event(cp, now, dom, 13618906SEric.Saxe@Sun.COM CPUPM_DOM_BUSY_FROM_IDLE); 13628906SEric.Saxe@Sun.COM } 13638906SEric.Saxe@Sun.COM } else if (new == cp->cpu_idle_thread) { 13648906SEric.Saxe@Sun.COM ASSERT(old != cp->cpu_idle_thread); 13658906SEric.Saxe@Sun.COM u = atomic_add_32_nv(&cmt->cmt_utilization, -1); 13668906SEric.Saxe@Sun.COM if (u == 0) { 13678906SEric.Saxe@Sun.COM /* 13688906SEric.Saxe@Sun.COM * The domain is idle, notify the CPU power 13698906SEric.Saxe@Sun.COM * manager. 13708906SEric.Saxe@Sun.COM * 13718906SEric.Saxe@Sun.COM * Avoid notifying if the thread is simply migrating 13728906SEric.Saxe@Sun.COM * between CPUs in the domain. 13738906SEric.Saxe@Sun.COM */ 13748906SEric.Saxe@Sun.COM if (!THREAD_RUNNABLE_IN_PG(old, cmt)) { 13758906SEric.Saxe@Sun.COM dom = (cpupm_domain_t *)cmt->cmt_pg.pghw_handle; 13768906SEric.Saxe@Sun.COM cpupm_utilization_event(cp, now, dom, 13778906SEric.Saxe@Sun.COM CPUPM_DOM_IDLE_FROM_BUSY); 13788906SEric.Saxe@Sun.COM } 13798906SEric.Saxe@Sun.COM } 13808906SEric.Saxe@Sun.COM } 13818906SEric.Saxe@Sun.COM } 13828906SEric.Saxe@Sun.COM 13838906SEric.Saxe@Sun.COM /* ARGSUSED */ 13848906SEric.Saxe@Sun.COM static void 13858906SEric.Saxe@Sun.COM cmt_ev_thread_remain_pwr(pg_t *pg, cpu_t *cp, kthread_t *t) 13868906SEric.Saxe@Sun.COM { 13878906SEric.Saxe@Sun.COM pg_cmt_t *cmt = (pg_cmt_t *)pg; 13888906SEric.Saxe@Sun.COM cpupm_domain_t *dom; 13898906SEric.Saxe@Sun.COM 13908906SEric.Saxe@Sun.COM dom = (cpupm_domain_t *)cmt->cmt_pg.pghw_handle; 13918906SEric.Saxe@Sun.COM cpupm_utilization_event(cp, (hrtime_t)0, dom, CPUPM_DOM_REMAIN_BUSY); 13928906SEric.Saxe@Sun.COM } 13938906SEric.Saxe@Sun.COM 13948906SEric.Saxe@Sun.COM /* 13958906SEric.Saxe@Sun.COM * Return the name of the CMT scheduling policy 13968906SEric.Saxe@Sun.COM * being implemented across this PG 13978906SEric.Saxe@Sun.COM */ 13988906SEric.Saxe@Sun.COM static char * 13998906SEric.Saxe@Sun.COM pg_cmt_policy_name(pg_t *pg) 14008906SEric.Saxe@Sun.COM { 14018906SEric.Saxe@Sun.COM pg_cmt_policy_t policy; 14028906SEric.Saxe@Sun.COM 14038906SEric.Saxe@Sun.COM policy = ((pg_cmt_t *)pg)->cmt_policy; 14048906SEric.Saxe@Sun.COM 14058906SEric.Saxe@Sun.COM if (policy & CMT_AFFINITY) { 14068906SEric.Saxe@Sun.COM if (policy & CMT_BALANCE) 14078906SEric.Saxe@Sun.COM return ("Load Balancing & Affinity"); 14088906SEric.Saxe@Sun.COM else if (policy & CMT_COALESCE) 14098906SEric.Saxe@Sun.COM return ("Load Coalescence & Affinity"); 14108906SEric.Saxe@Sun.COM else 14118906SEric.Saxe@Sun.COM return ("Affinity"); 14128906SEric.Saxe@Sun.COM } else { 14138906SEric.Saxe@Sun.COM if (policy & CMT_BALANCE) 14148906SEric.Saxe@Sun.COM return ("Load Balancing"); 14158906SEric.Saxe@Sun.COM else if (policy & CMT_COALESCE) 14168906SEric.Saxe@Sun.COM return ("Load Coalescence"); 14178906SEric.Saxe@Sun.COM else 14188906SEric.Saxe@Sun.COM return ("None"); 14198906SEric.Saxe@Sun.COM } 14208906SEric.Saxe@Sun.COM } 14218906SEric.Saxe@Sun.COM 14228906SEric.Saxe@Sun.COM /* 14238906SEric.Saxe@Sun.COM * Prune PG, and all other instances of PG's hardware sharing relationship 14249746SEric.Saxe@Sun.COM * from the CMT PG hierarchy. 14259438SEric.Saxe@Sun.COM * 14269438SEric.Saxe@Sun.COM * This routine operates on the CPU specific processor group data (for the CPUs 14279438SEric.Saxe@Sun.COM * in the PG being pruned), and may be invoked from a context where one CPU's 14289438SEric.Saxe@Sun.COM * PG data is under construction. In this case the argument "pgdata", if not 14299438SEric.Saxe@Sun.COM * NULL, is a reference to the CPU's under-construction PG data. 14308906SEric.Saxe@Sun.COM */ 14318906SEric.Saxe@Sun.COM static int 14329438SEric.Saxe@Sun.COM pg_cmt_prune(pg_cmt_t *pg_bad, pg_cmt_t **lineage, int *sz, cpu_pg_t *pgdata) 14338906SEric.Saxe@Sun.COM { 14348906SEric.Saxe@Sun.COM group_t *hwset, *children; 14358906SEric.Saxe@Sun.COM int i, j, r, size = *sz; 14368906SEric.Saxe@Sun.COM group_iter_t hw_iter, child_iter; 14378906SEric.Saxe@Sun.COM pg_cpu_itr_t cpu_iter; 14388906SEric.Saxe@Sun.COM pg_cmt_t *pg, *child; 14398906SEric.Saxe@Sun.COM cpu_t *cpu; 14408906SEric.Saxe@Sun.COM int cap_needed; 14418906SEric.Saxe@Sun.COM pghw_type_t hw; 14428906SEric.Saxe@Sun.COM 14438906SEric.Saxe@Sun.COM ASSERT(MUTEX_HELD(&cpu_lock)); 14448906SEric.Saxe@Sun.COM 14458906SEric.Saxe@Sun.COM hw = ((pghw_t *)pg_bad)->pghw_hw; 14468906SEric.Saxe@Sun.COM 14478906SEric.Saxe@Sun.COM if (hw == PGHW_POW_ACTIVE) { 14488906SEric.Saxe@Sun.COM cmn_err(CE_NOTE, "!Active CPUPM domain groups look suspect. " 14498906SEric.Saxe@Sun.COM "Event Based CPUPM Unavailable"); 14508906SEric.Saxe@Sun.COM } else if (hw == PGHW_POW_IDLE) { 14518906SEric.Saxe@Sun.COM cmn_err(CE_NOTE, "!Idle CPUPM domain groups look suspect. " 14528906SEric.Saxe@Sun.COM "Dispatcher assisted CPUPM disabled."); 14538906SEric.Saxe@Sun.COM } 14548906SEric.Saxe@Sun.COM 14558906SEric.Saxe@Sun.COM /* 14568906SEric.Saxe@Sun.COM * Find and eliminate the PG from the lineage. 14578906SEric.Saxe@Sun.COM */ 14588906SEric.Saxe@Sun.COM for (i = 0; i < size; i++) { 14598906SEric.Saxe@Sun.COM if (lineage[i] == pg_bad) { 14608906SEric.Saxe@Sun.COM for (j = i; j < size - 1; j++) 14618906SEric.Saxe@Sun.COM lineage[j] = lineage[j + 1]; 14628906SEric.Saxe@Sun.COM *sz = size - 1; 14638906SEric.Saxe@Sun.COM break; 14648906SEric.Saxe@Sun.COM } 14658906SEric.Saxe@Sun.COM } 14668906SEric.Saxe@Sun.COM 14678906SEric.Saxe@Sun.COM /* 14688906SEric.Saxe@Sun.COM * We'll prune all instances of the hardware sharing relationship 14698906SEric.Saxe@Sun.COM * represented by pg. But before we do that (and pause CPUs) we need 14708906SEric.Saxe@Sun.COM * to ensure the hierarchy's groups are properly sized. 14718906SEric.Saxe@Sun.COM */ 14728906SEric.Saxe@Sun.COM hwset = pghw_set_lookup(hw); 14738906SEric.Saxe@Sun.COM 14748906SEric.Saxe@Sun.COM /* 14759746SEric.Saxe@Sun.COM * Blacklist the hardware so future processor groups of this type won't 14769746SEric.Saxe@Sun.COM * participate in CMT thread placement. 14779746SEric.Saxe@Sun.COM * 14789746SEric.Saxe@Sun.COM * XXX 14799746SEric.Saxe@Sun.COM * For heterogeneous system configurations, this might be overkill. 14809746SEric.Saxe@Sun.COM * We may only need to blacklist the illegal PGs, and other instances 14819746SEric.Saxe@Sun.COM * of this hardware sharing relationship may be ok. 14828906SEric.Saxe@Sun.COM */ 14838906SEric.Saxe@Sun.COM cmt_hw_blacklisted[hw] = 1; 14848906SEric.Saxe@Sun.COM 14858906SEric.Saxe@Sun.COM /* 14868906SEric.Saxe@Sun.COM * For each of the PGs being pruned, ensure sufficient capacity in 14878906SEric.Saxe@Sun.COM * the siblings set for the PG's children 14888906SEric.Saxe@Sun.COM */ 14898906SEric.Saxe@Sun.COM group_iter_init(&hw_iter); 14908906SEric.Saxe@Sun.COM while ((pg = group_iterate(hwset, &hw_iter)) != NULL) { 14918906SEric.Saxe@Sun.COM /* 14928906SEric.Saxe@Sun.COM * PG is being pruned, but if it is bringing up more than 14938906SEric.Saxe@Sun.COM * one child, ask for more capacity in the siblings group. 14948906SEric.Saxe@Sun.COM */ 14958906SEric.Saxe@Sun.COM cap_needed = 0; 14968906SEric.Saxe@Sun.COM if (pg->cmt_children && 14978906SEric.Saxe@Sun.COM GROUP_SIZE(pg->cmt_children) > 1) { 14988906SEric.Saxe@Sun.COM cap_needed = GROUP_SIZE(pg->cmt_children) - 1; 14998906SEric.Saxe@Sun.COM 15008906SEric.Saxe@Sun.COM group_expand(pg->cmt_siblings, 15018906SEric.Saxe@Sun.COM GROUP_SIZE(pg->cmt_siblings) + cap_needed); 15028408SEric.Saxe@Sun.COM 15038408SEric.Saxe@Sun.COM /* 15048906SEric.Saxe@Sun.COM * If this is a top level group, also ensure the 15058906SEric.Saxe@Sun.COM * capacity in the root lgrp level CMT grouping. 15068408SEric.Saxe@Sun.COM */ 15078906SEric.Saxe@Sun.COM if (pg->cmt_parent == NULL && 15088906SEric.Saxe@Sun.COM pg->cmt_siblings != &cmt_root->cl_pgs) { 15098906SEric.Saxe@Sun.COM group_expand(&cmt_root->cl_pgs, 15108906SEric.Saxe@Sun.COM GROUP_SIZE(&cmt_root->cl_pgs) + cap_needed); 15119746SEric.Saxe@Sun.COM cmt_root->cl_npgs += cap_needed; 15128408SEric.Saxe@Sun.COM } 15138906SEric.Saxe@Sun.COM } 15148906SEric.Saxe@Sun.COM } 15158408SEric.Saxe@Sun.COM 15168906SEric.Saxe@Sun.COM /* 15178906SEric.Saxe@Sun.COM * We're operating on the PG hierarchy. Pause CPUs to ensure 15188906SEric.Saxe@Sun.COM * exclusivity with respect to the dispatcher. 15198906SEric.Saxe@Sun.COM */ 15208906SEric.Saxe@Sun.COM pause_cpus(NULL); 15218408SEric.Saxe@Sun.COM 15228906SEric.Saxe@Sun.COM /* 15238906SEric.Saxe@Sun.COM * Prune all PG instances of the hardware sharing relationship 15248906SEric.Saxe@Sun.COM * represented by pg. 15258906SEric.Saxe@Sun.COM */ 15268906SEric.Saxe@Sun.COM group_iter_init(&hw_iter); 15278906SEric.Saxe@Sun.COM while ((pg = group_iterate(hwset, &hw_iter)) != NULL) { 15288408SEric.Saxe@Sun.COM 15298408SEric.Saxe@Sun.COM /* 15308906SEric.Saxe@Sun.COM * Remove PG from it's group of siblings, if it's there. 15318906SEric.Saxe@Sun.COM */ 15328906SEric.Saxe@Sun.COM if (pg->cmt_siblings) { 15338906SEric.Saxe@Sun.COM (void) group_remove(pg->cmt_siblings, pg, GRP_NORESIZE); 15348906SEric.Saxe@Sun.COM } 15358906SEric.Saxe@Sun.COM if (pg->cmt_parent == NULL && 15368906SEric.Saxe@Sun.COM pg->cmt_siblings != &cmt_root->cl_pgs) { 15378906SEric.Saxe@Sun.COM (void) group_remove(&cmt_root->cl_pgs, pg, 15388906SEric.Saxe@Sun.COM GRP_NORESIZE); 15398906SEric.Saxe@Sun.COM } 15409746SEric.Saxe@Sun.COM 15419746SEric.Saxe@Sun.COM /* 15429746SEric.Saxe@Sun.COM * Indicate that no CMT policy will be implemented across 15439746SEric.Saxe@Sun.COM * this PG. 15449746SEric.Saxe@Sun.COM */ 15459746SEric.Saxe@Sun.COM pg->cmt_policy = CMT_NO_POLICY; 15469746SEric.Saxe@Sun.COM 15478906SEric.Saxe@Sun.COM /* 15489036SEric.Saxe@Sun.COM * Move PG's children from it's children set to it's parent's 15499036SEric.Saxe@Sun.COM * children set. Note that the parent's children set, and PG's 15509036SEric.Saxe@Sun.COM * siblings set are the same thing. 15519036SEric.Saxe@Sun.COM * 15529036SEric.Saxe@Sun.COM * Because we are iterating over the same group that we are 15539036SEric.Saxe@Sun.COM * operating on (removing the children), first add all of PG's 15549036SEric.Saxe@Sun.COM * children to the parent's children set, and once we are done 15559036SEric.Saxe@Sun.COM * iterating, empty PG's children set. 15568906SEric.Saxe@Sun.COM */ 15578906SEric.Saxe@Sun.COM if (pg->cmt_children != NULL) { 15588906SEric.Saxe@Sun.COM children = pg->cmt_children; 15598906SEric.Saxe@Sun.COM 15608906SEric.Saxe@Sun.COM group_iter_init(&child_iter); 15618906SEric.Saxe@Sun.COM while ((child = group_iterate(children, &child_iter)) 15628906SEric.Saxe@Sun.COM != NULL) { 15639036SEric.Saxe@Sun.COM if (pg->cmt_siblings != NULL) { 15648906SEric.Saxe@Sun.COM r = group_add(pg->cmt_siblings, child, 15658906SEric.Saxe@Sun.COM GRP_NORESIZE); 15668906SEric.Saxe@Sun.COM ASSERT(r == 0); 15679746SEric.Saxe@Sun.COM 15689746SEric.Saxe@Sun.COM if (pg->cmt_parent == NULL && 15699746SEric.Saxe@Sun.COM pg->cmt_siblings != 15709746SEric.Saxe@Sun.COM &cmt_root->cl_pgs) { 15719746SEric.Saxe@Sun.COM r = group_add(&cmt_root->cl_pgs, 15729746SEric.Saxe@Sun.COM child, GRP_NORESIZE); 15739746SEric.Saxe@Sun.COM ASSERT(r == 0); 15749746SEric.Saxe@Sun.COM } 15758906SEric.Saxe@Sun.COM } 15768906SEric.Saxe@Sun.COM } 15779036SEric.Saxe@Sun.COM group_empty(pg->cmt_children); 15788906SEric.Saxe@Sun.COM } 15798906SEric.Saxe@Sun.COM 15808906SEric.Saxe@Sun.COM /* 15818906SEric.Saxe@Sun.COM * Reset the callbacks to the defaults 15828906SEric.Saxe@Sun.COM */ 15838906SEric.Saxe@Sun.COM pg_callback_set_defaults((pg_t *)pg); 15848906SEric.Saxe@Sun.COM 15858906SEric.Saxe@Sun.COM /* 15868906SEric.Saxe@Sun.COM * Update all the CPU lineages in each of PG's CPUs 15878408SEric.Saxe@Sun.COM */ 15888906SEric.Saxe@Sun.COM PG_CPU_ITR_INIT(pg, cpu_iter); 15898906SEric.Saxe@Sun.COM while ((cpu = pg_cpu_next(&cpu_iter)) != NULL) { 15908906SEric.Saxe@Sun.COM pg_cmt_t *cpu_pg; 15918906SEric.Saxe@Sun.COM group_iter_t liter; /* Iterator for the lineage */ 15929438SEric.Saxe@Sun.COM cpu_pg_t *cpd; /* CPU's PG data */ 15939438SEric.Saxe@Sun.COM 15949438SEric.Saxe@Sun.COM /* 15959438SEric.Saxe@Sun.COM * The CPU's lineage is under construction still 15969438SEric.Saxe@Sun.COM * references the bootstrap CPU PG data structure. 15979438SEric.Saxe@Sun.COM */ 15989438SEric.Saxe@Sun.COM if (pg_cpu_is_bootstrapped(cpu)) 15999438SEric.Saxe@Sun.COM cpd = pgdata; 16009438SEric.Saxe@Sun.COM else 16019438SEric.Saxe@Sun.COM cpd = cpu->cpu_pg; 16028906SEric.Saxe@Sun.COM 16038906SEric.Saxe@Sun.COM /* 16048906SEric.Saxe@Sun.COM * Iterate over the CPU's PGs updating the children 16058906SEric.Saxe@Sun.COM * of the PG being promoted, since they have a new 16068906SEric.Saxe@Sun.COM * parent and siblings set. 16078906SEric.Saxe@Sun.COM */ 16088906SEric.Saxe@Sun.COM group_iter_init(&liter); 16099438SEric.Saxe@Sun.COM while ((cpu_pg = group_iterate(&cpd->pgs, 16109438SEric.Saxe@Sun.COM &liter)) != NULL) { 16118906SEric.Saxe@Sun.COM if (cpu_pg->cmt_parent == pg) { 16128906SEric.Saxe@Sun.COM cpu_pg->cmt_parent = pg->cmt_parent; 16138906SEric.Saxe@Sun.COM cpu_pg->cmt_siblings = pg->cmt_siblings; 16148906SEric.Saxe@Sun.COM } 16158906SEric.Saxe@Sun.COM } 16168906SEric.Saxe@Sun.COM 16178906SEric.Saxe@Sun.COM /* 16188906SEric.Saxe@Sun.COM * Update the CPU's lineages 16199746SEric.Saxe@Sun.COM * 16209746SEric.Saxe@Sun.COM * Remove the PG from the CPU's group used for CMT 16219746SEric.Saxe@Sun.COM * scheduling. 16228906SEric.Saxe@Sun.COM */ 16239438SEric.Saxe@Sun.COM (void) group_remove(&cpd->cmt_pgs, pg, GRP_NORESIZE); 16248408SEric.Saxe@Sun.COM } 16258906SEric.Saxe@Sun.COM } 16268906SEric.Saxe@Sun.COM start_cpus(); 16278906SEric.Saxe@Sun.COM return (0); 16288906SEric.Saxe@Sun.COM } 16298906SEric.Saxe@Sun.COM 16308906SEric.Saxe@Sun.COM /* 16318906SEric.Saxe@Sun.COM * Disable CMT scheduling 16328906SEric.Saxe@Sun.COM */ 16338906SEric.Saxe@Sun.COM static void 16348906SEric.Saxe@Sun.COM pg_cmt_disable(void) 16358906SEric.Saxe@Sun.COM { 16369438SEric.Saxe@Sun.COM cpu_t *cpu; 16379438SEric.Saxe@Sun.COM 16389438SEric.Saxe@Sun.COM ASSERT(MUTEX_HELD(&cpu_lock)); 16398906SEric.Saxe@Sun.COM 16408906SEric.Saxe@Sun.COM pause_cpus(NULL); 16418906SEric.Saxe@Sun.COM cpu = cpu_list; 16428906SEric.Saxe@Sun.COM 16438906SEric.Saxe@Sun.COM do { 16448906SEric.Saxe@Sun.COM if (cpu->cpu_pg) 16458906SEric.Saxe@Sun.COM group_empty(&cpu->cpu_pg->cmt_pgs); 16468906SEric.Saxe@Sun.COM } while ((cpu = cpu->cpu_next) != cpu_list); 16478906SEric.Saxe@Sun.COM 16488906SEric.Saxe@Sun.COM cmt_sched_disabled = 1; 16498906SEric.Saxe@Sun.COM start_cpus(); 16508906SEric.Saxe@Sun.COM cmn_err(CE_NOTE, "!CMT thread placement optimizations unavailable"); 16518906SEric.Saxe@Sun.COM } 16528408SEric.Saxe@Sun.COM 16539036SEric.Saxe@Sun.COM /* 16549036SEric.Saxe@Sun.COM * CMT lineage validation 16559036SEric.Saxe@Sun.COM * 16569036SEric.Saxe@Sun.COM * This routine is invoked by pg_cmt_cpu_init() to validate the integrity 16579036SEric.Saxe@Sun.COM * of the PGs in a CPU's lineage. This is necessary because it's possible that 16589036SEric.Saxe@Sun.COM * some groupings (power domain groupings in particular) may be defined by 16599036SEric.Saxe@Sun.COM * sources that are buggy (e.g. BIOS bugs). In such cases, it may not be 16609036SEric.Saxe@Sun.COM * possible to integrate those groupings into the CMT PG hierarchy, if doing 16619036SEric.Saxe@Sun.COM * so would violate the subset invariant of the hierarchy, which says that 16629036SEric.Saxe@Sun.COM * a PG must be subset of its parent (if it has one). 16639036SEric.Saxe@Sun.COM * 16649036SEric.Saxe@Sun.COM * pg_cmt_lineage_validate()'s purpose is to detect grouping definitions that 16659036SEric.Saxe@Sun.COM * would result in a violation of this invariant. If a violation is found, 16669036SEric.Saxe@Sun.COM * and the PG is of a grouping type who's definition is known to originate from 16679036SEric.Saxe@Sun.COM * suspect sources (BIOS), then pg_cmt_prune() will be invoked to prune the 16689036SEric.Saxe@Sun.COM * PG (and all other instances PG's sharing relationship type) from the 16699036SEric.Saxe@Sun.COM * hierarchy. Further, future instances of that sharing relationship type won't 16709036SEric.Saxe@Sun.COM * be instantiated. If the grouping definition doesn't originate from suspect 16719036SEric.Saxe@Sun.COM * sources, then pg_cmt_disable() will be invoked to log an error, and disable 16729036SEric.Saxe@Sun.COM * CMT scheduling altogether. 16739036SEric.Saxe@Sun.COM * 16749036SEric.Saxe@Sun.COM * This routine is invoked after the CPU has been added to the PGs in which 16759036SEric.Saxe@Sun.COM * it belongs, but before those PGs have been added to (or had their place 16769036SEric.Saxe@Sun.COM * adjusted in) the CMT PG hierarchy. 16779036SEric.Saxe@Sun.COM * 16789036SEric.Saxe@Sun.COM * The first argument is the CPUs PG lineage (essentially an array of PGs in 16799036SEric.Saxe@Sun.COM * which the CPU belongs) that has already been sorted in ascending order 16809036SEric.Saxe@Sun.COM * by CPU count. Some of the PGs in the CPUs lineage may already have other 16819036SEric.Saxe@Sun.COM * CPUs in them, and have already been integrated into the CMT hierarchy. 16829036SEric.Saxe@Sun.COM * 16839036SEric.Saxe@Sun.COM * The addition of this new CPU to these pre-existing PGs means that those 16849036SEric.Saxe@Sun.COM * PGs may need to be promoted up in the hierarchy to satisfy the subset 16859036SEric.Saxe@Sun.COM * invariant. In additon to testing the subset invariant for the lineage, 16869036SEric.Saxe@Sun.COM * this routine also verifies that the addition of the new CPU to the 16879036SEric.Saxe@Sun.COM * existing PGs wouldn't cause the subset invariant to be violated in 16889036SEric.Saxe@Sun.COM * the exiting lineages. 16899036SEric.Saxe@Sun.COM * 16909036SEric.Saxe@Sun.COM * This routine will normally return one of the following: 16919036SEric.Saxe@Sun.COM * CMT_LINEAGE_VALID - There were no problems detected with the lineage. 16929036SEric.Saxe@Sun.COM * CMT_LINEAGE_REPAIRED - Problems were detected, but repaired via pruning. 16939036SEric.Saxe@Sun.COM * 16949036SEric.Saxe@Sun.COM * Otherwise, this routine will return a value indicating which error it 16959036SEric.Saxe@Sun.COM * was unable to recover from (and set cmt_lineage_status along the way). 16969438SEric.Saxe@Sun.COM * 16979438SEric.Saxe@Sun.COM * 16989438SEric.Saxe@Sun.COM * This routine operates on the CPU specific processor group data (for the CPU 16999438SEric.Saxe@Sun.COM * whose lineage is being validated), which is under-construction. 17009438SEric.Saxe@Sun.COM * "pgdata" is a reference to the CPU's under-construction PG data. 17019438SEric.Saxe@Sun.COM * This routine must be careful to operate only on "pgdata", and not cp->cpu_pg. 17029036SEric.Saxe@Sun.COM */ 17039036SEric.Saxe@Sun.COM static cmt_lineage_validation_t 17049438SEric.Saxe@Sun.COM pg_cmt_lineage_validate(pg_cmt_t **lineage, int *sz, cpu_pg_t *pgdata) 17058906SEric.Saxe@Sun.COM { 17069036SEric.Saxe@Sun.COM int i, j, size; 17079036SEric.Saxe@Sun.COM pg_cmt_t *pg, *pg_next, *pg_bad, *pg_tmp; 17088906SEric.Saxe@Sun.COM cpu_t *cp; 17098906SEric.Saxe@Sun.COM pg_cpu_itr_t cpu_iter; 17109036SEric.Saxe@Sun.COM lgrp_handle_t lgrp; 17118906SEric.Saxe@Sun.COM 17128906SEric.Saxe@Sun.COM ASSERT(MUTEX_HELD(&cpu_lock)); 17138906SEric.Saxe@Sun.COM 17148906SEric.Saxe@Sun.COM revalidate: 17158906SEric.Saxe@Sun.COM size = *sz; 17168906SEric.Saxe@Sun.COM pg_bad = NULL; 17179036SEric.Saxe@Sun.COM lgrp = LGRP_NULL_HANDLE; 17189036SEric.Saxe@Sun.COM for (i = 0; i < size; i++) { 17198906SEric.Saxe@Sun.COM 17208906SEric.Saxe@Sun.COM pg = lineage[i]; 17219036SEric.Saxe@Sun.COM if (i < size - 1) 17229036SEric.Saxe@Sun.COM pg_next = lineage[i + 1]; 17239036SEric.Saxe@Sun.COM else 17249036SEric.Saxe@Sun.COM pg_next = NULL; 17258408SEric.Saxe@Sun.COM 17268906SEric.Saxe@Sun.COM /* 17278906SEric.Saxe@Sun.COM * We assume that the lineage has already been sorted 17288906SEric.Saxe@Sun.COM * by the number of CPUs. In fact, we depend on it. 17298906SEric.Saxe@Sun.COM */ 17309036SEric.Saxe@Sun.COM ASSERT(pg_next == NULL || 17319036SEric.Saxe@Sun.COM (PG_NUM_CPUS((pg_t *)pg) <= PG_NUM_CPUS((pg_t *)pg_next))); 17328906SEric.Saxe@Sun.COM 17338906SEric.Saxe@Sun.COM /* 17349036SEric.Saxe@Sun.COM * Check to make sure that the existing parent of PG (if any) 17359036SEric.Saxe@Sun.COM * is either in the PG's lineage, or the PG has more CPUs than 17369036SEric.Saxe@Sun.COM * its existing parent and can and should be promoted above its 17379036SEric.Saxe@Sun.COM * parent. 17389036SEric.Saxe@Sun.COM * 17399036SEric.Saxe@Sun.COM * Since the PG topology is in the middle of being changed, we 17409036SEric.Saxe@Sun.COM * need to check whether the PG's existing parent (if any) is 17419036SEric.Saxe@Sun.COM * part of its lineage (and therefore should contain the new 17429036SEric.Saxe@Sun.COM * CPU). If not, it means that the addition of the new CPU 17439036SEric.Saxe@Sun.COM * should have made this PG have more CPUs than its parent, and 17449036SEric.Saxe@Sun.COM * this PG should be promoted to be above its existing parent 17459036SEric.Saxe@Sun.COM * now. We need to verify all of this to defend against a buggy 17469036SEric.Saxe@Sun.COM * BIOS giving bad power domain CPU groupings. Sigh. 17479036SEric.Saxe@Sun.COM */ 17489036SEric.Saxe@Sun.COM if (pg->cmt_parent) { 17499036SEric.Saxe@Sun.COM /* 17509036SEric.Saxe@Sun.COM * Determine if cmt_parent is in this lineage 17519036SEric.Saxe@Sun.COM */ 17529036SEric.Saxe@Sun.COM for (j = 0; j < size; j++) { 17539036SEric.Saxe@Sun.COM pg_tmp = lineage[j]; 17549036SEric.Saxe@Sun.COM if (pg_tmp == pg->cmt_parent) 17559036SEric.Saxe@Sun.COM break; 17569036SEric.Saxe@Sun.COM } 17579036SEric.Saxe@Sun.COM if (pg_tmp != pg->cmt_parent) { 17589036SEric.Saxe@Sun.COM /* 17599036SEric.Saxe@Sun.COM * cmt_parent is not in the lineage, verify 17609036SEric.Saxe@Sun.COM * it is a proper subset of PG. 17619036SEric.Saxe@Sun.COM */ 17629036SEric.Saxe@Sun.COM if (PG_NUM_CPUS((pg_t *)pg->cmt_parent) >= 17639036SEric.Saxe@Sun.COM PG_NUM_CPUS((pg_t *)pg)) { 17649036SEric.Saxe@Sun.COM /* 17659036SEric.Saxe@Sun.COM * Not a proper subset if pg has less 17669036SEric.Saxe@Sun.COM * CPUs than cmt_parent... 17679036SEric.Saxe@Sun.COM */ 17689036SEric.Saxe@Sun.COM cmt_lineage_status = 17699036SEric.Saxe@Sun.COM CMT_LINEAGE_NON_PROMOTABLE; 17709036SEric.Saxe@Sun.COM goto handle_error; 17719036SEric.Saxe@Sun.COM } 17729036SEric.Saxe@Sun.COM } 17739036SEric.Saxe@Sun.COM } 17749036SEric.Saxe@Sun.COM 17759036SEric.Saxe@Sun.COM /* 17769036SEric.Saxe@Sun.COM * Walk each of the CPUs in the PGs group and perform 17779036SEric.Saxe@Sun.COM * consistency checks along the way. 17788906SEric.Saxe@Sun.COM */ 17798906SEric.Saxe@Sun.COM PG_CPU_ITR_INIT((pg_t *)pg, cpu_iter); 17808906SEric.Saxe@Sun.COM while ((cp = pg_cpu_next(&cpu_iter)) != NULL) { 17819036SEric.Saxe@Sun.COM /* 17829036SEric.Saxe@Sun.COM * Verify that there aren't any CPUs contained in PG 17839036SEric.Saxe@Sun.COM * that the next PG in the lineage (which is larger 17849036SEric.Saxe@Sun.COM * or same size) doesn't also contain. 17859036SEric.Saxe@Sun.COM */ 17869036SEric.Saxe@Sun.COM if (pg_next != NULL && 17879036SEric.Saxe@Sun.COM pg_cpu_find((pg_t *)pg_next, cp) == B_FALSE) { 17888906SEric.Saxe@Sun.COM cmt_lineage_status = CMT_LINEAGE_NON_CONCENTRIC; 17898906SEric.Saxe@Sun.COM goto handle_error; 17908906SEric.Saxe@Sun.COM } 17919036SEric.Saxe@Sun.COM 17929036SEric.Saxe@Sun.COM /* 17939036SEric.Saxe@Sun.COM * Verify that all the CPUs in the PG are in the same 17949036SEric.Saxe@Sun.COM * lgroup. 17959036SEric.Saxe@Sun.COM */ 17969036SEric.Saxe@Sun.COM if (lgrp == LGRP_NULL_HANDLE) { 17979036SEric.Saxe@Sun.COM lgrp = lgrp_plat_cpu_to_hand(cp->cpu_id); 17989036SEric.Saxe@Sun.COM } else if (lgrp_plat_cpu_to_hand(cp->cpu_id) != lgrp) { 17999036SEric.Saxe@Sun.COM cmt_lineage_status = CMT_LINEAGE_PG_SPANS_LGRPS; 18009036SEric.Saxe@Sun.COM goto handle_error; 18019036SEric.Saxe@Sun.COM } 18028906SEric.Saxe@Sun.COM } 18038408SEric.Saxe@Sun.COM } 18048408SEric.Saxe@Sun.COM 18058906SEric.Saxe@Sun.COM handle_error: 18069036SEric.Saxe@Sun.COM /* 18079036SEric.Saxe@Sun.COM * Some of these validation errors can result when the CPU grouping 18089036SEric.Saxe@Sun.COM * information is derived from buggy sources (for example, incorrect 18099036SEric.Saxe@Sun.COM * ACPI tables on x86 systems). 18109036SEric.Saxe@Sun.COM * 18119036SEric.Saxe@Sun.COM * We'll try to recover in such cases by pruning out the illegal 18129036SEric.Saxe@Sun.COM * groupings from the PG hierarchy, which means that we won't optimize 18139036SEric.Saxe@Sun.COM * for those levels, but we will for the remaining ones. 18149036SEric.Saxe@Sun.COM */ 18158906SEric.Saxe@Sun.COM switch (cmt_lineage_status) { 18168906SEric.Saxe@Sun.COM case CMT_LINEAGE_VALID: 18178906SEric.Saxe@Sun.COM case CMT_LINEAGE_REPAIRED: 18188906SEric.Saxe@Sun.COM break; 18199036SEric.Saxe@Sun.COM case CMT_LINEAGE_PG_SPANS_LGRPS: 18209036SEric.Saxe@Sun.COM /* 18219036SEric.Saxe@Sun.COM * We've detected a PG whose CPUs span lgroups. 18229036SEric.Saxe@Sun.COM * 18239036SEric.Saxe@Sun.COM * This isn't supported, as the dispatcher isn't allowed to 18249036SEric.Saxe@Sun.COM * to do CMT thread placement across lgroups, as this would 18259036SEric.Saxe@Sun.COM * conflict with policies implementing MPO thread affinity. 18269036SEric.Saxe@Sun.COM * 18279746SEric.Saxe@Sun.COM * If the PG is of a sharing relationship type known to 18289746SEric.Saxe@Sun.COM * legitimately span lgroups, specify that no CMT thread 18299746SEric.Saxe@Sun.COM * placement policy should be implemented, and prune the PG 18309746SEric.Saxe@Sun.COM * from the existing CMT PG hierarchy. 18319746SEric.Saxe@Sun.COM * 18329746SEric.Saxe@Sun.COM * Otherwise, fall though to the case below for handling. 18339036SEric.Saxe@Sun.COM */ 18349746SEric.Saxe@Sun.COM if (((pghw_t *)pg)->pghw_hw == PGHW_CHIP) { 18359746SEric.Saxe@Sun.COM if (pg_cmt_prune(pg, lineage, sz, pgdata) == 0) { 18369746SEric.Saxe@Sun.COM cmt_lineage_status = CMT_LINEAGE_REPAIRED; 18379746SEric.Saxe@Sun.COM goto revalidate; 18389746SEric.Saxe@Sun.COM } 18399746SEric.Saxe@Sun.COM } 18409746SEric.Saxe@Sun.COM /*LINTED*/ 18419036SEric.Saxe@Sun.COM case CMT_LINEAGE_NON_PROMOTABLE: 18429036SEric.Saxe@Sun.COM /* 18439036SEric.Saxe@Sun.COM * We've detected a PG that already exists in another CPU's 18449036SEric.Saxe@Sun.COM * lineage that cannot cannot legally be promoted into place 18459036SEric.Saxe@Sun.COM * without breaking the invariants of the hierarchy. 18469036SEric.Saxe@Sun.COM */ 18479036SEric.Saxe@Sun.COM if (PG_CMT_HW_SUSPECT(((pghw_t *)pg)->pghw_hw)) { 18489438SEric.Saxe@Sun.COM if (pg_cmt_prune(pg, lineage, sz, pgdata) == 0) { 18499036SEric.Saxe@Sun.COM cmt_lineage_status = CMT_LINEAGE_REPAIRED; 18509036SEric.Saxe@Sun.COM goto revalidate; 18519036SEric.Saxe@Sun.COM } 18529036SEric.Saxe@Sun.COM } 18539036SEric.Saxe@Sun.COM /* 18549036SEric.Saxe@Sun.COM * Something went wrong trying to prune out the bad level. 18559036SEric.Saxe@Sun.COM * Disable CMT scheduling altogether. 18569036SEric.Saxe@Sun.COM */ 18579036SEric.Saxe@Sun.COM pg_cmt_disable(); 18589036SEric.Saxe@Sun.COM break; 18598906SEric.Saxe@Sun.COM case CMT_LINEAGE_NON_CONCENTRIC: 18608408SEric.Saxe@Sun.COM /* 18619036SEric.Saxe@Sun.COM * We've detected a non-concentric PG lineage, which means that 18629036SEric.Saxe@Sun.COM * there's a PG in the lineage that has CPUs that the next PG 18639036SEric.Saxe@Sun.COM * over in the lineage (which is the same size or larger) 18649036SEric.Saxe@Sun.COM * doesn't have. 18658906SEric.Saxe@Sun.COM * 18669036SEric.Saxe@Sun.COM * In this case, we examine the two PGs to see if either 18679036SEric.Saxe@Sun.COM * grouping is defined by potentially buggy sources. 18688906SEric.Saxe@Sun.COM * 18698906SEric.Saxe@Sun.COM * If one has less CPUs than the other, and contains CPUs 18708906SEric.Saxe@Sun.COM * not found in the parent, and it is an untrusted enumeration, 18718906SEric.Saxe@Sun.COM * then prune it. If both have the same number of CPUs, then 18728906SEric.Saxe@Sun.COM * prune the one that is untrusted. 18738906SEric.Saxe@Sun.COM * 18748906SEric.Saxe@Sun.COM * This process repeats until we have a concentric lineage, 18758906SEric.Saxe@Sun.COM * or we would have to prune out level derived from what we 18768906SEric.Saxe@Sun.COM * thought was a reliable source, in which case CMT scheduling 18779036SEric.Saxe@Sun.COM * is disabled altogether. 18788408SEric.Saxe@Sun.COM */ 18799036SEric.Saxe@Sun.COM if ((PG_NUM_CPUS((pg_t *)pg) < PG_NUM_CPUS((pg_t *)pg_next)) && 18808906SEric.Saxe@Sun.COM (PG_CMT_HW_SUSPECT(((pghw_t *)pg)->pghw_hw))) { 18818906SEric.Saxe@Sun.COM pg_bad = pg; 18828906SEric.Saxe@Sun.COM } else if (PG_NUM_CPUS((pg_t *)pg) == 18839036SEric.Saxe@Sun.COM PG_NUM_CPUS((pg_t *)pg_next)) { 18849036SEric.Saxe@Sun.COM if (PG_CMT_HW_SUSPECT(((pghw_t *)pg_next)->pghw_hw)) { 18859036SEric.Saxe@Sun.COM pg_bad = pg_next; 18868906SEric.Saxe@Sun.COM } else if (PG_CMT_HW_SUSPECT(((pghw_t *)pg)->pghw_hw)) { 18878906SEric.Saxe@Sun.COM pg_bad = pg; 18888906SEric.Saxe@Sun.COM } 18898906SEric.Saxe@Sun.COM } 18908906SEric.Saxe@Sun.COM if (pg_bad) { 18919438SEric.Saxe@Sun.COM if (pg_cmt_prune(pg_bad, lineage, sz, pgdata) == 0) { 18928906SEric.Saxe@Sun.COM cmt_lineage_status = CMT_LINEAGE_REPAIRED; 18938906SEric.Saxe@Sun.COM goto revalidate; 18948408SEric.Saxe@Sun.COM } 18958906SEric.Saxe@Sun.COM } 18969036SEric.Saxe@Sun.COM /* 18979036SEric.Saxe@Sun.COM * Something went wrong trying to identify and/or prune out 18989036SEric.Saxe@Sun.COM * the bad level. Disable CMT scheduling altogether. 18999036SEric.Saxe@Sun.COM */ 19009036SEric.Saxe@Sun.COM pg_cmt_disable(); 19019036SEric.Saxe@Sun.COM break; 19028906SEric.Saxe@Sun.COM default: 19038906SEric.Saxe@Sun.COM /* 19049036SEric.Saxe@Sun.COM * If we're here, we've encountered a validation error for 19059036SEric.Saxe@Sun.COM * which we don't know how to recover. In this case, disable 19069036SEric.Saxe@Sun.COM * CMT scheduling altogether. 19078906SEric.Saxe@Sun.COM */ 19089036SEric.Saxe@Sun.COM cmt_lineage_status = CMT_LINEAGE_UNRECOVERABLE; 19098906SEric.Saxe@Sun.COM pg_cmt_disable(); 19108408SEric.Saxe@Sun.COM } 19119036SEric.Saxe@Sun.COM return (cmt_lineage_status); 19128408SEric.Saxe@Sun.COM } 1913