xref: /onnv-gate/usr/src/grub/grub-0.97/netboot/rtl8139.c (revision 8044:b3af80bbf173)
1*8044SWilliam.Kucharski@Sun.COM /* rtl8139.c - etherboot driver for the Realtek 8139 chipset
2*8044SWilliam.Kucharski@Sun.COM 
3*8044SWilliam.Kucharski@Sun.COM   ported from the linux driver written by Donald Becker
4*8044SWilliam.Kucharski@Sun.COM   by Rainer Bawidamann (Rainer.Bawidamann@informatik.uni-ulm.de) 1999
5*8044SWilliam.Kucharski@Sun.COM 
6*8044SWilliam.Kucharski@Sun.COM   This software may be used and distributed according to the terms
7*8044SWilliam.Kucharski@Sun.COM   of the GNU Public License, incorporated herein by reference.
8*8044SWilliam.Kucharski@Sun.COM 
9*8044SWilliam.Kucharski@Sun.COM   changes to the original driver:
10*8044SWilliam.Kucharski@Sun.COM   - removed support for interrupts, switching to polling mode (yuck!)
11*8044SWilliam.Kucharski@Sun.COM   - removed support for the 8129 chip (external MII)
12*8044SWilliam.Kucharski@Sun.COM 
13*8044SWilliam.Kucharski@Sun.COM */
14*8044SWilliam.Kucharski@Sun.COM 
15*8044SWilliam.Kucharski@Sun.COM /*********************************************************************/
16*8044SWilliam.Kucharski@Sun.COM /* Revision History                                                  */
17*8044SWilliam.Kucharski@Sun.COM /*********************************************************************/
18*8044SWilliam.Kucharski@Sun.COM 
19*8044SWilliam.Kucharski@Sun.COM /*
20*8044SWilliam.Kucharski@Sun.COM   28 Dec 2002	ken_yap@users.sourceforge.net (Ken Yap)
21*8044SWilliam.Kucharski@Sun.COM      Put in virt_to_bus calls to allow Etherboot relocation.
22*8044SWilliam.Kucharski@Sun.COM 
23*8044SWilliam.Kucharski@Sun.COM   06 Apr 2001	ken_yap@users.sourceforge.net (Ken Yap)
24*8044SWilliam.Kucharski@Sun.COM      Following email from Hyun-Joon Cha, added a disable routine, otherwise
25*8044SWilliam.Kucharski@Sun.COM      NIC remains live and can crash the kernel later.
26*8044SWilliam.Kucharski@Sun.COM 
27*8044SWilliam.Kucharski@Sun.COM   4 Feb 2000	espenlaub@informatik.uni-ulm.de (Klaus Espenlaub)
28*8044SWilliam.Kucharski@Sun.COM      Shuffled things around, removed the leftovers from the 8129 support
29*8044SWilliam.Kucharski@Sun.COM      that was in the Linux driver and added a bit more 8139 definitions.
30*8044SWilliam.Kucharski@Sun.COM      Moved the 8K receive buffer to a fixed, available address outside the
31*8044SWilliam.Kucharski@Sun.COM      0x98000-0x9ffff range.  This is a bit of a hack, but currently the only
32*8044SWilliam.Kucharski@Sun.COM      way to make room for the Etherboot features that need substantial amounts
33*8044SWilliam.Kucharski@Sun.COM      of code like the ANSI console support.  Currently the buffer is just below
34*8044SWilliam.Kucharski@Sun.COM      0x10000, so this even conforms to the tagged boot image specification,
35*8044SWilliam.Kucharski@Sun.COM      which reserves the ranges 0x00000-0x10000 and 0x98000-0xA0000.  My
36*8044SWilliam.Kucharski@Sun.COM      interpretation of this "reserved" is that Etherboot may do whatever it
37*8044SWilliam.Kucharski@Sun.COM      likes, as long as its environment is kept intact (like the BIOS
38*8044SWilliam.Kucharski@Sun.COM      variables).  Hopefully fixed rtl_poll() once and for all.  The symptoms
39*8044SWilliam.Kucharski@Sun.COM      were that if Etherboot was left at the boot menu for several minutes, the
40*8044SWilliam.Kucharski@Sun.COM      first eth_poll failed.  Seems like I am the only person who does this.
41*8044SWilliam.Kucharski@Sun.COM      First of all I fixed the debugging code and then set out for a long bug
42*8044SWilliam.Kucharski@Sun.COM      hunting session.  It took me about a week full time work - poking around
43*8044SWilliam.Kucharski@Sun.COM      various places in the driver, reading Don Becker's and Jeff Garzik's Linux
44*8044SWilliam.Kucharski@Sun.COM      driver and even the FreeBSD driver (what a piece of crap!) - and
45*8044SWilliam.Kucharski@Sun.COM      eventually spotted the nasty thing: the transmit routine was acknowledging
46*8044SWilliam.Kucharski@Sun.COM      each and every interrupt pending, including the RxOverrun and RxFIFIOver
47*8044SWilliam.Kucharski@Sun.COM      interrupts.  This confused the RTL8139 thoroughly.  It destroyed the
48*8044SWilliam.Kucharski@Sun.COM      Rx ring contents by dumping the 2K FIFO contents right where we wanted to
49*8044SWilliam.Kucharski@Sun.COM      get the next packet.  Oh well, what fun.
50*8044SWilliam.Kucharski@Sun.COM 
51*8044SWilliam.Kucharski@Sun.COM   18 Jan 2000   mdc@thinguin.org (Marty Connor)
52*8044SWilliam.Kucharski@Sun.COM      Drastically simplified error handling.  Basically, if any error
53*8044SWilliam.Kucharski@Sun.COM      in transmission or reception occurs, the card is reset.
54*8044SWilliam.Kucharski@Sun.COM      Also, pointed all transmit descriptors to the same buffer to
55*8044SWilliam.Kucharski@Sun.COM      save buffer space.  This should decrease driver size and avoid
56*8044SWilliam.Kucharski@Sun.COM      corruption because of exceeding 32K during runtime.
57*8044SWilliam.Kucharski@Sun.COM 
58*8044SWilliam.Kucharski@Sun.COM   28 Jul 1999   (Matthias Meixner - meixner@rbg.informatik.tu-darmstadt.de)
59*8044SWilliam.Kucharski@Sun.COM      rtl_poll was quite broken: it used the RxOK interrupt flag instead
60*8044SWilliam.Kucharski@Sun.COM      of the RxBufferEmpty flag which often resulted in very bad
61*8044SWilliam.Kucharski@Sun.COM      transmission performace - below 1kBytes/s.
62*8044SWilliam.Kucharski@Sun.COM 
63*8044SWilliam.Kucharski@Sun.COM */
64*8044SWilliam.Kucharski@Sun.COM 
65*8044SWilliam.Kucharski@Sun.COM #include "etherboot.h"
66*8044SWilliam.Kucharski@Sun.COM #include "nic.h"
67*8044SWilliam.Kucharski@Sun.COM #include "pci.h"
68*8044SWilliam.Kucharski@Sun.COM #include "timer.h"
69*8044SWilliam.Kucharski@Sun.COM 
70*8044SWilliam.Kucharski@Sun.COM #define RTL_TIMEOUT (1*TICKS_PER_SEC)
71*8044SWilliam.Kucharski@Sun.COM 
72*8044SWilliam.Kucharski@Sun.COM /* PCI Tuning Parameters
73*8044SWilliam.Kucharski@Sun.COM    Threshold is bytes transferred to chip before transmission starts. */
74*8044SWilliam.Kucharski@Sun.COM #define TX_FIFO_THRESH 256      /* In bytes, rounded down to 32 byte units. */
75*8044SWilliam.Kucharski@Sun.COM #define RX_FIFO_THRESH  4       /* Rx buffer level before first PCI xfer.  */
76*8044SWilliam.Kucharski@Sun.COM #define RX_DMA_BURST    4       /* Maximum PCI burst, '4' is 256 bytes */
77*8044SWilliam.Kucharski@Sun.COM #define TX_DMA_BURST    4       /* Calculate as 16<<val. */
78*8044SWilliam.Kucharski@Sun.COM #define NUM_TX_DESC     4       /* Number of Tx descriptor registers. */
79*8044SWilliam.Kucharski@Sun.COM #define TX_BUF_SIZE	ETH_FRAME_LEN	/* FCS is added by the chip */
80*8044SWilliam.Kucharski@Sun.COM #define RX_BUF_LEN_IDX 0	/* 0, 1, 2 is allowed - 8,16,32K rx buffer */
81*8044SWilliam.Kucharski@Sun.COM #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
82*8044SWilliam.Kucharski@Sun.COM 
83*8044SWilliam.Kucharski@Sun.COM #undef DEBUG_TX
84*8044SWilliam.Kucharski@Sun.COM #undef DEBUG_RX
85*8044SWilliam.Kucharski@Sun.COM 
86*8044SWilliam.Kucharski@Sun.COM /* Symbolic offsets to registers. */
87*8044SWilliam.Kucharski@Sun.COM enum RTL8139_registers {
88*8044SWilliam.Kucharski@Sun.COM 	MAC0=0,			/* Ethernet hardware address. */
89*8044SWilliam.Kucharski@Sun.COM 	MAR0=8,			/* Multicast filter. */
90*8044SWilliam.Kucharski@Sun.COM 	TxStatus0=0x10,		/* Transmit status (four 32bit registers). */
91*8044SWilliam.Kucharski@Sun.COM 	TxAddr0=0x20,		/* Tx descriptors (also four 32bit). */
92*8044SWilliam.Kucharski@Sun.COM 	RxBuf=0x30, RxEarlyCnt=0x34, RxEarlyStatus=0x36,
93*8044SWilliam.Kucharski@Sun.COM 	ChipCmd=0x37, RxBufPtr=0x38, RxBufAddr=0x3A,
94*8044SWilliam.Kucharski@Sun.COM 	IntrMask=0x3C, IntrStatus=0x3E,
95*8044SWilliam.Kucharski@Sun.COM 	TxConfig=0x40, RxConfig=0x44,
96*8044SWilliam.Kucharski@Sun.COM 	Timer=0x48,		/* general-purpose counter. */
97*8044SWilliam.Kucharski@Sun.COM 	RxMissed=0x4C,		/* 24 bits valid, write clears. */
98*8044SWilliam.Kucharski@Sun.COM 	Cfg9346=0x50, Config0=0x51, Config1=0x52,
99*8044SWilliam.Kucharski@Sun.COM 	TimerIntrReg=0x54,	/* intr if gp counter reaches this value */
100*8044SWilliam.Kucharski@Sun.COM 	MediaStatus=0x58,
101*8044SWilliam.Kucharski@Sun.COM 	Config3=0x59,
102*8044SWilliam.Kucharski@Sun.COM 	MultiIntr=0x5C,
103*8044SWilliam.Kucharski@Sun.COM 	RevisionID=0x5E,	/* revision of the RTL8139 chip */
104*8044SWilliam.Kucharski@Sun.COM 	TxSummary=0x60,
105*8044SWilliam.Kucharski@Sun.COM 	MII_BMCR=0x62, MII_BMSR=0x64, NWayAdvert=0x66, NWayLPAR=0x68,
106*8044SWilliam.Kucharski@Sun.COM 	NWayExpansion=0x6A,
107*8044SWilliam.Kucharski@Sun.COM 	DisconnectCnt=0x6C, FalseCarrierCnt=0x6E,
108*8044SWilliam.Kucharski@Sun.COM 	NWayTestReg=0x70,
109*8044SWilliam.Kucharski@Sun.COM 	RxCnt=0x72,		/* packet received counter */
110*8044SWilliam.Kucharski@Sun.COM 	CSCR=0x74,		/* chip status and configuration register */
111*8044SWilliam.Kucharski@Sun.COM 	PhyParm1=0x78,TwisterParm=0x7c,PhyParm2=0x80,	/* undocumented */
112*8044SWilliam.Kucharski@Sun.COM 	/* from 0x84 onwards are a number of power management/wakeup frame
113*8044SWilliam.Kucharski@Sun.COM 	 * definitions we will probably never need to know about.  */
114*8044SWilliam.Kucharski@Sun.COM };
115*8044SWilliam.Kucharski@Sun.COM 
116*8044SWilliam.Kucharski@Sun.COM enum RxEarlyStatusBits {
117*8044SWilliam.Kucharski@Sun.COM 	ERGood=0x08, ERBad=0x04, EROVW=0x02, EROK=0x01
118*8044SWilliam.Kucharski@Sun.COM };
119*8044SWilliam.Kucharski@Sun.COM 
120*8044SWilliam.Kucharski@Sun.COM enum ChipCmdBits {
121*8044SWilliam.Kucharski@Sun.COM 	CmdReset=0x10, CmdRxEnb=0x08, CmdTxEnb=0x04, RxBufEmpty=0x01, };
122*8044SWilliam.Kucharski@Sun.COM 
123*8044SWilliam.Kucharski@Sun.COM enum IntrMaskBits {
124*8044SWilliam.Kucharski@Sun.COM 	SERR=0x8000, TimeOut=0x4000, LenChg=0x2000,
125*8044SWilliam.Kucharski@Sun.COM 	FOVW=0x40, PUN_LinkChg=0x20, RXOVW=0x10,
126*8044SWilliam.Kucharski@Sun.COM 	TER=0x08, TOK=0x04, RER=0x02, ROK=0x01
127*8044SWilliam.Kucharski@Sun.COM };
128*8044SWilliam.Kucharski@Sun.COM 
129*8044SWilliam.Kucharski@Sun.COM /* Interrupt register bits, using my own meaningful names. */
130*8044SWilliam.Kucharski@Sun.COM enum IntrStatusBits {
131*8044SWilliam.Kucharski@Sun.COM 	PCIErr=0x8000, PCSTimeout=0x4000, CableLenChange= 0x2000,
132*8044SWilliam.Kucharski@Sun.COM 	RxFIFOOver=0x40, RxUnderrun=0x20, RxOverflow=0x10,
133*8044SWilliam.Kucharski@Sun.COM 	TxErr=0x08, TxOK=0x04, RxErr=0x02, RxOK=0x01,
134*8044SWilliam.Kucharski@Sun.COM };
135*8044SWilliam.Kucharski@Sun.COM enum TxStatusBits {
136*8044SWilliam.Kucharski@Sun.COM 	TxHostOwns=0x2000, TxUnderrun=0x4000, TxStatOK=0x8000,
137*8044SWilliam.Kucharski@Sun.COM 	TxOutOfWindow=0x20000000, TxAborted=0x40000000,
138*8044SWilliam.Kucharski@Sun.COM 	TxCarrierLost=0x80000000,
139*8044SWilliam.Kucharski@Sun.COM };
140*8044SWilliam.Kucharski@Sun.COM enum RxStatusBits {
141*8044SWilliam.Kucharski@Sun.COM 	RxMulticast=0x8000, RxPhysical=0x4000, RxBroadcast=0x2000,
142*8044SWilliam.Kucharski@Sun.COM 	RxBadSymbol=0x0020, RxRunt=0x0010, RxTooLong=0x0008, RxCRCErr=0x0004,
143*8044SWilliam.Kucharski@Sun.COM 	RxBadAlign=0x0002, RxStatusOK=0x0001,
144*8044SWilliam.Kucharski@Sun.COM };
145*8044SWilliam.Kucharski@Sun.COM 
146*8044SWilliam.Kucharski@Sun.COM enum MediaStatusBits {
147*8044SWilliam.Kucharski@Sun.COM 	MSRTxFlowEnable=0x80, MSRRxFlowEnable=0x40, MSRSpeed10=0x08,
148*8044SWilliam.Kucharski@Sun.COM 	MSRLinkFail=0x04, MSRRxPauseFlag=0x02, MSRTxPauseFlag=0x01,
149*8044SWilliam.Kucharski@Sun.COM };
150*8044SWilliam.Kucharski@Sun.COM 
151*8044SWilliam.Kucharski@Sun.COM enum MIIBMCRBits {
152*8044SWilliam.Kucharski@Sun.COM 	BMCRReset=0x8000, BMCRSpeed100=0x2000, BMCRNWayEnable=0x1000,
153*8044SWilliam.Kucharski@Sun.COM 	BMCRRestartNWay=0x0200, BMCRDuplex=0x0100,
154*8044SWilliam.Kucharski@Sun.COM };
155*8044SWilliam.Kucharski@Sun.COM 
156*8044SWilliam.Kucharski@Sun.COM enum CSCRBits {
157*8044SWilliam.Kucharski@Sun.COM 	CSCR_LinkOKBit=0x0400, CSCR_LinkChangeBit=0x0800,
158*8044SWilliam.Kucharski@Sun.COM 	CSCR_LinkStatusBits=0x0f000, CSCR_LinkDownOffCmd=0x003c0,
159*8044SWilliam.Kucharski@Sun.COM 	CSCR_LinkDownCmd=0x0f3c0,
160*8044SWilliam.Kucharski@Sun.COM };
161*8044SWilliam.Kucharski@Sun.COM 
162*8044SWilliam.Kucharski@Sun.COM /* Bits in RxConfig. */
163*8044SWilliam.Kucharski@Sun.COM enum rx_mode_bits {
164*8044SWilliam.Kucharski@Sun.COM 	RxCfgWrap=0x80,
165*8044SWilliam.Kucharski@Sun.COM 	AcceptErr=0x20, AcceptRunt=0x10, AcceptBroadcast=0x08,
166*8044SWilliam.Kucharski@Sun.COM 	AcceptMulticast=0x04, AcceptMyPhys=0x02, AcceptAllPhys=0x01,
167*8044SWilliam.Kucharski@Sun.COM };
168*8044SWilliam.Kucharski@Sun.COM 
169*8044SWilliam.Kucharski@Sun.COM static unsigned int cur_rx,cur_tx;
170*8044SWilliam.Kucharski@Sun.COM 
171*8044SWilliam.Kucharski@Sun.COM /* The RTL8139 can only transmit from a contiguous, aligned memory block.  */
172*8044SWilliam.Kucharski@Sun.COM static unsigned char tx_buffer[TX_BUF_SIZE] __attribute__((aligned(4)));
173*8044SWilliam.Kucharski@Sun.COM static unsigned char rx_ring[RX_BUF_LEN+16] __attribute__((aligned(4)));
174*8044SWilliam.Kucharski@Sun.COM 
175*8044SWilliam.Kucharski@Sun.COM static int rtl8139_probe(struct dev *dev, struct pci_device *pci);
176*8044SWilliam.Kucharski@Sun.COM static int read_eeprom(struct nic *nic, int location, int addr_len);
177*8044SWilliam.Kucharski@Sun.COM static void rtl_reset(struct nic *nic);
178*8044SWilliam.Kucharski@Sun.COM static void rtl_transmit(struct nic *nic, const char *destaddr,
179*8044SWilliam.Kucharski@Sun.COM 	unsigned int type, unsigned int len, const char *data);
180*8044SWilliam.Kucharski@Sun.COM static int rtl_poll(struct nic *nic, int retrieve);
181*8044SWilliam.Kucharski@Sun.COM static void rtl_disable(struct dev *);
182*8044SWilliam.Kucharski@Sun.COM static void rtl_irq(struct nic *nic, irq_action_t action);
183*8044SWilliam.Kucharski@Sun.COM 
184*8044SWilliam.Kucharski@Sun.COM 
rtl8139_probe(struct dev * dev,struct pci_device * pci)185*8044SWilliam.Kucharski@Sun.COM static int rtl8139_probe(struct dev *dev, struct pci_device *pci)
186*8044SWilliam.Kucharski@Sun.COM {
187*8044SWilliam.Kucharski@Sun.COM 	struct nic *nic = (struct nic *)dev;
188*8044SWilliam.Kucharski@Sun.COM 	int i;
189*8044SWilliam.Kucharski@Sun.COM 	int speed10, fullduplex;
190*8044SWilliam.Kucharski@Sun.COM 	int addr_len;
191*8044SWilliam.Kucharski@Sun.COM 	unsigned short *ap = (unsigned short*)nic->node_addr;
192*8044SWilliam.Kucharski@Sun.COM 
193*8044SWilliam.Kucharski@Sun.COM 	/* There are enough "RTL8139" strings on the console already, so
194*8044SWilliam.Kucharski@Sun.COM 	 * be brief and concentrate on the interesting pieces of info... */
195*8044SWilliam.Kucharski@Sun.COM 	printf(" - ");
196*8044SWilliam.Kucharski@Sun.COM 
197*8044SWilliam.Kucharski@Sun.COM 	/* Mask the bit that says "this is an io addr" */
198*8044SWilliam.Kucharski@Sun.COM 	nic->ioaddr = pci->ioaddr & ~3;
199*8044SWilliam.Kucharski@Sun.COM 
200*8044SWilliam.Kucharski@Sun.COM 	/* Copy IRQ from PCI information */
201*8044SWilliam.Kucharski@Sun.COM 	nic->irqno = pci->irq;
202*8044SWilliam.Kucharski@Sun.COM 
203*8044SWilliam.Kucharski@Sun.COM 	adjust_pci_device(pci);
204*8044SWilliam.Kucharski@Sun.COM 
205*8044SWilliam.Kucharski@Sun.COM 	/* Bring the chip out of low-power mode. */
206*8044SWilliam.Kucharski@Sun.COM 	outb(0x00, nic->ioaddr + Config1);
207*8044SWilliam.Kucharski@Sun.COM 
208*8044SWilliam.Kucharski@Sun.COM 	addr_len = read_eeprom(nic,0,8) == 0x8129 ? 8 : 6;
209*8044SWilliam.Kucharski@Sun.COM 	for (i = 0; i < 3; i++)
210*8044SWilliam.Kucharski@Sun.COM 	  *ap++ = read_eeprom(nic,i + 7,addr_len);
211*8044SWilliam.Kucharski@Sun.COM 
212*8044SWilliam.Kucharski@Sun.COM 	speed10 = inb(nic->ioaddr + MediaStatus) & MSRSpeed10;
213*8044SWilliam.Kucharski@Sun.COM 	fullduplex = inw(nic->ioaddr + MII_BMCR) & BMCRDuplex;
214*8044SWilliam.Kucharski@Sun.COM 	printf("ioaddr %#hX, irq %d, addr %! %sMbps %s-duplex\n", nic->ioaddr,
215*8044SWilliam.Kucharski@Sun.COM 	       nic->irqno, nic->node_addr,  speed10 ? "10" : "100",
216*8044SWilliam.Kucharski@Sun.COM 	       fullduplex ? "full" : "half");
217*8044SWilliam.Kucharski@Sun.COM 
218*8044SWilliam.Kucharski@Sun.COM 	rtl_reset(nic);
219*8044SWilliam.Kucharski@Sun.COM 
220*8044SWilliam.Kucharski@Sun.COM 	if (inb(nic->ioaddr + MediaStatus) & MSRLinkFail) {
221*8044SWilliam.Kucharski@Sun.COM 		printf("Cable not connected or other link failure\n");
222*8044SWilliam.Kucharski@Sun.COM 		return(0);
223*8044SWilliam.Kucharski@Sun.COM 	}
224*8044SWilliam.Kucharski@Sun.COM 
225*8044SWilliam.Kucharski@Sun.COM 	dev->disable  = rtl_disable;
226*8044SWilliam.Kucharski@Sun.COM 	nic->poll     = rtl_poll;
227*8044SWilliam.Kucharski@Sun.COM 	nic->transmit = rtl_transmit;
228*8044SWilliam.Kucharski@Sun.COM 	nic->irq      = rtl_irq;
229*8044SWilliam.Kucharski@Sun.COM 
230*8044SWilliam.Kucharski@Sun.COM 	return 1;
231*8044SWilliam.Kucharski@Sun.COM }
232*8044SWilliam.Kucharski@Sun.COM 
233*8044SWilliam.Kucharski@Sun.COM /* Serial EEPROM section. */
234*8044SWilliam.Kucharski@Sun.COM 
235*8044SWilliam.Kucharski@Sun.COM /*  EEPROM_Ctrl bits. */
236*8044SWilliam.Kucharski@Sun.COM #define EE_SHIFT_CLK    0x04    /* EEPROM shift clock. */
237*8044SWilliam.Kucharski@Sun.COM #define EE_CS           0x08    /* EEPROM chip select. */
238*8044SWilliam.Kucharski@Sun.COM #define EE_DATA_WRITE   0x02    /* EEPROM chip data in. */
239*8044SWilliam.Kucharski@Sun.COM #define EE_WRITE_0      0x00
240*8044SWilliam.Kucharski@Sun.COM #define EE_WRITE_1      0x02
241*8044SWilliam.Kucharski@Sun.COM #define EE_DATA_READ    0x01    /* EEPROM chip data out. */
242*8044SWilliam.Kucharski@Sun.COM #define EE_ENB          (0x80 | EE_CS)
243*8044SWilliam.Kucharski@Sun.COM 
244*8044SWilliam.Kucharski@Sun.COM /*
245*8044SWilliam.Kucharski@Sun.COM 	Delay between EEPROM clock transitions.
246*8044SWilliam.Kucharski@Sun.COM 	No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
247*8044SWilliam.Kucharski@Sun.COM */
248*8044SWilliam.Kucharski@Sun.COM 
249*8044SWilliam.Kucharski@Sun.COM #define eeprom_delay()  inl(ee_addr)
250*8044SWilliam.Kucharski@Sun.COM 
251*8044SWilliam.Kucharski@Sun.COM /* The EEPROM commands include the alway-set leading bit. */
252*8044SWilliam.Kucharski@Sun.COM #define EE_WRITE_CMD    (5)
253*8044SWilliam.Kucharski@Sun.COM #define EE_READ_CMD     (6)
254*8044SWilliam.Kucharski@Sun.COM #define EE_ERASE_CMD    (7)
255*8044SWilliam.Kucharski@Sun.COM 
read_eeprom(struct nic * nic,int location,int addr_len)256*8044SWilliam.Kucharski@Sun.COM static int read_eeprom(struct nic *nic, int location, int addr_len)
257*8044SWilliam.Kucharski@Sun.COM {
258*8044SWilliam.Kucharski@Sun.COM 	int i;
259*8044SWilliam.Kucharski@Sun.COM 	unsigned int retval = 0;
260*8044SWilliam.Kucharski@Sun.COM 	long ee_addr = nic->ioaddr + Cfg9346;
261*8044SWilliam.Kucharski@Sun.COM 	int read_cmd = location | (EE_READ_CMD << addr_len);
262*8044SWilliam.Kucharski@Sun.COM 
263*8044SWilliam.Kucharski@Sun.COM 	outb(EE_ENB & ~EE_CS, ee_addr);
264*8044SWilliam.Kucharski@Sun.COM 	outb(EE_ENB, ee_addr);
265*8044SWilliam.Kucharski@Sun.COM 	eeprom_delay();
266*8044SWilliam.Kucharski@Sun.COM 
267*8044SWilliam.Kucharski@Sun.COM 	/* Shift the read command bits out. */
268*8044SWilliam.Kucharski@Sun.COM 	for (i = 4 + addr_len; i >= 0; i--) {
269*8044SWilliam.Kucharski@Sun.COM 		int dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
270*8044SWilliam.Kucharski@Sun.COM 		outb(EE_ENB | dataval, ee_addr);
271*8044SWilliam.Kucharski@Sun.COM 		eeprom_delay();
272*8044SWilliam.Kucharski@Sun.COM 		outb(EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
273*8044SWilliam.Kucharski@Sun.COM 		eeprom_delay();
274*8044SWilliam.Kucharski@Sun.COM 	}
275*8044SWilliam.Kucharski@Sun.COM 	outb(EE_ENB, ee_addr);
276*8044SWilliam.Kucharski@Sun.COM 	eeprom_delay();
277*8044SWilliam.Kucharski@Sun.COM 
278*8044SWilliam.Kucharski@Sun.COM 	for (i = 16; i > 0; i--) {
279*8044SWilliam.Kucharski@Sun.COM 		outb(EE_ENB | EE_SHIFT_CLK, ee_addr);
280*8044SWilliam.Kucharski@Sun.COM 		eeprom_delay();
281*8044SWilliam.Kucharski@Sun.COM 		retval = (retval << 1) | ((inb(ee_addr) & EE_DATA_READ) ? 1 : 0);
282*8044SWilliam.Kucharski@Sun.COM 		outb(EE_ENB, ee_addr);
283*8044SWilliam.Kucharski@Sun.COM 		eeprom_delay();
284*8044SWilliam.Kucharski@Sun.COM 	}
285*8044SWilliam.Kucharski@Sun.COM 
286*8044SWilliam.Kucharski@Sun.COM 	/* Terminate the EEPROM access. */
287*8044SWilliam.Kucharski@Sun.COM 	outb(~EE_CS, ee_addr);
288*8044SWilliam.Kucharski@Sun.COM 	eeprom_delay();
289*8044SWilliam.Kucharski@Sun.COM 	return retval;
290*8044SWilliam.Kucharski@Sun.COM }
291*8044SWilliam.Kucharski@Sun.COM 
292*8044SWilliam.Kucharski@Sun.COM static const unsigned int rtl8139_rx_config =
293*8044SWilliam.Kucharski@Sun.COM 	(RX_BUF_LEN_IDX << 11) |
294*8044SWilliam.Kucharski@Sun.COM 	(RX_FIFO_THRESH << 13) |
295*8044SWilliam.Kucharski@Sun.COM 	(RX_DMA_BURST << 8);
296*8044SWilliam.Kucharski@Sun.COM 
set_rx_mode(struct nic * nic)297*8044SWilliam.Kucharski@Sun.COM static void set_rx_mode(struct nic *nic) {
298*8044SWilliam.Kucharski@Sun.COM 	unsigned int mc_filter[2];
299*8044SWilliam.Kucharski@Sun.COM 	int rx_mode;
300*8044SWilliam.Kucharski@Sun.COM 	/* !IFF_PROMISC */
301*8044SWilliam.Kucharski@Sun.COM 	rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
302*8044SWilliam.Kucharski@Sun.COM 	mc_filter[1] = mc_filter[0] = 0xffffffff;
303*8044SWilliam.Kucharski@Sun.COM 
304*8044SWilliam.Kucharski@Sun.COM 	outl(rtl8139_rx_config | rx_mode, nic->ioaddr + RxConfig);
305*8044SWilliam.Kucharski@Sun.COM 
306*8044SWilliam.Kucharski@Sun.COM 	outl(mc_filter[0], nic->ioaddr + MAR0 + 0);
307*8044SWilliam.Kucharski@Sun.COM 	outl(mc_filter[1], nic->ioaddr + MAR0 + 4);
308*8044SWilliam.Kucharski@Sun.COM }
309*8044SWilliam.Kucharski@Sun.COM 
rtl_reset(struct nic * nic)310*8044SWilliam.Kucharski@Sun.COM static void rtl_reset(struct nic* nic)
311*8044SWilliam.Kucharski@Sun.COM {
312*8044SWilliam.Kucharski@Sun.COM 	int i;
313*8044SWilliam.Kucharski@Sun.COM 
314*8044SWilliam.Kucharski@Sun.COM 	outb(CmdReset, nic->ioaddr + ChipCmd);
315*8044SWilliam.Kucharski@Sun.COM 
316*8044SWilliam.Kucharski@Sun.COM 	cur_rx = 0;
317*8044SWilliam.Kucharski@Sun.COM 	cur_tx = 0;
318*8044SWilliam.Kucharski@Sun.COM 
319*8044SWilliam.Kucharski@Sun.COM 	/* Give the chip 10ms to finish the reset. */
320*8044SWilliam.Kucharski@Sun.COM 	load_timer2(10*TICKS_PER_MS);
321*8044SWilliam.Kucharski@Sun.COM 	while ((inb(nic->ioaddr + ChipCmd) & CmdReset) != 0 &&
322*8044SWilliam.Kucharski@Sun.COM 	       timer2_running())
323*8044SWilliam.Kucharski@Sun.COM 		/* wait */;
324*8044SWilliam.Kucharski@Sun.COM 
325*8044SWilliam.Kucharski@Sun.COM 	for (i = 0; i < ETH_ALEN; i++)
326*8044SWilliam.Kucharski@Sun.COM 		outb(nic->node_addr[i], nic->ioaddr + MAC0 + i);
327*8044SWilliam.Kucharski@Sun.COM 
328*8044SWilliam.Kucharski@Sun.COM 	/* Must enable Tx/Rx before setting transfer thresholds! */
329*8044SWilliam.Kucharski@Sun.COM 	outb(CmdRxEnb | CmdTxEnb, nic->ioaddr + ChipCmd);
330*8044SWilliam.Kucharski@Sun.COM 	outl((RX_FIFO_THRESH<<13) | (RX_BUF_LEN_IDX<<11) | (RX_DMA_BURST<<8),
331*8044SWilliam.Kucharski@Sun.COM 		nic->ioaddr + RxConfig);	  /* accept no frames yet!  */
332*8044SWilliam.Kucharski@Sun.COM 	outl((TX_DMA_BURST<<8)|0x03000000, nic->ioaddr + TxConfig);
333*8044SWilliam.Kucharski@Sun.COM 
334*8044SWilliam.Kucharski@Sun.COM 	/* The Linux driver changes Config1 here to use a different LED pattern
335*8044SWilliam.Kucharski@Sun.COM 	 * for half duplex or full/autodetect duplex (for full/autodetect, the
336*8044SWilliam.Kucharski@Sun.COM 	 * outputs are TX/RX, Link10/100, FULL, while for half duplex it uses
337*8044SWilliam.Kucharski@Sun.COM 	 * TX/RX, Link100, Link10).  This is messy, because it doesn't match
338*8044SWilliam.Kucharski@Sun.COM 	 * the inscription on the mounting bracket.  It should not be changed
339*8044SWilliam.Kucharski@Sun.COM 	 * from the configuration EEPROM default, because the card manufacturer
340*8044SWilliam.Kucharski@Sun.COM 	 * should have set that to match the card.  */
341*8044SWilliam.Kucharski@Sun.COM 
342*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_RX
343*8044SWilliam.Kucharski@Sun.COM 	printf("rx ring address is %X\n",(unsigned long)rx_ring);
344*8044SWilliam.Kucharski@Sun.COM #endif
345*8044SWilliam.Kucharski@Sun.COM 	outl((unsigned long)virt_to_bus(rx_ring), nic->ioaddr + RxBuf);
346*8044SWilliam.Kucharski@Sun.COM 
347*8044SWilliam.Kucharski@Sun.COM 
348*8044SWilliam.Kucharski@Sun.COM 
349*8044SWilliam.Kucharski@Sun.COM 	/* If we add multicast support, the MAR0 register would have to be
350*8044SWilliam.Kucharski@Sun.COM 	 * initialized to 0xffffffffffffffff (two 32 bit accesses).  Etherboot
351*8044SWilliam.Kucharski@Sun.COM 	 * only needs broadcast (for ARP/RARP/BOOTP/DHCP) and unicast.  */
352*8044SWilliam.Kucharski@Sun.COM 
353*8044SWilliam.Kucharski@Sun.COM 	outb(CmdRxEnb | CmdTxEnb, nic->ioaddr + ChipCmd);
354*8044SWilliam.Kucharski@Sun.COM 
355*8044SWilliam.Kucharski@Sun.COM 	outl(rtl8139_rx_config, nic->ioaddr + RxConfig);
356*8044SWilliam.Kucharski@Sun.COM 
357*8044SWilliam.Kucharski@Sun.COM 	/* Start the chip's Tx and Rx process. */
358*8044SWilliam.Kucharski@Sun.COM 	outl(0, nic->ioaddr + RxMissed);
359*8044SWilliam.Kucharski@Sun.COM 
360*8044SWilliam.Kucharski@Sun.COM 	/* set_rx_mode */
361*8044SWilliam.Kucharski@Sun.COM 	set_rx_mode(nic);
362*8044SWilliam.Kucharski@Sun.COM 
363*8044SWilliam.Kucharski@Sun.COM 	/* Disable all known interrupts by setting the interrupt mask. */
364*8044SWilliam.Kucharski@Sun.COM 	outw(0, nic->ioaddr + IntrMask);
365*8044SWilliam.Kucharski@Sun.COM }
366*8044SWilliam.Kucharski@Sun.COM 
rtl_transmit(struct nic * nic,const char * destaddr,unsigned int type,unsigned int len,const char * data)367*8044SWilliam.Kucharski@Sun.COM static void rtl_transmit(struct nic *nic, const char *destaddr,
368*8044SWilliam.Kucharski@Sun.COM 	unsigned int type, unsigned int len, const char *data)
369*8044SWilliam.Kucharski@Sun.COM {
370*8044SWilliam.Kucharski@Sun.COM 	unsigned int status, to, nstype;
371*8044SWilliam.Kucharski@Sun.COM 	unsigned long txstatus;
372*8044SWilliam.Kucharski@Sun.COM 
373*8044SWilliam.Kucharski@Sun.COM 	/* nstype assignment moved up here to avoid gcc 3.0.3 compiler bug */
374*8044SWilliam.Kucharski@Sun.COM 	nstype = htons(type);
375*8044SWilliam.Kucharski@Sun.COM 	memcpy(tx_buffer, destaddr, ETH_ALEN);
376*8044SWilliam.Kucharski@Sun.COM 	memcpy(tx_buffer + ETH_ALEN, nic->node_addr, ETH_ALEN);
377*8044SWilliam.Kucharski@Sun.COM 	memcpy(tx_buffer + 2 * ETH_ALEN, &nstype, 2);
378*8044SWilliam.Kucharski@Sun.COM 	memcpy(tx_buffer + ETH_HLEN, data, len);
379*8044SWilliam.Kucharski@Sun.COM 
380*8044SWilliam.Kucharski@Sun.COM 	len += ETH_HLEN;
381*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_TX
382*8044SWilliam.Kucharski@Sun.COM 	printf("sending %d bytes ethtype %hX\n", len, type);
383*8044SWilliam.Kucharski@Sun.COM #endif
384*8044SWilliam.Kucharski@Sun.COM 
385*8044SWilliam.Kucharski@Sun.COM 	/* Note: RTL8139 doesn't auto-pad, send minimum payload (another 4
386*8044SWilliam.Kucharski@Sun.COM 	 * bytes are sent automatically for the FCS, totalling to 64 bytes). */
387*8044SWilliam.Kucharski@Sun.COM 	while (len < ETH_ZLEN) {
388*8044SWilliam.Kucharski@Sun.COM 		tx_buffer[len++] = '\0';
389*8044SWilliam.Kucharski@Sun.COM 	}
390*8044SWilliam.Kucharski@Sun.COM 
391*8044SWilliam.Kucharski@Sun.COM 	outl((unsigned long)virt_to_bus(tx_buffer), nic->ioaddr + TxAddr0 + cur_tx*4);
392*8044SWilliam.Kucharski@Sun.COM 	outl(((TX_FIFO_THRESH<<11) & 0x003f0000) | len,
393*8044SWilliam.Kucharski@Sun.COM 		nic->ioaddr + TxStatus0 + cur_tx*4);
394*8044SWilliam.Kucharski@Sun.COM 
395*8044SWilliam.Kucharski@Sun.COM 	to = currticks() + RTL_TIMEOUT;
396*8044SWilliam.Kucharski@Sun.COM 
397*8044SWilliam.Kucharski@Sun.COM 	do {
398*8044SWilliam.Kucharski@Sun.COM 		status = inw(nic->ioaddr + IntrStatus);
399*8044SWilliam.Kucharski@Sun.COM 		/* Only acknlowledge interrupt sources we can properly handle
400*8044SWilliam.Kucharski@Sun.COM 		 * here - the RxOverflow/RxFIFOOver MUST be handled in the
401*8044SWilliam.Kucharski@Sun.COM 		 * rtl_poll() function.  */
402*8044SWilliam.Kucharski@Sun.COM 		outw(status & (TxOK | TxErr | PCIErr), nic->ioaddr + IntrStatus);
403*8044SWilliam.Kucharski@Sun.COM 		if ((status & (TxOK | TxErr | PCIErr)) != 0) break;
404*8044SWilliam.Kucharski@Sun.COM 	} while (currticks() < to);
405*8044SWilliam.Kucharski@Sun.COM 
406*8044SWilliam.Kucharski@Sun.COM 	txstatus = inl(nic->ioaddr+ TxStatus0 + cur_tx*4);
407*8044SWilliam.Kucharski@Sun.COM 
408*8044SWilliam.Kucharski@Sun.COM 	if (status & TxOK) {
409*8044SWilliam.Kucharski@Sun.COM 		cur_tx = (cur_tx + 1) % NUM_TX_DESC;
410*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_TX
411*8044SWilliam.Kucharski@Sun.COM 		printf("tx done (%d ticks), status %hX txstatus %X\n",
412*8044SWilliam.Kucharski@Sun.COM 			to-currticks(), status, txstatus);
413*8044SWilliam.Kucharski@Sun.COM #endif
414*8044SWilliam.Kucharski@Sun.COM 	} else {
415*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_TX
416*8044SWilliam.Kucharski@Sun.COM 		printf("tx timeout/error (%d ticks), status %hX txstatus %X\n",
417*8044SWilliam.Kucharski@Sun.COM 			currticks()-to, status, txstatus);
418*8044SWilliam.Kucharski@Sun.COM #endif
419*8044SWilliam.Kucharski@Sun.COM 		rtl_reset(nic);
420*8044SWilliam.Kucharski@Sun.COM 	}
421*8044SWilliam.Kucharski@Sun.COM }
422*8044SWilliam.Kucharski@Sun.COM 
rtl_poll(struct nic * nic,int retrieve)423*8044SWilliam.Kucharski@Sun.COM static int rtl_poll(struct nic *nic, int retrieve)
424*8044SWilliam.Kucharski@Sun.COM {
425*8044SWilliam.Kucharski@Sun.COM 	unsigned int status;
426*8044SWilliam.Kucharski@Sun.COM 	unsigned int ring_offs;
427*8044SWilliam.Kucharski@Sun.COM 	unsigned int rx_size, rx_status;
428*8044SWilliam.Kucharski@Sun.COM 
429*8044SWilliam.Kucharski@Sun.COM 	if (inb(nic->ioaddr + ChipCmd) & RxBufEmpty) {
430*8044SWilliam.Kucharski@Sun.COM 		return 0;
431*8044SWilliam.Kucharski@Sun.COM 	}
432*8044SWilliam.Kucharski@Sun.COM 
433*8044SWilliam.Kucharski@Sun.COM 	/* There is a packet ready */
434*8044SWilliam.Kucharski@Sun.COM 	if ( ! retrieve ) return 1;
435*8044SWilliam.Kucharski@Sun.COM 
436*8044SWilliam.Kucharski@Sun.COM 	status = inw(nic->ioaddr + IntrStatus);
437*8044SWilliam.Kucharski@Sun.COM 	/* See below for the rest of the interrupt acknowledges.  */
438*8044SWilliam.Kucharski@Sun.COM 	outw(status & ~(RxFIFOOver | RxOverflow | RxOK), nic->ioaddr + IntrStatus);
439*8044SWilliam.Kucharski@Sun.COM 
440*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_RX
441*8044SWilliam.Kucharski@Sun.COM 	printf("rtl_poll: int %hX ", status);
442*8044SWilliam.Kucharski@Sun.COM #endif
443*8044SWilliam.Kucharski@Sun.COM 
444*8044SWilliam.Kucharski@Sun.COM 	ring_offs = cur_rx % RX_BUF_LEN;
445*8044SWilliam.Kucharski@Sun.COM 	rx_status = *(unsigned int*)(rx_ring + ring_offs);
446*8044SWilliam.Kucharski@Sun.COM 	rx_size = rx_status >> 16;
447*8044SWilliam.Kucharski@Sun.COM 	rx_status &= 0xffff;
448*8044SWilliam.Kucharski@Sun.COM 
449*8044SWilliam.Kucharski@Sun.COM 	if ((rx_status & (RxBadSymbol|RxRunt|RxTooLong|RxCRCErr|RxBadAlign)) ||
450*8044SWilliam.Kucharski@Sun.COM 	    (rx_size < ETH_ZLEN) || (rx_size > ETH_FRAME_LEN + 4)) {
451*8044SWilliam.Kucharski@Sun.COM 		printf("rx error %hX\n", rx_status);
452*8044SWilliam.Kucharski@Sun.COM 		rtl_reset(nic);	/* this clears all interrupts still pending */
453*8044SWilliam.Kucharski@Sun.COM 		return 0;
454*8044SWilliam.Kucharski@Sun.COM 	}
455*8044SWilliam.Kucharski@Sun.COM 
456*8044SWilliam.Kucharski@Sun.COM 	/* Received a good packet */
457*8044SWilliam.Kucharski@Sun.COM 	nic->packetlen = rx_size - 4;	/* no one cares about the FCS */
458*8044SWilliam.Kucharski@Sun.COM 	if (ring_offs+4+rx_size-4 > RX_BUF_LEN) {
459*8044SWilliam.Kucharski@Sun.COM 		int semi_count = RX_BUF_LEN - ring_offs - 4;
460*8044SWilliam.Kucharski@Sun.COM 
461*8044SWilliam.Kucharski@Sun.COM 		memcpy(nic->packet, rx_ring + ring_offs + 4, semi_count);
462*8044SWilliam.Kucharski@Sun.COM 		memcpy(nic->packet+semi_count, rx_ring, rx_size-4-semi_count);
463*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_RX
464*8044SWilliam.Kucharski@Sun.COM 		printf("rx packet %d+%d bytes", semi_count,rx_size-4-semi_count);
465*8044SWilliam.Kucharski@Sun.COM #endif
466*8044SWilliam.Kucharski@Sun.COM 	} else {
467*8044SWilliam.Kucharski@Sun.COM 		memcpy(nic->packet, rx_ring + ring_offs + 4, nic->packetlen);
468*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_RX
469*8044SWilliam.Kucharski@Sun.COM 		printf("rx packet %d bytes", rx_size-4);
470*8044SWilliam.Kucharski@Sun.COM #endif
471*8044SWilliam.Kucharski@Sun.COM 	}
472*8044SWilliam.Kucharski@Sun.COM #ifdef	DEBUG_RX
473*8044SWilliam.Kucharski@Sun.COM 	printf(" at %X type %hhX%hhX rxstatus %hX\n",
474*8044SWilliam.Kucharski@Sun.COM 		(unsigned long)(rx_ring+ring_offs+4),
475*8044SWilliam.Kucharski@Sun.COM 		nic->packet[12], nic->packet[13], rx_status);
476*8044SWilliam.Kucharski@Sun.COM #endif
477*8044SWilliam.Kucharski@Sun.COM 	cur_rx = (cur_rx + rx_size + 4 + 3) & ~3;
478*8044SWilliam.Kucharski@Sun.COM 	outw(cur_rx - 16, nic->ioaddr + RxBufPtr);
479*8044SWilliam.Kucharski@Sun.COM 	/* See RTL8139 Programming Guide V0.1 for the official handling of
480*8044SWilliam.Kucharski@Sun.COM 	 * Rx overflow situations.  The document itself contains basically no
481*8044SWilliam.Kucharski@Sun.COM 	 * usable information, except for a few exception handling rules.  */
482*8044SWilliam.Kucharski@Sun.COM 	outw(status & (RxFIFOOver | RxOverflow | RxOK), nic->ioaddr + IntrStatus);
483*8044SWilliam.Kucharski@Sun.COM 	return 1;
484*8044SWilliam.Kucharski@Sun.COM }
485*8044SWilliam.Kucharski@Sun.COM 
rtl_irq(struct nic * nic,irq_action_t action)486*8044SWilliam.Kucharski@Sun.COM static void rtl_irq(struct nic *nic, irq_action_t action)
487*8044SWilliam.Kucharski@Sun.COM {
488*8044SWilliam.Kucharski@Sun.COM 	unsigned int mask;
489*8044SWilliam.Kucharski@Sun.COM 	/* Bit of a guess as to which interrupts we should allow */
490*8044SWilliam.Kucharski@Sun.COM 	unsigned int interested = ROK | RER | RXOVW | FOVW | SERR;
491*8044SWilliam.Kucharski@Sun.COM 
492*8044SWilliam.Kucharski@Sun.COM 	switch ( action ) {
493*8044SWilliam.Kucharski@Sun.COM 	case DISABLE :
494*8044SWilliam.Kucharski@Sun.COM 	case ENABLE :
495*8044SWilliam.Kucharski@Sun.COM 		mask = inw(nic->ioaddr + IntrMask);
496*8044SWilliam.Kucharski@Sun.COM 		mask = mask & ~interested;
497*8044SWilliam.Kucharski@Sun.COM 		if ( action == ENABLE ) mask = mask | interested;
498*8044SWilliam.Kucharski@Sun.COM 		outw(mask, nic->ioaddr + IntrMask);
499*8044SWilliam.Kucharski@Sun.COM 		break;
500*8044SWilliam.Kucharski@Sun.COM 	case FORCE :
501*8044SWilliam.Kucharski@Sun.COM 		/* Apparently writing a 1 to this read-only bit of a
502*8044SWilliam.Kucharski@Sun.COM 		 * read-only and otherwise unrelated register will
503*8044SWilliam.Kucharski@Sun.COM 		 * force an interrupt.  If you ever want to see how
504*8044SWilliam.Kucharski@Sun.COM 		 * not to write a datasheet, read the one for the
505*8044SWilliam.Kucharski@Sun.COM 		 * RTL8139...
506*8044SWilliam.Kucharski@Sun.COM 		 */
507*8044SWilliam.Kucharski@Sun.COM 		outb(EROK, nic->ioaddr + RxEarlyStatus);
508*8044SWilliam.Kucharski@Sun.COM 		break;
509*8044SWilliam.Kucharski@Sun.COM 	}
510*8044SWilliam.Kucharski@Sun.COM }
511*8044SWilliam.Kucharski@Sun.COM 
rtl_disable(struct dev * dev)512*8044SWilliam.Kucharski@Sun.COM static void rtl_disable(struct dev *dev)
513*8044SWilliam.Kucharski@Sun.COM {
514*8044SWilliam.Kucharski@Sun.COM 	struct nic *nic = (struct nic *)dev;
515*8044SWilliam.Kucharski@Sun.COM 	/* merge reset and disable */
516*8044SWilliam.Kucharski@Sun.COM 	rtl_reset(nic);
517*8044SWilliam.Kucharski@Sun.COM 
518*8044SWilliam.Kucharski@Sun.COM 	/* reset the chip */
519*8044SWilliam.Kucharski@Sun.COM 	outb(CmdReset, nic->ioaddr + ChipCmd);
520*8044SWilliam.Kucharski@Sun.COM 
521*8044SWilliam.Kucharski@Sun.COM 	/* 10 ms timeout */
522*8044SWilliam.Kucharski@Sun.COM 	load_timer2(10*TICKS_PER_MS);
523*8044SWilliam.Kucharski@Sun.COM 	while ((inb(nic->ioaddr + ChipCmd) & CmdReset) != 0 && timer2_running())
524*8044SWilliam.Kucharski@Sun.COM 		/* wait */;
525*8044SWilliam.Kucharski@Sun.COM }
526*8044SWilliam.Kucharski@Sun.COM 
527*8044SWilliam.Kucharski@Sun.COM static struct pci_id rtl8139_nics[] = {
528*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10ec, 0x8129, "rtl8129",       "Realtek 8129"),
529*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10ec, 0x8139, "rtl8139",       "Realtek 8139"),
530*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10ec, 0x8138, "rtl8139b",      "Realtek 8139B"),
531*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x1186, 0x1300, "dfe538",        "DFE530TX+/DFE538TX"),
532*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x1113, 0x1211, "smc1211-1",     "SMC EZ10/100"),
533*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x1112, 0x1211, "smc1211",       "SMC EZ10/100"),
534*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x1500, 0x1360, "delta8139",     "Delta Electronics 8139"),
535*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x4033, 0x1360, "addtron8139",   "Addtron Technology 8139"),
536*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x1186, 0x1340, "dfe690txd",     "D-Link DFE690TXD"),
537*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x13d1, 0xab06, "fe2000vx",      "AboCom FE2000VX"),
538*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x1259, 0xa117, "allied8139",    "Allied Telesyn 8139"),
539*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x14ea, 0xab06, "fnw3603tx",     "Planex FNW-3603-TX"),
540*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x14ea, 0xab07, "fnw3800tx",     "Planex FNW-3800-TX"),
541*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0xffff, 0x8139, "clone-rtl8139", "Cloned 8139"),
542*8044SWilliam.Kucharski@Sun.COM };
543*8044SWilliam.Kucharski@Sun.COM 
544*8044SWilliam.Kucharski@Sun.COM struct pci_driver rtl8139_driver = {
545*8044SWilliam.Kucharski@Sun.COM 	.type     = NIC_DRIVER,
546*8044SWilliam.Kucharski@Sun.COM 	.name     = "RTL8139",
547*8044SWilliam.Kucharski@Sun.COM 	.probe    = rtl8139_probe,
548*8044SWilliam.Kucharski@Sun.COM 	.ids      = rtl8139_nics,
549*8044SWilliam.Kucharski@Sun.COM 	.id_count = sizeof(rtl8139_nics)/sizeof(rtl8139_nics[0]),
550*8044SWilliam.Kucharski@Sun.COM 	.class    = 0,
551*8044SWilliam.Kucharski@Sun.COM };
552