1*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
2*8044SWilliam.Kucharski@Sun.COM * r8169.c: Etherboot device driver for the RealTek RTL-8169 Gigabit
3*8044SWilliam.Kucharski@Sun.COM * Written 2003 by Timothy Legge <tlegge@rogers.com>
4*8044SWilliam.Kucharski@Sun.COM *
5*8044SWilliam.Kucharski@Sun.COM * This program is free software; you can redistribute it and/or modify
6*8044SWilliam.Kucharski@Sun.COM * it under the terms of the GNU General Public License as published by
7*8044SWilliam.Kucharski@Sun.COM * the Free Software Foundation; either version 2 of the License, or
8*8044SWilliam.Kucharski@Sun.COM * (at your option) any later version.
9*8044SWilliam.Kucharski@Sun.COM *
10*8044SWilliam.Kucharski@Sun.COM * This program is distributed in the hope that it will be useful,
11*8044SWilliam.Kucharski@Sun.COM * but WITHOUT ANY WARRANTY; without even the implied warranty of
12*8044SWilliam.Kucharski@Sun.COM * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13*8044SWilliam.Kucharski@Sun.COM * GNU General Public License for more details.
14*8044SWilliam.Kucharski@Sun.COM *
15*8044SWilliam.Kucharski@Sun.COM * You should have received a copy of the GNU General Public License
16*8044SWilliam.Kucharski@Sun.COM * along with this program; if not, write to the Free Software
17*8044SWilliam.Kucharski@Sun.COM * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18*8044SWilliam.Kucharski@Sun.COM *
19*8044SWilliam.Kucharski@Sun.COM * Portions of this code based on:
20*8044SWilliam.Kucharski@Sun.COM * r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver
21*8044SWilliam.Kucharski@Sun.COM * for Linux kernel 2.4.x.
22*8044SWilliam.Kucharski@Sun.COM *
23*8044SWilliam.Kucharski@Sun.COM * Written 2002 ShuChen <shuchen@realtek.com.tw>
24*8044SWilliam.Kucharski@Sun.COM * See Linux Driver for full information
25*8044SWilliam.Kucharski@Sun.COM *
26*8044SWilliam.Kucharski@Sun.COM * Linux Driver Version 1.27a, 10.02.2002
27*8044SWilliam.Kucharski@Sun.COM *
28*8044SWilliam.Kucharski@Sun.COM * Thanks to:
29*8044SWilliam.Kucharski@Sun.COM * Jean Chen of RealTek Semiconductor Corp. for
30*8044SWilliam.Kucharski@Sun.COM * providing the evaluation NIC used to develop
31*8044SWilliam.Kucharski@Sun.COM * this driver. RealTek's support for Etherboot
32*8044SWilliam.Kucharski@Sun.COM * is appreciated.
33*8044SWilliam.Kucharski@Sun.COM *
34*8044SWilliam.Kucharski@Sun.COM * REVISION HISTORY:
35*8044SWilliam.Kucharski@Sun.COM * ================
36*8044SWilliam.Kucharski@Sun.COM *
37*8044SWilliam.Kucharski@Sun.COM * v1.0 11-26-2003 timlegge Initial port of Linux driver
38*8044SWilliam.Kucharski@Sun.COM * v1.5 01-17-2004 timlegge Initial driver output cleanup
39*8044SWilliam.Kucharski@Sun.COM * v1.6 03-27-2004 timlegge Additional Cleanup
40*8044SWilliam.Kucharski@Sun.COM *
41*8044SWilliam.Kucharski@Sun.COM * Indent Options: indent -kr -i8
42*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
43*8044SWilliam.Kucharski@Sun.COM
44*8044SWilliam.Kucharski@Sun.COM /* to get some global routines like printf */
45*8044SWilliam.Kucharski@Sun.COM #include "etherboot.h"
46*8044SWilliam.Kucharski@Sun.COM /* to get the interface to the body of the program */
47*8044SWilliam.Kucharski@Sun.COM #include "nic.h"
48*8044SWilliam.Kucharski@Sun.COM /* to get the PCI support functions, if this is a PCI NIC */
49*8044SWilliam.Kucharski@Sun.COM #include "pci.h"
50*8044SWilliam.Kucharski@Sun.COM #include "timer.h"
51*8044SWilliam.Kucharski@Sun.COM
52*8044SWilliam.Kucharski@Sun.COM #define drv_version "v1.6"
53*8044SWilliam.Kucharski@Sun.COM #define drv_date "03-27-2004"
54*8044SWilliam.Kucharski@Sun.COM
55*8044SWilliam.Kucharski@Sun.COM typedef unsigned char u8;
56*8044SWilliam.Kucharski@Sun.COM typedef signed char s8;
57*8044SWilliam.Kucharski@Sun.COM typedef unsigned short u16;
58*8044SWilliam.Kucharski@Sun.COM typedef signed short s16;
59*8044SWilliam.Kucharski@Sun.COM typedef unsigned int u32;
60*8044SWilliam.Kucharski@Sun.COM typedef signed int s32;
61*8044SWilliam.Kucharski@Sun.COM
62*8044SWilliam.Kucharski@Sun.COM #define HZ 1000
63*8044SWilliam.Kucharski@Sun.COM
64*8044SWilliam.Kucharski@Sun.COM static u32 ioaddr;
65*8044SWilliam.Kucharski@Sun.COM
66*8044SWilliam.Kucharski@Sun.COM #ifdef EDEBUG
67*8044SWilliam.Kucharski@Sun.COM #define dprintf(x) printf x
68*8044SWilliam.Kucharski@Sun.COM #else
69*8044SWilliam.Kucharski@Sun.COM #define dprintf(x)
70*8044SWilliam.Kucharski@Sun.COM #endif
71*8044SWilliam.Kucharski@Sun.COM
72*8044SWilliam.Kucharski@Sun.COM /* Condensed operations for readability. */
73*8044SWilliam.Kucharski@Sun.COM #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr))
74*8044SWilliam.Kucharski@Sun.COM #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr))
75*8044SWilliam.Kucharski@Sun.COM
76*8044SWilliam.Kucharski@Sun.COM #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0]))
77*8044SWilliam.Kucharski@Sun.COM
78*8044SWilliam.Kucharski@Sun.COM /* media options
79*8044SWilliam.Kucharski@Sun.COM _10_Half = 0x01,
80*8044SWilliam.Kucharski@Sun.COM _10_Full = 0x02,
81*8044SWilliam.Kucharski@Sun.COM _100_Half = 0x04,
82*8044SWilliam.Kucharski@Sun.COM _100_Full = 0x08,
83*8044SWilliam.Kucharski@Sun.COM _1000_Full = 0x10,
84*8044SWilliam.Kucharski@Sun.COM */
85*8044SWilliam.Kucharski@Sun.COM static int media = -1;
86*8044SWilliam.Kucharski@Sun.COM
87*8044SWilliam.Kucharski@Sun.COM #if 0
88*8044SWilliam.Kucharski@Sun.COM /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
89*8044SWilliam.Kucharski@Sun.COM static int max_interrupt_work = 20;
90*8044SWilliam.Kucharski@Sun.COM #endif
91*8044SWilliam.Kucharski@Sun.COM
92*8044SWilliam.Kucharski@Sun.COM #if 0
93*8044SWilliam.Kucharski@Sun.COM /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
94*8044SWilliam.Kucharski@Sun.COM The RTL chips use a 64 element hash table based on the Ethernet CRC. */
95*8044SWilliam.Kucharski@Sun.COM static int multicast_filter_limit = 32;
96*8044SWilliam.Kucharski@Sun.COM #endif
97*8044SWilliam.Kucharski@Sun.COM
98*8044SWilliam.Kucharski@Sun.COM /* MAC address length*/
99*8044SWilliam.Kucharski@Sun.COM #define MAC_ADDR_LEN 6
100*8044SWilliam.Kucharski@Sun.COM
101*8044SWilliam.Kucharski@Sun.COM /* max supported gigabit ethernet frame size -- must be at least (dev->mtu+14+4).*/
102*8044SWilliam.Kucharski@Sun.COM #define MAX_ETH_FRAME_SIZE 1536
103*8044SWilliam.Kucharski@Sun.COM
104*8044SWilliam.Kucharski@Sun.COM #define TX_FIFO_THRESH 256 /* In bytes */
105*8044SWilliam.Kucharski@Sun.COM
106*8044SWilliam.Kucharski@Sun.COM #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
107*8044SWilliam.Kucharski@Sun.COM #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
108*8044SWilliam.Kucharski@Sun.COM #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
109*8044SWilliam.Kucharski@Sun.COM #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
110*8044SWilliam.Kucharski@Sun.COM #define RxPacketMaxSize 0x0800 /* Maximum size supported is 16K-1 */
111*8044SWilliam.Kucharski@Sun.COM #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
112*8044SWilliam.Kucharski@Sun.COM
113*8044SWilliam.Kucharski@Sun.COM #define NUM_TX_DESC 1 /* Number of Tx descriptor registers */
114*8044SWilliam.Kucharski@Sun.COM #define NUM_RX_DESC 4 /* Number of Rx descriptor registers */
115*8044SWilliam.Kucharski@Sun.COM #define RX_BUF_SIZE 1536 /* Rx Buffer size */
116*8044SWilliam.Kucharski@Sun.COM
117*8044SWilliam.Kucharski@Sun.COM #define RTL_MIN_IO_SIZE 0x80
118*8044SWilliam.Kucharski@Sun.COM #define TX_TIMEOUT (6*HZ)
119*8044SWilliam.Kucharski@Sun.COM
120*8044SWilliam.Kucharski@Sun.COM /* write/read MMIO register */
121*8044SWilliam.Kucharski@Sun.COM #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
122*8044SWilliam.Kucharski@Sun.COM #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
123*8044SWilliam.Kucharski@Sun.COM #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
124*8044SWilliam.Kucharski@Sun.COM #define RTL_R8(reg) readb (ioaddr + (reg))
125*8044SWilliam.Kucharski@Sun.COM #define RTL_R16(reg) readw (ioaddr + (reg))
126*8044SWilliam.Kucharski@Sun.COM #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
127*8044SWilliam.Kucharski@Sun.COM
128*8044SWilliam.Kucharski@Sun.COM enum RTL8169_registers {
129*8044SWilliam.Kucharski@Sun.COM MAC0 = 0, /* Ethernet hardware address. */
130*8044SWilliam.Kucharski@Sun.COM MAR0 = 8, /* Multicast filter. */
131*8044SWilliam.Kucharski@Sun.COM TxDescStartAddr = 0x20,
132*8044SWilliam.Kucharski@Sun.COM TxHDescStartAddr = 0x28,
133*8044SWilliam.Kucharski@Sun.COM FLASH = 0x30,
134*8044SWilliam.Kucharski@Sun.COM ERSR = 0x36,
135*8044SWilliam.Kucharski@Sun.COM ChipCmd = 0x37,
136*8044SWilliam.Kucharski@Sun.COM TxPoll = 0x38,
137*8044SWilliam.Kucharski@Sun.COM IntrMask = 0x3C,
138*8044SWilliam.Kucharski@Sun.COM IntrStatus = 0x3E,
139*8044SWilliam.Kucharski@Sun.COM TxConfig = 0x40,
140*8044SWilliam.Kucharski@Sun.COM RxConfig = 0x44,
141*8044SWilliam.Kucharski@Sun.COM RxMissed = 0x4C,
142*8044SWilliam.Kucharski@Sun.COM Cfg9346 = 0x50,
143*8044SWilliam.Kucharski@Sun.COM Config0 = 0x51,
144*8044SWilliam.Kucharski@Sun.COM Config1 = 0x52,
145*8044SWilliam.Kucharski@Sun.COM Config2 = 0x53,
146*8044SWilliam.Kucharski@Sun.COM Config3 = 0x54,
147*8044SWilliam.Kucharski@Sun.COM Config4 = 0x55,
148*8044SWilliam.Kucharski@Sun.COM Config5 = 0x56,
149*8044SWilliam.Kucharski@Sun.COM MultiIntr = 0x5C,
150*8044SWilliam.Kucharski@Sun.COM PHYAR = 0x60,
151*8044SWilliam.Kucharski@Sun.COM TBICSR = 0x64,
152*8044SWilliam.Kucharski@Sun.COM TBI_ANAR = 0x68,
153*8044SWilliam.Kucharski@Sun.COM TBI_LPAR = 0x6A,
154*8044SWilliam.Kucharski@Sun.COM PHYstatus = 0x6C,
155*8044SWilliam.Kucharski@Sun.COM RxMaxSize = 0xDA,
156*8044SWilliam.Kucharski@Sun.COM CPlusCmd = 0xE0,
157*8044SWilliam.Kucharski@Sun.COM RxDescStartAddr = 0xE4,
158*8044SWilliam.Kucharski@Sun.COM EarlyTxThres = 0xEC,
159*8044SWilliam.Kucharski@Sun.COM FuncEvent = 0xF0,
160*8044SWilliam.Kucharski@Sun.COM FuncEventMask = 0xF4,
161*8044SWilliam.Kucharski@Sun.COM FuncPresetState = 0xF8,
162*8044SWilliam.Kucharski@Sun.COM FuncForceEvent = 0xFC,
163*8044SWilliam.Kucharski@Sun.COM };
164*8044SWilliam.Kucharski@Sun.COM
165*8044SWilliam.Kucharski@Sun.COM enum RTL8169_register_content {
166*8044SWilliam.Kucharski@Sun.COM /*InterruptStatusBits */
167*8044SWilliam.Kucharski@Sun.COM SYSErr = 0x8000,
168*8044SWilliam.Kucharski@Sun.COM PCSTimeout = 0x4000,
169*8044SWilliam.Kucharski@Sun.COM SWInt = 0x0100,
170*8044SWilliam.Kucharski@Sun.COM TxDescUnavail = 0x80,
171*8044SWilliam.Kucharski@Sun.COM RxFIFOOver = 0x40,
172*8044SWilliam.Kucharski@Sun.COM RxUnderrun = 0x20,
173*8044SWilliam.Kucharski@Sun.COM RxOverflow = 0x10,
174*8044SWilliam.Kucharski@Sun.COM TxErr = 0x08,
175*8044SWilliam.Kucharski@Sun.COM TxOK = 0x04,
176*8044SWilliam.Kucharski@Sun.COM RxErr = 0x02,
177*8044SWilliam.Kucharski@Sun.COM RxOK = 0x01,
178*8044SWilliam.Kucharski@Sun.COM
179*8044SWilliam.Kucharski@Sun.COM /*RxStatusDesc */
180*8044SWilliam.Kucharski@Sun.COM RxRES = 0x00200000,
181*8044SWilliam.Kucharski@Sun.COM RxCRC = 0x00080000,
182*8044SWilliam.Kucharski@Sun.COM RxRUNT = 0x00100000,
183*8044SWilliam.Kucharski@Sun.COM RxRWT = 0x00400000,
184*8044SWilliam.Kucharski@Sun.COM
185*8044SWilliam.Kucharski@Sun.COM /*ChipCmdBits */
186*8044SWilliam.Kucharski@Sun.COM CmdReset = 0x10,
187*8044SWilliam.Kucharski@Sun.COM CmdRxEnb = 0x08,
188*8044SWilliam.Kucharski@Sun.COM CmdTxEnb = 0x04,
189*8044SWilliam.Kucharski@Sun.COM RxBufEmpty = 0x01,
190*8044SWilliam.Kucharski@Sun.COM
191*8044SWilliam.Kucharski@Sun.COM /*Cfg9346Bits */
192*8044SWilliam.Kucharski@Sun.COM Cfg9346_Lock = 0x00,
193*8044SWilliam.Kucharski@Sun.COM Cfg9346_Unlock = 0xC0,
194*8044SWilliam.Kucharski@Sun.COM
195*8044SWilliam.Kucharski@Sun.COM /*rx_mode_bits */
196*8044SWilliam.Kucharski@Sun.COM AcceptErr = 0x20,
197*8044SWilliam.Kucharski@Sun.COM AcceptRunt = 0x10,
198*8044SWilliam.Kucharski@Sun.COM AcceptBroadcast = 0x08,
199*8044SWilliam.Kucharski@Sun.COM AcceptMulticast = 0x04,
200*8044SWilliam.Kucharski@Sun.COM AcceptMyPhys = 0x02,
201*8044SWilliam.Kucharski@Sun.COM AcceptAllPhys = 0x01,
202*8044SWilliam.Kucharski@Sun.COM
203*8044SWilliam.Kucharski@Sun.COM /*RxConfigBits */
204*8044SWilliam.Kucharski@Sun.COM RxCfgFIFOShift = 13,
205*8044SWilliam.Kucharski@Sun.COM RxCfgDMAShift = 8,
206*8044SWilliam.Kucharski@Sun.COM
207*8044SWilliam.Kucharski@Sun.COM /*TxConfigBits */
208*8044SWilliam.Kucharski@Sun.COM TxInterFrameGapShift = 24,
209*8044SWilliam.Kucharski@Sun.COM TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
210*8044SWilliam.Kucharski@Sun.COM
211*8044SWilliam.Kucharski@Sun.COM /*rtl8169_PHYstatus */
212*8044SWilliam.Kucharski@Sun.COM TBI_Enable = 0x80,
213*8044SWilliam.Kucharski@Sun.COM TxFlowCtrl = 0x40,
214*8044SWilliam.Kucharski@Sun.COM RxFlowCtrl = 0x20,
215*8044SWilliam.Kucharski@Sun.COM _1000bpsF = 0x10,
216*8044SWilliam.Kucharski@Sun.COM _100bps = 0x08,
217*8044SWilliam.Kucharski@Sun.COM _10bps = 0x04,
218*8044SWilliam.Kucharski@Sun.COM LinkStatus = 0x02,
219*8044SWilliam.Kucharski@Sun.COM FullDup = 0x01,
220*8044SWilliam.Kucharski@Sun.COM
221*8044SWilliam.Kucharski@Sun.COM /*GIGABIT_PHY_registers */
222*8044SWilliam.Kucharski@Sun.COM PHY_CTRL_REG = 0,
223*8044SWilliam.Kucharski@Sun.COM PHY_STAT_REG = 1,
224*8044SWilliam.Kucharski@Sun.COM PHY_AUTO_NEGO_REG = 4,
225*8044SWilliam.Kucharski@Sun.COM PHY_1000_CTRL_REG = 9,
226*8044SWilliam.Kucharski@Sun.COM
227*8044SWilliam.Kucharski@Sun.COM /*GIGABIT_PHY_REG_BIT */
228*8044SWilliam.Kucharski@Sun.COM PHY_Restart_Auto_Nego = 0x0200,
229*8044SWilliam.Kucharski@Sun.COM PHY_Enable_Auto_Nego = 0x1000,
230*8044SWilliam.Kucharski@Sun.COM
231*8044SWilliam.Kucharski@Sun.COM /* PHY_STAT_REG = 1; */
232*8044SWilliam.Kucharski@Sun.COM PHY_Auto_Neco_Comp = 0x0020,
233*8044SWilliam.Kucharski@Sun.COM
234*8044SWilliam.Kucharski@Sun.COM /* PHY_AUTO_NEGO_REG = 4; */
235*8044SWilliam.Kucharski@Sun.COM PHY_Cap_10_Half = 0x0020,
236*8044SWilliam.Kucharski@Sun.COM PHY_Cap_10_Full = 0x0040,
237*8044SWilliam.Kucharski@Sun.COM PHY_Cap_100_Half = 0x0080,
238*8044SWilliam.Kucharski@Sun.COM PHY_Cap_100_Full = 0x0100,
239*8044SWilliam.Kucharski@Sun.COM
240*8044SWilliam.Kucharski@Sun.COM /* PHY_1000_CTRL_REG = 9; */
241*8044SWilliam.Kucharski@Sun.COM PHY_Cap_1000_Full = 0x0200,
242*8044SWilliam.Kucharski@Sun.COM
243*8044SWilliam.Kucharski@Sun.COM PHY_Cap_Null = 0x0,
244*8044SWilliam.Kucharski@Sun.COM
245*8044SWilliam.Kucharski@Sun.COM /*_MediaType*/
246*8044SWilliam.Kucharski@Sun.COM _10_Half = 0x01,
247*8044SWilliam.Kucharski@Sun.COM _10_Full = 0x02,
248*8044SWilliam.Kucharski@Sun.COM _100_Half = 0x04,
249*8044SWilliam.Kucharski@Sun.COM _100_Full = 0x08,
250*8044SWilliam.Kucharski@Sun.COM _1000_Full = 0x10,
251*8044SWilliam.Kucharski@Sun.COM
252*8044SWilliam.Kucharski@Sun.COM /*_TBICSRBit*/
253*8044SWilliam.Kucharski@Sun.COM TBILinkOK = 0x02000000,
254*8044SWilliam.Kucharski@Sun.COM };
255*8044SWilliam.Kucharski@Sun.COM
256*8044SWilliam.Kucharski@Sun.COM static struct {
257*8044SWilliam.Kucharski@Sun.COM const char *name;
258*8044SWilliam.Kucharski@Sun.COM u8 version; /* depend on RTL8169 docs */
259*8044SWilliam.Kucharski@Sun.COM u32 RxConfigMask; /* should clear the bits supported by this chip */
260*8044SWilliam.Kucharski@Sun.COM } rtl_chip_info[] = {
261*8044SWilliam.Kucharski@Sun.COM {
262*8044SWilliam.Kucharski@Sun.COM "RTL-8169", 0x00, 0xff7e1880,},};
263*8044SWilliam.Kucharski@Sun.COM
264*8044SWilliam.Kucharski@Sun.COM enum _DescStatusBit {
265*8044SWilliam.Kucharski@Sun.COM OWNbit = 0x80000000,
266*8044SWilliam.Kucharski@Sun.COM EORbit = 0x40000000,
267*8044SWilliam.Kucharski@Sun.COM FSbit = 0x20000000,
268*8044SWilliam.Kucharski@Sun.COM LSbit = 0x10000000,
269*8044SWilliam.Kucharski@Sun.COM };
270*8044SWilliam.Kucharski@Sun.COM
271*8044SWilliam.Kucharski@Sun.COM struct TxDesc {
272*8044SWilliam.Kucharski@Sun.COM u32 status;
273*8044SWilliam.Kucharski@Sun.COM u32 vlan_tag;
274*8044SWilliam.Kucharski@Sun.COM u32 buf_addr;
275*8044SWilliam.Kucharski@Sun.COM u32 buf_Haddr;
276*8044SWilliam.Kucharski@Sun.COM };
277*8044SWilliam.Kucharski@Sun.COM
278*8044SWilliam.Kucharski@Sun.COM struct RxDesc {
279*8044SWilliam.Kucharski@Sun.COM u32 status;
280*8044SWilliam.Kucharski@Sun.COM u32 vlan_tag;
281*8044SWilliam.Kucharski@Sun.COM u32 buf_addr;
282*8044SWilliam.Kucharski@Sun.COM u32 buf_Haddr;
283*8044SWilliam.Kucharski@Sun.COM };
284*8044SWilliam.Kucharski@Sun.COM
285*8044SWilliam.Kucharski@Sun.COM /* The descriptors for this card are required to be aligned on
286*8044SWilliam.Kucharski@Sun.COM 256 byte boundaries. As the align attribute does not do more than
287*8044SWilliam.Kucharski@Sun.COM 16 bytes of alignment it requires some extra steps. Add 256 to the
288*8044SWilliam.Kucharski@Sun.COM size of the array and the init_ring adjusts the alignment */
289*8044SWilliam.Kucharski@Sun.COM
290*8044SWilliam.Kucharski@Sun.COM /* Define the TX Descriptor */
291*8044SWilliam.Kucharski@Sun.COM static u8 tx_ring[NUM_TX_DESC * sizeof(struct TxDesc) + 256];
292*8044SWilliam.Kucharski@Sun.COM
293*8044SWilliam.Kucharski@Sun.COM /* Create a static buffer of size RX_BUF_SZ for each
294*8044SWilliam.Kucharski@Sun.COM TX Descriptor. All descriptors point to a
295*8044SWilliam.Kucharski@Sun.COM part of this buffer */
296*8044SWilliam.Kucharski@Sun.COM static unsigned char txb[NUM_TX_DESC * RX_BUF_SIZE];
297*8044SWilliam.Kucharski@Sun.COM
298*8044SWilliam.Kucharski@Sun.COM /* Define the RX Descriptor */
299*8044SWilliam.Kucharski@Sun.COM static u8 rx_ring[NUM_RX_DESC * sizeof(struct TxDesc) + 256];
300*8044SWilliam.Kucharski@Sun.COM
301*8044SWilliam.Kucharski@Sun.COM /* Create a static buffer of size RX_BUF_SZ for each
302*8044SWilliam.Kucharski@Sun.COM RX Descriptor All descriptors point to a
303*8044SWilliam.Kucharski@Sun.COM part of this buffer */
304*8044SWilliam.Kucharski@Sun.COM static unsigned char rxb[NUM_RX_DESC * RX_BUF_SIZE];
305*8044SWilliam.Kucharski@Sun.COM
306*8044SWilliam.Kucharski@Sun.COM struct rtl8169_private {
307*8044SWilliam.Kucharski@Sun.COM void *mmio_addr; /* memory map physical address */
308*8044SWilliam.Kucharski@Sun.COM int chipset;
309*8044SWilliam.Kucharski@Sun.COM unsigned long cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
310*8044SWilliam.Kucharski@Sun.COM unsigned long cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
311*8044SWilliam.Kucharski@Sun.COM unsigned char *TxDescArrays; /* Index of Tx Descriptor buffer */
312*8044SWilliam.Kucharski@Sun.COM unsigned char *RxDescArrays; /* Index of Rx Descriptor buffer */
313*8044SWilliam.Kucharski@Sun.COM struct TxDesc *TxDescArray; /* Index of 256-alignment Tx Descriptor buffer */
314*8044SWilliam.Kucharski@Sun.COM struct RxDesc *RxDescArray; /* Index of 256-alignment Rx Descriptor buffer */
315*8044SWilliam.Kucharski@Sun.COM unsigned char *RxBufferRing[NUM_RX_DESC]; /* Index of Rx Buffer array */
316*8044SWilliam.Kucharski@Sun.COM unsigned char *Tx_skbuff[NUM_TX_DESC];
317*8044SWilliam.Kucharski@Sun.COM } tpx;
318*8044SWilliam.Kucharski@Sun.COM
319*8044SWilliam.Kucharski@Sun.COM static struct rtl8169_private *tpc;
320*8044SWilliam.Kucharski@Sun.COM
321*8044SWilliam.Kucharski@Sun.COM static const u16 rtl8169_intr_mask =
322*8044SWilliam.Kucharski@Sun.COM SYSErr | PCSTimeout | RxUnderrun | RxOverflow | RxFIFOOver | TxErr |
323*8044SWilliam.Kucharski@Sun.COM TxOK | RxErr | RxOK;
324*8044SWilliam.Kucharski@Sun.COM static const unsigned int rtl8169_rx_config =
325*8044SWilliam.Kucharski@Sun.COM (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
326*8044SWilliam.Kucharski@Sun.COM
mdio_write(int RegAddr,int value)327*8044SWilliam.Kucharski@Sun.COM void mdio_write(int RegAddr, int value)
328*8044SWilliam.Kucharski@Sun.COM {
329*8044SWilliam.Kucharski@Sun.COM int i;
330*8044SWilliam.Kucharski@Sun.COM
331*8044SWilliam.Kucharski@Sun.COM RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
332*8044SWilliam.Kucharski@Sun.COM udelay(1000);
333*8044SWilliam.Kucharski@Sun.COM
334*8044SWilliam.Kucharski@Sun.COM for (i = 2000; i > 0; i--) {
335*8044SWilliam.Kucharski@Sun.COM /* Check if the RTL8169 has completed writing to the specified MII register */
336*8044SWilliam.Kucharski@Sun.COM if (!(RTL_R32(PHYAR) & 0x80000000)) {
337*8044SWilliam.Kucharski@Sun.COM break;
338*8044SWilliam.Kucharski@Sun.COM } else {
339*8044SWilliam.Kucharski@Sun.COM udelay(100);
340*8044SWilliam.Kucharski@Sun.COM }
341*8044SWilliam.Kucharski@Sun.COM }
342*8044SWilliam.Kucharski@Sun.COM }
343*8044SWilliam.Kucharski@Sun.COM
mdio_read(int RegAddr)344*8044SWilliam.Kucharski@Sun.COM int mdio_read(int RegAddr)
345*8044SWilliam.Kucharski@Sun.COM {
346*8044SWilliam.Kucharski@Sun.COM int i, value = -1;
347*8044SWilliam.Kucharski@Sun.COM
348*8044SWilliam.Kucharski@Sun.COM RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
349*8044SWilliam.Kucharski@Sun.COM udelay(1000);
350*8044SWilliam.Kucharski@Sun.COM
351*8044SWilliam.Kucharski@Sun.COM for (i = 2000; i > 0; i--) {
352*8044SWilliam.Kucharski@Sun.COM /* Check if the RTL8169 has completed retrieving data from the specified MII register */
353*8044SWilliam.Kucharski@Sun.COM if (RTL_R32(PHYAR) & 0x80000000) {
354*8044SWilliam.Kucharski@Sun.COM value = (int) (RTL_R32(PHYAR) & 0xFFFF);
355*8044SWilliam.Kucharski@Sun.COM break;
356*8044SWilliam.Kucharski@Sun.COM } else {
357*8044SWilliam.Kucharski@Sun.COM udelay(100);
358*8044SWilliam.Kucharski@Sun.COM }
359*8044SWilliam.Kucharski@Sun.COM }
360*8044SWilliam.Kucharski@Sun.COM return value;
361*8044SWilliam.Kucharski@Sun.COM }
362*8044SWilliam.Kucharski@Sun.COM
rtl8169_init_board(struct pci_device * pdev)363*8044SWilliam.Kucharski@Sun.COM static int rtl8169_init_board(struct pci_device *pdev)
364*8044SWilliam.Kucharski@Sun.COM {
365*8044SWilliam.Kucharski@Sun.COM int i;
366*8044SWilliam.Kucharski@Sun.COM unsigned long rtreg_base, rtreg_len;
367*8044SWilliam.Kucharski@Sun.COM u32 tmp;
368*8044SWilliam.Kucharski@Sun.COM
369*8044SWilliam.Kucharski@Sun.COM rtreg_base = pci_bar_start(pdev, PCI_BASE_ADDRESS_1);
370*8044SWilliam.Kucharski@Sun.COM rtreg_len = pci_bar_size(pdev, PCI_BASE_ADDRESS_1);
371*8044SWilliam.Kucharski@Sun.COM
372*8044SWilliam.Kucharski@Sun.COM /* check for weird/broken PCI region reporting */
373*8044SWilliam.Kucharski@Sun.COM if (rtreg_len < RTL_MIN_IO_SIZE) {
374*8044SWilliam.Kucharski@Sun.COM printf("Invalid PCI region size(s), aborting\n");
375*8044SWilliam.Kucharski@Sun.COM }
376*8044SWilliam.Kucharski@Sun.COM
377*8044SWilliam.Kucharski@Sun.COM adjust_pci_device(pdev);
378*8044SWilliam.Kucharski@Sun.COM /* pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM); */
379*8044SWilliam.Kucharski@Sun.COM
380*8044SWilliam.Kucharski@Sun.COM /* ioremap MMIO region */
381*8044SWilliam.Kucharski@Sun.COM ioaddr = (unsigned long) ioremap(rtreg_base, rtreg_len);
382*8044SWilliam.Kucharski@Sun.COM if (ioaddr == 0)
383*8044SWilliam.Kucharski@Sun.COM return 0;
384*8044SWilliam.Kucharski@Sun.COM
385*8044SWilliam.Kucharski@Sun.COM tpc->mmio_addr = &ioaddr;
386*8044SWilliam.Kucharski@Sun.COM /* Soft reset the chip. */
387*8044SWilliam.Kucharski@Sun.COM RTL_W8(ChipCmd, CmdReset);
388*8044SWilliam.Kucharski@Sun.COM
389*8044SWilliam.Kucharski@Sun.COM /* Check that the chip has finished the reset. */
390*8044SWilliam.Kucharski@Sun.COM for (i = 1000; i > 0; i--)
391*8044SWilliam.Kucharski@Sun.COM if ((RTL_R8(ChipCmd) & CmdReset) == 0)
392*8044SWilliam.Kucharski@Sun.COM break;
393*8044SWilliam.Kucharski@Sun.COM else
394*8044SWilliam.Kucharski@Sun.COM udelay(10);
395*8044SWilliam.Kucharski@Sun.COM
396*8044SWilliam.Kucharski@Sun.COM /* identify chip attached to board */
397*8044SWilliam.Kucharski@Sun.COM tmp = RTL_R32(TxConfig);
398*8044SWilliam.Kucharski@Sun.COM tmp = ((tmp & 0x7c000000) + ((tmp & 0x00800000) << 2)) >> 24;
399*8044SWilliam.Kucharski@Sun.COM
400*8044SWilliam.Kucharski@Sun.COM for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--)
401*8044SWilliam.Kucharski@Sun.COM if (tmp == rtl_chip_info[i].version) {
402*8044SWilliam.Kucharski@Sun.COM tpc->chipset = i;
403*8044SWilliam.Kucharski@Sun.COM goto match;
404*8044SWilliam.Kucharski@Sun.COM }
405*8044SWilliam.Kucharski@Sun.COM /* if unknown chip, assume array element #0, original RTL-8169 in this case */
406*8044SWilliam.Kucharski@Sun.COM dprintf(("PCI device: unknown chip version, assuming RTL-8169\n"));
407*8044SWilliam.Kucharski@Sun.COM dprintf(("PCI device: TxConfig = 0x%hX\n",
408*8044SWilliam.Kucharski@Sun.COM (unsigned long) RTL_R32(TxConfig)));
409*8044SWilliam.Kucharski@Sun.COM tpc->chipset = 0;
410*8044SWilliam.Kucharski@Sun.COM return 1;
411*8044SWilliam.Kucharski@Sun.COM match:
412*8044SWilliam.Kucharski@Sun.COM return 0;
413*8044SWilliam.Kucharski@Sun.COM
414*8044SWilliam.Kucharski@Sun.COM }
415*8044SWilliam.Kucharski@Sun.COM
416*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
417*8044SWilliam.Kucharski@Sun.COM IRQ - Wait for a frame
418*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
r8169_irq(struct nic * nic __unused,irq_action_t action)419*8044SWilliam.Kucharski@Sun.COM void r8169_irq ( struct nic *nic __unused, irq_action_t action ) {
420*8044SWilliam.Kucharski@Sun.COM int intr_status = 0;
421*8044SWilliam.Kucharski@Sun.COM int interested = RxUnderrun | RxOverflow | RxFIFOOver | RxErr | RxOK;
422*8044SWilliam.Kucharski@Sun.COM
423*8044SWilliam.Kucharski@Sun.COM switch ( action ) {
424*8044SWilliam.Kucharski@Sun.COM case DISABLE:
425*8044SWilliam.Kucharski@Sun.COM case ENABLE:
426*8044SWilliam.Kucharski@Sun.COM intr_status = RTL_R16(IntrStatus);
427*8044SWilliam.Kucharski@Sun.COM /* h/w no longer present (hotplug?) or major error,
428*8044SWilliam.Kucharski@Sun.COM bail */
429*8044SWilliam.Kucharski@Sun.COM if (intr_status == 0xFFFF)
430*8044SWilliam.Kucharski@Sun.COM break;
431*8044SWilliam.Kucharski@Sun.COM
432*8044SWilliam.Kucharski@Sun.COM intr_status = intr_status & ~interested;
433*8044SWilliam.Kucharski@Sun.COM if ( action == ENABLE )
434*8044SWilliam.Kucharski@Sun.COM intr_status = intr_status | interested;
435*8044SWilliam.Kucharski@Sun.COM RTL_W16(IntrMask, intr_status);
436*8044SWilliam.Kucharski@Sun.COM break;
437*8044SWilliam.Kucharski@Sun.COM case FORCE :
438*8044SWilliam.Kucharski@Sun.COM RTL_W8(TxPoll, (RTL_R8(TxPoll) | 0x01));
439*8044SWilliam.Kucharski@Sun.COM break;
440*8044SWilliam.Kucharski@Sun.COM }
441*8044SWilliam.Kucharski@Sun.COM }
442*8044SWilliam.Kucharski@Sun.COM
443*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
444*8044SWilliam.Kucharski@Sun.COM POLL - Wait for a frame
445*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
r8169_poll(struct nic * nic,int retreive)446*8044SWilliam.Kucharski@Sun.COM static int r8169_poll(struct nic *nic, int retreive)
447*8044SWilliam.Kucharski@Sun.COM {
448*8044SWilliam.Kucharski@Sun.COM /* return true if there's an ethernet packet ready to read */
449*8044SWilliam.Kucharski@Sun.COM /* nic->packet should contain data on return */
450*8044SWilliam.Kucharski@Sun.COM /* nic->packetlen should contain length of data */
451*8044SWilliam.Kucharski@Sun.COM int cur_rx;
452*8044SWilliam.Kucharski@Sun.COM unsigned int intr_status = 0;
453*8044SWilliam.Kucharski@Sun.COM cur_rx = tpc->cur_rx;
454*8044SWilliam.Kucharski@Sun.COM if ((tpc->RxDescArray[cur_rx].status & OWNbit) == 0) {
455*8044SWilliam.Kucharski@Sun.COM /* There is a packet ready */
456*8044SWilliam.Kucharski@Sun.COM if(!retreive)
457*8044SWilliam.Kucharski@Sun.COM return 1;
458*8044SWilliam.Kucharski@Sun.COM intr_status = RTL_R16(IntrStatus);
459*8044SWilliam.Kucharski@Sun.COM /* h/w no longer present (hotplug?) or major error,
460*8044SWilliam.Kucharski@Sun.COM bail */
461*8044SWilliam.Kucharski@Sun.COM if (intr_status == 0xFFFF)
462*8044SWilliam.Kucharski@Sun.COM return 0;
463*8044SWilliam.Kucharski@Sun.COM RTL_W16(IntrStatus, intr_status &
464*8044SWilliam.Kucharski@Sun.COM ~(RxFIFOOver | RxOverflow | RxOK));
465*8044SWilliam.Kucharski@Sun.COM
466*8044SWilliam.Kucharski@Sun.COM if (!(tpc->RxDescArray[cur_rx].status & RxRES)) {
467*8044SWilliam.Kucharski@Sun.COM nic->packetlen = (int) (tpc->RxDescArray[cur_rx].
468*8044SWilliam.Kucharski@Sun.COM status & 0x00001FFF) - 4;
469*8044SWilliam.Kucharski@Sun.COM memcpy(nic->packet, tpc->RxBufferRing[cur_rx],
470*8044SWilliam.Kucharski@Sun.COM nic->packetlen);
471*8044SWilliam.Kucharski@Sun.COM if (cur_rx == NUM_RX_DESC - 1)
472*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray[cur_rx].status =
473*8044SWilliam.Kucharski@Sun.COM (OWNbit | EORbit) + RX_BUF_SIZE;
474*8044SWilliam.Kucharski@Sun.COM else
475*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray[cur_rx].status =
476*8044SWilliam.Kucharski@Sun.COM OWNbit + RX_BUF_SIZE;
477*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray[cur_rx].buf_addr =
478*8044SWilliam.Kucharski@Sun.COM virt_to_bus(tpc->RxBufferRing[cur_rx]);
479*8044SWilliam.Kucharski@Sun.COM } else
480*8044SWilliam.Kucharski@Sun.COM printf("Error Rx");
481*8044SWilliam.Kucharski@Sun.COM /* FIXME: shouldn't I reset the status on an error */
482*8044SWilliam.Kucharski@Sun.COM cur_rx = (cur_rx + 1) % NUM_RX_DESC;
483*8044SWilliam.Kucharski@Sun.COM tpc->cur_rx = cur_rx;
484*8044SWilliam.Kucharski@Sun.COM RTL_W16(IntrStatus, intr_status &
485*8044SWilliam.Kucharski@Sun.COM (RxFIFOOver | RxOverflow | RxOK));
486*8044SWilliam.Kucharski@Sun.COM
487*8044SWilliam.Kucharski@Sun.COM return 1;
488*8044SWilliam.Kucharski@Sun.COM
489*8044SWilliam.Kucharski@Sun.COM }
490*8044SWilliam.Kucharski@Sun.COM tpc->cur_rx = cur_rx;
491*8044SWilliam.Kucharski@Sun.COM /* FIXME: There is no reason to do this as cur_rx did not change */
492*8044SWilliam.Kucharski@Sun.COM
493*8044SWilliam.Kucharski@Sun.COM return (0); /* initially as this is called to flush the input */
494*8044SWilliam.Kucharski@Sun.COM
495*8044SWilliam.Kucharski@Sun.COM }
496*8044SWilliam.Kucharski@Sun.COM
497*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
498*8044SWilliam.Kucharski@Sun.COM TRANSMIT - Transmit a frame
499*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
r8169_transmit(struct nic * nic,const char * d,unsigned int t,unsigned int s,const char * p)500*8044SWilliam.Kucharski@Sun.COM static void r8169_transmit(struct nic *nic, const char *d, /* Destination */
501*8044SWilliam.Kucharski@Sun.COM unsigned int t, /* Type */
502*8044SWilliam.Kucharski@Sun.COM unsigned int s, /* size */
503*8044SWilliam.Kucharski@Sun.COM const char *p)
504*8044SWilliam.Kucharski@Sun.COM { /* Packet */
505*8044SWilliam.Kucharski@Sun.COM /* send the packet to destination */
506*8044SWilliam.Kucharski@Sun.COM
507*8044SWilliam.Kucharski@Sun.COM u16 nstype;
508*8044SWilliam.Kucharski@Sun.COM u32 to;
509*8044SWilliam.Kucharski@Sun.COM u8 *ptxb;
510*8044SWilliam.Kucharski@Sun.COM int entry = tpc->cur_tx % NUM_TX_DESC;
511*8044SWilliam.Kucharski@Sun.COM
512*8044SWilliam.Kucharski@Sun.COM /* point to the current txb incase multiple tx_rings are used */
513*8044SWilliam.Kucharski@Sun.COM ptxb = tpc->Tx_skbuff[entry * MAX_ETH_FRAME_SIZE];
514*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb, d, ETH_ALEN);
515*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb + ETH_ALEN, nic->node_addr, ETH_ALEN);
516*8044SWilliam.Kucharski@Sun.COM nstype = htons((u16) t);
517*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb + 2 * ETH_ALEN, (u8 *) & nstype, 2);
518*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb + ETH_HLEN, p, s);
519*8044SWilliam.Kucharski@Sun.COM s += ETH_HLEN;
520*8044SWilliam.Kucharski@Sun.COM s &= 0x0FFF;
521*8044SWilliam.Kucharski@Sun.COM while (s < ETH_ZLEN)
522*8044SWilliam.Kucharski@Sun.COM ptxb[s++] = '\0';
523*8044SWilliam.Kucharski@Sun.COM
524*8044SWilliam.Kucharski@Sun.COM tpc->TxDescArray[entry].buf_addr = virt_to_bus(ptxb);
525*8044SWilliam.Kucharski@Sun.COM if (entry != (NUM_TX_DESC - 1))
526*8044SWilliam.Kucharski@Sun.COM tpc->TxDescArray[entry].status =
527*8044SWilliam.Kucharski@Sun.COM (OWNbit | FSbit | LSbit) | ((s > ETH_ZLEN) ? s :
528*8044SWilliam.Kucharski@Sun.COM ETH_ZLEN);
529*8044SWilliam.Kucharski@Sun.COM else
530*8044SWilliam.Kucharski@Sun.COM tpc->TxDescArray[entry].status =
531*8044SWilliam.Kucharski@Sun.COM (OWNbit | EORbit | FSbit | LSbit) | ((s > ETH_ZLEN) ? s
532*8044SWilliam.Kucharski@Sun.COM : ETH_ZLEN);
533*8044SWilliam.Kucharski@Sun.COM RTL_W8(TxPoll, 0x40); /* set polling bit */
534*8044SWilliam.Kucharski@Sun.COM
535*8044SWilliam.Kucharski@Sun.COM tpc->cur_tx++;
536*8044SWilliam.Kucharski@Sun.COM to = currticks() + TX_TIMEOUT;
537*8044SWilliam.Kucharski@Sun.COM while ((tpc->TxDescArray[entry].status & OWNbit) && (currticks() < to)); /* wait */
538*8044SWilliam.Kucharski@Sun.COM
539*8044SWilliam.Kucharski@Sun.COM if (currticks() >= to) {
540*8044SWilliam.Kucharski@Sun.COM printf("TX Time Out");
541*8044SWilliam.Kucharski@Sun.COM }
542*8044SWilliam.Kucharski@Sun.COM }
543*8044SWilliam.Kucharski@Sun.COM
rtl8169_set_rx_mode(struct nic * nic __unused)544*8044SWilliam.Kucharski@Sun.COM static void rtl8169_set_rx_mode(struct nic *nic __unused)
545*8044SWilliam.Kucharski@Sun.COM {
546*8044SWilliam.Kucharski@Sun.COM u32 mc_filter[2]; /* Multicast hash filter */
547*8044SWilliam.Kucharski@Sun.COM int rx_mode;
548*8044SWilliam.Kucharski@Sun.COM u32 tmp = 0;
549*8044SWilliam.Kucharski@Sun.COM
550*8044SWilliam.Kucharski@Sun.COM /* IFF_ALLMULTI */
551*8044SWilliam.Kucharski@Sun.COM /* Too many to filter perfectly -- accept all multicasts. */
552*8044SWilliam.Kucharski@Sun.COM rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
553*8044SWilliam.Kucharski@Sun.COM mc_filter[1] = mc_filter[0] = 0xffffffff;
554*8044SWilliam.Kucharski@Sun.COM
555*8044SWilliam.Kucharski@Sun.COM tmp =
556*8044SWilliam.Kucharski@Sun.COM rtl8169_rx_config | rx_mode | (RTL_R32(RxConfig) &
557*8044SWilliam.Kucharski@Sun.COM rtl_chip_info[tpc->chipset].
558*8044SWilliam.Kucharski@Sun.COM RxConfigMask);
559*8044SWilliam.Kucharski@Sun.COM
560*8044SWilliam.Kucharski@Sun.COM RTL_W32(RxConfig, tmp);
561*8044SWilliam.Kucharski@Sun.COM RTL_W32(MAR0 + 0, mc_filter[0]);
562*8044SWilliam.Kucharski@Sun.COM RTL_W32(MAR0 + 4, mc_filter[1]);
563*8044SWilliam.Kucharski@Sun.COM }
rtl8169_hw_start(struct nic * nic)564*8044SWilliam.Kucharski@Sun.COM static void rtl8169_hw_start(struct nic *nic)
565*8044SWilliam.Kucharski@Sun.COM {
566*8044SWilliam.Kucharski@Sun.COM u32 i;
567*8044SWilliam.Kucharski@Sun.COM
568*8044SWilliam.Kucharski@Sun.COM /* Soft reset the chip. */
569*8044SWilliam.Kucharski@Sun.COM RTL_W8(ChipCmd, CmdReset);
570*8044SWilliam.Kucharski@Sun.COM
571*8044SWilliam.Kucharski@Sun.COM /* Check that the chip has finished the reset. */
572*8044SWilliam.Kucharski@Sun.COM for (i = 1000; i > 0; i--) {
573*8044SWilliam.Kucharski@Sun.COM if ((RTL_R8(ChipCmd) & CmdReset) == 0)
574*8044SWilliam.Kucharski@Sun.COM break;
575*8044SWilliam.Kucharski@Sun.COM else
576*8044SWilliam.Kucharski@Sun.COM udelay(10);
577*8044SWilliam.Kucharski@Sun.COM }
578*8044SWilliam.Kucharski@Sun.COM
579*8044SWilliam.Kucharski@Sun.COM RTL_W8(Cfg9346, Cfg9346_Unlock);
580*8044SWilliam.Kucharski@Sun.COM RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
581*8044SWilliam.Kucharski@Sun.COM RTL_W8(EarlyTxThres, EarlyTxThld);
582*8044SWilliam.Kucharski@Sun.COM
583*8044SWilliam.Kucharski@Sun.COM /* For gigabit rtl8169 */
584*8044SWilliam.Kucharski@Sun.COM RTL_W16(RxMaxSize, RxPacketMaxSize);
585*8044SWilliam.Kucharski@Sun.COM
586*8044SWilliam.Kucharski@Sun.COM /* Set Rx Config register */
587*8044SWilliam.Kucharski@Sun.COM i = rtl8169_rx_config | (RTL_R32(RxConfig) &
588*8044SWilliam.Kucharski@Sun.COM rtl_chip_info[tpc->chipset].RxConfigMask);
589*8044SWilliam.Kucharski@Sun.COM RTL_W32(RxConfig, i);
590*8044SWilliam.Kucharski@Sun.COM
591*8044SWilliam.Kucharski@Sun.COM /* Set DMA burst size and Interframe Gap Time */
592*8044SWilliam.Kucharski@Sun.COM RTL_W32(TxConfig,
593*8044SWilliam.Kucharski@Sun.COM (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
594*8044SWilliam.Kucharski@Sun.COM TxInterFrameGapShift));
595*8044SWilliam.Kucharski@Sun.COM
596*8044SWilliam.Kucharski@Sun.COM
597*8044SWilliam.Kucharski@Sun.COM tpc->cur_rx = 0;
598*8044SWilliam.Kucharski@Sun.COM
599*8044SWilliam.Kucharski@Sun.COM RTL_W32(TxDescStartAddr, virt_to_le32desc(tpc->TxDescArray));
600*8044SWilliam.Kucharski@Sun.COM RTL_W32(RxDescStartAddr, virt_to_le32desc(tpc->RxDescArray));
601*8044SWilliam.Kucharski@Sun.COM RTL_W8(Cfg9346, Cfg9346_Lock);
602*8044SWilliam.Kucharski@Sun.COM udelay(10);
603*8044SWilliam.Kucharski@Sun.COM
604*8044SWilliam.Kucharski@Sun.COM RTL_W32(RxMissed, 0);
605*8044SWilliam.Kucharski@Sun.COM
606*8044SWilliam.Kucharski@Sun.COM rtl8169_set_rx_mode(nic);
607*8044SWilliam.Kucharski@Sun.COM
608*8044SWilliam.Kucharski@Sun.COM /* no early-rx interrupts */
609*8044SWilliam.Kucharski@Sun.COM RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
610*8044SWilliam.Kucharski@Sun.COM }
611*8044SWilliam.Kucharski@Sun.COM
rtl8169_init_ring(struct nic * nic __unused)612*8044SWilliam.Kucharski@Sun.COM static void rtl8169_init_ring(struct nic *nic __unused)
613*8044SWilliam.Kucharski@Sun.COM {
614*8044SWilliam.Kucharski@Sun.COM int i;
615*8044SWilliam.Kucharski@Sun.COM
616*8044SWilliam.Kucharski@Sun.COM tpc->cur_rx = 0;
617*8044SWilliam.Kucharski@Sun.COM tpc->cur_tx = 0;
618*8044SWilliam.Kucharski@Sun.COM memset(tpc->TxDescArray, 0x0, NUM_TX_DESC * sizeof(struct TxDesc));
619*8044SWilliam.Kucharski@Sun.COM memset(tpc->RxDescArray, 0x0, NUM_RX_DESC * sizeof(struct RxDesc));
620*8044SWilliam.Kucharski@Sun.COM
621*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < NUM_TX_DESC; i++) {
622*8044SWilliam.Kucharski@Sun.COM tpc->Tx_skbuff[i] = &txb[i];
623*8044SWilliam.Kucharski@Sun.COM }
624*8044SWilliam.Kucharski@Sun.COM
625*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < NUM_RX_DESC; i++) {
626*8044SWilliam.Kucharski@Sun.COM if (i == (NUM_RX_DESC - 1))
627*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray[i].status =
628*8044SWilliam.Kucharski@Sun.COM (OWNbit | EORbit) + RX_BUF_SIZE;
629*8044SWilliam.Kucharski@Sun.COM else
630*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray[i].status = OWNbit + RX_BUF_SIZE;
631*8044SWilliam.Kucharski@Sun.COM
632*8044SWilliam.Kucharski@Sun.COM tpc->RxBufferRing[i] = &rxb[i * RX_BUF_SIZE];
633*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray[i].buf_addr =
634*8044SWilliam.Kucharski@Sun.COM virt_to_bus(tpc->RxBufferRing[i]);
635*8044SWilliam.Kucharski@Sun.COM }
636*8044SWilliam.Kucharski@Sun.COM }
637*8044SWilliam.Kucharski@Sun.COM
638*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
639*8044SWilliam.Kucharski@Sun.COM RESET - Finish setting up the ethernet interface
640*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
r8169_reset(struct nic * nic)641*8044SWilliam.Kucharski@Sun.COM static void r8169_reset(struct nic *nic)
642*8044SWilliam.Kucharski@Sun.COM {
643*8044SWilliam.Kucharski@Sun.COM int i;
644*8044SWilliam.Kucharski@Sun.COM u8 diff;
645*8044SWilliam.Kucharski@Sun.COM u32 TxPhyAddr, RxPhyAddr;
646*8044SWilliam.Kucharski@Sun.COM
647*8044SWilliam.Kucharski@Sun.COM tpc->TxDescArrays = tx_ring;
648*8044SWilliam.Kucharski@Sun.COM if (tpc->TxDescArrays == 0)
649*8044SWilliam.Kucharski@Sun.COM printf("Allot Error");
650*8044SWilliam.Kucharski@Sun.COM /* Tx Desscriptor needs 256 bytes alignment; */
651*8044SWilliam.Kucharski@Sun.COM TxPhyAddr = virt_to_bus(tpc->TxDescArrays);
652*8044SWilliam.Kucharski@Sun.COM diff = 256 - (TxPhyAddr - ((TxPhyAddr >> 8) << 8));
653*8044SWilliam.Kucharski@Sun.COM TxPhyAddr += diff;
654*8044SWilliam.Kucharski@Sun.COM tpc->TxDescArray = (struct TxDesc *) (tpc->TxDescArrays + diff);
655*8044SWilliam.Kucharski@Sun.COM
656*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArrays = rx_ring;
657*8044SWilliam.Kucharski@Sun.COM /* Rx Desscriptor needs 256 bytes alignment; */
658*8044SWilliam.Kucharski@Sun.COM RxPhyAddr = virt_to_bus(tpc->RxDescArrays);
659*8044SWilliam.Kucharski@Sun.COM diff = 256 - (RxPhyAddr - ((RxPhyAddr >> 8) << 8));
660*8044SWilliam.Kucharski@Sun.COM RxPhyAddr += diff;
661*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray = (struct RxDesc *) (tpc->RxDescArrays + diff);
662*8044SWilliam.Kucharski@Sun.COM
663*8044SWilliam.Kucharski@Sun.COM if (tpc->TxDescArrays == NULL || tpc->RxDescArrays == NULL) {
664*8044SWilliam.Kucharski@Sun.COM printf("Allocate RxDescArray or TxDescArray failed\n");
665*8044SWilliam.Kucharski@Sun.COM return;
666*8044SWilliam.Kucharski@Sun.COM }
667*8044SWilliam.Kucharski@Sun.COM
668*8044SWilliam.Kucharski@Sun.COM rtl8169_init_ring(nic);
669*8044SWilliam.Kucharski@Sun.COM rtl8169_hw_start(nic);
670*8044SWilliam.Kucharski@Sun.COM /* Construct a perfect filter frame with the mac address as first match
671*8044SWilliam.Kucharski@Sun.COM * and broadcast for all others */
672*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < 192; i++)
673*8044SWilliam.Kucharski@Sun.COM txb[i] = 0xFF;
674*8044SWilliam.Kucharski@Sun.COM
675*8044SWilliam.Kucharski@Sun.COM txb[0] = nic->node_addr[0];
676*8044SWilliam.Kucharski@Sun.COM txb[1] = nic->node_addr[1];
677*8044SWilliam.Kucharski@Sun.COM txb[2] = nic->node_addr[2];
678*8044SWilliam.Kucharski@Sun.COM txb[3] = nic->node_addr[3];
679*8044SWilliam.Kucharski@Sun.COM txb[4] = nic->node_addr[4];
680*8044SWilliam.Kucharski@Sun.COM txb[5] = nic->node_addr[5];
681*8044SWilliam.Kucharski@Sun.COM }
682*8044SWilliam.Kucharski@Sun.COM
683*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
684*8044SWilliam.Kucharski@Sun.COM DISABLE - Turn off ethernet interface
685*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
r8169_disable(struct dev * dev __unused)686*8044SWilliam.Kucharski@Sun.COM static void r8169_disable(struct dev *dev __unused)
687*8044SWilliam.Kucharski@Sun.COM {
688*8044SWilliam.Kucharski@Sun.COM int i;
689*8044SWilliam.Kucharski@Sun.COM /* Stop the chip's Tx and Rx DMA processes. */
690*8044SWilliam.Kucharski@Sun.COM RTL_W8(ChipCmd, 0x00);
691*8044SWilliam.Kucharski@Sun.COM
692*8044SWilliam.Kucharski@Sun.COM /* Disable interrupts by clearing the interrupt mask. */
693*8044SWilliam.Kucharski@Sun.COM RTL_W16(IntrMask, 0x0000);
694*8044SWilliam.Kucharski@Sun.COM
695*8044SWilliam.Kucharski@Sun.COM RTL_W32(RxMissed, 0);
696*8044SWilliam.Kucharski@Sun.COM
697*8044SWilliam.Kucharski@Sun.COM tpc->TxDescArrays = NULL;
698*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArrays = NULL;
699*8044SWilliam.Kucharski@Sun.COM tpc->TxDescArray = NULL;
700*8044SWilliam.Kucharski@Sun.COM tpc->RxDescArray = NULL;
701*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < NUM_RX_DESC; i++) {
702*8044SWilliam.Kucharski@Sun.COM tpc->RxBufferRing[i] = NULL;
703*8044SWilliam.Kucharski@Sun.COM }
704*8044SWilliam.Kucharski@Sun.COM }
705*8044SWilliam.Kucharski@Sun.COM
706*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
707*8044SWilliam.Kucharski@Sun.COM PROBE - Look for an adapter, this routine's visible to the outside
708*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
709*8044SWilliam.Kucharski@Sun.COM
710*8044SWilliam.Kucharski@Sun.COM #define board_found 1
711*8044SWilliam.Kucharski@Sun.COM #define valid_link 0
r8169_probe(struct dev * dev,struct pci_device * pci)712*8044SWilliam.Kucharski@Sun.COM static int r8169_probe(struct dev *dev, struct pci_device *pci)
713*8044SWilliam.Kucharski@Sun.COM {
714*8044SWilliam.Kucharski@Sun.COM struct nic *nic = (struct nic *) dev;
715*8044SWilliam.Kucharski@Sun.COM static int board_idx = -1;
716*8044SWilliam.Kucharski@Sun.COM static int printed_version = 0;
717*8044SWilliam.Kucharski@Sun.COM int i, rc;
718*8044SWilliam.Kucharski@Sun.COM int option = -1, Cap10_100 = 0, Cap1000 = 0;
719*8044SWilliam.Kucharski@Sun.COM
720*8044SWilliam.Kucharski@Sun.COM printf("r8169.c: Found %s, Vendor=%hX Device=%hX\n",
721*8044SWilliam.Kucharski@Sun.COM pci->name, pci->vendor, pci->dev_id);
722*8044SWilliam.Kucharski@Sun.COM
723*8044SWilliam.Kucharski@Sun.COM board_idx++;
724*8044SWilliam.Kucharski@Sun.COM
725*8044SWilliam.Kucharski@Sun.COM printed_version = 1;
726*8044SWilliam.Kucharski@Sun.COM
727*8044SWilliam.Kucharski@Sun.COM /* point to private storage */
728*8044SWilliam.Kucharski@Sun.COM tpc = &tpx;
729*8044SWilliam.Kucharski@Sun.COM
730*8044SWilliam.Kucharski@Sun.COM rc = rtl8169_init_board(pci); /* Return code is meaningless */
731*8044SWilliam.Kucharski@Sun.COM
732*8044SWilliam.Kucharski@Sun.COM /* Get MAC address. FIXME: read EEPROM */
733*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < MAC_ADDR_LEN; i++)
734*8044SWilliam.Kucharski@Sun.COM nic->node_addr[i] = RTL_R8(MAC0 + i);
735*8044SWilliam.Kucharski@Sun.COM
736*8044SWilliam.Kucharski@Sun.COM dprintf(("%s: Identified chip type is '%s'.\n", pci->name,
737*8044SWilliam.Kucharski@Sun.COM rtl_chip_info[tpc->chipset].name));
738*8044SWilliam.Kucharski@Sun.COM /* Print out some hardware info */
739*8044SWilliam.Kucharski@Sun.COM printf("%s: %! at ioaddr %hX, ", pci->name, nic->node_addr,
740*8044SWilliam.Kucharski@Sun.COM ioaddr);
741*8044SWilliam.Kucharski@Sun.COM
742*8044SWilliam.Kucharski@Sun.COM /* if TBI is not endbled */
743*8044SWilliam.Kucharski@Sun.COM if (!(RTL_R8(PHYstatus) & TBI_Enable)) {
744*8044SWilliam.Kucharski@Sun.COM int val = mdio_read(PHY_AUTO_NEGO_REG);
745*8044SWilliam.Kucharski@Sun.COM
746*8044SWilliam.Kucharski@Sun.COM option = media;
747*8044SWilliam.Kucharski@Sun.COM /* Force RTL8169 in 10/100/1000 Full/Half mode. */
748*8044SWilliam.Kucharski@Sun.COM if (option > 0) {
749*8044SWilliam.Kucharski@Sun.COM printf(" Force-mode Enabled.\n");
750*8044SWilliam.Kucharski@Sun.COM Cap10_100 = 0, Cap1000 = 0;
751*8044SWilliam.Kucharski@Sun.COM switch (option) {
752*8044SWilliam.Kucharski@Sun.COM case _10_Half:
753*8044SWilliam.Kucharski@Sun.COM Cap10_100 = PHY_Cap_10_Half;
754*8044SWilliam.Kucharski@Sun.COM Cap1000 = PHY_Cap_Null;
755*8044SWilliam.Kucharski@Sun.COM break;
756*8044SWilliam.Kucharski@Sun.COM case _10_Full:
757*8044SWilliam.Kucharski@Sun.COM Cap10_100 = PHY_Cap_10_Full;
758*8044SWilliam.Kucharski@Sun.COM Cap1000 = PHY_Cap_Null;
759*8044SWilliam.Kucharski@Sun.COM break;
760*8044SWilliam.Kucharski@Sun.COM case _100_Half:
761*8044SWilliam.Kucharski@Sun.COM Cap10_100 = PHY_Cap_100_Half;
762*8044SWilliam.Kucharski@Sun.COM Cap1000 = PHY_Cap_Null;
763*8044SWilliam.Kucharski@Sun.COM break;
764*8044SWilliam.Kucharski@Sun.COM case _100_Full:
765*8044SWilliam.Kucharski@Sun.COM Cap10_100 = PHY_Cap_100_Full;
766*8044SWilliam.Kucharski@Sun.COM Cap1000 = PHY_Cap_Null;
767*8044SWilliam.Kucharski@Sun.COM break;
768*8044SWilliam.Kucharski@Sun.COM case _1000_Full:
769*8044SWilliam.Kucharski@Sun.COM Cap10_100 = PHY_Cap_Null;
770*8044SWilliam.Kucharski@Sun.COM Cap1000 = PHY_Cap_1000_Full;
771*8044SWilliam.Kucharski@Sun.COM break;
772*8044SWilliam.Kucharski@Sun.COM default:
773*8044SWilliam.Kucharski@Sun.COM break;
774*8044SWilliam.Kucharski@Sun.COM }
775*8044SWilliam.Kucharski@Sun.COM /* leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
776*8044SWilliam.Kucharski@Sun.COM mdio_write(PHY_AUTO_NEGO_REG,
777*8044SWilliam.Kucharski@Sun.COM Cap10_100 | (val & 0x1F));
778*8044SWilliam.Kucharski@Sun.COM mdio_write(PHY_1000_CTRL_REG, Cap1000);
779*8044SWilliam.Kucharski@Sun.COM } else {
780*8044SWilliam.Kucharski@Sun.COM dprintf(("Auto-negotiation Enabled.\n",
781*8044SWilliam.Kucharski@Sun.COM pci->name));
782*8044SWilliam.Kucharski@Sun.COM
783*8044SWilliam.Kucharski@Sun.COM /* enable 10/100 Full/Half Mode, leave PHY_AUTO_NEGO_REG bit4:0 unchanged */
784*8044SWilliam.Kucharski@Sun.COM mdio_write(PHY_AUTO_NEGO_REG,
785*8044SWilliam.Kucharski@Sun.COM PHY_Cap_10_Half | PHY_Cap_10_Full |
786*8044SWilliam.Kucharski@Sun.COM PHY_Cap_100_Half | PHY_Cap_100_Full |
787*8044SWilliam.Kucharski@Sun.COM (val & 0x1F));
788*8044SWilliam.Kucharski@Sun.COM
789*8044SWilliam.Kucharski@Sun.COM /* enable 1000 Full Mode */
790*8044SWilliam.Kucharski@Sun.COM mdio_write(PHY_1000_CTRL_REG, PHY_Cap_1000_Full);
791*8044SWilliam.Kucharski@Sun.COM
792*8044SWilliam.Kucharski@Sun.COM }
793*8044SWilliam.Kucharski@Sun.COM
794*8044SWilliam.Kucharski@Sun.COM /* Enable auto-negotiation and restart auto-nigotiation */
795*8044SWilliam.Kucharski@Sun.COM mdio_write(PHY_CTRL_REG,
796*8044SWilliam.Kucharski@Sun.COM PHY_Enable_Auto_Nego | PHY_Restart_Auto_Nego);
797*8044SWilliam.Kucharski@Sun.COM udelay(100);
798*8044SWilliam.Kucharski@Sun.COM
799*8044SWilliam.Kucharski@Sun.COM /* wait for auto-negotiation process */
800*8044SWilliam.Kucharski@Sun.COM for (i = 10000; i > 0; i--) {
801*8044SWilliam.Kucharski@Sun.COM /* Check if auto-negotiation complete */
802*8044SWilliam.Kucharski@Sun.COM if (mdio_read(PHY_STAT_REG) & PHY_Auto_Neco_Comp) {
803*8044SWilliam.Kucharski@Sun.COM udelay(100);
804*8044SWilliam.Kucharski@Sun.COM option = RTL_R8(PHYstatus);
805*8044SWilliam.Kucharski@Sun.COM if (option & _1000bpsF) {
806*8044SWilliam.Kucharski@Sun.COM printf
807*8044SWilliam.Kucharski@Sun.COM ("1000Mbps Full-duplex operation.\n");
808*8044SWilliam.Kucharski@Sun.COM } else {
809*8044SWilliam.Kucharski@Sun.COM printf
810*8044SWilliam.Kucharski@Sun.COM ("%sMbps %s-duplex operation.\n",
811*8044SWilliam.Kucharski@Sun.COM (option & _100bps) ? "100" :
812*8044SWilliam.Kucharski@Sun.COM "10",
813*8044SWilliam.Kucharski@Sun.COM (option & FullDup) ? "Full" :
814*8044SWilliam.Kucharski@Sun.COM "Half");
815*8044SWilliam.Kucharski@Sun.COM }
816*8044SWilliam.Kucharski@Sun.COM break;
817*8044SWilliam.Kucharski@Sun.COM } else {
818*8044SWilliam.Kucharski@Sun.COM udelay(100);
819*8044SWilliam.Kucharski@Sun.COM }
820*8044SWilliam.Kucharski@Sun.COM } /* end for-loop to wait for auto-negotiation process */
821*8044SWilliam.Kucharski@Sun.COM
822*8044SWilliam.Kucharski@Sun.COM } else {
823*8044SWilliam.Kucharski@Sun.COM udelay(100);
824*8044SWilliam.Kucharski@Sun.COM printf
825*8044SWilliam.Kucharski@Sun.COM ("%s: 1000Mbps Full-duplex operation, TBI Link %s!\n",
826*8044SWilliam.Kucharski@Sun.COM pci->name,
827*8044SWilliam.Kucharski@Sun.COM (RTL_R32(TBICSR) & TBILinkOK) ? "OK" : "Failed");
828*8044SWilliam.Kucharski@Sun.COM
829*8044SWilliam.Kucharski@Sun.COM }
830*8044SWilliam.Kucharski@Sun.COM
831*8044SWilliam.Kucharski@Sun.COM r8169_reset(nic);
832*8044SWilliam.Kucharski@Sun.COM /* point to NIC specific routines */
833*8044SWilliam.Kucharski@Sun.COM dev->disable = r8169_disable;
834*8044SWilliam.Kucharski@Sun.COM nic->poll = r8169_poll;
835*8044SWilliam.Kucharski@Sun.COM nic->transmit = r8169_transmit;
836*8044SWilliam.Kucharski@Sun.COM nic->irqno = pci->irq;
837*8044SWilliam.Kucharski@Sun.COM nic->irq = r8169_irq;
838*8044SWilliam.Kucharski@Sun.COM nic->ioaddr = ioaddr;
839*8044SWilliam.Kucharski@Sun.COM return 1;
840*8044SWilliam.Kucharski@Sun.COM
841*8044SWilliam.Kucharski@Sun.COM }
842*8044SWilliam.Kucharski@Sun.COM
843*8044SWilliam.Kucharski@Sun.COM static struct pci_id r8169_nics[] = {
844*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10ec, 0x8169, "r8169", "RealTek RTL8169 Gigabit Ethernet"),
845*8044SWilliam.Kucharski@Sun.COM };
846*8044SWilliam.Kucharski@Sun.COM
847*8044SWilliam.Kucharski@Sun.COM struct pci_driver r8169_driver = {
848*8044SWilliam.Kucharski@Sun.COM .type = NIC_DRIVER,
849*8044SWilliam.Kucharski@Sun.COM .name = "r8169/PCI",
850*8044SWilliam.Kucharski@Sun.COM .probe = r8169_probe,
851*8044SWilliam.Kucharski@Sun.COM .ids = r8169_nics,
852*8044SWilliam.Kucharski@Sun.COM .id_count = sizeof(r8169_nics) / sizeof(r8169_nics[0]),
853*8044SWilliam.Kucharski@Sun.COM .class = 0,
854*8044SWilliam.Kucharski@Sun.COM };
855