xref: /onnv-gate/usr/src/grub/grub-0.97/netboot/pci.h (revision 8044:b3af80bbf173)
1*8044SWilliam.Kucharski@Sun.COM #if !defined(PCI_H) && defined(CONFIG_PCI)
2*8044SWilliam.Kucharski@Sun.COM #define PCI_H
3*8044SWilliam.Kucharski@Sun.COM 
4*8044SWilliam.Kucharski@Sun.COM /*
5*8044SWilliam.Kucharski@Sun.COM ** Support for NE2000 PCI clones added David Monro June 1997
6*8044SWilliam.Kucharski@Sun.COM ** Generalised for other PCI NICs by Ken Yap July 1997
7*8044SWilliam.Kucharski@Sun.COM **
8*8044SWilliam.Kucharski@Sun.COM ** Most of this is taken from:
9*8044SWilliam.Kucharski@Sun.COM **
10*8044SWilliam.Kucharski@Sun.COM ** /usr/src/linux/drivers/pci/pci.c
11*8044SWilliam.Kucharski@Sun.COM ** /usr/src/linux/include/linux/pci.h
12*8044SWilliam.Kucharski@Sun.COM ** /usr/src/linux/arch/i386/bios32.c
13*8044SWilliam.Kucharski@Sun.COM ** /usr/src/linux/include/linux/bios32.h
14*8044SWilliam.Kucharski@Sun.COM ** /usr/src/linux/drivers/net/ne.c
15*8044SWilliam.Kucharski@Sun.COM */
16*8044SWilliam.Kucharski@Sun.COM 
17*8044SWilliam.Kucharski@Sun.COM /*
18*8044SWilliam.Kucharski@Sun.COM  * This program is free software; you can redistribute it and/or
19*8044SWilliam.Kucharski@Sun.COM  * modify it under the terms of the GNU General Public License as
20*8044SWilliam.Kucharski@Sun.COM  * published by the Free Software Foundation; either version 2, or (at
21*8044SWilliam.Kucharski@Sun.COM  * your option) any later version.
22*8044SWilliam.Kucharski@Sun.COM  */
23*8044SWilliam.Kucharski@Sun.COM 
24*8044SWilliam.Kucharski@Sun.COM #include "pci_ids.h"
25*8044SWilliam.Kucharski@Sun.COM 
26*8044SWilliam.Kucharski@Sun.COM #define PCI_COMMAND_IO			0x1	/* Enable response in I/O space */
27*8044SWilliam.Kucharski@Sun.COM #define PCI_COMMAND_MEM			0x2	/* Enable response in mem space */
28*8044SWilliam.Kucharski@Sun.COM #define PCI_COMMAND_MASTER		0x4	/* Enable bus mastering */
29*8044SWilliam.Kucharski@Sun.COM #define PCI_LATENCY_TIMER		0x0d	/* 8 bits */
30*8044SWilliam.Kucharski@Sun.COM #define PCI_COMMAND_SPECIAL		0x8	/* Enable response to special cycles */
31*8044SWilliam.Kucharski@Sun.COM #define PCI_COMMAND_INVALIDATE		0x10	/* Use memory write and invalidate */
32*8044SWilliam.Kucharski@Sun.COM #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
33*8044SWilliam.Kucharski@Sun.COM #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
34*8044SWilliam.Kucharski@Sun.COM #define  PCI_COMMAND_WAIT 	0x80	/* Enable address/data stepping */
35*8044SWilliam.Kucharski@Sun.COM #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
36*8044SWilliam.Kucharski@Sun.COM #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
37*8044SWilliam.Kucharski@Sun.COM 
38*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_PCI_FUNCTION_ID         0xb1XX
39*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_PCI_BIOS_PRESENT        0xb101
40*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_FIND_PCI_DEVICE         0xb102
41*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_FIND_PCI_CLASS_CODE     0xb103
42*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_GENERATE_SPECIAL_CYCLE  0xb106
43*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_READ_CONFIG_BYTE        0xb108
44*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_READ_CONFIG_WORD        0xb109
45*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_READ_CONFIG_DWORD       0xb10a
46*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_WRITE_CONFIG_BYTE       0xb10b
47*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_WRITE_CONFIG_WORD       0xb10c
48*8044SWilliam.Kucharski@Sun.COM #define PCIBIOS_WRITE_CONFIG_DWORD      0xb10d
49*8044SWilliam.Kucharski@Sun.COM 
50*8044SWilliam.Kucharski@Sun.COM #define PCI_VENDOR_ID           0x00    /* 16 bits */
51*8044SWilliam.Kucharski@Sun.COM #define PCI_DEVICE_ID           0x02    /* 16 bits */
52*8044SWilliam.Kucharski@Sun.COM #define PCI_COMMAND             0x04    /* 16 bits */
53*8044SWilliam.Kucharski@Sun.COM 
54*8044SWilliam.Kucharski@Sun.COM #define PCI_STATUS		0x06	/* 16 bits */
55*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
56*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_66MHZ	0x20	/* Support 66 Mhz PCI 2.1 bus */
57*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
58*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
59*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
60*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_DEVSEL_MASK	0x600	/* DEVSEL timing */
61*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_DEVSEL_FAST	0x000
62*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_DEVSEL_MEDIUM 0x200
63*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_DEVSEL_SLOW 0x400
64*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
65*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
66*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
67*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
68*8044SWilliam.Kucharski@Sun.COM #define  PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
69*8044SWilliam.Kucharski@Sun.COM 
70*8044SWilliam.Kucharski@Sun.COM #define PCI_REVISION            0x08    /* 8 bits  */
71*8044SWilliam.Kucharski@Sun.COM #define PCI_REVISION_ID         0x08    /* 8 bits  */
72*8044SWilliam.Kucharski@Sun.COM #define PCI_CLASS_REVISION      0x08    /* 32 bits  */
73*8044SWilliam.Kucharski@Sun.COM #define PCI_CLASS_CODE          0x0b    /* 8 bits */
74*8044SWilliam.Kucharski@Sun.COM #define PCI_SUBCLASS_CODE       0x0a    /* 8 bits */
75*8044SWilliam.Kucharski@Sun.COM #define PCI_HEADER_TYPE         0x0e    /* 8 bits */
76*8044SWilliam.Kucharski@Sun.COM #define  PCI_HEADER_TYPE_NORMAL	0
77*8044SWilliam.Kucharski@Sun.COM #define  PCI_HEADER_TYPE_BRIDGE 1
78*8044SWilliam.Kucharski@Sun.COM #define  PCI_HEADER_TYPE_CARDBUS 2
79*8044SWilliam.Kucharski@Sun.COM 
80*8044SWilliam.Kucharski@Sun.COM 
81*8044SWilliam.Kucharski@Sun.COM /* Header type 0 (normal devices) */
82*8044SWilliam.Kucharski@Sun.COM #define PCI_CARDBUS_CIS		0x28
83*8044SWilliam.Kucharski@Sun.COM #define PCI_SUBSYSTEM_VENDOR_ID	0x2c
84*8044SWilliam.Kucharski@Sun.COM #define PCI_SUBSYSTEM_ID	0x2e
85*8044SWilliam.Kucharski@Sun.COM 
86*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_0      0x10    /* 32 bits */
87*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_1      0x14    /* 32 bits */
88*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_2      0x18    /* 32 bits */
89*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_3      0x1c    /* 32 bits */
90*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_4      0x20    /* 32 bits */
91*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_5      0x24    /* 32 bits */
92*8044SWilliam.Kucharski@Sun.COM 
93*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
94*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
95*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
96*8044SWilliam.Kucharski@Sun.COM #define PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
97*8044SWilliam.Kucharski@Sun.COM 
98*8044SWilliam.Kucharski@Sun.COM #ifndef	PCI_BASE_ADDRESS_IO_MASK
99*8044SWilliam.Kucharski@Sun.COM #define	PCI_BASE_ADDRESS_IO_MASK       (~0x03)
100*8044SWilliam.Kucharski@Sun.COM #endif
101*8044SWilliam.Kucharski@Sun.COM #ifndef	PCI_BASE_ADDRESS_MEM_MASK
102*8044SWilliam.Kucharski@Sun.COM #define	PCI_BASE_ADDRESS_MEM_MASK       (~0x0f)
103*8044SWilliam.Kucharski@Sun.COM #endif
104*8044SWilliam.Kucharski@Sun.COM #define	PCI_BASE_ADDRESS_SPACE_IO	0x01
105*8044SWilliam.Kucharski@Sun.COM #define	PCI_ROM_ADDRESS		0x30	/* 32 bits */
106*8044SWilliam.Kucharski@Sun.COM #define	PCI_ROM_ADDRESS_ENABLE	0x01	/* Write 1 to enable ROM,
107*8044SWilliam.Kucharski@Sun.COM 					   bits 31..11 are address,
108*8044SWilliam.Kucharski@Sun.COM 					   10..2 are reserved */
109*8044SWilliam.Kucharski@Sun.COM 
110*8044SWilliam.Kucharski@Sun.COM #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
111*8044SWilliam.Kucharski@Sun.COM 
112*8044SWilliam.Kucharski@Sun.COM #define PCI_INTERRUPT_LINE	0x3c	/* IRQ number (0-15) */
113*8044SWilliam.Kucharski@Sun.COM #define PCI_INTERRUPT_PIN	0x3d	/* IRQ pin on PCI bus (A-D) */
114*8044SWilliam.Kucharski@Sun.COM 
115*8044SWilliam.Kucharski@Sun.COM /* Header type 1 (PCI-to-PCI bridges) */
116*8044SWilliam.Kucharski@Sun.COM #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
117*8044SWilliam.Kucharski@Sun.COM #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
118*8044SWilliam.Kucharski@Sun.COM #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
119*8044SWilliam.Kucharski@Sun.COM #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
120*8044SWilliam.Kucharski@Sun.COM #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
121*8044SWilliam.Kucharski@Sun.COM #define PCI_IO_LIMIT		0x1d
122*8044SWilliam.Kucharski@Sun.COM #define  PCI_IO_RANGE_TYPE_MASK	0x0f	/* I/O bridging type */
123*8044SWilliam.Kucharski@Sun.COM #define  PCI_IO_RANGE_TYPE_16	0x00
124*8044SWilliam.Kucharski@Sun.COM #define  PCI_IO_RANGE_TYPE_32	0x01
125*8044SWilliam.Kucharski@Sun.COM #define  PCI_IO_RANGE_MASK	~0x0f
126*8044SWilliam.Kucharski@Sun.COM #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
127*8044SWilliam.Kucharski@Sun.COM #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
128*8044SWilliam.Kucharski@Sun.COM #define PCI_MEMORY_LIMIT	0x22
129*8044SWilliam.Kucharski@Sun.COM #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0f
130*8044SWilliam.Kucharski@Sun.COM #define  PCI_MEMORY_RANGE_MASK	~0x0f
131*8044SWilliam.Kucharski@Sun.COM #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
132*8044SWilliam.Kucharski@Sun.COM #define PCI_PREF_MEMORY_LIMIT	0x26
133*8044SWilliam.Kucharski@Sun.COM #define  PCI_PREF_RANGE_TYPE_MASK 0x0f
134*8044SWilliam.Kucharski@Sun.COM #define  PCI_PREF_RANGE_TYPE_32	0x00
135*8044SWilliam.Kucharski@Sun.COM #define  PCI_PREF_RANGE_TYPE_64	0x01
136*8044SWilliam.Kucharski@Sun.COM #define  PCI_PREF_RANGE_MASK	~0x0f
137*8044SWilliam.Kucharski@Sun.COM #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
138*8044SWilliam.Kucharski@Sun.COM #define PCI_PREF_LIMIT_UPPER32	0x2c
139*8044SWilliam.Kucharski@Sun.COM #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
140*8044SWilliam.Kucharski@Sun.COM #define PCI_IO_LIMIT_UPPER16	0x32
141*8044SWilliam.Kucharski@Sun.COM /* 0x34 same as for htype 0 */
142*8044SWilliam.Kucharski@Sun.COM /* 0x35-0x3b is reserved */
143*8044SWilliam.Kucharski@Sun.COM #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
144*8044SWilliam.Kucharski@Sun.COM /* 0x3c-0x3d are same as for htype 0 */
145*8044SWilliam.Kucharski@Sun.COM #define PCI_BRIDGE_CONTROL	0x3e
146*8044SWilliam.Kucharski@Sun.COM #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
147*8044SWilliam.Kucharski@Sun.COM #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
148*8044SWilliam.Kucharski@Sun.COM #define  PCI_BRIDGE_CTL_NO_ISA	0x04	/* Disable bridging of ISA ports */
149*8044SWilliam.Kucharski@Sun.COM #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
150*8044SWilliam.Kucharski@Sun.COM #define  PCI_BRIDGE_CTL_MASTER_ABORT 0x20  /* Report master aborts */
151*8044SWilliam.Kucharski@Sun.COM #define  PCI_BRIDGE_CTL_BUS_RESET 0x40	/* Secondary bus reset */
152*8044SWilliam.Kucharski@Sun.COM #define  PCI_BRIDGE_CTL_FAST_BACK 0x80	/* Fast Back2Back enabled on secondary interface */
153*8044SWilliam.Kucharski@Sun.COM 
154*8044SWilliam.Kucharski@Sun.COM #define PCI_CB_CAPABILITY_LIST	0x14
155*8044SWilliam.Kucharski@Sun.COM 
156*8044SWilliam.Kucharski@Sun.COM /* Capability lists */
157*8044SWilliam.Kucharski@Sun.COM 
158*8044SWilliam.Kucharski@Sun.COM #define PCI_CAP_LIST_ID		0	/* Capability ID */
159*8044SWilliam.Kucharski@Sun.COM #define  PCI_CAP_ID_PM		0x01	/* Power Management */
160*8044SWilliam.Kucharski@Sun.COM #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
161*8044SWilliam.Kucharski@Sun.COM #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
162*8044SWilliam.Kucharski@Sun.COM #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
163*8044SWilliam.Kucharski@Sun.COM #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
164*8044SWilliam.Kucharski@Sun.COM #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
165*8044SWilliam.Kucharski@Sun.COM #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
166*8044SWilliam.Kucharski@Sun.COM #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
167*8044SWilliam.Kucharski@Sun.COM #define PCI_CAP_SIZEOF		4
168*8044SWilliam.Kucharski@Sun.COM 
169*8044SWilliam.Kucharski@Sun.COM /* Power Management Registers */
170*8044SWilliam.Kucharski@Sun.COM 
171*8044SWilliam.Kucharski@Sun.COM #define PCI_PM_PMC              2       /* PM Capabilities Register */
172*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
173*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
174*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_RESERVED    0x0010  /* Reserved field */
175*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
176*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_AUX_POWER	0x01C0	/* Auxilliary power support mask */
177*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
178*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
179*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
180*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME_MASK    0xF800  /* PME Mask of all supported states */
181*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME_D0      0x0800  /* PME# from D0 */
182*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME_D1      0x1000  /* PME# from D1 */
183*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME_D2      0x2000  /* PME# from D2 */
184*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME_D3      0x4000  /* PME# from D3 (hot) */
185*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CAP_PME_D3cold  0x8000  /* PME# from D3 (cold) */
186*8044SWilliam.Kucharski@Sun.COM #define PCI_PM_CTRL		4	/* PM control and status register */
187*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CTRL_STATE_MASK	0x0003	/* Current power state (D0 to D3) */
188*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CTRL_PME_ENABLE	0x0100	/* PME pin enable */
189*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
190*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
191*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_CTRL_PME_STATUS	0x8000	/* PME pin status */
192*8044SWilliam.Kucharski@Sun.COM #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
193*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
194*8044SWilliam.Kucharski@Sun.COM #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
195*8044SWilliam.Kucharski@Sun.COM #define PCI_PM_DATA_REGISTER	7	/* (??) */
196*8044SWilliam.Kucharski@Sun.COM #define PCI_PM_SIZEOF		8
197*8044SWilliam.Kucharski@Sun.COM 
198*8044SWilliam.Kucharski@Sun.COM /* AGP registers */
199*8044SWilliam.Kucharski@Sun.COM 
200*8044SWilliam.Kucharski@Sun.COM #define PCI_AGP_VERSION		2	/* BCD version number */
201*8044SWilliam.Kucharski@Sun.COM #define PCI_AGP_RFU		3	/* Rest of capability flags */
202*8044SWilliam.Kucharski@Sun.COM #define PCI_AGP_STATUS		4	/* Status register */
203*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_STATUS_RQ_MASK	0xff000000	/* Maximum number of requests - 1 */
204*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
205*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
206*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
207*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
208*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
209*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
210*8044SWilliam.Kucharski@Sun.COM #define PCI_AGP_COMMAND		8	/* Control register */
211*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
212*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
213*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
214*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_64BIT	0x0020 	/* Allow processing of 64-bit addresses */
215*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_FW	0x0010 	/* Force FW transfers */
216*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
217*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 2x rate */
218*8044SWilliam.Kucharski@Sun.COM #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 1x rate */
219*8044SWilliam.Kucharski@Sun.COM #define PCI_AGP_SIZEOF		12
220*8044SWilliam.Kucharski@Sun.COM 
221*8044SWilliam.Kucharski@Sun.COM /* Slot Identification */
222*8044SWilliam.Kucharski@Sun.COM 
223*8044SWilliam.Kucharski@Sun.COM #define PCI_SID_ESR		2	/* Expansion Slot Register */
224*8044SWilliam.Kucharski@Sun.COM #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
225*8044SWilliam.Kucharski@Sun.COM #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
226*8044SWilliam.Kucharski@Sun.COM #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
227*8044SWilliam.Kucharski@Sun.COM 
228*8044SWilliam.Kucharski@Sun.COM /* Message Signalled Interrupts registers */
229*8044SWilliam.Kucharski@Sun.COM 
230*8044SWilliam.Kucharski@Sun.COM #define PCI_MSI_FLAGS		2	/* Various flags */
231*8044SWilliam.Kucharski@Sun.COM #define  PCI_MSI_FLAGS_64BIT	0x80	/* 64-bit addresses allowed */
232*8044SWilliam.Kucharski@Sun.COM #define  PCI_MSI_FLAGS_QSIZE	0x70	/* Message queue size configured */
233*8044SWilliam.Kucharski@Sun.COM #define  PCI_MSI_FLAGS_QMASK	0x0e	/* Maximum queue size available */
234*8044SWilliam.Kucharski@Sun.COM #define  PCI_MSI_FLAGS_ENABLE	0x01	/* MSI feature enabled */
235*8044SWilliam.Kucharski@Sun.COM #define PCI_MSI_RFU		3	/* Rest of capability flags */
236*8044SWilliam.Kucharski@Sun.COM #define PCI_MSI_ADDRESS_LO	4	/* Lower 32 bits */
237*8044SWilliam.Kucharski@Sun.COM #define PCI_MSI_ADDRESS_HI	8	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
238*8044SWilliam.Kucharski@Sun.COM #define PCI_MSI_DATA_32		8	/* 16 bits of data for 32-bit devices */
239*8044SWilliam.Kucharski@Sun.COM #define PCI_MSI_DATA_64		12	/* 16 bits of data for 64-bit devices */
240*8044SWilliam.Kucharski@Sun.COM 
241*8044SWilliam.Kucharski@Sun.COM #define PCI_SLOT(devfn)		  ((devfn) >> 3)
242*8044SWilliam.Kucharski@Sun.COM #define PCI_FUNC(devfn)           ((devfn) & 0x07)
243*8044SWilliam.Kucharski@Sun.COM 
244*8044SWilliam.Kucharski@Sun.COM #define BIOS32_SIGNATURE        (('_' << 0) + ('3' << 8) + ('2' << 16) + ('_' << 24))
245*8044SWilliam.Kucharski@Sun.COM 
246*8044SWilliam.Kucharski@Sun.COM /* PCI signature: "PCI " */
247*8044SWilliam.Kucharski@Sun.COM #define PCI_SIGNATURE           (('P' << 0) + ('C' << 8) + ('I' << 16) + (' ' << 24))
248*8044SWilliam.Kucharski@Sun.COM 
249*8044SWilliam.Kucharski@Sun.COM /* PCI service signature: "$PCI" */
250*8044SWilliam.Kucharski@Sun.COM #define PCI_SERVICE             (('$' << 0) + ('P' << 8) + ('C' << 16) + ('I' << 24))
251*8044SWilliam.Kucharski@Sun.COM 
252*8044SWilliam.Kucharski@Sun.COM union bios32 {
253*8044SWilliam.Kucharski@Sun.COM 	struct {
254*8044SWilliam.Kucharski@Sun.COM 		unsigned long signature;	/* _32_ */
255*8044SWilliam.Kucharski@Sun.COM 		unsigned long entry;		/* 32 bit physical address */
256*8044SWilliam.Kucharski@Sun.COM 		unsigned char revision;		/* Revision level, 0 */
257*8044SWilliam.Kucharski@Sun.COM 		unsigned char length;		/* Length in paragraphs should be 01 */
258*8044SWilliam.Kucharski@Sun.COM 		unsigned char checksum;		/* All bytes must add up to zero */
259*8044SWilliam.Kucharski@Sun.COM 		unsigned char reserved[5];	/* Must be zero */
260*8044SWilliam.Kucharski@Sun.COM 	} fields;
261*8044SWilliam.Kucharski@Sun.COM 	char chars[16];
262*8044SWilliam.Kucharski@Sun.COM };
263*8044SWilliam.Kucharski@Sun.COM 
264*8044SWilliam.Kucharski@Sun.COM struct pci_device;
265*8044SWilliam.Kucharski@Sun.COM struct dev;
266*8044SWilliam.Kucharski@Sun.COM typedef int (*pci_probe_t)(struct dev *, struct pci_device *);
267*8044SWilliam.Kucharski@Sun.COM 
268*8044SWilliam.Kucharski@Sun.COM struct pci_device {
269*8044SWilliam.Kucharski@Sun.COM 	uint32_t		class;
270*8044SWilliam.Kucharski@Sun.COM 	uint16_t		vendor, dev_id;
271*8044SWilliam.Kucharski@Sun.COM 	const char		*name;
272*8044SWilliam.Kucharski@Sun.COM 	/* membase and ioaddr are silly and depricated */
273*8044SWilliam.Kucharski@Sun.COM 	unsigned int		membase;
274*8044SWilliam.Kucharski@Sun.COM 	unsigned int		ioaddr;
275*8044SWilliam.Kucharski@Sun.COM 	unsigned int		romaddr;
276*8044SWilliam.Kucharski@Sun.COM 	unsigned char		irq;
277*8044SWilliam.Kucharski@Sun.COM 	unsigned char		devfn;
278*8044SWilliam.Kucharski@Sun.COM 	unsigned char		bus;
279*8044SWilliam.Kucharski@Sun.COM 	unsigned char		use_specified;
280*8044SWilliam.Kucharski@Sun.COM 	const struct pci_driver	*driver;
281*8044SWilliam.Kucharski@Sun.COM };
282*8044SWilliam.Kucharski@Sun.COM 
283*8044SWilliam.Kucharski@Sun.COM extern void scan_pci_bus(int type, struct pci_device *dev);
284*8044SWilliam.Kucharski@Sun.COM extern void find_pci(int type, struct pci_device *dev);
285*8044SWilliam.Kucharski@Sun.COM 
286*8044SWilliam.Kucharski@Sun.COM extern int pcibios_read_config_byte(unsigned int bus, unsigned int device_fn, unsigned int where, uint8_t *value);
287*8044SWilliam.Kucharski@Sun.COM extern int pcibios_write_config_byte (unsigned int bus, unsigned int device_fn, unsigned int where, uint8_t value);
288*8044SWilliam.Kucharski@Sun.COM extern int pcibios_read_config_word(unsigned int bus, unsigned int device_fn, unsigned int where, uint16_t *value);
289*8044SWilliam.Kucharski@Sun.COM extern int pcibios_write_config_word (unsigned int bus, unsigned int device_fn, unsigned int where, uint16_t value);
290*8044SWilliam.Kucharski@Sun.COM extern int pcibios_read_config_dword(unsigned int bus, unsigned int device_fn, unsigned int where, uint32_t *value);
291*8044SWilliam.Kucharski@Sun.COM extern int pcibios_write_config_dword(unsigned int bus, unsigned int device_fn, unsigned int where, uint32_t value);
292*8044SWilliam.Kucharski@Sun.COM extern unsigned long pcibios_bus_base(unsigned int bus);
293*8044SWilliam.Kucharski@Sun.COM extern void adjust_pci_device(struct pci_device *p);
294*8044SWilliam.Kucharski@Sun.COM 
295*8044SWilliam.Kucharski@Sun.COM 
296*8044SWilliam.Kucharski@Sun.COM static inline int
pci_read_config_byte(struct pci_device * dev,unsigned int where,uint8_t * value)297*8044SWilliam.Kucharski@Sun.COM pci_read_config_byte(struct pci_device *dev, unsigned int where, uint8_t *value)
298*8044SWilliam.Kucharski@Sun.COM {
299*8044SWilliam.Kucharski@Sun.COM 	return pcibios_read_config_byte(dev->bus, dev->devfn, where, value);
300*8044SWilliam.Kucharski@Sun.COM }
301*8044SWilliam.Kucharski@Sun.COM static inline int
pci_write_config_byte(struct pci_device * dev,unsigned int where,uint8_t value)302*8044SWilliam.Kucharski@Sun.COM pci_write_config_byte(struct pci_device *dev, unsigned int where, uint8_t value)
303*8044SWilliam.Kucharski@Sun.COM {
304*8044SWilliam.Kucharski@Sun.COM 	return pcibios_write_config_byte(dev->bus, dev->devfn, where, value);
305*8044SWilliam.Kucharski@Sun.COM }
306*8044SWilliam.Kucharski@Sun.COM static inline int
pci_read_config_word(struct pci_device * dev,unsigned int where,uint16_t * value)307*8044SWilliam.Kucharski@Sun.COM pci_read_config_word(struct pci_device *dev, unsigned int where, uint16_t *value)
308*8044SWilliam.Kucharski@Sun.COM {
309*8044SWilliam.Kucharski@Sun.COM 	return pcibios_read_config_word(dev->bus, dev->devfn, where, value);
310*8044SWilliam.Kucharski@Sun.COM }
311*8044SWilliam.Kucharski@Sun.COM static inline int
pci_write_config_word(struct pci_device * dev,unsigned int where,uint16_t value)312*8044SWilliam.Kucharski@Sun.COM pci_write_config_word(struct pci_device *dev, unsigned int where, uint16_t value)
313*8044SWilliam.Kucharski@Sun.COM {
314*8044SWilliam.Kucharski@Sun.COM 	return pcibios_write_config_word(dev->bus, dev->devfn, where, value);
315*8044SWilliam.Kucharski@Sun.COM }
316*8044SWilliam.Kucharski@Sun.COM static inline int
pci_read_config_dword(struct pci_device * dev,unsigned int where,uint32_t * value)317*8044SWilliam.Kucharski@Sun.COM pci_read_config_dword(struct pci_device *dev, unsigned int where, uint32_t *value)
318*8044SWilliam.Kucharski@Sun.COM {
319*8044SWilliam.Kucharski@Sun.COM 	return pcibios_read_config_dword(dev->bus, dev->devfn, where, value);
320*8044SWilliam.Kucharski@Sun.COM }
321*8044SWilliam.Kucharski@Sun.COM static inline int
pci_write_config_dword(struct pci_device * dev,unsigned int where,uint32_t value)322*8044SWilliam.Kucharski@Sun.COM pci_write_config_dword(struct pci_device *dev, unsigned int where, uint32_t value)
323*8044SWilliam.Kucharski@Sun.COM {
324*8044SWilliam.Kucharski@Sun.COM 	return pcibios_write_config_dword(dev->bus, dev->devfn, where, value);
325*8044SWilliam.Kucharski@Sun.COM }
326*8044SWilliam.Kucharski@Sun.COM 
327*8044SWilliam.Kucharski@Sun.COM /* Helper functions to find the size of a pci bar */
328*8044SWilliam.Kucharski@Sun.COM extern unsigned long pci_bar_start(struct pci_device *dev, unsigned int bar);
329*8044SWilliam.Kucharski@Sun.COM extern unsigned long pci_bar_size(struct pci_device *dev, unsigned int bar);
330*8044SWilliam.Kucharski@Sun.COM /* Helper function to find pci capabilities */
331*8044SWilliam.Kucharski@Sun.COM extern int pci_find_capability(struct pci_device *dev, int cap);
332*8044SWilliam.Kucharski@Sun.COM struct pci_id {
333*8044SWilliam.Kucharski@Sun.COM 	unsigned short vendor, dev_id;
334*8044SWilliam.Kucharski@Sun.COM 	const char *name;
335*8044SWilliam.Kucharski@Sun.COM };
336*8044SWilliam.Kucharski@Sun.COM 
337*8044SWilliam.Kucharski@Sun.COM struct dev;
338*8044SWilliam.Kucharski@Sun.COM /* Most pci drivers will use this */
339*8044SWilliam.Kucharski@Sun.COM struct pci_driver {
340*8044SWilliam.Kucharski@Sun.COM 	int type;
341*8044SWilliam.Kucharski@Sun.COM 	const char *name;
342*8044SWilliam.Kucharski@Sun.COM 	pci_probe_t probe;
343*8044SWilliam.Kucharski@Sun.COM 	struct pci_id *ids;
344*8044SWilliam.Kucharski@Sun.COM 	int id_count;
345*8044SWilliam.Kucharski@Sun.COM 
346*8044SWilliam.Kucharski@Sun.COM /* On a few occasions the hardware is standardized enough that
347*8044SWilliam.Kucharski@Sun.COM  * we only need to know the class of the device and not the exact
348*8044SWilliam.Kucharski@Sun.COM  * type to drive the device correctly.  If this is the case
349*8044SWilliam.Kucharski@Sun.COM  * set a class value other than 0.
350*8044SWilliam.Kucharski@Sun.COM  */
351*8044SWilliam.Kucharski@Sun.COM 	unsigned short class;
352*8044SWilliam.Kucharski@Sun.COM };
353*8044SWilliam.Kucharski@Sun.COM 
354*8044SWilliam.Kucharski@Sun.COM #define PCI_ROM(VENDOR_ID, DEVICE_ID, IMAGE, DESCRIPTION) \
355*8044SWilliam.Kucharski@Sun.COM 	{ VENDOR_ID, DEVICE_ID, IMAGE, }
356*8044SWilliam.Kucharski@Sun.COM 
357*8044SWilliam.Kucharski@Sun.COM #endif	/* PCI_H */
358