1*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 2*8044SWilliam.Kucharski@Sun.COM ETHERBOOT - BOOTP/TFTP Bootstrap Program 3*8044SWilliam.Kucharski@Sun.COM 4*8044SWilliam.Kucharski@Sun.COM Author: Martin Renters 5*8044SWilliam.Kucharski@Sun.COM Date: Jun/94 6*8044SWilliam.Kucharski@Sun.COM 7*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 8*8044SWilliam.Kucharski@Sun.COM 9*8044SWilliam.Kucharski@Sun.COM #define VENDOR_NONE 0 10*8044SWilliam.Kucharski@Sun.COM #define VENDOR_WD 1 11*8044SWilliam.Kucharski@Sun.COM #define VENDOR_NOVELL 2 12*8044SWilliam.Kucharski@Sun.COM #define VENDOR_3COM 3 13*8044SWilliam.Kucharski@Sun.COM 14*8044SWilliam.Kucharski@Sun.COM #define FLAG_PIO 0x01 15*8044SWilliam.Kucharski@Sun.COM #define FLAG_16BIT 0x02 16*8044SWilliam.Kucharski@Sun.COM #define FLAG_790 0x04 17*8044SWilliam.Kucharski@Sun.COM 18*8044SWilliam.Kucharski@Sun.COM #define MEM_8192 32 19*8044SWilliam.Kucharski@Sun.COM #define MEM_16384 64 20*8044SWilliam.Kucharski@Sun.COM #define MEM_32768 128 21*8044SWilliam.Kucharski@Sun.COM 22*8044SWilliam.Kucharski@Sun.COM #define ISA_MAX_ADDR 0x400 23*8044SWilliam.Kucharski@Sun.COM 24*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 25*8044SWilliam.Kucharski@Sun.COM Western Digital/SMC Board Definitions 26*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 27*8044SWilliam.Kucharski@Sun.COM #define WD_LOW_BASE 0x200 28*8044SWilliam.Kucharski@Sun.COM #define WD_HIGH_BASE 0x3e0 29*8044SWilliam.Kucharski@Sun.COM #ifndef WD_DEFAULT_MEM 30*8044SWilliam.Kucharski@Sun.COM #define WD_DEFAULT_MEM 0xD0000 31*8044SWilliam.Kucharski@Sun.COM #endif 32*8044SWilliam.Kucharski@Sun.COM #define WD_NIC_ADDR 0x10 33*8044SWilliam.Kucharski@Sun.COM 34*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 35*8044SWilliam.Kucharski@Sun.COM Western Digital/SMC ASIC Addresses 36*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 37*8044SWilliam.Kucharski@Sun.COM #define WD_MSR 0x00 38*8044SWilliam.Kucharski@Sun.COM #define WD_ICR 0x01 39*8044SWilliam.Kucharski@Sun.COM #define WD_IAR 0x02 40*8044SWilliam.Kucharski@Sun.COM #define WD_BIO 0x03 41*8044SWilliam.Kucharski@Sun.COM #define WD_IRR 0x04 42*8044SWilliam.Kucharski@Sun.COM #define WD_LAAR 0x05 43*8044SWilliam.Kucharski@Sun.COM #define WD_IJR 0x06 44*8044SWilliam.Kucharski@Sun.COM #define WD_GP2 0x07 45*8044SWilliam.Kucharski@Sun.COM #define WD_LAR 0x08 46*8044SWilliam.Kucharski@Sun.COM #define WD_BID 0x0E 47*8044SWilliam.Kucharski@Sun.COM 48*8044SWilliam.Kucharski@Sun.COM #define WD_ICR_16BIT 0x01 49*8044SWilliam.Kucharski@Sun.COM 50*8044SWilliam.Kucharski@Sun.COM #define WD_MSR_MENB 0x40 51*8044SWilliam.Kucharski@Sun.COM 52*8044SWilliam.Kucharski@Sun.COM #define WD_LAAR_L16EN 0x40 53*8044SWilliam.Kucharski@Sun.COM #define WD_LAAR_M16EN 0x80 54*8044SWilliam.Kucharski@Sun.COM 55*8044SWilliam.Kucharski@Sun.COM #define WD_SOFTCONFIG 0x20 56*8044SWilliam.Kucharski@Sun.COM 57*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 58*8044SWilliam.Kucharski@Sun.COM Western Digital/SMC Board Types 59*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 60*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8003S 0x02 61*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8003E 0x03 62*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8013EBT 0x05 63*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8003W 0x24 64*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8003EB 0x25 65*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8013W 0x26 66*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8013EP 0x27 67*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8013WC 0x28 68*8044SWilliam.Kucharski@Sun.COM #define TYPE_WD8013EPC 0x29 69*8044SWilliam.Kucharski@Sun.COM #define TYPE_SMC8216T 0x2a 70*8044SWilliam.Kucharski@Sun.COM #define TYPE_SMC8216C 0x2b 71*8044SWilliam.Kucharski@Sun.COM #define TYPE_SMC8416T 0x00 /* Bogus entries: the 8416 generates the */ 72*8044SWilliam.Kucharski@Sun.COM #define TYPE_SMC8416C 0x00 /* the same codes as the 8216. */ 73*8044SWilliam.Kucharski@Sun.COM #define TYPE_SMC8013EBP 0x2c 74*8044SWilliam.Kucharski@Sun.COM 75*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 76*8044SWilliam.Kucharski@Sun.COM 3com 3c503 definitions 77*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 78*8044SWilliam.Kucharski@Sun.COM 79*8044SWilliam.Kucharski@Sun.COM #ifndef _3COM_BASE 80*8044SWilliam.Kucharski@Sun.COM #define _3COM_BASE 0x300 81*8044SWilliam.Kucharski@Sun.COM #endif 82*8044SWilliam.Kucharski@Sun.COM 83*8044SWilliam.Kucharski@Sun.COM #define _3COM_TX_PAGE_OFFSET_8BIT 0x20 84*8044SWilliam.Kucharski@Sun.COM #define _3COM_TX_PAGE_OFFSET_16BIT 0x0 85*8044SWilliam.Kucharski@Sun.COM #define _3COM_RX_PAGE_OFFSET_16BIT 0x20 86*8044SWilliam.Kucharski@Sun.COM 87*8044SWilliam.Kucharski@Sun.COM #define _3COM_ASIC_OFFSET 0x400 88*8044SWilliam.Kucharski@Sun.COM #define _3COM_NIC_OFFSET 0x0 89*8044SWilliam.Kucharski@Sun.COM 90*8044SWilliam.Kucharski@Sun.COM #define _3COM_PSTR 0 91*8044SWilliam.Kucharski@Sun.COM #define _3COM_PSPR 1 92*8044SWilliam.Kucharski@Sun.COM 93*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR 3 94*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_2E0 0x01 95*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_2A0 0x02 96*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_280 0x04 97*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_250 0x08 98*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_350 0x10 99*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_330 0x20 100*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_310 0x40 101*8044SWilliam.Kucharski@Sun.COM #define _3COM_BCFR_300 0x80 102*8044SWilliam.Kucharski@Sun.COM #define _3COM_PCFR 4 103*8044SWilliam.Kucharski@Sun.COM #define _3COM_PCFR_PIO 0 104*8044SWilliam.Kucharski@Sun.COM #define _3COM_PCFR_C8000 0x10 105*8044SWilliam.Kucharski@Sun.COM #define _3COM_PCFR_CC000 0x20 106*8044SWilliam.Kucharski@Sun.COM #define _3COM_PCFR_D8000 0x40 107*8044SWilliam.Kucharski@Sun.COM #define _3COM_PCFR_DC000 0x80 108*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR 6 109*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_RST 0x01 /* Reset GA and NIC */ 110*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_XSEL 0x02 /* Transceiver select. BNC=1(def) AUI=0 */ 111*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_EALO 0x04 /* window EA PROM 0-15 to I/O base */ 112*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_EAHI 0x08 /* window EA PROM 16-31 to I/O base */ 113*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_SHARE 0x10 /* select interrupt sharing option */ 114*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_DBSEL 0x20 /* Double buffer select */ 115*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_DDIR 0x40 /* DMA direction select */ 116*8044SWilliam.Kucharski@Sun.COM #define _3COM_CR_START 0x80 /* Start DMA controller */ 117*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR 5 118*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_MBS0 0x01 119*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_MBS1 0x02 120*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_MBS2 0x04 121*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_RSEL 0x08 /* enable shared memory */ 122*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_TEST 0x10 /* for GA testing */ 123*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_OWS 0x20 /* select 0WS access to GA */ 124*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_TCM 0x40 /* Mask DMA interrupts */ 125*8044SWilliam.Kucharski@Sun.COM #define _3COM_GACFR_NIM 0x80 /* Mask NIC interrupts */ 126*8044SWilliam.Kucharski@Sun.COM #define _3COM_STREG 7 127*8044SWilliam.Kucharski@Sun.COM #define _3COM_STREG_REV 0x07 /* GA revision */ 128*8044SWilliam.Kucharski@Sun.COM #define _3COM_STREG_DIP 0x08 /* DMA in progress */ 129*8044SWilliam.Kucharski@Sun.COM #define _3COM_STREG_DTC 0x10 /* DMA terminal count */ 130*8044SWilliam.Kucharski@Sun.COM #define _3COM_STREG_OFLW 0x20 /* Overflow */ 131*8044SWilliam.Kucharski@Sun.COM #define _3COM_STREG_UFLW 0x40 /* Underflow */ 132*8044SWilliam.Kucharski@Sun.COM #define _3COM_STREG_DPRDY 0x80 /* Data port ready */ 133*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR 8 134*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_DRQ0 0x01 /* DMA request 1 select */ 135*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_DRQ1 0x02 /* DMA request 2 select */ 136*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_DRQ2 0x04 /* DMA request 3 select */ 137*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_UNUSED 0x08 /* not used */ 138*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_IRQ2 0x10 /* Interrupt request 2 select */ 139*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_IRQ3 0x20 /* Interrupt request 3 select */ 140*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_IRQ4 0x40 /* Interrupt request 4 select */ 141*8044SWilliam.Kucharski@Sun.COM #define _3COM_IDCFR_IRQ5 0x80 /* Interrupt request 5 select */ 142*8044SWilliam.Kucharski@Sun.COM #define _3COM_IRQ2 2 143*8044SWilliam.Kucharski@Sun.COM #define _3COM_IRQ3 3 144*8044SWilliam.Kucharski@Sun.COM #define _3COM_IRQ4 4 145*8044SWilliam.Kucharski@Sun.COM #define _3COM_IRQ5 5 146*8044SWilliam.Kucharski@Sun.COM #define _3COM_DAMSB 9 147*8044SWilliam.Kucharski@Sun.COM #define _3COM_DALSB 0x0a 148*8044SWilliam.Kucharski@Sun.COM #define _3COM_VPTR2 0x0b 149*8044SWilliam.Kucharski@Sun.COM #define _3COM_VPTR1 0x0c 150*8044SWilliam.Kucharski@Sun.COM #define _3COM_VPTR0 0x0d 151*8044SWilliam.Kucharski@Sun.COM #define _3COM_RFMSB 0x0e 152*8044SWilliam.Kucharski@Sun.COM #define _3COM_RFLSB 0x0f 153*8044SWilliam.Kucharski@Sun.COM 154*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 155*8044SWilliam.Kucharski@Sun.COM NE1000/2000 definitions 156*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 157*8044SWilliam.Kucharski@Sun.COM #define NE_ASIC_OFFSET 0x10 158*8044SWilliam.Kucharski@Sun.COM #define NE_RESET 0x0F /* Used to reset card */ 159*8044SWilliam.Kucharski@Sun.COM #define NE_DATA 0x00 /* Used to read/write NIC mem */ 160*8044SWilliam.Kucharski@Sun.COM 161*8044SWilliam.Kucharski@Sun.COM #define COMPEX_RL2000_TRIES 200 162*8044SWilliam.Kucharski@Sun.COM 163*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 164*8044SWilliam.Kucharski@Sun.COM 8390 Register Definitions 165*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 166*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_COMMAND 0x00 167*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_PSTART 0x01 168*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_PSTOP 0x02 169*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_BOUND 0x03 170*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_TSR 0x04 171*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_TPSR 0x04 172*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_TBCR0 0x05 173*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_TBCR1 0x06 174*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_ISR 0x07 175*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_RSAR0 0x08 176*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_RSAR1 0x09 177*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_RBCR0 0x0A 178*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_RBCR1 0x0B 179*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_RSR 0x0C 180*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_RCR 0x0C 181*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_TCR 0x0D 182*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_DCR 0x0E 183*8044SWilliam.Kucharski@Sun.COM #define D8390_P0_IMR 0x0F 184*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_COMMAND 0x00 185*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_PAR0 0x01 186*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_PAR1 0x02 187*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_PAR2 0x03 188*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_PAR3 0x04 189*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_PAR4 0x05 190*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_PAR5 0x06 191*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_CURR 0x07 192*8044SWilliam.Kucharski@Sun.COM #define D8390_P1_MAR0 0x08 193*8044SWilliam.Kucharski@Sun.COM 194*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_PS0 0x0 /* Page 0 select */ 195*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_PS1 0x40 /* Page 1 select */ 196*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_PS2 0x80 /* Page 2 select */ 197*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_RD2 0x20 /* Remote DMA control */ 198*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_RD1 0x10 199*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_RD0 0x08 200*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_TXP 0x04 /* transmit packet */ 201*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_STA 0x02 /* start */ 202*8044SWilliam.Kucharski@Sun.COM #define D8390_COMMAND_STP 0x01 /* stop */ 203*8044SWilliam.Kucharski@Sun.COM 204*8044SWilliam.Kucharski@Sun.COM #define D8390_RCR_MON 0x20 /* monitor mode */ 205*8044SWilliam.Kucharski@Sun.COM 206*8044SWilliam.Kucharski@Sun.COM #define D8390_DCR_FT1 0x40 207*8044SWilliam.Kucharski@Sun.COM #define D8390_DCR_LS 0x08 /* Loopback select */ 208*8044SWilliam.Kucharski@Sun.COM #define D8390_DCR_WTS 0x01 /* Word transfer select */ 209*8044SWilliam.Kucharski@Sun.COM 210*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_PRX 0x01 /* successful recv */ 211*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_PTX 0x02 /* successful xmit */ 212*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_RXE 0x04 /* receive error */ 213*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_TXE 0x08 /* transmit error */ 214*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_OVW 0x10 /* Overflow */ 215*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_CNT 0x20 /* Counter overflow */ 216*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_RDC 0x40 /* Remote DMA complete */ 217*8044SWilliam.Kucharski@Sun.COM #define D8390_ISR_RST 0x80 /* reset */ 218*8044SWilliam.Kucharski@Sun.COM 219*8044SWilliam.Kucharski@Sun.COM #define D8390_RSTAT_PRX 0x01 /* successful recv */ 220*8044SWilliam.Kucharski@Sun.COM #define D8390_RSTAT_CRC 0x02 /* CRC error */ 221*8044SWilliam.Kucharski@Sun.COM #define D8390_RSTAT_FAE 0x04 /* Frame alignment error */ 222*8044SWilliam.Kucharski@Sun.COM #define D8390_RSTAT_OVER 0x08 /* FIFO overrun */ 223*8044SWilliam.Kucharski@Sun.COM 224*8044SWilliam.Kucharski@Sun.COM #define D8390_TXBUF_SIZE 6 225*8044SWilliam.Kucharski@Sun.COM #define D8390_RXBUF_END 32 226*8044SWilliam.Kucharski@Sun.COM #define D8390_PAGE_SIZE 256 227*8044SWilliam.Kucharski@Sun.COM 228*8044SWilliam.Kucharski@Sun.COM struct ringbuffer { 229*8044SWilliam.Kucharski@Sun.COM unsigned char status; 230*8044SWilliam.Kucharski@Sun.COM unsigned char next; 231*8044SWilliam.Kucharski@Sun.COM unsigned short len; 232*8044SWilliam.Kucharski@Sun.COM }; 233*8044SWilliam.Kucharski@Sun.COM /* 234*8044SWilliam.Kucharski@Sun.COM * Local variables: 235*8044SWilliam.Kucharski@Sun.COM * c-basic-offset: 8 236*8044SWilliam.Kucharski@Sun.COM * End: 237*8044SWilliam.Kucharski@Sun.COM */ 238*8044SWilliam.Kucharski@Sun.COM 239