1*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
2*8044SWilliam.Kucharski@Sun.COM * forcedeth.c -- Etherboot device driver for the NVIDIA nForce
3*8044SWilliam.Kucharski@Sun.COM * media access controllers.
4*8044SWilliam.Kucharski@Sun.COM *
5*8044SWilliam.Kucharski@Sun.COM * Note: This driver is based on the Linux driver that was based on
6*8044SWilliam.Kucharski@Sun.COM * a cleanroom reimplementation which was based on reverse
7*8044SWilliam.Kucharski@Sun.COM * engineered documentation written by Carl-Daniel Hailfinger
8*8044SWilliam.Kucharski@Sun.COM * and Andrew de Quincey. It's neither supported nor endorsed
9*8044SWilliam.Kucharski@Sun.COM * by NVIDIA Corp. Use at your own risk.
10*8044SWilliam.Kucharski@Sun.COM *
11*8044SWilliam.Kucharski@Sun.COM * Written 2004 by Timothy Legge <tlegge@rogers.com>
12*8044SWilliam.Kucharski@Sun.COM *
13*8044SWilliam.Kucharski@Sun.COM * This program is free software; you can redistribute it and/or modify
14*8044SWilliam.Kucharski@Sun.COM * it under the terms of the GNU General Public License as published by
15*8044SWilliam.Kucharski@Sun.COM * the Free Software Foundation; either version 2 of the License, or
16*8044SWilliam.Kucharski@Sun.COM * (at your option) any later version.
17*8044SWilliam.Kucharski@Sun.COM *
18*8044SWilliam.Kucharski@Sun.COM * This program is distributed in the hope that it will be useful,
19*8044SWilliam.Kucharski@Sun.COM * but WITHOUT ANY WARRANTY; without even the implied warranty of
20*8044SWilliam.Kucharski@Sun.COM * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21*8044SWilliam.Kucharski@Sun.COM * GNU General Public License for more details.
22*8044SWilliam.Kucharski@Sun.COM *
23*8044SWilliam.Kucharski@Sun.COM * You should have received a copy of the GNU General Public License
24*8044SWilliam.Kucharski@Sun.COM * along with this program; if not, write to the Free Software
25*8044SWilliam.Kucharski@Sun.COM * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
26*8044SWilliam.Kucharski@Sun.COM *
27*8044SWilliam.Kucharski@Sun.COM * Portions of this code based on:
28*8044SWilliam.Kucharski@Sun.COM * forcedeth: Ethernet driver for NVIDIA nForce media access controllers:
29*8044SWilliam.Kucharski@Sun.COM *
30*8044SWilliam.Kucharski@Sun.COM * (C) 2003 Manfred Spraul
31*8044SWilliam.Kucharski@Sun.COM * See Linux Driver for full information
32*8044SWilliam.Kucharski@Sun.COM *
33*8044SWilliam.Kucharski@Sun.COM * Linux Driver Version 0.22, 19 Jan 2004
34*8044SWilliam.Kucharski@Sun.COM *
35*8044SWilliam.Kucharski@Sun.COM *
36*8044SWilliam.Kucharski@Sun.COM * REVISION HISTORY:
37*8044SWilliam.Kucharski@Sun.COM * ================
38*8044SWilliam.Kucharski@Sun.COM * v1.0 01-31-2004 timlegge Initial port of Linux driver
39*8044SWilliam.Kucharski@Sun.COM * v1.1 02-03-2004 timlegge Large Clean up, first release
40*8044SWilliam.Kucharski@Sun.COM *
41*8044SWilliam.Kucharski@Sun.COM * Indent Options: indent -kr -i8
42*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
43*8044SWilliam.Kucharski@Sun.COM
44*8044SWilliam.Kucharski@Sun.COM /* to get some global routines like printf */
45*8044SWilliam.Kucharski@Sun.COM #include "etherboot.h"
46*8044SWilliam.Kucharski@Sun.COM /* to get the interface to the body of the program */
47*8044SWilliam.Kucharski@Sun.COM #include "nic.h"
48*8044SWilliam.Kucharski@Sun.COM /* to get the PCI support functions, if this is a PCI NIC */
49*8044SWilliam.Kucharski@Sun.COM #include "pci.h"
50*8044SWilliam.Kucharski@Sun.COM /* Include timer support functions */
51*8044SWilliam.Kucharski@Sun.COM #include "timer.h"
52*8044SWilliam.Kucharski@Sun.COM
53*8044SWilliam.Kucharski@Sun.COM #define drv_version "v1.1"
54*8044SWilliam.Kucharski@Sun.COM #define drv_date "02-03-2004"
55*8044SWilliam.Kucharski@Sun.COM
56*8044SWilliam.Kucharski@Sun.COM //#define TFTM_DEBUG
57*8044SWilliam.Kucharski@Sun.COM #ifdef TFTM_DEBUG
58*8044SWilliam.Kucharski@Sun.COM #define dprintf(x) printf x
59*8044SWilliam.Kucharski@Sun.COM #else
60*8044SWilliam.Kucharski@Sun.COM #define dprintf(x)
61*8044SWilliam.Kucharski@Sun.COM #endif
62*8044SWilliam.Kucharski@Sun.COM
63*8044SWilliam.Kucharski@Sun.COM typedef unsigned char u8;
64*8044SWilliam.Kucharski@Sun.COM typedef signed char s8;
65*8044SWilliam.Kucharski@Sun.COM typedef unsigned short u16;
66*8044SWilliam.Kucharski@Sun.COM typedef signed short s16;
67*8044SWilliam.Kucharski@Sun.COM typedef unsigned int u32;
68*8044SWilliam.Kucharski@Sun.COM typedef signed int s32;
69*8044SWilliam.Kucharski@Sun.COM
70*8044SWilliam.Kucharski@Sun.COM /* Condensed operations for readability. */
71*8044SWilliam.Kucharski@Sun.COM #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr))
72*8044SWilliam.Kucharski@Sun.COM #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr))
73*8044SWilliam.Kucharski@Sun.COM
74*8044SWilliam.Kucharski@Sun.COM unsigned long BASE;
75*8044SWilliam.Kucharski@Sun.COM /* NIC specific static variables go here */
76*8044SWilliam.Kucharski@Sun.COM
77*8044SWilliam.Kucharski@Sun.COM
78*8044SWilliam.Kucharski@Sun.COM /*
79*8044SWilliam.Kucharski@Sun.COM * Hardware access:
80*8044SWilliam.Kucharski@Sun.COM */
81*8044SWilliam.Kucharski@Sun.COM
82*8044SWilliam.Kucharski@Sun.COM #define DEV_NEED_LASTPACKET1 0x0001
83*8044SWilliam.Kucharski@Sun.COM #define DEV_IRQMASK_1 0x0002
84*8044SWilliam.Kucharski@Sun.COM #define DEV_IRQMASK_2 0x0004
85*8044SWilliam.Kucharski@Sun.COM #define DEV_NEED_TIMERIRQ 0x0008
86*8044SWilliam.Kucharski@Sun.COM
87*8044SWilliam.Kucharski@Sun.COM enum {
88*8044SWilliam.Kucharski@Sun.COM NvRegIrqStatus = 0x000,
89*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQSTAT_MIIEVENT 0040
90*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQSTAT_MASK 0x1ff
91*8044SWilliam.Kucharski@Sun.COM NvRegIrqMask = 0x004,
92*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_RX 0x0002
93*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_RX_NOBUF 0x0004
94*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_TX_ERR 0x0008
95*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_TX2 0x0010
96*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_TIMER 0x0020
97*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_LINK 0x0040
98*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_TX1 0x0100
99*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQMASK_WANTED_1 0x005f
100*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQMASK_WANTED_2 0x0147
101*8044SWilliam.Kucharski@Sun.COM #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR|NVREG_IRQ_TX2|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX1))
102*8044SWilliam.Kucharski@Sun.COM
103*8044SWilliam.Kucharski@Sun.COM NvRegUnknownSetupReg6 = 0x008,
104*8044SWilliam.Kucharski@Sun.COM #define NVREG_UNKSETUP6_VAL 3
105*8044SWilliam.Kucharski@Sun.COM
106*8044SWilliam.Kucharski@Sun.COM /*
107*8044SWilliam.Kucharski@Sun.COM * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
108*8044SWilliam.Kucharski@Sun.COM * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
109*8044SWilliam.Kucharski@Sun.COM */
110*8044SWilliam.Kucharski@Sun.COM NvRegPollingInterval = 0x00c,
111*8044SWilliam.Kucharski@Sun.COM #define NVREG_POLL_DEFAULT 970
112*8044SWilliam.Kucharski@Sun.COM NvRegMisc1 = 0x080,
113*8044SWilliam.Kucharski@Sun.COM #define NVREG_MISC1_HD 0x02
114*8044SWilliam.Kucharski@Sun.COM #define NVREG_MISC1_FORCE 0x3b0f3c
115*8044SWilliam.Kucharski@Sun.COM
116*8044SWilliam.Kucharski@Sun.COM NvRegTransmitterControl = 0x084,
117*8044SWilliam.Kucharski@Sun.COM #define NVREG_XMITCTL_START 0x01
118*8044SWilliam.Kucharski@Sun.COM NvRegTransmitterStatus = 0x088,
119*8044SWilliam.Kucharski@Sun.COM #define NVREG_XMITSTAT_BUSY 0x01
120*8044SWilliam.Kucharski@Sun.COM
121*8044SWilliam.Kucharski@Sun.COM NvRegPacketFilterFlags = 0x8c,
122*8044SWilliam.Kucharski@Sun.COM #define NVREG_PFF_ALWAYS 0x7F0008
123*8044SWilliam.Kucharski@Sun.COM #define NVREG_PFF_PROMISC 0x80
124*8044SWilliam.Kucharski@Sun.COM #define NVREG_PFF_MYADDR 0x20
125*8044SWilliam.Kucharski@Sun.COM
126*8044SWilliam.Kucharski@Sun.COM NvRegOffloadConfig = 0x90,
127*8044SWilliam.Kucharski@Sun.COM #define NVREG_OFFLOAD_HOMEPHY 0x601
128*8044SWilliam.Kucharski@Sun.COM #define NVREG_OFFLOAD_NORMAL 0x5ee
129*8044SWilliam.Kucharski@Sun.COM NvRegReceiverControl = 0x094,
130*8044SWilliam.Kucharski@Sun.COM #define NVREG_RCVCTL_START 0x01
131*8044SWilliam.Kucharski@Sun.COM NvRegReceiverStatus = 0x98,
132*8044SWilliam.Kucharski@Sun.COM #define NVREG_RCVSTAT_BUSY 0x01
133*8044SWilliam.Kucharski@Sun.COM
134*8044SWilliam.Kucharski@Sun.COM NvRegRandomSeed = 0x9c,
135*8044SWilliam.Kucharski@Sun.COM #define NVREG_RNDSEED_MASK 0x00ff
136*8044SWilliam.Kucharski@Sun.COM #define NVREG_RNDSEED_FORCE 0x7f00
137*8044SWilliam.Kucharski@Sun.COM
138*8044SWilliam.Kucharski@Sun.COM NvRegUnknownSetupReg1 = 0xA0,
139*8044SWilliam.Kucharski@Sun.COM #define NVREG_UNKSETUP1_VAL 0x16070f
140*8044SWilliam.Kucharski@Sun.COM NvRegUnknownSetupReg2 = 0xA4,
141*8044SWilliam.Kucharski@Sun.COM #define NVREG_UNKSETUP2_VAL 0x16
142*8044SWilliam.Kucharski@Sun.COM NvRegMacAddrA = 0xA8,
143*8044SWilliam.Kucharski@Sun.COM NvRegMacAddrB = 0xAC,
144*8044SWilliam.Kucharski@Sun.COM NvRegMulticastAddrA = 0xB0,
145*8044SWilliam.Kucharski@Sun.COM #define NVREG_MCASTADDRA_FORCE 0x01
146*8044SWilliam.Kucharski@Sun.COM NvRegMulticastAddrB = 0xB4,
147*8044SWilliam.Kucharski@Sun.COM NvRegMulticastMaskA = 0xB8,
148*8044SWilliam.Kucharski@Sun.COM NvRegMulticastMaskB = 0xBC,
149*8044SWilliam.Kucharski@Sun.COM
150*8044SWilliam.Kucharski@Sun.COM NvRegTxRingPhysAddr = 0x100,
151*8044SWilliam.Kucharski@Sun.COM NvRegRxRingPhysAddr = 0x104,
152*8044SWilliam.Kucharski@Sun.COM NvRegRingSizes = 0x108,
153*8044SWilliam.Kucharski@Sun.COM #define NVREG_RINGSZ_TXSHIFT 0
154*8044SWilliam.Kucharski@Sun.COM #define NVREG_RINGSZ_RXSHIFT 16
155*8044SWilliam.Kucharski@Sun.COM NvRegUnknownTransmitterReg = 0x10c,
156*8044SWilliam.Kucharski@Sun.COM NvRegLinkSpeed = 0x110,
157*8044SWilliam.Kucharski@Sun.COM #define NVREG_LINKSPEED_FORCE 0x10000
158*8044SWilliam.Kucharski@Sun.COM #define NVREG_LINKSPEED_10 10
159*8044SWilliam.Kucharski@Sun.COM #define NVREG_LINKSPEED_100 100
160*8044SWilliam.Kucharski@Sun.COM #define NVREG_LINKSPEED_1000 1000
161*8044SWilliam.Kucharski@Sun.COM NvRegUnknownSetupReg5 = 0x130,
162*8044SWilliam.Kucharski@Sun.COM #define NVREG_UNKSETUP5_BIT31 (1<<31)
163*8044SWilliam.Kucharski@Sun.COM NvRegUnknownSetupReg3 = 0x134,
164*8044SWilliam.Kucharski@Sun.COM #define NVREG_UNKSETUP3_VAL1 0x200010
165*8044SWilliam.Kucharski@Sun.COM NvRegTxRxControl = 0x144,
166*8044SWilliam.Kucharski@Sun.COM #define NVREG_TXRXCTL_KICK 0x0001
167*8044SWilliam.Kucharski@Sun.COM #define NVREG_TXRXCTL_BIT1 0x0002
168*8044SWilliam.Kucharski@Sun.COM #define NVREG_TXRXCTL_BIT2 0x0004
169*8044SWilliam.Kucharski@Sun.COM #define NVREG_TXRXCTL_IDLE 0x0008
170*8044SWilliam.Kucharski@Sun.COM #define NVREG_TXRXCTL_RESET 0x0010
171*8044SWilliam.Kucharski@Sun.COM NvRegMIIStatus = 0x180,
172*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIISTAT_ERROR 0x0001
173*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIISTAT_LINKCHANGE 0x0008
174*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIISTAT_MASK 0x000f
175*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIISTAT_MASK2 0x000f
176*8044SWilliam.Kucharski@Sun.COM NvRegUnknownSetupReg4 = 0x184,
177*8044SWilliam.Kucharski@Sun.COM #define NVREG_UNKSETUP4_VAL 8
178*8044SWilliam.Kucharski@Sun.COM
179*8044SWilliam.Kucharski@Sun.COM NvRegAdapterControl = 0x188,
180*8044SWilliam.Kucharski@Sun.COM #define NVREG_ADAPTCTL_START 0x02
181*8044SWilliam.Kucharski@Sun.COM #define NVREG_ADAPTCTL_LINKUP 0x04
182*8044SWilliam.Kucharski@Sun.COM #define NVREG_ADAPTCTL_PHYVALID 0x4000
183*8044SWilliam.Kucharski@Sun.COM #define NVREG_ADAPTCTL_RUNNING 0x100000
184*8044SWilliam.Kucharski@Sun.COM #define NVREG_ADAPTCTL_PHYSHIFT 24
185*8044SWilliam.Kucharski@Sun.COM NvRegMIISpeed = 0x18c,
186*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIISPEED_BIT8 (1<<8)
187*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIIDELAY 5
188*8044SWilliam.Kucharski@Sun.COM NvRegMIIControl = 0x190,
189*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIICTL_INUSE 0x10000
190*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIICTL_WRITE 0x08000
191*8044SWilliam.Kucharski@Sun.COM #define NVREG_MIICTL_ADDRSHIFT 5
192*8044SWilliam.Kucharski@Sun.COM NvRegMIIData = 0x194,
193*8044SWilliam.Kucharski@Sun.COM NvRegWakeUpFlags = 0x200,
194*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_VAL 0x7770
195*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
196*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
197*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_D3SHIFT 12
198*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_D2SHIFT 8
199*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_D1SHIFT 4
200*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_D0SHIFT 0
201*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
202*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
203*8044SWilliam.Kucharski@Sun.COM #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
204*8044SWilliam.Kucharski@Sun.COM
205*8044SWilliam.Kucharski@Sun.COM NvRegPatternCRC = 0x204,
206*8044SWilliam.Kucharski@Sun.COM NvRegPatternMask = 0x208,
207*8044SWilliam.Kucharski@Sun.COM NvRegPowerCap = 0x268,
208*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERCAP_D3SUPP (1<<30)
209*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERCAP_D2SUPP (1<<26)
210*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERCAP_D1SUPP (1<<25)
211*8044SWilliam.Kucharski@Sun.COM NvRegPowerState = 0x26c,
212*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERSTATE_POWEREDUP 0x8000
213*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERSTATE_VALID 0x0100
214*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERSTATE_MASK 0x0003
215*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERSTATE_D0 0x0000
216*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERSTATE_D1 0x0001
217*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERSTATE_D2 0x0002
218*8044SWilliam.Kucharski@Sun.COM #define NVREG_POWERSTATE_D3 0x0003
219*8044SWilliam.Kucharski@Sun.COM };
220*8044SWilliam.Kucharski@Sun.COM
221*8044SWilliam.Kucharski@Sun.COM
222*8044SWilliam.Kucharski@Sun.COM
223*8044SWilliam.Kucharski@Sun.COM #define NV_TX_LASTPACKET (1<<0)
224*8044SWilliam.Kucharski@Sun.COM #define NV_TX_RETRYERROR (1<<3)
225*8044SWilliam.Kucharski@Sun.COM #define NV_TX_LASTPACKET1 (1<<8)
226*8044SWilliam.Kucharski@Sun.COM #define NV_TX_DEFERRED (1<<10)
227*8044SWilliam.Kucharski@Sun.COM #define NV_TX_CARRIERLOST (1<<11)
228*8044SWilliam.Kucharski@Sun.COM #define NV_TX_LATECOLLISION (1<<12)
229*8044SWilliam.Kucharski@Sun.COM #define NV_TX_UNDERFLOW (1<<13)
230*8044SWilliam.Kucharski@Sun.COM #define NV_TX_ERROR (1<<14)
231*8044SWilliam.Kucharski@Sun.COM #define NV_TX_VALID (1<<15)
232*8044SWilliam.Kucharski@Sun.COM
233*8044SWilliam.Kucharski@Sun.COM #define NV_RX_DESCRIPTORVALID (1<<0)
234*8044SWilliam.Kucharski@Sun.COM #define NV_RX_MISSEDFRAME (1<<1)
235*8044SWilliam.Kucharski@Sun.COM #define NV_RX_SUBSTRACT1 (1<<3)
236*8044SWilliam.Kucharski@Sun.COM #define NV_RX_ERROR1 (1<<7)
237*8044SWilliam.Kucharski@Sun.COM #define NV_RX_ERROR2 (1<<8)
238*8044SWilliam.Kucharski@Sun.COM #define NV_RX_ERROR3 (1<<9)
239*8044SWilliam.Kucharski@Sun.COM #define NV_RX_ERROR4 (1<<10)
240*8044SWilliam.Kucharski@Sun.COM #define NV_RX_CRCERR (1<<11)
241*8044SWilliam.Kucharski@Sun.COM #define NV_RX_OVERFLOW (1<<12)
242*8044SWilliam.Kucharski@Sun.COM #define NV_RX_FRAMINGERR (1<<13)
243*8044SWilliam.Kucharski@Sun.COM #define NV_RX_ERROR (1<<14)
244*8044SWilliam.Kucharski@Sun.COM #define NV_RX_AVAIL (1<<15)
245*8044SWilliam.Kucharski@Sun.COM
246*8044SWilliam.Kucharski@Sun.COM /* Miscelaneous hardware related defines: */
247*8044SWilliam.Kucharski@Sun.COM #define NV_PCI_REGSZ 0x270
248*8044SWilliam.Kucharski@Sun.COM
249*8044SWilliam.Kucharski@Sun.COM /* various timeout delays: all in usec */
250*8044SWilliam.Kucharski@Sun.COM #define NV_TXRX_RESET_DELAY 4
251*8044SWilliam.Kucharski@Sun.COM #define NV_TXSTOP_DELAY1 10
252*8044SWilliam.Kucharski@Sun.COM #define NV_TXSTOP_DELAY1MAX 500000
253*8044SWilliam.Kucharski@Sun.COM #define NV_TXSTOP_DELAY2 100
254*8044SWilliam.Kucharski@Sun.COM #define NV_RXSTOP_DELAY1 10
255*8044SWilliam.Kucharski@Sun.COM #define NV_RXSTOP_DELAY1MAX 500000
256*8044SWilliam.Kucharski@Sun.COM #define NV_RXSTOP_DELAY2 100
257*8044SWilliam.Kucharski@Sun.COM #define NV_SETUP5_DELAY 5
258*8044SWilliam.Kucharski@Sun.COM #define NV_SETUP5_DELAYMAX 50000
259*8044SWilliam.Kucharski@Sun.COM #define NV_POWERUP_DELAY 5
260*8044SWilliam.Kucharski@Sun.COM #define NV_POWERUP_DELAYMAX 5000
261*8044SWilliam.Kucharski@Sun.COM #define NV_MIIBUSY_DELAY 50
262*8044SWilliam.Kucharski@Sun.COM #define NV_MIIPHY_DELAY 10
263*8044SWilliam.Kucharski@Sun.COM #define NV_MIIPHY_DELAYMAX 10000
264*8044SWilliam.Kucharski@Sun.COM
265*8044SWilliam.Kucharski@Sun.COM #define NV_WAKEUPPATTERNS 5
266*8044SWilliam.Kucharski@Sun.COM #define NV_WAKEUPMASKENTRIES 4
267*8044SWilliam.Kucharski@Sun.COM
268*8044SWilliam.Kucharski@Sun.COM /* General driver defaults */
269*8044SWilliam.Kucharski@Sun.COM #define NV_WATCHDOG_TIMEO (2*HZ)
270*8044SWilliam.Kucharski@Sun.COM #define DEFAULT_MTU 1500 /* also maximum supported, at least for now */
271*8044SWilliam.Kucharski@Sun.COM
272*8044SWilliam.Kucharski@Sun.COM #define RX_RING 4
273*8044SWilliam.Kucharski@Sun.COM #define TX_RING 2
274*8044SWilliam.Kucharski@Sun.COM /* limited to 1 packet until we understand NV_TX_LASTPACKET */
275*8044SWilliam.Kucharski@Sun.COM #define TX_LIMIT_STOP 10
276*8044SWilliam.Kucharski@Sun.COM #define TX_LIMIT_START 5
277*8044SWilliam.Kucharski@Sun.COM
278*8044SWilliam.Kucharski@Sun.COM /* rx/tx mac addr + type + vlan + align + slack*/
279*8044SWilliam.Kucharski@Sun.COM #define RX_NIC_BUFSIZE (DEFAULT_MTU + 64)
280*8044SWilliam.Kucharski@Sun.COM /* even more slack */
281*8044SWilliam.Kucharski@Sun.COM #define RX_ALLOC_BUFSIZE (DEFAULT_MTU + 128)
282*8044SWilliam.Kucharski@Sun.COM
283*8044SWilliam.Kucharski@Sun.COM #define OOM_REFILL (1+HZ/20)
284*8044SWilliam.Kucharski@Sun.COM #define POLL_WAIT (1+HZ/100)
285*8044SWilliam.Kucharski@Sun.COM
286*8044SWilliam.Kucharski@Sun.COM struct ring_desc {
287*8044SWilliam.Kucharski@Sun.COM u32 PacketBuffer;
288*8044SWilliam.Kucharski@Sun.COM u16 Length;
289*8044SWilliam.Kucharski@Sun.COM u16 Flags;
290*8044SWilliam.Kucharski@Sun.COM };
291*8044SWilliam.Kucharski@Sun.COM
292*8044SWilliam.Kucharski@Sun.COM
293*8044SWilliam.Kucharski@Sun.COM /* Define the TX Descriptor */
294*8044SWilliam.Kucharski@Sun.COM static struct ring_desc tx_ring[TX_RING];
295*8044SWilliam.Kucharski@Sun.COM
296*8044SWilliam.Kucharski@Sun.COM /* Create a static buffer of size RX_BUF_SZ for each
297*8044SWilliam.Kucharski@Sun.COM TX Descriptor. All descriptors point to a
298*8044SWilliam.Kucharski@Sun.COM part of this buffer */
299*8044SWilliam.Kucharski@Sun.COM static unsigned char txb[TX_RING * RX_NIC_BUFSIZE];
300*8044SWilliam.Kucharski@Sun.COM
301*8044SWilliam.Kucharski@Sun.COM /* Define the TX Descriptor */
302*8044SWilliam.Kucharski@Sun.COM static struct ring_desc rx_ring[RX_RING];
303*8044SWilliam.Kucharski@Sun.COM
304*8044SWilliam.Kucharski@Sun.COM /* Create a static buffer of size RX_BUF_SZ for each
305*8044SWilliam.Kucharski@Sun.COM RX Descriptor All descriptors point to a
306*8044SWilliam.Kucharski@Sun.COM part of this buffer */
307*8044SWilliam.Kucharski@Sun.COM static unsigned char rxb[RX_RING * RX_NIC_BUFSIZE];
308*8044SWilliam.Kucharski@Sun.COM
309*8044SWilliam.Kucharski@Sun.COM /* Private Storage for the NIC */
310*8044SWilliam.Kucharski@Sun.COM struct forcedeth_private {
311*8044SWilliam.Kucharski@Sun.COM /* General data:
312*8044SWilliam.Kucharski@Sun.COM * Locking: spin_lock(&np->lock); */
313*8044SWilliam.Kucharski@Sun.COM int in_shutdown;
314*8044SWilliam.Kucharski@Sun.COM u32 linkspeed;
315*8044SWilliam.Kucharski@Sun.COM int duplex;
316*8044SWilliam.Kucharski@Sun.COM int phyaddr;
317*8044SWilliam.Kucharski@Sun.COM
318*8044SWilliam.Kucharski@Sun.COM /* General data: RO fields */
319*8044SWilliam.Kucharski@Sun.COM u8 *ring_addr;
320*8044SWilliam.Kucharski@Sun.COM u32 orig_mac[2];
321*8044SWilliam.Kucharski@Sun.COM u32 irqmask;
322*8044SWilliam.Kucharski@Sun.COM /* rx specific fields.
323*8044SWilliam.Kucharski@Sun.COM * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
324*8044SWilliam.Kucharski@Sun.COM */
325*8044SWilliam.Kucharski@Sun.COM struct ring_desc *rx_ring;
326*8044SWilliam.Kucharski@Sun.COM unsigned int cur_rx, refill_rx;
327*8044SWilliam.Kucharski@Sun.COM struct sk_buff *rx_skbuff[RX_RING];
328*8044SWilliam.Kucharski@Sun.COM u32 rx_dma[RX_RING];
329*8044SWilliam.Kucharski@Sun.COM unsigned int rx_buf_sz;
330*8044SWilliam.Kucharski@Sun.COM
331*8044SWilliam.Kucharski@Sun.COM /*
332*8044SWilliam.Kucharski@Sun.COM * tx specific fields.
333*8044SWilliam.Kucharski@Sun.COM */
334*8044SWilliam.Kucharski@Sun.COM struct ring_desc *tx_ring;
335*8044SWilliam.Kucharski@Sun.COM unsigned int next_tx, nic_tx;
336*8044SWilliam.Kucharski@Sun.COM struct sk_buff *tx_skbuff[TX_RING];
337*8044SWilliam.Kucharski@Sun.COM u32 tx_dma[TX_RING];
338*8044SWilliam.Kucharski@Sun.COM u16 tx_flags;
339*8044SWilliam.Kucharski@Sun.COM } npx;
340*8044SWilliam.Kucharski@Sun.COM
341*8044SWilliam.Kucharski@Sun.COM static struct forcedeth_private *np;
342*8044SWilliam.Kucharski@Sun.COM
pci_push(u8 * base)343*8044SWilliam.Kucharski@Sun.COM static inline void pci_push(u8 * base)
344*8044SWilliam.Kucharski@Sun.COM {
345*8044SWilliam.Kucharski@Sun.COM /* force out pending posted writes */
346*8044SWilliam.Kucharski@Sun.COM readl(base);
347*8044SWilliam.Kucharski@Sun.COM }
reg_delay(int offset,u32 mask,u32 target,int delay,int delaymax,const char * msg)348*8044SWilliam.Kucharski@Sun.COM static int reg_delay(int offset, u32 mask,
349*8044SWilliam.Kucharski@Sun.COM u32 target, int delay, int delaymax, const char *msg)
350*8044SWilliam.Kucharski@Sun.COM {
351*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
352*8044SWilliam.Kucharski@Sun.COM
353*8044SWilliam.Kucharski@Sun.COM pci_push(base);
354*8044SWilliam.Kucharski@Sun.COM do {
355*8044SWilliam.Kucharski@Sun.COM udelay(delay);
356*8044SWilliam.Kucharski@Sun.COM delaymax -= delay;
357*8044SWilliam.Kucharski@Sun.COM if (delaymax < 0) {
358*8044SWilliam.Kucharski@Sun.COM if (msg)
359*8044SWilliam.Kucharski@Sun.COM printf(msg);
360*8044SWilliam.Kucharski@Sun.COM return 1;
361*8044SWilliam.Kucharski@Sun.COM }
362*8044SWilliam.Kucharski@Sun.COM } while ((readl(base + offset) & mask) != target);
363*8044SWilliam.Kucharski@Sun.COM return 0;
364*8044SWilliam.Kucharski@Sun.COM }
365*8044SWilliam.Kucharski@Sun.COM
366*8044SWilliam.Kucharski@Sun.COM #define MII_READ (-1)
367*8044SWilliam.Kucharski@Sun.COM #define MII_PHYSID1 0x02 /* PHYS ID 1 */
368*8044SWilliam.Kucharski@Sun.COM #define MII_PHYSID2 0x03 /* PHYS ID 2 */
369*8044SWilliam.Kucharski@Sun.COM #define MII_BMCR 0x00 /* Basic mode control register */
370*8044SWilliam.Kucharski@Sun.COM #define MII_BMSR 0x01 /* Basic mode status register */
371*8044SWilliam.Kucharski@Sun.COM #define MII_ADVERTISE 0x04 /* Advertisement control reg */
372*8044SWilliam.Kucharski@Sun.COM #define MII_LPA 0x05 /* Link partner ability reg */
373*8044SWilliam.Kucharski@Sun.COM
374*8044SWilliam.Kucharski@Sun.COM #define BMSR_ANEGCOMPLETE 0x0020 /* Auto-negotiation complete */
375*8044SWilliam.Kucharski@Sun.COM
376*8044SWilliam.Kucharski@Sun.COM /* Link partner ability register. */
377*8044SWilliam.Kucharski@Sun.COM #define LPA_SLCT 0x001f /* Same as advertise selector */
378*8044SWilliam.Kucharski@Sun.COM #define LPA_10HALF 0x0020 /* Can do 10mbps half-duplex */
379*8044SWilliam.Kucharski@Sun.COM #define LPA_10FULL 0x0040 /* Can do 10mbps full-duplex */
380*8044SWilliam.Kucharski@Sun.COM #define LPA_100HALF 0x0080 /* Can do 100mbps half-duplex */
381*8044SWilliam.Kucharski@Sun.COM #define LPA_100FULL 0x0100 /* Can do 100mbps full-duplex */
382*8044SWilliam.Kucharski@Sun.COM #define LPA_100BASE4 0x0200 /* Can do 100mbps 4k packets */
383*8044SWilliam.Kucharski@Sun.COM #define LPA_RESV 0x1c00 /* Unused... */
384*8044SWilliam.Kucharski@Sun.COM #define LPA_RFAULT 0x2000 /* Link partner faulted */
385*8044SWilliam.Kucharski@Sun.COM #define LPA_LPACK 0x4000 /* Link partner acked us */
386*8044SWilliam.Kucharski@Sun.COM #define LPA_NPAGE 0x8000 /* Next page bit */
387*8044SWilliam.Kucharski@Sun.COM
388*8044SWilliam.Kucharski@Sun.COM /* mii_rw: read/write a register on the PHY.
389*8044SWilliam.Kucharski@Sun.COM *
390*8044SWilliam.Kucharski@Sun.COM * Caller must guarantee serialization
391*8044SWilliam.Kucharski@Sun.COM */
mii_rw(struct nic * nic __unused,int addr,int miireg,int value)392*8044SWilliam.Kucharski@Sun.COM static int mii_rw(struct nic *nic __unused, int addr, int miireg,
393*8044SWilliam.Kucharski@Sun.COM int value)
394*8044SWilliam.Kucharski@Sun.COM {
395*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
396*8044SWilliam.Kucharski@Sun.COM int was_running;
397*8044SWilliam.Kucharski@Sun.COM u32 reg;
398*8044SWilliam.Kucharski@Sun.COM int retval;
399*8044SWilliam.Kucharski@Sun.COM
400*8044SWilliam.Kucharski@Sun.COM writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
401*8044SWilliam.Kucharski@Sun.COM was_running = 0;
402*8044SWilliam.Kucharski@Sun.COM reg = readl(base + NvRegAdapterControl);
403*8044SWilliam.Kucharski@Sun.COM if (reg & NVREG_ADAPTCTL_RUNNING) {
404*8044SWilliam.Kucharski@Sun.COM was_running = 1;
405*8044SWilliam.Kucharski@Sun.COM writel(reg & ~NVREG_ADAPTCTL_RUNNING,
406*8044SWilliam.Kucharski@Sun.COM base + NvRegAdapterControl);
407*8044SWilliam.Kucharski@Sun.COM }
408*8044SWilliam.Kucharski@Sun.COM reg = readl(base + NvRegMIIControl);
409*8044SWilliam.Kucharski@Sun.COM if (reg & NVREG_MIICTL_INUSE) {
410*8044SWilliam.Kucharski@Sun.COM writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
411*8044SWilliam.Kucharski@Sun.COM udelay(NV_MIIBUSY_DELAY);
412*8044SWilliam.Kucharski@Sun.COM }
413*8044SWilliam.Kucharski@Sun.COM
414*8044SWilliam.Kucharski@Sun.COM reg =
415*8044SWilliam.Kucharski@Sun.COM NVREG_MIICTL_INUSE | (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
416*8044SWilliam.Kucharski@Sun.COM if (value != MII_READ) {
417*8044SWilliam.Kucharski@Sun.COM writel(value, base + NvRegMIIData);
418*8044SWilliam.Kucharski@Sun.COM reg |= NVREG_MIICTL_WRITE;
419*8044SWilliam.Kucharski@Sun.COM }
420*8044SWilliam.Kucharski@Sun.COM writel(reg, base + NvRegMIIControl);
421*8044SWilliam.Kucharski@Sun.COM
422*8044SWilliam.Kucharski@Sun.COM if (reg_delay(NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
423*8044SWilliam.Kucharski@Sun.COM NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
424*8044SWilliam.Kucharski@Sun.COM dprintf(("mii_rw of reg %d at PHY %d timed out.\n",
425*8044SWilliam.Kucharski@Sun.COM miireg, addr));
426*8044SWilliam.Kucharski@Sun.COM retval = -1;
427*8044SWilliam.Kucharski@Sun.COM } else if (value != MII_READ) {
428*8044SWilliam.Kucharski@Sun.COM /* it was a write operation - fewer failures are detectable */
429*8044SWilliam.Kucharski@Sun.COM dprintf(("mii_rw wrote 0x%x to reg %d at PHY %d\n",
430*8044SWilliam.Kucharski@Sun.COM value, miireg, addr));
431*8044SWilliam.Kucharski@Sun.COM retval = 0;
432*8044SWilliam.Kucharski@Sun.COM } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
433*8044SWilliam.Kucharski@Sun.COM dprintf(("mii_rw of reg %d at PHY %d failed.\n",
434*8044SWilliam.Kucharski@Sun.COM miireg, addr));
435*8044SWilliam.Kucharski@Sun.COM retval = -1;
436*8044SWilliam.Kucharski@Sun.COM } else {
437*8044SWilliam.Kucharski@Sun.COM /* FIXME: why is that required? */
438*8044SWilliam.Kucharski@Sun.COM udelay(50);
439*8044SWilliam.Kucharski@Sun.COM retval = readl(base + NvRegMIIData);
440*8044SWilliam.Kucharski@Sun.COM dprintf(("mii_rw read from reg %d at PHY %d: 0x%x.\n",
441*8044SWilliam.Kucharski@Sun.COM miireg, addr, retval));
442*8044SWilliam.Kucharski@Sun.COM }
443*8044SWilliam.Kucharski@Sun.COM if (was_running) {
444*8044SWilliam.Kucharski@Sun.COM reg = readl(base + NvRegAdapterControl);
445*8044SWilliam.Kucharski@Sun.COM writel(reg | NVREG_ADAPTCTL_RUNNING,
446*8044SWilliam.Kucharski@Sun.COM base + NvRegAdapterControl);
447*8044SWilliam.Kucharski@Sun.COM }
448*8044SWilliam.Kucharski@Sun.COM return retval;
449*8044SWilliam.Kucharski@Sun.COM }
450*8044SWilliam.Kucharski@Sun.COM
start_rx(struct nic * nic __unused)451*8044SWilliam.Kucharski@Sun.COM static void start_rx(struct nic *nic __unused)
452*8044SWilliam.Kucharski@Sun.COM {
453*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
454*8044SWilliam.Kucharski@Sun.COM
455*8044SWilliam.Kucharski@Sun.COM dprintf(("start_rx\n"));
456*8044SWilliam.Kucharski@Sun.COM /* Already running? Stop it. */
457*8044SWilliam.Kucharski@Sun.COM if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
458*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegReceiverControl);
459*8044SWilliam.Kucharski@Sun.COM pci_push(base);
460*8044SWilliam.Kucharski@Sun.COM }
461*8044SWilliam.Kucharski@Sun.COM writel(np->linkspeed, base + NvRegLinkSpeed);
462*8044SWilliam.Kucharski@Sun.COM pci_push(base);
463*8044SWilliam.Kucharski@Sun.COM writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
464*8044SWilliam.Kucharski@Sun.COM pci_push(base);
465*8044SWilliam.Kucharski@Sun.COM }
466*8044SWilliam.Kucharski@Sun.COM
stop_rx(void)467*8044SWilliam.Kucharski@Sun.COM static void stop_rx(void)
468*8044SWilliam.Kucharski@Sun.COM {
469*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
470*8044SWilliam.Kucharski@Sun.COM
471*8044SWilliam.Kucharski@Sun.COM dprintf(("stop_rx\n"));
472*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegReceiverControl);
473*8044SWilliam.Kucharski@Sun.COM reg_delay(NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
474*8044SWilliam.Kucharski@Sun.COM NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
475*8044SWilliam.Kucharski@Sun.COM "stop_rx: ReceiverStatus remained busy");
476*8044SWilliam.Kucharski@Sun.COM
477*8044SWilliam.Kucharski@Sun.COM udelay(NV_RXSTOP_DELAY2);
478*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegLinkSpeed);
479*8044SWilliam.Kucharski@Sun.COM }
480*8044SWilliam.Kucharski@Sun.COM
start_tx(struct nic * nic __unused)481*8044SWilliam.Kucharski@Sun.COM static void start_tx(struct nic *nic __unused)
482*8044SWilliam.Kucharski@Sun.COM {
483*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
484*8044SWilliam.Kucharski@Sun.COM
485*8044SWilliam.Kucharski@Sun.COM dprintf(("start_tx\n"));
486*8044SWilliam.Kucharski@Sun.COM writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
487*8044SWilliam.Kucharski@Sun.COM pci_push(base);
488*8044SWilliam.Kucharski@Sun.COM }
489*8044SWilliam.Kucharski@Sun.COM
stop_tx(void)490*8044SWilliam.Kucharski@Sun.COM static void stop_tx(void)
491*8044SWilliam.Kucharski@Sun.COM {
492*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
493*8044SWilliam.Kucharski@Sun.COM
494*8044SWilliam.Kucharski@Sun.COM dprintf(("stop_tx\n"));
495*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegTransmitterControl);
496*8044SWilliam.Kucharski@Sun.COM reg_delay(NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
497*8044SWilliam.Kucharski@Sun.COM NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
498*8044SWilliam.Kucharski@Sun.COM "stop_tx: TransmitterStatus remained busy");
499*8044SWilliam.Kucharski@Sun.COM
500*8044SWilliam.Kucharski@Sun.COM udelay(NV_TXSTOP_DELAY2);
501*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegUnknownTransmitterReg);
502*8044SWilliam.Kucharski@Sun.COM }
503*8044SWilliam.Kucharski@Sun.COM
504*8044SWilliam.Kucharski@Sun.COM
txrx_reset(struct nic * nic __unused)505*8044SWilliam.Kucharski@Sun.COM static void txrx_reset(struct nic *nic __unused)
506*8044SWilliam.Kucharski@Sun.COM {
507*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
508*8044SWilliam.Kucharski@Sun.COM
509*8044SWilliam.Kucharski@Sun.COM dprintf(("txrx_reset\n"));
510*8044SWilliam.Kucharski@Sun.COM writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET,
511*8044SWilliam.Kucharski@Sun.COM base + NvRegTxRxControl);
512*8044SWilliam.Kucharski@Sun.COM pci_push(base);
513*8044SWilliam.Kucharski@Sun.COM udelay(NV_TXRX_RESET_DELAY);
514*8044SWilliam.Kucharski@Sun.COM writel(NVREG_TXRXCTL_BIT2, base + NvRegTxRxControl);
515*8044SWilliam.Kucharski@Sun.COM pci_push(base);
516*8044SWilliam.Kucharski@Sun.COM }
517*8044SWilliam.Kucharski@Sun.COM
518*8044SWilliam.Kucharski@Sun.COM /*
519*8044SWilliam.Kucharski@Sun.COM * alloc_rx: fill rx ring entries.
520*8044SWilliam.Kucharski@Sun.COM * Return 1 if the allocations for the skbs failed and the
521*8044SWilliam.Kucharski@Sun.COM * rx engine is without Available descriptors
522*8044SWilliam.Kucharski@Sun.COM */
alloc_rx(struct nic * nic __unused)523*8044SWilliam.Kucharski@Sun.COM static int alloc_rx(struct nic *nic __unused)
524*8044SWilliam.Kucharski@Sun.COM {
525*8044SWilliam.Kucharski@Sun.COM unsigned int refill_rx = np->refill_rx;
526*8044SWilliam.Kucharski@Sun.COM int i;
527*8044SWilliam.Kucharski@Sun.COM //while (np->cur_rx != refill_rx) {
528*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < RX_RING; i++) {
529*8044SWilliam.Kucharski@Sun.COM //int nr = refill_rx % RX_RING;
530*8044SWilliam.Kucharski@Sun.COM rx_ring[i].PacketBuffer =
531*8044SWilliam.Kucharski@Sun.COM virt_to_le32desc(&rxb[i * RX_NIC_BUFSIZE]);
532*8044SWilliam.Kucharski@Sun.COM rx_ring[i].Length = cpu_to_le16(RX_NIC_BUFSIZE);
533*8044SWilliam.Kucharski@Sun.COM wmb();
534*8044SWilliam.Kucharski@Sun.COM rx_ring[i].Flags = cpu_to_le16(NV_RX_AVAIL);
535*8044SWilliam.Kucharski@Sun.COM /* printf("alloc_rx: Packet %d marked as Available\n",
536*8044SWilliam.Kucharski@Sun.COM refill_rx); */
537*8044SWilliam.Kucharski@Sun.COM refill_rx++;
538*8044SWilliam.Kucharski@Sun.COM }
539*8044SWilliam.Kucharski@Sun.COM np->refill_rx = refill_rx;
540*8044SWilliam.Kucharski@Sun.COM if (np->cur_rx - refill_rx == RX_RING)
541*8044SWilliam.Kucharski@Sun.COM return 1;
542*8044SWilliam.Kucharski@Sun.COM return 0;
543*8044SWilliam.Kucharski@Sun.COM }
544*8044SWilliam.Kucharski@Sun.COM
update_linkspeed(struct nic * nic)545*8044SWilliam.Kucharski@Sun.COM static int update_linkspeed(struct nic *nic)
546*8044SWilliam.Kucharski@Sun.COM {
547*8044SWilliam.Kucharski@Sun.COM int adv, lpa, newdup;
548*8044SWilliam.Kucharski@Sun.COM u32 newls;
549*8044SWilliam.Kucharski@Sun.COM adv = mii_rw(nic, np->phyaddr, MII_ADVERTISE, MII_READ);
550*8044SWilliam.Kucharski@Sun.COM lpa = mii_rw(nic, np->phyaddr, MII_LPA, MII_READ);
551*8044SWilliam.Kucharski@Sun.COM dprintf(("update_linkspeed: PHY advertises 0x%hX, lpa 0x%hX.\n",
552*8044SWilliam.Kucharski@Sun.COM adv, lpa));
553*8044SWilliam.Kucharski@Sun.COM
554*8044SWilliam.Kucharski@Sun.COM /* FIXME: handle parallel detection properly, handle gigabit ethernet */
555*8044SWilliam.Kucharski@Sun.COM lpa = lpa & adv;
556*8044SWilliam.Kucharski@Sun.COM if (lpa & LPA_100FULL) {
557*8044SWilliam.Kucharski@Sun.COM newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
558*8044SWilliam.Kucharski@Sun.COM newdup = 1;
559*8044SWilliam.Kucharski@Sun.COM } else if (lpa & LPA_100HALF) {
560*8044SWilliam.Kucharski@Sun.COM newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_100;
561*8044SWilliam.Kucharski@Sun.COM newdup = 0;
562*8044SWilliam.Kucharski@Sun.COM } else if (lpa & LPA_10FULL) {
563*8044SWilliam.Kucharski@Sun.COM newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
564*8044SWilliam.Kucharski@Sun.COM newdup = 1;
565*8044SWilliam.Kucharski@Sun.COM } else if (lpa & LPA_10HALF) {
566*8044SWilliam.Kucharski@Sun.COM newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
567*8044SWilliam.Kucharski@Sun.COM newdup = 0;
568*8044SWilliam.Kucharski@Sun.COM } else {
569*8044SWilliam.Kucharski@Sun.COM printf("bad ability %hX - falling back to 10HD.\n", lpa);
570*8044SWilliam.Kucharski@Sun.COM newls = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
571*8044SWilliam.Kucharski@Sun.COM newdup = 0;
572*8044SWilliam.Kucharski@Sun.COM }
573*8044SWilliam.Kucharski@Sun.COM if (np->duplex != newdup || np->linkspeed != newls) {
574*8044SWilliam.Kucharski@Sun.COM np->duplex = newdup;
575*8044SWilliam.Kucharski@Sun.COM np->linkspeed = newls;
576*8044SWilliam.Kucharski@Sun.COM return 1;
577*8044SWilliam.Kucharski@Sun.COM }
578*8044SWilliam.Kucharski@Sun.COM return 0;
579*8044SWilliam.Kucharski@Sun.COM }
580*8044SWilliam.Kucharski@Sun.COM
581*8044SWilliam.Kucharski@Sun.COM
582*8044SWilliam.Kucharski@Sun.COM
init_ring(struct nic * nic)583*8044SWilliam.Kucharski@Sun.COM static int init_ring(struct nic *nic)
584*8044SWilliam.Kucharski@Sun.COM {
585*8044SWilliam.Kucharski@Sun.COM int i;
586*8044SWilliam.Kucharski@Sun.COM
587*8044SWilliam.Kucharski@Sun.COM np->next_tx = np->nic_tx = 0;
588*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < TX_RING; i++) {
589*8044SWilliam.Kucharski@Sun.COM tx_ring[i].Flags = 0;
590*8044SWilliam.Kucharski@Sun.COM }
591*8044SWilliam.Kucharski@Sun.COM
592*8044SWilliam.Kucharski@Sun.COM np->cur_rx = 0;
593*8044SWilliam.Kucharski@Sun.COM np->refill_rx = 0;
594*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < RX_RING; i++) {
595*8044SWilliam.Kucharski@Sun.COM rx_ring[i].Flags = 0;
596*8044SWilliam.Kucharski@Sun.COM }
597*8044SWilliam.Kucharski@Sun.COM return alloc_rx(nic);
598*8044SWilliam.Kucharski@Sun.COM }
599*8044SWilliam.Kucharski@Sun.COM
set_multicast(struct nic * nic)600*8044SWilliam.Kucharski@Sun.COM static void set_multicast(struct nic *nic)
601*8044SWilliam.Kucharski@Sun.COM {
602*8044SWilliam.Kucharski@Sun.COM
603*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
604*8044SWilliam.Kucharski@Sun.COM u32 addr[2];
605*8044SWilliam.Kucharski@Sun.COM u32 mask[2];
606*8044SWilliam.Kucharski@Sun.COM u32 pff;
607*8044SWilliam.Kucharski@Sun.COM u32 alwaysOff[2];
608*8044SWilliam.Kucharski@Sun.COM u32 alwaysOn[2];
609*8044SWilliam.Kucharski@Sun.COM
610*8044SWilliam.Kucharski@Sun.COM memset(addr, 0, sizeof(addr));
611*8044SWilliam.Kucharski@Sun.COM memset(mask, 0, sizeof(mask));
612*8044SWilliam.Kucharski@Sun.COM
613*8044SWilliam.Kucharski@Sun.COM pff = NVREG_PFF_MYADDR;
614*8044SWilliam.Kucharski@Sun.COM
615*8044SWilliam.Kucharski@Sun.COM alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
616*8044SWilliam.Kucharski@Sun.COM
617*8044SWilliam.Kucharski@Sun.COM addr[0] = alwaysOn[0];
618*8044SWilliam.Kucharski@Sun.COM addr[1] = alwaysOn[1];
619*8044SWilliam.Kucharski@Sun.COM mask[0] = alwaysOn[0] | alwaysOff[0];
620*8044SWilliam.Kucharski@Sun.COM mask[1] = alwaysOn[1] | alwaysOff[1];
621*8044SWilliam.Kucharski@Sun.COM
622*8044SWilliam.Kucharski@Sun.COM addr[0] |= NVREG_MCASTADDRA_FORCE;
623*8044SWilliam.Kucharski@Sun.COM pff |= NVREG_PFF_ALWAYS;
624*8044SWilliam.Kucharski@Sun.COM stop_rx();
625*8044SWilliam.Kucharski@Sun.COM writel(addr[0], base + NvRegMulticastAddrA);
626*8044SWilliam.Kucharski@Sun.COM writel(addr[1], base + NvRegMulticastAddrB);
627*8044SWilliam.Kucharski@Sun.COM writel(mask[0], base + NvRegMulticastMaskA);
628*8044SWilliam.Kucharski@Sun.COM writel(mask[1], base + NvRegMulticastMaskB);
629*8044SWilliam.Kucharski@Sun.COM writel(pff, base + NvRegPacketFilterFlags);
630*8044SWilliam.Kucharski@Sun.COM start_rx(nic);
631*8044SWilliam.Kucharski@Sun.COM }
632*8044SWilliam.Kucharski@Sun.COM
633*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
634*8044SWilliam.Kucharski@Sun.COM RESET - Reset the NIC to prepare for use
635*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
forcedeth_reset(struct nic * nic)636*8044SWilliam.Kucharski@Sun.COM static int forcedeth_reset(struct nic *nic)
637*8044SWilliam.Kucharski@Sun.COM {
638*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
639*8044SWilliam.Kucharski@Sun.COM int ret, oom, i;
640*8044SWilliam.Kucharski@Sun.COM ret = 0;
641*8044SWilliam.Kucharski@Sun.COM dprintf(("forcedeth: open\n"));
642*8044SWilliam.Kucharski@Sun.COM
643*8044SWilliam.Kucharski@Sun.COM /* 1) erase previous misconfiguration */
644*8044SWilliam.Kucharski@Sun.COM /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
645*8044SWilliam.Kucharski@Sun.COM writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
646*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegMulticastAddrB);
647*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegMulticastMaskA);
648*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegMulticastMaskB);
649*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegPacketFilterFlags);
650*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegAdapterControl);
651*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegLinkSpeed);
652*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegUnknownTransmitterReg);
653*8044SWilliam.Kucharski@Sun.COM txrx_reset(nic);
654*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegUnknownSetupReg6);
655*8044SWilliam.Kucharski@Sun.COM
656*8044SWilliam.Kucharski@Sun.COM /* 2) initialize descriptor rings */
657*8044SWilliam.Kucharski@Sun.COM np->in_shutdown = 0;
658*8044SWilliam.Kucharski@Sun.COM oom = init_ring(nic);
659*8044SWilliam.Kucharski@Sun.COM
660*8044SWilliam.Kucharski@Sun.COM /* 3) set mac address */
661*8044SWilliam.Kucharski@Sun.COM {
662*8044SWilliam.Kucharski@Sun.COM u32 mac[2];
663*8044SWilliam.Kucharski@Sun.COM
664*8044SWilliam.Kucharski@Sun.COM mac[0] =
665*8044SWilliam.Kucharski@Sun.COM (nic->node_addr[0] << 0) + (nic->node_addr[1] << 8) +
666*8044SWilliam.Kucharski@Sun.COM (nic->node_addr[2] << 16) + (nic->node_addr[3] << 24);
667*8044SWilliam.Kucharski@Sun.COM mac[1] =
668*8044SWilliam.Kucharski@Sun.COM (nic->node_addr[4] << 0) + (nic->node_addr[5] << 8);
669*8044SWilliam.Kucharski@Sun.COM
670*8044SWilliam.Kucharski@Sun.COM writel(mac[0], base + NvRegMacAddrA);
671*8044SWilliam.Kucharski@Sun.COM writel(mac[1], base + NvRegMacAddrB);
672*8044SWilliam.Kucharski@Sun.COM }
673*8044SWilliam.Kucharski@Sun.COM
674*8044SWilliam.Kucharski@Sun.COM /* 4) continue setup */
675*8044SWilliam.Kucharski@Sun.COM np->linkspeed = NVREG_LINKSPEED_FORCE | NVREG_LINKSPEED_10;
676*8044SWilliam.Kucharski@Sun.COM np->duplex = 0;
677*8044SWilliam.Kucharski@Sun.COM writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
678*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegTxRxControl);
679*8044SWilliam.Kucharski@Sun.COM pci_push(base);
680*8044SWilliam.Kucharski@Sun.COM writel(NVREG_TXRXCTL_BIT1, base + NvRegTxRxControl);
681*8044SWilliam.Kucharski@Sun.COM
682*8044SWilliam.Kucharski@Sun.COM reg_delay(NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31,
683*8044SWilliam.Kucharski@Sun.COM NVREG_UNKSETUP5_BIT31, NV_SETUP5_DELAY,
684*8044SWilliam.Kucharski@Sun.COM NV_SETUP5_DELAYMAX,
685*8044SWilliam.Kucharski@Sun.COM "open: SetupReg5, Bit 31 remained off\n");
686*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegUnknownSetupReg4);
687*8044SWilliam.Kucharski@Sun.COM
688*8044SWilliam.Kucharski@Sun.COM /* 5) Find a suitable PHY */
689*8044SWilliam.Kucharski@Sun.COM writel(NVREG_MIISPEED_BIT8 | NVREG_MIIDELAY, base + NvRegMIISpeed);
690*8044SWilliam.Kucharski@Sun.COM for (i = 1; i < 32; i++) {
691*8044SWilliam.Kucharski@Sun.COM int id1, id2;
692*8044SWilliam.Kucharski@Sun.COM
693*8044SWilliam.Kucharski@Sun.COM id1 = mii_rw(nic, i, MII_PHYSID1, MII_READ);
694*8044SWilliam.Kucharski@Sun.COM if (id1 < 0)
695*8044SWilliam.Kucharski@Sun.COM continue;
696*8044SWilliam.Kucharski@Sun.COM id2 = mii_rw(nic, i, MII_PHYSID2, MII_READ);
697*8044SWilliam.Kucharski@Sun.COM if (id2 < 0)
698*8044SWilliam.Kucharski@Sun.COM continue;
699*8044SWilliam.Kucharski@Sun.COM dprintf(("open: Found PHY %04x:%04x at address %d.\n",
700*8044SWilliam.Kucharski@Sun.COM id1, id2, i));
701*8044SWilliam.Kucharski@Sun.COM np->phyaddr = i;
702*8044SWilliam.Kucharski@Sun.COM
703*8044SWilliam.Kucharski@Sun.COM update_linkspeed(nic);
704*8044SWilliam.Kucharski@Sun.COM
705*8044SWilliam.Kucharski@Sun.COM break;
706*8044SWilliam.Kucharski@Sun.COM }
707*8044SWilliam.Kucharski@Sun.COM if (i == 32) {
708*8044SWilliam.Kucharski@Sun.COM printf("open: failing due to lack of suitable PHY.\n");
709*8044SWilliam.Kucharski@Sun.COM ret = -1;
710*8044SWilliam.Kucharski@Sun.COM goto out_drain;
711*8044SWilliam.Kucharski@Sun.COM }
712*8044SWilliam.Kucharski@Sun.COM
713*8044SWilliam.Kucharski@Sun.COM printf("%d-Mbs Link, %s-Duplex\n",
714*8044SWilliam.Kucharski@Sun.COM np->linkspeed & NVREG_LINKSPEED_10 ? 10 : 100,
715*8044SWilliam.Kucharski@Sun.COM np->duplex ? "Full" : "Half");
716*8044SWilliam.Kucharski@Sun.COM /* 6) continue setup */
717*8044SWilliam.Kucharski@Sun.COM writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
718*8044SWilliam.Kucharski@Sun.COM base + NvRegMisc1);
719*8044SWilliam.Kucharski@Sun.COM writel(readl(base + NvRegTransmitterStatus),
720*8044SWilliam.Kucharski@Sun.COM base + NvRegTransmitterStatus);
721*8044SWilliam.Kucharski@Sun.COM writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
722*8044SWilliam.Kucharski@Sun.COM writel(NVREG_OFFLOAD_NORMAL, base + NvRegOffloadConfig);
723*8044SWilliam.Kucharski@Sun.COM
724*8044SWilliam.Kucharski@Sun.COM writel(readl(base + NvRegReceiverStatus),
725*8044SWilliam.Kucharski@Sun.COM base + NvRegReceiverStatus);
726*8044SWilliam.Kucharski@Sun.COM
727*8044SWilliam.Kucharski@Sun.COM /* FIXME: I cheated and used the calculator to get a random number */
728*8044SWilliam.Kucharski@Sun.COM i = 75963081;
729*8044SWilliam.Kucharski@Sun.COM writel(NVREG_RNDSEED_FORCE | (i & NVREG_RNDSEED_MASK),
730*8044SWilliam.Kucharski@Sun.COM base + NvRegRandomSeed);
731*8044SWilliam.Kucharski@Sun.COM writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
732*8044SWilliam.Kucharski@Sun.COM writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
733*8044SWilliam.Kucharski@Sun.COM writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
734*8044SWilliam.Kucharski@Sun.COM writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
735*8044SWilliam.Kucharski@Sun.COM writel((np->
736*8044SWilliam.Kucharski@Sun.COM phyaddr << NVREG_ADAPTCTL_PHYSHIFT) |
737*8044SWilliam.Kucharski@Sun.COM NVREG_ADAPTCTL_PHYVALID, base + NvRegAdapterControl);
738*8044SWilliam.Kucharski@Sun.COM writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
739*8044SWilliam.Kucharski@Sun.COM writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
740*8044SWilliam.Kucharski@Sun.COM
741*8044SWilliam.Kucharski@Sun.COM /* 7) start packet processing */
742*8044SWilliam.Kucharski@Sun.COM writel((u32) virt_to_le32desc(&rx_ring[0]),
743*8044SWilliam.Kucharski@Sun.COM base + NvRegRxRingPhysAddr);
744*8044SWilliam.Kucharski@Sun.COM writel((u32) virt_to_le32desc(&tx_ring[0]),
745*8044SWilliam.Kucharski@Sun.COM base + NvRegTxRingPhysAddr);
746*8044SWilliam.Kucharski@Sun.COM
747*8044SWilliam.Kucharski@Sun.COM
748*8044SWilliam.Kucharski@Sun.COM writel(((RX_RING - 1) << NVREG_RINGSZ_RXSHIFT) +
749*8044SWilliam.Kucharski@Sun.COM ((TX_RING - 1) << NVREG_RINGSZ_TXSHIFT),
750*8044SWilliam.Kucharski@Sun.COM base + NvRegRingSizes);
751*8044SWilliam.Kucharski@Sun.COM
752*8044SWilliam.Kucharski@Sun.COM i = readl(base + NvRegPowerState);
753*8044SWilliam.Kucharski@Sun.COM if ((i & NVREG_POWERSTATE_POWEREDUP) == 0) {
754*8044SWilliam.Kucharski@Sun.COM writel(NVREG_POWERSTATE_POWEREDUP | i,
755*8044SWilliam.Kucharski@Sun.COM base + NvRegPowerState);
756*8044SWilliam.Kucharski@Sun.COM }
757*8044SWilliam.Kucharski@Sun.COM pci_push(base);
758*8044SWilliam.Kucharski@Sun.COM udelay(10);
759*8044SWilliam.Kucharski@Sun.COM writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID,
760*8044SWilliam.Kucharski@Sun.COM base + NvRegPowerState);
761*8044SWilliam.Kucharski@Sun.COM writel(NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
762*8044SWilliam.Kucharski@Sun.COM
763*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegIrqMask);
764*8044SWilliam.Kucharski@Sun.COM pci_push(base);
765*8044SWilliam.Kucharski@Sun.COM writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
766*8044SWilliam.Kucharski@Sun.COM pci_push(base);
767*8044SWilliam.Kucharski@Sun.COM writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
768*8044SWilliam.Kucharski@Sun.COM writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
769*8044SWilliam.Kucharski@Sun.COM pci_push(base);
770*8044SWilliam.Kucharski@Sun.COM /*
771*8044SWilliam.Kucharski@Sun.COM writel(np->irqmask, base + NvRegIrqMask);
772*8044SWilliam.Kucharski@Sun.COM */
773*8044SWilliam.Kucharski@Sun.COM writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
774*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegMulticastAddrB);
775*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegMulticastMaskA);
776*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegMulticastMaskB);
777*8044SWilliam.Kucharski@Sun.COM writel(NVREG_PFF_ALWAYS | NVREG_PFF_MYADDR,
778*8044SWilliam.Kucharski@Sun.COM base + NvRegPacketFilterFlags);
779*8044SWilliam.Kucharski@Sun.COM
780*8044SWilliam.Kucharski@Sun.COM set_multicast(nic);
781*8044SWilliam.Kucharski@Sun.COM //start_rx(nic);
782*8044SWilliam.Kucharski@Sun.COM start_tx(nic);
783*8044SWilliam.Kucharski@Sun.COM
784*8044SWilliam.Kucharski@Sun.COM if (!
785*8044SWilliam.Kucharski@Sun.COM (mii_rw(nic, np->phyaddr, MII_BMSR, MII_READ) &
786*8044SWilliam.Kucharski@Sun.COM BMSR_ANEGCOMPLETE)) {
787*8044SWilliam.Kucharski@Sun.COM printf("no link during initialization.\n");
788*8044SWilliam.Kucharski@Sun.COM }
789*8044SWilliam.Kucharski@Sun.COM
790*8044SWilliam.Kucharski@Sun.COM udelay(10000);
791*8044SWilliam.Kucharski@Sun.COM out_drain:
792*8044SWilliam.Kucharski@Sun.COM return ret;
793*8044SWilliam.Kucharski@Sun.COM }
794*8044SWilliam.Kucharski@Sun.COM
795*8044SWilliam.Kucharski@Sun.COM //extern void hex_dump(const char *data, const unsigned int len);
796*8044SWilliam.Kucharski@Sun.COM
797*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
798*8044SWilliam.Kucharski@Sun.COM POLL - Wait for a frame
799*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
forcedeth_poll(struct nic * nic,int retrieve)800*8044SWilliam.Kucharski@Sun.COM static int forcedeth_poll(struct nic *nic, int retrieve)
801*8044SWilliam.Kucharski@Sun.COM {
802*8044SWilliam.Kucharski@Sun.COM /* return true if there's an ethernet packet ready to read */
803*8044SWilliam.Kucharski@Sun.COM /* nic->packet should contain data on return */
804*8044SWilliam.Kucharski@Sun.COM /* nic->packetlen should contain length of data */
805*8044SWilliam.Kucharski@Sun.COM
806*8044SWilliam.Kucharski@Sun.COM struct ring_desc *prd;
807*8044SWilliam.Kucharski@Sun.COM int len;
808*8044SWilliam.Kucharski@Sun.COM int i;
809*8044SWilliam.Kucharski@Sun.COM
810*8044SWilliam.Kucharski@Sun.COM i = np->cur_rx % RX_RING;
811*8044SWilliam.Kucharski@Sun.COM prd = &rx_ring[i];
812*8044SWilliam.Kucharski@Sun.COM
813*8044SWilliam.Kucharski@Sun.COM if ( ! (prd->Flags & cpu_to_le16(NV_RX_DESCRIPTORVALID)) ) {
814*8044SWilliam.Kucharski@Sun.COM return 0;
815*8044SWilliam.Kucharski@Sun.COM }
816*8044SWilliam.Kucharski@Sun.COM
817*8044SWilliam.Kucharski@Sun.COM if ( ! retrieve ) return 1;
818*8044SWilliam.Kucharski@Sun.COM
819*8044SWilliam.Kucharski@Sun.COM /* got a valid packet - forward it to the network core */
820*8044SWilliam.Kucharski@Sun.COM len = cpu_to_le16(prd->Length);
821*8044SWilliam.Kucharski@Sun.COM nic->packetlen = len;
822*8044SWilliam.Kucharski@Sun.COM //hex_dump(rxb + (i * RX_NIC_BUFSIZE), len);
823*8044SWilliam.Kucharski@Sun.COM memcpy(nic->packet, rxb +
824*8044SWilliam.Kucharski@Sun.COM (i * RX_NIC_BUFSIZE), nic->packetlen);
825*8044SWilliam.Kucharski@Sun.COM
826*8044SWilliam.Kucharski@Sun.COM wmb();
827*8044SWilliam.Kucharski@Sun.COM np->cur_rx++;
828*8044SWilliam.Kucharski@Sun.COM alloc_rx(nic);
829*8044SWilliam.Kucharski@Sun.COM return 1;
830*8044SWilliam.Kucharski@Sun.COM }
831*8044SWilliam.Kucharski@Sun.COM
832*8044SWilliam.Kucharski@Sun.COM
833*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
834*8044SWilliam.Kucharski@Sun.COM TRANSMIT - Transmit a frame
835*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
forcedeth_transmit(struct nic * nic,const char * d,unsigned int t,unsigned int s,const char * p)836*8044SWilliam.Kucharski@Sun.COM static void forcedeth_transmit(struct nic *nic, const char *d, /* Destination */
837*8044SWilliam.Kucharski@Sun.COM unsigned int t, /* Type */
838*8044SWilliam.Kucharski@Sun.COM unsigned int s, /* size */
839*8044SWilliam.Kucharski@Sun.COM const char *p)
840*8044SWilliam.Kucharski@Sun.COM { /* Packet */
841*8044SWilliam.Kucharski@Sun.COM /* send the packet to destination */
842*8044SWilliam.Kucharski@Sun.COM u8 *ptxb;
843*8044SWilliam.Kucharski@Sun.COM u16 nstype;
844*8044SWilliam.Kucharski@Sun.COM //u16 status;
845*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
846*8044SWilliam.Kucharski@Sun.COM int nr = np->next_tx % TX_RING;
847*8044SWilliam.Kucharski@Sun.COM
848*8044SWilliam.Kucharski@Sun.COM /* point to the current txb incase multiple tx_rings are used */
849*8044SWilliam.Kucharski@Sun.COM ptxb = txb + (nr * RX_NIC_BUFSIZE);
850*8044SWilliam.Kucharski@Sun.COM //np->tx_skbuff[nr] = ptxb;
851*8044SWilliam.Kucharski@Sun.COM
852*8044SWilliam.Kucharski@Sun.COM /* copy the packet to ring buffer */
853*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb, d, ETH_ALEN); /* dst */
854*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb + ETH_ALEN, nic->node_addr, ETH_ALEN); /* src */
855*8044SWilliam.Kucharski@Sun.COM nstype = htons((u16) t); /* type */
856*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb + 2 * ETH_ALEN, (u8 *) & nstype, 2); /* type */
857*8044SWilliam.Kucharski@Sun.COM memcpy(ptxb + ETH_HLEN, p, s);
858*8044SWilliam.Kucharski@Sun.COM
859*8044SWilliam.Kucharski@Sun.COM s += ETH_HLEN;
860*8044SWilliam.Kucharski@Sun.COM while (s < ETH_ZLEN) /* pad to min length */
861*8044SWilliam.Kucharski@Sun.COM ptxb[s++] = '\0';
862*8044SWilliam.Kucharski@Sun.COM
863*8044SWilliam.Kucharski@Sun.COM tx_ring[nr].PacketBuffer = (u32) virt_to_le32desc(ptxb);
864*8044SWilliam.Kucharski@Sun.COM tx_ring[nr].Length = cpu_to_le16(s - 1);
865*8044SWilliam.Kucharski@Sun.COM
866*8044SWilliam.Kucharski@Sun.COM wmb();
867*8044SWilliam.Kucharski@Sun.COM tx_ring[nr].Flags = np->tx_flags;
868*8044SWilliam.Kucharski@Sun.COM
869*8044SWilliam.Kucharski@Sun.COM writel(NVREG_TXRXCTL_KICK, base + NvRegTxRxControl);
870*8044SWilliam.Kucharski@Sun.COM pci_push(base);
871*8044SWilliam.Kucharski@Sun.COM tx_ring[nr].Flags = np->tx_flags;
872*8044SWilliam.Kucharski@Sun.COM np->next_tx++;
873*8044SWilliam.Kucharski@Sun.COM }
874*8044SWilliam.Kucharski@Sun.COM
875*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
876*8044SWilliam.Kucharski@Sun.COM DISABLE - Turn off ethernet interface
877*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
forcedeth_disable(struct dev * dev __unused)878*8044SWilliam.Kucharski@Sun.COM static void forcedeth_disable(struct dev *dev __unused)
879*8044SWilliam.Kucharski@Sun.COM {
880*8044SWilliam.Kucharski@Sun.COM /* put the card in its initial state */
881*8044SWilliam.Kucharski@Sun.COM /* This function serves 3 purposes.
882*8044SWilliam.Kucharski@Sun.COM * This disables DMA and interrupts so we don't receive
883*8044SWilliam.Kucharski@Sun.COM * unexpected packets or interrupts from the card after
884*8044SWilliam.Kucharski@Sun.COM * etherboot has finished.
885*8044SWilliam.Kucharski@Sun.COM * This frees resources so etherboot may use
886*8044SWilliam.Kucharski@Sun.COM * this driver on another interface
887*8044SWilliam.Kucharski@Sun.COM * This allows etherboot to reinitialize the interface
888*8044SWilliam.Kucharski@Sun.COM * if something is something goes wrong.
889*8044SWilliam.Kucharski@Sun.COM */
890*8044SWilliam.Kucharski@Sun.COM u8 *base = (u8 *) BASE;
891*8044SWilliam.Kucharski@Sun.COM np->in_shutdown = 1;
892*8044SWilliam.Kucharski@Sun.COM stop_tx();
893*8044SWilliam.Kucharski@Sun.COM stop_rx();
894*8044SWilliam.Kucharski@Sun.COM
895*8044SWilliam.Kucharski@Sun.COM /* disable interrupts on the nic or we will lock up */
896*8044SWilliam.Kucharski@Sun.COM writel(0, base + NvRegIrqMask);
897*8044SWilliam.Kucharski@Sun.COM pci_push(base);
898*8044SWilliam.Kucharski@Sun.COM dprintf(("Irqmask is zero again\n"));
899*8044SWilliam.Kucharski@Sun.COM
900*8044SWilliam.Kucharski@Sun.COM /* specia op:o write back the misordered MAC address - otherwise
901*8044SWilliam.Kucharski@Sun.COM * the next probe_nic would see a wrong address.
902*8044SWilliam.Kucharski@Sun.COM */
903*8044SWilliam.Kucharski@Sun.COM writel(np->orig_mac[0], base + NvRegMacAddrA);
904*8044SWilliam.Kucharski@Sun.COM writel(np->orig_mac[1], base + NvRegMacAddrB);
905*8044SWilliam.Kucharski@Sun.COM }
906*8044SWilliam.Kucharski@Sun.COM
907*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
908*8044SWilliam.Kucharski@Sun.COM IRQ - Enable, Disable, or Force interrupts
909*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
forcedeth_irq(struct nic * nic __unused,irq_action_t action __unused)910*8044SWilliam.Kucharski@Sun.COM static void forcedeth_irq(struct nic *nic __unused, irq_action_t action __unused)
911*8044SWilliam.Kucharski@Sun.COM {
912*8044SWilliam.Kucharski@Sun.COM switch ( action ) {
913*8044SWilliam.Kucharski@Sun.COM case DISABLE :
914*8044SWilliam.Kucharski@Sun.COM break;
915*8044SWilliam.Kucharski@Sun.COM case ENABLE :
916*8044SWilliam.Kucharski@Sun.COM break;
917*8044SWilliam.Kucharski@Sun.COM case FORCE :
918*8044SWilliam.Kucharski@Sun.COM break;
919*8044SWilliam.Kucharski@Sun.COM }
920*8044SWilliam.Kucharski@Sun.COM }
921*8044SWilliam.Kucharski@Sun.COM
922*8044SWilliam.Kucharski@Sun.COM /**************************************************************************
923*8044SWilliam.Kucharski@Sun.COM PROBE - Look for an adapter, this routine's visible to the outside
924*8044SWilliam.Kucharski@Sun.COM ***************************************************************************/
925*8044SWilliam.Kucharski@Sun.COM #define IORESOURCE_MEM 0x00000200
926*8044SWilliam.Kucharski@Sun.COM #define board_found 1
927*8044SWilliam.Kucharski@Sun.COM #define valid_link 0
forcedeth_probe(struct dev * dev,struct pci_device * pci)928*8044SWilliam.Kucharski@Sun.COM static int forcedeth_probe(struct dev *dev, struct pci_device *pci)
929*8044SWilliam.Kucharski@Sun.COM {
930*8044SWilliam.Kucharski@Sun.COM struct nic *nic = (struct nic *) dev;
931*8044SWilliam.Kucharski@Sun.COM unsigned long addr;
932*8044SWilliam.Kucharski@Sun.COM int sz;
933*8044SWilliam.Kucharski@Sun.COM u8 *base;
934*8044SWilliam.Kucharski@Sun.COM
935*8044SWilliam.Kucharski@Sun.COM if (pci->ioaddr == 0)
936*8044SWilliam.Kucharski@Sun.COM return 0;
937*8044SWilliam.Kucharski@Sun.COM
938*8044SWilliam.Kucharski@Sun.COM printf("forcedeth.c: Found %s, vendor=0x%hX, device=0x%hX\n",
939*8044SWilliam.Kucharski@Sun.COM pci->name, pci->vendor, pci->dev_id);
940*8044SWilliam.Kucharski@Sun.COM
941*8044SWilliam.Kucharski@Sun.COM nic->irqno = 0;
942*8044SWilliam.Kucharski@Sun.COM nic->ioaddr = pci->ioaddr & ~3;
943*8044SWilliam.Kucharski@Sun.COM
944*8044SWilliam.Kucharski@Sun.COM /* point to private storage */
945*8044SWilliam.Kucharski@Sun.COM np = &npx;
946*8044SWilliam.Kucharski@Sun.COM
947*8044SWilliam.Kucharski@Sun.COM adjust_pci_device(pci);
948*8044SWilliam.Kucharski@Sun.COM
949*8044SWilliam.Kucharski@Sun.COM addr = pci_bar_start(pci, PCI_BASE_ADDRESS_0);
950*8044SWilliam.Kucharski@Sun.COM sz = pci_bar_size(pci, PCI_BASE_ADDRESS_0);
951*8044SWilliam.Kucharski@Sun.COM
952*8044SWilliam.Kucharski@Sun.COM /* BASE is used throughout to address the card */
953*8044SWilliam.Kucharski@Sun.COM BASE = (unsigned long) ioremap(addr, sz);
954*8044SWilliam.Kucharski@Sun.COM if (!BASE)
955*8044SWilliam.Kucharski@Sun.COM return 0;
956*8044SWilliam.Kucharski@Sun.COM //rx_ring[0] = rx_ring;
957*8044SWilliam.Kucharski@Sun.COM //tx_ring[0] = tx_ring;
958*8044SWilliam.Kucharski@Sun.COM
959*8044SWilliam.Kucharski@Sun.COM /* read the mac address */
960*8044SWilliam.Kucharski@Sun.COM base = (u8 *) BASE;
961*8044SWilliam.Kucharski@Sun.COM np->orig_mac[0] = readl(base + NvRegMacAddrA);
962*8044SWilliam.Kucharski@Sun.COM np->orig_mac[1] = readl(base + NvRegMacAddrB);
963*8044SWilliam.Kucharski@Sun.COM
964*8044SWilliam.Kucharski@Sun.COM nic->node_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
965*8044SWilliam.Kucharski@Sun.COM nic->node_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
966*8044SWilliam.Kucharski@Sun.COM nic->node_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
967*8044SWilliam.Kucharski@Sun.COM nic->node_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
968*8044SWilliam.Kucharski@Sun.COM nic->node_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
969*8044SWilliam.Kucharski@Sun.COM nic->node_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
970*8044SWilliam.Kucharski@Sun.COM #ifdef LINUX
971*8044SWilliam.Kucharski@Sun.COM if (!is_valid_ether_addr(dev->dev_addr)) {
972*8044SWilliam.Kucharski@Sun.COM /*
973*8044SWilliam.Kucharski@Sun.COM * Bad mac address. At least one bios sets the mac address
974*8044SWilliam.Kucharski@Sun.COM * to 01:23:45:67:89:ab
975*8044SWilliam.Kucharski@Sun.COM */
976*8044SWilliam.Kucharski@Sun.COM printk(KERN_ERR
977*8044SWilliam.Kucharski@Sun.COM "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
978*8044SWilliam.Kucharski@Sun.COM pci_name(pci_dev), dev->dev_addr[0],
979*8044SWilliam.Kucharski@Sun.COM dev->dev_addr[1], dev->dev_addr[2],
980*8044SWilliam.Kucharski@Sun.COM dev->dev_addr[3], dev->dev_addr[4],
981*8044SWilliam.Kucharski@Sun.COM dev->dev_addr[5]);
982*8044SWilliam.Kucharski@Sun.COM printk(KERN_ERR
983*8044SWilliam.Kucharski@Sun.COM "Please complain to your hardware vendor. Switching to a random MAC.\n");
984*8044SWilliam.Kucharski@Sun.COM dev->dev_addr[0] = 0x00;
985*8044SWilliam.Kucharski@Sun.COM dev->dev_addr[1] = 0x00;
986*8044SWilliam.Kucharski@Sun.COM dev->dev_addr[2] = 0x6c;
987*8044SWilliam.Kucharski@Sun.COM get_random_bytes(&dev->dev_addr[3], 3);
988*8044SWilliam.Kucharski@Sun.COM }
989*8044SWilliam.Kucharski@Sun.COM #endif
990*8044SWilliam.Kucharski@Sun.COM printf("%s: MAC Address %!, ", pci->name, nic->node_addr);
991*8044SWilliam.Kucharski@Sun.COM
992*8044SWilliam.Kucharski@Sun.COM np->tx_flags =
993*8044SWilliam.Kucharski@Sun.COM cpu_to_le16(NV_TX_LASTPACKET | NV_TX_LASTPACKET1 |
994*8044SWilliam.Kucharski@Sun.COM NV_TX_VALID);
995*8044SWilliam.Kucharski@Sun.COM switch (pci->dev_id) {
996*8044SWilliam.Kucharski@Sun.COM case 0x01C3: // nforce
997*8044SWilliam.Kucharski@Sun.COM np->irqmask = NVREG_IRQMASK_WANTED_2;
998*8044SWilliam.Kucharski@Sun.COM np->irqmask |= NVREG_IRQ_TIMER;
999*8044SWilliam.Kucharski@Sun.COM break;
1000*8044SWilliam.Kucharski@Sun.COM case 0x0066: // nforce2
1001*8044SWilliam.Kucharski@Sun.COM np->tx_flags |= cpu_to_le16(NV_TX_LASTPACKET1);
1002*8044SWilliam.Kucharski@Sun.COM np->irqmask = NVREG_IRQMASK_WANTED_2;
1003*8044SWilliam.Kucharski@Sun.COM np->irqmask |= NVREG_IRQ_TIMER;
1004*8044SWilliam.Kucharski@Sun.COM break;
1005*8044SWilliam.Kucharski@Sun.COM case 0x00D6: // nforce3
1006*8044SWilliam.Kucharski@Sun.COM np->tx_flags |= cpu_to_le16(NV_TX_LASTPACKET1);
1007*8044SWilliam.Kucharski@Sun.COM np->irqmask = NVREG_IRQMASK_WANTED_2;
1008*8044SWilliam.Kucharski@Sun.COM np->irqmask |= NVREG_IRQ_TIMER;
1009*8044SWilliam.Kucharski@Sun.COM
1010*8044SWilliam.Kucharski@Sun.COM }
1011*8044SWilliam.Kucharski@Sun.COM dprintf(("%s: forcedeth.c: subsystem: %hX:%hX bound to %s\n",
1012*8044SWilliam.Kucharski@Sun.COM pci->name, pci->vendor, pci->dev_id, pci->name));
1013*8044SWilliam.Kucharski@Sun.COM
1014*8044SWilliam.Kucharski@Sun.COM forcedeth_reset(nic);
1015*8044SWilliam.Kucharski@Sun.COM // if (board_found && valid_link)
1016*8044SWilliam.Kucharski@Sun.COM /* point to NIC specific routines */
1017*8044SWilliam.Kucharski@Sun.COM dev->disable = forcedeth_disable;
1018*8044SWilliam.Kucharski@Sun.COM nic->poll = forcedeth_poll;
1019*8044SWilliam.Kucharski@Sun.COM nic->transmit = forcedeth_transmit;
1020*8044SWilliam.Kucharski@Sun.COM nic->irq = forcedeth_irq;
1021*8044SWilliam.Kucharski@Sun.COM return 1;
1022*8044SWilliam.Kucharski@Sun.COM // }
1023*8044SWilliam.Kucharski@Sun.COM /* else */
1024*8044SWilliam.Kucharski@Sun.COM }
1025*8044SWilliam.Kucharski@Sun.COM
1026*8044SWilliam.Kucharski@Sun.COM static struct pci_id forcedeth_nics[] = {
1027*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10de, 0x01C3, "nforce", "nForce Ethernet Controller"),
1028*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10de, 0x0066, "nforce2", "nForce2 Ethernet Controller"),
1029*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10de, 0x00D6, "nforce3", "nForce3 Ethernet Controller"),
1030*8044SWilliam.Kucharski@Sun.COM };
1031*8044SWilliam.Kucharski@Sun.COM
1032*8044SWilliam.Kucharski@Sun.COM struct pci_driver forcedeth_driver = {
1033*8044SWilliam.Kucharski@Sun.COM .type = NIC_DRIVER,
1034*8044SWilliam.Kucharski@Sun.COM .name = "forcedeth",
1035*8044SWilliam.Kucharski@Sun.COM .probe = forcedeth_probe,
1036*8044SWilliam.Kucharski@Sun.COM .ids = forcedeth_nics,
1037*8044SWilliam.Kucharski@Sun.COM .id_count = sizeof(forcedeth_nics) / sizeof(forcedeth_nics[0]),
1038*8044SWilliam.Kucharski@Sun.COM .class = 0,
1039*8044SWilliam.Kucharski@Sun.COM };
1040