1*8044SWilliam.Kucharski@Sun.COM #ifndef _EPIC100_H_ 2*8044SWilliam.Kucharski@Sun.COM # define _EPIC100_H_ 3*8044SWilliam.Kucharski@Sun.COM 4*8044SWilliam.Kucharski@Sun.COM #ifndef PCI_VENDOR_SMC 5*8044SWilliam.Kucharski@Sun.COM # define PCI_VENDOR_SMC 0x10B8 6*8044SWilliam.Kucharski@Sun.COM #endif 7*8044SWilliam.Kucharski@Sun.COM 8*8044SWilliam.Kucharski@Sun.COM #ifndef PCI_DEVICE_SMC_EPIC100 9*8044SWilliam.Kucharski@Sun.COM # define PCI_DEVICE_SMC_EPIC100 0x0005 10*8044SWilliam.Kucharski@Sun.COM #endif 11*8044SWilliam.Kucharski@Sun.COM 12*8044SWilliam.Kucharski@Sun.COM #define PCI_DEVICE_ID_NONE 0xFFFF 13*8044SWilliam.Kucharski@Sun.COM 14*8044SWilliam.Kucharski@Sun.COM /* Offsets to registers (using SMC names). */ 15*8044SWilliam.Kucharski@Sun.COM enum epic100_registers { 16*8044SWilliam.Kucharski@Sun.COM COMMAND= 0, /* Control Register */ 17*8044SWilliam.Kucharski@Sun.COM INTSTAT= 4, /* Interrupt Status */ 18*8044SWilliam.Kucharski@Sun.COM INTMASK= 8, /* Interrupt Mask */ 19*8044SWilliam.Kucharski@Sun.COM GENCTL = 0x0C, /* General Control */ 20*8044SWilliam.Kucharski@Sun.COM NVCTL = 0x10, /* Non Volatile Control */ 21*8044SWilliam.Kucharski@Sun.COM EECTL = 0x14, /* EEPROM Control */ 22*8044SWilliam.Kucharski@Sun.COM TEST = 0x1C, /* Test register: marked as reserved (see in source code) */ 23*8044SWilliam.Kucharski@Sun.COM CRCCNT = 0x20, /* CRC Error Counter */ 24*8044SWilliam.Kucharski@Sun.COM ALICNT = 0x24, /* Frame Alignment Error Counter */ 25*8044SWilliam.Kucharski@Sun.COM MPCNT = 0x28, /* Missed Packet Counter */ 26*8044SWilliam.Kucharski@Sun.COM MMCTL = 0x30, /* MII Management Interface Control */ 27*8044SWilliam.Kucharski@Sun.COM MMDATA = 0x34, /* MII Management Interface Data */ 28*8044SWilliam.Kucharski@Sun.COM MIICFG = 0x38, /* MII Configuration */ 29*8044SWilliam.Kucharski@Sun.COM IPG = 0x3C, /* InterPacket Gap */ 30*8044SWilliam.Kucharski@Sun.COM LAN0 = 0x40, /* MAC address. (0x40-0x48) */ 31*8044SWilliam.Kucharski@Sun.COM IDCHK = 0x4C, /* BoardID/ Checksum */ 32*8044SWilliam.Kucharski@Sun.COM MC0 = 0x50, /* Multicast filter table. (0x50-0x5c) */ 33*8044SWilliam.Kucharski@Sun.COM RXCON = 0x60, /* Receive Control */ 34*8044SWilliam.Kucharski@Sun.COM TXCON = 0x70, /* Transmit Control */ 35*8044SWilliam.Kucharski@Sun.COM TXSTAT = 0x74, /* Transmit Status */ 36*8044SWilliam.Kucharski@Sun.COM PRCDAR = 0x84, /* PCI Receive Current Descriptor Address */ 37*8044SWilliam.Kucharski@Sun.COM PRSTAT = 0xA4, /* PCI Receive DMA Status */ 38*8044SWilliam.Kucharski@Sun.COM PRCPTHR= 0xB0, /* PCI Receive Copy Threshold */ 39*8044SWilliam.Kucharski@Sun.COM PTCDAR = 0xC4, /* PCI Transmit Current Descriptor Address */ 40*8044SWilliam.Kucharski@Sun.COM ETHTHR = 0xDC /* Early Transmit Threshold */ 41*8044SWilliam.Kucharski@Sun.COM }; 42*8044SWilliam.Kucharski@Sun.COM 43*8044SWilliam.Kucharski@Sun.COM /* Command register (CR_) bits */ 44*8044SWilliam.Kucharski@Sun.COM #define CR_STOP_RX (0x00000001) 45*8044SWilliam.Kucharski@Sun.COM #define CR_START_RX (0x00000002) 46*8044SWilliam.Kucharski@Sun.COM #define CR_QUEUE_TX (0x00000004) 47*8044SWilliam.Kucharski@Sun.COM #define CR_QUEUE_RX (0x00000008) 48*8044SWilliam.Kucharski@Sun.COM #define CR_NEXTFRAME (0x00000010) 49*8044SWilliam.Kucharski@Sun.COM #define CR_STOP_TX_DMA (0x00000020) 50*8044SWilliam.Kucharski@Sun.COM #define CR_STOP_RX_DMA (0x00000040) 51*8044SWilliam.Kucharski@Sun.COM #define CR_TX_UGO (0x00000080) 52*8044SWilliam.Kucharski@Sun.COM 53*8044SWilliam.Kucharski@Sun.COM /* Interrupt register bits. NI means No Interrupt generated */ 54*8044SWilliam.Kucharski@Sun.COM 55*8044SWilliam.Kucharski@Sun.COM #define INTR_RX_THR_STA (0x00400000) /* rx copy threshold status NI */ 56*8044SWilliam.Kucharski@Sun.COM #define INTR_RX_BUFF_EMPTY (0x00200000) /* rx buffers empty. NI */ 57*8044SWilliam.Kucharski@Sun.COM #define INTR_TX_IN_PROG (0x00100000) /* tx copy in progess. NI */ 58*8044SWilliam.Kucharski@Sun.COM #define INTR_RX_IN_PROG (0x00080000) /* rx copy in progress. NI */ 59*8044SWilliam.Kucharski@Sun.COM #define INTR_TXIDLE (0x00040000) /* tx idle. NI */ 60*8044SWilliam.Kucharski@Sun.COM #define INTR_RXIDLE (0x00020000) /* rx idle. NI */ 61*8044SWilliam.Kucharski@Sun.COM #define INTR_INTR_ACTIVE (0x00010000) /* Interrupt active. NI */ 62*8044SWilliam.Kucharski@Sun.COM #define INTR_RX_STATUS_OK (0x00008000) /* rx status valid. NI */ 63*8044SWilliam.Kucharski@Sun.COM #define INTR_PCI_TGT_ABT (0x00004000) /* PCI Target abort */ 64*8044SWilliam.Kucharski@Sun.COM #define INTR_PCI_MASTER_ABT (0x00002000) /* PCI Master abort */ 65*8044SWilliam.Kucharski@Sun.COM #define INTR_PCI_PARITY_ERR (0x00001000) /* PCI adress parity error */ 66*8044SWilliam.Kucharski@Sun.COM #define INTR_PCI_DATA_ERR (0x00000800) /* PCI data parity error */ 67*8044SWilliam.Kucharski@Sun.COM #define INTR_RX_THR_CROSSED (0x00000400) /* rx copy threshold crossed */ 68*8044SWilliam.Kucharski@Sun.COM #define INTR_CNTFULL (0x00000200) /* Counter overflow */ 69*8044SWilliam.Kucharski@Sun.COM #define INTR_TXUNDERRUN (0x00000100) /* tx underrun. */ 70*8044SWilliam.Kucharski@Sun.COM #define INTR_TXEMPTY (0x00000080) /* tx queue empty */ 71*8044SWilliam.Kucharski@Sun.COM #define INTR_TX_CH_COMPLETE (0x00000040) /* tx chain complete */ 72*8044SWilliam.Kucharski@Sun.COM #define INTR_TXDONE (0x00000020) /* tx complete (w or w/o err) */ 73*8044SWilliam.Kucharski@Sun.COM #define INTR_RXERROR (0x00000010) /* rx error (CRC) */ 74*8044SWilliam.Kucharski@Sun.COM #define INTR_RXOVERFLOW (0x00000008) /* rx buffer overflow */ 75*8044SWilliam.Kucharski@Sun.COM #define INTR_RX_QUEUE_EMPTY (0x00000004) /* rx queue empty. */ 76*8044SWilliam.Kucharski@Sun.COM #define INTR_RXHEADER (0x00000002) /* header copy complete */ 77*8044SWilliam.Kucharski@Sun.COM #define INTR_RXDONE (0x00000001) /* Receive copy complete */ 78*8044SWilliam.Kucharski@Sun.COM 79*8044SWilliam.Kucharski@Sun.COM #define INTR_CLEARINTR (0x00007FFF) 80*8044SWilliam.Kucharski@Sun.COM #define INTR_VALIDBITS (0x007FFFFF) 81*8044SWilliam.Kucharski@Sun.COM #define INTR_DISABLE (0x00000000) 82*8044SWilliam.Kucharski@Sun.COM #define INTR_CLEARERRS (0x00007F18) 83*8044SWilliam.Kucharski@Sun.COM #define INTR_ABNINTR (INTR_CNTFULL | INTR_TXUNDERRUN | INTR_RXOVERFLOW) 84*8044SWilliam.Kucharski@Sun.COM 85*8044SWilliam.Kucharski@Sun.COM /* General Control (GC_) bits */ 86*8044SWilliam.Kucharski@Sun.COM 87*8044SWilliam.Kucharski@Sun.COM #define GC_SOFT_RESET (0x00000001) 88*8044SWilliam.Kucharski@Sun.COM #define GC_INTR_ENABLE (0x00000002) 89*8044SWilliam.Kucharski@Sun.COM #define GC_SOFT_INTR (0x00000004) 90*8044SWilliam.Kucharski@Sun.COM #define GC_POWER_DOWN (0x00000008) 91*8044SWilliam.Kucharski@Sun.COM #define GC_ONE_COPY (0x00000010) 92*8044SWilliam.Kucharski@Sun.COM #define GC_BIG_ENDIAN (0x00000020) 93*8044SWilliam.Kucharski@Sun.COM #define GC_RX_PREEMPT_TX (0x00000040) 94*8044SWilliam.Kucharski@Sun.COM #define GC_TX_PREEMPT_RX (0x00000080) 95*8044SWilliam.Kucharski@Sun.COM 96*8044SWilliam.Kucharski@Sun.COM /* 97*8044SWilliam.Kucharski@Sun.COM * Receive FIFO Threshold values 98*8044SWilliam.Kucharski@Sun.COM * Control the level at which the PCI burst state machine 99*8044SWilliam.Kucharski@Sun.COM * begins to empty the receive FIFO. Possible values: 0-3 100*8044SWilliam.Kucharski@Sun.COM * 101*8044SWilliam.Kucharski@Sun.COM * 0 => 32, 1 => 64, 2 => 96 3 => 128 bytes. 102*8044SWilliam.Kucharski@Sun.COM */ 103*8044SWilliam.Kucharski@Sun.COM #define GC_RX_FIFO_THR_32 (0x00000000) 104*8044SWilliam.Kucharski@Sun.COM #define GC_RX_FIFO_THR_64 (0x00000100) 105*8044SWilliam.Kucharski@Sun.COM #define GC_RX_FIFO_THR_96 (0x00000200) 106*8044SWilliam.Kucharski@Sun.COM #define GC_RX_FIFO_THR_128 (0x00000300) 107*8044SWilliam.Kucharski@Sun.COM 108*8044SWilliam.Kucharski@Sun.COM /* Memory Read Control (MRC_) values */ 109*8044SWilliam.Kucharski@Sun.COM #define GC_MRC_MEM_READ (0x00000000) 110*8044SWilliam.Kucharski@Sun.COM #define GC_MRC_READ_MULT (0x00000400) 111*8044SWilliam.Kucharski@Sun.COM #define GC_MRC_READ_LINE (0x00000800) 112*8044SWilliam.Kucharski@Sun.COM 113*8044SWilliam.Kucharski@Sun.COM #define GC_SOFTBIT0 (0x00001000) 114*8044SWilliam.Kucharski@Sun.COM #define GC_SOFTBIT1 (0x00002000) 115*8044SWilliam.Kucharski@Sun.COM #define GC_RESET_PHY (0x00004000) 116*8044SWilliam.Kucharski@Sun.COM 117*8044SWilliam.Kucharski@Sun.COM /* Definitions of the Receive Control (RC_) register bits */ 118*8044SWilliam.Kucharski@Sun.COM 119*8044SWilliam.Kucharski@Sun.COM #define RC_SAVE_ERRORED_PKT (0x00000001) 120*8044SWilliam.Kucharski@Sun.COM #define RC_SAVE_RUNT_FRAMES (0x00000002) 121*8044SWilliam.Kucharski@Sun.COM #define RC_RCV_BROADCAST (0x00000004) 122*8044SWilliam.Kucharski@Sun.COM #define RC_RCV_MULTICAST (0x00000008) 123*8044SWilliam.Kucharski@Sun.COM #define RC_RCV_INVERSE_PKT (0x00000010) 124*8044SWilliam.Kucharski@Sun.COM #define RC_PROMISCUOUS_MODE (0x00000020) 125*8044SWilliam.Kucharski@Sun.COM #define RC_MONITOR_MODE (0x00000040) 126*8044SWilliam.Kucharski@Sun.COM #define RC_EARLY_RCV_ENABLE (0x00000080) 127*8044SWilliam.Kucharski@Sun.COM 128*8044SWilliam.Kucharski@Sun.COM /* description of the rx descriptors control bits */ 129*8044SWilliam.Kucharski@Sun.COM #define RD_FRAGLIST (0x0001) /* Desc points to a fragment list */ 130*8044SWilliam.Kucharski@Sun.COM #define RD_LLFORM (0x0002) /* Frag list format */ 131*8044SWilliam.Kucharski@Sun.COM #define RD_HDR_CPY (0x0004) /* Desc used for header copy */ 132*8044SWilliam.Kucharski@Sun.COM 133*8044SWilliam.Kucharski@Sun.COM /* Definition of the Transmit CONTROL (TC) register bits */ 134*8044SWilliam.Kucharski@Sun.COM 135*8044SWilliam.Kucharski@Sun.COM #define TC_EARLY_TX_ENABLE (0x00000001) 136*8044SWilliam.Kucharski@Sun.COM 137*8044SWilliam.Kucharski@Sun.COM /* Loopback Mode (LM_) Select valuesbits */ 138*8044SWilliam.Kucharski@Sun.COM #define TC_LM_NORMAL (0x00000000) 139*8044SWilliam.Kucharski@Sun.COM #define TC_LM_INTERNAL (0x00000002) 140*8044SWilliam.Kucharski@Sun.COM #define TC_LM_EXTERNAL (0x00000004) 141*8044SWilliam.Kucharski@Sun.COM #define TC_LM_FULL_DPX (0x00000006) 142*8044SWilliam.Kucharski@Sun.COM 143*8044SWilliam.Kucharski@Sun.COM #define TX_SLOT_TIME (0x00000078) 144*8044SWilliam.Kucharski@Sun.COM 145*8044SWilliam.Kucharski@Sun.COM /* Bytes transferred to chip before transmission starts. */ 146*8044SWilliam.Kucharski@Sun.COM #define TX_FIFO_THRESH 128 /* Rounded down to 4 byte units. */ 147*8044SWilliam.Kucharski@Sun.COM 148*8044SWilliam.Kucharski@Sun.COM /* description of rx descriptors status bits */ 149*8044SWilliam.Kucharski@Sun.COM #define RRING_PKT_INTACT (0x0001) 150*8044SWilliam.Kucharski@Sun.COM #define RRING_ALIGN_ERR (0x0002) 151*8044SWilliam.Kucharski@Sun.COM #define RRING_CRC_ERR (0x0004) 152*8044SWilliam.Kucharski@Sun.COM #define RRING_MISSED_PKT (0x0008) 153*8044SWilliam.Kucharski@Sun.COM #define RRING_MULTICAST (0x0010) 154*8044SWilliam.Kucharski@Sun.COM #define RRING_BROADCAST (0x0020) 155*8044SWilliam.Kucharski@Sun.COM #define RRING_RECEIVER_DISABLE (0x0040) 156*8044SWilliam.Kucharski@Sun.COM #define RRING_STATUS_VALID (0x1000) 157*8044SWilliam.Kucharski@Sun.COM #define RRING_FRAGLIST_ERR (0x2000) 158*8044SWilliam.Kucharski@Sun.COM #define RRING_HDR_COPIED (0x4000) 159*8044SWilliam.Kucharski@Sun.COM #define RRING_OWN (0x8000) 160*8044SWilliam.Kucharski@Sun.COM 161*8044SWilliam.Kucharski@Sun.COM /* error summary */ 162*8044SWilliam.Kucharski@Sun.COM #define RRING_ERROR (RRING_ALIGN_ERR|RRING_CRC_ERR) 163*8044SWilliam.Kucharski@Sun.COM 164*8044SWilliam.Kucharski@Sun.COM /* description of tx descriptors status bits */ 165*8044SWilliam.Kucharski@Sun.COM #define TRING_PKT_INTACT (0x0001) /* pkt transmitted. */ 166*8044SWilliam.Kucharski@Sun.COM #define TRING_PKT_NONDEFER (0x0002) /* pkt xmitted w/o deferring */ 167*8044SWilliam.Kucharski@Sun.COM #define TRING_COLL (0x0004) /* pkt xmitted w collisions */ 168*8044SWilliam.Kucharski@Sun.COM #define TRING_CARR (0x0008) /* carrier sense lost */ 169*8044SWilliam.Kucharski@Sun.COM #define TRING_UNDERRUN (0x0010) /* DMA underrun */ 170*8044SWilliam.Kucharski@Sun.COM #define TRING_HB_COLL (0x0020) /* Collision detect Heartbeat */ 171*8044SWilliam.Kucharski@Sun.COM #define TRING_WIN_COLL (0x0040) /* out of window collision */ 172*8044SWilliam.Kucharski@Sun.COM #define TRING_DEFERRED (0x0080) /* Deferring */ 173*8044SWilliam.Kucharski@Sun.COM #define TRING_COLL_COUNT (0x0F00) /* collision counter (mask) */ 174*8044SWilliam.Kucharski@Sun.COM #define TRING_COLL_EXCESS (0x1000) /* tx aborted: excessive colls */ 175*8044SWilliam.Kucharski@Sun.COM #define TRING_OWN (0x8000) /* desc ownership bit */ 176*8044SWilliam.Kucharski@Sun.COM 177*8044SWilliam.Kucharski@Sun.COM /* error summary */ 178*8044SWilliam.Kucharski@Sun.COM #define TRING_ABORT (TRING_COLL_EXCESS|TRING_WIN_COLL|TRING_UNDERRUN) 179*8044SWilliam.Kucharski@Sun.COM #define TRING_ERROR (TRING_DEFERRED|TRING_WIN_COLL|TRING_UNDERRUN|TRING_CARR/*|TRING_COLL*/ ) 180*8044SWilliam.Kucharski@Sun.COM 181*8044SWilliam.Kucharski@Sun.COM /* description of the tx descriptors control bits */ 182*8044SWilliam.Kucharski@Sun.COM #define TD_FRAGLIST (0x0001) /* Desc points to a fragment list */ 183*8044SWilliam.Kucharski@Sun.COM #define TD_LLFORM (0x0002) /* Frag list format */ 184*8044SWilliam.Kucharski@Sun.COM #define TD_IAF (0x0004) /* Generate Interrupt after tx */ 185*8044SWilliam.Kucharski@Sun.COM #define TD_NOCRC (0x0008) /* No CRC generated */ 186*8044SWilliam.Kucharski@Sun.COM #define TD_LASTDESC (0x0010) /* Last desc for this frame */ 187*8044SWilliam.Kucharski@Sun.COM 188*8044SWilliam.Kucharski@Sun.COM #endif /* _EPIC100_H_ */ 189