1*8044SWilliam.Kucharski@Sun.COM
2*8044SWilliam.Kucharski@Sun.COM /* epic100.c: A SMC 83c170 EPIC/100 fast ethernet driver for Etherboot */
3*8044SWilliam.Kucharski@Sun.COM
4*8044SWilliam.Kucharski@Sun.COM /* 05/06/2003 timlegge Fixed relocation and implemented Multicast */
5*8044SWilliam.Kucharski@Sun.COM #define LINUX_OUT_MACROS
6*8044SWilliam.Kucharski@Sun.COM
7*8044SWilliam.Kucharski@Sun.COM #include "etherboot.h"
8*8044SWilliam.Kucharski@Sun.COM #include "pci.h"
9*8044SWilliam.Kucharski@Sun.COM #include "nic.h"
10*8044SWilliam.Kucharski@Sun.COM #include "timer.h"
11*8044SWilliam.Kucharski@Sun.COM #include "epic100.h"
12*8044SWilliam.Kucharski@Sun.COM
13*8044SWilliam.Kucharski@Sun.COM /* Condensed operations for readability */
14*8044SWilliam.Kucharski@Sun.COM #define virt_to_le32desc(addr) cpu_to_le32(virt_to_bus(addr))
15*8044SWilliam.Kucharski@Sun.COM #define le32desc_to_virt(addr) bus_to_virt(le32_to_cpu(addr))
16*8044SWilliam.Kucharski@Sun.COM
17*8044SWilliam.Kucharski@Sun.COM #define TX_RING_SIZE 2 /* use at least 2 buffers for TX */
18*8044SWilliam.Kucharski@Sun.COM #define RX_RING_SIZE 2
19*8044SWilliam.Kucharski@Sun.COM
20*8044SWilliam.Kucharski@Sun.COM #define PKT_BUF_SZ 1536 /* Size of each temporary Tx/Rx buffer.*/
21*8044SWilliam.Kucharski@Sun.COM
22*8044SWilliam.Kucharski@Sun.COM /*
23*8044SWilliam.Kucharski@Sun.COM #define DEBUG_RX
24*8044SWilliam.Kucharski@Sun.COM #define DEBUG_TX
25*8044SWilliam.Kucharski@Sun.COM #define DEBUG_EEPROM
26*8044SWilliam.Kucharski@Sun.COM */
27*8044SWilliam.Kucharski@Sun.COM
28*8044SWilliam.Kucharski@Sun.COM #define EPIC_DEBUG 0 /* debug level */
29*8044SWilliam.Kucharski@Sun.COM
30*8044SWilliam.Kucharski@Sun.COM /* The EPIC100 Rx and Tx buffer descriptors. */
31*8044SWilliam.Kucharski@Sun.COM struct epic_rx_desc {
32*8044SWilliam.Kucharski@Sun.COM unsigned long status;
33*8044SWilliam.Kucharski@Sun.COM unsigned long bufaddr;
34*8044SWilliam.Kucharski@Sun.COM unsigned long buflength;
35*8044SWilliam.Kucharski@Sun.COM unsigned long next;
36*8044SWilliam.Kucharski@Sun.COM };
37*8044SWilliam.Kucharski@Sun.COM /* description of the tx descriptors control bits commonly used */
38*8044SWilliam.Kucharski@Sun.COM #define TD_STDFLAGS TD_LASTDESC
39*8044SWilliam.Kucharski@Sun.COM
40*8044SWilliam.Kucharski@Sun.COM struct epic_tx_desc {
41*8044SWilliam.Kucharski@Sun.COM unsigned long status;
42*8044SWilliam.Kucharski@Sun.COM unsigned long bufaddr;
43*8044SWilliam.Kucharski@Sun.COM unsigned long buflength;
44*8044SWilliam.Kucharski@Sun.COM unsigned long next;
45*8044SWilliam.Kucharski@Sun.COM };
46*8044SWilliam.Kucharski@Sun.COM
47*8044SWilliam.Kucharski@Sun.COM #define delay(nanosec) do { int _i = 3; while (--_i > 0) \
48*8044SWilliam.Kucharski@Sun.COM { __SLOW_DOWN_IO; }} while (0)
49*8044SWilliam.Kucharski@Sun.COM
50*8044SWilliam.Kucharski@Sun.COM static void epic100_open(void);
51*8044SWilliam.Kucharski@Sun.COM static void epic100_init_ring(void);
52*8044SWilliam.Kucharski@Sun.COM static void epic100_disable(struct dev *dev);
53*8044SWilliam.Kucharski@Sun.COM static int epic100_poll(struct nic *nic, int retrieve);
54*8044SWilliam.Kucharski@Sun.COM static void epic100_transmit(struct nic *nic, const char *destaddr,
55*8044SWilliam.Kucharski@Sun.COM unsigned int type, unsigned int len, const char *data);
56*8044SWilliam.Kucharski@Sun.COM #ifdef DEBUG_EEPROM
57*8044SWilliam.Kucharski@Sun.COM static int read_eeprom(int location);
58*8044SWilliam.Kucharski@Sun.COM #endif
59*8044SWilliam.Kucharski@Sun.COM static int mii_read(int phy_id, int location);
60*8044SWilliam.Kucharski@Sun.COM static void epic100_irq(struct nic *nic, irq_action_t action);
61*8044SWilliam.Kucharski@Sun.COM
62*8044SWilliam.Kucharski@Sun.COM static int ioaddr;
63*8044SWilliam.Kucharski@Sun.COM
64*8044SWilliam.Kucharski@Sun.COM static int command;
65*8044SWilliam.Kucharski@Sun.COM static int intstat;
66*8044SWilliam.Kucharski@Sun.COM static int intmask;
67*8044SWilliam.Kucharski@Sun.COM static int genctl ;
68*8044SWilliam.Kucharski@Sun.COM static int eectl ;
69*8044SWilliam.Kucharski@Sun.COM static int test ;
70*8044SWilliam.Kucharski@Sun.COM static int mmctl ;
71*8044SWilliam.Kucharski@Sun.COM static int mmdata ;
72*8044SWilliam.Kucharski@Sun.COM static int lan0 ;
73*8044SWilliam.Kucharski@Sun.COM static int mc0 ;
74*8044SWilliam.Kucharski@Sun.COM static int rxcon ;
75*8044SWilliam.Kucharski@Sun.COM static int txcon ;
76*8044SWilliam.Kucharski@Sun.COM static int prcdar ;
77*8044SWilliam.Kucharski@Sun.COM static int ptcdar ;
78*8044SWilliam.Kucharski@Sun.COM static int eththr ;
79*8044SWilliam.Kucharski@Sun.COM
80*8044SWilliam.Kucharski@Sun.COM static unsigned int cur_rx, cur_tx; /* The next free ring entry */
81*8044SWilliam.Kucharski@Sun.COM #ifdef DEBUG_EEPROM
82*8044SWilliam.Kucharski@Sun.COM static unsigned short eeprom[64];
83*8044SWilliam.Kucharski@Sun.COM #endif
84*8044SWilliam.Kucharski@Sun.COM static signed char phys[4]; /* MII device addresses. */
85*8044SWilliam.Kucharski@Sun.COM static struct epic_rx_desc rx_ring[RX_RING_SIZE]
86*8044SWilliam.Kucharski@Sun.COM __attribute__ ((aligned(4)));
87*8044SWilliam.Kucharski@Sun.COM static struct epic_tx_desc tx_ring[TX_RING_SIZE]
88*8044SWilliam.Kucharski@Sun.COM __attribute__ ((aligned(4)));
89*8044SWilliam.Kucharski@Sun.COM static unsigned char rx_packet[PKT_BUF_SZ * RX_RING_SIZE];
90*8044SWilliam.Kucharski@Sun.COM static unsigned char tx_packet[PKT_BUF_SZ * TX_RING_SIZE];
91*8044SWilliam.Kucharski@Sun.COM
92*8044SWilliam.Kucharski@Sun.COM /***********************************************************************/
93*8044SWilliam.Kucharski@Sun.COM /* Externally visible functions */
94*8044SWilliam.Kucharski@Sun.COM /***********************************************************************/
95*8044SWilliam.Kucharski@Sun.COM
96*8044SWilliam.Kucharski@Sun.COM
97*8044SWilliam.Kucharski@Sun.COM static int
epic100_probe(struct dev * dev,struct pci_device * pci)98*8044SWilliam.Kucharski@Sun.COM epic100_probe(struct dev *dev, struct pci_device *pci)
99*8044SWilliam.Kucharski@Sun.COM {
100*8044SWilliam.Kucharski@Sun.COM struct nic *nic = (struct nic *)dev;
101*8044SWilliam.Kucharski@Sun.COM int i;
102*8044SWilliam.Kucharski@Sun.COM unsigned short* ap;
103*8044SWilliam.Kucharski@Sun.COM unsigned int phy, phy_idx;
104*8044SWilliam.Kucharski@Sun.COM
105*8044SWilliam.Kucharski@Sun.COM if (pci->ioaddr == 0)
106*8044SWilliam.Kucharski@Sun.COM return 0;
107*8044SWilliam.Kucharski@Sun.COM
108*8044SWilliam.Kucharski@Sun.COM /* Ideally we would detect all network cards in slot order. That would
109*8044SWilliam.Kucharski@Sun.COM be best done a central PCI probe dispatch, which wouldn't work
110*8044SWilliam.Kucharski@Sun.COM well with the current structure. So instead we detect just the
111*8044SWilliam.Kucharski@Sun.COM Epic cards in slot order. */
112*8044SWilliam.Kucharski@Sun.COM
113*8044SWilliam.Kucharski@Sun.COM ioaddr = pci->ioaddr;
114*8044SWilliam.Kucharski@Sun.COM nic->irqno = 0;
115*8044SWilliam.Kucharski@Sun.COM nic->ioaddr = pci->ioaddr & ~3;
116*8044SWilliam.Kucharski@Sun.COM
117*8044SWilliam.Kucharski@Sun.COM /* compute all used static epic100 registers address */
118*8044SWilliam.Kucharski@Sun.COM command = ioaddr + COMMAND; /* Control Register */
119*8044SWilliam.Kucharski@Sun.COM intstat = ioaddr + INTSTAT; /* Interrupt Status */
120*8044SWilliam.Kucharski@Sun.COM intmask = ioaddr + INTMASK; /* Interrupt Mask */
121*8044SWilliam.Kucharski@Sun.COM genctl = ioaddr + GENCTL; /* General Control */
122*8044SWilliam.Kucharski@Sun.COM eectl = ioaddr + EECTL; /* EEPROM Control */
123*8044SWilliam.Kucharski@Sun.COM test = ioaddr + TEST; /* Test register (clocks) */
124*8044SWilliam.Kucharski@Sun.COM mmctl = ioaddr + MMCTL; /* MII Management Interface Control */
125*8044SWilliam.Kucharski@Sun.COM mmdata = ioaddr + MMDATA; /* MII Management Interface Data */
126*8044SWilliam.Kucharski@Sun.COM lan0 = ioaddr + LAN0; /* MAC address. (0x40-0x48) */
127*8044SWilliam.Kucharski@Sun.COM mc0 = ioaddr + MC0; /* Multicast Control */
128*8044SWilliam.Kucharski@Sun.COM rxcon = ioaddr + RXCON; /* Receive Control */
129*8044SWilliam.Kucharski@Sun.COM txcon = ioaddr + TXCON; /* Transmit Control */
130*8044SWilliam.Kucharski@Sun.COM prcdar = ioaddr + PRCDAR; /* PCI Receive Current Descr Address */
131*8044SWilliam.Kucharski@Sun.COM ptcdar = ioaddr + PTCDAR; /* PCI Transmit Current Descr Address */
132*8044SWilliam.Kucharski@Sun.COM eththr = ioaddr + ETHTHR; /* Early Transmit Threshold */
133*8044SWilliam.Kucharski@Sun.COM
134*8044SWilliam.Kucharski@Sun.COM /* Reset the chip & bring it out of low-power mode. */
135*8044SWilliam.Kucharski@Sun.COM outl(GC_SOFT_RESET, genctl);
136*8044SWilliam.Kucharski@Sun.COM
137*8044SWilliam.Kucharski@Sun.COM /* Disable ALL interrupts by setting the interrupt mask. */
138*8044SWilliam.Kucharski@Sun.COM outl(INTR_DISABLE, intmask);
139*8044SWilliam.Kucharski@Sun.COM
140*8044SWilliam.Kucharski@Sun.COM /*
141*8044SWilliam.Kucharski@Sun.COM * set the internal clocks:
142*8044SWilliam.Kucharski@Sun.COM * Application Note 7.15 says:
143*8044SWilliam.Kucharski@Sun.COM * In order to set the CLOCK TEST bit in the TEST register,
144*8044SWilliam.Kucharski@Sun.COM * perform the following:
145*8044SWilliam.Kucharski@Sun.COM *
146*8044SWilliam.Kucharski@Sun.COM * Write 0x0008 to the test register at least sixteen
147*8044SWilliam.Kucharski@Sun.COM * consecutive times.
148*8044SWilliam.Kucharski@Sun.COM *
149*8044SWilliam.Kucharski@Sun.COM * The CLOCK TEST bit is Write-Only. Writing it several times
150*8044SWilliam.Kucharski@Sun.COM * consecutively insures a successful write to the bit...
151*8044SWilliam.Kucharski@Sun.COM */
152*8044SWilliam.Kucharski@Sun.COM
153*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < 16; i++) {
154*8044SWilliam.Kucharski@Sun.COM outl(0x00000008, test);
155*8044SWilliam.Kucharski@Sun.COM }
156*8044SWilliam.Kucharski@Sun.COM
157*8044SWilliam.Kucharski@Sun.COM #ifdef DEBUG_EEPROM
158*8044SWilliam.Kucharski@Sun.COM {
159*8044SWilliam.Kucharski@Sun.COM unsigned short sum = 0;
160*8044SWilliam.Kucharski@Sun.COM unsigned short value;
161*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < 64; i++) {
162*8044SWilliam.Kucharski@Sun.COM value = read_eeprom(i);
163*8044SWilliam.Kucharski@Sun.COM eeprom[i] = value;
164*8044SWilliam.Kucharski@Sun.COM sum += value;
165*8044SWilliam.Kucharski@Sun.COM }
166*8044SWilliam.Kucharski@Sun.COM }
167*8044SWilliam.Kucharski@Sun.COM
168*8044SWilliam.Kucharski@Sun.COM #if (EPIC_DEBUG > 1)
169*8044SWilliam.Kucharski@Sun.COM printf("EEPROM contents\n");
170*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < 64; i++) {
171*8044SWilliam.Kucharski@Sun.COM printf(" %hhX%s", eeprom[i], i % 16 == 15 ? "\n" : "");
172*8044SWilliam.Kucharski@Sun.COM }
173*8044SWilliam.Kucharski@Sun.COM #endif
174*8044SWilliam.Kucharski@Sun.COM #endif
175*8044SWilliam.Kucharski@Sun.COM
176*8044SWilliam.Kucharski@Sun.COM /* This could also be read from the EEPROM. */
177*8044SWilliam.Kucharski@Sun.COM ap = (unsigned short*)nic->node_addr;
178*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < 3; i++)
179*8044SWilliam.Kucharski@Sun.COM *ap++ = inw(lan0 + i*4);
180*8044SWilliam.Kucharski@Sun.COM
181*8044SWilliam.Kucharski@Sun.COM printf(" I/O %#hX %! ", ioaddr, nic->node_addr);
182*8044SWilliam.Kucharski@Sun.COM
183*8044SWilliam.Kucharski@Sun.COM /* Find the connected MII xcvrs. */
184*8044SWilliam.Kucharski@Sun.COM for (phy = 0, phy_idx = 0; phy < 32 && phy_idx < sizeof(phys); phy++) {
185*8044SWilliam.Kucharski@Sun.COM int mii_status = mii_read(phy, 0);
186*8044SWilliam.Kucharski@Sun.COM
187*8044SWilliam.Kucharski@Sun.COM if (mii_status != 0xffff && mii_status != 0x0000) {
188*8044SWilliam.Kucharski@Sun.COM phys[phy_idx++] = phy;
189*8044SWilliam.Kucharski@Sun.COM #if (EPIC_DEBUG > 1)
190*8044SWilliam.Kucharski@Sun.COM printf("MII transceiver found at address %d.\n", phy);
191*8044SWilliam.Kucharski@Sun.COM #endif
192*8044SWilliam.Kucharski@Sun.COM }
193*8044SWilliam.Kucharski@Sun.COM }
194*8044SWilliam.Kucharski@Sun.COM if (phy_idx == 0) {
195*8044SWilliam.Kucharski@Sun.COM #if (EPIC_DEBUG > 1)
196*8044SWilliam.Kucharski@Sun.COM printf("***WARNING***: No MII transceiver found!\n");
197*8044SWilliam.Kucharski@Sun.COM #endif
198*8044SWilliam.Kucharski@Sun.COM /* Use the known PHY address of the EPII. */
199*8044SWilliam.Kucharski@Sun.COM phys[0] = 3;
200*8044SWilliam.Kucharski@Sun.COM }
201*8044SWilliam.Kucharski@Sun.COM
202*8044SWilliam.Kucharski@Sun.COM epic100_open();
203*8044SWilliam.Kucharski@Sun.COM
204*8044SWilliam.Kucharski@Sun.COM dev->disable = epic100_disable;
205*8044SWilliam.Kucharski@Sun.COM nic->poll = epic100_poll;
206*8044SWilliam.Kucharski@Sun.COM nic->transmit = epic100_transmit;
207*8044SWilliam.Kucharski@Sun.COM nic->irq = epic100_irq;
208*8044SWilliam.Kucharski@Sun.COM
209*8044SWilliam.Kucharski@Sun.COM return 1;
210*8044SWilliam.Kucharski@Sun.COM }
211*8044SWilliam.Kucharski@Sun.COM
set_rx_mode(void)212*8044SWilliam.Kucharski@Sun.COM static void set_rx_mode(void)
213*8044SWilliam.Kucharski@Sun.COM {
214*8044SWilliam.Kucharski@Sun.COM unsigned char mc_filter[8];
215*8044SWilliam.Kucharski@Sun.COM int i;
216*8044SWilliam.Kucharski@Sun.COM memset(mc_filter, 0xff, sizeof(mc_filter));
217*8044SWilliam.Kucharski@Sun.COM outl(0x0C, rxcon);
218*8044SWilliam.Kucharski@Sun.COM for(i = 0; i < 4; i++)
219*8044SWilliam.Kucharski@Sun.COM outw(((unsigned short *)mc_filter)[i], mc0 + i*4);
220*8044SWilliam.Kucharski@Sun.COM return;
221*8044SWilliam.Kucharski@Sun.COM }
222*8044SWilliam.Kucharski@Sun.COM
223*8044SWilliam.Kucharski@Sun.COM static void
epic100_open(void)224*8044SWilliam.Kucharski@Sun.COM epic100_open(void)
225*8044SWilliam.Kucharski@Sun.COM {
226*8044SWilliam.Kucharski@Sun.COM int mii_reg5;
227*8044SWilliam.Kucharski@Sun.COM int full_duplex = 0;
228*8044SWilliam.Kucharski@Sun.COM unsigned long tmp;
229*8044SWilliam.Kucharski@Sun.COM
230*8044SWilliam.Kucharski@Sun.COM epic100_init_ring();
231*8044SWilliam.Kucharski@Sun.COM
232*8044SWilliam.Kucharski@Sun.COM /* Pull the chip out of low-power mode, and set for PCI read multiple. */
233*8044SWilliam.Kucharski@Sun.COM outl(GC_RX_FIFO_THR_64 | GC_MRC_READ_MULT | GC_ONE_COPY, genctl);
234*8044SWilliam.Kucharski@Sun.COM
235*8044SWilliam.Kucharski@Sun.COM outl(TX_FIFO_THRESH, eththr);
236*8044SWilliam.Kucharski@Sun.COM
237*8044SWilliam.Kucharski@Sun.COM tmp = TC_EARLY_TX_ENABLE | TX_SLOT_TIME;
238*8044SWilliam.Kucharski@Sun.COM
239*8044SWilliam.Kucharski@Sun.COM mii_reg5 = mii_read(phys[0], 5);
240*8044SWilliam.Kucharski@Sun.COM if (mii_reg5 != 0xffff && (mii_reg5 & 0x0100)) {
241*8044SWilliam.Kucharski@Sun.COM full_duplex = 1;
242*8044SWilliam.Kucharski@Sun.COM printf(" full-duplex mode");
243*8044SWilliam.Kucharski@Sun.COM tmp |= TC_LM_FULL_DPX;
244*8044SWilliam.Kucharski@Sun.COM } else
245*8044SWilliam.Kucharski@Sun.COM tmp |= TC_LM_NORMAL;
246*8044SWilliam.Kucharski@Sun.COM
247*8044SWilliam.Kucharski@Sun.COM outl(tmp, txcon);
248*8044SWilliam.Kucharski@Sun.COM
249*8044SWilliam.Kucharski@Sun.COM /* Give adress of RX and TX ring to the chip */
250*8044SWilliam.Kucharski@Sun.COM outl(virt_to_le32desc(&rx_ring), prcdar);
251*8044SWilliam.Kucharski@Sun.COM outl(virt_to_le32desc(&tx_ring), ptcdar);
252*8044SWilliam.Kucharski@Sun.COM
253*8044SWilliam.Kucharski@Sun.COM /* Start the chip's Rx process: receive unicast and broadcast */
254*8044SWilliam.Kucharski@Sun.COM set_rx_mode();
255*8044SWilliam.Kucharski@Sun.COM outl(CR_START_RX | CR_QUEUE_RX, command);
256*8044SWilliam.Kucharski@Sun.COM
257*8044SWilliam.Kucharski@Sun.COM putchar('\n');
258*8044SWilliam.Kucharski@Sun.COM }
259*8044SWilliam.Kucharski@Sun.COM
260*8044SWilliam.Kucharski@Sun.COM /* Initialize the Rx and Tx rings. */
261*8044SWilliam.Kucharski@Sun.COM static void
epic100_init_ring(void)262*8044SWilliam.Kucharski@Sun.COM epic100_init_ring(void)
263*8044SWilliam.Kucharski@Sun.COM {
264*8044SWilliam.Kucharski@Sun.COM int i;
265*8044SWilliam.Kucharski@Sun.COM
266*8044SWilliam.Kucharski@Sun.COM cur_rx = cur_tx = 0;
267*8044SWilliam.Kucharski@Sun.COM
268*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < RX_RING_SIZE; i++) {
269*8044SWilliam.Kucharski@Sun.COM rx_ring[i].status = cpu_to_le32(RRING_OWN); /* Owned by Epic chip */
270*8044SWilliam.Kucharski@Sun.COM rx_ring[i].buflength = cpu_to_le32(PKT_BUF_SZ);
271*8044SWilliam.Kucharski@Sun.COM rx_ring[i].bufaddr = virt_to_bus(&rx_packet[i * PKT_BUF_SZ]);
272*8044SWilliam.Kucharski@Sun.COM rx_ring[i].next = virt_to_le32desc(&rx_ring[i + 1]) ;
273*8044SWilliam.Kucharski@Sun.COM }
274*8044SWilliam.Kucharski@Sun.COM /* Mark the last entry as wrapping the ring. */
275*8044SWilliam.Kucharski@Sun.COM rx_ring[i-1].next = virt_to_le32desc(&rx_ring[0]);
276*8044SWilliam.Kucharski@Sun.COM
277*8044SWilliam.Kucharski@Sun.COM /*
278*8044SWilliam.Kucharski@Sun.COM *The Tx buffer descriptor is filled in as needed,
279*8044SWilliam.Kucharski@Sun.COM * but we do need to clear the ownership bit.
280*8044SWilliam.Kucharski@Sun.COM */
281*8044SWilliam.Kucharski@Sun.COM
282*8044SWilliam.Kucharski@Sun.COM for (i = 0; i < TX_RING_SIZE; i++) {
283*8044SWilliam.Kucharski@Sun.COM tx_ring[i].status = 0x0000; /* Owned by CPU */
284*8044SWilliam.Kucharski@Sun.COM tx_ring[i].buflength = 0x0000 | cpu_to_le32(TD_STDFLAGS << 16);
285*8044SWilliam.Kucharski@Sun.COM tx_ring[i].bufaddr = virt_to_bus(&tx_packet[i * PKT_BUF_SZ]);
286*8044SWilliam.Kucharski@Sun.COM tx_ring[i].next = virt_to_le32desc(&tx_ring[i + 1]);
287*8044SWilliam.Kucharski@Sun.COM }
288*8044SWilliam.Kucharski@Sun.COM tx_ring[i-1].next = virt_to_le32desc(&tx_ring[0]);
289*8044SWilliam.Kucharski@Sun.COM }
290*8044SWilliam.Kucharski@Sun.COM
291*8044SWilliam.Kucharski@Sun.COM /* function: epic100_transmit
292*8044SWilliam.Kucharski@Sun.COM * This transmits a packet.
293*8044SWilliam.Kucharski@Sun.COM *
294*8044SWilliam.Kucharski@Sun.COM * Arguments: char d[6]: destination ethernet address.
295*8044SWilliam.Kucharski@Sun.COM * unsigned short t: ethernet protocol type.
296*8044SWilliam.Kucharski@Sun.COM * unsigned short s: size of the data-part of the packet.
297*8044SWilliam.Kucharski@Sun.COM * char *p: the data for the packet.
298*8044SWilliam.Kucharski@Sun.COM * returns: void.
299*8044SWilliam.Kucharski@Sun.COM */
300*8044SWilliam.Kucharski@Sun.COM static void
epic100_transmit(struct nic * nic,const char * destaddr,unsigned int type,unsigned int len,const char * data)301*8044SWilliam.Kucharski@Sun.COM epic100_transmit(struct nic *nic, const char *destaddr, unsigned int type,
302*8044SWilliam.Kucharski@Sun.COM unsigned int len, const char *data)
303*8044SWilliam.Kucharski@Sun.COM {
304*8044SWilliam.Kucharski@Sun.COM unsigned short nstype;
305*8044SWilliam.Kucharski@Sun.COM unsigned char *txp;
306*8044SWilliam.Kucharski@Sun.COM int entry;
307*8044SWilliam.Kucharski@Sun.COM
308*8044SWilliam.Kucharski@Sun.COM /* Calculate the next Tx descriptor entry. */
309*8044SWilliam.Kucharski@Sun.COM entry = cur_tx % TX_RING_SIZE;
310*8044SWilliam.Kucharski@Sun.COM
311*8044SWilliam.Kucharski@Sun.COM if ((tx_ring[entry].status & TRING_OWN) == TRING_OWN) {
312*8044SWilliam.Kucharski@Sun.COM printf("eth_transmit: Unable to transmit. status=%hX. Resetting...\n",
313*8044SWilliam.Kucharski@Sun.COM tx_ring[entry].status);
314*8044SWilliam.Kucharski@Sun.COM
315*8044SWilliam.Kucharski@Sun.COM epic100_open();
316*8044SWilliam.Kucharski@Sun.COM return;
317*8044SWilliam.Kucharski@Sun.COM }
318*8044SWilliam.Kucharski@Sun.COM
319*8044SWilliam.Kucharski@Sun.COM txp = tx_packet + (entry * PKT_BUF_SZ);
320*8044SWilliam.Kucharski@Sun.COM
321*8044SWilliam.Kucharski@Sun.COM memcpy(txp, destaddr, ETH_ALEN);
322*8044SWilliam.Kucharski@Sun.COM memcpy(txp + ETH_ALEN, nic->node_addr, ETH_ALEN);
323*8044SWilliam.Kucharski@Sun.COM nstype = htons(type);
324*8044SWilliam.Kucharski@Sun.COM memcpy(txp + 12, (char*)&nstype, 2);
325*8044SWilliam.Kucharski@Sun.COM memcpy(txp + ETH_HLEN, data, len);
326*8044SWilliam.Kucharski@Sun.COM
327*8044SWilliam.Kucharski@Sun.COM len += ETH_HLEN;
328*8044SWilliam.Kucharski@Sun.COM len &= 0x0FFF;
329*8044SWilliam.Kucharski@Sun.COM while(len < ETH_ZLEN)
330*8044SWilliam.Kucharski@Sun.COM txp[len++] = '\0';
331*8044SWilliam.Kucharski@Sun.COM /*
332*8044SWilliam.Kucharski@Sun.COM * Caution: the write order is important here,
333*8044SWilliam.Kucharski@Sun.COM * set the base address with the "ownership"
334*8044SWilliam.Kucharski@Sun.COM * bits last.
335*8044SWilliam.Kucharski@Sun.COM */
336*8044SWilliam.Kucharski@Sun.COM
337*8044SWilliam.Kucharski@Sun.COM tx_ring[entry].buflength |= cpu_to_le32(len);
338*8044SWilliam.Kucharski@Sun.COM tx_ring[entry].status = cpu_to_le32(len << 16) |
339*8044SWilliam.Kucharski@Sun.COM cpu_to_le32(TRING_OWN); /* Pass ownership to the chip. */
340*8044SWilliam.Kucharski@Sun.COM
341*8044SWilliam.Kucharski@Sun.COM cur_tx++;
342*8044SWilliam.Kucharski@Sun.COM
343*8044SWilliam.Kucharski@Sun.COM /* Trigger an immediate transmit demand. */
344*8044SWilliam.Kucharski@Sun.COM outl(CR_QUEUE_TX, command);
345*8044SWilliam.Kucharski@Sun.COM
346*8044SWilliam.Kucharski@Sun.COM load_timer2(10*TICKS_PER_MS); /* timeout 10 ms for transmit */
347*8044SWilliam.Kucharski@Sun.COM while ((le32_to_cpu(tx_ring[entry].status) & (TRING_OWN)) && timer2_running())
348*8044SWilliam.Kucharski@Sun.COM /* Wait */;
349*8044SWilliam.Kucharski@Sun.COM
350*8044SWilliam.Kucharski@Sun.COM if ((le32_to_cpu(tx_ring[entry].status) & TRING_OWN) != 0)
351*8044SWilliam.Kucharski@Sun.COM printf("Oops, transmitter timeout, status=%hX\n",
352*8044SWilliam.Kucharski@Sun.COM tx_ring[entry].status);
353*8044SWilliam.Kucharski@Sun.COM }
354*8044SWilliam.Kucharski@Sun.COM
355*8044SWilliam.Kucharski@Sun.COM /* function: epic100_poll / eth_poll
356*8044SWilliam.Kucharski@Sun.COM * This receives a packet from the network.
357*8044SWilliam.Kucharski@Sun.COM *
358*8044SWilliam.Kucharski@Sun.COM * Arguments: none
359*8044SWilliam.Kucharski@Sun.COM *
360*8044SWilliam.Kucharski@Sun.COM * returns: 1 if a packet was received.
361*8044SWilliam.Kucharski@Sun.COM * 0 if no pacet was received.
362*8044SWilliam.Kucharski@Sun.COM * side effects:
363*8044SWilliam.Kucharski@Sun.COM * returns the packet in the array nic->packet.
364*8044SWilliam.Kucharski@Sun.COM * returns the length of the packet in nic->packetlen.
365*8044SWilliam.Kucharski@Sun.COM */
366*8044SWilliam.Kucharski@Sun.COM
367*8044SWilliam.Kucharski@Sun.COM static int
epic100_poll(struct nic * nic,int retrieve)368*8044SWilliam.Kucharski@Sun.COM epic100_poll(struct nic *nic, int retrieve)
369*8044SWilliam.Kucharski@Sun.COM {
370*8044SWilliam.Kucharski@Sun.COM int entry;
371*8044SWilliam.Kucharski@Sun.COM int retcode;
372*8044SWilliam.Kucharski@Sun.COM int status;
373*8044SWilliam.Kucharski@Sun.COM entry = cur_rx % RX_RING_SIZE;
374*8044SWilliam.Kucharski@Sun.COM
375*8044SWilliam.Kucharski@Sun.COM if ((rx_ring[entry].status & cpu_to_le32(RRING_OWN)) == RRING_OWN)
376*8044SWilliam.Kucharski@Sun.COM return (0);
377*8044SWilliam.Kucharski@Sun.COM
378*8044SWilliam.Kucharski@Sun.COM if ( ! retrieve ) return 1;
379*8044SWilliam.Kucharski@Sun.COM
380*8044SWilliam.Kucharski@Sun.COM status = le32_to_cpu(rx_ring[entry].status);
381*8044SWilliam.Kucharski@Sun.COM /* We own the next entry, it's a new packet. Send it up. */
382*8044SWilliam.Kucharski@Sun.COM
383*8044SWilliam.Kucharski@Sun.COM #if (EPIC_DEBUG > 4)
384*8044SWilliam.Kucharski@Sun.COM printf("epic_poll: entry %d status %hX\n", entry, status);
385*8044SWilliam.Kucharski@Sun.COM #endif
386*8044SWilliam.Kucharski@Sun.COM
387*8044SWilliam.Kucharski@Sun.COM cur_rx++;
388*8044SWilliam.Kucharski@Sun.COM if (status & 0x2000) {
389*8044SWilliam.Kucharski@Sun.COM printf("epic_poll: Giant packet\n");
390*8044SWilliam.Kucharski@Sun.COM retcode = 0;
391*8044SWilliam.Kucharski@Sun.COM } else if (status & 0x0006) {
392*8044SWilliam.Kucharski@Sun.COM /* Rx Frame errors are counted in hardware. */
393*8044SWilliam.Kucharski@Sun.COM printf("epic_poll: Frame received with errors\n");
394*8044SWilliam.Kucharski@Sun.COM retcode = 0;
395*8044SWilliam.Kucharski@Sun.COM } else {
396*8044SWilliam.Kucharski@Sun.COM /* Omit the four octet CRC from the length. */
397*8044SWilliam.Kucharski@Sun.COM nic->packetlen = le32_to_cpu((rx_ring[entry].buflength))- 4;
398*8044SWilliam.Kucharski@Sun.COM memcpy(nic->packet, &rx_packet[entry * PKT_BUF_SZ], nic->packetlen);
399*8044SWilliam.Kucharski@Sun.COM retcode = 1;
400*8044SWilliam.Kucharski@Sun.COM }
401*8044SWilliam.Kucharski@Sun.COM
402*8044SWilliam.Kucharski@Sun.COM /* Clear all error sources. */
403*8044SWilliam.Kucharski@Sun.COM outl(status & INTR_CLEARERRS, intstat);
404*8044SWilliam.Kucharski@Sun.COM
405*8044SWilliam.Kucharski@Sun.COM /* Give the descriptor back to the chip */
406*8044SWilliam.Kucharski@Sun.COM rx_ring[entry].status = RRING_OWN;
407*8044SWilliam.Kucharski@Sun.COM
408*8044SWilliam.Kucharski@Sun.COM /* Restart Receiver */
409*8044SWilliam.Kucharski@Sun.COM outl(CR_START_RX | CR_QUEUE_RX, command);
410*8044SWilliam.Kucharski@Sun.COM
411*8044SWilliam.Kucharski@Sun.COM return retcode;
412*8044SWilliam.Kucharski@Sun.COM }
413*8044SWilliam.Kucharski@Sun.COM
414*8044SWilliam.Kucharski@Sun.COM
415*8044SWilliam.Kucharski@Sun.COM static void
epic100_disable(struct dev * dev __unused)416*8044SWilliam.Kucharski@Sun.COM epic100_disable(struct dev *dev __unused)
417*8044SWilliam.Kucharski@Sun.COM {
418*8044SWilliam.Kucharski@Sun.COM /* Soft reset the chip. */
419*8044SWilliam.Kucharski@Sun.COM outl(GC_SOFT_RESET, genctl);
420*8044SWilliam.Kucharski@Sun.COM }
421*8044SWilliam.Kucharski@Sun.COM
epic100_irq(struct nic * nic __unused,irq_action_t action __unused)422*8044SWilliam.Kucharski@Sun.COM static void epic100_irq(struct nic *nic __unused, irq_action_t action __unused)
423*8044SWilliam.Kucharski@Sun.COM {
424*8044SWilliam.Kucharski@Sun.COM switch ( action ) {
425*8044SWilliam.Kucharski@Sun.COM case DISABLE :
426*8044SWilliam.Kucharski@Sun.COM break;
427*8044SWilliam.Kucharski@Sun.COM case ENABLE :
428*8044SWilliam.Kucharski@Sun.COM break;
429*8044SWilliam.Kucharski@Sun.COM case FORCE :
430*8044SWilliam.Kucharski@Sun.COM break;
431*8044SWilliam.Kucharski@Sun.COM }
432*8044SWilliam.Kucharski@Sun.COM }
433*8044SWilliam.Kucharski@Sun.COM
434*8044SWilliam.Kucharski@Sun.COM #ifdef DEBUG_EEPROM
435*8044SWilliam.Kucharski@Sun.COM /* Serial EEPROM section. */
436*8044SWilliam.Kucharski@Sun.COM
437*8044SWilliam.Kucharski@Sun.COM /* EEPROM_Ctrl bits. */
438*8044SWilliam.Kucharski@Sun.COM #define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
439*8044SWilliam.Kucharski@Sun.COM #define EE_CS 0x02 /* EEPROM chip select. */
440*8044SWilliam.Kucharski@Sun.COM #define EE_DATA_WRITE 0x08 /* EEPROM chip data in. */
441*8044SWilliam.Kucharski@Sun.COM #define EE_WRITE_0 0x01
442*8044SWilliam.Kucharski@Sun.COM #define EE_WRITE_1 0x09
443*8044SWilliam.Kucharski@Sun.COM #define EE_DATA_READ 0x10 /* EEPROM chip data out. */
444*8044SWilliam.Kucharski@Sun.COM #define EE_ENB (0x0001 | EE_CS)
445*8044SWilliam.Kucharski@Sun.COM
446*8044SWilliam.Kucharski@Sun.COM /* The EEPROM commands include the alway-set leading bit. */
447*8044SWilliam.Kucharski@Sun.COM #define EE_WRITE_CMD (5 << 6)
448*8044SWilliam.Kucharski@Sun.COM #define EE_READ_CMD (6 << 6)
449*8044SWilliam.Kucharski@Sun.COM #define EE_ERASE_CMD (7 << 6)
450*8044SWilliam.Kucharski@Sun.COM
451*8044SWilliam.Kucharski@Sun.COM #define eeprom_delay(n) delay(n)
452*8044SWilliam.Kucharski@Sun.COM
453*8044SWilliam.Kucharski@Sun.COM static int
read_eeprom(int location)454*8044SWilliam.Kucharski@Sun.COM read_eeprom(int location)
455*8044SWilliam.Kucharski@Sun.COM {
456*8044SWilliam.Kucharski@Sun.COM int i;
457*8044SWilliam.Kucharski@Sun.COM int retval = 0;
458*8044SWilliam.Kucharski@Sun.COM int read_cmd = location | EE_READ_CMD;
459*8044SWilliam.Kucharski@Sun.COM
460*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB & ~EE_CS, eectl);
461*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB, eectl);
462*8044SWilliam.Kucharski@Sun.COM
463*8044SWilliam.Kucharski@Sun.COM /* Shift the read command bits out. */
464*8044SWilliam.Kucharski@Sun.COM for (i = 10; i >= 0; i--) {
465*8044SWilliam.Kucharski@Sun.COM short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0;
466*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB | dataval, eectl);
467*8044SWilliam.Kucharski@Sun.COM eeprom_delay(100);
468*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB | dataval | EE_SHIFT_CLK, eectl);
469*8044SWilliam.Kucharski@Sun.COM eeprom_delay(150);
470*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB | dataval, eectl); /* Finish EEPROM a clock tick. */
471*8044SWilliam.Kucharski@Sun.COM eeprom_delay(250);
472*8044SWilliam.Kucharski@Sun.COM }
473*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB, eectl);
474*8044SWilliam.Kucharski@Sun.COM
475*8044SWilliam.Kucharski@Sun.COM for (i = 16; i > 0; i--) {
476*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB | EE_SHIFT_CLK, eectl);
477*8044SWilliam.Kucharski@Sun.COM eeprom_delay(100);
478*8044SWilliam.Kucharski@Sun.COM retval = (retval << 1) | ((inl(eectl) & EE_DATA_READ) ? 1 : 0);
479*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB, eectl);
480*8044SWilliam.Kucharski@Sun.COM eeprom_delay(100);
481*8044SWilliam.Kucharski@Sun.COM }
482*8044SWilliam.Kucharski@Sun.COM
483*8044SWilliam.Kucharski@Sun.COM /* Terminate the EEPROM access. */
484*8044SWilliam.Kucharski@Sun.COM outl(EE_ENB & ~EE_CS, eectl);
485*8044SWilliam.Kucharski@Sun.COM return retval;
486*8044SWilliam.Kucharski@Sun.COM }
487*8044SWilliam.Kucharski@Sun.COM #endif
488*8044SWilliam.Kucharski@Sun.COM
489*8044SWilliam.Kucharski@Sun.COM
490*8044SWilliam.Kucharski@Sun.COM #define MII_READOP 1
491*8044SWilliam.Kucharski@Sun.COM #define MII_WRITEOP 2
492*8044SWilliam.Kucharski@Sun.COM
493*8044SWilliam.Kucharski@Sun.COM static int
mii_read(int phy_id,int location)494*8044SWilliam.Kucharski@Sun.COM mii_read(int phy_id, int location)
495*8044SWilliam.Kucharski@Sun.COM {
496*8044SWilliam.Kucharski@Sun.COM int i;
497*8044SWilliam.Kucharski@Sun.COM
498*8044SWilliam.Kucharski@Sun.COM outl((phy_id << 9) | (location << 4) | MII_READOP, mmctl);
499*8044SWilliam.Kucharski@Sun.COM /* Typical operation takes < 50 ticks. */
500*8044SWilliam.Kucharski@Sun.COM
501*8044SWilliam.Kucharski@Sun.COM for (i = 4000; i > 0; i--)
502*8044SWilliam.Kucharski@Sun.COM if ((inl(mmctl) & MII_READOP) == 0)
503*8044SWilliam.Kucharski@Sun.COM break;
504*8044SWilliam.Kucharski@Sun.COM return inw(mmdata);
505*8044SWilliam.Kucharski@Sun.COM }
506*8044SWilliam.Kucharski@Sun.COM
507*8044SWilliam.Kucharski@Sun.COM
508*8044SWilliam.Kucharski@Sun.COM static struct pci_id epic100_nics[] = {
509*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b8, 0x0005, "epic100", "SMC EtherPowerII"), /* SMC 83c170 EPIC/100 */
510*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b8, 0x0006, "smc-83c175", "SMC EPIC/C 83c175"),
511*8044SWilliam.Kucharski@Sun.COM };
512*8044SWilliam.Kucharski@Sun.COM
513*8044SWilliam.Kucharski@Sun.COM struct pci_driver epic100_driver = {
514*8044SWilliam.Kucharski@Sun.COM .type = NIC_DRIVER,
515*8044SWilliam.Kucharski@Sun.COM .name = "EPIC100",
516*8044SWilliam.Kucharski@Sun.COM .probe = epic100_probe,
517*8044SWilliam.Kucharski@Sun.COM .ids = epic100_nics,
518*8044SWilliam.Kucharski@Sun.COM .id_count = sizeof(epic100_nics)/sizeof(epic100_nics[0]),
519*8044SWilliam.Kucharski@Sun.COM .class = 0,
520*8044SWilliam.Kucharski@Sun.COM };
521