xref: /onnv-gate/usr/src/grub/grub-0.97/netboot/3c90x.c (revision 8044:b3af80bbf173)
1*8044SWilliam.Kucharski@Sun.COM /*
2*8044SWilliam.Kucharski@Sun.COM  * 3c90x.c -- This file implements the 3c90x driver for etherboot.  Written
3*8044SWilliam.Kucharski@Sun.COM  * by Greg Beeley, Greg.Beeley@LightSys.org.  Modified by Steve Smith,
4*8044SWilliam.Kucharski@Sun.COM  * Steve.Smith@Juno.Com. Alignment bug fix Neil Newell (nn@icenoir.net).
5*8044SWilliam.Kucharski@Sun.COM  *
6*8044SWilliam.Kucharski@Sun.COM  * This program Copyright (C) 1999 LightSys Technology Services, Inc.
7*8044SWilliam.Kucharski@Sun.COM  * Portions Copyright (C) 1999 Steve Smith
8*8044SWilliam.Kucharski@Sun.COM  *
9*8044SWilliam.Kucharski@Sun.COM  * This program may be re-distributed in source or binary form, modified,
10*8044SWilliam.Kucharski@Sun.COM  * sold, or copied for any purpose, provided that the above copyright message
11*8044SWilliam.Kucharski@Sun.COM  * and this text are included with all source copies or derivative works, and
12*8044SWilliam.Kucharski@Sun.COM  * provided that the above copyright message and this text are included in the
13*8044SWilliam.Kucharski@Sun.COM  * documentation of any binary-only distributions.  This program is distributed
14*8044SWilliam.Kucharski@Sun.COM  * WITHOUT ANY WARRANTY, without even the warranty of FITNESS FOR A PARTICULAR
15*8044SWilliam.Kucharski@Sun.COM  * PURPOSE or MERCHANTABILITY.  Please read the associated documentation
16*8044SWilliam.Kucharski@Sun.COM  * "3c90x.txt" before compiling and using this driver.
17*8044SWilliam.Kucharski@Sun.COM  *
18*8044SWilliam.Kucharski@Sun.COM  * --------
19*8044SWilliam.Kucharski@Sun.COM  *
20*8044SWilliam.Kucharski@Sun.COM  * Program written with the assistance of the 3com documentation for
21*8044SWilliam.Kucharski@Sun.COM  * the 3c905B-TX card, as well as with some assistance from the 3c59x
22*8044SWilliam.Kucharski@Sun.COM  * driver Donald Becker wrote for the Linux kernel, and with some assistance
23*8044SWilliam.Kucharski@Sun.COM  * from the remainder of the Etherboot distribution.
24*8044SWilliam.Kucharski@Sun.COM  *
25*8044SWilliam.Kucharski@Sun.COM  * REVISION HISTORY:
26*8044SWilliam.Kucharski@Sun.COM  *
27*8044SWilliam.Kucharski@Sun.COM  * v0.10	1-26-1998	GRB	Initial implementation.
28*8044SWilliam.Kucharski@Sun.COM  * v0.90	1-27-1998	GRB	System works.
29*8044SWilliam.Kucharski@Sun.COM  * v1.00pre1	2-11-1998	GRB	Got prom boot issue fixed.
30*8044SWilliam.Kucharski@Sun.COM  * v2.0		9-24-1999	SCS	Modified for 3c905 (from 3c905b code)
31*8044SWilliam.Kucharski@Sun.COM  *					Re-wrote poll and transmit for
32*8044SWilliam.Kucharski@Sun.COM  *					better error recovery and heavy
33*8044SWilliam.Kucharski@Sun.COM  *					network traffic operation
34*8044SWilliam.Kucharski@Sun.COM  * v2.01    5-26-2003 NN Fixed driver alignment issue which
35*8044SWilliam.Kucharski@Sun.COM  *                  caused system lockups if driver structures
36*8044SWilliam.Kucharski@Sun.COM  *                  not 8-byte aligned.
37*8044SWilliam.Kucharski@Sun.COM  *
38*8044SWilliam.Kucharski@Sun.COM  */
39*8044SWilliam.Kucharski@Sun.COM 
40*8044SWilliam.Kucharski@Sun.COM #include "etherboot.h"
41*8044SWilliam.Kucharski@Sun.COM #include "nic.h"
42*8044SWilliam.Kucharski@Sun.COM #include "pci.h"
43*8044SWilliam.Kucharski@Sun.COM #include "timer.h"
44*8044SWilliam.Kucharski@Sun.COM 
45*8044SWilliam.Kucharski@Sun.COM #define	XCVR_MAGIC	(0x5A00)
46*8044SWilliam.Kucharski@Sun.COM /** any single transmission fails after 16 collisions or other errors
47*8044SWilliam.Kucharski@Sun.COM  ** this is the number of times to retry the transmission -- this should
48*8044SWilliam.Kucharski@Sun.COM  ** be plenty
49*8044SWilliam.Kucharski@Sun.COM  **/
50*8044SWilliam.Kucharski@Sun.COM #define	XMIT_RETRIES	250
51*8044SWilliam.Kucharski@Sun.COM 
52*8044SWilliam.Kucharski@Sun.COM /*** Register definitions for the 3c905 ***/
53*8044SWilliam.Kucharski@Sun.COM enum Registers
54*8044SWilliam.Kucharski@Sun.COM     {
55*8044SWilliam.Kucharski@Sun.COM     regPowerMgmtCtrl_w = 0x7c,        /** 905B Revision Only                 **/
56*8044SWilliam.Kucharski@Sun.COM     regUpMaxBurst_w = 0x7a,           /** 905B Revision Only                 **/
57*8044SWilliam.Kucharski@Sun.COM     regDnMaxBurst_w = 0x78,           /** 905B Revision Only                 **/
58*8044SWilliam.Kucharski@Sun.COM     regDebugControl_w = 0x74,         /** 905B Revision Only                 **/
59*8044SWilliam.Kucharski@Sun.COM     regDebugData_l = 0x70,            /** 905B Revision Only                 **/
60*8044SWilliam.Kucharski@Sun.COM     regRealTimeCnt_l = 0x40,          /** Universal                          **/
61*8044SWilliam.Kucharski@Sun.COM     regUpBurstThresh_b = 0x3e,        /** 905B Revision Only                 **/
62*8044SWilliam.Kucharski@Sun.COM     regUpPoll_b = 0x3d,               /** 905B Revision Only                 **/
63*8044SWilliam.Kucharski@Sun.COM     regUpPriorityThresh_b = 0x3c,     /** 905B Revision Only                 **/
64*8044SWilliam.Kucharski@Sun.COM     regUpListPtr_l = 0x38,            /** Universal                          **/
65*8044SWilliam.Kucharski@Sun.COM     regCountdown_w = 0x36,            /** Universal                          **/
66*8044SWilliam.Kucharski@Sun.COM     regFreeTimer_w = 0x34,            /** Universal                          **/
67*8044SWilliam.Kucharski@Sun.COM     regUpPktStatus_l = 0x30,          /** Universal with Exception, pg 130   **/
68*8044SWilliam.Kucharski@Sun.COM     regTxFreeThresh_b = 0x2f,         /** 90X Revision Only                  **/
69*8044SWilliam.Kucharski@Sun.COM     regDnPoll_b = 0x2d,               /** 905B Revision Only                 **/
70*8044SWilliam.Kucharski@Sun.COM     regDnPriorityThresh_b = 0x2c,     /** 905B Revision Only                 **/
71*8044SWilliam.Kucharski@Sun.COM     regDnBurstThresh_b = 0x2a,        /** 905B Revision Only                 **/
72*8044SWilliam.Kucharski@Sun.COM     regDnListPtr_l = 0x24,            /** Universal with Exception, pg 107   **/
73*8044SWilliam.Kucharski@Sun.COM     regDmaCtrl_l = 0x20,              /** Universal with Exception, pg 106   **/
74*8044SWilliam.Kucharski@Sun.COM                                       /**                                    **/
75*8044SWilliam.Kucharski@Sun.COM     regIntStatusAuto_w = 0x1e,        /** 905B Revision Only                 **/
76*8044SWilliam.Kucharski@Sun.COM     regTxStatus_b = 0x1b,             /** Universal with Exception, pg 113   **/
77*8044SWilliam.Kucharski@Sun.COM     regTimer_b = 0x1a,                /** Universal                          **/
78*8044SWilliam.Kucharski@Sun.COM     regTxPktId_b = 0x18,              /** 905B Revision Only                 **/
79*8044SWilliam.Kucharski@Sun.COM     regCommandIntStatus_w = 0x0e,     /** Universal (Command Variations)     **/
80*8044SWilliam.Kucharski@Sun.COM     };
81*8044SWilliam.Kucharski@Sun.COM 
82*8044SWilliam.Kucharski@Sun.COM /** following are windowed registers **/
83*8044SWilliam.Kucharski@Sun.COM enum Registers7
84*8044SWilliam.Kucharski@Sun.COM     {
85*8044SWilliam.Kucharski@Sun.COM     regPowerMgmtEvent_7_w = 0x0c,     /** 905B Revision Only                 **/
86*8044SWilliam.Kucharski@Sun.COM     regVlanEtherType_7_w = 0x04,      /** 905B Revision Only                 **/
87*8044SWilliam.Kucharski@Sun.COM     regVlanMask_7_w = 0x00,           /** 905B Revision Only                 **/
88*8044SWilliam.Kucharski@Sun.COM     };
89*8044SWilliam.Kucharski@Sun.COM 
90*8044SWilliam.Kucharski@Sun.COM enum Registers6
91*8044SWilliam.Kucharski@Sun.COM     {
92*8044SWilliam.Kucharski@Sun.COM     regBytesXmittedOk_6_w = 0x0c,     /** Universal                          **/
93*8044SWilliam.Kucharski@Sun.COM     regBytesRcvdOk_6_w = 0x0a,        /** Universal                          **/
94*8044SWilliam.Kucharski@Sun.COM     regUpperFramesOk_6_b = 0x09,      /** Universal                          **/
95*8044SWilliam.Kucharski@Sun.COM     regFramesDeferred_6_b = 0x08,     /** Universal                          **/
96*8044SWilliam.Kucharski@Sun.COM     regFramesRecdOk_6_b = 0x07,       /** Universal with Exceptions, pg 142  **/
97*8044SWilliam.Kucharski@Sun.COM     regFramesXmittedOk_6_b = 0x06,    /** Universal                          **/
98*8044SWilliam.Kucharski@Sun.COM     regRxOverruns_6_b = 0x05,         /** Universal                          **/
99*8044SWilliam.Kucharski@Sun.COM     regLateCollisions_6_b = 0x04,     /** Universal                          **/
100*8044SWilliam.Kucharski@Sun.COM     regSingleCollisions_6_b = 0x03,   /** Universal                          **/
101*8044SWilliam.Kucharski@Sun.COM     regMultipleCollisions_6_b = 0x02, /** Universal                          **/
102*8044SWilliam.Kucharski@Sun.COM     regSqeErrors_6_b = 0x01,          /** Universal                          **/
103*8044SWilliam.Kucharski@Sun.COM     regCarrierLost_6_b = 0x00,        /** Universal                          **/
104*8044SWilliam.Kucharski@Sun.COM     };
105*8044SWilliam.Kucharski@Sun.COM 
106*8044SWilliam.Kucharski@Sun.COM enum Registers5
107*8044SWilliam.Kucharski@Sun.COM     {
108*8044SWilliam.Kucharski@Sun.COM     regIndicationEnable_5_w = 0x0c,   /** Universal                          **/
109*8044SWilliam.Kucharski@Sun.COM     regInterruptEnable_5_w = 0x0a,    /** Universal                          **/
110*8044SWilliam.Kucharski@Sun.COM     regTxReclaimThresh_5_b = 0x09,    /** 905B Revision Only                 **/
111*8044SWilliam.Kucharski@Sun.COM     regRxFilter_5_b = 0x08,           /** Universal                          **/
112*8044SWilliam.Kucharski@Sun.COM     regRxEarlyThresh_5_w = 0x06,      /** Universal                          **/
113*8044SWilliam.Kucharski@Sun.COM     regTxStartThresh_5_w = 0x00,      /** Universal                          **/
114*8044SWilliam.Kucharski@Sun.COM     };
115*8044SWilliam.Kucharski@Sun.COM 
116*8044SWilliam.Kucharski@Sun.COM enum Registers4
117*8044SWilliam.Kucharski@Sun.COM     {
118*8044SWilliam.Kucharski@Sun.COM     regUpperBytesOk_4_b = 0x0d,       /** Universal                          **/
119*8044SWilliam.Kucharski@Sun.COM     regBadSSD_4_b = 0x0c,             /** Universal                          **/
120*8044SWilliam.Kucharski@Sun.COM     regMediaStatus_4_w = 0x0a,        /** Universal with Exceptions, pg 201  **/
121*8044SWilliam.Kucharski@Sun.COM     regPhysicalMgmt_4_w = 0x08,       /** Universal                          **/
122*8044SWilliam.Kucharski@Sun.COM     regNetworkDiagnostic_4_w = 0x06,  /** Universal with Exceptions, pg 203  **/
123*8044SWilliam.Kucharski@Sun.COM     regFifoDiagnostic_4_w = 0x04,     /** Universal with Exceptions, pg 196  **/
124*8044SWilliam.Kucharski@Sun.COM     regVcoDiagnostic_4_w = 0x02,      /** Undocumented?                      **/
125*8044SWilliam.Kucharski@Sun.COM     };
126*8044SWilliam.Kucharski@Sun.COM 
127*8044SWilliam.Kucharski@Sun.COM enum Registers3
128*8044SWilliam.Kucharski@Sun.COM     {
129*8044SWilliam.Kucharski@Sun.COM     regTxFree_3_w = 0x0c,             /** Universal                          **/
130*8044SWilliam.Kucharski@Sun.COM     regRxFree_3_w = 0x0a,             /** Universal with Exceptions, pg 125  **/
131*8044SWilliam.Kucharski@Sun.COM     regResetMediaOptions_3_w = 0x08,  /** Media Options on B Revision,       **/
132*8044SWilliam.Kucharski@Sun.COM                                       /** Reset Options on Non-B Revision    **/
133*8044SWilliam.Kucharski@Sun.COM     regMacControl_3_w = 0x06,         /** Universal with Exceptions, pg 199  **/
134*8044SWilliam.Kucharski@Sun.COM     regMaxPktSize_3_w = 0x04,         /** 905B Revision Only                 **/
135*8044SWilliam.Kucharski@Sun.COM     regInternalConfig_3_l = 0x00,     /** Universal, different bit           **/
136*8044SWilliam.Kucharski@Sun.COM                                       /** definitions, pg 59                 **/
137*8044SWilliam.Kucharski@Sun.COM     };
138*8044SWilliam.Kucharski@Sun.COM 
139*8044SWilliam.Kucharski@Sun.COM enum Registers2
140*8044SWilliam.Kucharski@Sun.COM     {
141*8044SWilliam.Kucharski@Sun.COM     regResetOptions_2_w = 0x0c,       /** 905B Revision Only                 **/
142*8044SWilliam.Kucharski@Sun.COM     regStationMask_2_3w = 0x06,       /** Universal with Exceptions, pg 127  **/
143*8044SWilliam.Kucharski@Sun.COM     regStationAddress_2_3w = 0x00,    /** Universal with Exceptions, pg 127  **/
144*8044SWilliam.Kucharski@Sun.COM     };
145*8044SWilliam.Kucharski@Sun.COM 
146*8044SWilliam.Kucharski@Sun.COM enum Registers1
147*8044SWilliam.Kucharski@Sun.COM     {
148*8044SWilliam.Kucharski@Sun.COM     regRxStatus_1_w = 0x0a,           /** 90X Revision Only, Pg 126          **/
149*8044SWilliam.Kucharski@Sun.COM     };
150*8044SWilliam.Kucharski@Sun.COM 
151*8044SWilliam.Kucharski@Sun.COM enum Registers0
152*8044SWilliam.Kucharski@Sun.COM     {
153*8044SWilliam.Kucharski@Sun.COM     regEepromData_0_w = 0x0c,         /** Universal                          **/
154*8044SWilliam.Kucharski@Sun.COM     regEepromCommand_0_w = 0x0a,      /** Universal                          **/
155*8044SWilliam.Kucharski@Sun.COM     regBiosRomData_0_b = 0x08,        /** 905B Revision Only                 **/
156*8044SWilliam.Kucharski@Sun.COM     regBiosRomAddr_0_l = 0x04,        /** 905B Revision Only                 **/
157*8044SWilliam.Kucharski@Sun.COM     };
158*8044SWilliam.Kucharski@Sun.COM 
159*8044SWilliam.Kucharski@Sun.COM 
160*8044SWilliam.Kucharski@Sun.COM /*** The names for the eight register windows ***/
161*8044SWilliam.Kucharski@Sun.COM enum Windows
162*8044SWilliam.Kucharski@Sun.COM     {
163*8044SWilliam.Kucharski@Sun.COM     winPowerVlan7 = 0x07,
164*8044SWilliam.Kucharski@Sun.COM     winStatistics6 = 0x06,
165*8044SWilliam.Kucharski@Sun.COM     winTxRxControl5 = 0x05,
166*8044SWilliam.Kucharski@Sun.COM     winDiagnostics4 = 0x04,
167*8044SWilliam.Kucharski@Sun.COM     winTxRxOptions3 = 0x03,
168*8044SWilliam.Kucharski@Sun.COM     winAddressing2 = 0x02,
169*8044SWilliam.Kucharski@Sun.COM     winUnused1 = 0x01,
170*8044SWilliam.Kucharski@Sun.COM     winEepromBios0 = 0x00,
171*8044SWilliam.Kucharski@Sun.COM     };
172*8044SWilliam.Kucharski@Sun.COM 
173*8044SWilliam.Kucharski@Sun.COM 
174*8044SWilliam.Kucharski@Sun.COM /*** Command definitions for the 3c90X ***/
175*8044SWilliam.Kucharski@Sun.COM enum Commands
176*8044SWilliam.Kucharski@Sun.COM     {
177*8044SWilliam.Kucharski@Sun.COM     cmdGlobalReset = 0x00,             /** Universal with Exceptions, pg 151 **/
178*8044SWilliam.Kucharski@Sun.COM     cmdSelectRegisterWindow = 0x01,    /** Universal                         **/
179*8044SWilliam.Kucharski@Sun.COM     cmdEnableDcConverter = 0x02,       /**                                   **/
180*8044SWilliam.Kucharski@Sun.COM     cmdRxDisable = 0x03,               /**                                   **/
181*8044SWilliam.Kucharski@Sun.COM     cmdRxEnable = 0x04,                /** Universal                         **/
182*8044SWilliam.Kucharski@Sun.COM     cmdRxReset = 0x05,                 /** Universal                         **/
183*8044SWilliam.Kucharski@Sun.COM     cmdStallCtl = 0x06,                /** Universal                         **/
184*8044SWilliam.Kucharski@Sun.COM     cmdTxEnable = 0x09,                /** Universal                         **/
185*8044SWilliam.Kucharski@Sun.COM     cmdTxDisable = 0x0A,               /**                                   **/
186*8044SWilliam.Kucharski@Sun.COM     cmdTxReset = 0x0B,                 /** Universal                         **/
187*8044SWilliam.Kucharski@Sun.COM     cmdRequestInterrupt = 0x0C,        /**                                   **/
188*8044SWilliam.Kucharski@Sun.COM     cmdAcknowledgeInterrupt = 0x0D,    /** Universal                         **/
189*8044SWilliam.Kucharski@Sun.COM     cmdSetInterruptEnable = 0x0E,      /** Universal                         **/
190*8044SWilliam.Kucharski@Sun.COM     cmdSetIndicationEnable = 0x0F,     /** Universal                         **/
191*8044SWilliam.Kucharski@Sun.COM     cmdSetRxFilter = 0x10,             /** Universal                         **/
192*8044SWilliam.Kucharski@Sun.COM     cmdSetRxEarlyThresh = 0x11,        /**                                   **/
193*8044SWilliam.Kucharski@Sun.COM     cmdSetTxStartThresh = 0x13,        /**                                   **/
194*8044SWilliam.Kucharski@Sun.COM     cmdStatisticsEnable = 0x15,        /**                                   **/
195*8044SWilliam.Kucharski@Sun.COM     cmdStatisticsDisable = 0x16,       /**                                   **/
196*8044SWilliam.Kucharski@Sun.COM     cmdDisableDcConverter = 0x17,      /**                                   **/
197*8044SWilliam.Kucharski@Sun.COM     cmdSetTxReclaimThresh = 0x18,      /**                                   **/
198*8044SWilliam.Kucharski@Sun.COM     cmdSetHashFilterBit = 0x19,        /**                                   **/
199*8044SWilliam.Kucharski@Sun.COM     };
200*8044SWilliam.Kucharski@Sun.COM 
201*8044SWilliam.Kucharski@Sun.COM 
202*8044SWilliam.Kucharski@Sun.COM /*** Values for int status register bitmask **/
203*8044SWilliam.Kucharski@Sun.COM #define	INT_INTERRUPTLATCH	(1<<0)
204*8044SWilliam.Kucharski@Sun.COM #define INT_HOSTERROR		(1<<1)
205*8044SWilliam.Kucharski@Sun.COM #define INT_TXCOMPLETE		(1<<2)
206*8044SWilliam.Kucharski@Sun.COM #define INT_RXCOMPLETE		(1<<4)
207*8044SWilliam.Kucharski@Sun.COM #define INT_RXEARLY		(1<<5)
208*8044SWilliam.Kucharski@Sun.COM #define INT_INTREQUESTED	(1<<6)
209*8044SWilliam.Kucharski@Sun.COM #define INT_UPDATESTATS		(1<<7)
210*8044SWilliam.Kucharski@Sun.COM #define INT_LINKEVENT		(1<<8)
211*8044SWilliam.Kucharski@Sun.COM #define INT_DNCOMPLETE		(1<<9)
212*8044SWilliam.Kucharski@Sun.COM #define INT_UPCOMPLETE		(1<<10)
213*8044SWilliam.Kucharski@Sun.COM #define INT_CMDINPROGRESS	(1<<12)
214*8044SWilliam.Kucharski@Sun.COM #define INT_WINDOWNUMBER	(7<<13)
215*8044SWilliam.Kucharski@Sun.COM 
216*8044SWilliam.Kucharski@Sun.COM 
217*8044SWilliam.Kucharski@Sun.COM /*** TX descriptor ***/
218*8044SWilliam.Kucharski@Sun.COM typedef struct
219*8044SWilliam.Kucharski@Sun.COM     {
220*8044SWilliam.Kucharski@Sun.COM     unsigned int	DnNextPtr;
221*8044SWilliam.Kucharski@Sun.COM     unsigned int	FrameStartHeader;
222*8044SWilliam.Kucharski@Sun.COM     unsigned int	HdrAddr;
223*8044SWilliam.Kucharski@Sun.COM     unsigned int	HdrLength;
224*8044SWilliam.Kucharski@Sun.COM     unsigned int	DataAddr;
225*8044SWilliam.Kucharski@Sun.COM     unsigned int	DataLength;
226*8044SWilliam.Kucharski@Sun.COM     }
227*8044SWilliam.Kucharski@Sun.COM     TXD __attribute__ ((aligned(8))); /* 64-bit aligned for bus mastering */
228*8044SWilliam.Kucharski@Sun.COM 
229*8044SWilliam.Kucharski@Sun.COM /*** RX descriptor ***/
230*8044SWilliam.Kucharski@Sun.COM typedef struct
231*8044SWilliam.Kucharski@Sun.COM     {
232*8044SWilliam.Kucharski@Sun.COM     unsigned int	UpNextPtr;
233*8044SWilliam.Kucharski@Sun.COM     unsigned int	UpPktStatus;
234*8044SWilliam.Kucharski@Sun.COM     unsigned int	DataAddr;
235*8044SWilliam.Kucharski@Sun.COM     unsigned int	DataLength;
236*8044SWilliam.Kucharski@Sun.COM     }
237*8044SWilliam.Kucharski@Sun.COM     RXD __attribute__ ((aligned(8))); /* 64-bit aligned for bus mastering */
238*8044SWilliam.Kucharski@Sun.COM 
239*8044SWilliam.Kucharski@Sun.COM /*** Global variables ***/
240*8044SWilliam.Kucharski@Sun.COM static struct
241*8044SWilliam.Kucharski@Sun.COM     {
242*8044SWilliam.Kucharski@Sun.COM     unsigned char	isBrev;
243*8044SWilliam.Kucharski@Sun.COM     unsigned char	CurrentWindow;
244*8044SWilliam.Kucharski@Sun.COM     unsigned int	IOAddr;
245*8044SWilliam.Kucharski@Sun.COM     unsigned char	HWAddr[ETH_ALEN];
246*8044SWilliam.Kucharski@Sun.COM     TXD			TransmitDPD;
247*8044SWilliam.Kucharski@Sun.COM     RXD			ReceiveUPD;
248*8044SWilliam.Kucharski@Sun.COM     }
249*8044SWilliam.Kucharski@Sun.COM     INF_3C90X;
250*8044SWilliam.Kucharski@Sun.COM 
251*8044SWilliam.Kucharski@Sun.COM 
252*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_internal_IssueCommand: sends a command to the 3c90x card
253*8044SWilliam.Kucharski@Sun.COM  ***/
254*8044SWilliam.Kucharski@Sun.COM static int
a3c90x_internal_IssueCommand(int ioaddr,int cmd,int param)255*8044SWilliam.Kucharski@Sun.COM a3c90x_internal_IssueCommand(int ioaddr, int cmd, int param)
256*8044SWilliam.Kucharski@Sun.COM     {
257*8044SWilliam.Kucharski@Sun.COM     unsigned int val;
258*8044SWilliam.Kucharski@Sun.COM 
259*8044SWilliam.Kucharski@Sun.COM 	/** Build the cmd. **/
260*8044SWilliam.Kucharski@Sun.COM 	val = cmd;
261*8044SWilliam.Kucharski@Sun.COM 	val <<= 11;
262*8044SWilliam.Kucharski@Sun.COM 	val |= param;
263*8044SWilliam.Kucharski@Sun.COM 
264*8044SWilliam.Kucharski@Sun.COM 	/** Send the cmd to the cmd register **/
265*8044SWilliam.Kucharski@Sun.COM 	outw(val, ioaddr + regCommandIntStatus_w);
266*8044SWilliam.Kucharski@Sun.COM 
267*8044SWilliam.Kucharski@Sun.COM 	/** Wait for the cmd to complete, if necessary **/
268*8044SWilliam.Kucharski@Sun.COM 	while (inw(ioaddr + regCommandIntStatus_w) & INT_CMDINPROGRESS);
269*8044SWilliam.Kucharski@Sun.COM 
270*8044SWilliam.Kucharski@Sun.COM     return 0;
271*8044SWilliam.Kucharski@Sun.COM     }
272*8044SWilliam.Kucharski@Sun.COM 
273*8044SWilliam.Kucharski@Sun.COM 
274*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_internal_SetWindow: selects a register window set.
275*8044SWilliam.Kucharski@Sun.COM  ***/
276*8044SWilliam.Kucharski@Sun.COM static int
a3c90x_internal_SetWindow(int ioaddr,int window)277*8044SWilliam.Kucharski@Sun.COM a3c90x_internal_SetWindow(int ioaddr, int window)
278*8044SWilliam.Kucharski@Sun.COM     {
279*8044SWilliam.Kucharski@Sun.COM 
280*8044SWilliam.Kucharski@Sun.COM 	/** Window already as set? **/
281*8044SWilliam.Kucharski@Sun.COM 	if (INF_3C90X.CurrentWindow == window) return 0;
282*8044SWilliam.Kucharski@Sun.COM 
283*8044SWilliam.Kucharski@Sun.COM 	/** Issue the window command. **/
284*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(ioaddr, cmdSelectRegisterWindow, window);
285*8044SWilliam.Kucharski@Sun.COM 	INF_3C90X.CurrentWindow = window;
286*8044SWilliam.Kucharski@Sun.COM 
287*8044SWilliam.Kucharski@Sun.COM     return 0;
288*8044SWilliam.Kucharski@Sun.COM     }
289*8044SWilliam.Kucharski@Sun.COM 
290*8044SWilliam.Kucharski@Sun.COM 
291*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_internal_ReadEeprom - read data from the serial eeprom.
292*8044SWilliam.Kucharski@Sun.COM  ***/
293*8044SWilliam.Kucharski@Sun.COM static unsigned short
a3c90x_internal_ReadEeprom(int ioaddr,int address)294*8044SWilliam.Kucharski@Sun.COM a3c90x_internal_ReadEeprom(int ioaddr, int address)
295*8044SWilliam.Kucharski@Sun.COM     {
296*8044SWilliam.Kucharski@Sun.COM     unsigned short val;
297*8044SWilliam.Kucharski@Sun.COM 
298*8044SWilliam.Kucharski@Sun.COM 	/** Select correct window **/
299*8044SWilliam.Kucharski@Sun.COM         a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winEepromBios0);
300*8044SWilliam.Kucharski@Sun.COM 
301*8044SWilliam.Kucharski@Sun.COM 	/** Make sure the eeprom isn't busy **/
302*8044SWilliam.Kucharski@Sun.COM 	while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
303*8044SWilliam.Kucharski@Sun.COM 
304*8044SWilliam.Kucharski@Sun.COM 	/** Read the value. **/
305*8044SWilliam.Kucharski@Sun.COM 	outw(address + ((0x02)<<6), ioaddr + regEepromCommand_0_w);
306*8044SWilliam.Kucharski@Sun.COM 	while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
307*8044SWilliam.Kucharski@Sun.COM 	val = inw(ioaddr + regEepromData_0_w);
308*8044SWilliam.Kucharski@Sun.COM 
309*8044SWilliam.Kucharski@Sun.COM     return val;
310*8044SWilliam.Kucharski@Sun.COM     }
311*8044SWilliam.Kucharski@Sun.COM 
312*8044SWilliam.Kucharski@Sun.COM 
313*8044SWilliam.Kucharski@Sun.COM #if 0
314*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_internal_WriteEepromWord - write a physical word of
315*8044SWilliam.Kucharski@Sun.COM  *** data to the onboard serial eeprom (not the BIOS prom, but the
316*8044SWilliam.Kucharski@Sun.COM  *** nvram in the card that stores, among other things, the MAC
317*8044SWilliam.Kucharski@Sun.COM  *** address).
318*8044SWilliam.Kucharski@Sun.COM  ***/
319*8044SWilliam.Kucharski@Sun.COM static int
320*8044SWilliam.Kucharski@Sun.COM a3c90x_internal_WriteEepromWord(int ioaddr, int address, unsigned short value)
321*8044SWilliam.Kucharski@Sun.COM     {
322*8044SWilliam.Kucharski@Sun.COM 	/** Select register window **/
323*8044SWilliam.Kucharski@Sun.COM         a3c90x_internal_SetWindow(ioaddr, winEepromBios0);
324*8044SWilliam.Kucharski@Sun.COM 
325*8044SWilliam.Kucharski@Sun.COM 	/** Verify Eeprom not busy **/
326*8044SWilliam.Kucharski@Sun.COM 	while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
327*8044SWilliam.Kucharski@Sun.COM 
328*8044SWilliam.Kucharski@Sun.COM 	/** Issue WriteEnable, and wait for completion. **/
329*8044SWilliam.Kucharski@Sun.COM 	outw(0x30, ioaddr + regEepromCommand_0_w);
330*8044SWilliam.Kucharski@Sun.COM 	while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
331*8044SWilliam.Kucharski@Sun.COM 
332*8044SWilliam.Kucharski@Sun.COM 	/** Issue EraseRegister, and wait for completion. **/
333*8044SWilliam.Kucharski@Sun.COM 	outw(address + ((0x03)<<6), ioaddr + regEepromCommand_0_w);
334*8044SWilliam.Kucharski@Sun.COM 	while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
335*8044SWilliam.Kucharski@Sun.COM 
336*8044SWilliam.Kucharski@Sun.COM 	/** Send the new data to the eeprom, and wait for completion. **/
337*8044SWilliam.Kucharski@Sun.COM 	outw(value, ioaddr + regEepromData_0_w);
338*8044SWilliam.Kucharski@Sun.COM 	outw(0x30, ioaddr + regEepromCommand_0_w);
339*8044SWilliam.Kucharski@Sun.COM 	while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
340*8044SWilliam.Kucharski@Sun.COM 
341*8044SWilliam.Kucharski@Sun.COM 	/** Burn the new data into the eeprom, and wait for completion. **/
342*8044SWilliam.Kucharski@Sun.COM 	outw(address + ((0x01)<<6), ioaddr + regEepromCommand_0_w);
343*8044SWilliam.Kucharski@Sun.COM 	while((1<<15) & inw(ioaddr + regEepromCommand_0_w));
344*8044SWilliam.Kucharski@Sun.COM 
345*8044SWilliam.Kucharski@Sun.COM     return 0;
346*8044SWilliam.Kucharski@Sun.COM     }
347*8044SWilliam.Kucharski@Sun.COM #endif
348*8044SWilliam.Kucharski@Sun.COM 
349*8044SWilliam.Kucharski@Sun.COM #if 0
350*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_internal_WriteEeprom - write data to the serial eeprom,
351*8044SWilliam.Kucharski@Sun.COM  *** and re-compute the eeprom checksum.
352*8044SWilliam.Kucharski@Sun.COM  ***/
353*8044SWilliam.Kucharski@Sun.COM static int
354*8044SWilliam.Kucharski@Sun.COM a3c90x_internal_WriteEeprom(int ioaddr, int address, unsigned short value)
355*8044SWilliam.Kucharski@Sun.COM     {
356*8044SWilliam.Kucharski@Sun.COM     int cksum = 0,v;
357*8044SWilliam.Kucharski@Sun.COM     int i;
358*8044SWilliam.Kucharski@Sun.COM     int maxAddress, cksumAddress;
359*8044SWilliam.Kucharski@Sun.COM 
360*8044SWilliam.Kucharski@Sun.COM 	if (INF_3C90X.isBrev)
361*8044SWilliam.Kucharski@Sun.COM 	    {
362*8044SWilliam.Kucharski@Sun.COM 	    maxAddress=0x1f;
363*8044SWilliam.Kucharski@Sun.COM 	    cksumAddress=0x20;
364*8044SWilliam.Kucharski@Sun.COM 	    }
365*8044SWilliam.Kucharski@Sun.COM 	else
366*8044SWilliam.Kucharski@Sun.COM 	    {
367*8044SWilliam.Kucharski@Sun.COM 	    maxAddress=0x16;
368*8044SWilliam.Kucharski@Sun.COM 	    cksumAddress=0x17;
369*8044SWilliam.Kucharski@Sun.COM 	    }
370*8044SWilliam.Kucharski@Sun.COM 
371*8044SWilliam.Kucharski@Sun.COM 	/** Write the value. **/
372*8044SWilliam.Kucharski@Sun.COM 	if (a3c90x_internal_WriteEepromWord(ioaddr, address, value) == -1)
373*8044SWilliam.Kucharski@Sun.COM 	    return -1;
374*8044SWilliam.Kucharski@Sun.COM 
375*8044SWilliam.Kucharski@Sun.COM 	/** Recompute the checksum. **/
376*8044SWilliam.Kucharski@Sun.COM 	for(i=0;i<=maxAddress;i++)
377*8044SWilliam.Kucharski@Sun.COM 	    {
378*8044SWilliam.Kucharski@Sun.COM 	    v = a3c90x_internal_ReadEeprom(ioaddr, i);
379*8044SWilliam.Kucharski@Sun.COM 	    cksum ^= (v & 0xFF);
380*8044SWilliam.Kucharski@Sun.COM 	    cksum ^= ((v>>8) & 0xFF);
381*8044SWilliam.Kucharski@Sun.COM 	    }
382*8044SWilliam.Kucharski@Sun.COM 	/** Write the checksum to the location in the eeprom **/
383*8044SWilliam.Kucharski@Sun.COM 	if (a3c90x_internal_WriteEepromWord(ioaddr, cksumAddress, cksum) == -1)
384*8044SWilliam.Kucharski@Sun.COM 	    return -1;
385*8044SWilliam.Kucharski@Sun.COM 
386*8044SWilliam.Kucharski@Sun.COM     return 0;
387*8044SWilliam.Kucharski@Sun.COM     }
388*8044SWilliam.Kucharski@Sun.COM #endif
389*8044SWilliam.Kucharski@Sun.COM 
390*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_reset: exported function that resets the card to its default
391*8044SWilliam.Kucharski@Sun.COM  *** state.  This is so the Linux driver can re-set the card up the way
392*8044SWilliam.Kucharski@Sun.COM  *** it wants to.  If CFG_3C90X_PRESERVE_XCVR is defined, then the reset will
393*8044SWilliam.Kucharski@Sun.COM  *** not alter the selected transceiver that we used to download the boot
394*8044SWilliam.Kucharski@Sun.COM  *** image.
395*8044SWilliam.Kucharski@Sun.COM  ***/
a3c90x_reset(void)396*8044SWilliam.Kucharski@Sun.COM static void a3c90x_reset(void)
397*8044SWilliam.Kucharski@Sun.COM     {
398*8044SWilliam.Kucharski@Sun.COM #ifdef	CFG_3C90X_PRESERVE_XCVR
399*8044SWilliam.Kucharski@Sun.COM     int cfg;
400*8044SWilliam.Kucharski@Sun.COM     /** Read the current InternalConfig value. **/
401*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winTxRxOptions3);
402*8044SWilliam.Kucharski@Sun.COM     cfg = inl(INF_3C90X.IOAddr + regInternalConfig_3_l);
403*8044SWilliam.Kucharski@Sun.COM #endif
404*8044SWilliam.Kucharski@Sun.COM 
405*8044SWilliam.Kucharski@Sun.COM     /** Send the reset command to the card **/
406*8044SWilliam.Kucharski@Sun.COM     printf("Issuing RESET:\n");
407*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdGlobalReset, 0);
408*8044SWilliam.Kucharski@Sun.COM 
409*8044SWilliam.Kucharski@Sun.COM     /** wait for reset command to complete **/
410*8044SWilliam.Kucharski@Sun.COM     while (inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_CMDINPROGRESS);
411*8044SWilliam.Kucharski@Sun.COM 
412*8044SWilliam.Kucharski@Sun.COM     /** global reset command resets station mask, non-B revision cards
413*8044SWilliam.Kucharski@Sun.COM      ** require explicit reset of values
414*8044SWilliam.Kucharski@Sun.COM      **/
415*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winAddressing2);
416*8044SWilliam.Kucharski@Sun.COM     outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+0);
417*8044SWilliam.Kucharski@Sun.COM     outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+2);
418*8044SWilliam.Kucharski@Sun.COM     outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+4);
419*8044SWilliam.Kucharski@Sun.COM 
420*8044SWilliam.Kucharski@Sun.COM #ifdef	CFG_3C90X_PRESERVE_XCVR
421*8044SWilliam.Kucharski@Sun.COM     /** Re-set the original InternalConfig value from before reset **/
422*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winTxRxOptions3);
423*8044SWilliam.Kucharski@Sun.COM     outl(cfg, INF_3C90X.IOAddr + regInternalConfig_3_l);
424*8044SWilliam.Kucharski@Sun.COM 
425*8044SWilliam.Kucharski@Sun.COM     /** enable DC converter for 10-Base-T **/
426*8044SWilliam.Kucharski@Sun.COM     if ((cfg&0x0300) == 0x0300)
427*8044SWilliam.Kucharski@Sun.COM 	{
428*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdEnableDcConverter, 0);
429*8044SWilliam.Kucharski@Sun.COM 	}
430*8044SWilliam.Kucharski@Sun.COM #endif
431*8044SWilliam.Kucharski@Sun.COM 
432*8044SWilliam.Kucharski@Sun.COM     /** Issue transmit reset, wait for command completion **/
433*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdTxReset, 0);
434*8044SWilliam.Kucharski@Sun.COM     while (inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_CMDINPROGRESS)
435*8044SWilliam.Kucharski@Sun.COM 	;
436*8044SWilliam.Kucharski@Sun.COM     if (! INF_3C90X.isBrev)
437*8044SWilliam.Kucharski@Sun.COM 	outb(0x01, INF_3C90X.IOAddr + regTxFreeThresh_b);
438*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdTxEnable, 0);
439*8044SWilliam.Kucharski@Sun.COM 
440*8044SWilliam.Kucharski@Sun.COM     /**
441*8044SWilliam.Kucharski@Sun.COM      ** reset of the receiver on B-revision cards re-negotiates the link
442*8044SWilliam.Kucharski@Sun.COM      ** takes several seconds (a computer eternity)
443*8044SWilliam.Kucharski@Sun.COM      **/
444*8044SWilliam.Kucharski@Sun.COM     if (INF_3C90X.isBrev)
445*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdRxReset, 0x04);
446*8044SWilliam.Kucharski@Sun.COM     else
447*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdRxReset, 0x00);
448*8044SWilliam.Kucharski@Sun.COM     while (inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_CMDINPROGRESS);
449*8044SWilliam.Kucharski@Sun.COM 	;
450*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdRxEnable, 0);
451*8044SWilliam.Kucharski@Sun.COM 
452*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr,
453*8044SWilliam.Kucharski@Sun.COM                                  cmdSetInterruptEnable, 0);
454*8044SWilliam.Kucharski@Sun.COM     /** enable rxComplete and txComplete **/
455*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr,
456*8044SWilliam.Kucharski@Sun.COM                                  cmdSetIndicationEnable, 0x0014);
457*8044SWilliam.Kucharski@Sun.COM     /** acknowledge any pending status flags **/
458*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr,
459*8044SWilliam.Kucharski@Sun.COM                                  cmdAcknowledgeInterrupt, 0x661);
460*8044SWilliam.Kucharski@Sun.COM 
461*8044SWilliam.Kucharski@Sun.COM     return;
462*8044SWilliam.Kucharski@Sun.COM     }
463*8044SWilliam.Kucharski@Sun.COM 
464*8044SWilliam.Kucharski@Sun.COM 
465*8044SWilliam.Kucharski@Sun.COM 
466*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_transmit: exported function that transmits a packet.  Does not
467*8044SWilliam.Kucharski@Sun.COM  *** return any particular status.  Parameters are:
468*8044SWilliam.Kucharski@Sun.COM  *** d[6] - destination address, ethernet;
469*8044SWilliam.Kucharski@Sun.COM  *** t - protocol type (ARP, IP, etc);
470*8044SWilliam.Kucharski@Sun.COM  *** s - size of the non-header part of the packet that needs transmitted;
471*8044SWilliam.Kucharski@Sun.COM  *** p - the pointer to the packet data itself.
472*8044SWilliam.Kucharski@Sun.COM  ***/
473*8044SWilliam.Kucharski@Sun.COM static void
a3c90x_transmit(struct nic * nic __unused,const char * d,unsigned int t,unsigned int s,const char * p)474*8044SWilliam.Kucharski@Sun.COM a3c90x_transmit(struct nic *nic __unused, const char *d, unsigned int t,
475*8044SWilliam.Kucharski@Sun.COM                 unsigned int s, const char *p)
476*8044SWilliam.Kucharski@Sun.COM     {
477*8044SWilliam.Kucharski@Sun.COM 
478*8044SWilliam.Kucharski@Sun.COM     struct eth_hdr
479*8044SWilliam.Kucharski@Sun.COM 	{
480*8044SWilliam.Kucharski@Sun.COM 	unsigned char dst_addr[ETH_ALEN];
481*8044SWilliam.Kucharski@Sun.COM 	unsigned char src_addr[ETH_ALEN];
482*8044SWilliam.Kucharski@Sun.COM 	unsigned short type;
483*8044SWilliam.Kucharski@Sun.COM 	} hdr;
484*8044SWilliam.Kucharski@Sun.COM 
485*8044SWilliam.Kucharski@Sun.COM     unsigned char status;
486*8044SWilliam.Kucharski@Sun.COM     unsigned i, retries;
487*8044SWilliam.Kucharski@Sun.COM 
488*8044SWilliam.Kucharski@Sun.COM     for (retries=0; retries < XMIT_RETRIES ; retries++)
489*8044SWilliam.Kucharski@Sun.COM 	{
490*8044SWilliam.Kucharski@Sun.COM 	/** Stall the download engine **/
491*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdStallCtl, 2);
492*8044SWilliam.Kucharski@Sun.COM 
493*8044SWilliam.Kucharski@Sun.COM 	/** Make sure the card is not waiting on us **/
494*8044SWilliam.Kucharski@Sun.COM 	inw(INF_3C90X.IOAddr + regCommandIntStatus_w);
495*8044SWilliam.Kucharski@Sun.COM 	inw(INF_3C90X.IOAddr + regCommandIntStatus_w);
496*8044SWilliam.Kucharski@Sun.COM 
497*8044SWilliam.Kucharski@Sun.COM 	while (inw(INF_3C90X.IOAddr+regCommandIntStatus_w) &
498*8044SWilliam.Kucharski@Sun.COM 	       INT_CMDINPROGRESS)
499*8044SWilliam.Kucharski@Sun.COM 	    ;
500*8044SWilliam.Kucharski@Sun.COM 
501*8044SWilliam.Kucharski@Sun.COM 	/** Set the ethernet packet type **/
502*8044SWilliam.Kucharski@Sun.COM 	hdr.type = htons(t);
503*8044SWilliam.Kucharski@Sun.COM 
504*8044SWilliam.Kucharski@Sun.COM 	/** Copy the destination address **/
505*8044SWilliam.Kucharski@Sun.COM 	memcpy(hdr.dst_addr, d, ETH_ALEN);
506*8044SWilliam.Kucharski@Sun.COM 
507*8044SWilliam.Kucharski@Sun.COM 	/** Copy our MAC address **/
508*8044SWilliam.Kucharski@Sun.COM 	memcpy(hdr.src_addr, INF_3C90X.HWAddr, ETH_ALEN);
509*8044SWilliam.Kucharski@Sun.COM 
510*8044SWilliam.Kucharski@Sun.COM 	/** Setup the DPD (download descriptor) **/
511*8044SWilliam.Kucharski@Sun.COM 	INF_3C90X.TransmitDPD.DnNextPtr = 0;
512*8044SWilliam.Kucharski@Sun.COM 	/** set notification for transmission completion (bit 15) **/
513*8044SWilliam.Kucharski@Sun.COM 	INF_3C90X.TransmitDPD.FrameStartHeader = (s + sizeof(hdr)) | 0x8000;
514*8044SWilliam.Kucharski@Sun.COM 	INF_3C90X.TransmitDPD.HdrAddr = virt_to_bus(&hdr);
515*8044SWilliam.Kucharski@Sun.COM 	INF_3C90X.TransmitDPD.HdrLength = sizeof(hdr);
516*8044SWilliam.Kucharski@Sun.COM 	INF_3C90X.TransmitDPD.DataAddr = virt_to_bus(p);
517*8044SWilliam.Kucharski@Sun.COM 	INF_3C90X.TransmitDPD.DataLength = s + (1<<31);
518*8044SWilliam.Kucharski@Sun.COM 
519*8044SWilliam.Kucharski@Sun.COM 	/** Send the packet **/
520*8044SWilliam.Kucharski@Sun.COM 	outl(virt_to_bus(&(INF_3C90X.TransmitDPD)),
521*8044SWilliam.Kucharski@Sun.COM 	     INF_3C90X.IOAddr + regDnListPtr_l);
522*8044SWilliam.Kucharski@Sun.COM 
523*8044SWilliam.Kucharski@Sun.COM 	/** End Stall and Wait for upload to complete. **/
524*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdStallCtl, 3);
525*8044SWilliam.Kucharski@Sun.COM 	while(inl(INF_3C90X.IOAddr + regDnListPtr_l) != 0)
526*8044SWilliam.Kucharski@Sun.COM 	    ;
527*8044SWilliam.Kucharski@Sun.COM 
528*8044SWilliam.Kucharski@Sun.COM 	/** Wait for NIC Transmit to Complete **/
529*8044SWilliam.Kucharski@Sun.COM 	load_timer2(10*TICKS_PER_MS);	/* Give it 10 ms */
530*8044SWilliam.Kucharski@Sun.COM 	while (!(inw(INF_3C90X.IOAddr + regCommandIntStatus_w)&0x0004) &&
531*8044SWilliam.Kucharski@Sun.COM 		timer2_running())
532*8044SWilliam.Kucharski@Sun.COM 		;
533*8044SWilliam.Kucharski@Sun.COM 
534*8044SWilliam.Kucharski@Sun.COM 	if (!(inw(INF_3C90X.IOAddr + regCommandIntStatus_w)&0x0004))
535*8044SWilliam.Kucharski@Sun.COM 	    {
536*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Tx Timeout\n");
537*8044SWilliam.Kucharski@Sun.COM 	    continue;
538*8044SWilliam.Kucharski@Sun.COM 	    }
539*8044SWilliam.Kucharski@Sun.COM 
540*8044SWilliam.Kucharski@Sun.COM 	status = inb(INF_3C90X.IOAddr + regTxStatus_b);
541*8044SWilliam.Kucharski@Sun.COM 
542*8044SWilliam.Kucharski@Sun.COM 	/** acknowledge transmit interrupt by writing status **/
543*8044SWilliam.Kucharski@Sun.COM 	outb(0x00, INF_3C90X.IOAddr + regTxStatus_b);
544*8044SWilliam.Kucharski@Sun.COM 
545*8044SWilliam.Kucharski@Sun.COM 	/** successful completion (sans "interrupt Requested" bit) **/
546*8044SWilliam.Kucharski@Sun.COM 	if ((status & 0xbf) == 0x80)
547*8044SWilliam.Kucharski@Sun.COM 	    return;
548*8044SWilliam.Kucharski@Sun.COM 
549*8044SWilliam.Kucharski@Sun.COM 	   printf("3C90X: Status (%hhX)\n", status);
550*8044SWilliam.Kucharski@Sun.COM 	/** check error codes **/
551*8044SWilliam.Kucharski@Sun.COM 	if (status & 0x02)
552*8044SWilliam.Kucharski@Sun.COM 	    {
553*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Tx Reclaim Error (%hhX)\n", status);
554*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_reset();
555*8044SWilliam.Kucharski@Sun.COM 	    }
556*8044SWilliam.Kucharski@Sun.COM 	else if (status & 0x04)
557*8044SWilliam.Kucharski@Sun.COM 	    {
558*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Tx Status Overflow (%hhX)\n", status);
559*8044SWilliam.Kucharski@Sun.COM 	    for (i=0; i<32; i++)
560*8044SWilliam.Kucharski@Sun.COM 		outb(0x00, INF_3C90X.IOAddr + regTxStatus_b);
561*8044SWilliam.Kucharski@Sun.COM 	    /** must re-enable after max collisions before re-issuing tx **/
562*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdTxEnable, 0);
563*8044SWilliam.Kucharski@Sun.COM 	    }
564*8044SWilliam.Kucharski@Sun.COM 	else if (status & 0x08)
565*8044SWilliam.Kucharski@Sun.COM 	    {
566*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Tx Max Collisions (%hhX)\n", status);
567*8044SWilliam.Kucharski@Sun.COM 	    /** must re-enable after max collisions before re-issuing tx **/
568*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdTxEnable, 0);
569*8044SWilliam.Kucharski@Sun.COM 	    }
570*8044SWilliam.Kucharski@Sun.COM 	else if (status & 0x10)
571*8044SWilliam.Kucharski@Sun.COM 	    {
572*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Tx Underrun (%hhX)\n", status);
573*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_reset();
574*8044SWilliam.Kucharski@Sun.COM 	    }
575*8044SWilliam.Kucharski@Sun.COM 	else if (status & 0x20)
576*8044SWilliam.Kucharski@Sun.COM 	    {
577*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Tx Jabber (%hhX)\n", status);
578*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_reset();
579*8044SWilliam.Kucharski@Sun.COM 	    }
580*8044SWilliam.Kucharski@Sun.COM 	else if ((status & 0x80) != 0x80)
581*8044SWilliam.Kucharski@Sun.COM 	    {
582*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Internal Error - Incomplete Transmission (%hhX)\n",
583*8044SWilliam.Kucharski@Sun.COM 	           status);
584*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_reset();
585*8044SWilliam.Kucharski@Sun.COM 	    }
586*8044SWilliam.Kucharski@Sun.COM 	}
587*8044SWilliam.Kucharski@Sun.COM 
588*8044SWilliam.Kucharski@Sun.COM     /** failed after RETRY attempts **/
589*8044SWilliam.Kucharski@Sun.COM     printf("Failed to send after %d retries\n", retries);
590*8044SWilliam.Kucharski@Sun.COM     return;
591*8044SWilliam.Kucharski@Sun.COM 
592*8044SWilliam.Kucharski@Sun.COM     }
593*8044SWilliam.Kucharski@Sun.COM 
594*8044SWilliam.Kucharski@Sun.COM 
595*8044SWilliam.Kucharski@Sun.COM 
596*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_poll: exported routine that waits for a certain length of time
597*8044SWilliam.Kucharski@Sun.COM  *** for a packet, and if it sees none, returns 0.  This routine should
598*8044SWilliam.Kucharski@Sun.COM  *** copy the packet to nic->packet if it gets a packet and set the size
599*8044SWilliam.Kucharski@Sun.COM  *** in nic->packetlen.  Return 1 if a packet was found.
600*8044SWilliam.Kucharski@Sun.COM  ***/
601*8044SWilliam.Kucharski@Sun.COM static int
a3c90x_poll(struct nic * nic,int retrieve)602*8044SWilliam.Kucharski@Sun.COM a3c90x_poll(struct nic *nic, int retrieve)
603*8044SWilliam.Kucharski@Sun.COM     {
604*8044SWilliam.Kucharski@Sun.COM     int i, errcode;
605*8044SWilliam.Kucharski@Sun.COM 
606*8044SWilliam.Kucharski@Sun.COM     if (!(inw(INF_3C90X.IOAddr + regCommandIntStatus_w)&0x0010))
607*8044SWilliam.Kucharski@Sun.COM 	{
608*8044SWilliam.Kucharski@Sun.COM 	return 0;
609*8044SWilliam.Kucharski@Sun.COM 	}
610*8044SWilliam.Kucharski@Sun.COM 
611*8044SWilliam.Kucharski@Sun.COM     if ( ! retrieve ) return 1;
612*8044SWilliam.Kucharski@Sun.COM 
613*8044SWilliam.Kucharski@Sun.COM     /** we don't need to acknowledge rxComplete -- the upload engine
614*8044SWilliam.Kucharski@Sun.COM      ** does it for us.
615*8044SWilliam.Kucharski@Sun.COM      **/
616*8044SWilliam.Kucharski@Sun.COM 
617*8044SWilliam.Kucharski@Sun.COM     /** Build the up-load descriptor **/
618*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.ReceiveUPD.UpNextPtr = 0;
619*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.ReceiveUPD.UpPktStatus = 0;
620*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.ReceiveUPD.DataAddr = virt_to_bus(nic->packet);
621*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.ReceiveUPD.DataLength = 1536 + (1<<31);
622*8044SWilliam.Kucharski@Sun.COM 
623*8044SWilliam.Kucharski@Sun.COM     /** Submit the upload descriptor to the NIC **/
624*8044SWilliam.Kucharski@Sun.COM     outl(virt_to_bus(&(INF_3C90X.ReceiveUPD)),
625*8044SWilliam.Kucharski@Sun.COM          INF_3C90X.IOAddr + regUpListPtr_l);
626*8044SWilliam.Kucharski@Sun.COM 
627*8044SWilliam.Kucharski@Sun.COM     /** Wait for upload completion (upComplete(15) or upError (14)) **/
628*8044SWilliam.Kucharski@Sun.COM     for(i=0;i<40000;i++);
629*8044SWilliam.Kucharski@Sun.COM     while((INF_3C90X.ReceiveUPD.UpPktStatus & ((1<<14) | (1<<15))) == 0)
630*8044SWilliam.Kucharski@Sun.COM 	for(i=0;i<40000;i++);
631*8044SWilliam.Kucharski@Sun.COM 
632*8044SWilliam.Kucharski@Sun.COM     /** Check for Error (else we have good packet) **/
633*8044SWilliam.Kucharski@Sun.COM     if (INF_3C90X.ReceiveUPD.UpPktStatus & (1<<14))
634*8044SWilliam.Kucharski@Sun.COM 	{
635*8044SWilliam.Kucharski@Sun.COM 	errcode = INF_3C90X.ReceiveUPD.UpPktStatus;
636*8044SWilliam.Kucharski@Sun.COM 	if (errcode & (1<<16))
637*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Rx Overrun (%hX)\n",errcode>>16);
638*8044SWilliam.Kucharski@Sun.COM 	else if (errcode & (1<<17))
639*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Runt Frame (%hX)\n",errcode>>16);
640*8044SWilliam.Kucharski@Sun.COM 	else if (errcode & (1<<18))
641*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Alignment Error (%hX)\n",errcode>>16);
642*8044SWilliam.Kucharski@Sun.COM 	else if (errcode & (1<<19))
643*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: CRC Error (%hX)\n",errcode>>16);
644*8044SWilliam.Kucharski@Sun.COM 	else if (errcode & (1<<20))
645*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Oversized Frame (%hX)\n",errcode>>16);
646*8044SWilliam.Kucharski@Sun.COM 	else
647*8044SWilliam.Kucharski@Sun.COM 	    printf("3C90X: Packet error (%hX)\n",errcode>>16);
648*8044SWilliam.Kucharski@Sun.COM 	return 0;
649*8044SWilliam.Kucharski@Sun.COM 	}
650*8044SWilliam.Kucharski@Sun.COM 
651*8044SWilliam.Kucharski@Sun.COM     /** Ok, got packet.  Set length in nic->packetlen. **/
652*8044SWilliam.Kucharski@Sun.COM     nic->packetlen = (INF_3C90X.ReceiveUPD.UpPktStatus & 0x1FFF);
653*8044SWilliam.Kucharski@Sun.COM 
654*8044SWilliam.Kucharski@Sun.COM     return 1;
655*8044SWilliam.Kucharski@Sun.COM     }
656*8044SWilliam.Kucharski@Sun.COM 
657*8044SWilliam.Kucharski@Sun.COM 
658*8044SWilliam.Kucharski@Sun.COM 
659*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_disable: exported routine to disable the card.  What's this for?
660*8044SWilliam.Kucharski@Sun.COM  *** the eepro100.c driver didn't have one, so I just left this one empty too.
661*8044SWilliam.Kucharski@Sun.COM  *** Ideas anyone?
662*8044SWilliam.Kucharski@Sun.COM  *** Must turn off receiver at least so stray packets will not corrupt memory
663*8044SWilliam.Kucharski@Sun.COM  *** [Ken]
664*8044SWilliam.Kucharski@Sun.COM  ***/
665*8044SWilliam.Kucharski@Sun.COM static void
a3c90x_disable(struct dev * dev __unused)666*8044SWilliam.Kucharski@Sun.COM a3c90x_disable(struct dev *dev __unused)
667*8044SWilliam.Kucharski@Sun.COM {
668*8044SWilliam.Kucharski@Sun.COM 	/* reset and disable merge */
669*8044SWilliam.Kucharski@Sun.COM 	a3c90x_reset();
670*8044SWilliam.Kucharski@Sun.COM 	/* Disable the receiver and transmitter. */
671*8044SWilliam.Kucharski@Sun.COM 	outw(cmdRxDisable, INF_3C90X.IOAddr + regCommandIntStatus_w);
672*8044SWilliam.Kucharski@Sun.COM 	outw(cmdTxDisable, INF_3C90X.IOAddr + regCommandIntStatus_w);
673*8044SWilliam.Kucharski@Sun.COM }
674*8044SWilliam.Kucharski@Sun.COM 
a3c90x_irq(struct nic * nic __unused,irq_action_t action __unused)675*8044SWilliam.Kucharski@Sun.COM static void a3c90x_irq(struct nic *nic __unused, irq_action_t action __unused)
676*8044SWilliam.Kucharski@Sun.COM {
677*8044SWilliam.Kucharski@Sun.COM   switch ( action ) {
678*8044SWilliam.Kucharski@Sun.COM   case DISABLE :
679*8044SWilliam.Kucharski@Sun.COM     break;
680*8044SWilliam.Kucharski@Sun.COM   case ENABLE :
681*8044SWilliam.Kucharski@Sun.COM     break;
682*8044SWilliam.Kucharski@Sun.COM   case FORCE :
683*8044SWilliam.Kucharski@Sun.COM     break;
684*8044SWilliam.Kucharski@Sun.COM   }
685*8044SWilliam.Kucharski@Sun.COM }
686*8044SWilliam.Kucharski@Sun.COM 
687*8044SWilliam.Kucharski@Sun.COM /*** a3c90x_probe: exported routine to probe for the 3c905 card and perform
688*8044SWilliam.Kucharski@Sun.COM  *** initialization.  If this routine is called, the pci functions did find the
689*8044SWilliam.Kucharski@Sun.COM  *** card.  We just have to init it here.
690*8044SWilliam.Kucharski@Sun.COM  ***/
a3c90x_probe(struct dev * dev,struct pci_device * pci)691*8044SWilliam.Kucharski@Sun.COM static int a3c90x_probe(struct dev *dev, struct pci_device *pci)
692*8044SWilliam.Kucharski@Sun.COM {
693*8044SWilliam.Kucharski@Sun.COM     struct nic *nic = (struct nic *)dev;
694*8044SWilliam.Kucharski@Sun.COM     int i, c;
695*8044SWilliam.Kucharski@Sun.COM     unsigned short eeprom[0x21];
696*8044SWilliam.Kucharski@Sun.COM     unsigned int cfg;
697*8044SWilliam.Kucharski@Sun.COM     unsigned int mopt;
698*8044SWilliam.Kucharski@Sun.COM     unsigned int mstat;
699*8044SWilliam.Kucharski@Sun.COM     unsigned short linktype;
700*8044SWilliam.Kucharski@Sun.COM #define	HWADDR_OFFSET	10
701*8044SWilliam.Kucharski@Sun.COM 
702*8044SWilliam.Kucharski@Sun.COM     if (pci->ioaddr == 0)
703*8044SWilliam.Kucharski@Sun.COM           return 0;
704*8044SWilliam.Kucharski@Sun.COM 
705*8044SWilliam.Kucharski@Sun.COM     adjust_pci_device(pci);
706*8044SWilliam.Kucharski@Sun.COM 
707*8044SWilliam.Kucharski@Sun.COM     nic->ioaddr = pci->ioaddr & ~3;
708*8044SWilliam.Kucharski@Sun.COM     nic->irqno = 0;
709*8044SWilliam.Kucharski@Sun.COM 
710*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.IOAddr = pci->ioaddr & ~3;
711*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.CurrentWindow = 255;
712*8044SWilliam.Kucharski@Sun.COM     switch (a3c90x_internal_ReadEeprom(INF_3C90X.IOAddr, 0x03))
713*8044SWilliam.Kucharski@Sun.COM 	{
714*8044SWilliam.Kucharski@Sun.COM 	case 0x9000: /** 10 Base TPO             **/
715*8044SWilliam.Kucharski@Sun.COM 	case 0x9001: /** 10/100 T4               **/
716*8044SWilliam.Kucharski@Sun.COM 	case 0x9050: /** 10/100 TPO              **/
717*8044SWilliam.Kucharski@Sun.COM 	case 0x9051: /** 10 Base Combo           **/
718*8044SWilliam.Kucharski@Sun.COM 		INF_3C90X.isBrev = 0;
719*8044SWilliam.Kucharski@Sun.COM 		break;
720*8044SWilliam.Kucharski@Sun.COM 
721*8044SWilliam.Kucharski@Sun.COM 	case 0x9004: /** 10 Base TPO             **/
722*8044SWilliam.Kucharski@Sun.COM 	case 0x9005: /** 10 Base Combo           **/
723*8044SWilliam.Kucharski@Sun.COM 	case 0x9006: /** 10 Base TPO and Base2   **/
724*8044SWilliam.Kucharski@Sun.COM 	case 0x900A: /** 10 Base FL              **/
725*8044SWilliam.Kucharski@Sun.COM 	case 0x9055: /** 10/100 TPO              **/
726*8044SWilliam.Kucharski@Sun.COM 	case 0x9056: /** 10/100 T4               **/
727*8044SWilliam.Kucharski@Sun.COM 	case 0x905A: /** 10 Base FX              **/
728*8044SWilliam.Kucharski@Sun.COM 	default:
729*8044SWilliam.Kucharski@Sun.COM 		INF_3C90X.isBrev = 1;
730*8044SWilliam.Kucharski@Sun.COM 		break;
731*8044SWilliam.Kucharski@Sun.COM 	}
732*8044SWilliam.Kucharski@Sun.COM 
733*8044SWilliam.Kucharski@Sun.COM     /** Load the EEPROM contents **/
734*8044SWilliam.Kucharski@Sun.COM     if (INF_3C90X.isBrev)
735*8044SWilliam.Kucharski@Sun.COM 	{
736*8044SWilliam.Kucharski@Sun.COM 	for(i=0;i<=0x20;i++)
737*8044SWilliam.Kucharski@Sun.COM 	    {
738*8044SWilliam.Kucharski@Sun.COM 	    eeprom[i] = a3c90x_internal_ReadEeprom(INF_3C90X.IOAddr, i);
739*8044SWilliam.Kucharski@Sun.COM 	    }
740*8044SWilliam.Kucharski@Sun.COM 
741*8044SWilliam.Kucharski@Sun.COM #ifdef	CFG_3C90X_BOOTROM_FIX
742*8044SWilliam.Kucharski@Sun.COM 	/** Set xcvrSelect in InternalConfig in eeprom. **/
743*8044SWilliam.Kucharski@Sun.COM 	/* only necessary for 3c905b revision cards with boot PROM bug!!! */
744*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_WriteEeprom(INF_3C90X.IOAddr, 0x13, 0x0160);
745*8044SWilliam.Kucharski@Sun.COM #endif
746*8044SWilliam.Kucharski@Sun.COM 
747*8044SWilliam.Kucharski@Sun.COM #ifdef	CFG_3C90X_XCVR
748*8044SWilliam.Kucharski@Sun.COM 	if (CFG_3C90X_XCVR == 255)
749*8044SWilliam.Kucharski@Sun.COM 	    {
750*8044SWilliam.Kucharski@Sun.COM 	    /** Clear the LanWorks register **/
751*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_internal_WriteEeprom(INF_3C90X.IOAddr, 0x16, 0);
752*8044SWilliam.Kucharski@Sun.COM 	    }
753*8044SWilliam.Kucharski@Sun.COM 	else
754*8044SWilliam.Kucharski@Sun.COM 	    {
755*8044SWilliam.Kucharski@Sun.COM 	    /** Set the selected permanent-xcvrSelect in the
756*8044SWilliam.Kucharski@Sun.COM 	     ** LanWorks register
757*8044SWilliam.Kucharski@Sun.COM 	     **/
758*8044SWilliam.Kucharski@Sun.COM 	    a3c90x_internal_WriteEeprom(INF_3C90X.IOAddr, 0x16,
759*8044SWilliam.Kucharski@Sun.COM 	                    XCVR_MAGIC + ((CFG_3C90X_XCVR) & 0x000F));
760*8044SWilliam.Kucharski@Sun.COM 	    }
761*8044SWilliam.Kucharski@Sun.COM #endif
762*8044SWilliam.Kucharski@Sun.COM 	}
763*8044SWilliam.Kucharski@Sun.COM     else
764*8044SWilliam.Kucharski@Sun.COM 	{
765*8044SWilliam.Kucharski@Sun.COM 	for(i=0;i<=0x17;i++)
766*8044SWilliam.Kucharski@Sun.COM 	    {
767*8044SWilliam.Kucharski@Sun.COM 	    eeprom[i] = a3c90x_internal_ReadEeprom(INF_3C90X.IOAddr, i);
768*8044SWilliam.Kucharski@Sun.COM 	    }
769*8044SWilliam.Kucharski@Sun.COM 	}
770*8044SWilliam.Kucharski@Sun.COM 
771*8044SWilliam.Kucharski@Sun.COM     /** Print identification message **/
772*8044SWilliam.Kucharski@Sun.COM     printf("\n\n3C90X Driver 2.00 "
773*8044SWilliam.Kucharski@Sun.COM            "Copyright 1999 LightSys Technology Services, Inc.\n"
774*8044SWilliam.Kucharski@Sun.COM            "Portions Copyright 1999 Steve Smith\n");
775*8044SWilliam.Kucharski@Sun.COM     printf("Provided with ABSOLUTELY NO WARRANTY.\n");
776*8044SWilliam.Kucharski@Sun.COM #ifdef	CFG_3C90X_BOOTROM_FIX
777*8044SWilliam.Kucharski@Sun.COM     if (INF_3C90X.isBrev)
778*8044SWilliam.Kucharski@Sun.COM         {
779*8044SWilliam.Kucharski@Sun.COM         printf("NOTE: 3c905b bootrom fix enabled; has side "
780*8044SWilliam.Kucharski@Sun.COM 	   "effects.  See 3c90x.txt for info.\n");
781*8044SWilliam.Kucharski@Sun.COM 	}
782*8044SWilliam.Kucharski@Sun.COM #endif
783*8044SWilliam.Kucharski@Sun.COM     printf("-------------------------------------------------------"
784*8044SWilliam.Kucharski@Sun.COM            "------------------------\n");
785*8044SWilliam.Kucharski@Sun.COM 
786*8044SWilliam.Kucharski@Sun.COM     /** Retrieve the Hardware address and print it on the screen. **/
787*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.HWAddr[0] = eeprom[HWADDR_OFFSET + 0]>>8;
788*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.HWAddr[1] = eeprom[HWADDR_OFFSET + 0]&0xFF;
789*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.HWAddr[2] = eeprom[HWADDR_OFFSET + 1]>>8;
790*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.HWAddr[3] = eeprom[HWADDR_OFFSET + 1]&0xFF;
791*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.HWAddr[4] = eeprom[HWADDR_OFFSET + 2]>>8;
792*8044SWilliam.Kucharski@Sun.COM     INF_3C90X.HWAddr[5] = eeprom[HWADDR_OFFSET + 2]&0xFF;
793*8044SWilliam.Kucharski@Sun.COM     printf("MAC Address = %!\n", INF_3C90X.HWAddr);
794*8044SWilliam.Kucharski@Sun.COM 
795*8044SWilliam.Kucharski@Sun.COM     /* Test if the link is good, if not continue */
796*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winDiagnostics4);
797*8044SWilliam.Kucharski@Sun.COM     mstat = inw(INF_3C90X.IOAddr + regMediaStatus_4_w);
798*8044SWilliam.Kucharski@Sun.COM     if((mstat & (1<<11)) == 0) {
799*8044SWilliam.Kucharski@Sun.COM 	printf("Valid link not established\n");
800*8044SWilliam.Kucharski@Sun.COM 	return 0;
801*8044SWilliam.Kucharski@Sun.COM     }
802*8044SWilliam.Kucharski@Sun.COM 
803*8044SWilliam.Kucharski@Sun.COM     /** Program the MAC address into the station address registers **/
804*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winAddressing2);
805*8044SWilliam.Kucharski@Sun.COM     outw(htons(eeprom[HWADDR_OFFSET + 0]), INF_3C90X.IOAddr + regStationAddress_2_3w);
806*8044SWilliam.Kucharski@Sun.COM     outw(htons(eeprom[HWADDR_OFFSET + 1]), INF_3C90X.IOAddr + regStationAddress_2_3w+2);
807*8044SWilliam.Kucharski@Sun.COM     outw(htons(eeprom[HWADDR_OFFSET + 2]), INF_3C90X.IOAddr + regStationAddress_2_3w+4);
808*8044SWilliam.Kucharski@Sun.COM     outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+0);
809*8044SWilliam.Kucharski@Sun.COM     outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+2);
810*8044SWilliam.Kucharski@Sun.COM     outw(0, INF_3C90X.IOAddr + regStationMask_2_3w+4);
811*8044SWilliam.Kucharski@Sun.COM 
812*8044SWilliam.Kucharski@Sun.COM     /** Fill in our entry in the etherboot arp table **/
813*8044SWilliam.Kucharski@Sun.COM     for(i=0;i<ETH_ALEN;i++)
814*8044SWilliam.Kucharski@Sun.COM 	nic->node_addr[i] = (eeprom[HWADDR_OFFSET + i/2] >> (8*((i&1)^1))) & 0xff;
815*8044SWilliam.Kucharski@Sun.COM 
816*8044SWilliam.Kucharski@Sun.COM     /** Read the media options register, print a message and set default
817*8044SWilliam.Kucharski@Sun.COM      ** xcvr.
818*8044SWilliam.Kucharski@Sun.COM      **
819*8044SWilliam.Kucharski@Sun.COM      ** Uses Media Option command on B revision, Reset Option on non-B
820*8044SWilliam.Kucharski@Sun.COM      ** revision cards -- same register address
821*8044SWilliam.Kucharski@Sun.COM      **/
822*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winTxRxOptions3);
823*8044SWilliam.Kucharski@Sun.COM     mopt = inw(INF_3C90X.IOAddr + regResetMediaOptions_3_w);
824*8044SWilliam.Kucharski@Sun.COM 
825*8044SWilliam.Kucharski@Sun.COM     /** mask out VCO bit that is defined as 10baseFL bit on B-rev cards **/
826*8044SWilliam.Kucharski@Sun.COM     if (! INF_3C90X.isBrev)
827*8044SWilliam.Kucharski@Sun.COM 	{
828*8044SWilliam.Kucharski@Sun.COM 	mopt &= 0x7F;
829*8044SWilliam.Kucharski@Sun.COM 	}
830*8044SWilliam.Kucharski@Sun.COM 
831*8044SWilliam.Kucharski@Sun.COM     printf("Connectors present: ");
832*8044SWilliam.Kucharski@Sun.COM     c = 0;
833*8044SWilliam.Kucharski@Sun.COM     linktype = 0x0008;
834*8044SWilliam.Kucharski@Sun.COM     if (mopt & 0x01)
835*8044SWilliam.Kucharski@Sun.COM 	{
836*8044SWilliam.Kucharski@Sun.COM 	printf("%s100Base-T4",(c++)?", ":"");
837*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0006;
838*8044SWilliam.Kucharski@Sun.COM 	}
839*8044SWilliam.Kucharski@Sun.COM     if (mopt & 0x04)
840*8044SWilliam.Kucharski@Sun.COM 	{
841*8044SWilliam.Kucharski@Sun.COM 	printf("%s100Base-FX",(c++)?", ":"");
842*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0005;
843*8044SWilliam.Kucharski@Sun.COM 	}
844*8044SWilliam.Kucharski@Sun.COM     if (mopt & 0x10)
845*8044SWilliam.Kucharski@Sun.COM 	{
846*8044SWilliam.Kucharski@Sun.COM 	printf("%s10Base-2",(c++)?", ":"");
847*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0003;
848*8044SWilliam.Kucharski@Sun.COM 	}
849*8044SWilliam.Kucharski@Sun.COM     if (mopt & 0x20)
850*8044SWilliam.Kucharski@Sun.COM 	{
851*8044SWilliam.Kucharski@Sun.COM 	printf("%sAUI",(c++)?", ":"");
852*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0001;
853*8044SWilliam.Kucharski@Sun.COM 	}
854*8044SWilliam.Kucharski@Sun.COM     if (mopt & 0x40)
855*8044SWilliam.Kucharski@Sun.COM 	{
856*8044SWilliam.Kucharski@Sun.COM 	printf("%sMII",(c++)?", ":"");
857*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0006;
858*8044SWilliam.Kucharski@Sun.COM 	}
859*8044SWilliam.Kucharski@Sun.COM     if ((mopt & 0xA) == 0xA)
860*8044SWilliam.Kucharski@Sun.COM 	{
861*8044SWilliam.Kucharski@Sun.COM 	printf("%s10Base-T / 100Base-TX",(c++)?", ":"");
862*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0008;
863*8044SWilliam.Kucharski@Sun.COM 	}
864*8044SWilliam.Kucharski@Sun.COM     else if ((mopt & 0xA) == 0x2)
865*8044SWilliam.Kucharski@Sun.COM 	{
866*8044SWilliam.Kucharski@Sun.COM 	printf("%s100Base-TX",(c++)?", ":"");
867*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0008;
868*8044SWilliam.Kucharski@Sun.COM 	}
869*8044SWilliam.Kucharski@Sun.COM     else if ((mopt & 0xA) == 0x8)
870*8044SWilliam.Kucharski@Sun.COM 	{
871*8044SWilliam.Kucharski@Sun.COM 	printf("%s10Base-T",(c++)?", ":"");
872*8044SWilliam.Kucharski@Sun.COM 	linktype = 0x0008;
873*8044SWilliam.Kucharski@Sun.COM 	}
874*8044SWilliam.Kucharski@Sun.COM     printf(".\n");
875*8044SWilliam.Kucharski@Sun.COM 
876*8044SWilliam.Kucharski@Sun.COM     /** Determine transceiver type to use, depending on value stored in
877*8044SWilliam.Kucharski@Sun.COM      ** eeprom 0x16
878*8044SWilliam.Kucharski@Sun.COM      **/
879*8044SWilliam.Kucharski@Sun.COM     if (INF_3C90X.isBrev)
880*8044SWilliam.Kucharski@Sun.COM 	{
881*8044SWilliam.Kucharski@Sun.COM 	if ((eeprom[0x16] & 0xFF00) == XCVR_MAGIC)
882*8044SWilliam.Kucharski@Sun.COM 	    {
883*8044SWilliam.Kucharski@Sun.COM 	    /** User-defined **/
884*8044SWilliam.Kucharski@Sun.COM 	    linktype = eeprom[0x16] & 0x000F;
885*8044SWilliam.Kucharski@Sun.COM 	    }
886*8044SWilliam.Kucharski@Sun.COM 	}
887*8044SWilliam.Kucharski@Sun.COM     else
888*8044SWilliam.Kucharski@Sun.COM 	{
889*8044SWilliam.Kucharski@Sun.COM #ifdef	CFG_3C90X_XCVR
890*8044SWilliam.Kucharski@Sun.COM 	    if (CFG_3C90X_XCVR != 255)
891*8044SWilliam.Kucharski@Sun.COM 		linktype = CFG_3C90X_XCVR;
892*8044SWilliam.Kucharski@Sun.COM #endif	/* CFG_3C90X_XCVR */
893*8044SWilliam.Kucharski@Sun.COM 
894*8044SWilliam.Kucharski@Sun.COM 	    /** I don't know what MII MAC only mode is!!! **/
895*8044SWilliam.Kucharski@Sun.COM 	    if (linktype == 0x0009)
896*8044SWilliam.Kucharski@Sun.COM 		{
897*8044SWilliam.Kucharski@Sun.COM 		if (INF_3C90X.isBrev)
898*8044SWilliam.Kucharski@Sun.COM 			printf("WARNING: MII External MAC Mode only supported on B-revision "
899*8044SWilliam.Kucharski@Sun.COM 			       "cards!!!!\nFalling Back to MII Mode\n");
900*8044SWilliam.Kucharski@Sun.COM 		linktype = 0x0006;
901*8044SWilliam.Kucharski@Sun.COM 		}
902*8044SWilliam.Kucharski@Sun.COM 	}
903*8044SWilliam.Kucharski@Sun.COM 
904*8044SWilliam.Kucharski@Sun.COM     /** enable DC converter for 10-Base-T **/
905*8044SWilliam.Kucharski@Sun.COM     if (linktype == 0x0003)
906*8044SWilliam.Kucharski@Sun.COM 	{
907*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdEnableDcConverter, 0);
908*8044SWilliam.Kucharski@Sun.COM 	}
909*8044SWilliam.Kucharski@Sun.COM 
910*8044SWilliam.Kucharski@Sun.COM     /** Set the link to the type we just determined. **/
911*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_SetWindow(INF_3C90X.IOAddr, winTxRxOptions3);
912*8044SWilliam.Kucharski@Sun.COM     cfg = inl(INF_3C90X.IOAddr + regInternalConfig_3_l);
913*8044SWilliam.Kucharski@Sun.COM     cfg &= ~(0xF<<20);
914*8044SWilliam.Kucharski@Sun.COM     cfg |= (linktype<<20);
915*8044SWilliam.Kucharski@Sun.COM     outl(cfg, INF_3C90X.IOAddr + regInternalConfig_3_l);
916*8044SWilliam.Kucharski@Sun.COM 
917*8044SWilliam.Kucharski@Sun.COM     /** Now that we set the xcvr type, reset the Tx and Rx, re-enable. **/
918*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdTxReset, 0x00);
919*8044SWilliam.Kucharski@Sun.COM     while (inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_CMDINPROGRESS)
920*8044SWilliam.Kucharski@Sun.COM 	;
921*8044SWilliam.Kucharski@Sun.COM 
922*8044SWilliam.Kucharski@Sun.COM     if (!INF_3C90X.isBrev)
923*8044SWilliam.Kucharski@Sun.COM 	outb(0x01, INF_3C90X.IOAddr + regTxFreeThresh_b);
924*8044SWilliam.Kucharski@Sun.COM 
925*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdTxEnable, 0);
926*8044SWilliam.Kucharski@Sun.COM 
927*8044SWilliam.Kucharski@Sun.COM     /**
928*8044SWilliam.Kucharski@Sun.COM      ** reset of the receiver on B-revision cards re-negotiates the link
929*8044SWilliam.Kucharski@Sun.COM      ** takes several seconds (a computer eternity)
930*8044SWilliam.Kucharski@Sun.COM      **/
931*8044SWilliam.Kucharski@Sun.COM     if (INF_3C90X.isBrev)
932*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdRxReset, 0x04);
933*8044SWilliam.Kucharski@Sun.COM     else
934*8044SWilliam.Kucharski@Sun.COM 	a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdRxReset, 0x00);
935*8044SWilliam.Kucharski@Sun.COM     while (inw(INF_3C90X.IOAddr + regCommandIntStatus_w) & INT_CMDINPROGRESS)
936*8044SWilliam.Kucharski@Sun.COM 	;
937*8044SWilliam.Kucharski@Sun.COM 
938*8044SWilliam.Kucharski@Sun.COM     /** Set the RX filter = receive only individual pkts & multicast & bcast. **/
939*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdSetRxFilter, 0x01 + 0x02 + 0x04);
940*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdRxEnable, 0);
941*8044SWilliam.Kucharski@Sun.COM 
942*8044SWilliam.Kucharski@Sun.COM 
943*8044SWilliam.Kucharski@Sun.COM     /**
944*8044SWilliam.Kucharski@Sun.COM      ** set Indication and Interrupt flags , acknowledge any IRQ's
945*8044SWilliam.Kucharski@Sun.COM      **/
946*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr, cmdSetInterruptEnable, 0);
947*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr,
948*8044SWilliam.Kucharski@Sun.COM                                  cmdSetIndicationEnable, 0x0014);
949*8044SWilliam.Kucharski@Sun.COM     a3c90x_internal_IssueCommand(INF_3C90X.IOAddr,
950*8044SWilliam.Kucharski@Sun.COM                                  cmdAcknowledgeInterrupt, 0x661);
951*8044SWilliam.Kucharski@Sun.COM 
952*8044SWilliam.Kucharski@Sun.COM     /** Set our exported functions **/
953*8044SWilliam.Kucharski@Sun.COM     dev->disable  = a3c90x_disable;
954*8044SWilliam.Kucharski@Sun.COM     nic->poll     = a3c90x_poll;
955*8044SWilliam.Kucharski@Sun.COM     nic->transmit = a3c90x_transmit;
956*8044SWilliam.Kucharski@Sun.COM     nic->irq      = a3c90x_irq;
957*8044SWilliam.Kucharski@Sun.COM 
958*8044SWilliam.Kucharski@Sun.COM     return 1;
959*8044SWilliam.Kucharski@Sun.COM }
960*8044SWilliam.Kucharski@Sun.COM 
961*8044SWilliam.Kucharski@Sun.COM 
962*8044SWilliam.Kucharski@Sun.COM static struct pci_id a3c90x_nics[] = {
963*8044SWilliam.Kucharski@Sun.COM /* Original 90x revisions: */
964*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9000, "3c905-tpo",     "3Com900-TPO"),	/* 10 Base TPO */
965*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9001, "3c905-t4",      "3Com900-Combo"),	/* 10/100 T4 */
966*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9050, "3c905-tpo100",  "3Com905-TX"),		/* 100 Base TX / 10/100 TPO */
967*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9051, "3c905-combo",   "3Com905-T4"),		/* 100 Base T4 / 10 Base Combo */
968*8044SWilliam.Kucharski@Sun.COM /* Newer 90xB revisions: */
969*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9004, "3c905b-tpo",    "3Com900B-TPO"),	/* 10 Base TPO */
970*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9005, "3c905b-combo",  "3Com900B-Combo"),	/* 10 Base Combo */
971*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9006, "3c905b-tpb2",   "3Com900B-2/T"),	/* 10 Base TP and Base2 */
972*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x900a, "3c905b-fl",     "3Com900B-FL"),	/* 10 Base FL */
973*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9055, "3c905b-tpo100", "3Com905B-TX"),	/* 10/100 TPO */
974*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9056, "3c905b-t4",     "3Com905B-T4"),	/* 10/100 T4 */
975*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9058, "3c905b-9058",   "3Com905B-9058"),	/* Cyclone 10/100/BNC */
976*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x905a, "3c905b-fx",     "3Com905B-FL"),	/* 100 Base FX / 10 Base FX */
977*8044SWilliam.Kucharski@Sun.COM /* Newer 90xC revision: */
978*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9200, "3c905c-tpo",    "3Com905C-TXM"),	/* 10/100 TPO (3C905C-TXM) */
979*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9210, "3c920b-emb-wnm","3Com20B-EMB WNM"),
980*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9800, "3c980",         "3Com980-Cyclone"),	/* Cyclone */
981*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x9805, "3c9805",        "3Com9805"),		/* Dual Port Server Cyclone */
982*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x7646, "3csoho100-tx",  "3CSOHO100-TX"),	/* Hurricane */
983*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x4500, "3c450",         "3Com450 HomePNA Tornado"),
984*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x1201, "3c982a",        "3Com982A"),
985*8044SWilliam.Kucharski@Sun.COM PCI_ROM(0x10b7, 0x1202, "3c982b",        "3Com982B"),
986*8044SWilliam.Kucharski@Sun.COM };
987*8044SWilliam.Kucharski@Sun.COM 
988*8044SWilliam.Kucharski@Sun.COM struct pci_driver a3c90x_driver = {
989*8044SWilliam.Kucharski@Sun.COM 	.type     = NIC_DRIVER,
990*8044SWilliam.Kucharski@Sun.COM 	.name     = "3C90X",
991*8044SWilliam.Kucharski@Sun.COM 	.probe    = a3c90x_probe,
992*8044SWilliam.Kucharski@Sun.COM 	.ids      = a3c90x_nics,
993*8044SWilliam.Kucharski@Sun.COM 	.id_count = sizeof(a3c90x_nics)/sizeof(a3c90x_nics[0]),
994*8044SWilliam.Kucharski@Sun.COM 	.class    = 0,
995*8044SWilliam.Kucharski@Sun.COM };
996