1*8044SWilliam.Kucharski@Sun.COM /* 2*8044SWilliam.Kucharski@Sun.COM * Copyright (c) 1993 Herb Peyerl (hpeyerl@novatel.ca) All rights reserved. 3*8044SWilliam.Kucharski@Sun.COM * 4*8044SWilliam.Kucharski@Sun.COM * Redistribution and use in source and binary forms, with or without 5*8044SWilliam.Kucharski@Sun.COM * modification, are permitted provided that the following conditions are 6*8044SWilliam.Kucharski@Sun.COM * met: 1. Redistributions of source code must retain the above copyright 7*8044SWilliam.Kucharski@Sun.COM * notice, this list of conditions and the following disclaimer. 2. The name 8*8044SWilliam.Kucharski@Sun.COM * of the author may not be used to endorse or promote products derived from 9*8044SWilliam.Kucharski@Sun.COM * this software without specific prior written permission 10*8044SWilliam.Kucharski@Sun.COM * 11*8044SWilliam.Kucharski@Sun.COM * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED 12*8044SWilliam.Kucharski@Sun.COM * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 13*8044SWilliam.Kucharski@Sun.COM * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO 14*8044SWilliam.Kucharski@Sun.COM * EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 15*8044SWilliam.Kucharski@Sun.COM * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED 16*8044SWilliam.Kucharski@Sun.COM * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR 17*8044SWilliam.Kucharski@Sun.COM * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF 18*8044SWilliam.Kucharski@Sun.COM * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING 19*8044SWilliam.Kucharski@Sun.COM * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS 20*8044SWilliam.Kucharski@Sun.COM * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 21*8044SWilliam.Kucharski@Sun.COM * 22*8044SWilliam.Kucharski@Sun.COM October 2, 1994 23*8044SWilliam.Kucharski@Sun.COM 24*8044SWilliam.Kucharski@Sun.COM Modified by: Andres Vega Garcia 25*8044SWilliam.Kucharski@Sun.COM 26*8044SWilliam.Kucharski@Sun.COM INRIA - Sophia Antipolis, France 27*8044SWilliam.Kucharski@Sun.COM e-mail: avega@sophia.inria.fr 28*8044SWilliam.Kucharski@Sun.COM finger: avega@pax.inria.fr 29*8044SWilliam.Kucharski@Sun.COM 30*8044SWilliam.Kucharski@Sun.COM */ 31*8044SWilliam.Kucharski@Sun.COM 32*8044SWilliam.Kucharski@Sun.COM /* 33*8044SWilliam.Kucharski@Sun.COM * Created from if_epreg.h by Fred Gray (fgray@rice.edu) to support the 34*8044SWilliam.Kucharski@Sun.COM * 3c590 family. 35*8044SWilliam.Kucharski@Sun.COM */ 36*8044SWilliam.Kucharski@Sun.COM 37*8044SWilliam.Kucharski@Sun.COM /* 38*8044SWilliam.Kucharski@Sun.COM * Modified by Shusuke Nisiyama <shu@athena.qe.eng.hokudai.ac.jp> 39*8044SWilliam.Kucharski@Sun.COM * for etherboot 40*8044SWilliam.Kucharski@Sun.COM * Mar. 14, 2000 41*8044SWilliam.Kucharski@Sun.COM */ 42*8044SWilliam.Kucharski@Sun.COM 43*8044SWilliam.Kucharski@Sun.COM /* 44*8044SWilliam.Kucharski@Sun.COM * Ethernet software status per interface. 45*8044SWilliam.Kucharski@Sun.COM */ 46*8044SWilliam.Kucharski@Sun.COM 47*8044SWilliam.Kucharski@Sun.COM /* 48*8044SWilliam.Kucharski@Sun.COM * Some global constants 49*8044SWilliam.Kucharski@Sun.COM */ 50*8044SWilliam.Kucharski@Sun.COM 51*8044SWilliam.Kucharski@Sun.COM #define TX_INIT_RATE 16 52*8044SWilliam.Kucharski@Sun.COM #define TX_INIT_MAX_RATE 64 53*8044SWilliam.Kucharski@Sun.COM #define RX_INIT_LATENCY 64 54*8044SWilliam.Kucharski@Sun.COM #define RX_INIT_EARLY_THRESH 64 55*8044SWilliam.Kucharski@Sun.COM #define MIN_RX_EARLY_THRESHF 16 /* not less than ether_header */ 56*8044SWilliam.Kucharski@Sun.COM #define MIN_RX_EARLY_THRESHL 4 57*8044SWilliam.Kucharski@Sun.COM 58*8044SWilliam.Kucharski@Sun.COM #define EEPROMSIZE 0x40 59*8044SWilliam.Kucharski@Sun.COM #define MAX_EEPROMBUSY 1000 60*8044SWilliam.Kucharski@Sun.COM #define VX_LAST_TAG 0xd7 61*8044SWilliam.Kucharski@Sun.COM #define VX_MAX_BOARDS 16 62*8044SWilliam.Kucharski@Sun.COM #define VX_ID_PORT 0x100 63*8044SWilliam.Kucharski@Sun.COM 64*8044SWilliam.Kucharski@Sun.COM /* 65*8044SWilliam.Kucharski@Sun.COM * some macros to acces long named fields 66*8044SWilliam.Kucharski@Sun.COM */ 67*8044SWilliam.Kucharski@Sun.COM #define BASE (eth_nic_base) 68*8044SWilliam.Kucharski@Sun.COM 69*8044SWilliam.Kucharski@Sun.COM /* 70*8044SWilliam.Kucharski@Sun.COM * Commands to read/write EEPROM trough EEPROM command register (Window 0, 71*8044SWilliam.Kucharski@Sun.COM * Offset 0xa) 72*8044SWilliam.Kucharski@Sun.COM */ 73*8044SWilliam.Kucharski@Sun.COM #define EEPROM_CMD_RD 0x0080 /* Read: Address required (5 bits) */ 74*8044SWilliam.Kucharski@Sun.COM #define EEPROM_CMD_WR 0x0040 /* Write: Address required (5 bits) */ 75*8044SWilliam.Kucharski@Sun.COM #define EEPROM_CMD_ERASE 0x00c0 /* Erase: Address required (5 bits) */ 76*8044SWilliam.Kucharski@Sun.COM #define EEPROM_CMD_EWEN 0x0030 /* Erase/Write Enable: No data required */ 77*8044SWilliam.Kucharski@Sun.COM 78*8044SWilliam.Kucharski@Sun.COM #define EEPROM_BUSY (1<<15) 79*8044SWilliam.Kucharski@Sun.COM 80*8044SWilliam.Kucharski@Sun.COM /* 81*8044SWilliam.Kucharski@Sun.COM * Some short functions, worth to let them be a macro 82*8044SWilliam.Kucharski@Sun.COM */ 83*8044SWilliam.Kucharski@Sun.COM 84*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 85*8044SWilliam.Kucharski@Sun.COM * * 86*8044SWilliam.Kucharski@Sun.COM * These define the EEPROM data structure. They are used in the probe 87*8044SWilliam.Kucharski@Sun.COM * function to verify the existence of the adapter after having sent 88*8044SWilliam.Kucharski@Sun.COM * the ID_Sequence. 89*8044SWilliam.Kucharski@Sun.COM * 90*8044SWilliam.Kucharski@Sun.COM * There are others but only the ones we use are defined here. 91*8044SWilliam.Kucharski@Sun.COM * 92*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 93*8044SWilliam.Kucharski@Sun.COM 94*8044SWilliam.Kucharski@Sun.COM #define EEPROM_NODE_ADDR_0 0x0 /* Word */ 95*8044SWilliam.Kucharski@Sun.COM #define EEPROM_NODE_ADDR_1 0x1 /* Word */ 96*8044SWilliam.Kucharski@Sun.COM #define EEPROM_NODE_ADDR_2 0x2 /* Word */ 97*8044SWilliam.Kucharski@Sun.COM #define EEPROM_PROD_ID 0x3 /* 0x9[0-f]50 */ 98*8044SWilliam.Kucharski@Sun.COM #define EEPROM_MFG_ID 0x7 /* 0x6d50 */ 99*8044SWilliam.Kucharski@Sun.COM #define EEPROM_ADDR_CFG 0x8 /* Base addr */ 100*8044SWilliam.Kucharski@Sun.COM #define EEPROM_RESOURCE_CFG 0x9 /* IRQ. Bits 12-15 */ 101*8044SWilliam.Kucharski@Sun.COM #define EEPROM_OEM_ADDR_0 0xa /* Word */ 102*8044SWilliam.Kucharski@Sun.COM #define EEPROM_OEM_ADDR_1 0xb /* Word */ 103*8044SWilliam.Kucharski@Sun.COM #define EEPROM_OEM_ADDR_2 0xc /* Word */ 104*8044SWilliam.Kucharski@Sun.COM #define EEPROM_SOFT_INFO_2 0xf /* Software information 2 */ 105*8044SWilliam.Kucharski@Sun.COM 106*8044SWilliam.Kucharski@Sun.COM #define NO_RX_OVN_ANOMALY (1<<5) 107*8044SWilliam.Kucharski@Sun.COM 108*8044SWilliam.Kucharski@Sun.COM /************************************************************************** 109*8044SWilliam.Kucharski@Sun.COM * * 110*8044SWilliam.Kucharski@Sun.COM * These are the registers for the 3Com 3c509 and their bit patterns when * 111*8044SWilliam.Kucharski@Sun.COM * applicable. They have been taken out the the "EtherLink III Parallel * 112*8044SWilliam.Kucharski@Sun.COM * Tasking EISA and ISA Technical Reference" "Beta Draft 10/30/92" manual * 113*8044SWilliam.Kucharski@Sun.COM * from 3com. * 114*8044SWilliam.Kucharski@Sun.COM * * 115*8044SWilliam.Kucharski@Sun.COM **************************************************************************/ 116*8044SWilliam.Kucharski@Sun.COM 117*8044SWilliam.Kucharski@Sun.COM #define VX_COMMAND 0x0e /* Write. BASE+0x0e is always a 118*8044SWilliam.Kucharski@Sun.COM * command reg. */ 119*8044SWilliam.Kucharski@Sun.COM #define VX_STATUS 0x0e /* Read. BASE+0x0e is always status 120*8044SWilliam.Kucharski@Sun.COM * reg. */ 121*8044SWilliam.Kucharski@Sun.COM #define VX_WINDOW 0x0f /* Read. BASE+0x0f is always window 122*8044SWilliam.Kucharski@Sun.COM * reg. */ 123*8044SWilliam.Kucharski@Sun.COM /* 124*8044SWilliam.Kucharski@Sun.COM * Window 0 registers. Setup. 125*8044SWilliam.Kucharski@Sun.COM */ 126*8044SWilliam.Kucharski@Sun.COM /* Write */ 127*8044SWilliam.Kucharski@Sun.COM #define VX_W0_EEPROM_DATA 0x0c 128*8044SWilliam.Kucharski@Sun.COM #define VX_W0_EEPROM_COMMAND 0x0a 129*8044SWilliam.Kucharski@Sun.COM #define VX_W0_RESOURCE_CFG 0x08 130*8044SWilliam.Kucharski@Sun.COM #define VX_W0_ADDRESS_CFG 0x06 131*8044SWilliam.Kucharski@Sun.COM #define VX_W0_CONFIG_CTRL 0x04 132*8044SWilliam.Kucharski@Sun.COM /* Read */ 133*8044SWilliam.Kucharski@Sun.COM #define VX_W0_PRODUCT_ID 0x02 134*8044SWilliam.Kucharski@Sun.COM #define VX_W0_MFG_ID 0x00 135*8044SWilliam.Kucharski@Sun.COM 136*8044SWilliam.Kucharski@Sun.COM 137*8044SWilliam.Kucharski@Sun.COM /* 138*8044SWilliam.Kucharski@Sun.COM * Window 1 registers. Operating Set. 139*8044SWilliam.Kucharski@Sun.COM */ 140*8044SWilliam.Kucharski@Sun.COM /* Write */ 141*8044SWilliam.Kucharski@Sun.COM #define VX_W1_TX_PIO_WR_2 0x02 142*8044SWilliam.Kucharski@Sun.COM #define VX_W1_TX_PIO_WR_1 0x00 143*8044SWilliam.Kucharski@Sun.COM /* Read */ 144*8044SWilliam.Kucharski@Sun.COM #define VX_W1_FREE_TX 0x0c 145*8044SWilliam.Kucharski@Sun.COM #define VX_W1_TX_STATUS 0x0b /* byte */ 146*8044SWilliam.Kucharski@Sun.COM #define VX_W1_TIMER 0x0a /* byte */ 147*8044SWilliam.Kucharski@Sun.COM #define VX_W1_RX_STATUS 0x08 148*8044SWilliam.Kucharski@Sun.COM #define VX_W1_RX_PIO_RD_2 0x02 149*8044SWilliam.Kucharski@Sun.COM #define VX_W1_RX_PIO_RD_1 0x00 150*8044SWilliam.Kucharski@Sun.COM 151*8044SWilliam.Kucharski@Sun.COM /* 152*8044SWilliam.Kucharski@Sun.COM * Window 2 registers. Station Address Setup/Read 153*8044SWilliam.Kucharski@Sun.COM */ 154*8044SWilliam.Kucharski@Sun.COM /* Read/Write */ 155*8044SWilliam.Kucharski@Sun.COM #define VX_W2_ADDR_5 0x05 156*8044SWilliam.Kucharski@Sun.COM #define VX_W2_ADDR_4 0x04 157*8044SWilliam.Kucharski@Sun.COM #define VX_W2_ADDR_3 0x03 158*8044SWilliam.Kucharski@Sun.COM #define VX_W2_ADDR_2 0x02 159*8044SWilliam.Kucharski@Sun.COM #define VX_W2_ADDR_1 0x01 160*8044SWilliam.Kucharski@Sun.COM #define VX_W2_ADDR_0 0x00 161*8044SWilliam.Kucharski@Sun.COM 162*8044SWilliam.Kucharski@Sun.COM /* 163*8044SWilliam.Kucharski@Sun.COM * Window 3 registers. FIFO Management. 164*8044SWilliam.Kucharski@Sun.COM */ 165*8044SWilliam.Kucharski@Sun.COM /* Read */ 166*8044SWilliam.Kucharski@Sun.COM #define VX_W3_INTERNAL_CFG 0x00 167*8044SWilliam.Kucharski@Sun.COM #define VX_W3_RESET_OPT 0x08 168*8044SWilliam.Kucharski@Sun.COM #define VX_W3_FREE_TX 0x0c 169*8044SWilliam.Kucharski@Sun.COM #define VX_W3_FREE_RX 0x0a 170*8044SWilliam.Kucharski@Sun.COM 171*8044SWilliam.Kucharski@Sun.COM /* 172*8044SWilliam.Kucharski@Sun.COM * Window 4 registers. Diagnostics. 173*8044SWilliam.Kucharski@Sun.COM */ 174*8044SWilliam.Kucharski@Sun.COM /* Read/Write */ 175*8044SWilliam.Kucharski@Sun.COM #define VX_W4_MEDIA_TYPE 0x0a 176*8044SWilliam.Kucharski@Sun.COM #define VX_W4_CTRLR_STATUS 0x08 177*8044SWilliam.Kucharski@Sun.COM #define VX_W4_NET_DIAG 0x06 178*8044SWilliam.Kucharski@Sun.COM #define VX_W4_FIFO_DIAG 0x04 179*8044SWilliam.Kucharski@Sun.COM #define VX_W4_HOST_DIAG 0x02 180*8044SWilliam.Kucharski@Sun.COM #define VX_W4_TX_DIAG 0x00 181*8044SWilliam.Kucharski@Sun.COM 182*8044SWilliam.Kucharski@Sun.COM /* 183*8044SWilliam.Kucharski@Sun.COM * Window 5 Registers. Results and Internal status. 184*8044SWilliam.Kucharski@Sun.COM */ 185*8044SWilliam.Kucharski@Sun.COM /* Read */ 186*8044SWilliam.Kucharski@Sun.COM #define VX_W5_READ_0_MASK 0x0c 187*8044SWilliam.Kucharski@Sun.COM #define VX_W5_INTR_MASK 0x0a 188*8044SWilliam.Kucharski@Sun.COM #define VX_W5_RX_FILTER 0x08 189*8044SWilliam.Kucharski@Sun.COM #define VX_W5_RX_EARLY_THRESH 0x06 190*8044SWilliam.Kucharski@Sun.COM #define VX_W5_TX_AVAIL_THRESH 0x02 191*8044SWilliam.Kucharski@Sun.COM #define VX_W5_TX_START_THRESH 0x00 192*8044SWilliam.Kucharski@Sun.COM 193*8044SWilliam.Kucharski@Sun.COM /* 194*8044SWilliam.Kucharski@Sun.COM * Window 6 registers. Statistics. 195*8044SWilliam.Kucharski@Sun.COM */ 196*8044SWilliam.Kucharski@Sun.COM /* Read/Write */ 197*8044SWilliam.Kucharski@Sun.COM #define TX_TOTAL_OK 0x0c 198*8044SWilliam.Kucharski@Sun.COM #define RX_TOTAL_OK 0x0a 199*8044SWilliam.Kucharski@Sun.COM #define TX_DEFERRALS 0x08 200*8044SWilliam.Kucharski@Sun.COM #define RX_FRAMES_OK 0x07 201*8044SWilliam.Kucharski@Sun.COM #define TX_FRAMES_OK 0x06 202*8044SWilliam.Kucharski@Sun.COM #define RX_OVERRUNS 0x05 203*8044SWilliam.Kucharski@Sun.COM #define TX_COLLISIONS 0x04 204*8044SWilliam.Kucharski@Sun.COM #define TX_AFTER_1_COLLISION 0x03 205*8044SWilliam.Kucharski@Sun.COM #define TX_AFTER_X_COLLISIONS 0x02 206*8044SWilliam.Kucharski@Sun.COM #define TX_NO_SQE 0x01 207*8044SWilliam.Kucharski@Sun.COM #define TX_CD_LOST 0x00 208*8044SWilliam.Kucharski@Sun.COM 209*8044SWilliam.Kucharski@Sun.COM /**************************************** 210*8044SWilliam.Kucharski@Sun.COM * 211*8044SWilliam.Kucharski@Sun.COM * Register definitions. 212*8044SWilliam.Kucharski@Sun.COM * 213*8044SWilliam.Kucharski@Sun.COM ****************************************/ 214*8044SWilliam.Kucharski@Sun.COM 215*8044SWilliam.Kucharski@Sun.COM /* 216*8044SWilliam.Kucharski@Sun.COM * Command register. All windows. 217*8044SWilliam.Kucharski@Sun.COM * 218*8044SWilliam.Kucharski@Sun.COM * 16 bit register. 219*8044SWilliam.Kucharski@Sun.COM * 15-11: 5-bit code for command to be executed. 220*8044SWilliam.Kucharski@Sun.COM * 10-0: 11-bit arg if any. For commands with no args; 221*8044SWilliam.Kucharski@Sun.COM * this can be set to anything. 222*8044SWilliam.Kucharski@Sun.COM */ 223*8044SWilliam.Kucharski@Sun.COM #define GLOBAL_RESET (unsigned short) 0x0000 /* Wait at least 1ms 224*8044SWilliam.Kucharski@Sun.COM * after issuing */ 225*8044SWilliam.Kucharski@Sun.COM #define WINDOW_SELECT (unsigned short) (0x1<<11) 226*8044SWilliam.Kucharski@Sun.COM #define START_TRANSCEIVER (unsigned short) (0x2<<11) /* Read ADDR_CFG reg to 227*8044SWilliam.Kucharski@Sun.COM * determine whether 228*8044SWilliam.Kucharski@Sun.COM * this is needed. If 229*8044SWilliam.Kucharski@Sun.COM * so; wait 800 uSec 230*8044SWilliam.Kucharski@Sun.COM * before using trans- 231*8044SWilliam.Kucharski@Sun.COM * ceiver. */ 232*8044SWilliam.Kucharski@Sun.COM #define RX_DISABLE (unsigned short) (0x3<<11) /* state disabled on 233*8044SWilliam.Kucharski@Sun.COM * power-up */ 234*8044SWilliam.Kucharski@Sun.COM #define RX_ENABLE (unsigned short) (0x4<<11) 235*8044SWilliam.Kucharski@Sun.COM #define RX_RESET (unsigned short) (0x5<<11) 236*8044SWilliam.Kucharski@Sun.COM #define RX_DISCARD_TOP_PACK (unsigned short) (0x8<<11) 237*8044SWilliam.Kucharski@Sun.COM #define TX_ENABLE (unsigned short) (0x9<<11) 238*8044SWilliam.Kucharski@Sun.COM #define TX_DISABLE (unsigned short) (0xa<<11) 239*8044SWilliam.Kucharski@Sun.COM #define TX_RESET (unsigned short) (0xb<<11) 240*8044SWilliam.Kucharski@Sun.COM #define REQ_INTR (unsigned short) (0xc<<11) 241*8044SWilliam.Kucharski@Sun.COM /* 242*8044SWilliam.Kucharski@Sun.COM * The following C_* acknowledge the various interrupts. Some of them don't 243*8044SWilliam.Kucharski@Sun.COM * do anything. See the manual. 244*8044SWilliam.Kucharski@Sun.COM */ 245*8044SWilliam.Kucharski@Sun.COM #define ACK_INTR (unsigned short) (0x6800) 246*8044SWilliam.Kucharski@Sun.COM # define C_INTR_LATCH (unsigned short) (ACK_INTR|0x1) 247*8044SWilliam.Kucharski@Sun.COM # define C_CARD_FAILURE (unsigned short) (ACK_INTR|0x2) 248*8044SWilliam.Kucharski@Sun.COM # define C_TX_COMPLETE (unsigned short) (ACK_INTR|0x4) 249*8044SWilliam.Kucharski@Sun.COM # define C_TX_AVAIL (unsigned short) (ACK_INTR|0x8) 250*8044SWilliam.Kucharski@Sun.COM # define C_RX_COMPLETE (unsigned short) (ACK_INTR|0x10) 251*8044SWilliam.Kucharski@Sun.COM # define C_RX_EARLY (unsigned short) (ACK_INTR|0x20) 252*8044SWilliam.Kucharski@Sun.COM # define C_INT_RQD (unsigned short) (ACK_INTR|0x40) 253*8044SWilliam.Kucharski@Sun.COM # define C_UPD_STATS (unsigned short) (ACK_INTR|0x80) 254*8044SWilliam.Kucharski@Sun.COM #define SET_INTR_MASK (unsigned short) (0xe<<11) 255*8044SWilliam.Kucharski@Sun.COM #define SET_RD_0_MASK (unsigned short) (0xf<<11) 256*8044SWilliam.Kucharski@Sun.COM #define SET_RX_FILTER (unsigned short) (0x10<<11) 257*8044SWilliam.Kucharski@Sun.COM # define FIL_INDIVIDUAL (unsigned short) (0x1) 258*8044SWilliam.Kucharski@Sun.COM # define FIL_MULTICAST (unsigned short) (0x02) 259*8044SWilliam.Kucharski@Sun.COM # define FIL_BRDCST (unsigned short) (0x04) 260*8044SWilliam.Kucharski@Sun.COM # define FIL_PROMISC (unsigned short) (0x08) 261*8044SWilliam.Kucharski@Sun.COM #define SET_RX_EARLY_THRESH (unsigned short) (0x11<<11) 262*8044SWilliam.Kucharski@Sun.COM #define SET_TX_AVAIL_THRESH (unsigned short) (0x12<<11) 263*8044SWilliam.Kucharski@Sun.COM #define SET_TX_START_THRESH (unsigned short) (0x13<<11) 264*8044SWilliam.Kucharski@Sun.COM #define STATS_ENABLE (unsigned short) (0x15<<11) 265*8044SWilliam.Kucharski@Sun.COM #define STATS_DISABLE (unsigned short) (0x16<<11) 266*8044SWilliam.Kucharski@Sun.COM #define STOP_TRANSCEIVER (unsigned short) (0x17<<11) 267*8044SWilliam.Kucharski@Sun.COM 268*8044SWilliam.Kucharski@Sun.COM /* 269*8044SWilliam.Kucharski@Sun.COM * Status register. All windows. 270*8044SWilliam.Kucharski@Sun.COM * 271*8044SWilliam.Kucharski@Sun.COM * 15-13: Window number(0-7). 272*8044SWilliam.Kucharski@Sun.COM * 12: Command_in_progress. 273*8044SWilliam.Kucharski@Sun.COM * 11: reserved. 274*8044SWilliam.Kucharski@Sun.COM * 10: reserved. 275*8044SWilliam.Kucharski@Sun.COM * 9: reserved. 276*8044SWilliam.Kucharski@Sun.COM * 8: reserved. 277*8044SWilliam.Kucharski@Sun.COM * 7: Update Statistics. 278*8044SWilliam.Kucharski@Sun.COM * 6: Interrupt Requested. 279*8044SWilliam.Kucharski@Sun.COM * 5: RX Early. 280*8044SWilliam.Kucharski@Sun.COM * 4: RX Complete. 281*8044SWilliam.Kucharski@Sun.COM * 3: TX Available. 282*8044SWilliam.Kucharski@Sun.COM * 2: TX Complete. 283*8044SWilliam.Kucharski@Sun.COM * 1: Adapter Failure. 284*8044SWilliam.Kucharski@Sun.COM * 0: Interrupt Latch. 285*8044SWilliam.Kucharski@Sun.COM */ 286*8044SWilliam.Kucharski@Sun.COM #define S_INTR_LATCH (unsigned short) (0x1) 287*8044SWilliam.Kucharski@Sun.COM #define S_CARD_FAILURE (unsigned short) (0x2) 288*8044SWilliam.Kucharski@Sun.COM #define S_TX_COMPLETE (unsigned short) (0x4) 289*8044SWilliam.Kucharski@Sun.COM #define S_TX_AVAIL (unsigned short) (0x8) 290*8044SWilliam.Kucharski@Sun.COM #define S_RX_COMPLETE (unsigned short) (0x10) 291*8044SWilliam.Kucharski@Sun.COM #define S_RX_EARLY (unsigned short) (0x20) 292*8044SWilliam.Kucharski@Sun.COM #define S_INT_RQD (unsigned short) (0x40) 293*8044SWilliam.Kucharski@Sun.COM #define S_UPD_STATS (unsigned short) (0x80) 294*8044SWilliam.Kucharski@Sun.COM #define S_COMMAND_IN_PROGRESS (unsigned short) (0x1000) 295*8044SWilliam.Kucharski@Sun.COM 296*8044SWilliam.Kucharski@Sun.COM #define VX_BUSY_WAIT while (inw(BASE + VX_STATUS) & S_COMMAND_IN_PROGRESS) 297*8044SWilliam.Kucharski@Sun.COM 298*8044SWilliam.Kucharski@Sun.COM /* Address Config. Register. 299*8044SWilliam.Kucharski@Sun.COM * Window 0/Port 06 300*8044SWilliam.Kucharski@Sun.COM */ 301*8044SWilliam.Kucharski@Sun.COM 302*8044SWilliam.Kucharski@Sun.COM #define ACF_CONNECTOR_BITS 14 303*8044SWilliam.Kucharski@Sun.COM #define ACF_CONNECTOR_UTP 0 304*8044SWilliam.Kucharski@Sun.COM #define ACF_CONNECTOR_AUI 1 305*8044SWilliam.Kucharski@Sun.COM #define ACF_CONNECTOR_BNC 3 306*8044SWilliam.Kucharski@Sun.COM 307*8044SWilliam.Kucharski@Sun.COM #define INTERNAL_CONNECTOR_BITS 20 308*8044SWilliam.Kucharski@Sun.COM #define INTERNAL_CONNECTOR_MASK 0x01700000 309*8044SWilliam.Kucharski@Sun.COM 310*8044SWilliam.Kucharski@Sun.COM /* 311*8044SWilliam.Kucharski@Sun.COM * FIFO Registers. RX Status. 312*8044SWilliam.Kucharski@Sun.COM * 313*8044SWilliam.Kucharski@Sun.COM * 15: Incomplete or FIFO empty. 314*8044SWilliam.Kucharski@Sun.COM * 14: 1: Error in RX Packet 0: Incomplete or no error. 315*8044SWilliam.Kucharski@Sun.COM * 13-11: Type of error. 316*8044SWilliam.Kucharski@Sun.COM * 1000 = Overrun. 317*8044SWilliam.Kucharski@Sun.COM * 1011 = Run Packet Error. 318*8044SWilliam.Kucharski@Sun.COM * 1100 = Alignment Error. 319*8044SWilliam.Kucharski@Sun.COM * 1101 = CRC Error. 320*8044SWilliam.Kucharski@Sun.COM * 1001 = Oversize Packet Error (>1514 bytes) 321*8044SWilliam.Kucharski@Sun.COM * 0010 = Dribble Bits. 322*8044SWilliam.Kucharski@Sun.COM * (all other error codes, no errors.) 323*8044SWilliam.Kucharski@Sun.COM * 324*8044SWilliam.Kucharski@Sun.COM * 10-0: RX Bytes (0-1514) 325*8044SWilliam.Kucharski@Sun.COM */ 326*8044SWilliam.Kucharski@Sun.COM #define ERR_INCOMPLETE (unsigned short) (0x8000) 327*8044SWilliam.Kucharski@Sun.COM #define ERR_RX (unsigned short) (0x4000) 328*8044SWilliam.Kucharski@Sun.COM #define ERR_MASK (unsigned short) (0x7800) 329*8044SWilliam.Kucharski@Sun.COM #define ERR_OVERRUN (unsigned short) (0x4000) 330*8044SWilliam.Kucharski@Sun.COM #define ERR_RUNT (unsigned short) (0x5800) 331*8044SWilliam.Kucharski@Sun.COM #define ERR_ALIGNMENT (unsigned short) (0x6000) 332*8044SWilliam.Kucharski@Sun.COM #define ERR_CRC (unsigned short) (0x6800) 333*8044SWilliam.Kucharski@Sun.COM #define ERR_OVERSIZE (unsigned short) (0x4800) 334*8044SWilliam.Kucharski@Sun.COM #define ERR_DRIBBLE (unsigned short) (0x1000) 335*8044SWilliam.Kucharski@Sun.COM 336*8044SWilliam.Kucharski@Sun.COM /* 337*8044SWilliam.Kucharski@Sun.COM * TX Status. 338*8044SWilliam.Kucharski@Sun.COM * 339*8044SWilliam.Kucharski@Sun.COM * Reports the transmit status of a completed transmission. Writing this 340*8044SWilliam.Kucharski@Sun.COM * register pops the transmit completion stack. 341*8044SWilliam.Kucharski@Sun.COM * 342*8044SWilliam.Kucharski@Sun.COM * Window 1/Port 0x0b. 343*8044SWilliam.Kucharski@Sun.COM * 344*8044SWilliam.Kucharski@Sun.COM * 7: Complete 345*8044SWilliam.Kucharski@Sun.COM * 6: Interrupt on successful transmission requested. 346*8044SWilliam.Kucharski@Sun.COM * 5: Jabber Error (TP Only, TX Reset required. ) 347*8044SWilliam.Kucharski@Sun.COM * 4: Underrun (TX Reset required. ) 348*8044SWilliam.Kucharski@Sun.COM * 3: Maximum Collisions. 349*8044SWilliam.Kucharski@Sun.COM * 2: TX Status Overflow. 350*8044SWilliam.Kucharski@Sun.COM * 1-0: Undefined. 351*8044SWilliam.Kucharski@Sun.COM * 352*8044SWilliam.Kucharski@Sun.COM */ 353*8044SWilliam.Kucharski@Sun.COM #define TXS_COMPLETE 0x80 354*8044SWilliam.Kucharski@Sun.COM #define TXS_INTR_REQ 0x40 355*8044SWilliam.Kucharski@Sun.COM #define TXS_JABBER 0x20 356*8044SWilliam.Kucharski@Sun.COM #define TXS_UNDERRUN 0x10 357*8044SWilliam.Kucharski@Sun.COM #define TXS_MAX_COLLISION 0x8 358*8044SWilliam.Kucharski@Sun.COM #define TXS_STATUS_OVERFLOW 0x4 359*8044SWilliam.Kucharski@Sun.COM 360*8044SWilliam.Kucharski@Sun.COM #define RS_AUI (1<<5) 361*8044SWilliam.Kucharski@Sun.COM #define RS_BNC (1<<4) 362*8044SWilliam.Kucharski@Sun.COM #define RS_UTP (1<<3) 363*8044SWilliam.Kucharski@Sun.COM #define RS_T4 (1<<0) 364*8044SWilliam.Kucharski@Sun.COM #define RS_TX (1<<1) 365*8044SWilliam.Kucharski@Sun.COM #define RS_FX (1<<2) 366*8044SWilliam.Kucharski@Sun.COM #define RS_MII (1<<6) 367*8044SWilliam.Kucharski@Sun.COM 368*8044SWilliam.Kucharski@Sun.COM 369*8044SWilliam.Kucharski@Sun.COM /* 370*8044SWilliam.Kucharski@Sun.COM * FIFO Status (Window 4) 371*8044SWilliam.Kucharski@Sun.COM * 372*8044SWilliam.Kucharski@Sun.COM * Supports FIFO diagnostics 373*8044SWilliam.Kucharski@Sun.COM * 374*8044SWilliam.Kucharski@Sun.COM * Window 4/Port 0x04.1 375*8044SWilliam.Kucharski@Sun.COM * 376*8044SWilliam.Kucharski@Sun.COM * 15: 1=RX receiving (RO). Set when a packet is being received 377*8044SWilliam.Kucharski@Sun.COM * into the RX FIFO. 378*8044SWilliam.Kucharski@Sun.COM * 14: Reserved 379*8044SWilliam.Kucharski@Sun.COM * 13: 1=RX underrun (RO). Generates Adapter Failure interrupt. 380*8044SWilliam.Kucharski@Sun.COM * Requires RX Reset or Global Reset command to recover. 381*8044SWilliam.Kucharski@Sun.COM * It is generated when you read past the end of a packet - 382*8044SWilliam.Kucharski@Sun.COM * reading past what has been received so far will give bad 383*8044SWilliam.Kucharski@Sun.COM * data. 384*8044SWilliam.Kucharski@Sun.COM * 12: 1=RX status overrun (RO). Set when there are already 8 385*8044SWilliam.Kucharski@Sun.COM * packets in the RX FIFO. While this bit is set, no additional 386*8044SWilliam.Kucharski@Sun.COM * packets are received. Requires no action on the part of 387*8044SWilliam.Kucharski@Sun.COM * the host. The condition is cleared once a packet has been 388*8044SWilliam.Kucharski@Sun.COM * read out of the RX FIFO. 389*8044SWilliam.Kucharski@Sun.COM * 11: 1=RX overrun (RO). Set when the RX FIFO is full (there 390*8044SWilliam.Kucharski@Sun.COM * may not be an overrun packet yet). While this bit is set, 391*8044SWilliam.Kucharski@Sun.COM * no additional packets will be received (some additional 392*8044SWilliam.Kucharski@Sun.COM * bytes can still be pending between the wire and the RX 393*8044SWilliam.Kucharski@Sun.COM * FIFO). Requires no action on the part of the host. The 394*8044SWilliam.Kucharski@Sun.COM * condition is cleared once a few bytes have been read out 395*8044SWilliam.Kucharski@Sun.COM * from the RX FIFO. 396*8044SWilliam.Kucharski@Sun.COM * 10: 1=TX overrun (RO). Generates adapter failure interrupt. 397*8044SWilliam.Kucharski@Sun.COM * Requires TX Reset or Global Reset command to recover. 398*8044SWilliam.Kucharski@Sun.COM * Disables Transmitter. 399*8044SWilliam.Kucharski@Sun.COM * 9-8: Unassigned. 400*8044SWilliam.Kucharski@Sun.COM * 7-0: Built in self test bits for the RX and TX FIFO's. 401*8044SWilliam.Kucharski@Sun.COM */ 402*8044SWilliam.Kucharski@Sun.COM #define FIFOS_RX_RECEIVING (unsigned short) 0x8000 403*8044SWilliam.Kucharski@Sun.COM #define FIFOS_RX_UNDERRUN (unsigned short) 0x2000 404*8044SWilliam.Kucharski@Sun.COM #define FIFOS_RX_STATUS_OVERRUN (unsigned short) 0x1000 405*8044SWilliam.Kucharski@Sun.COM #define FIFOS_RX_OVERRUN (unsigned short) 0x0800 406*8044SWilliam.Kucharski@Sun.COM #define FIFOS_TX_OVERRUN (unsigned short) 0x0400 407*8044SWilliam.Kucharski@Sun.COM 408*8044SWilliam.Kucharski@Sun.COM /* 409*8044SWilliam.Kucharski@Sun.COM * Misc defines for various things. 410*8044SWilliam.Kucharski@Sun.COM */ 411*8044SWilliam.Kucharski@Sun.COM #define TAG_ADAPTER 0xd0 412*8044SWilliam.Kucharski@Sun.COM #define ACTIVATE_ADAPTER_TO_CONFIG 0xff 413*8044SWilliam.Kucharski@Sun.COM #define ENABLE_DRQ_IRQ 0x0001 414*8044SWilliam.Kucharski@Sun.COM #define MFG_ID 0x506d /* `TCM' */ 415*8044SWilliam.Kucharski@Sun.COM #define PROD_ID 0x5090 416*8044SWilliam.Kucharski@Sun.COM #define GO_WINDOW(x) outw(WINDOW_SELECT|(x),BASE+VX_COMMAND) 417*8044SWilliam.Kucharski@Sun.COM #define JABBER_GUARD_ENABLE 0x40 418*8044SWilliam.Kucharski@Sun.COM #define LINKBEAT_ENABLE 0x80 419*8044SWilliam.Kucharski@Sun.COM #define ENABLE_UTP (JABBER_GUARD_ENABLE | LINKBEAT_ENABLE) 420*8044SWilliam.Kucharski@Sun.COM #define DISABLE_UTP 0x0 421*8044SWilliam.Kucharski@Sun.COM #define RX_BYTES_MASK (unsigned short) (0x07ff) 422*8044SWilliam.Kucharski@Sun.COM #define RX_ERROR 0x4000 423*8044SWilliam.Kucharski@Sun.COM #define RX_INCOMPLETE 0x8000 424*8044SWilliam.Kucharski@Sun.COM #define TX_INDICATE 1<<15 425*8044SWilliam.Kucharski@Sun.COM #define is_eeprom_busy(b) (inw((b)+VX_W0_EEPROM_COMMAND)&EEPROM_BUSY) 426*8044SWilliam.Kucharski@Sun.COM 427*8044SWilliam.Kucharski@Sun.COM #define VX_IOSIZE 0x20 428*8044SWilliam.Kucharski@Sun.COM 429*8044SWilliam.Kucharski@Sun.COM #define VX_CONNECTORS 8 430*8044SWilliam.Kucharski@Sun.COM 431*8044SWilliam.Kucharski@Sun.COM /* 432*8044SWilliam.Kucharski@Sun.COM * Local variables: 433*8044SWilliam.Kucharski@Sun.COM * c-basic-offset: 8 434*8044SWilliam.Kucharski@Sun.COM * End: 435*8044SWilliam.Kucharski@Sun.COM */ 436