1 /* $NetBSD: imx27-clock.h,v 1.1.1.1 2017/06/15 20:14:23 jmcneill Exp $ */ 2 3 /* 4 * Copyright (C) 2014 Alexander Shiyan <shc_work@mail.ru> 5 * 6 * This program is free software; you can redistribute it and/or modify 7 * it under the terms of the GNU General Public License version 2 as 8 * published by the Free Software Foundation. 9 * 10 */ 11 12 #ifndef __DT_BINDINGS_CLOCK_IMX27_H 13 #define __DT_BINDINGS_CLOCK_IMX27_H 14 15 #define IMX27_CLK_DUMMY 0 16 #define IMX27_CLK_CKIH 1 17 #define IMX27_CLK_CKIL 2 18 #define IMX27_CLK_MPLL 3 19 #define IMX27_CLK_SPLL 4 20 #define IMX27_CLK_MPLL_MAIN2 5 21 #define IMX27_CLK_AHB 6 22 #define IMX27_CLK_IPG 7 23 #define IMX27_CLK_NFC_DIV 8 24 #define IMX27_CLK_PER1_DIV 9 25 #define IMX27_CLK_PER2_DIV 10 26 #define IMX27_CLK_PER3_DIV 11 27 #define IMX27_CLK_PER4_DIV 12 28 #define IMX27_CLK_VPU_SEL 13 29 #define IMX27_CLK_VPU_DIV 14 30 #define IMX27_CLK_USB_DIV 15 31 #define IMX27_CLK_CPU_SEL 16 32 #define IMX27_CLK_CLKO_SEL 17 33 #define IMX27_CLK_CPU_DIV 18 34 #define IMX27_CLK_CLKO_DIV 19 35 #define IMX27_CLK_SSI1_SEL 20 36 #define IMX27_CLK_SSI2_SEL 21 37 #define IMX27_CLK_SSI1_DIV 22 38 #define IMX27_CLK_SSI2_DIV 23 39 #define IMX27_CLK_CLKO_EN 24 40 #define IMX27_CLK_SSI2_IPG_GATE 25 41 #define IMX27_CLK_SSI1_IPG_GATE 26 42 #define IMX27_CLK_SLCDC_IPG_GATE 27 43 #define IMX27_CLK_SDHC3_IPG_GATE 28 44 #define IMX27_CLK_SDHC2_IPG_GATE 29 45 #define IMX27_CLK_SDHC1_IPG_GATE 30 46 #define IMX27_CLK_SCC_IPG_GATE 31 47 #define IMX27_CLK_SAHARA_IPG_GATE 32 48 #define IMX27_CLK_RTC_IPG_GATE 33 49 #define IMX27_CLK_PWM_IPG_GATE 34 50 #define IMX27_CLK_OWIRE_IPG_GATE 35 51 #define IMX27_CLK_LCDC_IPG_GATE 36 52 #define IMX27_CLK_KPP_IPG_GATE 37 53 #define IMX27_CLK_IIM_IPG_GATE 38 54 #define IMX27_CLK_I2C2_IPG_GATE 39 55 #define IMX27_CLK_I2C1_IPG_GATE 40 56 #define IMX27_CLK_GPT6_IPG_GATE 41 57 #define IMX27_CLK_GPT5_IPG_GATE 42 58 #define IMX27_CLK_GPT4_IPG_GATE 43 59 #define IMX27_CLK_GPT3_IPG_GATE 44 60 #define IMX27_CLK_GPT2_IPG_GATE 45 61 #define IMX27_CLK_GPT1_IPG_GATE 46 62 #define IMX27_CLK_GPIO_IPG_GATE 47 63 #define IMX27_CLK_FEC_IPG_GATE 48 64 #define IMX27_CLK_EMMA_IPG_GATE 49 65 #define IMX27_CLK_DMA_IPG_GATE 50 66 #define IMX27_CLK_CSPI3_IPG_GATE 51 67 #define IMX27_CLK_CSPI2_IPG_GATE 52 68 #define IMX27_CLK_CSPI1_IPG_GATE 53 69 #define IMX27_CLK_NFC_BAUD_GATE 54 70 #define IMX27_CLK_SSI2_BAUD_GATE 55 71 #define IMX27_CLK_SSI1_BAUD_GATE 56 72 #define IMX27_CLK_VPU_BAUD_GATE 57 73 #define IMX27_CLK_PER4_GATE 58 74 #define IMX27_CLK_PER3_GATE 59 75 #define IMX27_CLK_PER2_GATE 60 76 #define IMX27_CLK_PER1_GATE 61 77 #define IMX27_CLK_USB_AHB_GATE 62 78 #define IMX27_CLK_SLCDC_AHB_GATE 63 79 #define IMX27_CLK_SAHARA_AHB_GATE 64 80 #define IMX27_CLK_LCDC_AHB_GATE 65 81 #define IMX27_CLK_VPU_AHB_GATE 66 82 #define IMX27_CLK_FEC_AHB_GATE 67 83 #define IMX27_CLK_EMMA_AHB_GATE 68 84 #define IMX27_CLK_EMI_AHB_GATE 69 85 #define IMX27_CLK_DMA_AHB_GATE 70 86 #define IMX27_CLK_CSI_AHB_GATE 71 87 #define IMX27_CLK_BROM_AHB_GATE 72 88 #define IMX27_CLK_ATA_AHB_GATE 73 89 #define IMX27_CLK_WDOG_IPG_GATE 74 90 #define IMX27_CLK_USB_IPG_GATE 75 91 #define IMX27_CLK_UART6_IPG_GATE 76 92 #define IMX27_CLK_UART5_IPG_GATE 77 93 #define IMX27_CLK_UART4_IPG_GATE 78 94 #define IMX27_CLK_UART3_IPG_GATE 79 95 #define IMX27_CLK_UART2_IPG_GATE 80 96 #define IMX27_CLK_UART1_IPG_GATE 81 97 #define IMX27_CLK_CKIH_DIV1P5 82 98 #define IMX27_CLK_FPM 83 99 #define IMX27_CLK_MPLL_OSC_SEL 84 100 #define IMX27_CLK_MPLL_SEL 85 101 #define IMX27_CLK_SPLL_GATE 86 102 #define IMX27_CLK_MSHC_DIV 87 103 #define IMX27_CLK_RTIC_IPG_GATE 88 104 #define IMX27_CLK_MSHC_IPG_GATE 89 105 #define IMX27_CLK_RTIC_AHB_GATE 90 106 #define IMX27_CLK_MSHC_BAUD_GATE 91 107 #define IMX27_CLK_CKIH_GATE 92 108 #define IMX27_CLK_MAX 93 109 110 #endif 111