1 /* $NetBSD: axg-clkc.h,v 1.1.1.1 2018/04/28 18:25:53 jmcneill Exp $ */ 2 3 /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ 4 /* 5 * Meson-AXG clock tree IDs 6 * 7 * Copyright (c) 2017 Amlogic, Inc. All rights reserved. 8 */ 9 10 #ifndef __AXG_CLKC_H 11 #define __AXG_CLKC_H 12 13 #define CLKID_SYS_PLL 0 14 #define CLKID_FIXED_PLL 1 15 #define CLKID_FCLK_DIV2 2 16 #define CLKID_FCLK_DIV3 3 17 #define CLKID_FCLK_DIV4 4 18 #define CLKID_FCLK_DIV5 5 19 #define CLKID_FCLK_DIV7 6 20 #define CLKID_GP0_PLL 7 21 #define CLKID_CLK81 10 22 #define CLKID_MPLL0 11 23 #define CLKID_MPLL1 12 24 #define CLKID_MPLL2 13 25 #define CLKID_MPLL3 14 26 #define CLKID_DDR 15 27 #define CLKID_AUDIO_LOCKER 16 28 #define CLKID_MIPI_DSI_HOST 17 29 #define CLKID_ISA 18 30 #define CLKID_PL301 19 31 #define CLKID_PERIPHS 20 32 #define CLKID_SPICC0 21 33 #define CLKID_I2C 22 34 #define CLKID_RNG0 23 35 #define CLKID_UART0 24 36 #define CLKID_MIPI_DSI_PHY 25 37 #define CLKID_SPICC1 26 38 #define CLKID_PCIE_A 27 39 #define CLKID_PCIE_B 28 40 #define CLKID_HIU_IFACE 29 41 #define CLKID_ASSIST_MISC 30 42 #define CLKID_SD_EMMC_B 31 43 #define CLKID_SD_EMMC_C 32 44 #define CLKID_DMA 33 45 #define CLKID_SPI 34 46 #define CLKID_AUDIO 35 47 #define CLKID_ETH 36 48 #define CLKID_UART1 37 49 #define CLKID_G2D 38 50 #define CLKID_USB0 39 51 #define CLKID_USB1 40 52 #define CLKID_RESET 41 53 #define CLKID_USB 42 54 #define CLKID_AHB_ARB0 43 55 #define CLKID_EFUSE 44 56 #define CLKID_BOOT_ROM 45 57 #define CLKID_AHB_DATA_BUS 46 58 #define CLKID_AHB_CTRL_BUS 47 59 #define CLKID_USB1_DDR_BRIDGE 48 60 #define CLKID_USB0_DDR_BRIDGE 49 61 #define CLKID_MMC_PCLK 50 62 #define CLKID_VPU_INTR 51 63 #define CLKID_SEC_AHB_AHB3_BRIDGE 52 64 #define CLKID_GIC 53 65 #define CLKID_AO_MEDIA_CPU 54 66 #define CLKID_AO_AHB_SRAM 55 67 #define CLKID_AO_AHB_BUS 56 68 #define CLKID_AO_IFACE 57 69 #define CLKID_AO_I2C 58 70 #define CLKID_SD_EMMC_B_CLK0 59 71 #define CLKID_SD_EMMC_C_CLK0 60 72 #define CLKID_HIFI_PLL 69 73 74 #endif /* __AXG_CLKC_H */ 75