xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/cikd.h (revision 41ec02673d281bbb3d38e6c78504ce6e30c228c1)
1*41ec0267Sriastradh /*	$NetBSD: cikd.h,v 1.3 2021/12/18 23:44:58 riastradh Exp $	*/
2efa246c0Sriastradh 
3efa246c0Sriastradh /*
4efa246c0Sriastradh  * Copyright 2012 Advanced Micro Devices, Inc.
5efa246c0Sriastradh  *
6efa246c0Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
7efa246c0Sriastradh  * copy of this software and associated documentation files (the "Software"),
8efa246c0Sriastradh  * to deal in the Software without restriction, including without limitation
9efa246c0Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10efa246c0Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
11efa246c0Sriastradh  * Software is furnished to do so, subject to the following conditions:
12efa246c0Sriastradh  *
13efa246c0Sriastradh  * The above copyright notice and this permission notice shall be included in
14efa246c0Sriastradh  * all copies or substantial portions of the Software.
15efa246c0Sriastradh  *
16efa246c0Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17efa246c0Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18efa246c0Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19efa246c0Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20efa246c0Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21efa246c0Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22efa246c0Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
23efa246c0Sriastradh  *
24efa246c0Sriastradh  * Authors: Alex Deucher
25efa246c0Sriastradh  */
26efa246c0Sriastradh #ifndef CIK_H
27efa246c0Sriastradh #define CIK_H
28efa246c0Sriastradh 
29efa246c0Sriastradh #define MC_SEQ_MISC0__MT__MASK	0xf0000000
30efa246c0Sriastradh #define MC_SEQ_MISC0__MT__GDDR1  0x10000000
31efa246c0Sriastradh #define MC_SEQ_MISC0__MT__DDR2   0x20000000
32efa246c0Sriastradh #define MC_SEQ_MISC0__MT__GDDR3  0x30000000
33efa246c0Sriastradh #define MC_SEQ_MISC0__MT__GDDR4  0x40000000
34efa246c0Sriastradh #define MC_SEQ_MISC0__MT__GDDR5  0x50000000
35efa246c0Sriastradh #define MC_SEQ_MISC0__MT__HBM    0x60000000
36efa246c0Sriastradh #define MC_SEQ_MISC0__MT__DDR3   0xB0000000
37efa246c0Sriastradh 
38efa246c0Sriastradh #define CP_ME_TABLE_SIZE    96
39efa246c0Sriastradh 
40efa246c0Sriastradh /* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */
41efa246c0Sriastradh #define CRTC0_REGISTER_OFFSET                 (0x1b7c - 0x1b7c)
42efa246c0Sriastradh #define CRTC1_REGISTER_OFFSET                 (0x1e7c - 0x1b7c)
43efa246c0Sriastradh #define CRTC2_REGISTER_OFFSET                 (0x417c - 0x1b7c)
44efa246c0Sriastradh #define CRTC3_REGISTER_OFFSET                 (0x447c - 0x1b7c)
45efa246c0Sriastradh #define CRTC4_REGISTER_OFFSET                 (0x477c - 0x1b7c)
46efa246c0Sriastradh #define CRTC5_REGISTER_OFFSET                 (0x4a7c - 0x1b7c)
47efa246c0Sriastradh 
48*41ec0267Sriastradh /* hpd instance offsets */
49*41ec0267Sriastradh #define HPD0_REGISTER_OFFSET                 (0x1807 - 0x1807)
50*41ec0267Sriastradh #define HPD1_REGISTER_OFFSET                 (0x180a - 0x1807)
51*41ec0267Sriastradh #define HPD2_REGISTER_OFFSET                 (0x180d - 0x1807)
52*41ec0267Sriastradh #define HPD3_REGISTER_OFFSET                 (0x1810 - 0x1807)
53*41ec0267Sriastradh #define HPD4_REGISTER_OFFSET                 (0x1813 - 0x1807)
54*41ec0267Sriastradh #define HPD5_REGISTER_OFFSET                 (0x1816 - 0x1807)
55*41ec0267Sriastradh 
56efa246c0Sriastradh #define BONAIRE_GB_ADDR_CONFIG_GOLDEN        0x12010001
57efa246c0Sriastradh #define HAWAII_GB_ADDR_CONFIG_GOLDEN         0x12011003
58efa246c0Sriastradh 
59efa246c0Sriastradh #define AMDGPU_NUM_OF_VMIDS	8
60efa246c0Sriastradh 
61efa246c0Sriastradh #define		PIPEID(x)					((x) << 0)
62efa246c0Sriastradh #define		MEID(x)						((x) << 2)
63efa246c0Sriastradh #define		VMID(x)						((x) << 4)
64efa246c0Sriastradh #define		QUEUEID(x)					((x) << 8)
65efa246c0Sriastradh 
66efa246c0Sriastradh #define mmCC_DRM_ID_STRAPS				0x1559
67efa246c0Sriastradh #define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK		0xf0000000
68efa246c0Sriastradh 
69efa246c0Sriastradh #define mmCHUB_CONTROL					0x619
70efa246c0Sriastradh #define		BYPASS_VM					(1 << 0)
71efa246c0Sriastradh 
72efa246c0Sriastradh #define		SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU	(0 << 5)
73efa246c0Sriastradh 
74efa246c0Sriastradh #define mmGRPH_LUT_10BIT_BYPASS_CONTROL			0x1a02
75efa246c0Sriastradh #define		LUT_10BIT_BYPASS_EN			(1 << 8)
76efa246c0Sriastradh 
77efa246c0Sriastradh #       define CURSOR_MONO                    0
78efa246c0Sriastradh #       define CURSOR_24_1                    1
79efa246c0Sriastradh #       define CURSOR_24_8_PRE_MULT           2
80efa246c0Sriastradh #       define CURSOR_24_8_UNPRE_MULT         3
81efa246c0Sriastradh #       define CURSOR_URGENT_ALWAYS           0
82efa246c0Sriastradh #       define CURSOR_URGENT_1_8              1
83efa246c0Sriastradh #       define CURSOR_URGENT_1_4              2
84efa246c0Sriastradh #       define CURSOR_URGENT_3_8              3
85efa246c0Sriastradh #       define CURSOR_URGENT_1_2              4
86efa246c0Sriastradh 
87efa246c0Sriastradh #       define GRPH_DEPTH_8BPP                0
88efa246c0Sriastradh #       define GRPH_DEPTH_16BPP               1
89efa246c0Sriastradh #       define GRPH_DEPTH_32BPP               2
90efa246c0Sriastradh /* 8 BPP */
91efa246c0Sriastradh #       define GRPH_FORMAT_INDEXED            0
92efa246c0Sriastradh /* 16 BPP */
93efa246c0Sriastradh #       define GRPH_FORMAT_ARGB1555           0
94efa246c0Sriastradh #       define GRPH_FORMAT_ARGB565            1
95efa246c0Sriastradh #       define GRPH_FORMAT_ARGB4444           2
96efa246c0Sriastradh #       define GRPH_FORMAT_AI88               3
97efa246c0Sriastradh #       define GRPH_FORMAT_MONO16             4
98efa246c0Sriastradh #       define GRPH_FORMAT_BGRA5551           5
99efa246c0Sriastradh /* 32 BPP */
100efa246c0Sriastradh #       define GRPH_FORMAT_ARGB8888           0
101efa246c0Sriastradh #       define GRPH_FORMAT_ARGB2101010        1
102efa246c0Sriastradh #       define GRPH_FORMAT_32BPP_DIG          2
103efa246c0Sriastradh #       define GRPH_FORMAT_8B_ARGB2101010     3
104efa246c0Sriastradh #       define GRPH_FORMAT_BGRA1010102        4
105efa246c0Sriastradh #       define GRPH_FORMAT_8B_BGRA1010102     5
106efa246c0Sriastradh #       define GRPH_FORMAT_RGB111110          6
107efa246c0Sriastradh #       define GRPH_FORMAT_BGR101111          7
108efa246c0Sriastradh #       define ADDR_SURF_MACRO_TILE_ASPECT_1  0
109efa246c0Sriastradh #       define ADDR_SURF_MACRO_TILE_ASPECT_2  1
110efa246c0Sriastradh #       define ADDR_SURF_MACRO_TILE_ASPECT_4  2
111efa246c0Sriastradh #       define ADDR_SURF_MACRO_TILE_ASPECT_8  3
112efa246c0Sriastradh #       define GRPH_ARRAY_LINEAR_GENERAL      0
113efa246c0Sriastradh #       define GRPH_ARRAY_LINEAR_ALIGNED      1
114efa246c0Sriastradh #       define GRPH_ARRAY_1D_TILED_THIN1      2
115efa246c0Sriastradh #       define GRPH_ARRAY_2D_TILED_THIN1      4
116efa246c0Sriastradh #       define DISPLAY_MICRO_TILING          0
117efa246c0Sriastradh #       define THIN_MICRO_TILING             1
118efa246c0Sriastradh #       define DEPTH_MICRO_TILING            2
119efa246c0Sriastradh #       define ROTATED_MICRO_TILING          4
120efa246c0Sriastradh #       define GRPH_ENDIAN_NONE               0
121efa246c0Sriastradh #       define GRPH_ENDIAN_8IN16              1
122efa246c0Sriastradh #       define GRPH_ENDIAN_8IN32              2
123efa246c0Sriastradh #       define GRPH_ENDIAN_8IN64              3
124efa246c0Sriastradh #       define GRPH_RED_SEL_R                 0
125efa246c0Sriastradh #       define GRPH_RED_SEL_G                 1
126efa246c0Sriastradh #       define GRPH_RED_SEL_B                 2
127efa246c0Sriastradh #       define GRPH_RED_SEL_A                 3
128efa246c0Sriastradh #       define GRPH_GREEN_SEL_G               0
129efa246c0Sriastradh #       define GRPH_GREEN_SEL_B               1
130efa246c0Sriastradh #       define GRPH_GREEN_SEL_A               2
131efa246c0Sriastradh #       define GRPH_GREEN_SEL_R               3
132efa246c0Sriastradh #       define GRPH_BLUE_SEL_B                0
133efa246c0Sriastradh #       define GRPH_BLUE_SEL_A                1
134efa246c0Sriastradh #       define GRPH_BLUE_SEL_R                2
135efa246c0Sriastradh #       define GRPH_BLUE_SEL_G                3
136efa246c0Sriastradh #       define GRPH_ALPHA_SEL_A               0
137efa246c0Sriastradh #       define GRPH_ALPHA_SEL_R               1
138efa246c0Sriastradh #       define GRPH_ALPHA_SEL_G               2
139efa246c0Sriastradh #       define GRPH_ALPHA_SEL_B               3
140efa246c0Sriastradh #       define INPUT_GAMMA_USE_LUT                  0
141efa246c0Sriastradh #       define INPUT_GAMMA_BYPASS                   1
142efa246c0Sriastradh #       define INPUT_GAMMA_SRGB_24                  2
143efa246c0Sriastradh #       define INPUT_GAMMA_XVYCC_222                3
144efa246c0Sriastradh 
145efa246c0Sriastradh #       define INPUT_CSC_BYPASS                     0
146efa246c0Sriastradh #       define INPUT_CSC_PROG_COEFF                 1
147efa246c0Sriastradh #       define INPUT_CSC_PROG_SHARED_MATRIXA        2
148efa246c0Sriastradh 
149efa246c0Sriastradh #       define OUTPUT_CSC_BYPASS                    0
150efa246c0Sriastradh #       define OUTPUT_CSC_TV_RGB                    1
151efa246c0Sriastradh #       define OUTPUT_CSC_YCBCR_601                 2
152efa246c0Sriastradh #       define OUTPUT_CSC_YCBCR_709                 3
153efa246c0Sriastradh #       define OUTPUT_CSC_PROG_COEFF                4
154efa246c0Sriastradh #       define OUTPUT_CSC_PROG_SHARED_MATRIXB       5
155efa246c0Sriastradh 
156efa246c0Sriastradh #       define DEGAMMA_BYPASS                       0
157efa246c0Sriastradh #       define DEGAMMA_SRGB_24                      1
158efa246c0Sriastradh #       define DEGAMMA_XVYCC_222                    2
159efa246c0Sriastradh #       define GAMUT_REMAP_BYPASS                   0
160efa246c0Sriastradh #       define GAMUT_REMAP_PROG_COEFF               1
161efa246c0Sriastradh #       define GAMUT_REMAP_PROG_SHARED_MATRIXA      2
162efa246c0Sriastradh #       define GAMUT_REMAP_PROG_SHARED_MATRIXB      3
163efa246c0Sriastradh 
164efa246c0Sriastradh #       define REGAMMA_BYPASS                       0
165efa246c0Sriastradh #       define REGAMMA_SRGB_24                      1
166efa246c0Sriastradh #       define REGAMMA_XVYCC_222                    2
167efa246c0Sriastradh #       define REGAMMA_PROG_A                       3
168efa246c0Sriastradh #       define REGAMMA_PROG_B                       4
169efa246c0Sriastradh 
170efa246c0Sriastradh #       define FMT_CLAMP_6BPC                0
171efa246c0Sriastradh #       define FMT_CLAMP_8BPC                1
172efa246c0Sriastradh #       define FMT_CLAMP_10BPC               2
173efa246c0Sriastradh 
174efa246c0Sriastradh #       define HDMI_24BIT_DEEP_COLOR         0
175efa246c0Sriastradh #       define HDMI_30BIT_DEEP_COLOR         1
176efa246c0Sriastradh #       define HDMI_36BIT_DEEP_COLOR         2
177efa246c0Sriastradh #       define HDMI_ACR_HW                   0
178efa246c0Sriastradh #       define HDMI_ACR_32                   1
179efa246c0Sriastradh #       define HDMI_ACR_44                   2
180efa246c0Sriastradh #       define HDMI_ACR_48                   3
181efa246c0Sriastradh #       define HDMI_ACR_X1                   1
182efa246c0Sriastradh #       define HDMI_ACR_X2                   2
183efa246c0Sriastradh #       define HDMI_ACR_X4                   4
184efa246c0Sriastradh #       define AFMT_AVI_INFO_Y_RGB           0
185efa246c0Sriastradh #       define AFMT_AVI_INFO_Y_YCBCR422      1
186efa246c0Sriastradh #       define AFMT_AVI_INFO_Y_YCBCR444      2
187efa246c0Sriastradh 
188efa246c0Sriastradh #define			NO_AUTO						0
189efa246c0Sriastradh #define			ES_AUTO						1
190efa246c0Sriastradh #define			GS_AUTO						2
191efa246c0Sriastradh #define			ES_AND_GS_AUTO					3
192efa246c0Sriastradh 
193efa246c0Sriastradh #       define ARRAY_MODE(x)					((x) << 2)
194efa246c0Sriastradh #       define PIPE_CONFIG(x)					((x) << 6)
195efa246c0Sriastradh #       define TILE_SPLIT(x)					((x) << 11)
196efa246c0Sriastradh #       define MICRO_TILE_MODE_NEW(x)				((x) << 22)
197efa246c0Sriastradh #       define SAMPLE_SPLIT(x)					((x) << 25)
198efa246c0Sriastradh #       define BANK_WIDTH(x)					((x) << 0)
199efa246c0Sriastradh #       define BANK_HEIGHT(x)					((x) << 2)
200efa246c0Sriastradh #       define MACRO_TILE_ASPECT(x)				((x) << 4)
201efa246c0Sriastradh #       define NUM_BANKS(x)					((x) << 6)
202efa246c0Sriastradh 
203efa246c0Sriastradh #define		MSG_ENTER_RLC_SAFE_MODE			1
204efa246c0Sriastradh #define		MSG_EXIT_RLC_SAFE_MODE			0
205efa246c0Sriastradh 
206efa246c0Sriastradh /*
207efa246c0Sriastradh  * PM4
208efa246c0Sriastradh  */
209efa246c0Sriastradh #define	PACKET_TYPE0	0
210efa246c0Sriastradh #define	PACKET_TYPE1	1
211efa246c0Sriastradh #define	PACKET_TYPE2	2
212efa246c0Sriastradh #define	PACKET_TYPE3	3
213efa246c0Sriastradh 
214efa246c0Sriastradh #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
215efa246c0Sriastradh #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
216efa246c0Sriastradh #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
217efa246c0Sriastradh #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
218efa246c0Sriastradh #define PACKET0(reg, n)	((PACKET_TYPE0 << 30) |				\
219efa246c0Sriastradh 			 ((reg) & 0xFFFF) |			\
220efa246c0Sriastradh 			 ((n) & 0x3FFF) << 16)
221efa246c0Sriastradh #define CP_PACKET2			0x80000000
222efa246c0Sriastradh #define		PACKET2_PAD_SHIFT		0
223efa246c0Sriastradh #define		PACKET2_PAD_MASK		(0x3fffffff << 0)
224efa246c0Sriastradh 
225efa246c0Sriastradh #define PACKET2(v)	(CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
226efa246c0Sriastradh 
227efa246c0Sriastradh #define PACKET3(op, n)	((PACKET_TYPE3 << 30) |				\
228efa246c0Sriastradh 			 (((op) & 0xFF) << 8) |				\
229efa246c0Sriastradh 			 ((n) & 0x3FFF) << 16)
230efa246c0Sriastradh 
231efa246c0Sriastradh #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
232efa246c0Sriastradh 
233efa246c0Sriastradh /* Packet 3 types */
234efa246c0Sriastradh #define	PACKET3_NOP					0x10
235efa246c0Sriastradh #define	PACKET3_SET_BASE				0x11
236efa246c0Sriastradh #define		PACKET3_BASE_INDEX(x)                  ((x) << 0)
237efa246c0Sriastradh #define			CE_PARTITION_BASE		3
238efa246c0Sriastradh #define	PACKET3_CLEAR_STATE				0x12
239efa246c0Sriastradh #define	PACKET3_INDEX_BUFFER_SIZE			0x13
240efa246c0Sriastradh #define	PACKET3_DISPATCH_DIRECT				0x15
241efa246c0Sriastradh #define	PACKET3_DISPATCH_INDIRECT			0x16
242efa246c0Sriastradh #define	PACKET3_ATOMIC_GDS				0x1D
243efa246c0Sriastradh #define	PACKET3_ATOMIC_MEM				0x1E
244efa246c0Sriastradh #define	PACKET3_OCCLUSION_QUERY				0x1F
245efa246c0Sriastradh #define	PACKET3_SET_PREDICATION				0x20
246efa246c0Sriastradh #define	PACKET3_REG_RMW					0x21
247efa246c0Sriastradh #define	PACKET3_COND_EXEC				0x22
248efa246c0Sriastradh #define	PACKET3_PRED_EXEC				0x23
249efa246c0Sriastradh #define	PACKET3_DRAW_INDIRECT				0x24
250efa246c0Sriastradh #define	PACKET3_DRAW_INDEX_INDIRECT			0x25
251efa246c0Sriastradh #define	PACKET3_INDEX_BASE				0x26
252efa246c0Sriastradh #define	PACKET3_DRAW_INDEX_2				0x27
253efa246c0Sriastradh #define	PACKET3_CONTEXT_CONTROL				0x28
254efa246c0Sriastradh #define	PACKET3_INDEX_TYPE				0x2A
255efa246c0Sriastradh #define	PACKET3_DRAW_INDIRECT_MULTI			0x2C
256efa246c0Sriastradh #define	PACKET3_DRAW_INDEX_AUTO				0x2D
257efa246c0Sriastradh #define	PACKET3_NUM_INSTANCES				0x2F
258efa246c0Sriastradh #define	PACKET3_DRAW_INDEX_MULTI_AUTO			0x30
259efa246c0Sriastradh #define	PACKET3_INDIRECT_BUFFER_CONST			0x33
260efa246c0Sriastradh #define	PACKET3_STRMOUT_BUFFER_UPDATE			0x34
261efa246c0Sriastradh #define	PACKET3_DRAW_INDEX_OFFSET_2			0x35
262efa246c0Sriastradh #define	PACKET3_DRAW_PREAMBLE				0x36
263efa246c0Sriastradh #define	PACKET3_WRITE_DATA				0x37
264efa246c0Sriastradh #define		WRITE_DATA_DST_SEL(x)                   ((x) << 8)
265efa246c0Sriastradh 		/* 0 - register
266efa246c0Sriastradh 		 * 1 - memory (sync - via GRBM)
267efa246c0Sriastradh 		 * 2 - gl2
268efa246c0Sriastradh 		 * 3 - gds
269efa246c0Sriastradh 		 * 4 - reserved
270efa246c0Sriastradh 		 * 5 - memory (async - direct)
271efa246c0Sriastradh 		 */
272efa246c0Sriastradh #define		WR_ONE_ADDR                             (1 << 16)
273efa246c0Sriastradh #define		WR_CONFIRM                              (1 << 20)
274efa246c0Sriastradh #define		WRITE_DATA_CACHE_POLICY(x)              ((x) << 25)
275efa246c0Sriastradh 		/* 0 - LRU
276efa246c0Sriastradh 		 * 1 - Stream
277efa246c0Sriastradh 		 */
278efa246c0Sriastradh #define		WRITE_DATA_ENGINE_SEL(x)                ((x) << 30)
279efa246c0Sriastradh 		/* 0 - me
280efa246c0Sriastradh 		 * 1 - pfp
281efa246c0Sriastradh 		 * 2 - ce
282efa246c0Sriastradh 		 */
283efa246c0Sriastradh #define	PACKET3_DRAW_INDEX_INDIRECT_MULTI		0x38
284efa246c0Sriastradh #define	PACKET3_MEM_SEMAPHORE				0x39
285efa246c0Sriastradh #              define PACKET3_SEM_USE_MAILBOX       (0x1 << 16)
286efa246c0Sriastradh #              define PACKET3_SEM_SEL_SIGNAL_TYPE   (0x1 << 20) /* 0 = increment, 1 = write 1 */
287efa246c0Sriastradh #              define PACKET3_SEM_CLIENT_CODE	    ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
288efa246c0Sriastradh #              define PACKET3_SEM_SEL_SIGNAL	    (0x6 << 29)
289efa246c0Sriastradh #              define PACKET3_SEM_SEL_WAIT	    (0x7 << 29)
290efa246c0Sriastradh #define	PACKET3_COPY_DW					0x3B
291efa246c0Sriastradh #define	PACKET3_WAIT_REG_MEM				0x3C
292efa246c0Sriastradh #define		WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
293efa246c0Sriastradh 		/* 0 - always
294efa246c0Sriastradh 		 * 1 - <
295efa246c0Sriastradh 		 * 2 - <=
296efa246c0Sriastradh 		 * 3 - ==
297efa246c0Sriastradh 		 * 4 - !=
298efa246c0Sriastradh 		 * 5 - >=
299efa246c0Sriastradh 		 * 6 - >
300efa246c0Sriastradh 		 */
301efa246c0Sriastradh #define		WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
302efa246c0Sriastradh 		/* 0 - reg
303efa246c0Sriastradh 		 * 1 - mem
304efa246c0Sriastradh 		 */
305efa246c0Sriastradh #define		WAIT_REG_MEM_OPERATION(x)               ((x) << 6)
306efa246c0Sriastradh 		/* 0 - wait_reg_mem
307efa246c0Sriastradh 		 * 1 - wr_wait_wr_reg
308efa246c0Sriastradh 		 */
309efa246c0Sriastradh #define		WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
310efa246c0Sriastradh 		/* 0 - me
311efa246c0Sriastradh 		 * 1 - pfp
312efa246c0Sriastradh 		 */
313efa246c0Sriastradh #define	PACKET3_INDIRECT_BUFFER				0x3F
314efa246c0Sriastradh #define		INDIRECT_BUFFER_TCL2_VOLATILE           (1 << 22)
315efa246c0Sriastradh #define		INDIRECT_BUFFER_VALID                   (1 << 23)
316efa246c0Sriastradh #define		INDIRECT_BUFFER_CACHE_POLICY(x)         ((x) << 28)
317efa246c0Sriastradh 		/* 0 - LRU
318efa246c0Sriastradh 		 * 1 - Stream
319efa246c0Sriastradh 		 * 2 - Bypass
320efa246c0Sriastradh 		 */
321efa246c0Sriastradh #define	PACKET3_COPY_DATA				0x40
322efa246c0Sriastradh #define	PACKET3_PFP_SYNC_ME				0x42
323efa246c0Sriastradh #define	PACKET3_SURFACE_SYNC				0x43
324efa246c0Sriastradh #              define PACKET3_DEST_BASE_0_ENA      (1 << 0)
325efa246c0Sriastradh #              define PACKET3_DEST_BASE_1_ENA      (1 << 1)
326efa246c0Sriastradh #              define PACKET3_CB0_DEST_BASE_ENA    (1 << 6)
327efa246c0Sriastradh #              define PACKET3_CB1_DEST_BASE_ENA    (1 << 7)
328efa246c0Sriastradh #              define PACKET3_CB2_DEST_BASE_ENA    (1 << 8)
329efa246c0Sriastradh #              define PACKET3_CB3_DEST_BASE_ENA    (1 << 9)
330efa246c0Sriastradh #              define PACKET3_CB4_DEST_BASE_ENA    (1 << 10)
331efa246c0Sriastradh #              define PACKET3_CB5_DEST_BASE_ENA    (1 << 11)
332efa246c0Sriastradh #              define PACKET3_CB6_DEST_BASE_ENA    (1 << 12)
333efa246c0Sriastradh #              define PACKET3_CB7_DEST_BASE_ENA    (1 << 13)
334efa246c0Sriastradh #              define PACKET3_DB_DEST_BASE_ENA     (1 << 14)
335efa246c0Sriastradh #              define PACKET3_TCL1_VOL_ACTION_ENA  (1 << 15)
336efa246c0Sriastradh #              define PACKET3_TC_VOL_ACTION_ENA    (1 << 16) /* L2 */
337efa246c0Sriastradh #              define PACKET3_TC_WB_ACTION_ENA     (1 << 18) /* L2 */
338efa246c0Sriastradh #              define PACKET3_DEST_BASE_2_ENA      (1 << 19)
339efa246c0Sriastradh #              define PACKET3_DEST_BASE_3_ENA      (1 << 21)
340efa246c0Sriastradh #              define PACKET3_TCL1_ACTION_ENA      (1 << 22)
341efa246c0Sriastradh #              define PACKET3_TC_ACTION_ENA        (1 << 23) /* L2 */
342efa246c0Sriastradh #              define PACKET3_CB_ACTION_ENA        (1 << 25)
343efa246c0Sriastradh #              define PACKET3_DB_ACTION_ENA        (1 << 26)
344efa246c0Sriastradh #              define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
345efa246c0Sriastradh #              define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
346efa246c0Sriastradh #              define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
347efa246c0Sriastradh #define	PACKET3_COND_WRITE				0x45
348efa246c0Sriastradh #define	PACKET3_EVENT_WRITE				0x46
349efa246c0Sriastradh #define		EVENT_TYPE(x)                           ((x) << 0)
350efa246c0Sriastradh #define		EVENT_INDEX(x)                          ((x) << 8)
351efa246c0Sriastradh 		/* 0 - any non-TS event
352efa246c0Sriastradh 		 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
353efa246c0Sriastradh 		 * 2 - SAMPLE_PIPELINESTAT
354efa246c0Sriastradh 		 * 3 - SAMPLE_STREAMOUTSTAT*
355efa246c0Sriastradh 		 * 4 - *S_PARTIAL_FLUSH
356efa246c0Sriastradh 		 * 5 - EOP events
357efa246c0Sriastradh 		 * 6 - EOS events
358efa246c0Sriastradh 		 */
359efa246c0Sriastradh #define	PACKET3_EVENT_WRITE_EOP				0x47
360efa246c0Sriastradh #define		EOP_TCL1_VOL_ACTION_EN                  (1 << 12)
361efa246c0Sriastradh #define		EOP_TC_VOL_ACTION_EN                    (1 << 13) /* L2 */
362efa246c0Sriastradh #define		EOP_TC_WB_ACTION_EN                     (1 << 15) /* L2 */
363efa246c0Sriastradh #define		EOP_TCL1_ACTION_EN                      (1 << 16)
364efa246c0Sriastradh #define		EOP_TC_ACTION_EN                        (1 << 17) /* L2 */
365efa246c0Sriastradh #define		EOP_TCL2_VOLATILE                       (1 << 24)
366efa246c0Sriastradh #define		EOP_CACHE_POLICY(x)                     ((x) << 25)
367efa246c0Sriastradh 		/* 0 - LRU
368efa246c0Sriastradh 		 * 1 - Stream
369efa246c0Sriastradh 		 * 2 - Bypass
370efa246c0Sriastradh 		 */
371efa246c0Sriastradh #define		DATA_SEL(x)                             ((x) << 29)
372efa246c0Sriastradh 		/* 0 - discard
373efa246c0Sriastradh 		 * 1 - send low 32bit data
374efa246c0Sriastradh 		 * 2 - send 64bit data
375efa246c0Sriastradh 		 * 3 - send 64bit GPU counter value
376efa246c0Sriastradh 		 * 4 - send 64bit sys counter value
377efa246c0Sriastradh 		 */
378efa246c0Sriastradh #define		INT_SEL(x)                              ((x) << 24)
379efa246c0Sriastradh 		/* 0 - none
380efa246c0Sriastradh 		 * 1 - interrupt only (DATA_SEL = 0)
381efa246c0Sriastradh 		 * 2 - interrupt when data write is confirmed
382efa246c0Sriastradh 		 */
383efa246c0Sriastradh #define		DST_SEL(x)                              ((x) << 16)
384efa246c0Sriastradh 		/* 0 - MC
385efa246c0Sriastradh 		 * 1 - TC/L2
386efa246c0Sriastradh 		 */
387efa246c0Sriastradh #define	PACKET3_EVENT_WRITE_EOS				0x48
388efa246c0Sriastradh #define	PACKET3_RELEASE_MEM				0x49
389efa246c0Sriastradh #define	PACKET3_PREAMBLE_CNTL				0x4A
390efa246c0Sriastradh #              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
391efa246c0Sriastradh #              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
392efa246c0Sriastradh #define	PACKET3_DMA_DATA				0x50
393efa246c0Sriastradh /* 1. header
394efa246c0Sriastradh  * 2. CONTROL
395efa246c0Sriastradh  * 3. SRC_ADDR_LO or DATA [31:0]
396efa246c0Sriastradh  * 4. SRC_ADDR_HI [31:0]
397efa246c0Sriastradh  * 5. DST_ADDR_LO [31:0]
398efa246c0Sriastradh  * 6. DST_ADDR_HI [7:0]
399efa246c0Sriastradh  * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
400efa246c0Sriastradh  */
401efa246c0Sriastradh /* CONTROL */
402efa246c0Sriastradh #              define PACKET3_DMA_DATA_ENGINE(x)     ((x) << 0)
403efa246c0Sriastradh 		/* 0 - ME
404efa246c0Sriastradh 		 * 1 - PFP
405efa246c0Sriastradh 		 */
406efa246c0Sriastradh #              define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
407efa246c0Sriastradh 		/* 0 - LRU
408efa246c0Sriastradh 		 * 1 - Stream
409efa246c0Sriastradh 		 * 2 - Bypass
410efa246c0Sriastradh 		 */
411efa246c0Sriastradh #              define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
412efa246c0Sriastradh #              define PACKET3_DMA_DATA_DST_SEL(x)  ((x) << 20)
413efa246c0Sriastradh 		/* 0 - DST_ADDR using DAS
414efa246c0Sriastradh 		 * 1 - GDS
415efa246c0Sriastradh 		 * 3 - DST_ADDR using L2
416efa246c0Sriastradh 		 */
417efa246c0Sriastradh #              define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
418efa246c0Sriastradh 		/* 0 - LRU
419efa246c0Sriastradh 		 * 1 - Stream
420efa246c0Sriastradh 		 * 2 - Bypass
421efa246c0Sriastradh 		 */
422efa246c0Sriastradh #              define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
423efa246c0Sriastradh #              define PACKET3_DMA_DATA_SRC_SEL(x)  ((x) << 29)
424efa246c0Sriastradh 		/* 0 - SRC_ADDR using SAS
425efa246c0Sriastradh 		 * 1 - GDS
426efa246c0Sriastradh 		 * 2 - DATA
427efa246c0Sriastradh 		 * 3 - SRC_ADDR using L2
428efa246c0Sriastradh 		 */
429efa246c0Sriastradh #              define PACKET3_DMA_DATA_CP_SYNC     (1 << 31)
430efa246c0Sriastradh /* COMMAND */
431efa246c0Sriastradh #              define PACKET3_DMA_DATA_DIS_WC      (1 << 21)
432efa246c0Sriastradh #              define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
433efa246c0Sriastradh 		/* 0 - none
434efa246c0Sriastradh 		 * 1 - 8 in 16
435efa246c0Sriastradh 		 * 2 - 8 in 32
436efa246c0Sriastradh 		 * 3 - 8 in 64
437efa246c0Sriastradh 		 */
438efa246c0Sriastradh #              define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
439efa246c0Sriastradh 		/* 0 - none
440efa246c0Sriastradh 		 * 1 - 8 in 16
441efa246c0Sriastradh 		 * 2 - 8 in 32
442efa246c0Sriastradh 		 * 3 - 8 in 64
443efa246c0Sriastradh 		 */
444efa246c0Sriastradh #              define PACKET3_DMA_DATA_CMD_SAS     (1 << 26)
445efa246c0Sriastradh 		/* 0 - memory
446efa246c0Sriastradh 		 * 1 - register
447efa246c0Sriastradh 		 */
448efa246c0Sriastradh #              define PACKET3_DMA_DATA_CMD_DAS     (1 << 27)
449efa246c0Sriastradh 		/* 0 - memory
450efa246c0Sriastradh 		 * 1 - register
451efa246c0Sriastradh 		 */
452efa246c0Sriastradh #              define PACKET3_DMA_DATA_CMD_SAIC    (1 << 28)
453efa246c0Sriastradh #              define PACKET3_DMA_DATA_CMD_DAIC    (1 << 29)
454efa246c0Sriastradh #              define PACKET3_DMA_DATA_CMD_RAW_WAIT  (1 << 30)
455efa246c0Sriastradh #define	PACKET3_AQUIRE_MEM				0x58
456efa246c0Sriastradh #define	PACKET3_REWIND					0x59
457efa246c0Sriastradh #define	PACKET3_LOAD_UCONFIG_REG			0x5E
458efa246c0Sriastradh #define	PACKET3_LOAD_SH_REG				0x5F
459efa246c0Sriastradh #define	PACKET3_LOAD_CONFIG_REG				0x60
460efa246c0Sriastradh #define	PACKET3_LOAD_CONTEXT_REG			0x61
461efa246c0Sriastradh #define	PACKET3_SET_CONFIG_REG				0x68
462efa246c0Sriastradh #define		PACKET3_SET_CONFIG_REG_START			0x00002000
463efa246c0Sriastradh #define		PACKET3_SET_CONFIG_REG_END			0x00002c00
464efa246c0Sriastradh #define	PACKET3_SET_CONTEXT_REG				0x69
465efa246c0Sriastradh #define		PACKET3_SET_CONTEXT_REG_START			0x0000a000
466efa246c0Sriastradh #define		PACKET3_SET_CONTEXT_REG_END			0x0000a400
467efa246c0Sriastradh #define	PACKET3_SET_CONTEXT_REG_INDIRECT		0x73
468efa246c0Sriastradh #define	PACKET3_SET_SH_REG				0x76
469efa246c0Sriastradh #define		PACKET3_SET_SH_REG_START			0x00002c00
470efa246c0Sriastradh #define		PACKET3_SET_SH_REG_END				0x00003000
471efa246c0Sriastradh #define	PACKET3_SET_SH_REG_OFFSET			0x77
472efa246c0Sriastradh #define	PACKET3_SET_QUEUE_REG				0x78
473efa246c0Sriastradh #define	PACKET3_SET_UCONFIG_REG				0x79
474efa246c0Sriastradh #define		PACKET3_SET_UCONFIG_REG_START			0x0000c000
475efa246c0Sriastradh #define		PACKET3_SET_UCONFIG_REG_END			0x0000c400
476efa246c0Sriastradh #define	PACKET3_SCRATCH_RAM_WRITE			0x7D
477efa246c0Sriastradh #define	PACKET3_SCRATCH_RAM_READ			0x7E
478efa246c0Sriastradh #define	PACKET3_LOAD_CONST_RAM				0x80
479efa246c0Sriastradh #define	PACKET3_WRITE_CONST_RAM				0x81
480efa246c0Sriastradh #define	PACKET3_DUMP_CONST_RAM				0x83
481efa246c0Sriastradh #define	PACKET3_INCREMENT_CE_COUNTER			0x84
482efa246c0Sriastradh #define	PACKET3_INCREMENT_DE_COUNTER			0x85
483efa246c0Sriastradh #define	PACKET3_WAIT_ON_CE_COUNTER			0x86
484efa246c0Sriastradh #define	PACKET3_WAIT_ON_DE_COUNTER_DIFF			0x88
485efa246c0Sriastradh #define	PACKET3_SWITCH_BUFFER				0x8B
486efa246c0Sriastradh 
487efa246c0Sriastradh /* SDMA - first instance at 0xd000, second at 0xd800 */
488efa246c0Sriastradh #define SDMA0_REGISTER_OFFSET                             0x0 /* not a register */
489efa246c0Sriastradh #define SDMA1_REGISTER_OFFSET                             0x200 /* not a register */
490efa246c0Sriastradh #define SDMA_MAX_INSTANCE 2
491efa246c0Sriastradh 
492efa246c0Sriastradh #define SDMA_PACKET(op, sub_op, e)	((((e) & 0xFFFF) << 16) |	\
493efa246c0Sriastradh 					 (((sub_op) & 0xFF) << 8) |	\
494efa246c0Sriastradh 					 (((op) & 0xFF) << 0))
495efa246c0Sriastradh /* sDMA opcodes */
496efa246c0Sriastradh #define	SDMA_OPCODE_NOP					  0
497efa246c0Sriastradh #	define SDMA_NOP_COUNT(x)			  (((x) & 0x3FFF) << 16)
498efa246c0Sriastradh #define	SDMA_OPCODE_COPY				  1
499efa246c0Sriastradh #       define SDMA_COPY_SUB_OPCODE_LINEAR                0
500efa246c0Sriastradh #       define SDMA_COPY_SUB_OPCODE_TILED                 1
501efa246c0Sriastradh #       define SDMA_COPY_SUB_OPCODE_SOA                   3
502efa246c0Sriastradh #       define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW     4
503efa246c0Sriastradh #       define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW      5
504efa246c0Sriastradh #       define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW        6
505efa246c0Sriastradh #define	SDMA_OPCODE_WRITE				  2
506efa246c0Sriastradh #       define SDMA_WRITE_SUB_OPCODE_LINEAR               0
507*41ec0267Sriastradh #       define SDMA_WRITE_SUB_OPCODE_TILED                1
508efa246c0Sriastradh #define	SDMA_OPCODE_INDIRECT_BUFFER			  4
509efa246c0Sriastradh #define	SDMA_OPCODE_FENCE				  5
510efa246c0Sriastradh #define	SDMA_OPCODE_TRAP				  6
511efa246c0Sriastradh #define	SDMA_OPCODE_SEMAPHORE				  7
512efa246c0Sriastradh #       define SDMA_SEMAPHORE_EXTRA_O                     (1 << 13)
513efa246c0Sriastradh 		/* 0 - increment
514efa246c0Sriastradh 		 * 1 - write 1
515efa246c0Sriastradh 		 */
516efa246c0Sriastradh #       define SDMA_SEMAPHORE_EXTRA_S                     (1 << 14)
517efa246c0Sriastradh 		/* 0 - wait
518efa246c0Sriastradh 		 * 1 - signal
519efa246c0Sriastradh 		 */
520efa246c0Sriastradh #       define SDMA_SEMAPHORE_EXTRA_M                     (1 << 15)
521efa246c0Sriastradh 		/* mailbox */
522efa246c0Sriastradh #define	SDMA_OPCODE_POLL_REG_MEM			  8
523efa246c0Sriastradh #       define SDMA_POLL_REG_MEM_EXTRA_OP(x)              ((x) << 10)
524efa246c0Sriastradh 		/* 0 - wait_reg_mem
525efa246c0Sriastradh 		 * 1 - wr_wait_wr_reg
526efa246c0Sriastradh 		 */
527efa246c0Sriastradh #       define SDMA_POLL_REG_MEM_EXTRA_FUNC(x)            ((x) << 12)
528efa246c0Sriastradh 		/* 0 - always
529efa246c0Sriastradh 		 * 1 - <
530efa246c0Sriastradh 		 * 2 - <=
531efa246c0Sriastradh 		 * 3 - ==
532efa246c0Sriastradh 		 * 4 - !=
533efa246c0Sriastradh 		 * 5 - >=
534efa246c0Sriastradh 		 * 6 - >
535efa246c0Sriastradh 		 */
536efa246c0Sriastradh #       define SDMA_POLL_REG_MEM_EXTRA_M                  (1 << 15)
537efa246c0Sriastradh 		/* 0 = register
538efa246c0Sriastradh 		 * 1 = memory
539efa246c0Sriastradh 		 */
540efa246c0Sriastradh #define	SDMA_OPCODE_COND_EXEC				  9
541efa246c0Sriastradh #define	SDMA_OPCODE_CONSTANT_FILL			  11
542efa246c0Sriastradh #       define SDMA_CONSTANT_FILL_EXTRA_SIZE(x)           ((x) << 14)
543efa246c0Sriastradh 		/* 0 = byte fill
544efa246c0Sriastradh 		 * 2 = DW fill
545efa246c0Sriastradh 		 */
546efa246c0Sriastradh #define	SDMA_OPCODE_GENERATE_PTE_PDE			  12
547efa246c0Sriastradh #define	SDMA_OPCODE_TIMESTAMP				  13
548efa246c0Sriastradh #       define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL        0
549efa246c0Sriastradh #       define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL        1
550efa246c0Sriastradh #       define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL       2
551efa246c0Sriastradh #define	SDMA_OPCODE_SRBM_WRITE				  14
552efa246c0Sriastradh #       define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x)       ((x) << 12)
553efa246c0Sriastradh 		/* byte mask */
554efa246c0Sriastradh 
555efa246c0Sriastradh #define VCE_CMD_NO_OP		0x00000000
556efa246c0Sriastradh #define VCE_CMD_END		0x00000001
557efa246c0Sriastradh #define VCE_CMD_IB		0x00000002
558efa246c0Sriastradh #define VCE_CMD_FENCE		0x00000003
559efa246c0Sriastradh #define VCE_CMD_TRAP		0x00000004
560efa246c0Sriastradh #define VCE_CMD_IB_AUTO		0x00000005
561efa246c0Sriastradh #define VCE_CMD_SEMAPHORE	0x00000006
562efa246c0Sriastradh 
563efa246c0Sriastradh /* if PTR32, these are the bases for scratch and lds */
564efa246c0Sriastradh #define	PRIVATE_BASE(x)	((x) << 0) /* scratch */
565efa246c0Sriastradh #define	SHARED_BASE(x)	((x) << 16) /* LDS */
566efa246c0Sriastradh 
567*41ec0267Sriastradh #define KFD_CIK_SDMA_QUEUE_OFFSET (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL)
568efa246c0Sriastradh 
569efa246c0Sriastradh /* valid for both DEFAULT_MTYPE and APE1_MTYPE */
570efa246c0Sriastradh enum {
571efa246c0Sriastradh 	MTYPE_CACHED = 0,
572efa246c0Sriastradh 	MTYPE_NONCACHED = 3
573efa246c0Sriastradh };
574efa246c0Sriastradh 
575*41ec0267Sriastradh /* mmPA_SC_RASTER_CONFIG mask */
576*41ec0267Sriastradh #define RB_MAP_PKR0(x)				((x) << 0)
577*41ec0267Sriastradh #define RB_MAP_PKR0_MASK			(0x3 << 0)
578*41ec0267Sriastradh #define RB_MAP_PKR1(x)				((x) << 2)
579*41ec0267Sriastradh #define RB_MAP_PKR1_MASK			(0x3 << 2)
580*41ec0267Sriastradh #define RB_XSEL2(x)				((x) << 4)
581*41ec0267Sriastradh #define RB_XSEL2_MASK				(0x3 << 4)
582*41ec0267Sriastradh #define RB_XSEL					(1 << 6)
583*41ec0267Sriastradh #define RB_YSEL					(1 << 7)
584*41ec0267Sriastradh #define PKR_MAP(x)				((x) << 8)
585*41ec0267Sriastradh #define PKR_MAP_MASK				(0x3 << 8)
586*41ec0267Sriastradh #define PKR_XSEL(x)				((x) << 10)
587*41ec0267Sriastradh #define PKR_XSEL_MASK				(0x3 << 10)
588*41ec0267Sriastradh #define PKR_YSEL(x)				((x) << 12)
589*41ec0267Sriastradh #define PKR_YSEL_MASK				(0x3 << 12)
590*41ec0267Sriastradh #define SC_MAP(x)				((x) << 16)
591*41ec0267Sriastradh #define SC_MAP_MASK				(0x3 << 16)
592*41ec0267Sriastradh #define SC_XSEL(x)				((x) << 18)
593*41ec0267Sriastradh #define SC_XSEL_MASK				(0x3 << 18)
594*41ec0267Sriastradh #define SC_YSEL(x)				((x) << 20)
595*41ec0267Sriastradh #define SC_YSEL_MASK				(0x3 << 20)
596*41ec0267Sriastradh #define SE_MAP(x)				((x) << 24)
597*41ec0267Sriastradh #define SE_MAP_MASK				(0x3 << 24)
598*41ec0267Sriastradh #define SE_XSEL(x)				((x) << 26)
599*41ec0267Sriastradh #define SE_XSEL_MASK				(0x3 << 26)
600*41ec0267Sriastradh #define SE_YSEL(x)				((x) << 28)
601*41ec0267Sriastradh #define SE_YSEL_MASK				(0x3 << 28)
602*41ec0267Sriastradh 
603*41ec0267Sriastradh /* mmPA_SC_RASTER_CONFIG_1 mask */
604*41ec0267Sriastradh #define SE_PAIR_MAP(x)				((x) << 0)
605*41ec0267Sriastradh #define SE_PAIR_MAP_MASK			(0x3 << 0)
606*41ec0267Sriastradh #define SE_PAIR_XSEL(x)				((x) << 2)
607*41ec0267Sriastradh #define SE_PAIR_XSEL_MASK			(0x3 << 2)
608*41ec0267Sriastradh #define SE_PAIR_YSEL(x)				((x) << 4)
609*41ec0267Sriastradh #define SE_PAIR_YSEL_MASK			(0x3 << 4)
610*41ec0267Sriastradh 
611efa246c0Sriastradh #endif
612