1*2614b970Sriastradh /* $NetBSD: amdgpu_ttm.c,v 1.12 2022/07/29 12:43:15 riastradh Exp $ */
2efa246c0Sriastradh
3efa246c0Sriastradh /*
4efa246c0Sriastradh * Copyright 2009 Jerome Glisse.
5efa246c0Sriastradh * All Rights Reserved.
6efa246c0Sriastradh *
7efa246c0Sriastradh * Permission is hereby granted, free of charge, to any person obtaining a
8efa246c0Sriastradh * copy of this software and associated documentation files (the
9efa246c0Sriastradh * "Software"), to deal in the Software without restriction, including
10efa246c0Sriastradh * without limitation the rights to use, copy, modify, merge, publish,
11efa246c0Sriastradh * distribute, sub license, and/or sell copies of the Software, and to
12efa246c0Sriastradh * permit persons to whom the Software is furnished to do so, subject to
13efa246c0Sriastradh * the following conditions:
14efa246c0Sriastradh *
15efa246c0Sriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16efa246c0Sriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17efa246c0Sriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18efa246c0Sriastradh * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
19efa246c0Sriastradh * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
20efa246c0Sriastradh * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
21efa246c0Sriastradh * USE OR OTHER DEALINGS IN THE SOFTWARE.
22efa246c0Sriastradh *
23efa246c0Sriastradh * The above copyright notice and this permission notice (including the
24efa246c0Sriastradh * next paragraph) shall be included in all copies or substantial portions
25efa246c0Sriastradh * of the Software.
26efa246c0Sriastradh *
27efa246c0Sriastradh */
28efa246c0Sriastradh /*
29efa246c0Sriastradh * Authors:
30efa246c0Sriastradh * Jerome Glisse <glisse@freedesktop.org>
31efa246c0Sriastradh * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
32efa246c0Sriastradh * Dave Airlie
33efa246c0Sriastradh */
34efa246c0Sriastradh
3541ec0267Sriastradh #include <sys/cdefs.h>
36*2614b970Sriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_ttm.c,v 1.12 2022/07/29 12:43:15 riastradh Exp $");
3741ec0267Sriastradh
3841ec0267Sriastradh #include <linux/dma-mapping.h>
3941ec0267Sriastradh #include <linux/iommu.h>
4041ec0267Sriastradh #include <linux/hmm.h>
4141ec0267Sriastradh #include <linux/pagemap.h>
4241ec0267Sriastradh #include <linux/sched/task.h>
4341ec0267Sriastradh #include <linux/sched/mm.h>
44efa246c0Sriastradh #include <linux/seq_file.h>
45efa246c0Sriastradh #include <linux/slab.h>
46efa246c0Sriastradh #include <linux/swap.h>
4741ec0267Sriastradh #include <linux/swiotlb.h>
4841ec0267Sriastradh #include <linux/dma-buf.h>
4941ec0267Sriastradh #include <linux/sizes.h>
5041ec0267Sriastradh
5141ec0267Sriastradh #include <drm/ttm/ttm_bo_api.h>
5241ec0267Sriastradh #include <drm/ttm/ttm_bo_driver.h>
5341ec0267Sriastradh #include <drm/ttm/ttm_placement.h>
5441ec0267Sriastradh #include <drm/ttm/ttm_module.h>
5541ec0267Sriastradh #include <drm/ttm/ttm_page_alloc.h>
5641ec0267Sriastradh
5741ec0267Sriastradh #include <drm/drm_debugfs.h>
5841ec0267Sriastradh #include <drm/amdgpu_drm.h>
5941ec0267Sriastradh
60efa246c0Sriastradh #include "amdgpu.h"
6141ec0267Sriastradh #include "amdgpu_object.h"
6241ec0267Sriastradh #include "amdgpu_trace.h"
6341ec0267Sriastradh #include "amdgpu_amdkfd.h"
6441ec0267Sriastradh #include "amdgpu_sdma.h"
6541ec0267Sriastradh #include "amdgpu_ras.h"
66efa246c0Sriastradh #include "bif/bif_4_1_d.h"
67efa246c0Sriastradh
682b73d18aSriastradh #include <linux/nbsd-namespace.h>
692b73d18aSriastradh
7041ec0267Sriastradh static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
7141ec0267Sriastradh struct ttm_mem_reg *mem, unsigned num_pages,
7241ec0267Sriastradh uint64_t offset, unsigned window,
7341ec0267Sriastradh struct amdgpu_ring *ring,
7441ec0267Sriastradh uint64_t *addr);
75efa246c0Sriastradh
76efa246c0Sriastradh static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
77efa246c0Sriastradh static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
78efa246c0Sriastradh
amdgpu_invalidate_caches(struct ttm_bo_device * bdev,uint32_t flags)79efa246c0Sriastradh static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
80efa246c0Sriastradh {
81efa246c0Sriastradh return 0;
82efa246c0Sriastradh }
83efa246c0Sriastradh
8441ec0267Sriastradh /**
8541ec0267Sriastradh * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
8641ec0267Sriastradh * memory request.
8741ec0267Sriastradh *
8841ec0267Sriastradh * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
8941ec0267Sriastradh * @type: The type of memory requested
9041ec0267Sriastradh * @man: The memory type manager for each domain
9141ec0267Sriastradh *
9241ec0267Sriastradh * This is called by ttm_bo_init_mm() when a buffer object is being
9341ec0267Sriastradh * initialized.
9441ec0267Sriastradh */
amdgpu_init_mem_type(struct ttm_bo_device * bdev,uint32_t type,struct ttm_mem_type_manager * man)95efa246c0Sriastradh static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
96efa246c0Sriastradh struct ttm_mem_type_manager *man)
97efa246c0Sriastradh {
98efa246c0Sriastradh struct amdgpu_device *adev;
99efa246c0Sriastradh
10041ec0267Sriastradh adev = amdgpu_ttm_adev(bdev);
101efa246c0Sriastradh
102efa246c0Sriastradh switch (type) {
103efa246c0Sriastradh case TTM_PL_SYSTEM:
104efa246c0Sriastradh /* System memory */
105efa246c0Sriastradh man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
106efa246c0Sriastradh man->available_caching = TTM_PL_MASK_CACHING;
107efa246c0Sriastradh man->default_caching = TTM_PL_FLAG_CACHED;
108efa246c0Sriastradh break;
109efa246c0Sriastradh case TTM_PL_TT:
11041ec0267Sriastradh /* GTT memory */
11141ec0267Sriastradh man->func = &amdgpu_gtt_mgr_func;
11241ec0267Sriastradh man->gpu_offset = adev->gmc.gart_start;
113efa246c0Sriastradh man->available_caching = TTM_PL_MASK_CACHING;
114efa246c0Sriastradh man->default_caching = TTM_PL_FLAG_CACHED;
115efa246c0Sriastradh man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
116efa246c0Sriastradh break;
117efa246c0Sriastradh case TTM_PL_VRAM:
118efa246c0Sriastradh /* "On-card" video ram */
11941ec0267Sriastradh man->func = &amdgpu_vram_mgr_func;
12041ec0267Sriastradh man->gpu_offset = adev->gmc.vram_start;
121efa246c0Sriastradh man->flags = TTM_MEMTYPE_FLAG_FIXED |
122efa246c0Sriastradh TTM_MEMTYPE_FLAG_MAPPABLE;
123efa246c0Sriastradh man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
124efa246c0Sriastradh man->default_caching = TTM_PL_FLAG_WC;
125efa246c0Sriastradh break;
126efa246c0Sriastradh case AMDGPU_PL_GDS:
127efa246c0Sriastradh case AMDGPU_PL_GWS:
128efa246c0Sriastradh case AMDGPU_PL_OA:
129efa246c0Sriastradh /* On-chip GDS memory*/
130efa246c0Sriastradh man->func = &ttm_bo_manager_func;
131efa246c0Sriastradh man->gpu_offset = 0;
132efa246c0Sriastradh man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
133efa246c0Sriastradh man->available_caching = TTM_PL_FLAG_UNCACHED;
134efa246c0Sriastradh man->default_caching = TTM_PL_FLAG_UNCACHED;
135efa246c0Sriastradh break;
136efa246c0Sriastradh default:
137efa246c0Sriastradh DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
138efa246c0Sriastradh return -EINVAL;
139efa246c0Sriastradh }
140efa246c0Sriastradh return 0;
141efa246c0Sriastradh }
142efa246c0Sriastradh
14341ec0267Sriastradh /**
14441ec0267Sriastradh * amdgpu_evict_flags - Compute placement flags
14541ec0267Sriastradh *
14641ec0267Sriastradh * @bo: The buffer object to evict
14741ec0267Sriastradh * @placement: Possible destination(s) for evicted BO
14841ec0267Sriastradh *
14941ec0267Sriastradh * Fill in placement data when ttm_bo_evict() is called
15041ec0267Sriastradh */
amdgpu_evict_flags(struct ttm_buffer_object * bo,struct ttm_placement * placement)151efa246c0Sriastradh static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
152efa246c0Sriastradh struct ttm_placement *placement)
153efa246c0Sriastradh {
15441ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
15541ec0267Sriastradh struct amdgpu_bo *abo;
15641ec0267Sriastradh static const struct ttm_place placements = {
157efa246c0Sriastradh .fpfn = 0,
158efa246c0Sriastradh .lpfn = 0,
159efa246c0Sriastradh .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
160efa246c0Sriastradh };
161efa246c0Sriastradh
16241ec0267Sriastradh /* Don't handle scatter gather BOs */
16341ec0267Sriastradh if (bo->type == ttm_bo_type_sg) {
16441ec0267Sriastradh placement->num_placement = 0;
16541ec0267Sriastradh placement->num_busy_placement = 0;
16641ec0267Sriastradh return;
16741ec0267Sriastradh }
16841ec0267Sriastradh
16941ec0267Sriastradh /* Object isn't an AMDGPU object so ignore */
17041ec0267Sriastradh if (!amdgpu_bo_is_amdgpu_bo(bo)) {
171efa246c0Sriastradh placement->placement = &placements;
172efa246c0Sriastradh placement->busy_placement = &placements;
173efa246c0Sriastradh placement->num_placement = 1;
174efa246c0Sriastradh placement->num_busy_placement = 1;
175efa246c0Sriastradh return;
176efa246c0Sriastradh }
17741ec0267Sriastradh
17841ec0267Sriastradh abo = ttm_to_amdgpu_bo(bo);
179efa246c0Sriastradh switch (bo->mem.mem_type) {
18041ec0267Sriastradh case AMDGPU_PL_GDS:
18141ec0267Sriastradh case AMDGPU_PL_GWS:
18241ec0267Sriastradh case AMDGPU_PL_OA:
18341ec0267Sriastradh placement->num_placement = 0;
18441ec0267Sriastradh placement->num_busy_placement = 0;
18541ec0267Sriastradh return;
18641ec0267Sriastradh
187efa246c0Sriastradh case TTM_PL_VRAM:
18841ec0267Sriastradh if (!adev->mman.buffer_funcs_enabled) {
18941ec0267Sriastradh /* Move to system memory */
19041ec0267Sriastradh amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
19141ec0267Sriastradh } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
19241ec0267Sriastradh !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
19341ec0267Sriastradh amdgpu_bo_in_cpu_visible_vram(abo)) {
19441ec0267Sriastradh
19541ec0267Sriastradh /* Try evicting to the CPU inaccessible part of VRAM
19641ec0267Sriastradh * first, but only set GTT as busy placement, so this
19741ec0267Sriastradh * BO will be evicted to GTT rather than causing other
19841ec0267Sriastradh * BOs to be evicted from VRAM
19941ec0267Sriastradh */
20041ec0267Sriastradh amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
20141ec0267Sriastradh AMDGPU_GEM_DOMAIN_GTT);
20241ec0267Sriastradh abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
20341ec0267Sriastradh abo->placements[0].lpfn = 0;
20441ec0267Sriastradh abo->placement.busy_placement = &abo->placements[1];
20541ec0267Sriastradh abo->placement.num_busy_placement = 1;
20641ec0267Sriastradh } else {
20741ec0267Sriastradh /* Move to GTT memory */
20841ec0267Sriastradh amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
20941ec0267Sriastradh }
210efa246c0Sriastradh break;
211efa246c0Sriastradh case TTM_PL_TT:
212efa246c0Sriastradh default:
21341ec0267Sriastradh amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
21441ec0267Sriastradh break;
215efa246c0Sriastradh }
21641ec0267Sriastradh *placement = abo->placement;
217efa246c0Sriastradh }
218efa246c0Sriastradh
21941ec0267Sriastradh /**
22041ec0267Sriastradh * amdgpu_verify_access - Verify access for a mmap call
22141ec0267Sriastradh *
22241ec0267Sriastradh * @bo: The buffer object to map
22341ec0267Sriastradh * @filp: The file pointer from the process performing the mmap
22441ec0267Sriastradh *
22541ec0267Sriastradh * This is called by ttm_bo_mmap() to verify whether a process
22641ec0267Sriastradh * has the right to mmap a BO to their process space.
22741ec0267Sriastradh */
amdgpu_verify_access(struct ttm_buffer_object * bo,struct file * filp)228efa246c0Sriastradh static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
229efa246c0Sriastradh {
23041ec0267Sriastradh struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
231efa246c0Sriastradh
23241ec0267Sriastradh /*
23341ec0267Sriastradh * Don't verify access for KFD BOs. They don't have a GEM
23441ec0267Sriastradh * object associated with them.
23541ec0267Sriastradh */
23641ec0267Sriastradh if (abo->kfd_bo)
23741ec0267Sriastradh return 0;
23841ec0267Sriastradh
23941ec0267Sriastradh if (amdgpu_ttm_tt_get_usermm(bo->ttm))
24041ec0267Sriastradh return -EPERM;
2412b73d18aSriastradh #ifdef __NetBSD__
2422b73d18aSriastradh return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
2432b73d18aSriastradh filp->f_data);
2442b73d18aSriastradh #else
24541ec0267Sriastradh return drm_vma_node_verify_access(&abo->tbo.base.vma_node,
24641ec0267Sriastradh filp->private_data);
2472b73d18aSriastradh #endif
248efa246c0Sriastradh }
249efa246c0Sriastradh
25041ec0267Sriastradh /**
25141ec0267Sriastradh * amdgpu_move_null - Register memory for a buffer object
25241ec0267Sriastradh *
25341ec0267Sriastradh * @bo: The bo to assign the memory to
25441ec0267Sriastradh * @new_mem: The memory to be assigned.
25541ec0267Sriastradh *
25641ec0267Sriastradh * Assign the memory from new_mem to the memory of the buffer object bo.
25741ec0267Sriastradh */
amdgpu_move_null(struct ttm_buffer_object * bo,struct ttm_mem_reg * new_mem)258efa246c0Sriastradh static void amdgpu_move_null(struct ttm_buffer_object *bo,
259efa246c0Sriastradh struct ttm_mem_reg *new_mem)
260efa246c0Sriastradh {
261efa246c0Sriastradh struct ttm_mem_reg *old_mem = &bo->mem;
262efa246c0Sriastradh
263efa246c0Sriastradh BUG_ON(old_mem->mm_node != NULL);
264efa246c0Sriastradh *old_mem = *new_mem;
265efa246c0Sriastradh new_mem->mm_node = NULL;
266efa246c0Sriastradh }
267efa246c0Sriastradh
26841ec0267Sriastradh /**
26941ec0267Sriastradh * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
27041ec0267Sriastradh *
27141ec0267Sriastradh * @bo: The bo to assign the memory to.
27241ec0267Sriastradh * @mm_node: Memory manager node for drm allocator.
27341ec0267Sriastradh * @mem: The region where the bo resides.
27441ec0267Sriastradh *
27541ec0267Sriastradh */
amdgpu_mm_node_addr(struct ttm_buffer_object * bo,struct drm_mm_node * mm_node,struct ttm_mem_reg * mem)27641ec0267Sriastradh static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
27741ec0267Sriastradh struct drm_mm_node *mm_node,
27841ec0267Sriastradh struct ttm_mem_reg *mem)
27941ec0267Sriastradh {
28041ec0267Sriastradh uint64_t addr = 0;
28141ec0267Sriastradh
28241ec0267Sriastradh if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
28341ec0267Sriastradh addr = mm_node->start << PAGE_SHIFT;
28441ec0267Sriastradh addr += bo->bdev->man[mem->mem_type].gpu_offset;
28541ec0267Sriastradh }
28641ec0267Sriastradh return addr;
28741ec0267Sriastradh }
28841ec0267Sriastradh
28941ec0267Sriastradh /**
29041ec0267Sriastradh * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
29141ec0267Sriastradh * @offset. It also modifies the offset to be within the drm_mm_node returned
29241ec0267Sriastradh *
29341ec0267Sriastradh * @mem: The region where the bo resides.
29441ec0267Sriastradh * @offset: The offset that drm_mm_node is used for finding.
29541ec0267Sriastradh *
29641ec0267Sriastradh */
amdgpu_find_mm_node(struct ttm_mem_reg * mem,unsigned long * offset)29741ec0267Sriastradh static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
29841ec0267Sriastradh unsigned long *offset)
29941ec0267Sriastradh {
30041ec0267Sriastradh struct drm_mm_node *mm_node = mem->mm_node;
30141ec0267Sriastradh
30241ec0267Sriastradh while (*offset >= (mm_node->size << PAGE_SHIFT)) {
30341ec0267Sriastradh *offset -= (mm_node->size << PAGE_SHIFT);
30441ec0267Sriastradh ++mm_node;
30541ec0267Sriastradh }
30641ec0267Sriastradh return mm_node;
30741ec0267Sriastradh }
30841ec0267Sriastradh
30941ec0267Sriastradh /**
31041ec0267Sriastradh * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
31141ec0267Sriastradh *
31241ec0267Sriastradh * The function copies @size bytes from {src->mem + src->offset} to
31341ec0267Sriastradh * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
31441ec0267Sriastradh * move and different for a BO to BO copy.
31541ec0267Sriastradh *
31641ec0267Sriastradh * @f: Returns the last fence if multiple jobs are submitted.
31741ec0267Sriastradh */
amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device * adev,struct amdgpu_copy_mem * src,struct amdgpu_copy_mem * dst,uint64_t size,struct dma_resv * resv,struct dma_fence ** f)31841ec0267Sriastradh int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
31941ec0267Sriastradh struct amdgpu_copy_mem *src,
32041ec0267Sriastradh struct amdgpu_copy_mem *dst,
32141ec0267Sriastradh uint64_t size,
32241ec0267Sriastradh struct dma_resv *resv,
32341ec0267Sriastradh struct dma_fence **f)
32441ec0267Sriastradh {
32541ec0267Sriastradh struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
32641ec0267Sriastradh struct drm_mm_node *src_mm, *dst_mm;
32741ec0267Sriastradh uint64_t src_node_start, dst_node_start, src_node_size,
32841ec0267Sriastradh dst_node_size, src_page_offset, dst_page_offset;
32941ec0267Sriastradh struct dma_fence *fence = NULL;
33041ec0267Sriastradh int r = 0;
33141ec0267Sriastradh const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
33241ec0267Sriastradh AMDGPU_GPU_PAGE_SIZE);
33341ec0267Sriastradh
33441ec0267Sriastradh if (!adev->mman.buffer_funcs_enabled) {
33541ec0267Sriastradh DRM_ERROR("Trying to move memory with ring turned off.\n");
33641ec0267Sriastradh return -EINVAL;
33741ec0267Sriastradh }
33841ec0267Sriastradh
33941ec0267Sriastradh src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
34041ec0267Sriastradh src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
34141ec0267Sriastradh src->offset;
34241ec0267Sriastradh src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
34341ec0267Sriastradh src_page_offset = src_node_start & (PAGE_SIZE - 1);
34441ec0267Sriastradh
34541ec0267Sriastradh dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
34641ec0267Sriastradh dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
34741ec0267Sriastradh dst->offset;
34841ec0267Sriastradh dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
34941ec0267Sriastradh dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
35041ec0267Sriastradh
35141ec0267Sriastradh mutex_lock(&adev->mman.gtt_window_lock);
35241ec0267Sriastradh
35341ec0267Sriastradh while (size) {
35441ec0267Sriastradh unsigned long cur_size;
35541ec0267Sriastradh uint64_t from = src_node_start, to = dst_node_start;
35641ec0267Sriastradh struct dma_fence *next;
35741ec0267Sriastradh
35841ec0267Sriastradh /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
35941ec0267Sriastradh * begins at an offset, then adjust the size accordingly
36041ec0267Sriastradh */
36141ec0267Sriastradh cur_size = min3(min(src_node_size, dst_node_size), size,
36241ec0267Sriastradh GTT_MAX_BYTES);
36341ec0267Sriastradh if (cur_size + src_page_offset > GTT_MAX_BYTES ||
36441ec0267Sriastradh cur_size + dst_page_offset > GTT_MAX_BYTES)
36541ec0267Sriastradh cur_size -= max(src_page_offset, dst_page_offset);
36641ec0267Sriastradh
36741ec0267Sriastradh /* Map only what needs to be accessed. Map src to window 0 and
36841ec0267Sriastradh * dst to window 1
36941ec0267Sriastradh */
37041ec0267Sriastradh if (src->mem->start == AMDGPU_BO_INVALID_OFFSET) {
37141ec0267Sriastradh r = amdgpu_map_buffer(src->bo, src->mem,
37241ec0267Sriastradh PFN_UP(cur_size + src_page_offset),
37341ec0267Sriastradh src_node_start, 0, ring,
37441ec0267Sriastradh &from);
37541ec0267Sriastradh if (r)
37641ec0267Sriastradh goto error;
37741ec0267Sriastradh /* Adjust the offset because amdgpu_map_buffer returns
37841ec0267Sriastradh * start of mapped page
37941ec0267Sriastradh */
38041ec0267Sriastradh from += src_page_offset;
38141ec0267Sriastradh }
38241ec0267Sriastradh
38341ec0267Sriastradh if (dst->mem->start == AMDGPU_BO_INVALID_OFFSET) {
38441ec0267Sriastradh r = amdgpu_map_buffer(dst->bo, dst->mem,
38541ec0267Sriastradh PFN_UP(cur_size + dst_page_offset),
38641ec0267Sriastradh dst_node_start, 1, ring,
38741ec0267Sriastradh &to);
38841ec0267Sriastradh if (r)
38941ec0267Sriastradh goto error;
39041ec0267Sriastradh to += dst_page_offset;
39141ec0267Sriastradh }
39241ec0267Sriastradh
39341ec0267Sriastradh r = amdgpu_copy_buffer(ring, from, to, cur_size,
39441ec0267Sriastradh resv, &next, false, true);
39541ec0267Sriastradh if (r)
39641ec0267Sriastradh goto error;
39741ec0267Sriastradh
39841ec0267Sriastradh dma_fence_put(fence);
39941ec0267Sriastradh fence = next;
40041ec0267Sriastradh
40141ec0267Sriastradh size -= cur_size;
40241ec0267Sriastradh if (!size)
40341ec0267Sriastradh break;
40441ec0267Sriastradh
40541ec0267Sriastradh src_node_size -= cur_size;
40641ec0267Sriastradh if (!src_node_size) {
40741ec0267Sriastradh src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
40841ec0267Sriastradh src->mem);
40941ec0267Sriastradh src_node_size = (src_mm->size << PAGE_SHIFT);
41041ec0267Sriastradh src_page_offset = 0;
41141ec0267Sriastradh } else {
41241ec0267Sriastradh src_node_start += cur_size;
41341ec0267Sriastradh src_page_offset = src_node_start & (PAGE_SIZE - 1);
41441ec0267Sriastradh }
41541ec0267Sriastradh dst_node_size -= cur_size;
41641ec0267Sriastradh if (!dst_node_size) {
41741ec0267Sriastradh dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
41841ec0267Sriastradh dst->mem);
41941ec0267Sriastradh dst_node_size = (dst_mm->size << PAGE_SHIFT);
42041ec0267Sriastradh dst_page_offset = 0;
42141ec0267Sriastradh } else {
42241ec0267Sriastradh dst_node_start += cur_size;
42341ec0267Sriastradh dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
42441ec0267Sriastradh }
42541ec0267Sriastradh }
42641ec0267Sriastradh error:
42741ec0267Sriastradh mutex_unlock(&adev->mman.gtt_window_lock);
42841ec0267Sriastradh if (f)
42941ec0267Sriastradh *f = dma_fence_get(fence);
43041ec0267Sriastradh dma_fence_put(fence);
43141ec0267Sriastradh return r;
43241ec0267Sriastradh }
43341ec0267Sriastradh
43441ec0267Sriastradh /**
43541ec0267Sriastradh * amdgpu_move_blit - Copy an entire buffer to another buffer
43641ec0267Sriastradh *
43741ec0267Sriastradh * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
43841ec0267Sriastradh * help move buffers to and from VRAM.
43941ec0267Sriastradh */
amdgpu_move_blit(struct ttm_buffer_object * bo,bool evict,bool no_wait_gpu,struct ttm_mem_reg * new_mem,struct ttm_mem_reg * old_mem)440efa246c0Sriastradh static int amdgpu_move_blit(struct ttm_buffer_object *bo,
441efa246c0Sriastradh bool evict, bool no_wait_gpu,
442efa246c0Sriastradh struct ttm_mem_reg *new_mem,
443efa246c0Sriastradh struct ttm_mem_reg *old_mem)
444efa246c0Sriastradh {
44541ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
44641ec0267Sriastradh struct amdgpu_copy_mem src, dst;
44741ec0267Sriastradh struct dma_fence *fence = NULL;
448efa246c0Sriastradh int r;
449efa246c0Sriastradh
45041ec0267Sriastradh src.bo = bo;
45141ec0267Sriastradh dst.bo = bo;
45241ec0267Sriastradh src.mem = old_mem;
45341ec0267Sriastradh dst.mem = new_mem;
45441ec0267Sriastradh src.offset = 0;
45541ec0267Sriastradh dst.offset = 0;
456efa246c0Sriastradh
45741ec0267Sriastradh r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
45841ec0267Sriastradh new_mem->num_pages << PAGE_SHIFT,
45941ec0267Sriastradh bo->base.resv, &fence);
46041ec0267Sriastradh if (r)
46141ec0267Sriastradh goto error;
46241ec0267Sriastradh
46341ec0267Sriastradh /* clear the space being freed */
46441ec0267Sriastradh if (old_mem->mem_type == TTM_PL_VRAM &&
46541ec0267Sriastradh (ttm_to_amdgpu_bo(bo)->flags &
46641ec0267Sriastradh AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE)) {
46741ec0267Sriastradh struct dma_fence *wipe_fence = NULL;
46841ec0267Sriastradh
46941ec0267Sriastradh r = amdgpu_fill_buffer(ttm_to_amdgpu_bo(bo), AMDGPU_POISON,
47041ec0267Sriastradh NULL, &wipe_fence);
47141ec0267Sriastradh if (r) {
47241ec0267Sriastradh goto error;
47341ec0267Sriastradh } else if (wipe_fence) {
47441ec0267Sriastradh dma_fence_put(fence);
47541ec0267Sriastradh fence = wipe_fence;
476efa246c0Sriastradh }
477efa246c0Sriastradh }
478efa246c0Sriastradh
47941ec0267Sriastradh /* Always block for VM page tables before committing the new location */
48041ec0267Sriastradh if (bo->type == ttm_bo_type_kernel)
48141ec0267Sriastradh r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
48241ec0267Sriastradh else
48341ec0267Sriastradh r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
48441ec0267Sriastradh dma_fence_put(fence);
48541ec0267Sriastradh return r;
486efa246c0Sriastradh
48741ec0267Sriastradh error:
48841ec0267Sriastradh if (fence)
48941ec0267Sriastradh dma_fence_wait(fence, false);
49041ec0267Sriastradh dma_fence_put(fence);
491efa246c0Sriastradh return r;
492efa246c0Sriastradh }
493efa246c0Sriastradh
49441ec0267Sriastradh /**
49541ec0267Sriastradh * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
49641ec0267Sriastradh *
49741ec0267Sriastradh * Called by amdgpu_bo_move().
49841ec0267Sriastradh */
amdgpu_move_vram_ram(struct ttm_buffer_object * bo,bool evict,struct ttm_operation_ctx * ctx,struct ttm_mem_reg * new_mem)49941ec0267Sriastradh static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
50041ec0267Sriastradh struct ttm_operation_ctx *ctx,
501efa246c0Sriastradh struct ttm_mem_reg *new_mem)
502efa246c0Sriastradh {
503efa246c0Sriastradh struct ttm_mem_reg *old_mem = &bo->mem;
504efa246c0Sriastradh struct ttm_mem_reg tmp_mem;
505efa246c0Sriastradh struct ttm_place placements;
506efa246c0Sriastradh struct ttm_placement placement;
507efa246c0Sriastradh int r;
508efa246c0Sriastradh
50941ec0267Sriastradh /* create space/pages for new_mem in GTT space */
510efa246c0Sriastradh tmp_mem = *new_mem;
511efa246c0Sriastradh tmp_mem.mm_node = NULL;
512efa246c0Sriastradh placement.num_placement = 1;
513efa246c0Sriastradh placement.placement = &placements;
514efa246c0Sriastradh placement.num_busy_placement = 1;
515efa246c0Sriastradh placement.busy_placement = &placements;
516efa246c0Sriastradh placements.fpfn = 0;
517efa246c0Sriastradh placements.lpfn = 0;
518efa246c0Sriastradh placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
51941ec0267Sriastradh r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
520efa246c0Sriastradh if (unlikely(r)) {
52141ec0267Sriastradh pr_err("Failed to find GTT space for blit from VRAM\n");
522efa246c0Sriastradh return r;
523efa246c0Sriastradh }
524efa246c0Sriastradh
52541ec0267Sriastradh /* set caching flags */
526efa246c0Sriastradh r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
527efa246c0Sriastradh if (unlikely(r)) {
528efa246c0Sriastradh goto out_cleanup;
529efa246c0Sriastradh }
530efa246c0Sriastradh
53141ec0267Sriastradh /* Bind the memory to the GTT space */
53241ec0267Sriastradh r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
533efa246c0Sriastradh if (unlikely(r)) {
534efa246c0Sriastradh goto out_cleanup;
535efa246c0Sriastradh }
53641ec0267Sriastradh
53741ec0267Sriastradh /* blit VRAM to GTT */
53841ec0267Sriastradh r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
539efa246c0Sriastradh if (unlikely(r)) {
540efa246c0Sriastradh goto out_cleanup;
541efa246c0Sriastradh }
54241ec0267Sriastradh
54341ec0267Sriastradh /* move BO (in tmp_mem) to new_mem */
54441ec0267Sriastradh r = ttm_bo_move_ttm(bo, ctx, new_mem);
545efa246c0Sriastradh out_cleanup:
546efa246c0Sriastradh ttm_bo_mem_put(bo, &tmp_mem);
547efa246c0Sriastradh return r;
548efa246c0Sriastradh }
549efa246c0Sriastradh
55041ec0267Sriastradh /**
55141ec0267Sriastradh * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
55241ec0267Sriastradh *
55341ec0267Sriastradh * Called by amdgpu_bo_move().
55441ec0267Sriastradh */
amdgpu_move_ram_vram(struct ttm_buffer_object * bo,bool evict,struct ttm_operation_ctx * ctx,struct ttm_mem_reg * new_mem)55541ec0267Sriastradh static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
55641ec0267Sriastradh struct ttm_operation_ctx *ctx,
557efa246c0Sriastradh struct ttm_mem_reg *new_mem)
558efa246c0Sriastradh {
559efa246c0Sriastradh struct ttm_mem_reg *old_mem = &bo->mem;
560efa246c0Sriastradh struct ttm_mem_reg tmp_mem;
561efa246c0Sriastradh struct ttm_placement placement;
562efa246c0Sriastradh struct ttm_place placements;
563efa246c0Sriastradh int r;
564efa246c0Sriastradh
56541ec0267Sriastradh /* make space in GTT for old_mem buffer */
566efa246c0Sriastradh tmp_mem = *new_mem;
567efa246c0Sriastradh tmp_mem.mm_node = NULL;
568efa246c0Sriastradh placement.num_placement = 1;
569efa246c0Sriastradh placement.placement = &placements;
570efa246c0Sriastradh placement.num_busy_placement = 1;
571efa246c0Sriastradh placement.busy_placement = &placements;
572efa246c0Sriastradh placements.fpfn = 0;
573efa246c0Sriastradh placements.lpfn = 0;
574efa246c0Sriastradh placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
57541ec0267Sriastradh r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
576efa246c0Sriastradh if (unlikely(r)) {
57741ec0267Sriastradh pr_err("Failed to find GTT space for blit to VRAM\n");
578efa246c0Sriastradh return r;
579efa246c0Sriastradh }
58041ec0267Sriastradh
58141ec0267Sriastradh /* move/bind old memory to GTT space */
58241ec0267Sriastradh r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
583efa246c0Sriastradh if (unlikely(r)) {
584efa246c0Sriastradh goto out_cleanup;
585efa246c0Sriastradh }
58641ec0267Sriastradh
58741ec0267Sriastradh /* copy to VRAM */
58841ec0267Sriastradh r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
589efa246c0Sriastradh if (unlikely(r)) {
590efa246c0Sriastradh goto out_cleanup;
591efa246c0Sriastradh }
592efa246c0Sriastradh out_cleanup:
593efa246c0Sriastradh ttm_bo_mem_put(bo, &tmp_mem);
594efa246c0Sriastradh return r;
595efa246c0Sriastradh }
596efa246c0Sriastradh
59741ec0267Sriastradh /**
59841ec0267Sriastradh * amdgpu_mem_visible - Check that memory can be accessed by ttm_bo_move_memcpy
59941ec0267Sriastradh *
60041ec0267Sriastradh * Called by amdgpu_bo_move()
60141ec0267Sriastradh */
amdgpu_mem_visible(struct amdgpu_device * adev,struct ttm_mem_reg * mem)60241ec0267Sriastradh static bool amdgpu_mem_visible(struct amdgpu_device *adev,
60341ec0267Sriastradh struct ttm_mem_reg *mem)
60441ec0267Sriastradh {
60541ec0267Sriastradh struct drm_mm_node *nodes = mem->mm_node;
60641ec0267Sriastradh
60741ec0267Sriastradh if (mem->mem_type == TTM_PL_SYSTEM ||
60841ec0267Sriastradh mem->mem_type == TTM_PL_TT)
60941ec0267Sriastradh return true;
61041ec0267Sriastradh if (mem->mem_type != TTM_PL_VRAM)
61141ec0267Sriastradh return false;
61241ec0267Sriastradh
61341ec0267Sriastradh /* ttm_mem_reg_ioremap only supports contiguous memory */
61441ec0267Sriastradh if (nodes->size != mem->num_pages)
61541ec0267Sriastradh return false;
61641ec0267Sriastradh
61741ec0267Sriastradh return ((nodes->start + nodes->size) << PAGE_SHIFT)
61841ec0267Sriastradh <= adev->gmc.visible_vram_size;
61941ec0267Sriastradh }
62041ec0267Sriastradh
62141ec0267Sriastradh /**
62241ec0267Sriastradh * amdgpu_bo_move - Move a buffer object to a new memory location
62341ec0267Sriastradh *
62441ec0267Sriastradh * Called by ttm_bo_handle_move_mem()
62541ec0267Sriastradh */
amdgpu_bo_move(struct ttm_buffer_object * bo,bool evict,struct ttm_operation_ctx * ctx,struct ttm_mem_reg * new_mem)62641ec0267Sriastradh static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
62741ec0267Sriastradh struct ttm_operation_ctx *ctx,
628efa246c0Sriastradh struct ttm_mem_reg *new_mem)
629efa246c0Sriastradh {
630efa246c0Sriastradh struct amdgpu_device *adev;
63141ec0267Sriastradh struct amdgpu_bo *abo;
632efa246c0Sriastradh struct ttm_mem_reg *old_mem = &bo->mem;
633efa246c0Sriastradh int r;
634efa246c0Sriastradh
63541ec0267Sriastradh /* Can't move a pinned BO */
63641ec0267Sriastradh abo = ttm_to_amdgpu_bo(bo);
63741ec0267Sriastradh if (WARN_ON_ONCE(abo->pin_count > 0))
63841ec0267Sriastradh return -EINVAL;
63941ec0267Sriastradh
64041ec0267Sriastradh adev = amdgpu_ttm_adev(bo->bdev);
64141ec0267Sriastradh
642efa246c0Sriastradh if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
643efa246c0Sriastradh amdgpu_move_null(bo, new_mem);
644efa246c0Sriastradh return 0;
645efa246c0Sriastradh }
646efa246c0Sriastradh if ((old_mem->mem_type == TTM_PL_TT &&
647efa246c0Sriastradh new_mem->mem_type == TTM_PL_SYSTEM) ||
648efa246c0Sriastradh (old_mem->mem_type == TTM_PL_SYSTEM &&
649efa246c0Sriastradh new_mem->mem_type == TTM_PL_TT)) {
650efa246c0Sriastradh /* bind is enough */
651efa246c0Sriastradh amdgpu_move_null(bo, new_mem);
652efa246c0Sriastradh return 0;
653efa246c0Sriastradh }
65441ec0267Sriastradh if (old_mem->mem_type == AMDGPU_PL_GDS ||
65541ec0267Sriastradh old_mem->mem_type == AMDGPU_PL_GWS ||
65641ec0267Sriastradh old_mem->mem_type == AMDGPU_PL_OA ||
65741ec0267Sriastradh new_mem->mem_type == AMDGPU_PL_GDS ||
65841ec0267Sriastradh new_mem->mem_type == AMDGPU_PL_GWS ||
65941ec0267Sriastradh new_mem->mem_type == AMDGPU_PL_OA) {
66041ec0267Sriastradh /* Nothing to save here */
66141ec0267Sriastradh amdgpu_move_null(bo, new_mem);
66241ec0267Sriastradh return 0;
66341ec0267Sriastradh }
66441ec0267Sriastradh
66541ec0267Sriastradh if (!adev->mman.buffer_funcs_enabled) {
66641ec0267Sriastradh r = -ENODEV;
667efa246c0Sriastradh goto memcpy;
668efa246c0Sriastradh }
669efa246c0Sriastradh
670efa246c0Sriastradh if (old_mem->mem_type == TTM_PL_VRAM &&
671efa246c0Sriastradh new_mem->mem_type == TTM_PL_SYSTEM) {
67241ec0267Sriastradh r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
673efa246c0Sriastradh } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
674efa246c0Sriastradh new_mem->mem_type == TTM_PL_VRAM) {
67541ec0267Sriastradh r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
676efa246c0Sriastradh } else {
67741ec0267Sriastradh r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
67841ec0267Sriastradh new_mem, old_mem);
679efa246c0Sriastradh }
680efa246c0Sriastradh
681efa246c0Sriastradh if (r) {
682efa246c0Sriastradh memcpy:
68341ec0267Sriastradh /* Check that all memory is CPU accessible */
68441ec0267Sriastradh if (!amdgpu_mem_visible(adev, old_mem) ||
68541ec0267Sriastradh !amdgpu_mem_visible(adev, new_mem)) {
68641ec0267Sriastradh pr_err("Move buffer fallback to memcpy unavailable\n");
687efa246c0Sriastradh return r;
688efa246c0Sriastradh }
68941ec0267Sriastradh
69041ec0267Sriastradh r = ttm_bo_move_memcpy(bo, ctx, new_mem);
69141ec0267Sriastradh if (r)
69241ec0267Sriastradh return r;
69341ec0267Sriastradh }
69441ec0267Sriastradh
69541ec0267Sriastradh if (bo->type == ttm_bo_type_device &&
69641ec0267Sriastradh new_mem->mem_type == TTM_PL_VRAM &&
69741ec0267Sriastradh old_mem->mem_type != TTM_PL_VRAM) {
69841ec0267Sriastradh /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
69941ec0267Sriastradh * accesses the BO after it's moved.
70041ec0267Sriastradh */
70141ec0267Sriastradh abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
702efa246c0Sriastradh }
703efa246c0Sriastradh
704efa246c0Sriastradh /* update statistics */
705efa246c0Sriastradh atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
706efa246c0Sriastradh return 0;
707efa246c0Sriastradh }
708efa246c0Sriastradh
70941ec0267Sriastradh /**
71041ec0267Sriastradh * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
71141ec0267Sriastradh *
71241ec0267Sriastradh * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
71341ec0267Sriastradh */
amdgpu_ttm_io_mem_reserve(struct ttm_bo_device * bdev,struct ttm_mem_reg * mem)714efa246c0Sriastradh static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
715efa246c0Sriastradh {
716efa246c0Sriastradh struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
71741ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
71841ec0267Sriastradh struct drm_mm_node *mm_node = mem->mm_node;
719efa246c0Sriastradh
720efa246c0Sriastradh mem->bus.addr = NULL;
721efa246c0Sriastradh mem->bus.offset = 0;
722efa246c0Sriastradh mem->bus.size = mem->num_pages << PAGE_SHIFT;
723efa246c0Sriastradh mem->bus.base = 0;
724efa246c0Sriastradh mem->bus.is_iomem = false;
725efa246c0Sriastradh if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
726efa246c0Sriastradh return -EINVAL;
727efa246c0Sriastradh switch (mem->mem_type) {
728efa246c0Sriastradh case TTM_PL_SYSTEM:
729efa246c0Sriastradh /* system memory */
730efa246c0Sriastradh return 0;
731efa246c0Sriastradh case TTM_PL_TT:
732efa246c0Sriastradh break;
733efa246c0Sriastradh case TTM_PL_VRAM:
734efa246c0Sriastradh mem->bus.offset = mem->start << PAGE_SHIFT;
735efa246c0Sriastradh /* check if it's visible */
73641ec0267Sriastradh if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
737efa246c0Sriastradh return -EINVAL;
73841ec0267Sriastradh /* Only physically contiguous buffers apply. In a contiguous
73941ec0267Sriastradh * buffer, size of the first mm_node would match the number of
74041ec0267Sriastradh * pages in ttm_mem_reg.
741efa246c0Sriastradh */
74241ec0267Sriastradh if (adev->mman.aper_base_kaddr &&
74341ec0267Sriastradh (mm_node->size == mem->num_pages))
74441ec0267Sriastradh mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
74541ec0267Sriastradh mem->bus.offset;
746efa246c0Sriastradh
74741ec0267Sriastradh mem->bus.base = adev->gmc.aper_base;
74841ec0267Sriastradh mem->bus.is_iomem = true;
749efa246c0Sriastradh break;
750efa246c0Sriastradh default:
751efa246c0Sriastradh return -EINVAL;
752efa246c0Sriastradh }
753efa246c0Sriastradh return 0;
754efa246c0Sriastradh }
755efa246c0Sriastradh
amdgpu_ttm_io_mem_free(struct ttm_bo_device * bdev,struct ttm_mem_reg * mem)756efa246c0Sriastradh static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
757efa246c0Sriastradh {
758efa246c0Sriastradh }
759efa246c0Sriastradh
amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object * bo,unsigned long page_offset)76041ec0267Sriastradh static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
76141ec0267Sriastradh unsigned long page_offset)
76241ec0267Sriastradh {
76341ec0267Sriastradh struct drm_mm_node *mm;
76441ec0267Sriastradh unsigned long offset = (page_offset << PAGE_SHIFT);
76541ec0267Sriastradh
76641ec0267Sriastradh mm = amdgpu_find_mm_node(&bo->mem, &offset);
767c1ef5057Sriastradh #ifdef __NetBSD__
768c1ef5057Sriastradh /*
769c1ef5057Sriastradh * vm_prot and flags are encoded in the pmap cookie, but we
770c1ef5057Sriastradh * then discard them; the caller will reapply them as
771c1ef5057Sriastradh * appropriate before it gets to pmap_enter.
772c1ef5057Sriastradh *
773c1ef5057Sriastradh * XXX What if the flags determine not just extra bits in the
774c1ef5057Sriastradh * cookie, but the address itself, in case different mapping
775c1ef5057Sriastradh * types (like prefetchable) are exposed through different
776c1ef5057Sriastradh * ranges instead of different page table entry bit?
777c1ef5057Sriastradh */
778c1ef5057Sriastradh const paddr_t cookie = bus_space_mmap(bo->bdev->memt, bo->mem.bus.base,
779c1ef5057Sriastradh (mm->start + page_offset) << PAGE_SHIFT, /*vm_prot*/0, /*flags*/0);
780*2614b970Sriastradh return pmap_phys_address(cookie) >> PAGE_SHIFT;
781c1ef5057Sriastradh #else
78241ec0267Sriastradh return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
78341ec0267Sriastradh (offset >> PAGE_SHIFT);
784c1ef5057Sriastradh #endif
78541ec0267Sriastradh }
78641ec0267Sriastradh
787efa246c0Sriastradh /*
788efa246c0Sriastradh * TTM backend functions.
789efa246c0Sriastradh */
790efa246c0Sriastradh struct amdgpu_ttm_tt {
791efa246c0Sriastradh struct ttm_dma_tt ttm;
79241ec0267Sriastradh struct drm_gem_object *gobj;
793efa246c0Sriastradh u64 offset;
794efa246c0Sriastradh uint64_t userptr;
7950caae222Sriastradh #ifdef __NetBSD__
7960caae222Sriastradh struct proc *usertask;
7970caae222Sriastradh #else
79841ec0267Sriastradh struct task_struct *usertask;
7990caae222Sriastradh #endif
800efa246c0Sriastradh uint32_t userflags;
80141ec0267Sriastradh #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
80241ec0267Sriastradh struct hmm_range *range;
80341ec0267Sriastradh #endif
804efa246c0Sriastradh };
805efa246c0Sriastradh
80641ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_USERPTR
80741ec0267Sriastradh /* flags used by HMM internal, not related to CPU/GPU PTE flags */
80841ec0267Sriastradh static const uint64_t hmm_range_flags[HMM_PFN_FLAG_MAX] = {
80941ec0267Sriastradh (1 << 0), /* HMM_PFN_VALID */
81041ec0267Sriastradh (1 << 1), /* HMM_PFN_WRITE */
81141ec0267Sriastradh 0 /* HMM_PFN_DEVICE_PRIVATE */
81241ec0267Sriastradh };
81341ec0267Sriastradh
81441ec0267Sriastradh static const uint64_t hmm_range_values[HMM_PFN_VALUE_MAX] = {
81541ec0267Sriastradh 0xfffffffffffffffeUL, /* HMM_PFN_ERROR */
81641ec0267Sriastradh 0, /* HMM_PFN_NONE */
81741ec0267Sriastradh 0xfffffffffffffffcUL /* HMM_PFN_SPECIAL */
81841ec0267Sriastradh };
81941ec0267Sriastradh
82041ec0267Sriastradh /**
82141ec0267Sriastradh * amdgpu_ttm_tt_get_user_pages - get device accessible pages that back user
82241ec0267Sriastradh * memory and start HMM tracking CPU page table update
82341ec0267Sriastradh *
82441ec0267Sriastradh * Calling function must call amdgpu_ttm_tt_userptr_range_done() once and only
82541ec0267Sriastradh * once afterwards to stop HMM tracking
82641ec0267Sriastradh */
amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo * bo,struct page ** pages)82741ec0267Sriastradh int amdgpu_ttm_tt_get_user_pages(struct amdgpu_bo *bo, struct page **pages)
82841ec0267Sriastradh {
82941ec0267Sriastradh struct ttm_tt *ttm = bo->tbo.ttm;
83041ec0267Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
83141ec0267Sriastradh unsigned long start = gtt->userptr;
83241ec0267Sriastradh struct vm_area_struct *vma;
83341ec0267Sriastradh struct hmm_range *range;
83441ec0267Sriastradh unsigned long timeout;
83541ec0267Sriastradh struct mm_struct *mm;
83641ec0267Sriastradh unsigned long i;
83741ec0267Sriastradh int r = 0;
83841ec0267Sriastradh
83941ec0267Sriastradh mm = bo->notifier.mm;
84041ec0267Sriastradh if (unlikely(!mm)) {
84141ec0267Sriastradh DRM_DEBUG_DRIVER("BO is not registered?\n");
84241ec0267Sriastradh return -EFAULT;
84341ec0267Sriastradh }
84441ec0267Sriastradh
84541ec0267Sriastradh /* Another get_user_pages is running at the same time?? */
84641ec0267Sriastradh if (WARN_ON(gtt->range))
84741ec0267Sriastradh return -EFAULT;
84841ec0267Sriastradh
84941ec0267Sriastradh if (!mmget_not_zero(mm)) /* Happens during process shutdown */
85041ec0267Sriastradh return -ESRCH;
85141ec0267Sriastradh
85241ec0267Sriastradh range = kzalloc(sizeof(*range), GFP_KERNEL);
85341ec0267Sriastradh if (unlikely(!range)) {
85441ec0267Sriastradh r = -ENOMEM;
85541ec0267Sriastradh goto out;
85641ec0267Sriastradh }
85741ec0267Sriastradh range->notifier = &bo->notifier;
85841ec0267Sriastradh range->flags = hmm_range_flags;
85941ec0267Sriastradh range->values = hmm_range_values;
86041ec0267Sriastradh range->pfn_shift = PAGE_SHIFT;
86141ec0267Sriastradh range->start = bo->notifier.interval_tree.start;
86241ec0267Sriastradh range->end = bo->notifier.interval_tree.last + 1;
86341ec0267Sriastradh range->default_flags = hmm_range_flags[HMM_PFN_VALID];
86441ec0267Sriastradh if (!amdgpu_ttm_tt_is_readonly(ttm))
86541ec0267Sriastradh range->default_flags |= range->flags[HMM_PFN_WRITE];
86641ec0267Sriastradh
86741ec0267Sriastradh range->pfns = kvmalloc_array(ttm->num_pages, sizeof(*range->pfns),
86841ec0267Sriastradh GFP_KERNEL);
86941ec0267Sriastradh if (unlikely(!range->pfns)) {
87041ec0267Sriastradh r = -ENOMEM;
87141ec0267Sriastradh goto out_free_ranges;
87241ec0267Sriastradh }
87341ec0267Sriastradh
87441ec0267Sriastradh down_read(&mm->mmap_sem);
87541ec0267Sriastradh vma = find_vma(mm, start);
87641ec0267Sriastradh if (unlikely(!vma || start < vma->vm_start)) {
87741ec0267Sriastradh r = -EFAULT;
87841ec0267Sriastradh goto out_unlock;
87941ec0267Sriastradh }
88041ec0267Sriastradh if (unlikely((gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) &&
88141ec0267Sriastradh vma->vm_file)) {
88241ec0267Sriastradh r = -EPERM;
88341ec0267Sriastradh goto out_unlock;
88441ec0267Sriastradh }
88541ec0267Sriastradh up_read(&mm->mmap_sem);
88641ec0267Sriastradh timeout = jiffies + msecs_to_jiffies(HMM_RANGE_DEFAULT_TIMEOUT);
88741ec0267Sriastradh
88841ec0267Sriastradh retry:
88941ec0267Sriastradh range->notifier_seq = mmu_interval_read_begin(&bo->notifier);
89041ec0267Sriastradh
89141ec0267Sriastradh down_read(&mm->mmap_sem);
89241ec0267Sriastradh r = hmm_range_fault(range, 0);
89341ec0267Sriastradh up_read(&mm->mmap_sem);
89441ec0267Sriastradh if (unlikely(r <= 0)) {
89541ec0267Sriastradh /*
89641ec0267Sriastradh * FIXME: This timeout should encompass the retry from
89741ec0267Sriastradh * mmu_interval_read_retry() as well.
89841ec0267Sriastradh */
89941ec0267Sriastradh if ((r == 0 || r == -EBUSY) && !time_after(jiffies, timeout))
90041ec0267Sriastradh goto retry;
90141ec0267Sriastradh goto out_free_pfns;
90241ec0267Sriastradh }
90341ec0267Sriastradh
90441ec0267Sriastradh for (i = 0; i < ttm->num_pages; i++) {
90541ec0267Sriastradh /* FIXME: The pages cannot be touched outside the notifier_lock */
90641ec0267Sriastradh pages[i] = hmm_device_entry_to_page(range, range->pfns[i]);
90741ec0267Sriastradh if (unlikely(!pages[i])) {
90841ec0267Sriastradh pr_err("Page fault failed for pfn[%lu] = 0x%llx\n",
90941ec0267Sriastradh i, range->pfns[i]);
91041ec0267Sriastradh r = -ENOMEM;
91141ec0267Sriastradh
91241ec0267Sriastradh goto out_free_pfns;
91341ec0267Sriastradh }
91441ec0267Sriastradh }
91541ec0267Sriastradh
91641ec0267Sriastradh gtt->range = range;
91741ec0267Sriastradh mmput(mm);
91841ec0267Sriastradh
91941ec0267Sriastradh return 0;
92041ec0267Sriastradh
92141ec0267Sriastradh out_unlock:
92241ec0267Sriastradh up_read(&mm->mmap_sem);
92341ec0267Sriastradh out_free_pfns:
92441ec0267Sriastradh kvfree(range->pfns);
92541ec0267Sriastradh out_free_ranges:
92641ec0267Sriastradh kfree(range);
92741ec0267Sriastradh out:
92841ec0267Sriastradh mmput(mm);
92941ec0267Sriastradh return r;
93041ec0267Sriastradh }
93141ec0267Sriastradh
93241ec0267Sriastradh /**
93341ec0267Sriastradh * amdgpu_ttm_tt_userptr_range_done - stop HMM track the CPU page table change
93441ec0267Sriastradh * Check if the pages backing this ttm range have been invalidated
93541ec0267Sriastradh *
93641ec0267Sriastradh * Returns: true if pages are still valid
93741ec0267Sriastradh */
amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt * ttm)93841ec0267Sriastradh bool amdgpu_ttm_tt_get_user_pages_done(struct ttm_tt *ttm)
93941ec0267Sriastradh {
94041ec0267Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
94141ec0267Sriastradh bool r = false;
94241ec0267Sriastradh
94341ec0267Sriastradh if (!gtt || !gtt->userptr)
94441ec0267Sriastradh return false;
94541ec0267Sriastradh
94641ec0267Sriastradh DRM_DEBUG_DRIVER("user_pages_done 0x%llx pages 0x%lx\n",
94741ec0267Sriastradh gtt->userptr, ttm->num_pages);
94841ec0267Sriastradh
94941ec0267Sriastradh WARN_ONCE(!gtt->range || !gtt->range->pfns,
95041ec0267Sriastradh "No user pages to check\n");
95141ec0267Sriastradh
95241ec0267Sriastradh if (gtt->range) {
95341ec0267Sriastradh /*
95441ec0267Sriastradh * FIXME: Must always hold notifier_lock for this, and must
95541ec0267Sriastradh * not ignore the return code.
95641ec0267Sriastradh */
95741ec0267Sriastradh r = mmu_interval_read_retry(gtt->range->notifier,
95841ec0267Sriastradh gtt->range->notifier_seq);
95941ec0267Sriastradh kvfree(gtt->range->pfns);
96041ec0267Sriastradh kfree(gtt->range);
96141ec0267Sriastradh gtt->range = NULL;
96241ec0267Sriastradh }
96341ec0267Sriastradh
96441ec0267Sriastradh return !r;
96541ec0267Sriastradh }
96641ec0267Sriastradh #endif
96741ec0267Sriastradh
96841ec0267Sriastradh /**
96941ec0267Sriastradh * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
97041ec0267Sriastradh *
97141ec0267Sriastradh * Called by amdgpu_cs_list_validate(). This creates the page list
97241ec0267Sriastradh * that backs user memory and will ultimately be mapped into the device
97341ec0267Sriastradh * address space.
97441ec0267Sriastradh */
amdgpu_ttm_tt_set_user_pages(struct ttm_tt * ttm,struct page ** pages)97541ec0267Sriastradh void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
97641ec0267Sriastradh {
97741ec0267Sriastradh unsigned long i;
97841ec0267Sriastradh
97941ec0267Sriastradh for (i = 0; i < ttm->num_pages; ++i)
98041ec0267Sriastradh ttm->pages[i] = pages ? pages[i] : NULL;
98141ec0267Sriastradh }
98241ec0267Sriastradh
98341ec0267Sriastradh /**
98441ec0267Sriastradh * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
98541ec0267Sriastradh *
98641ec0267Sriastradh * Called by amdgpu_ttm_backend_bind()
98741ec0267Sriastradh **/
amdgpu_ttm_tt_pin_userptr(struct ttm_tt * ttm)988efa246c0Sriastradh static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
989efa246c0Sriastradh {
9902b73d18aSriastradh #ifdef __NetBSD__ /* XXX amdgpu userptr */
9912b73d18aSriastradh return -ENODEV;
9922b73d18aSriastradh #else
99341ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
994efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
99541ec0267Sriastradh unsigned nents;
996efa246c0Sriastradh int r;
997efa246c0Sriastradh
998efa246c0Sriastradh int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
999efa246c0Sriastradh enum dma_data_direction direction = write ?
1000efa246c0Sriastradh DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
1001efa246c0Sriastradh
100241ec0267Sriastradh /* Allocate an SG array and squash pages into it */
1003efa246c0Sriastradh r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
1004efa246c0Sriastradh ttm->num_pages << PAGE_SHIFT,
1005efa246c0Sriastradh GFP_KERNEL);
1006efa246c0Sriastradh if (r)
1007efa246c0Sriastradh goto release_sg;
1008efa246c0Sriastradh
100941ec0267Sriastradh /* Map SG to device */
1010efa246c0Sriastradh r = -ENOMEM;
1011efa246c0Sriastradh nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
1012efa246c0Sriastradh if (nents != ttm->sg->nents)
1013efa246c0Sriastradh goto release_sg;
1014efa246c0Sriastradh
101541ec0267Sriastradh /* convert SG to linear array of pages and dma addresses */
1016efa246c0Sriastradh drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1017efa246c0Sriastradh gtt->ttm.dma_address, ttm->num_pages);
1018efa246c0Sriastradh
1019efa246c0Sriastradh return 0;
1020efa246c0Sriastradh
1021efa246c0Sriastradh release_sg:
1022efa246c0Sriastradh kfree(ttm->sg);
1023efa246c0Sriastradh return r;
10242b73d18aSriastradh #endif
1025efa246c0Sriastradh }
1026efa246c0Sriastradh
102741ec0267Sriastradh /**
102841ec0267Sriastradh * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
102941ec0267Sriastradh */
amdgpu_ttm_tt_unpin_userptr(struct ttm_tt * ttm)1030efa246c0Sriastradh static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
1031efa246c0Sriastradh {
10322b73d18aSriastradh #ifndef __NetBSD__ /* XXX amdgpu userptr */
103341ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1034efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
1035efa246c0Sriastradh
1036efa246c0Sriastradh int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1037efa246c0Sriastradh enum dma_data_direction direction = write ?
1038efa246c0Sriastradh DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
1039efa246c0Sriastradh
1040efa246c0Sriastradh /* double check that we don't free the table twice */
1041efa246c0Sriastradh if (!ttm->sg->sgl)
1042efa246c0Sriastradh return;
1043efa246c0Sriastradh
104441ec0267Sriastradh /* unmap the pages mapped to the device */
1045efa246c0Sriastradh dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
1046efa246c0Sriastradh
104741ec0267Sriastradh sg_free_table(ttm->sg);
1048efa246c0Sriastradh
104941ec0267Sriastradh #if IS_ENABLED(CONFIG_DRM_AMDGPU_USERPTR)
105041ec0267Sriastradh if (gtt->range) {
105141ec0267Sriastradh unsigned long i;
105241ec0267Sriastradh
105341ec0267Sriastradh for (i = 0; i < ttm->num_pages; i++) {
105441ec0267Sriastradh if (ttm->pages[i] !=
105541ec0267Sriastradh hmm_device_entry_to_page(gtt->range,
105641ec0267Sriastradh gtt->range->pfns[i]))
105741ec0267Sriastradh break;
1058efa246c0Sriastradh }
1059efa246c0Sriastradh
106041ec0267Sriastradh WARN((i == ttm->num_pages), "Missing get_user_page_done\n");
106141ec0267Sriastradh }
106241ec0267Sriastradh #endif
10630d50c49dSriastradh #endif
1064efa246c0Sriastradh }
1065efa246c0Sriastradh
amdgpu_ttm_gart_bind(struct amdgpu_device * adev,struct ttm_buffer_object * tbo,uint64_t flags)106641ec0267Sriastradh int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
106741ec0267Sriastradh struct ttm_buffer_object *tbo,
106841ec0267Sriastradh uint64_t flags)
106941ec0267Sriastradh {
107041ec0267Sriastradh struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
107141ec0267Sriastradh struct ttm_tt *ttm = tbo->ttm;
107241ec0267Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
107341ec0267Sriastradh int r;
107441ec0267Sriastradh
107541ec0267Sriastradh if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
107641ec0267Sriastradh uint64_t page_idx = 1;
107741ec0267Sriastradh
107841ec0267Sriastradh r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
107941ec0267Sriastradh ttm->pages, gtt->ttm.dma_address, flags);
108041ec0267Sriastradh if (r)
108141ec0267Sriastradh goto gart_bind_fail;
108241ec0267Sriastradh
108341ec0267Sriastradh /* Patch mtype of the second part BO */
108441ec0267Sriastradh flags &= ~AMDGPU_PTE_MTYPE_VG10_MASK;
108541ec0267Sriastradh flags |= AMDGPU_PTE_MTYPE_VG10(AMDGPU_MTYPE_NC);
108641ec0267Sriastradh
108741ec0267Sriastradh r = amdgpu_gart_bind(adev,
108841ec0267Sriastradh gtt->offset + (page_idx << PAGE_SHIFT),
108941ec0267Sriastradh ttm->num_pages - page_idx,
109041ec0267Sriastradh &ttm->pages[page_idx],
109141ec0267Sriastradh &(gtt->ttm.dma_address[page_idx]), flags);
109241ec0267Sriastradh } else {
109341ec0267Sriastradh r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
109441ec0267Sriastradh ttm->pages, gtt->ttm.dma_address, flags);
109541ec0267Sriastradh }
109641ec0267Sriastradh
109741ec0267Sriastradh gart_bind_fail:
109841ec0267Sriastradh if (r)
10992b73d18aSriastradh DRM_ERROR("failed to bind %lu pages at 0x%08"PRIX64"\n",
110041ec0267Sriastradh ttm->num_pages, gtt->offset);
110141ec0267Sriastradh
110241ec0267Sriastradh return r;
110341ec0267Sriastradh }
110441ec0267Sriastradh
110541ec0267Sriastradh /**
110641ec0267Sriastradh * amdgpu_ttm_backend_bind - Bind GTT memory
110741ec0267Sriastradh *
110841ec0267Sriastradh * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
110941ec0267Sriastradh * This handles binding GTT memory to the device address space.
111041ec0267Sriastradh */
amdgpu_ttm_backend_bind(struct ttm_tt * ttm,struct ttm_mem_reg * bo_mem)1111efa246c0Sriastradh static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
1112efa246c0Sriastradh struct ttm_mem_reg *bo_mem)
1113efa246c0Sriastradh {
111441ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1115efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void*)ttm;
111641ec0267Sriastradh uint64_t flags;
111741ec0267Sriastradh int r = 0;
1118efa246c0Sriastradh
1119efa246c0Sriastradh if (gtt->userptr) {
1120efa246c0Sriastradh r = amdgpu_ttm_tt_pin_userptr(ttm);
1121efa246c0Sriastradh if (r) {
1122efa246c0Sriastradh DRM_ERROR("failed to pin userptr\n");
1123efa246c0Sriastradh return r;
1124efa246c0Sriastradh }
1125efa246c0Sriastradh }
1126efa246c0Sriastradh if (!ttm->num_pages) {
1127efa246c0Sriastradh WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
1128efa246c0Sriastradh ttm->num_pages, bo_mem, ttm);
1129efa246c0Sriastradh }
1130efa246c0Sriastradh
1131efa246c0Sriastradh if (bo_mem->mem_type == AMDGPU_PL_GDS ||
1132efa246c0Sriastradh bo_mem->mem_type == AMDGPU_PL_GWS ||
1133efa246c0Sriastradh bo_mem->mem_type == AMDGPU_PL_OA)
1134efa246c0Sriastradh return -EINVAL;
1135efa246c0Sriastradh
113641ec0267Sriastradh if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
113741ec0267Sriastradh gtt->offset = AMDGPU_BO_INVALID_OFFSET;
1138efa246c0Sriastradh return 0;
1139efa246c0Sriastradh }
1140efa246c0Sriastradh
114141ec0267Sriastradh /* compute PTE flags relevant to this BO memory */
114241ec0267Sriastradh flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
114341ec0267Sriastradh
114441ec0267Sriastradh /* bind pages into GART page tables */
114541ec0267Sriastradh gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
114641ec0267Sriastradh r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
114741ec0267Sriastradh ttm->pages, gtt->ttm.dma_address, flags);
114841ec0267Sriastradh
114941ec0267Sriastradh if (r)
11502b73d18aSriastradh DRM_ERROR("failed to bind %lu pages at 0x%08"PRIX64"\n",
115141ec0267Sriastradh ttm->num_pages, gtt->offset);
115241ec0267Sriastradh return r;
115341ec0267Sriastradh }
115441ec0267Sriastradh
115541ec0267Sriastradh /**
115641ec0267Sriastradh * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
115741ec0267Sriastradh */
amdgpu_ttm_alloc_gart(struct ttm_buffer_object * bo)115841ec0267Sriastradh int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
115941ec0267Sriastradh {
116041ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
116141ec0267Sriastradh struct ttm_operation_ctx ctx = { false, false };
116241ec0267Sriastradh struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
116341ec0267Sriastradh struct ttm_mem_reg tmp;
116441ec0267Sriastradh struct ttm_placement placement;
116541ec0267Sriastradh struct ttm_place placements;
116641ec0267Sriastradh uint64_t addr, flags;
116741ec0267Sriastradh int r;
116841ec0267Sriastradh
116941ec0267Sriastradh if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
117041ec0267Sriastradh return 0;
117141ec0267Sriastradh
117241ec0267Sriastradh addr = amdgpu_gmc_agp_addr(bo);
117341ec0267Sriastradh if (addr != AMDGPU_BO_INVALID_OFFSET) {
117441ec0267Sriastradh bo->mem.start = addr >> PAGE_SHIFT;
117541ec0267Sriastradh } else {
117641ec0267Sriastradh
117741ec0267Sriastradh /* allocate GART space */
117841ec0267Sriastradh tmp = bo->mem;
117941ec0267Sriastradh tmp.mm_node = NULL;
118041ec0267Sriastradh placement.num_placement = 1;
118141ec0267Sriastradh placement.placement = &placements;
118241ec0267Sriastradh placement.num_busy_placement = 1;
118341ec0267Sriastradh placement.busy_placement = &placements;
118441ec0267Sriastradh placements.fpfn = 0;
118541ec0267Sriastradh placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
118641ec0267Sriastradh placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
118741ec0267Sriastradh TTM_PL_FLAG_TT;
118841ec0267Sriastradh
118941ec0267Sriastradh r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
119041ec0267Sriastradh if (unlikely(r))
119141ec0267Sriastradh return r;
119241ec0267Sriastradh
119341ec0267Sriastradh /* compute PTE flags for this buffer object */
119441ec0267Sriastradh flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
119541ec0267Sriastradh
119641ec0267Sriastradh /* Bind pages */
119741ec0267Sriastradh gtt->offset = (u64)tmp.start << PAGE_SHIFT;
119841ec0267Sriastradh r = amdgpu_ttm_gart_bind(adev, bo, flags);
119941ec0267Sriastradh if (unlikely(r)) {
120041ec0267Sriastradh ttm_bo_mem_put(bo, &tmp);
120141ec0267Sriastradh return r;
120241ec0267Sriastradh }
120341ec0267Sriastradh
120441ec0267Sriastradh ttm_bo_mem_put(bo, &bo->mem);
120541ec0267Sriastradh bo->mem = tmp;
120641ec0267Sriastradh }
120741ec0267Sriastradh
120841ec0267Sriastradh bo->offset = (bo->mem.start << PAGE_SHIFT) +
120941ec0267Sriastradh bo->bdev->man[bo->mem.mem_type].gpu_offset;
121041ec0267Sriastradh
121141ec0267Sriastradh return 0;
121241ec0267Sriastradh }
121341ec0267Sriastradh
121441ec0267Sriastradh /**
121541ec0267Sriastradh * amdgpu_ttm_recover_gart - Rebind GTT pages
121641ec0267Sriastradh *
121741ec0267Sriastradh * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
121841ec0267Sriastradh * rebind GTT pages during a GPU reset.
121941ec0267Sriastradh */
amdgpu_ttm_recover_gart(struct ttm_buffer_object * tbo)122041ec0267Sriastradh int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
122141ec0267Sriastradh {
122241ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
122341ec0267Sriastradh uint64_t flags;
122441ec0267Sriastradh int r;
122541ec0267Sriastradh
122641ec0267Sriastradh if (!tbo->ttm)
122741ec0267Sriastradh return 0;
122841ec0267Sriastradh
122941ec0267Sriastradh flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
123041ec0267Sriastradh r = amdgpu_ttm_gart_bind(adev, tbo, flags);
123141ec0267Sriastradh
123241ec0267Sriastradh return r;
123341ec0267Sriastradh }
123441ec0267Sriastradh
123541ec0267Sriastradh /**
123641ec0267Sriastradh * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
123741ec0267Sriastradh *
123841ec0267Sriastradh * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
123941ec0267Sriastradh * ttm_tt_destroy().
124041ec0267Sriastradh */
amdgpu_ttm_backend_unbind(struct ttm_tt * ttm)1241efa246c0Sriastradh static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
1242efa246c0Sriastradh {
124341ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
1244efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
124541ec0267Sriastradh int r;
1246efa246c0Sriastradh
124741ec0267Sriastradh /* if the pages have userptr pinning then clear that first */
1248efa246c0Sriastradh if (gtt->userptr)
1249efa246c0Sriastradh amdgpu_ttm_tt_unpin_userptr(ttm);
1250efa246c0Sriastradh
125141ec0267Sriastradh if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
1252efa246c0Sriastradh return 0;
125341ec0267Sriastradh
125441ec0267Sriastradh /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
125541ec0267Sriastradh r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
125641ec0267Sriastradh if (r)
12572b73d18aSriastradh DRM_ERROR("failed to unbind %lu pages at 0x%08"PRIX64"\n",
125841ec0267Sriastradh gtt->ttm.ttm.num_pages, gtt->offset);
125941ec0267Sriastradh return r;
1260efa246c0Sriastradh }
1261efa246c0Sriastradh
amdgpu_ttm_backend_destroy(struct ttm_tt * ttm)1262efa246c0Sriastradh static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
1263efa246c0Sriastradh {
1264efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
1265efa246c0Sriastradh
12662b73d18aSriastradh #ifndef __NetBSD__ /* XXX amdgpu userptr */
126741ec0267Sriastradh if (gtt->usertask)
126841ec0267Sriastradh put_task_struct(gtt->usertask);
12692b73d18aSriastradh #endif
127041ec0267Sriastradh
1271efa246c0Sriastradh ttm_dma_tt_fini(>t->ttm);
1272efa246c0Sriastradh kfree(gtt);
1273efa246c0Sriastradh }
1274efa246c0Sriastradh
1275efa246c0Sriastradh static struct ttm_backend_func amdgpu_backend_func = {
1276efa246c0Sriastradh .bind = &amdgpu_ttm_backend_bind,
1277efa246c0Sriastradh .unbind = &amdgpu_ttm_backend_unbind,
1278efa246c0Sriastradh .destroy = &amdgpu_ttm_backend_destroy,
1279efa246c0Sriastradh };
1280efa246c0Sriastradh
128141ec0267Sriastradh /**
128241ec0267Sriastradh * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
128341ec0267Sriastradh *
128441ec0267Sriastradh * @bo: The buffer object to create a GTT ttm_tt object around
128541ec0267Sriastradh *
128641ec0267Sriastradh * Called by ttm_tt_create().
128741ec0267Sriastradh */
amdgpu_ttm_tt_create(struct ttm_buffer_object * bo,uint32_t page_flags)128841ec0267Sriastradh static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
128941ec0267Sriastradh uint32_t page_flags)
1290efa246c0Sriastradh {
1291efa246c0Sriastradh struct amdgpu_ttm_tt *gtt;
1292efa246c0Sriastradh
1293efa246c0Sriastradh gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
1294efa246c0Sriastradh if (gtt == NULL) {
1295efa246c0Sriastradh return NULL;
1296efa246c0Sriastradh }
1297efa246c0Sriastradh gtt->ttm.ttm.func = &amdgpu_backend_func;
129841ec0267Sriastradh gtt->gobj = &bo->base;
129941ec0267Sriastradh
130041ec0267Sriastradh /* allocate space for the uninitialized page entries */
130141ec0267Sriastradh if (ttm_sg_tt_init(>t->ttm, bo, page_flags)) {
1302efa246c0Sriastradh kfree(gtt);
1303efa246c0Sriastradh return NULL;
1304efa246c0Sriastradh }
1305efa246c0Sriastradh return >t->ttm.ttm;
1306efa246c0Sriastradh }
1307efa246c0Sriastradh
130841ec0267Sriastradh /**
130941ec0267Sriastradh * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
131041ec0267Sriastradh *
131141ec0267Sriastradh * Map the pages of a ttm_tt object to an address space visible
131241ec0267Sriastradh * to the underlying device.
131341ec0267Sriastradh */
amdgpu_ttm_tt_populate(struct ttm_tt * ttm,struct ttm_operation_ctx * ctx)131441ec0267Sriastradh static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
131541ec0267Sriastradh struct ttm_operation_ctx *ctx)
1316efa246c0Sriastradh {
13170d50c49dSriastradh #ifndef __NetBSD__
131841ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
13190d50c49dSriastradh #endif
1320efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
1321efa246c0Sriastradh
132241ec0267Sriastradh /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
1323efa246c0Sriastradh if (gtt && gtt->userptr) {
13240d50c49dSriastradh #ifdef __NetBSD__
132516391854Sriastradh ttm->sg = NULL;
13260d50c49dSriastradh #else
1327efa246c0Sriastradh ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
1328efa246c0Sriastradh if (!ttm->sg)
1329efa246c0Sriastradh return -ENOMEM;
133016391854Sriastradh #endif
1331efa246c0Sriastradh
1332efa246c0Sriastradh ttm->page_flags |= TTM_PAGE_FLAG_SG;
1333efa246c0Sriastradh ttm->state = tt_unbound;
1334efa246c0Sriastradh return 0;
1335efa246c0Sriastradh }
1336efa246c0Sriastradh
133741ec0267Sriastradh if (ttm->page_flags & TTM_PAGE_FLAG_SG) {
133841ec0267Sriastradh if (!ttm->sg) {
133941ec0267Sriastradh struct dma_buf_attachment *attach;
134041ec0267Sriastradh struct sg_table *sgt;
134141ec0267Sriastradh
134241ec0267Sriastradh attach = gtt->gobj->import_attach;
134341ec0267Sriastradh sgt = dma_buf_map_attachment(attach, DMA_BIDIRECTIONAL);
134441ec0267Sriastradh if (IS_ERR(sgt))
134541ec0267Sriastradh return PTR_ERR(sgt);
134641ec0267Sriastradh
134741ec0267Sriastradh ttm->sg = sgt;
134841ec0267Sriastradh }
134941ec0267Sriastradh
1350f2331d95Sriastradh #ifdef __NetBSD__
13512b73d18aSriastradh int r = drm_prime_bus_dmamap_load_sgt(ttm->bdev->dmat,
1352f2331d95Sriastradh gtt->ttm.dma_address, ttm->sg);
1353f2331d95Sriastradh if (r)
1354f2331d95Sriastradh return r;
13550d50c49dSriastradh #else
1356efa246c0Sriastradh drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
135741ec0267Sriastradh gtt->ttm.dma_address,
135841ec0267Sriastradh ttm->num_pages);
1359f2331d95Sriastradh #endif
1360efa246c0Sriastradh ttm->state = tt_unbound;
1361efa246c0Sriastradh return 0;
1362efa246c0Sriastradh }
1363efa246c0Sriastradh
13640d50c49dSriastradh #ifdef __NetBSD__
13650d50c49dSriastradh /* XXX errno NetBSD->Linux */
13660d50c49dSriastradh return ttm_bus_dma_populate(>t->ttm);
13670d50c49dSriastradh #else
1368efa246c0Sriastradh #ifdef CONFIG_SWIOTLB
136941ec0267Sriastradh if (adev->need_swiotlb && swiotlb_nr_tbl()) {
137041ec0267Sriastradh return ttm_dma_populate(>t->ttm, adev->dev, ctx);
1371efa246c0Sriastradh }
1372efa246c0Sriastradh #endif
1373efa246c0Sriastradh
137441ec0267Sriastradh /* fall back to generic helper to populate the page array
137541ec0267Sriastradh * and map them to the device */
137641ec0267Sriastradh return ttm_populate_and_map_pages(adev->dev, >t->ttm, ctx);
137741ec0267Sriastradh #endif
1378efa246c0Sriastradh }
1379efa246c0Sriastradh
138041ec0267Sriastradh /**
138141ec0267Sriastradh * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
138241ec0267Sriastradh *
138341ec0267Sriastradh * Unmaps pages of a ttm_tt object from the device address space and
138441ec0267Sriastradh * unpopulates the page array backing it.
138541ec0267Sriastradh */
amdgpu_ttm_tt_unpopulate(struct ttm_tt * ttm)1386efa246c0Sriastradh static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1387efa246c0Sriastradh {
138841ec0267Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
13890d50c49dSriastradh #ifndef __NetBSD__
1390efa246c0Sriastradh struct amdgpu_device *adev;
13910d50c49dSriastradh #endif
1392efa246c0Sriastradh
1393efa246c0Sriastradh if (gtt && gtt->userptr) {
139441ec0267Sriastradh amdgpu_ttm_tt_set_user_pages(ttm, NULL);
1395efa246c0Sriastradh kfree(ttm->sg);
1396efa246c0Sriastradh ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1397efa246c0Sriastradh return;
1398efa246c0Sriastradh }
1399efa246c0Sriastradh
140041ec0267Sriastradh if (ttm->sg && gtt->gobj->import_attach) {
140141ec0267Sriastradh struct dma_buf_attachment *attach;
140241ec0267Sriastradh
140341ec0267Sriastradh attach = gtt->gobj->import_attach;
140441ec0267Sriastradh dma_buf_unmap_attachment(attach, ttm->sg, DMA_BIDIRECTIONAL);
140541ec0267Sriastradh ttm->sg = NULL;
140641ec0267Sriastradh return;
140741ec0267Sriastradh }
140841ec0267Sriastradh
140941ec0267Sriastradh if (ttm->page_flags & TTM_PAGE_FLAG_SG)
1410efa246c0Sriastradh return;
1411efa246c0Sriastradh
14120d50c49dSriastradh #ifdef __NetBSD__
14130d50c49dSriastradh ttm_bus_dma_unpopulate(>t->ttm);
14140d50c49dSriastradh return;
14150d50c49dSriastradh #else
141641ec0267Sriastradh adev = amdgpu_ttm_adev(ttm->bdev);
1417efa246c0Sriastradh
1418efa246c0Sriastradh #ifdef CONFIG_SWIOTLB
141941ec0267Sriastradh if (adev->need_swiotlb && swiotlb_nr_tbl()) {
1420efa246c0Sriastradh ttm_dma_unpopulate(>t->ttm, adev->dev);
1421efa246c0Sriastradh return;
1422efa246c0Sriastradh }
1423efa246c0Sriastradh #endif
1424efa246c0Sriastradh
142541ec0267Sriastradh /* fall back to generic helper to unmap and unpopulate array */
142641ec0267Sriastradh ttm_unmap_and_unpopulate_pages(adev->dev, >t->ttm);
14270d50c49dSriastradh #endif /* __NetBSD__ */
1428efa246c0Sriastradh }
1429efa246c0Sriastradh
14300d50c49dSriastradh #ifdef __NetBSD__
amdgpu_ttm_tt_swapout(struct ttm_tt * ttm)14310d50c49dSriastradh static void amdgpu_ttm_tt_swapout(struct ttm_tt *ttm)
14320d50c49dSriastradh {
14330d50c49dSriastradh struct amdgpu_ttm_tt *gtt = container_of(ttm, struct amdgpu_ttm_tt,
14340d50c49dSriastradh ttm.ttm);
14350d50c49dSriastradh struct ttm_dma_tt *ttm_dma = >t->ttm;
14360d50c49dSriastradh
14370d50c49dSriastradh ttm_bus_dma_swapout(ttm_dma);
14380d50c49dSriastradh }
14390d50c49dSriastradh
14400d50c49dSriastradh static const struct uvm_pagerops amdgpu_uvm_ops = {
14410d50c49dSriastradh .pgo_reference = &ttm_bo_uvm_reference,
14420d50c49dSriastradh .pgo_detach = &ttm_bo_uvm_detach,
14430d50c49dSriastradh .pgo_fault = &ttm_bo_uvm_fault,
14440d50c49dSriastradh };
14450d50c49dSriastradh #endif
14460d50c49dSriastradh
144741ec0267Sriastradh /**
144841ec0267Sriastradh * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
144941ec0267Sriastradh * task
145041ec0267Sriastradh *
145141ec0267Sriastradh * @ttm: The ttm_tt object to bind this userptr object to
145241ec0267Sriastradh * @addr: The address in the current tasks VM space to use
145341ec0267Sriastradh * @flags: Requirements of userptr object.
145441ec0267Sriastradh *
145541ec0267Sriastradh * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
145641ec0267Sriastradh * to current task
145741ec0267Sriastradh */
amdgpu_ttm_tt_set_userptr(struct ttm_tt * ttm,uint64_t addr,uint32_t flags)1458efa246c0Sriastradh int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1459efa246c0Sriastradh uint32_t flags)
1460efa246c0Sriastradh {
14612b73d18aSriastradh #ifdef __NetBSD__ /* XXX amdgpu userptr */
14622b73d18aSriastradh return -ENODEV;
14632b73d18aSriastradh #else
1464efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
1465efa246c0Sriastradh
1466efa246c0Sriastradh if (gtt == NULL)
1467efa246c0Sriastradh return -EINVAL;
1468efa246c0Sriastradh
1469efa246c0Sriastradh gtt->userptr = addr;
1470efa246c0Sriastradh gtt->userflags = flags;
147141ec0267Sriastradh
147241ec0267Sriastradh if (gtt->usertask)
147341ec0267Sriastradh put_task_struct(gtt->usertask);
147441ec0267Sriastradh gtt->usertask = current->group_leader;
147541ec0267Sriastradh get_task_struct(gtt->usertask);
147641ec0267Sriastradh
1477efa246c0Sriastradh return 0;
14782b73d18aSriastradh #endif
1479efa246c0Sriastradh }
1480efa246c0Sriastradh
148141ec0267Sriastradh /**
148241ec0267Sriastradh * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
148341ec0267Sriastradh */
14840caae222Sriastradh #ifdef __NetBSD__
amdgpu_ttm_tt_get_usermm(struct ttm_tt * ttm)14850caae222Sriastradh struct vmspace *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
14860caae222Sriastradh #else
148741ec0267Sriastradh struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
14880caae222Sriastradh #endif
1489efa246c0Sriastradh {
1490efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
1491efa246c0Sriastradh
1492efa246c0Sriastradh if (gtt == NULL)
149341ec0267Sriastradh return NULL;
1494efa246c0Sriastradh
149541ec0267Sriastradh if (gtt->usertask == NULL)
149641ec0267Sriastradh return NULL;
149741ec0267Sriastradh
14980caae222Sriastradh #ifdef __NetBSD__
14990caae222Sriastradh return gtt->usertask->p_vmspace;
15000caae222Sriastradh #else
150141ec0267Sriastradh return gtt->usertask->mm;
15020caae222Sriastradh #endif
1503efa246c0Sriastradh }
1504efa246c0Sriastradh
150541ec0267Sriastradh /**
150641ec0267Sriastradh * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
150741ec0267Sriastradh * address range for the current task.
150841ec0267Sriastradh *
150941ec0267Sriastradh */
amdgpu_ttm_tt_affect_userptr(struct ttm_tt * ttm,unsigned long start,unsigned long end)1510efa246c0Sriastradh bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1511efa246c0Sriastradh unsigned long end)
1512efa246c0Sriastradh {
1513efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
1514efa246c0Sriastradh unsigned long size;
1515efa246c0Sriastradh
151641ec0267Sriastradh if (gtt == NULL || !gtt->userptr)
1517efa246c0Sriastradh return false;
1518efa246c0Sriastradh
151941ec0267Sriastradh /* Return false if no part of the ttm_tt object lies within
152041ec0267Sriastradh * the range
152141ec0267Sriastradh */
1522efa246c0Sriastradh size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1523efa246c0Sriastradh if (gtt->userptr > end || gtt->userptr + size <= start)
1524efa246c0Sriastradh return false;
1525efa246c0Sriastradh
1526efa246c0Sriastradh return true;
1527efa246c0Sriastradh }
1528efa246c0Sriastradh
152941ec0267Sriastradh /**
153041ec0267Sriastradh * amdgpu_ttm_tt_is_userptr - Have the pages backing by userptr?
153141ec0267Sriastradh */
amdgpu_ttm_tt_is_userptr(struct ttm_tt * ttm)153241ec0267Sriastradh bool amdgpu_ttm_tt_is_userptr(struct ttm_tt *ttm)
153341ec0267Sriastradh {
153441ec0267Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
153541ec0267Sriastradh
153641ec0267Sriastradh if (gtt == NULL || !gtt->userptr)
153741ec0267Sriastradh return false;
153841ec0267Sriastradh
153941ec0267Sriastradh return true;
154041ec0267Sriastradh }
154141ec0267Sriastradh
154241ec0267Sriastradh /**
154341ec0267Sriastradh * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
154441ec0267Sriastradh */
amdgpu_ttm_tt_is_readonly(struct ttm_tt * ttm)1545efa246c0Sriastradh bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1546efa246c0Sriastradh {
1547efa246c0Sriastradh struct amdgpu_ttm_tt *gtt = (void *)ttm;
1548efa246c0Sriastradh
1549efa246c0Sriastradh if (gtt == NULL)
1550efa246c0Sriastradh return false;
1551efa246c0Sriastradh
1552efa246c0Sriastradh return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1553efa246c0Sriastradh }
1554efa246c0Sriastradh
155541ec0267Sriastradh /**
155641ec0267Sriastradh * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
155741ec0267Sriastradh *
155841ec0267Sriastradh * @ttm: The ttm_tt object to compute the flags for
155941ec0267Sriastradh * @mem: The memory registry backing this ttm_tt object
156041ec0267Sriastradh *
156141ec0267Sriastradh * Figure out the flags to use for a VM PDE (Page Directory Entry).
156241ec0267Sriastradh */
amdgpu_ttm_tt_pde_flags(struct ttm_tt * ttm,struct ttm_mem_reg * mem)156341ec0267Sriastradh uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
1564efa246c0Sriastradh {
156541ec0267Sriastradh uint64_t flags = 0;
1566efa246c0Sriastradh
1567efa246c0Sriastradh if (mem && mem->mem_type != TTM_PL_SYSTEM)
1568efa246c0Sriastradh flags |= AMDGPU_PTE_VALID;
1569efa246c0Sriastradh
1570efa246c0Sriastradh if (mem && mem->mem_type == TTM_PL_TT) {
1571efa246c0Sriastradh flags |= AMDGPU_PTE_SYSTEM;
1572efa246c0Sriastradh
1573efa246c0Sriastradh if (ttm->caching_state == tt_cached)
1574efa246c0Sriastradh flags |= AMDGPU_PTE_SNOOPED;
1575efa246c0Sriastradh }
1576efa246c0Sriastradh
157741ec0267Sriastradh return flags;
157841ec0267Sriastradh }
1579efa246c0Sriastradh
158041ec0267Sriastradh /**
158141ec0267Sriastradh * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
158241ec0267Sriastradh *
158341ec0267Sriastradh * @ttm: The ttm_tt object to compute the flags for
158441ec0267Sriastradh * @mem: The memory registry backing this ttm_tt object
158541ec0267Sriastradh
158641ec0267Sriastradh * Figure out the flags to use for a VM PTE (Page Table Entry).
158741ec0267Sriastradh */
amdgpu_ttm_tt_pte_flags(struct amdgpu_device * adev,struct ttm_tt * ttm,struct ttm_mem_reg * mem)158841ec0267Sriastradh uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
158941ec0267Sriastradh struct ttm_mem_reg *mem)
159041ec0267Sriastradh {
159141ec0267Sriastradh uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
159241ec0267Sriastradh
159341ec0267Sriastradh flags |= adev->gart.gart_pte_flags;
1594efa246c0Sriastradh flags |= AMDGPU_PTE_READABLE;
1595efa246c0Sriastradh
1596efa246c0Sriastradh if (!amdgpu_ttm_tt_is_readonly(ttm))
1597efa246c0Sriastradh flags |= AMDGPU_PTE_WRITEABLE;
1598efa246c0Sriastradh
1599efa246c0Sriastradh return flags;
1600efa246c0Sriastradh }
1601efa246c0Sriastradh
160241ec0267Sriastradh /**
160341ec0267Sriastradh * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
160441ec0267Sriastradh * object.
160541ec0267Sriastradh *
160641ec0267Sriastradh * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
160741ec0267Sriastradh * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
160841ec0267Sriastradh * it can find space for a new object and by ttm_bo_force_list_clean() which is
160941ec0267Sriastradh * used to clean out a memory space.
161041ec0267Sriastradh */
amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object * bo,const struct ttm_place * place)161141ec0267Sriastradh static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
161241ec0267Sriastradh const struct ttm_place *place)
161341ec0267Sriastradh {
161441ec0267Sriastradh unsigned long num_pages = bo->mem.num_pages;
161541ec0267Sriastradh struct drm_mm_node *node = bo->mem.mm_node;
161641ec0267Sriastradh struct dma_resv_list *flist;
161741ec0267Sriastradh struct dma_fence *f;
161841ec0267Sriastradh int i;
161941ec0267Sriastradh
162041ec0267Sriastradh if (bo->type == ttm_bo_type_kernel &&
162141ec0267Sriastradh !amdgpu_vm_evictable(ttm_to_amdgpu_bo(bo)))
162241ec0267Sriastradh return false;
162341ec0267Sriastradh
162441ec0267Sriastradh /* If bo is a KFD BO, check if the bo belongs to the current process.
162541ec0267Sriastradh * If true, then return false as any KFD process needs all its BOs to
162641ec0267Sriastradh * be resident to run successfully
162741ec0267Sriastradh */
16282b73d18aSriastradh #ifdef __NetBSD__ /* XXX amdgpu kfd */
16292b73d18aSriastradh __USE(flist);
16302b73d18aSriastradh __USE(f);
16312b73d18aSriastradh __USE(i);
16322b73d18aSriastradh #else
163341ec0267Sriastradh flist = dma_resv_get_list(bo->base.resv);
163441ec0267Sriastradh if (flist) {
163541ec0267Sriastradh for (i = 0; i < flist->shared_count; ++i) {
163641ec0267Sriastradh f = rcu_dereference_protected(flist->shared[i],
163741ec0267Sriastradh dma_resv_held(bo->base.resv));
163841ec0267Sriastradh if (amdkfd_fence_check_mm(f, current->mm))
163941ec0267Sriastradh return false;
164041ec0267Sriastradh }
164141ec0267Sriastradh }
16422b73d18aSriastradh #endif
164341ec0267Sriastradh
164441ec0267Sriastradh switch (bo->mem.mem_type) {
164541ec0267Sriastradh case TTM_PL_TT:
164641ec0267Sriastradh return true;
164741ec0267Sriastradh
164841ec0267Sriastradh case TTM_PL_VRAM:
164941ec0267Sriastradh /* Check each drm MM node individually */
165041ec0267Sriastradh while (num_pages) {
165141ec0267Sriastradh if (place->fpfn < (node->start + node->size) &&
165241ec0267Sriastradh !(place->lpfn && place->lpfn <= node->start))
165341ec0267Sriastradh return true;
165441ec0267Sriastradh
165541ec0267Sriastradh num_pages -= node->size;
165641ec0267Sriastradh ++node;
165741ec0267Sriastradh }
165841ec0267Sriastradh return false;
165941ec0267Sriastradh
166041ec0267Sriastradh default:
166141ec0267Sriastradh break;
166241ec0267Sriastradh }
166341ec0267Sriastradh
166441ec0267Sriastradh return ttm_bo_eviction_valuable(bo, place);
166541ec0267Sriastradh }
166641ec0267Sriastradh
166741ec0267Sriastradh /**
166841ec0267Sriastradh * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
166941ec0267Sriastradh *
167041ec0267Sriastradh * @bo: The buffer object to read/write
167141ec0267Sriastradh * @offset: Offset into buffer object
167241ec0267Sriastradh * @buf: Secondary buffer to write/read from
167341ec0267Sriastradh * @len: Length in bytes of access
167441ec0267Sriastradh * @write: true if writing
167541ec0267Sriastradh *
167641ec0267Sriastradh * This is used to access VRAM that backs a buffer object via MMIO
167741ec0267Sriastradh * access for debugging purposes.
167841ec0267Sriastradh */
amdgpu_ttm_access_memory(struct ttm_buffer_object * bo,unsigned long offset,void * buf,int len,int write)167941ec0267Sriastradh static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
168041ec0267Sriastradh unsigned long offset,
168141ec0267Sriastradh void *buf, int len, int write)
168241ec0267Sriastradh {
168341ec0267Sriastradh struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
168441ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
168541ec0267Sriastradh struct drm_mm_node *nodes;
168641ec0267Sriastradh uint32_t value = 0;
168741ec0267Sriastradh int ret = 0;
168841ec0267Sriastradh uint64_t pos;
168941ec0267Sriastradh unsigned long flags;
169041ec0267Sriastradh
169141ec0267Sriastradh if (bo->mem.mem_type != TTM_PL_VRAM)
169241ec0267Sriastradh return -EIO;
169341ec0267Sriastradh
169441ec0267Sriastradh nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
169541ec0267Sriastradh pos = (nodes->start << PAGE_SHIFT) + offset;
169641ec0267Sriastradh
169741ec0267Sriastradh while (len && pos < adev->gmc.mc_vram_size) {
169841ec0267Sriastradh uint64_t aligned_pos = pos & ~(uint64_t)3;
169941ec0267Sriastradh uint32_t bytes = 4 - (pos & 3);
170041ec0267Sriastradh uint32_t shift = (pos & 3) * 8;
170141ec0267Sriastradh uint32_t mask = 0xffffffff << shift;
170241ec0267Sriastradh
170341ec0267Sriastradh if (len < bytes) {
170441ec0267Sriastradh mask &= 0xffffffff >> (bytes - len) * 8;
170541ec0267Sriastradh bytes = len;
170641ec0267Sriastradh }
170741ec0267Sriastradh
170841ec0267Sriastradh spin_lock_irqsave(&adev->mmio_idx_lock, flags);
170941ec0267Sriastradh WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
171041ec0267Sriastradh WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
171141ec0267Sriastradh if (!write || mask != 0xffffffff)
171241ec0267Sriastradh value = RREG32_NO_KIQ(mmMM_DATA);
171341ec0267Sriastradh if (write) {
171441ec0267Sriastradh value &= ~mask;
171541ec0267Sriastradh value |= (*(uint32_t *)buf << shift) & mask;
171641ec0267Sriastradh WREG32_NO_KIQ(mmMM_DATA, value);
171741ec0267Sriastradh }
171841ec0267Sriastradh spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
171941ec0267Sriastradh if (!write) {
172041ec0267Sriastradh value = (value & mask) >> shift;
172141ec0267Sriastradh memcpy(buf, &value, bytes);
172241ec0267Sriastradh }
172341ec0267Sriastradh
172441ec0267Sriastradh ret += bytes;
172541ec0267Sriastradh buf = (uint8_t *)buf + bytes;
172641ec0267Sriastradh pos += bytes;
172741ec0267Sriastradh len -= bytes;
172841ec0267Sriastradh if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
172941ec0267Sriastradh ++nodes;
173041ec0267Sriastradh pos = (nodes->start << PAGE_SHIFT);
173141ec0267Sriastradh }
173241ec0267Sriastradh }
173341ec0267Sriastradh
173441ec0267Sriastradh return ret;
173541ec0267Sriastradh }
173641ec0267Sriastradh
1737efa246c0Sriastradh static struct ttm_bo_driver amdgpu_bo_driver = {
1738efa246c0Sriastradh .ttm_tt_create = &amdgpu_ttm_tt_create,
1739efa246c0Sriastradh .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1740efa246c0Sriastradh .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
17410d50c49dSriastradh #ifdef __NetBSD__
17420d50c49dSriastradh .ttm_tt_swapout = &amdgpu_ttm_tt_swapout,
17430d50c49dSriastradh .ttm_uvm_ops = &amdgpu_uvm_ops,
17440d50c49dSriastradh #endif
1745efa246c0Sriastradh .invalidate_caches = &amdgpu_invalidate_caches,
1746efa246c0Sriastradh .init_mem_type = &amdgpu_init_mem_type,
174741ec0267Sriastradh .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1748efa246c0Sriastradh .evict_flags = &amdgpu_evict_flags,
1749efa246c0Sriastradh .move = &amdgpu_bo_move,
1750efa246c0Sriastradh .verify_access = &amdgpu_verify_access,
1751efa246c0Sriastradh .move_notify = &amdgpu_bo_move_notify,
175241ec0267Sriastradh .release_notify = &amdgpu_bo_release_notify,
1753efa246c0Sriastradh .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1754efa246c0Sriastradh .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1755efa246c0Sriastradh .io_mem_free = &amdgpu_ttm_io_mem_free,
175641ec0267Sriastradh .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
175741ec0267Sriastradh .access_memory = &amdgpu_ttm_access_memory,
175841ec0267Sriastradh .del_from_lru_notify = &amdgpu_vm_del_from_lru_notify
1759efa246c0Sriastradh };
1760efa246c0Sriastradh
176141ec0267Sriastradh /*
176241ec0267Sriastradh * Firmware Reservation functions
176341ec0267Sriastradh */
176441ec0267Sriastradh /**
176541ec0267Sriastradh * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
176641ec0267Sriastradh *
176741ec0267Sriastradh * @adev: amdgpu_device pointer
176841ec0267Sriastradh *
176941ec0267Sriastradh * free fw reserved vram if it has been reserved.
177041ec0267Sriastradh */
amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device * adev)177141ec0267Sriastradh static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
177241ec0267Sriastradh {
177341ec0267Sriastradh amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
177441ec0267Sriastradh NULL, &adev->fw_vram_usage.va);
177541ec0267Sriastradh }
177641ec0267Sriastradh
177741ec0267Sriastradh /**
177841ec0267Sriastradh * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
177941ec0267Sriastradh *
178041ec0267Sriastradh * @adev: amdgpu_device pointer
178141ec0267Sriastradh *
178241ec0267Sriastradh * create bo vram reservation from fw.
178341ec0267Sriastradh */
amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device * adev)178441ec0267Sriastradh static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
178541ec0267Sriastradh {
178641ec0267Sriastradh uint64_t vram_size = adev->gmc.visible_vram_size;
178741ec0267Sriastradh
178841ec0267Sriastradh adev->fw_vram_usage.va = NULL;
178941ec0267Sriastradh adev->fw_vram_usage.reserved_bo = NULL;
179041ec0267Sriastradh
179141ec0267Sriastradh if (adev->fw_vram_usage.size == 0 ||
179241ec0267Sriastradh adev->fw_vram_usage.size > vram_size)
179341ec0267Sriastradh return 0;
179441ec0267Sriastradh
179541ec0267Sriastradh return amdgpu_bo_create_kernel_at(adev,
179641ec0267Sriastradh adev->fw_vram_usage.start_offset,
179741ec0267Sriastradh adev->fw_vram_usage.size,
179841ec0267Sriastradh AMDGPU_GEM_DOMAIN_VRAM,
179941ec0267Sriastradh &adev->fw_vram_usage.reserved_bo,
180041ec0267Sriastradh &adev->fw_vram_usage.va);
180141ec0267Sriastradh }
180241ec0267Sriastradh
180341ec0267Sriastradh /*
180441ec0267Sriastradh * Memoy training reservation functions
180541ec0267Sriastradh */
180641ec0267Sriastradh
180741ec0267Sriastradh /**
180841ec0267Sriastradh * amdgpu_ttm_training_reserve_vram_fini - free memory training reserved vram
180941ec0267Sriastradh *
181041ec0267Sriastradh * @adev: amdgpu_device pointer
181141ec0267Sriastradh *
181241ec0267Sriastradh * free memory training reserved vram if it has been reserved.
181341ec0267Sriastradh */
amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device * adev)181441ec0267Sriastradh static int amdgpu_ttm_training_reserve_vram_fini(struct amdgpu_device *adev)
181541ec0267Sriastradh {
181641ec0267Sriastradh struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
181741ec0267Sriastradh
181841ec0267Sriastradh ctx->init = PSP_MEM_TRAIN_NOT_SUPPORT;
181941ec0267Sriastradh amdgpu_bo_free_kernel(&ctx->c2p_bo, NULL, NULL);
182041ec0267Sriastradh ctx->c2p_bo = NULL;
182141ec0267Sriastradh
182241ec0267Sriastradh return 0;
182341ec0267Sriastradh }
182441ec0267Sriastradh
amdgpu_ttm_training_get_c2p_offset(u64 vram_size)182541ec0267Sriastradh static u64 amdgpu_ttm_training_get_c2p_offset(u64 vram_size)
182641ec0267Sriastradh {
182741ec0267Sriastradh if ((vram_size & (SZ_1M - 1)) < (SZ_4K + 1) )
182841ec0267Sriastradh vram_size -= SZ_1M;
182941ec0267Sriastradh
183041ec0267Sriastradh return ALIGN(vram_size, SZ_1M);
183141ec0267Sriastradh }
183241ec0267Sriastradh
183341ec0267Sriastradh /**
183441ec0267Sriastradh * amdgpu_ttm_training_reserve_vram_init - create bo vram reservation from memory training
183541ec0267Sriastradh *
183641ec0267Sriastradh * @adev: amdgpu_device pointer
183741ec0267Sriastradh *
183841ec0267Sriastradh * create bo vram reservation from memory training.
183941ec0267Sriastradh */
amdgpu_ttm_training_reserve_vram_init(struct amdgpu_device * adev)184041ec0267Sriastradh static int amdgpu_ttm_training_reserve_vram_init(struct amdgpu_device *adev)
184141ec0267Sriastradh {
184241ec0267Sriastradh int ret;
184341ec0267Sriastradh struct psp_memory_training_context *ctx = &adev->psp.mem_train_ctx;
184441ec0267Sriastradh
184541ec0267Sriastradh memset(ctx, 0, sizeof(*ctx));
184641ec0267Sriastradh if (!adev->fw_vram_usage.mem_train_support) {
184741ec0267Sriastradh DRM_DEBUG("memory training does not support!\n");
184841ec0267Sriastradh return 0;
184941ec0267Sriastradh }
185041ec0267Sriastradh
185141ec0267Sriastradh ctx->c2p_train_data_offset = amdgpu_ttm_training_get_c2p_offset(adev->gmc.mc_vram_size);
185241ec0267Sriastradh ctx->p2c_train_data_offset = (adev->gmc.mc_vram_size - GDDR6_MEM_TRAINING_OFFSET);
185341ec0267Sriastradh ctx->train_data_size = GDDR6_MEM_TRAINING_DATA_SIZE_IN_BYTES;
185441ec0267Sriastradh
18552b73d18aSriastradh DRM_DEBUG("train_data_size:%"PRIx64",p2c_train_data_offset:%"PRIx64",c2p_train_data_offset:%"PRIx64".\n",
185641ec0267Sriastradh ctx->train_data_size,
185741ec0267Sriastradh ctx->p2c_train_data_offset,
185841ec0267Sriastradh ctx->c2p_train_data_offset);
185941ec0267Sriastradh
186041ec0267Sriastradh ret = amdgpu_bo_create_kernel_at(adev,
186141ec0267Sriastradh ctx->c2p_train_data_offset,
186241ec0267Sriastradh ctx->train_data_size,
186341ec0267Sriastradh AMDGPU_GEM_DOMAIN_VRAM,
186441ec0267Sriastradh &ctx->c2p_bo,
186541ec0267Sriastradh NULL);
186641ec0267Sriastradh if (ret) {
186741ec0267Sriastradh DRM_ERROR("alloc c2p_bo failed(%d)!\n", ret);
186841ec0267Sriastradh amdgpu_ttm_training_reserve_vram_fini(adev);
186941ec0267Sriastradh return ret;
187041ec0267Sriastradh }
187141ec0267Sriastradh
187241ec0267Sriastradh ctx->init = PSP_MEM_TRAIN_RESERVE_SUCCESS;
187341ec0267Sriastradh return 0;
187441ec0267Sriastradh }
187541ec0267Sriastradh
187641ec0267Sriastradh /**
187741ec0267Sriastradh * amdgpu_ttm_init - Init the memory management (ttm) as well as various
187841ec0267Sriastradh * gtt/vram related fields.
187941ec0267Sriastradh *
188041ec0267Sriastradh * This initializes all of the memory space pools that the TTM layer
188141ec0267Sriastradh * will need such as the GTT space (system memory mapped to the device),
188241ec0267Sriastradh * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
188341ec0267Sriastradh * can be mapped per VMID.
188441ec0267Sriastradh */
amdgpu_ttm_init(struct amdgpu_device * adev)1885efa246c0Sriastradh int amdgpu_ttm_init(struct amdgpu_device *adev)
1886efa246c0Sriastradh {
188741ec0267Sriastradh uint64_t gtt_size;
1888efa246c0Sriastradh int r;
188941ec0267Sriastradh u64 vis_vram_limit;
189041ec0267Sriastradh void *stolen_vga_buf;
1891efa246c0Sriastradh
189241ec0267Sriastradh mutex_init(&adev->mman.gtt_window_lock);
189341ec0267Sriastradh
1894efa246c0Sriastradh /* No others user of address space so set it to 0 */
1895efa246c0Sriastradh r = ttm_bo_device_init(&adev->mman.bdev,
1896efa246c0Sriastradh &amdgpu_bo_driver,
18970d50c49dSriastradh #ifdef __NetBSD__
18980d50c49dSriastradh adev->ddev->bst,
18990d50c49dSriastradh adev->ddev->dmat,
19000d50c49dSriastradh #else
1901efa246c0Sriastradh adev->ddev->anon_inode->i_mapping,
19020d50c49dSriastradh #endif
190341ec0267Sriastradh adev->ddev->vma_offset_manager,
190441ec0267Sriastradh dma_addressing_limited(adev->dev));
1905efa246c0Sriastradh if (r) {
1906efa246c0Sriastradh DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1907efa246c0Sriastradh return r;
1908efa246c0Sriastradh }
1909efa246c0Sriastradh adev->mman.initialized = true;
191041ec0267Sriastradh
191141ec0267Sriastradh /* We opt to avoid OOM on system pages allocations */
191241ec0267Sriastradh adev->mman.bdev.no_retry = true;
191341ec0267Sriastradh
191441ec0267Sriastradh /* Initialize VRAM pool with all of VRAM divided into pages */
1915efa246c0Sriastradh r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
191641ec0267Sriastradh adev->gmc.real_vram_size >> PAGE_SHIFT);
1917efa246c0Sriastradh if (r) {
1918efa246c0Sriastradh DRM_ERROR("Failed initializing VRAM heap.\n");
1919efa246c0Sriastradh return r;
1920efa246c0Sriastradh }
1921efa246c0Sriastradh
192241ec0267Sriastradh /* Reduce size of CPU-visible VRAM if requested */
192341ec0267Sriastradh vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
192441ec0267Sriastradh if (amdgpu_vis_vram_limit > 0 &&
192541ec0267Sriastradh vis_vram_limit <= adev->gmc.visible_vram_size)
192641ec0267Sriastradh adev->gmc.visible_vram_size = vis_vram_limit;
192741ec0267Sriastradh
192841ec0267Sriastradh /* Change the size here instead of the init above so only lpfn is affected */
192941ec0267Sriastradh amdgpu_ttm_set_buffer_funcs_status(adev, false);
19302b73d18aSriastradh #ifdef __NetBSD__
19312b73d18aSriastradh #ifdef _LP64
19322b73d18aSriastradh if (bus_space_map(adev->gmc.aper_tag, adev->gmc.aper_base,
19332b73d18aSriastradh adev->gmc.visible_vram_size,
19342b73d18aSriastradh BUS_SPACE_MAP_LINEAR|BUS_SPACE_MAP_PREFETCHABLE,
19352b73d18aSriastradh &adev->mman.aper_base_handle)) {
19362b73d18aSriastradh return -EIO;
19372b73d18aSriastradh }
19382b73d18aSriastradh adev->mman.aper_base_kaddr = bus_space_vaddr(adev->gmc.aper_tag,
19392b73d18aSriastradh adev->mman.aper_base_handle);
19402b73d18aSriastradh KASSERT(adev->mman.aper_base_kaddr != NULL);
19412b73d18aSriastradh #endif /* _LP64 */
19422b73d18aSriastradh #else /* __NetBSD__ */
194341ec0267Sriastradh #ifdef CONFIG_64BIT
194441ec0267Sriastradh adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
194541ec0267Sriastradh adev->gmc.visible_vram_size);
194641ec0267Sriastradh #endif
19472b73d18aSriastradh #endif
194841ec0267Sriastradh
194941ec0267Sriastradh /*
195041ec0267Sriastradh *The reserved vram for firmware must be pinned to the specified
195141ec0267Sriastradh *place on the VRAM, so reserve it early.
195241ec0267Sriastradh */
195341ec0267Sriastradh r = amdgpu_ttm_fw_reserve_vram_init(adev);
1954efa246c0Sriastradh if (r) {
1955efa246c0Sriastradh return r;
1956efa246c0Sriastradh }
195741ec0267Sriastradh
195841ec0267Sriastradh /*
195941ec0267Sriastradh *The reserved vram for memory training must be pinned to the specified
196041ec0267Sriastradh *place on the VRAM, so reserve it early.
196141ec0267Sriastradh */
196241ec0267Sriastradh r = amdgpu_ttm_training_reserve_vram_init(adev);
1963efa246c0Sriastradh if (r)
1964efa246c0Sriastradh return r;
196541ec0267Sriastradh
196641ec0267Sriastradh /* allocate memory as required for VGA
196741ec0267Sriastradh * This is used for VGA emulation and pre-OS scanout buffers to
196841ec0267Sriastradh * avoid display artifacts while transitioning between pre-OS
196941ec0267Sriastradh * and driver. */
197041ec0267Sriastradh r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
197141ec0267Sriastradh AMDGPU_GEM_DOMAIN_VRAM,
197241ec0267Sriastradh &adev->stolen_vga_memory,
197341ec0267Sriastradh NULL, &stolen_vga_buf);
197441ec0267Sriastradh if (r)
1975efa246c0Sriastradh return r;
197641ec0267Sriastradh
197741ec0267Sriastradh /*
197841ec0267Sriastradh * reserve one TMR (64K) memory at the top of VRAM which holds
197941ec0267Sriastradh * IP Discovery data and is protected by PSP.
198041ec0267Sriastradh */
198141ec0267Sriastradh r = amdgpu_bo_create_kernel_at(adev,
198241ec0267Sriastradh adev->gmc.real_vram_size - DISCOVERY_TMR_SIZE,
198341ec0267Sriastradh DISCOVERY_TMR_SIZE,
198441ec0267Sriastradh AMDGPU_GEM_DOMAIN_VRAM,
198541ec0267Sriastradh &adev->discovery_memory,
198641ec0267Sriastradh NULL);
198741ec0267Sriastradh if (r)
198841ec0267Sriastradh return r;
198941ec0267Sriastradh
1990efa246c0Sriastradh DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
199141ec0267Sriastradh (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
199241ec0267Sriastradh
199341ec0267Sriastradh /* Compute GTT size, either bsaed on 3/4th the size of RAM size
199441ec0267Sriastradh * or whatever the user passed on module init */
199541ec0267Sriastradh if (amdgpu_gtt_size == -1) {
199641ec0267Sriastradh struct sysinfo si;
199741ec0267Sriastradh
199841ec0267Sriastradh si_meminfo(&si);
199941ec0267Sriastradh gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
200041ec0267Sriastradh adev->gmc.mc_vram_size),
200141ec0267Sriastradh ((uint64_t)si.totalram * si.mem_unit * 3/4));
200241ec0267Sriastradh }
200341ec0267Sriastradh else
200441ec0267Sriastradh gtt_size = (uint64_t)amdgpu_gtt_size << 20;
200541ec0267Sriastradh
200641ec0267Sriastradh /* Initialize GTT memory pool */
200741ec0267Sriastradh r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
2008efa246c0Sriastradh if (r) {
2009efa246c0Sriastradh DRM_ERROR("Failed initializing GTT heap.\n");
2010efa246c0Sriastradh return r;
2011efa246c0Sriastradh }
2012efa246c0Sriastradh DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
201341ec0267Sriastradh (unsigned)(gtt_size / (1024 * 1024)));
2014efa246c0Sriastradh
201541ec0267Sriastradh /* Initialize various on-chip memory pools */
2016efa246c0Sriastradh r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
201741ec0267Sriastradh adev->gds.gds_size);
2018efa246c0Sriastradh if (r) {
2019efa246c0Sriastradh DRM_ERROR("Failed initializing GDS heap.\n");
2020efa246c0Sriastradh return r;
2021efa246c0Sriastradh }
2022efa246c0Sriastradh
2023efa246c0Sriastradh r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
202441ec0267Sriastradh adev->gds.gws_size);
2025efa246c0Sriastradh if (r) {
2026efa246c0Sriastradh DRM_ERROR("Failed initializing gws heap.\n");
2027efa246c0Sriastradh return r;
2028efa246c0Sriastradh }
2029efa246c0Sriastradh
2030efa246c0Sriastradh r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
203141ec0267Sriastradh adev->gds.oa_size);
2032efa246c0Sriastradh if (r) {
2033efa246c0Sriastradh DRM_ERROR("Failed initializing oa heap.\n");
2034efa246c0Sriastradh return r;
2035efa246c0Sriastradh }
2036efa246c0Sriastradh
203741ec0267Sriastradh /* Register debugfs entries for amdgpu_ttm */
2038efa246c0Sriastradh r = amdgpu_ttm_debugfs_init(adev);
2039efa246c0Sriastradh if (r) {
2040efa246c0Sriastradh DRM_ERROR("Failed to init debugfs\n");
2041efa246c0Sriastradh return r;
2042efa246c0Sriastradh }
2043efa246c0Sriastradh return 0;
2044efa246c0Sriastradh }
2045efa246c0Sriastradh
204641ec0267Sriastradh /**
204741ec0267Sriastradh * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
204841ec0267Sriastradh */
amdgpu_ttm_late_init(struct amdgpu_device * adev)204941ec0267Sriastradh void amdgpu_ttm_late_init(struct amdgpu_device *adev)
205041ec0267Sriastradh {
205141ec0267Sriastradh void *stolen_vga_buf;
205241ec0267Sriastradh /* return the VGA stolen memory (if any) back to VRAM */
205341ec0267Sriastradh amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, &stolen_vga_buf);
205441ec0267Sriastradh }
205541ec0267Sriastradh
205641ec0267Sriastradh /**
205741ec0267Sriastradh * amdgpu_ttm_fini - De-initialize the TTM memory pools
205841ec0267Sriastradh */
amdgpu_ttm_fini(struct amdgpu_device * adev)2059efa246c0Sriastradh void amdgpu_ttm_fini(struct amdgpu_device *adev)
2060efa246c0Sriastradh {
2061efa246c0Sriastradh if (!adev->mman.initialized)
2062efa246c0Sriastradh return;
206341ec0267Sriastradh
2064efa246c0Sriastradh amdgpu_ttm_debugfs_fini(adev);
206541ec0267Sriastradh amdgpu_ttm_training_reserve_vram_fini(adev);
206641ec0267Sriastradh /* return the IP Discovery TMR memory back to VRAM */
206741ec0267Sriastradh amdgpu_bo_free_kernel(&adev->discovery_memory, NULL, NULL);
206841ec0267Sriastradh amdgpu_ttm_fw_reserve_vram_fini(adev);
206941ec0267Sriastradh
20702b73d18aSriastradh #ifdef __NetBSD__
20712b73d18aSriastradh if (adev->mman.aper_base_handle) {
20722b73d18aSriastradh bus_space_unmap(adev->gmc.aper_tag,
20732b73d18aSriastradh adev->mman.aper_base_handle, adev->gmc.visible_vram_size);
20742b73d18aSriastradh }
20752b73d18aSriastradh #else
207641ec0267Sriastradh if (adev->mman.aper_base_kaddr)
207741ec0267Sriastradh iounmap(adev->mman.aper_base_kaddr);
20782b73d18aSriastradh #endif
207941ec0267Sriastradh adev->mman.aper_base_kaddr = NULL;
208041ec0267Sriastradh
2081efa246c0Sriastradh ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
2082efa246c0Sriastradh ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
2083efa246c0Sriastradh ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
2084efa246c0Sriastradh ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
2085efa246c0Sriastradh ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
2086efa246c0Sriastradh ttm_bo_device_release(&adev->mman.bdev);
2087efa246c0Sriastradh adev->mman.initialized = false;
208807eb61ceSriastradh mutex_destroy(&adev->mman.gtt_window_lock);
2089efa246c0Sriastradh DRM_INFO("amdgpu: ttm finalized\n");
2090efa246c0Sriastradh }
2091efa246c0Sriastradh
209241ec0267Sriastradh /**
209341ec0267Sriastradh * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
209441ec0267Sriastradh *
209541ec0267Sriastradh * @adev: amdgpu_device pointer
209641ec0267Sriastradh * @enable: true when we can use buffer functions.
209741ec0267Sriastradh *
209841ec0267Sriastradh * Enable/disable use of buffer functions during suspend/resume. This should
209941ec0267Sriastradh * only be called at bootup or when userspace isn't running.
210041ec0267Sriastradh */
amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device * adev,bool enable)210141ec0267Sriastradh void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
2102efa246c0Sriastradh {
210341ec0267Sriastradh struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
210441ec0267Sriastradh uint64_t size;
210541ec0267Sriastradh int r;
2106efa246c0Sriastradh
210741ec0267Sriastradh if (!adev->mman.initialized || adev->in_gpu_reset ||
210841ec0267Sriastradh adev->mman.buffer_funcs_enabled == enable)
2109efa246c0Sriastradh return;
2110efa246c0Sriastradh
211141ec0267Sriastradh if (enable) {
211241ec0267Sriastradh struct amdgpu_ring *ring;
211341ec0267Sriastradh struct drm_gpu_scheduler *sched;
211441ec0267Sriastradh
211541ec0267Sriastradh ring = adev->mman.buffer_funcs_ring;
211641ec0267Sriastradh sched = &ring->sched;
211741ec0267Sriastradh r = drm_sched_entity_init(&adev->mman.entity,
211841ec0267Sriastradh DRM_SCHED_PRIORITY_KERNEL, &sched,
211941ec0267Sriastradh 1, NULL);
212041ec0267Sriastradh if (r) {
212141ec0267Sriastradh DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
212241ec0267Sriastradh r);
212341ec0267Sriastradh return;
212441ec0267Sriastradh }
212541ec0267Sriastradh } else {
212641ec0267Sriastradh drm_sched_entity_destroy(&adev->mman.entity);
212741ec0267Sriastradh dma_fence_put(man->move);
212841ec0267Sriastradh man->move = NULL;
212941ec0267Sriastradh }
213041ec0267Sriastradh
2131efa246c0Sriastradh /* this just adjusts TTM size idea, which sets lpfn to the correct value */
213241ec0267Sriastradh if (enable)
213341ec0267Sriastradh size = adev->gmc.real_vram_size;
213441ec0267Sriastradh else
213541ec0267Sriastradh size = adev->gmc.visible_vram_size;
2136efa246c0Sriastradh man->size = size >> PAGE_SHIFT;
213741ec0267Sriastradh adev->mman.buffer_funcs_enabled = enable;
2138efa246c0Sriastradh }
2139efa246c0Sriastradh
21400d50c49dSriastradh #ifdef __NetBSD__
21410d50c49dSriastradh
21420d50c49dSriastradh int
amdgpu_mmap_object(struct drm_device * dev,off_t offset,size_t size,vm_prot_t prot,struct uvm_object ** uobjp,voff_t * uoffsetp,struct file * file)21430d50c49dSriastradh amdgpu_mmap_object(struct drm_device *dev, off_t offset, size_t size,
21440d50c49dSriastradh vm_prot_t prot, struct uvm_object **uobjp, voff_t *uoffsetp,
21450d50c49dSriastradh struct file *file)
21460d50c49dSriastradh {
21470d50c49dSriastradh struct amdgpu_device *adev = dev->dev_private;
21480d50c49dSriastradh
21490d50c49dSriastradh KASSERT(0 == (offset & (PAGE_SIZE - 1)));
21500d50c49dSriastradh
21510d50c49dSriastradh if (__predict_false(adev == NULL)) /* XXX How?? */
21520d50c49dSriastradh return -EINVAL;
21530d50c49dSriastradh
21540d50c49dSriastradh return ttm_bo_mmap_object(&adev->mman.bdev, offset, size, prot,
21550d50c49dSriastradh uobjp, uoffsetp, file);
21560d50c49dSriastradh }
21570d50c49dSriastradh
21580d50c49dSriastradh #else /* __NetBSD__ */
21590d50c49dSriastradh
amdgpu_mmap(struct file * filp,struct vm_area_struct * vma)2160efa246c0Sriastradh int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
2161efa246c0Sriastradh {
216241ec0267Sriastradh struct drm_file *file_priv = filp->private_data;
216341ec0267Sriastradh struct amdgpu_device *adev = file_priv->minor->dev->dev_private;
2164efa246c0Sriastradh
2165efa246c0Sriastradh if (adev == NULL)
2166efa246c0Sriastradh return -EINVAL;
2167efa246c0Sriastradh
2168efa246c0Sriastradh return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
2169efa246c0Sriastradh }
2170efa246c0Sriastradh
21710d50c49dSriastradh #endif /* __NetBSD__ */
amdgpu_map_buffer(struct ttm_buffer_object * bo,struct ttm_mem_reg * mem,unsigned num_pages,uint64_t offset,unsigned window,struct amdgpu_ring * ring,uint64_t * addr)217241ec0267Sriastradh static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
217341ec0267Sriastradh struct ttm_mem_reg *mem, unsigned num_pages,
217441ec0267Sriastradh uint64_t offset, unsigned window,
217541ec0267Sriastradh struct amdgpu_ring *ring,
217641ec0267Sriastradh uint64_t *addr)
2177efa246c0Sriastradh {
217841ec0267Sriastradh struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
2179efa246c0Sriastradh struct amdgpu_device *adev = ring->adev;
218041ec0267Sriastradh struct ttm_tt *ttm = bo->ttm;
218141ec0267Sriastradh struct amdgpu_job *job;
218241ec0267Sriastradh unsigned num_dw, num_bytes;
218341ec0267Sriastradh dma_addr_t *dma_address;
218441ec0267Sriastradh struct dma_fence *fence;
218541ec0267Sriastradh uint64_t src_addr, dst_addr;
218641ec0267Sriastradh uint64_t flags;
2187efa246c0Sriastradh int r;
2188efa246c0Sriastradh
218941ec0267Sriastradh BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
219041ec0267Sriastradh AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
2191efa246c0Sriastradh
219241ec0267Sriastradh *addr = adev->gmc.gart_start;
219341ec0267Sriastradh *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
219441ec0267Sriastradh AMDGPU_GPU_PAGE_SIZE;
2195efa246c0Sriastradh
219641ec0267Sriastradh num_dw = ALIGN(adev->mman.buffer_funcs->copy_num_dw, 8);
219741ec0267Sriastradh num_bytes = num_pages * 8;
2198efa246c0Sriastradh
219941ec0267Sriastradh r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
220041ec0267Sriastradh if (r)
220141ec0267Sriastradh return r;
220241ec0267Sriastradh
220341ec0267Sriastradh src_addr = num_dw * 4;
220441ec0267Sriastradh src_addr += job->ibs[0].gpu_addr;
220541ec0267Sriastradh
220641ec0267Sriastradh dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
220741ec0267Sriastradh dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
220841ec0267Sriastradh amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
220941ec0267Sriastradh dst_addr, num_bytes);
221041ec0267Sriastradh
221141ec0267Sriastradh amdgpu_ring_pad_ib(ring, &job->ibs[0]);
221241ec0267Sriastradh WARN_ON(job->ibs[0].length_dw > num_dw);
221341ec0267Sriastradh
22142b73d18aSriastradh #ifdef __NetBSD__
22152b73d18aSriastradh __USE(dma_address);
22162b73d18aSriastradh flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
22172b73d18aSriastradh r = amdgpu_gart_map(adev, 0, num_pages, offset, gtt->ttm.dma_address,
22182b73d18aSriastradh flags, &job->ibs[0].ptr[num_dw]);
22192b73d18aSriastradh #else
222041ec0267Sriastradh dma_address = >t->ttm.dma_address[offset >> PAGE_SHIFT];
222141ec0267Sriastradh flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
222241ec0267Sriastradh r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
222341ec0267Sriastradh &job->ibs[0].ptr[num_dw]);
22242b73d18aSriastradh #endif
222541ec0267Sriastradh if (r)
222641ec0267Sriastradh goto error_free;
222741ec0267Sriastradh
222841ec0267Sriastradh r = amdgpu_job_submit(job, &adev->mman.entity,
222941ec0267Sriastradh AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
223041ec0267Sriastradh if (r)
223141ec0267Sriastradh goto error_free;
223241ec0267Sriastradh
223341ec0267Sriastradh dma_fence_put(fence);
223441ec0267Sriastradh
223541ec0267Sriastradh return r;
223641ec0267Sriastradh
223741ec0267Sriastradh error_free:
223841ec0267Sriastradh amdgpu_job_free(job);
2239efa246c0Sriastradh return r;
2240efa246c0Sriastradh }
2241efa246c0Sriastradh
amdgpu_copy_buffer(struct amdgpu_ring * ring,uint64_t src_offset,uint64_t dst_offset,uint32_t byte_count,struct dma_resv * resv,struct dma_fence ** fence,bool direct_submit,bool vm_needs_flush)224241ec0267Sriastradh int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
224341ec0267Sriastradh uint64_t dst_offset, uint32_t byte_count,
224441ec0267Sriastradh struct dma_resv *resv,
224541ec0267Sriastradh struct dma_fence **fence, bool direct_submit,
224641ec0267Sriastradh bool vm_needs_flush)
224741ec0267Sriastradh {
224841ec0267Sriastradh struct amdgpu_device *adev = ring->adev;
224941ec0267Sriastradh struct amdgpu_job *job;
2250efa246c0Sriastradh
225141ec0267Sriastradh uint32_t max_bytes;
225241ec0267Sriastradh unsigned num_loops, num_dw;
225341ec0267Sriastradh unsigned i;
225441ec0267Sriastradh int r;
225541ec0267Sriastradh
225641ec0267Sriastradh if (direct_submit && !ring->sched.ready) {
225741ec0267Sriastradh DRM_ERROR("Trying to move memory with ring turned off.\n");
225841ec0267Sriastradh return -EINVAL;
225941ec0267Sriastradh }
226041ec0267Sriastradh
226141ec0267Sriastradh max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
226241ec0267Sriastradh num_loops = DIV_ROUND_UP(byte_count, max_bytes);
226341ec0267Sriastradh num_dw = ALIGN(num_loops * adev->mman.buffer_funcs->copy_num_dw, 8);
226441ec0267Sriastradh
226541ec0267Sriastradh r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
226641ec0267Sriastradh if (r)
226741ec0267Sriastradh return r;
226841ec0267Sriastradh
226941ec0267Sriastradh if (vm_needs_flush) {
227041ec0267Sriastradh job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
227141ec0267Sriastradh job->vm_needs_flush = true;
227241ec0267Sriastradh }
2273efa246c0Sriastradh if (resv) {
227441ec0267Sriastradh r = amdgpu_sync_resv(adev, &job->sync, resv,
227541ec0267Sriastradh AMDGPU_FENCE_OWNER_UNDEFINED,
227641ec0267Sriastradh false);
2277efa246c0Sriastradh if (r) {
2278efa246c0Sriastradh DRM_ERROR("sync failed (%d).\n", r);
2279efa246c0Sriastradh goto error_free;
2280efa246c0Sriastradh }
2281efa246c0Sriastradh }
2282efa246c0Sriastradh
2283efa246c0Sriastradh for (i = 0; i < num_loops; i++) {
2284efa246c0Sriastradh uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
2285efa246c0Sriastradh
228641ec0267Sriastradh amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
228741ec0267Sriastradh dst_offset, cur_size_in_bytes);
2288efa246c0Sriastradh
2289efa246c0Sriastradh src_offset += cur_size_in_bytes;
2290efa246c0Sriastradh dst_offset += cur_size_in_bytes;
2291efa246c0Sriastradh byte_count -= cur_size_in_bytes;
2292efa246c0Sriastradh }
2293efa246c0Sriastradh
229441ec0267Sriastradh amdgpu_ring_pad_ib(ring, &job->ibs[0]);
229541ec0267Sriastradh WARN_ON(job->ibs[0].length_dw > num_dw);
229641ec0267Sriastradh if (direct_submit)
229741ec0267Sriastradh r = amdgpu_job_submit_direct(job, ring, fence);
229841ec0267Sriastradh else
229941ec0267Sriastradh r = amdgpu_job_submit(job, &adev->mman.entity,
230041ec0267Sriastradh AMDGPU_FENCE_OWNER_UNDEFINED, fence);
2301efa246c0Sriastradh if (r)
2302efa246c0Sriastradh goto error_free;
2303efa246c0Sriastradh
230441ec0267Sriastradh return r;
230541ec0267Sriastradh
2306efa246c0Sriastradh error_free:
230741ec0267Sriastradh amdgpu_job_free(job);
230841ec0267Sriastradh DRM_ERROR("Error scheduling IBs (%d)\n", r);
230941ec0267Sriastradh return r;
231041ec0267Sriastradh }
231141ec0267Sriastradh
amdgpu_fill_buffer(struct amdgpu_bo * bo,uint32_t src_data,struct dma_resv * resv,struct dma_fence ** fence)231241ec0267Sriastradh int amdgpu_fill_buffer(struct amdgpu_bo *bo,
231341ec0267Sriastradh uint32_t src_data,
231441ec0267Sriastradh struct dma_resv *resv,
231541ec0267Sriastradh struct dma_fence **fence)
231641ec0267Sriastradh {
231741ec0267Sriastradh struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
231841ec0267Sriastradh uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
231941ec0267Sriastradh struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
232041ec0267Sriastradh
232141ec0267Sriastradh struct drm_mm_node *mm_node;
232241ec0267Sriastradh unsigned long num_pages;
232341ec0267Sriastradh unsigned int num_loops, num_dw;
232441ec0267Sriastradh
232541ec0267Sriastradh struct amdgpu_job *job;
232641ec0267Sriastradh int r;
232741ec0267Sriastradh
232841ec0267Sriastradh if (!adev->mman.buffer_funcs_enabled) {
232941ec0267Sriastradh DRM_ERROR("Trying to clear memory with ring turned off.\n");
233041ec0267Sriastradh return -EINVAL;
233141ec0267Sriastradh }
233241ec0267Sriastradh
233341ec0267Sriastradh if (bo->tbo.mem.mem_type == TTM_PL_TT) {
233441ec0267Sriastradh r = amdgpu_ttm_alloc_gart(&bo->tbo);
233541ec0267Sriastradh if (r)
233641ec0267Sriastradh return r;
233741ec0267Sriastradh }
233841ec0267Sriastradh
233941ec0267Sriastradh num_pages = bo->tbo.num_pages;
234041ec0267Sriastradh mm_node = bo->tbo.mem.mm_node;
234141ec0267Sriastradh num_loops = 0;
234241ec0267Sriastradh while (num_pages) {
234341ec0267Sriastradh uint64_t byte_count = mm_node->size << PAGE_SHIFT;
234441ec0267Sriastradh
234541ec0267Sriastradh num_loops += DIV_ROUND_UP_ULL(byte_count, max_bytes);
234641ec0267Sriastradh num_pages -= mm_node->size;
234741ec0267Sriastradh ++mm_node;
234841ec0267Sriastradh }
234941ec0267Sriastradh num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
235041ec0267Sriastradh
235141ec0267Sriastradh /* for IB padding */
235241ec0267Sriastradh num_dw += 64;
235341ec0267Sriastradh
235441ec0267Sriastradh r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
235541ec0267Sriastradh if (r)
235641ec0267Sriastradh return r;
235741ec0267Sriastradh
235841ec0267Sriastradh if (resv) {
235941ec0267Sriastradh r = amdgpu_sync_resv(adev, &job->sync, resv,
236041ec0267Sriastradh AMDGPU_FENCE_OWNER_UNDEFINED, false);
236141ec0267Sriastradh if (r) {
236241ec0267Sriastradh DRM_ERROR("sync failed (%d).\n", r);
236341ec0267Sriastradh goto error_free;
236441ec0267Sriastradh }
236541ec0267Sriastradh }
236641ec0267Sriastradh
236741ec0267Sriastradh num_pages = bo->tbo.num_pages;
236841ec0267Sriastradh mm_node = bo->tbo.mem.mm_node;
236941ec0267Sriastradh
237041ec0267Sriastradh while (num_pages) {
237141ec0267Sriastradh uint64_t byte_count = mm_node->size << PAGE_SHIFT;
237241ec0267Sriastradh uint64_t dst_addr;
237341ec0267Sriastradh
237441ec0267Sriastradh dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
237541ec0267Sriastradh while (byte_count) {
237641ec0267Sriastradh uint32_t cur_size_in_bytes = min_t(uint64_t, byte_count,
237741ec0267Sriastradh max_bytes);
237841ec0267Sriastradh
237941ec0267Sriastradh amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
238041ec0267Sriastradh dst_addr, cur_size_in_bytes);
238141ec0267Sriastradh
238241ec0267Sriastradh dst_addr += cur_size_in_bytes;
238341ec0267Sriastradh byte_count -= cur_size_in_bytes;
238441ec0267Sriastradh }
238541ec0267Sriastradh
238641ec0267Sriastradh num_pages -= mm_node->size;
238741ec0267Sriastradh ++mm_node;
238841ec0267Sriastradh }
238941ec0267Sriastradh
239041ec0267Sriastradh amdgpu_ring_pad_ib(ring, &job->ibs[0]);
239141ec0267Sriastradh WARN_ON(job->ibs[0].length_dw > num_dw);
239241ec0267Sriastradh r = amdgpu_job_submit(job, &adev->mman.entity,
239341ec0267Sriastradh AMDGPU_FENCE_OWNER_UNDEFINED, fence);
239441ec0267Sriastradh if (r)
239541ec0267Sriastradh goto error_free;
239641ec0267Sriastradh
239741ec0267Sriastradh return 0;
239841ec0267Sriastradh
239941ec0267Sriastradh error_free:
240041ec0267Sriastradh amdgpu_job_free(job);
2401efa246c0Sriastradh return r;
2402efa246c0Sriastradh }
2403efa246c0Sriastradh
2404efa246c0Sriastradh #if defined(CONFIG_DEBUG_FS)
2405efa246c0Sriastradh
amdgpu_mm_dump_table(struct seq_file * m,void * data)2406efa246c0Sriastradh static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
2407efa246c0Sriastradh {
2408efa246c0Sriastradh struct drm_info_node *node = (struct drm_info_node *)m->private;
240941ec0267Sriastradh unsigned ttm_pl = (uintptr_t)node->info_ent->data;
2410efa246c0Sriastradh struct drm_device *dev = node->minor->dev;
2411efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
241241ec0267Sriastradh struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
241341ec0267Sriastradh struct drm_printer p = drm_seq_file_printer(m);
2414efa246c0Sriastradh
241541ec0267Sriastradh man->func->debug(man, &p);
241641ec0267Sriastradh return 0;
2417efa246c0Sriastradh }
2418efa246c0Sriastradh
241941ec0267Sriastradh static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
242041ec0267Sriastradh {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
242141ec0267Sriastradh {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
242241ec0267Sriastradh {"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
242341ec0267Sriastradh {"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
242441ec0267Sriastradh {"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
2425efa246c0Sriastradh {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
2426efa246c0Sriastradh #ifdef CONFIG_SWIOTLB
2427efa246c0Sriastradh {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
2428efa246c0Sriastradh #endif
2429efa246c0Sriastradh };
2430efa246c0Sriastradh
243141ec0267Sriastradh /**
243241ec0267Sriastradh * amdgpu_ttm_vram_read - Linear read access to VRAM
243341ec0267Sriastradh *
243441ec0267Sriastradh * Accesses VRAM via MMIO for debugging purposes.
243541ec0267Sriastradh */
amdgpu_ttm_vram_read(struct file * f,char __user * buf,size_t size,loff_t * pos)2436efa246c0Sriastradh static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
2437efa246c0Sriastradh size_t size, loff_t *pos)
2438efa246c0Sriastradh {
243941ec0267Sriastradh struct amdgpu_device *adev = file_inode(f)->i_private;
2440efa246c0Sriastradh ssize_t result = 0;
2441efa246c0Sriastradh int r;
2442efa246c0Sriastradh
2443efa246c0Sriastradh if (size & 0x3 || *pos & 0x3)
2444efa246c0Sriastradh return -EINVAL;
2445efa246c0Sriastradh
244641ec0267Sriastradh if (*pos >= adev->gmc.mc_vram_size)
2447efa246c0Sriastradh return -ENXIO;
2448efa246c0Sriastradh
2449efa246c0Sriastradh while (size) {
2450efa246c0Sriastradh unsigned long flags;
2451efa246c0Sriastradh uint32_t value;
2452efa246c0Sriastradh
245341ec0267Sriastradh if (*pos >= adev->gmc.mc_vram_size)
2454efa246c0Sriastradh return result;
2455efa246c0Sriastradh
2456efa246c0Sriastradh spin_lock_irqsave(&adev->mmio_idx_lock, flags);
245741ec0267Sriastradh WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
245841ec0267Sriastradh WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
245941ec0267Sriastradh value = RREG32_NO_KIQ(mmMM_DATA);
2460efa246c0Sriastradh spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
2461efa246c0Sriastradh
2462efa246c0Sriastradh r = put_user(value, (uint32_t *)buf);
2463efa246c0Sriastradh if (r)
2464efa246c0Sriastradh return r;
2465efa246c0Sriastradh
2466efa246c0Sriastradh result += 4;
2467efa246c0Sriastradh buf += 4;
2468efa246c0Sriastradh *pos += 4;
2469efa246c0Sriastradh size -= 4;
2470efa246c0Sriastradh }
2471efa246c0Sriastradh
2472efa246c0Sriastradh return result;
2473efa246c0Sriastradh }
2474efa246c0Sriastradh
247541ec0267Sriastradh /**
247641ec0267Sriastradh * amdgpu_ttm_vram_write - Linear write access to VRAM
247741ec0267Sriastradh *
247841ec0267Sriastradh * Accesses VRAM via MMIO for debugging purposes.
247941ec0267Sriastradh */
amdgpu_ttm_vram_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)248041ec0267Sriastradh static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
248141ec0267Sriastradh size_t size, loff_t *pos)
248241ec0267Sriastradh {
248341ec0267Sriastradh struct amdgpu_device *adev = file_inode(f)->i_private;
248441ec0267Sriastradh ssize_t result = 0;
248541ec0267Sriastradh int r;
248641ec0267Sriastradh
248741ec0267Sriastradh if (size & 0x3 || *pos & 0x3)
248841ec0267Sriastradh return -EINVAL;
248941ec0267Sriastradh
249041ec0267Sriastradh if (*pos >= adev->gmc.mc_vram_size)
249141ec0267Sriastradh return -ENXIO;
249241ec0267Sriastradh
249341ec0267Sriastradh while (size) {
249441ec0267Sriastradh unsigned long flags;
249541ec0267Sriastradh uint32_t value;
249641ec0267Sriastradh
249741ec0267Sriastradh if (*pos >= adev->gmc.mc_vram_size)
249841ec0267Sriastradh return result;
249941ec0267Sriastradh
250041ec0267Sriastradh r = get_user(value, (uint32_t *)buf);
250141ec0267Sriastradh if (r)
250241ec0267Sriastradh return r;
250341ec0267Sriastradh
250441ec0267Sriastradh spin_lock_irqsave(&adev->mmio_idx_lock, flags);
250541ec0267Sriastradh WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
250641ec0267Sriastradh WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
250741ec0267Sriastradh WREG32_NO_KIQ(mmMM_DATA, value);
250841ec0267Sriastradh spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
250941ec0267Sriastradh
251041ec0267Sriastradh result += 4;
251141ec0267Sriastradh buf += 4;
251241ec0267Sriastradh *pos += 4;
251341ec0267Sriastradh size -= 4;
251441ec0267Sriastradh }
251541ec0267Sriastradh
251641ec0267Sriastradh return result;
251741ec0267Sriastradh }
251841ec0267Sriastradh
2519efa246c0Sriastradh static const struct file_operations amdgpu_ttm_vram_fops = {
2520efa246c0Sriastradh .owner = THIS_MODULE,
2521efa246c0Sriastradh .read = amdgpu_ttm_vram_read,
252241ec0267Sriastradh .write = amdgpu_ttm_vram_write,
252341ec0267Sriastradh .llseek = default_llseek,
2524efa246c0Sriastradh };
2525efa246c0Sriastradh
252641ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
252741ec0267Sriastradh
252841ec0267Sriastradh /**
252941ec0267Sriastradh * amdgpu_ttm_gtt_read - Linear read access to GTT memory
253041ec0267Sriastradh */
amdgpu_ttm_gtt_read(struct file * f,char __user * buf,size_t size,loff_t * pos)2531efa246c0Sriastradh static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
2532efa246c0Sriastradh size_t size, loff_t *pos)
2533efa246c0Sriastradh {
253441ec0267Sriastradh struct amdgpu_device *adev = file_inode(f)->i_private;
2535efa246c0Sriastradh ssize_t result = 0;
2536efa246c0Sriastradh int r;
2537efa246c0Sriastradh
2538efa246c0Sriastradh while (size) {
2539efa246c0Sriastradh loff_t p = *pos / PAGE_SIZE;
2540efa246c0Sriastradh unsigned off = *pos & ~PAGE_MASK;
2541efa246c0Sriastradh size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
2542efa246c0Sriastradh struct page *page;
2543efa246c0Sriastradh void *ptr;
2544efa246c0Sriastradh
2545efa246c0Sriastradh if (p >= adev->gart.num_cpu_pages)
2546efa246c0Sriastradh return result;
2547efa246c0Sriastradh
2548efa246c0Sriastradh page = adev->gart.pages[p];
2549efa246c0Sriastradh if (page) {
2550efa246c0Sriastradh ptr = kmap(page);
2551efa246c0Sriastradh ptr += off;
2552efa246c0Sriastradh
2553efa246c0Sriastradh r = copy_to_user(buf, ptr, cur_size);
2554efa246c0Sriastradh kunmap(adev->gart.pages[p]);
2555efa246c0Sriastradh } else
2556efa246c0Sriastradh r = clear_user(buf, cur_size);
2557efa246c0Sriastradh
2558efa246c0Sriastradh if (r)
2559efa246c0Sriastradh return -EFAULT;
2560efa246c0Sriastradh
2561efa246c0Sriastradh result += cur_size;
2562efa246c0Sriastradh buf += cur_size;
2563efa246c0Sriastradh *pos += cur_size;
2564efa246c0Sriastradh size -= cur_size;
2565efa246c0Sriastradh }
2566efa246c0Sriastradh
2567efa246c0Sriastradh return result;
2568efa246c0Sriastradh }
2569efa246c0Sriastradh
2570efa246c0Sriastradh static const struct file_operations amdgpu_ttm_gtt_fops = {
2571efa246c0Sriastradh .owner = THIS_MODULE,
2572efa246c0Sriastradh .read = amdgpu_ttm_gtt_read,
2573efa246c0Sriastradh .llseek = default_llseek
2574efa246c0Sriastradh };
2575efa246c0Sriastradh
2576efa246c0Sriastradh #endif
2577efa246c0Sriastradh
257841ec0267Sriastradh /**
257941ec0267Sriastradh * amdgpu_iomem_read - Virtual read access to GPU mapped memory
258041ec0267Sriastradh *
258141ec0267Sriastradh * This function is used to read memory that has been mapped to the
258241ec0267Sriastradh * GPU and the known addresses are not physical addresses but instead
258341ec0267Sriastradh * bus addresses (e.g., what you'd put in an IB or ring buffer).
258441ec0267Sriastradh */
amdgpu_iomem_read(struct file * f,char __user * buf,size_t size,loff_t * pos)258541ec0267Sriastradh static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
258641ec0267Sriastradh size_t size, loff_t *pos)
258741ec0267Sriastradh {
258841ec0267Sriastradh struct amdgpu_device *adev = file_inode(f)->i_private;
258941ec0267Sriastradh struct iommu_domain *dom;
259041ec0267Sriastradh ssize_t result = 0;
259141ec0267Sriastradh int r;
259241ec0267Sriastradh
259341ec0267Sriastradh /* retrieve the IOMMU domain if any for this device */
259441ec0267Sriastradh dom = iommu_get_domain_for_dev(adev->dev);
259541ec0267Sriastradh
259641ec0267Sriastradh while (size) {
259741ec0267Sriastradh phys_addr_t addr = *pos & PAGE_MASK;
259841ec0267Sriastradh loff_t off = *pos & ~PAGE_MASK;
259941ec0267Sriastradh size_t bytes = PAGE_SIZE - off;
260041ec0267Sriastradh unsigned long pfn;
260141ec0267Sriastradh struct page *p;
260241ec0267Sriastradh void *ptr;
260341ec0267Sriastradh
260441ec0267Sriastradh bytes = bytes < size ? bytes : size;
260541ec0267Sriastradh
260641ec0267Sriastradh /* Translate the bus address to a physical address. If
260741ec0267Sriastradh * the domain is NULL it means there is no IOMMU active
260841ec0267Sriastradh * and the address translation is the identity
260941ec0267Sriastradh */
261041ec0267Sriastradh addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
261141ec0267Sriastradh
261241ec0267Sriastradh pfn = addr >> PAGE_SHIFT;
261341ec0267Sriastradh if (!pfn_valid(pfn))
261441ec0267Sriastradh return -EPERM;
261541ec0267Sriastradh
261641ec0267Sriastradh p = pfn_to_page(pfn);
261741ec0267Sriastradh if (p->mapping != adev->mman.bdev.dev_mapping)
261841ec0267Sriastradh return -EPERM;
261941ec0267Sriastradh
262041ec0267Sriastradh ptr = kmap(p);
262141ec0267Sriastradh r = copy_to_user(buf, ptr + off, bytes);
262241ec0267Sriastradh kunmap(p);
262341ec0267Sriastradh if (r)
262441ec0267Sriastradh return -EFAULT;
262541ec0267Sriastradh
262641ec0267Sriastradh size -= bytes;
262741ec0267Sriastradh *pos += bytes;
262841ec0267Sriastradh result += bytes;
262941ec0267Sriastradh }
263041ec0267Sriastradh
263141ec0267Sriastradh return result;
263241ec0267Sriastradh }
263341ec0267Sriastradh
263441ec0267Sriastradh /**
263541ec0267Sriastradh * amdgpu_iomem_write - Virtual write access to GPU mapped memory
263641ec0267Sriastradh *
263741ec0267Sriastradh * This function is used to write memory that has been mapped to the
263841ec0267Sriastradh * GPU and the known addresses are not physical addresses but instead
263941ec0267Sriastradh * bus addresses (e.g., what you'd put in an IB or ring buffer).
264041ec0267Sriastradh */
amdgpu_iomem_write(struct file * f,const char __user * buf,size_t size,loff_t * pos)264141ec0267Sriastradh static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
264241ec0267Sriastradh size_t size, loff_t *pos)
264341ec0267Sriastradh {
264441ec0267Sriastradh struct amdgpu_device *adev = file_inode(f)->i_private;
264541ec0267Sriastradh struct iommu_domain *dom;
264641ec0267Sriastradh ssize_t result = 0;
264741ec0267Sriastradh int r;
264841ec0267Sriastradh
264941ec0267Sriastradh dom = iommu_get_domain_for_dev(adev->dev);
265041ec0267Sriastradh
265141ec0267Sriastradh while (size) {
265241ec0267Sriastradh phys_addr_t addr = *pos & PAGE_MASK;
265341ec0267Sriastradh loff_t off = *pos & ~PAGE_MASK;
265441ec0267Sriastradh size_t bytes = PAGE_SIZE - off;
265541ec0267Sriastradh unsigned long pfn;
265641ec0267Sriastradh struct page *p;
265741ec0267Sriastradh void *ptr;
265841ec0267Sriastradh
265941ec0267Sriastradh bytes = bytes < size ? bytes : size;
266041ec0267Sriastradh
266141ec0267Sriastradh addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
266241ec0267Sriastradh
266341ec0267Sriastradh pfn = addr >> PAGE_SHIFT;
266441ec0267Sriastradh if (!pfn_valid(pfn))
266541ec0267Sriastradh return -EPERM;
266641ec0267Sriastradh
266741ec0267Sriastradh p = pfn_to_page(pfn);
266841ec0267Sriastradh if (p->mapping != adev->mman.bdev.dev_mapping)
266941ec0267Sriastradh return -EPERM;
267041ec0267Sriastradh
267141ec0267Sriastradh ptr = kmap(p);
267241ec0267Sriastradh r = copy_from_user(ptr + off, buf, bytes);
267341ec0267Sriastradh kunmap(p);
267441ec0267Sriastradh if (r)
267541ec0267Sriastradh return -EFAULT;
267641ec0267Sriastradh
267741ec0267Sriastradh size -= bytes;
267841ec0267Sriastradh *pos += bytes;
267941ec0267Sriastradh result += bytes;
268041ec0267Sriastradh }
268141ec0267Sriastradh
268241ec0267Sriastradh return result;
268341ec0267Sriastradh }
268441ec0267Sriastradh
268541ec0267Sriastradh static const struct file_operations amdgpu_ttm_iomem_fops = {
268641ec0267Sriastradh .owner = THIS_MODULE,
268741ec0267Sriastradh .read = amdgpu_iomem_read,
268841ec0267Sriastradh .write = amdgpu_iomem_write,
268941ec0267Sriastradh .llseek = default_llseek
269041ec0267Sriastradh };
269141ec0267Sriastradh
269241ec0267Sriastradh static const struct {
269341ec0267Sriastradh char *name;
269441ec0267Sriastradh const struct file_operations *fops;
269541ec0267Sriastradh int domain;
269641ec0267Sriastradh } ttm_debugfs_entries[] = {
269741ec0267Sriastradh { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
269841ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
269941ec0267Sriastradh { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
270041ec0267Sriastradh #endif
270141ec0267Sriastradh { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
270241ec0267Sriastradh };
270341ec0267Sriastradh
270441ec0267Sriastradh #endif
270541ec0267Sriastradh
amdgpu_ttm_debugfs_init(struct amdgpu_device * adev)2706efa246c0Sriastradh static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2707efa246c0Sriastradh {
2708efa246c0Sriastradh #if defined(CONFIG_DEBUG_FS)
2709efa246c0Sriastradh unsigned count;
2710efa246c0Sriastradh
2711efa246c0Sriastradh struct drm_minor *minor = adev->ddev->primary;
2712efa246c0Sriastradh struct dentry *ent, *root = minor->debugfs_root;
2713efa246c0Sriastradh
271441ec0267Sriastradh for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
271541ec0267Sriastradh ent = debugfs_create_file(
271641ec0267Sriastradh ttm_debugfs_entries[count].name,
271741ec0267Sriastradh S_IFREG | S_IRUGO, root,
271841ec0267Sriastradh adev,
271941ec0267Sriastradh ttm_debugfs_entries[count].fops);
2720efa246c0Sriastradh if (IS_ERR(ent))
2721efa246c0Sriastradh return PTR_ERR(ent);
272241ec0267Sriastradh if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
272341ec0267Sriastradh i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
272441ec0267Sriastradh else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
272541ec0267Sriastradh i_size_write(ent->d_inode, adev->gmc.gart_size);
272641ec0267Sriastradh adev->mman.debugfs_entries[count] = ent;
272741ec0267Sriastradh }
2728efa246c0Sriastradh
2729efa246c0Sriastradh count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
2730efa246c0Sriastradh
2731efa246c0Sriastradh #ifdef CONFIG_SWIOTLB
273241ec0267Sriastradh if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
2733efa246c0Sriastradh --count;
2734efa246c0Sriastradh #endif
2735efa246c0Sriastradh
2736efa246c0Sriastradh return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
2737efa246c0Sriastradh #else
2738efa246c0Sriastradh return 0;
2739efa246c0Sriastradh #endif
2740efa246c0Sriastradh }
2741efa246c0Sriastradh
amdgpu_ttm_debugfs_fini(struct amdgpu_device * adev)2742efa246c0Sriastradh static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
2743efa246c0Sriastradh {
2744efa246c0Sriastradh #if defined(CONFIG_DEBUG_FS)
274541ec0267Sriastradh unsigned i;
2746efa246c0Sriastradh
274741ec0267Sriastradh for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
274841ec0267Sriastradh debugfs_remove(adev->mman.debugfs_entries[i]);
2749efa246c0Sriastradh #endif
2750efa246c0Sriastradh }
2751