xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/amdgpu_test.c (revision 41ec02673d281bbb3d38e6c78504ce6e30c228c1)
1*41ec0267Sriastradh /*	$NetBSD: amdgpu_test.c,v 1.5 2021/12/18 23:44:58 riastradh Exp $	*/
2efa246c0Sriastradh 
3*41ec0267Sriastradh // SPDX-License-Identifier: GPL-2.0 OR MIT
4efa246c0Sriastradh /*
5efa246c0Sriastradh  * Copyright 2009 VMware, Inc.
6efa246c0Sriastradh  *
7efa246c0Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
8efa246c0Sriastradh  * copy of this software and associated documentation files (the "Software"),
9efa246c0Sriastradh  * to deal in the Software without restriction, including without limitation
10efa246c0Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11efa246c0Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
12efa246c0Sriastradh  * Software is furnished to do so, subject to the following conditions:
13efa246c0Sriastradh  *
14efa246c0Sriastradh  * The above copyright notice and this permission notice shall be included in
15efa246c0Sriastradh  * all copies or substantial portions of the Software.
16efa246c0Sriastradh  *
17efa246c0Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18efa246c0Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19efa246c0Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
20efa246c0Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
21efa246c0Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22efa246c0Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
23efa246c0Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
24efa246c0Sriastradh  *
25efa246c0Sriastradh  * Authors: Michel Dänzer
26efa246c0Sriastradh  */
27efa246c0Sriastradh 
28*41ec0267Sriastradh #include <sys/cdefs.h>
29*41ec0267Sriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_test.c,v 1.5 2021/12/18 23:44:58 riastradh Exp $");
30*41ec0267Sriastradh 
31efa246c0Sriastradh #include <drm/amdgpu_drm.h>
32efa246c0Sriastradh #include "amdgpu.h"
33efa246c0Sriastradh #include "amdgpu_uvd.h"
34efa246c0Sriastradh #include "amdgpu_vce.h"
35efa246c0Sriastradh 
36efa246c0Sriastradh /* Test BO GTT->VRAM and VRAM->GTT GPU copies across the whole GTT aperture */
amdgpu_do_test_moves(struct amdgpu_device * adev)37efa246c0Sriastradh static void amdgpu_do_test_moves(struct amdgpu_device *adev)
38efa246c0Sriastradh {
39efa246c0Sriastradh 	struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
40efa246c0Sriastradh 	struct amdgpu_bo *vram_obj = NULL;
41efa246c0Sriastradh 	struct amdgpu_bo **gtt_obj = NULL;
42*41ec0267Sriastradh 	struct amdgpu_bo_param bp;
43*41ec0267Sriastradh 	uint64_t gart_addr, vram_addr;
44efa246c0Sriastradh 	unsigned n, size;
45efa246c0Sriastradh 	int i, r;
46efa246c0Sriastradh 
47efa246c0Sriastradh 	size = 1024 * 1024;
48efa246c0Sriastradh 
49efa246c0Sriastradh 	/* Number of tests =
50efa246c0Sriastradh 	 * (Total GTT - IB pool - writeback page - ring buffers) / test size
51efa246c0Sriastradh 	 */
52*41ec0267Sriastradh 	n = adev->gmc.gart_size - AMDGPU_IB_POOL_SIZE*64*1024;
53efa246c0Sriastradh 	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
54efa246c0Sriastradh 		if (adev->rings[i])
55efa246c0Sriastradh 			n -= adev->rings[i]->ring_size;
56efa246c0Sriastradh 	if (adev->wb.wb_obj)
57efa246c0Sriastradh 		n -= AMDGPU_GPU_PAGE_SIZE;
58efa246c0Sriastradh 	if (adev->irq.ih.ring_obj)
59efa246c0Sriastradh 		n -= adev->irq.ih.ring_size;
60efa246c0Sriastradh 	n /= size;
61efa246c0Sriastradh 
62*41ec0267Sriastradh 	gtt_obj = kcalloc(n, sizeof(*gtt_obj), GFP_KERNEL);
63efa246c0Sriastradh 	if (!gtt_obj) {
64efa246c0Sriastradh 		DRM_ERROR("Failed to allocate %d pointers\n", n);
65efa246c0Sriastradh 		r = 1;
66efa246c0Sriastradh 		goto out_cleanup;
67efa246c0Sriastradh 	}
68*41ec0267Sriastradh 	memset(&bp, 0, sizeof(bp));
69*41ec0267Sriastradh 	bp.size = size;
70*41ec0267Sriastradh 	bp.byte_align = PAGE_SIZE;
71*41ec0267Sriastradh 	bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
72*41ec0267Sriastradh 	bp.flags = 0;
73*41ec0267Sriastradh 	bp.type = ttm_bo_type_kernel;
74*41ec0267Sriastradh 	bp.resv = NULL;
75efa246c0Sriastradh 
76*41ec0267Sriastradh 	r = amdgpu_bo_create(adev, &bp, &vram_obj);
77efa246c0Sriastradh 	if (r) {
78efa246c0Sriastradh 		DRM_ERROR("Failed to create VRAM object\n");
79efa246c0Sriastradh 		goto out_cleanup;
80efa246c0Sriastradh 	}
81efa246c0Sriastradh 	r = amdgpu_bo_reserve(vram_obj, false);
82efa246c0Sriastradh 	if (unlikely(r != 0))
83efa246c0Sriastradh 		goto out_unref;
84*41ec0267Sriastradh 	r = amdgpu_bo_pin(vram_obj, AMDGPU_GEM_DOMAIN_VRAM);
85efa246c0Sriastradh 	if (r) {
86efa246c0Sriastradh 		DRM_ERROR("Failed to pin VRAM object\n");
87efa246c0Sriastradh 		goto out_unres;
88efa246c0Sriastradh 	}
89*41ec0267Sriastradh 	vram_addr = amdgpu_bo_gpu_offset(vram_obj);
90efa246c0Sriastradh 	for (i = 0; i < n; i++) {
91efa246c0Sriastradh 		void *gtt_map, *vram_map;
92*41ec0267Sriastradh 		void **gart_start, **gart_end;
93efa246c0Sriastradh 		void **vram_start, **vram_end;
94*41ec0267Sriastradh 		struct dma_fence *fence = NULL;
95efa246c0Sriastradh 
96*41ec0267Sriastradh 		bp.domain = AMDGPU_GEM_DOMAIN_GTT;
97*41ec0267Sriastradh 		r = amdgpu_bo_create(adev, &bp, gtt_obj + i);
98efa246c0Sriastradh 		if (r) {
99efa246c0Sriastradh 			DRM_ERROR("Failed to create GTT object %d\n", i);
100efa246c0Sriastradh 			goto out_lclean;
101efa246c0Sriastradh 		}
102efa246c0Sriastradh 
103efa246c0Sriastradh 		r = amdgpu_bo_reserve(gtt_obj[i], false);
104efa246c0Sriastradh 		if (unlikely(r != 0))
105efa246c0Sriastradh 			goto out_lclean_unref;
106*41ec0267Sriastradh 		r = amdgpu_bo_pin(gtt_obj[i], AMDGPU_GEM_DOMAIN_GTT);
107efa246c0Sriastradh 		if (r) {
108efa246c0Sriastradh 			DRM_ERROR("Failed to pin GTT object %d\n", i);
109efa246c0Sriastradh 			goto out_lclean_unres;
110efa246c0Sriastradh 		}
111*41ec0267Sriastradh 		r = amdgpu_ttm_alloc_gart(&gtt_obj[i]->tbo);
112*41ec0267Sriastradh 		if (r) {
113*41ec0267Sriastradh 			DRM_ERROR("%p bind failed\n", gtt_obj[i]);
114*41ec0267Sriastradh 			goto out_lclean_unpin;
115*41ec0267Sriastradh 		}
116*41ec0267Sriastradh 		gart_addr = amdgpu_bo_gpu_offset(gtt_obj[i]);
117efa246c0Sriastradh 
118efa246c0Sriastradh 		r = amdgpu_bo_kmap(gtt_obj[i], &gtt_map);
119efa246c0Sriastradh 		if (r) {
120efa246c0Sriastradh 			DRM_ERROR("Failed to map GTT object %d\n", i);
121efa246c0Sriastradh 			goto out_lclean_unpin;
122efa246c0Sriastradh 		}
123efa246c0Sriastradh 
124*41ec0267Sriastradh 		for (gart_start = gtt_map, gart_end = gtt_map + size;
125*41ec0267Sriastradh 		     gart_start < gart_end;
126*41ec0267Sriastradh 		     gart_start++)
127*41ec0267Sriastradh 			*gart_start = gart_start;
128efa246c0Sriastradh 
129efa246c0Sriastradh 		amdgpu_bo_kunmap(gtt_obj[i]);
130efa246c0Sriastradh 
131*41ec0267Sriastradh 		r = amdgpu_copy_buffer(ring, gart_addr, vram_addr,
132*41ec0267Sriastradh 				       size, NULL, &fence, false, false);
133efa246c0Sriastradh 
134efa246c0Sriastradh 		if (r) {
135efa246c0Sriastradh 			DRM_ERROR("Failed GTT->VRAM copy %d\n", i);
136efa246c0Sriastradh 			goto out_lclean_unpin;
137efa246c0Sriastradh 		}
138efa246c0Sriastradh 
139*41ec0267Sriastradh 		r = dma_fence_wait(fence, false);
140efa246c0Sriastradh 		if (r) {
141efa246c0Sriastradh 			DRM_ERROR("Failed to wait for GTT->VRAM fence %d\n", i);
142efa246c0Sriastradh 			goto out_lclean_unpin;
143efa246c0Sriastradh 		}
144efa246c0Sriastradh 
145*41ec0267Sriastradh 		dma_fence_put(fence);
146*41ec0267Sriastradh 		fence = NULL;
147efa246c0Sriastradh 
148efa246c0Sriastradh 		r = amdgpu_bo_kmap(vram_obj, &vram_map);
149efa246c0Sriastradh 		if (r) {
150efa246c0Sriastradh 			DRM_ERROR("Failed to map VRAM object after copy %d\n", i);
151efa246c0Sriastradh 			goto out_lclean_unpin;
152efa246c0Sriastradh 		}
153efa246c0Sriastradh 
154*41ec0267Sriastradh 		for (gart_start = gtt_map, gart_end = gtt_map + size,
155e66da3d6Sriastradh 		     vram_start = vram_map, vram_end = vram_map + size;
156efa246c0Sriastradh 		     vram_start < vram_end;
157*41ec0267Sriastradh 		     gart_start++, vram_start++) {
158*41ec0267Sriastradh 			if (*vram_start != gart_start) {
159efa246c0Sriastradh 				DRM_ERROR("Incorrect GTT->VRAM copy %d: Got 0x%p, "
160efa246c0Sriastradh 					  "expected 0x%p (GTT/VRAM offset "
161efa246c0Sriastradh 					  "0x%16llx/0x%16llx)\n",
162*41ec0267Sriastradh 					  i, *vram_start, gart_start,
163efa246c0Sriastradh 					  (unsigned long long)
164*41ec0267Sriastradh 					  (gart_addr - adev->gmc.gart_start +
165*41ec0267Sriastradh 					   (void*)gart_start - gtt_map),
166efa246c0Sriastradh 					  (unsigned long long)
167*41ec0267Sriastradh 					  (vram_addr - adev->gmc.vram_start +
168*41ec0267Sriastradh 					   (void*)gart_start - gtt_map));
169efa246c0Sriastradh 				amdgpu_bo_kunmap(vram_obj);
170efa246c0Sriastradh 				goto out_lclean_unpin;
171efa246c0Sriastradh 			}
172efa246c0Sriastradh 			*vram_start = vram_start;
173efa246c0Sriastradh 		}
174efa246c0Sriastradh 
175efa246c0Sriastradh 		amdgpu_bo_kunmap(vram_obj);
176efa246c0Sriastradh 
177*41ec0267Sriastradh 		r = amdgpu_copy_buffer(ring, vram_addr, gart_addr,
178*41ec0267Sriastradh 				       size, NULL, &fence, false, false);
179efa246c0Sriastradh 
180efa246c0Sriastradh 		if (r) {
181efa246c0Sriastradh 			DRM_ERROR("Failed VRAM->GTT copy %d\n", i);
182efa246c0Sriastradh 			goto out_lclean_unpin;
183efa246c0Sriastradh 		}
184efa246c0Sriastradh 
185*41ec0267Sriastradh 		r = dma_fence_wait(fence, false);
186efa246c0Sriastradh 		if (r) {
187efa246c0Sriastradh 			DRM_ERROR("Failed to wait for VRAM->GTT fence %d\n", i);
188efa246c0Sriastradh 			goto out_lclean_unpin;
189efa246c0Sriastradh 		}
190efa246c0Sriastradh 
191*41ec0267Sriastradh 		dma_fence_put(fence);
192*41ec0267Sriastradh 		fence = NULL;
193efa246c0Sriastradh 
194efa246c0Sriastradh 		r = amdgpu_bo_kmap(gtt_obj[i], &gtt_map);
195efa246c0Sriastradh 		if (r) {
196efa246c0Sriastradh 			DRM_ERROR("Failed to map GTT object after copy %d\n", i);
197efa246c0Sriastradh 			goto out_lclean_unpin;
198efa246c0Sriastradh 		}
199efa246c0Sriastradh 
200*41ec0267Sriastradh 		for (gart_start = gtt_map, gart_end = gtt_map + size,
201e66da3d6Sriastradh 		     vram_start = vram_map, vram_end = vram_map + size;
202*41ec0267Sriastradh 		     gart_start < gart_end;
203*41ec0267Sriastradh 		     gart_start++, vram_start++) {
204*41ec0267Sriastradh 			if (*gart_start != vram_start) {
205efa246c0Sriastradh 				DRM_ERROR("Incorrect VRAM->GTT copy %d: Got 0x%p, "
206efa246c0Sriastradh 					  "expected 0x%p (VRAM/GTT offset "
207efa246c0Sriastradh 					  "0x%16llx/0x%16llx)\n",
208*41ec0267Sriastradh 					  i, *gart_start, vram_start,
209efa246c0Sriastradh 					  (unsigned long long)
210*41ec0267Sriastradh 					  (vram_addr - adev->gmc.vram_start +
211e66da3d6Sriastradh 					   (void*)vram_start - vram_map),
212efa246c0Sriastradh 					  (unsigned long long)
213*41ec0267Sriastradh 					  (gart_addr - adev->gmc.gart_start +
214e66da3d6Sriastradh 					   (void*)vram_start - vram_map));
215efa246c0Sriastradh 				amdgpu_bo_kunmap(gtt_obj[i]);
216efa246c0Sriastradh 				goto out_lclean_unpin;
217efa246c0Sriastradh 			}
218efa246c0Sriastradh 		}
219efa246c0Sriastradh 
220efa246c0Sriastradh 		amdgpu_bo_kunmap(gtt_obj[i]);
221efa246c0Sriastradh 
2220d50c49dSriastradh 		DRM_INFO("Tested GTT->VRAM and VRAM->GTT copy for GTT offset 0x%"PRIx64"\n",
223*41ec0267Sriastradh 			 gart_addr - adev->gmc.gart_start);
224efa246c0Sriastradh 		continue;
225efa246c0Sriastradh 
226efa246c0Sriastradh out_lclean_unpin:
227efa246c0Sriastradh 		amdgpu_bo_unpin(gtt_obj[i]);
228efa246c0Sriastradh out_lclean_unres:
229efa246c0Sriastradh 		amdgpu_bo_unreserve(gtt_obj[i]);
230efa246c0Sriastradh out_lclean_unref:
231efa246c0Sriastradh 		amdgpu_bo_unref(&gtt_obj[i]);
232efa246c0Sriastradh out_lclean:
233efa246c0Sriastradh 		for (--i; i >= 0; --i) {
234efa246c0Sriastradh 			amdgpu_bo_unpin(gtt_obj[i]);
235efa246c0Sriastradh 			amdgpu_bo_unreserve(gtt_obj[i]);
236efa246c0Sriastradh 			amdgpu_bo_unref(&gtt_obj[i]);
237efa246c0Sriastradh 		}
238efa246c0Sriastradh 		if (fence)
239*41ec0267Sriastradh 			dma_fence_put(fence);
240efa246c0Sriastradh 		break;
241efa246c0Sriastradh 	}
242efa246c0Sriastradh 
243efa246c0Sriastradh 	amdgpu_bo_unpin(vram_obj);
244efa246c0Sriastradh out_unres:
245efa246c0Sriastradh 	amdgpu_bo_unreserve(vram_obj);
246efa246c0Sriastradh out_unref:
247efa246c0Sriastradh 	amdgpu_bo_unref(&vram_obj);
248efa246c0Sriastradh out_cleanup:
249efa246c0Sriastradh 	kfree(gtt_obj);
250efa246c0Sriastradh 	if (r) {
251*41ec0267Sriastradh 		pr_warn("Error while testing BO move\n");
252efa246c0Sriastradh 	}
253efa246c0Sriastradh }
254efa246c0Sriastradh 
amdgpu_test_moves(struct amdgpu_device * adev)255efa246c0Sriastradh void amdgpu_test_moves(struct amdgpu_device *adev)
256efa246c0Sriastradh {
257efa246c0Sriastradh 	if (adev->mman.buffer_funcs)
258efa246c0Sriastradh 		amdgpu_do_test_moves(adev);
259efa246c0Sriastradh }
260