1*e4a580baSriastradh /* $NetBSD: amdgpu_ring.h,v 1.3 2021/12/19 10:59:01 riastradh Exp $ */
24e390cabSriastradh
34e390cabSriastradh /*
44e390cabSriastradh * Copyright 2016 Advanced Micro Devices, Inc.
54e390cabSriastradh *
64e390cabSriastradh * Permission is hereby granted, free of charge, to any person obtaining a
74e390cabSriastradh * copy of this software and associated documentation files (the "Software"),
84e390cabSriastradh * to deal in the Software without restriction, including without limitation
94e390cabSriastradh * the rights to use, copy, modify, merge, publish, distribute, sublicense,
104e390cabSriastradh * and/or sell copies of the Software, and to permit persons to whom the
114e390cabSriastradh * Software is furnished to do so, subject to the following conditions:
124e390cabSriastradh *
134e390cabSriastradh * The above copyright notice and this permission notice shall be included in
144e390cabSriastradh * all copies or substantial portions of the Software.
154e390cabSriastradh *
164e390cabSriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
174e390cabSriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
184e390cabSriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
194e390cabSriastradh * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
204e390cabSriastradh * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
214e390cabSriastradh * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
224e390cabSriastradh * OTHER DEALINGS IN THE SOFTWARE.
234e390cabSriastradh *
244e390cabSriastradh * Authors: Christian König
254e390cabSriastradh */
264e390cabSriastradh #ifndef __AMDGPU_RING_H__
274e390cabSriastradh #define __AMDGPU_RING_H__
284e390cabSriastradh
29*e4a580baSriastradh #include <linux/idr.h>
30*e4a580baSriastradh
314e390cabSriastradh #include <drm/amdgpu_drm.h>
324e390cabSriastradh #include <drm/gpu_scheduler.h>
334e390cabSriastradh #include <drm/drm_print.h>
344e390cabSriastradh
354e390cabSriastradh /* max number of rings */
364e390cabSriastradh #define AMDGPU_MAX_RINGS 28
374e390cabSriastradh #define AMDGPU_MAX_GFX_RINGS 2
384e390cabSriastradh #define AMDGPU_MAX_COMPUTE_RINGS 8
394e390cabSriastradh #define AMDGPU_MAX_VCE_RINGS 3
404e390cabSriastradh #define AMDGPU_MAX_UVD_ENC_RINGS 2
414e390cabSriastradh
424e390cabSriastradh /* some special values for the owner field */
434e390cabSriastradh #define AMDGPU_FENCE_OWNER_UNDEFINED ((void *)0ul)
444e390cabSriastradh #define AMDGPU_FENCE_OWNER_VM ((void *)1ul)
454e390cabSriastradh #define AMDGPU_FENCE_OWNER_KFD ((void *)2ul)
464e390cabSriastradh
474e390cabSriastradh #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
484e390cabSriastradh #define AMDGPU_FENCE_FLAG_INT (1 << 1)
494e390cabSriastradh #define AMDGPU_FENCE_FLAG_TC_WB_ONLY (1 << 2)
504e390cabSriastradh
514e390cabSriastradh #define to_amdgpu_ring(s) container_of((s), struct amdgpu_ring, sched)
524e390cabSriastradh
534e390cabSriastradh enum amdgpu_ring_type {
544e390cabSriastradh AMDGPU_RING_TYPE_GFX,
554e390cabSriastradh AMDGPU_RING_TYPE_COMPUTE,
564e390cabSriastradh AMDGPU_RING_TYPE_SDMA,
574e390cabSriastradh AMDGPU_RING_TYPE_UVD,
584e390cabSriastradh AMDGPU_RING_TYPE_VCE,
594e390cabSriastradh AMDGPU_RING_TYPE_KIQ,
604e390cabSriastradh AMDGPU_RING_TYPE_UVD_ENC,
614e390cabSriastradh AMDGPU_RING_TYPE_VCN_DEC,
624e390cabSriastradh AMDGPU_RING_TYPE_VCN_ENC,
634e390cabSriastradh AMDGPU_RING_TYPE_VCN_JPEG
644e390cabSriastradh };
654e390cabSriastradh
664e390cabSriastradh struct amdgpu_device;
674e390cabSriastradh struct amdgpu_ring;
684e390cabSriastradh struct amdgpu_ib;
694e390cabSriastradh struct amdgpu_cs_parser;
704e390cabSriastradh struct amdgpu_job;
714e390cabSriastradh
724e390cabSriastradh /*
734e390cabSriastradh * Fences.
744e390cabSriastradh */
754e390cabSriastradh struct amdgpu_fence_driver {
764e390cabSriastradh uint64_t gpu_addr;
774e390cabSriastradh volatile uint32_t *cpu_addr;
784e390cabSriastradh /* sync_seq is protected by ring emission lock */
794e390cabSriastradh uint32_t sync_seq;
804e390cabSriastradh atomic_t last_seq;
814e390cabSriastradh bool initialized;
824e390cabSriastradh struct amdgpu_irq_src *irq_src;
834e390cabSriastradh unsigned irq_type;
844e390cabSriastradh struct timer_list fallback_timer;
854e390cabSriastradh unsigned num_fences_mask;
864e390cabSriastradh spinlock_t lock;
874e390cabSriastradh struct dma_fence **fences;
884e390cabSriastradh };
894e390cabSriastradh
904e390cabSriastradh int amdgpu_fence_driver_init(struct amdgpu_device *adev);
914e390cabSriastradh void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
924e390cabSriastradh void amdgpu_fence_driver_force_completion(struct amdgpu_ring *ring);
934e390cabSriastradh
944e390cabSriastradh int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
954e390cabSriastradh unsigned num_hw_submission);
964e390cabSriastradh int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
974e390cabSriastradh struct amdgpu_irq_src *irq_src,
984e390cabSriastradh unsigned irq_type);
994e390cabSriastradh void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
1004e390cabSriastradh void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
1014e390cabSriastradh int amdgpu_fence_emit(struct amdgpu_ring *ring, struct dma_fence **fence,
1024e390cabSriastradh unsigned flags);
1034e390cabSriastradh int amdgpu_fence_emit_polling(struct amdgpu_ring *ring, uint32_t *s);
1044e390cabSriastradh bool amdgpu_fence_process(struct amdgpu_ring *ring);
1054e390cabSriastradh int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
1064e390cabSriastradh signed long amdgpu_fence_wait_polling(struct amdgpu_ring *ring,
1074e390cabSriastradh uint32_t wait_seq,
1084e390cabSriastradh signed long timeout);
1094e390cabSriastradh unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
1104e390cabSriastradh
1114e390cabSriastradh /*
1124e390cabSriastradh * Rings.
1134e390cabSriastradh */
1144e390cabSriastradh
1154e390cabSriastradh /* provided by hw blocks that expose a ring buffer for commands */
1164e390cabSriastradh struct amdgpu_ring_funcs {
1174e390cabSriastradh enum amdgpu_ring_type type;
1184e390cabSriastradh uint32_t align_mask;
1194e390cabSriastradh u32 nop;
1204e390cabSriastradh bool support_64bit_ptrs;
1214e390cabSriastradh bool no_user_fence;
1224e390cabSriastradh unsigned vmhub;
1234e390cabSriastradh unsigned extra_dw;
1244e390cabSriastradh
1254e390cabSriastradh /* ring read/write ptr handling */
1264e390cabSriastradh u64 (*get_rptr)(struct amdgpu_ring *ring);
1274e390cabSriastradh u64 (*get_wptr)(struct amdgpu_ring *ring);
1284e390cabSriastradh void (*set_wptr)(struct amdgpu_ring *ring);
1294e390cabSriastradh /* validating and patching of IBs */
1304e390cabSriastradh int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
1314e390cabSriastradh int (*patch_cs_in_place)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
1324e390cabSriastradh /* constants to calculate how many DW are needed for an emit */
1334e390cabSriastradh unsigned emit_frame_size;
1344e390cabSriastradh unsigned emit_ib_size;
1354e390cabSriastradh /* command emit functions */
1364e390cabSriastradh void (*emit_ib)(struct amdgpu_ring *ring,
1374e390cabSriastradh struct amdgpu_job *job,
1384e390cabSriastradh struct amdgpu_ib *ib,
1394e390cabSriastradh uint32_t flags);
1404e390cabSriastradh void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
1414e390cabSriastradh uint64_t seq, unsigned flags);
1424e390cabSriastradh void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
1434e390cabSriastradh void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vmid,
1444e390cabSriastradh uint64_t pd_addr);
1454e390cabSriastradh void (*emit_hdp_flush)(struct amdgpu_ring *ring);
1464e390cabSriastradh void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
1474e390cabSriastradh uint32_t gds_base, uint32_t gds_size,
1484e390cabSriastradh uint32_t gws_base, uint32_t gws_size,
1494e390cabSriastradh uint32_t oa_base, uint32_t oa_size);
1504e390cabSriastradh /* testing functions */
1514e390cabSriastradh int (*test_ring)(struct amdgpu_ring *ring);
1524e390cabSriastradh int (*test_ib)(struct amdgpu_ring *ring, long timeout);
1534e390cabSriastradh /* insert NOP packets */
1544e390cabSriastradh void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
1554e390cabSriastradh void (*insert_start)(struct amdgpu_ring *ring);
1564e390cabSriastradh void (*insert_end)(struct amdgpu_ring *ring);
1574e390cabSriastradh /* pad the indirect buffer to the necessary number of dw */
1584e390cabSriastradh void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
1594e390cabSriastradh unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
1604e390cabSriastradh void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
1614e390cabSriastradh /* note usage for clock and power gating */
1624e390cabSriastradh void (*begin_use)(struct amdgpu_ring *ring);
1634e390cabSriastradh void (*end_use)(struct amdgpu_ring *ring);
1644e390cabSriastradh void (*emit_switch_buffer) (struct amdgpu_ring *ring);
1654e390cabSriastradh void (*emit_cntxcntl) (struct amdgpu_ring *ring, uint32_t flags);
1664e390cabSriastradh void (*emit_rreg)(struct amdgpu_ring *ring, uint32_t reg);
1674e390cabSriastradh void (*emit_wreg)(struct amdgpu_ring *ring, uint32_t reg, uint32_t val);
1684e390cabSriastradh void (*emit_reg_wait)(struct amdgpu_ring *ring, uint32_t reg,
1694e390cabSriastradh uint32_t val, uint32_t mask);
1704e390cabSriastradh void (*emit_reg_write_reg_wait)(struct amdgpu_ring *ring,
1714e390cabSriastradh uint32_t reg0, uint32_t reg1,
1724e390cabSriastradh uint32_t ref, uint32_t mask);
1734e390cabSriastradh void (*emit_tmz)(struct amdgpu_ring *ring, bool start);
1744e390cabSriastradh /* priority functions */
1754e390cabSriastradh void (*set_priority) (struct amdgpu_ring *ring,
1764e390cabSriastradh enum drm_sched_priority priority);
1774e390cabSriastradh /* Try to soft recover the ring to make the fence signal */
1784e390cabSriastradh void (*soft_recovery)(struct amdgpu_ring *ring, unsigned vmid);
1794e390cabSriastradh int (*preempt_ib)(struct amdgpu_ring *ring);
1804e390cabSriastradh };
1814e390cabSriastradh
1824e390cabSriastradh struct amdgpu_ring {
1834e390cabSriastradh struct amdgpu_device *adev;
1844e390cabSriastradh const struct amdgpu_ring_funcs *funcs;
1854e390cabSriastradh struct amdgpu_fence_driver fence_drv;
1864e390cabSriastradh struct drm_gpu_scheduler sched;
1874e390cabSriastradh
1884e390cabSriastradh struct amdgpu_bo *ring_obj;
1894e390cabSriastradh volatile uint32_t *ring;
1904e390cabSriastradh unsigned rptr_offs;
1914e390cabSriastradh u64 wptr;
1924e390cabSriastradh u64 wptr_old;
1934e390cabSriastradh unsigned ring_size;
1944e390cabSriastradh unsigned max_dw;
1954e390cabSriastradh int count_dw;
1964e390cabSriastradh uint64_t gpu_addr;
1974e390cabSriastradh uint64_t ptr_mask;
1984e390cabSriastradh uint32_t buf_mask;
1994e390cabSriastradh u32 idx;
2004e390cabSriastradh u32 me;
2014e390cabSriastradh u32 pipe;
2024e390cabSriastradh u32 queue;
2034e390cabSriastradh struct amdgpu_bo *mqd_obj;
2044e390cabSriastradh uint64_t mqd_gpu_addr;
2054e390cabSriastradh void *mqd_ptr;
2064e390cabSriastradh uint64_t eop_gpu_addr;
2074e390cabSriastradh u32 doorbell_index;
2084e390cabSriastradh bool use_doorbell;
2094e390cabSriastradh bool use_pollmem;
2104e390cabSriastradh unsigned wptr_offs;
2114e390cabSriastradh unsigned fence_offs;
2124e390cabSriastradh uint64_t current_ctx;
2134e390cabSriastradh char name[16];
2144e390cabSriastradh u32 trail_seq;
2154e390cabSriastradh unsigned trail_fence_offs;
2164e390cabSriastradh u64 trail_fence_gpu_addr;
2174e390cabSriastradh volatile u32 *trail_fence_cpu_addr;
2184e390cabSriastradh unsigned cond_exe_offs;
2194e390cabSriastradh u64 cond_exe_gpu_addr;
2204e390cabSriastradh volatile u32 *cond_exe_cpu_addr;
2214e390cabSriastradh unsigned vm_inv_eng;
2224e390cabSriastradh struct dma_fence *vmid_wait;
2234e390cabSriastradh bool has_compute_vm_bug;
2244e390cabSriastradh
2254e390cabSriastradh atomic_t num_jobs[DRM_SCHED_PRIORITY_MAX];
2264e390cabSriastradh struct mutex priority_mutex;
2274e390cabSriastradh /* protected by priority_mutex */
2284e390cabSriastradh int priority;
2294e390cabSriastradh
2304e390cabSriastradh #if defined(CONFIG_DEBUG_FS)
2314e390cabSriastradh struct dentry *ent;
2324e390cabSriastradh #endif
2334e390cabSriastradh };
2344e390cabSriastradh
2354e390cabSriastradh #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2364e390cabSriastradh #define amdgpu_ring_patch_cs_in_place(r, p, ib) ((r)->funcs->patch_cs_in_place((p), (ib)))
2374e390cabSriastradh #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2384e390cabSriastradh #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
2394e390cabSriastradh #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2404e390cabSriastradh #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2414e390cabSriastradh #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2424e390cabSriastradh #define amdgpu_ring_emit_ib(r, job, ib, flags) ((r)->funcs->emit_ib((r), (job), (ib), (flags)))
2434e390cabSriastradh #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
2444e390cabSriastradh #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2454e390cabSriastradh #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
2464e390cabSriastradh #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2474e390cabSriastradh #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
2484e390cabSriastradh #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
2494e390cabSriastradh #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
2504e390cabSriastradh #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
2514e390cabSriastradh #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
2524e390cabSriastradh #define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m))
2534e390cabSriastradh #define amdgpu_ring_emit_reg_write_reg_wait(r, d0, d1, v, m) (r)->funcs->emit_reg_write_reg_wait((r), (d0), (d1), (v), (m))
2544e390cabSriastradh #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
2554e390cabSriastradh #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
2564e390cabSriastradh #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
2574e390cabSriastradh #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
2584e390cabSriastradh #define amdgpu_ring_preempt_ib(r) (r)->funcs->preempt_ib(r)
2594e390cabSriastradh
2604e390cabSriastradh int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
2614e390cabSriastradh void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
2624e390cabSriastradh void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
2634e390cabSriastradh void amdgpu_ring_commit(struct amdgpu_ring *ring);
2644e390cabSriastradh void amdgpu_ring_undo(struct amdgpu_ring *ring);
2654e390cabSriastradh void amdgpu_ring_priority_get(struct amdgpu_ring *ring,
2664e390cabSriastradh enum drm_sched_priority priority);
2674e390cabSriastradh void amdgpu_ring_priority_put(struct amdgpu_ring *ring,
2684e390cabSriastradh enum drm_sched_priority priority);
2694e390cabSriastradh int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
2704e390cabSriastradh unsigned ring_size, struct amdgpu_irq_src *irq_src,
2714e390cabSriastradh unsigned irq_type);
2724e390cabSriastradh void amdgpu_ring_fini(struct amdgpu_ring *ring);
2734e390cabSriastradh void amdgpu_ring_emit_reg_write_reg_wait_helper(struct amdgpu_ring *ring,
2744e390cabSriastradh uint32_t reg0, uint32_t val0,
2754e390cabSriastradh uint32_t reg1, uint32_t val1);
2764e390cabSriastradh bool amdgpu_ring_soft_recovery(struct amdgpu_ring *ring, unsigned int vmid,
2774e390cabSriastradh struct dma_fence *fence);
2784e390cabSriastradh
amdgpu_ring_set_preempt_cond_exec(struct amdgpu_ring * ring,bool cond_exec)2794e390cabSriastradh static inline void amdgpu_ring_set_preempt_cond_exec(struct amdgpu_ring *ring,
2804e390cabSriastradh bool cond_exec)
2814e390cabSriastradh {
2824e390cabSriastradh *ring->cond_exe_cpu_addr = cond_exec;
2834e390cabSriastradh }
2844e390cabSriastradh
amdgpu_ring_clear_ring(struct amdgpu_ring * ring)2854e390cabSriastradh static inline void amdgpu_ring_clear_ring(struct amdgpu_ring *ring)
2864e390cabSriastradh {
2874e390cabSriastradh int i = 0;
2884e390cabSriastradh while (i <= ring->buf_mask)
2894e390cabSriastradh ring->ring[i++] = ring->funcs->nop;
2904e390cabSriastradh
2914e390cabSriastradh }
2924e390cabSriastradh
amdgpu_ring_write(struct amdgpu_ring * ring,uint32_t v)2934e390cabSriastradh static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2944e390cabSriastradh {
2954e390cabSriastradh if (ring->count_dw <= 0)
2964e390cabSriastradh DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
2974e390cabSriastradh ring->ring[ring->wptr++ & ring->buf_mask] = v;
2984e390cabSriastradh ring->wptr &= ring->ptr_mask;
2994e390cabSriastradh ring->count_dw--;
3004e390cabSriastradh }
3014e390cabSriastradh
amdgpu_ring_write_multiple(struct amdgpu_ring * ring,void * src,int count_dw)3024e390cabSriastradh static inline void amdgpu_ring_write_multiple(struct amdgpu_ring *ring,
3034e390cabSriastradh void *src, int count_dw)
3044e390cabSriastradh {
3054e390cabSriastradh unsigned occupied, chunk1, chunk2;
3064e390cabSriastradh void *dst;
3074e390cabSriastradh
3084e390cabSriastradh if (unlikely(ring->count_dw < count_dw))
3094e390cabSriastradh DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
3104e390cabSriastradh
3114e390cabSriastradh occupied = ring->wptr & ring->buf_mask;
312*e4a580baSriastradh dst = __UNVOLATILE(&ring->ring[occupied]);
3134e390cabSriastradh chunk1 = ring->buf_mask + 1 - occupied;
3144e390cabSriastradh chunk1 = (chunk1 >= count_dw) ? count_dw: chunk1;
3154e390cabSriastradh chunk2 = count_dw - chunk1;
3164e390cabSriastradh chunk1 <<= 2;
3174e390cabSriastradh chunk2 <<= 2;
3184e390cabSriastradh
3194e390cabSriastradh if (chunk1)
3204e390cabSriastradh memcpy(dst, src, chunk1);
3214e390cabSriastradh
3224e390cabSriastradh if (chunk2) {
3234e390cabSriastradh src += chunk1;
324*e4a580baSriastradh dst = __UNVOLATILE(ring->ring);
3254e390cabSriastradh memcpy(dst, src, chunk2);
3264e390cabSriastradh }
3274e390cabSriastradh
3284e390cabSriastradh ring->wptr += count_dw;
3294e390cabSriastradh ring->wptr &= ring->ptr_mask;
3304e390cabSriastradh ring->count_dw -= count_dw;
3314e390cabSriastradh }
3324e390cabSriastradh
3334e390cabSriastradh int amdgpu_ring_test_helper(struct amdgpu_ring *ring);
3344e390cabSriastradh
3354e390cabSriastradh #endif
336