1*0caae222Sriastradh /* $NetBSD: amdgpu_kms.c,v 1.6 2021/12/19 12:02:39 riastradh Exp $ */
2efa246c0Sriastradh
3efa246c0Sriastradh /*
4efa246c0Sriastradh * Copyright 2008 Advanced Micro Devices, Inc.
5efa246c0Sriastradh * Copyright 2008 Red Hat Inc.
6efa246c0Sriastradh * Copyright 2009 Jerome Glisse.
7efa246c0Sriastradh *
8efa246c0Sriastradh * Permission is hereby granted, free of charge, to any person obtaining a
9efa246c0Sriastradh * copy of this software and associated documentation files (the "Software"),
10efa246c0Sriastradh * to deal in the Software without restriction, including without limitation
11efa246c0Sriastradh * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12efa246c0Sriastradh * and/or sell copies of the Software, and to permit persons to whom the
13efa246c0Sriastradh * Software is furnished to do so, subject to the following conditions:
14efa246c0Sriastradh *
15efa246c0Sriastradh * The above copyright notice and this permission notice shall be included in
16efa246c0Sriastradh * all copies or substantial portions of the Software.
17efa246c0Sriastradh *
18efa246c0Sriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19efa246c0Sriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20efa246c0Sriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21efa246c0Sriastradh * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
22efa246c0Sriastradh * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23efa246c0Sriastradh * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
24efa246c0Sriastradh * OTHER DEALINGS IN THE SOFTWARE.
25efa246c0Sriastradh *
26efa246c0Sriastradh * Authors: Dave Airlie
27efa246c0Sriastradh * Alex Deucher
28efa246c0Sriastradh * Jerome Glisse
29efa246c0Sriastradh */
30efa246c0Sriastradh
3141ec0267Sriastradh #include <sys/cdefs.h>
32*0caae222Sriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_kms.c,v 1.6 2021/12/19 12:02:39 riastradh Exp $");
3341ec0267Sriastradh
34efa246c0Sriastradh #include "amdgpu.h"
3541ec0267Sriastradh #include <drm/drm_debugfs.h>
36efa246c0Sriastradh #include <drm/amdgpu_drm.h>
3741ec0267Sriastradh #include "amdgpu_sched.h"
38efa246c0Sriastradh #include "amdgpu_uvd.h"
39efa246c0Sriastradh #include "amdgpu_vce.h"
4041ec0267Sriastradh #include "atom.h"
41efa246c0Sriastradh
42efa246c0Sriastradh #include <linux/vga_switcheroo.h>
43efa246c0Sriastradh #include <linux/slab.h>
4441ec0267Sriastradh #include <linux/uaccess.h>
4541ec0267Sriastradh #include <linux/pci.h>
46efa246c0Sriastradh #include <linux/pm_runtime.h>
47efa246c0Sriastradh #include "amdgpu_amdkfd.h"
4841ec0267Sriastradh #include "amdgpu_gem.h"
4941ec0267Sriastradh #include "amdgpu_display.h"
5041ec0267Sriastradh #include "amdgpu_ras.h"
51efa246c0Sriastradh
521b46a69aSriastradh #include <linux/nbsd-namespace.h>
amdgpu_unregister_gpu_instance(struct amdgpu_device * adev)5341ec0267Sriastradh void amdgpu_unregister_gpu_instance(struct amdgpu_device *adev)
5441ec0267Sriastradh {
5541ec0267Sriastradh struct amdgpu_gpu_instance *gpu_instance;
5641ec0267Sriastradh int i;
571b46a69aSriastradh
5841ec0267Sriastradh mutex_lock(&mgpu_info.mutex);
5941ec0267Sriastradh
6041ec0267Sriastradh for (i = 0; i < mgpu_info.num_gpu; i++) {
6141ec0267Sriastradh gpu_instance = &(mgpu_info.gpu_ins[i]);
6241ec0267Sriastradh if (gpu_instance->adev == adev) {
6341ec0267Sriastradh mgpu_info.gpu_ins[i] =
6441ec0267Sriastradh mgpu_info.gpu_ins[mgpu_info.num_gpu - 1];
6541ec0267Sriastradh mgpu_info.num_gpu--;
6641ec0267Sriastradh if (adev->flags & AMD_IS_APU)
6741ec0267Sriastradh mgpu_info.num_apu--;
6841ec0267Sriastradh else
6941ec0267Sriastradh mgpu_info.num_dgpu--;
7041ec0267Sriastradh break;
7141ec0267Sriastradh }
7241ec0267Sriastradh }
7341ec0267Sriastradh
7441ec0267Sriastradh mutex_unlock(&mgpu_info.mutex);
7541ec0267Sriastradh }
76efa246c0Sriastradh
77efa246c0Sriastradh /**
78efa246c0Sriastradh * amdgpu_driver_unload_kms - Main unload function for KMS.
79efa246c0Sriastradh *
80efa246c0Sriastradh * @dev: drm dev pointer
81efa246c0Sriastradh *
82efa246c0Sriastradh * This is the main unload function for KMS (all asics).
83efa246c0Sriastradh * Returns 0 on success.
84efa246c0Sriastradh */
amdgpu_driver_unload_kms(struct drm_device * dev)8541ec0267Sriastradh void amdgpu_driver_unload_kms(struct drm_device *dev)
86efa246c0Sriastradh {
87efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
88efa246c0Sriastradh
89efa246c0Sriastradh if (adev == NULL)
9041ec0267Sriastradh return;
9141ec0267Sriastradh
9241ec0267Sriastradh amdgpu_unregister_gpu_instance(adev);
93efa246c0Sriastradh
940d50c49dSriastradh if (adev->rmmio_size == 0)
95efa246c0Sriastradh goto done_free;
96efa246c0Sriastradh
9741ec0267Sriastradh if (amdgpu_sriov_vf(adev))
9841ec0267Sriastradh amdgpu_virt_request_full_gpu(adev, false);
99efa246c0Sriastradh
10041ec0267Sriastradh if (adev->runpm) {
10141ec0267Sriastradh pm_runtime_get_sync(dev->dev);
10241ec0267Sriastradh pm_runtime_forbid(dev->dev);
10341ec0267Sriastradh }
104efa246c0Sriastradh
105efa246c0Sriastradh amdgpu_acpi_fini(adev);
106efa246c0Sriastradh
107efa246c0Sriastradh amdgpu_device_fini(adev);
108efa246c0Sriastradh
109efa246c0Sriastradh done_free:
110efa246c0Sriastradh kfree(adev);
111efa246c0Sriastradh dev->dev_private = NULL;
11241ec0267Sriastradh }
11341ec0267Sriastradh
amdgpu_register_gpu_instance(struct amdgpu_device * adev)11441ec0267Sriastradh void amdgpu_register_gpu_instance(struct amdgpu_device *adev)
11541ec0267Sriastradh {
11641ec0267Sriastradh struct amdgpu_gpu_instance *gpu_instance;
11741ec0267Sriastradh
11841ec0267Sriastradh mutex_lock(&mgpu_info.mutex);
11941ec0267Sriastradh
12041ec0267Sriastradh if (mgpu_info.num_gpu >= MAX_GPU_INSTANCE) {
12141ec0267Sriastradh DRM_ERROR("Cannot register more gpu instance\n");
12241ec0267Sriastradh mutex_unlock(&mgpu_info.mutex);
12341ec0267Sriastradh return;
12441ec0267Sriastradh }
12541ec0267Sriastradh
12641ec0267Sriastradh gpu_instance = &(mgpu_info.gpu_ins[mgpu_info.num_gpu]);
12741ec0267Sriastradh gpu_instance->adev = adev;
12841ec0267Sriastradh gpu_instance->mgpu_fan_enabled = 0;
12941ec0267Sriastradh
13041ec0267Sriastradh mgpu_info.num_gpu++;
13141ec0267Sriastradh if (adev->flags & AMD_IS_APU)
13241ec0267Sriastradh mgpu_info.num_apu++;
13341ec0267Sriastradh else
13441ec0267Sriastradh mgpu_info.num_dgpu++;
13541ec0267Sriastradh
13641ec0267Sriastradh mutex_unlock(&mgpu_info.mutex);
137efa246c0Sriastradh }
138efa246c0Sriastradh
139efa246c0Sriastradh /**
140efa246c0Sriastradh * amdgpu_driver_load_kms - Main load function for KMS.
141efa246c0Sriastradh *
142efa246c0Sriastradh * @dev: drm dev pointer
143efa246c0Sriastradh * @flags: device flags
144efa246c0Sriastradh *
145efa246c0Sriastradh * This is the main load function for KMS (all asics).
146efa246c0Sriastradh * Returns 0 on success, error on failure.
147efa246c0Sriastradh */
amdgpu_driver_load_kms(struct drm_device * dev,unsigned long flags)148efa246c0Sriastradh int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
149efa246c0Sriastradh {
150efa246c0Sriastradh struct amdgpu_device *adev;
151efa246c0Sriastradh int r, acpi_status;
152efa246c0Sriastradh
153efa246c0Sriastradh adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
154efa246c0Sriastradh if (adev == NULL) {
155efa246c0Sriastradh return -ENOMEM;
156efa246c0Sriastradh }
157efa246c0Sriastradh dev->dev_private = (void *)adev;
158efa246c0Sriastradh
15941ec0267Sriastradh if (amdgpu_has_atpx() &&
16041ec0267Sriastradh (amdgpu_is_atpx_hybrid() ||
16141ec0267Sriastradh amdgpu_has_atpx_dgpu_power_cntl()) &&
16241ec0267Sriastradh ((flags & AMD_IS_APU) == 0) &&
16341ec0267Sriastradh !pci_is_thunderbolt_attached(dev->pdev))
164efa246c0Sriastradh flags |= AMD_IS_PX;
165efa246c0Sriastradh
166efa246c0Sriastradh /* amdgpu_device_init should report only fatal error
167efa246c0Sriastradh * like memory allocation failure or iomapping failure,
168efa246c0Sriastradh * or memory manager initialization failure, it must
169efa246c0Sriastradh * properly initialize the GPU MC controller and permit
170efa246c0Sriastradh * VRAM allocation
171efa246c0Sriastradh */
172efa246c0Sriastradh r = amdgpu_device_init(adev, dev, dev->pdev, flags);
173efa246c0Sriastradh if (r) {
1740d50c49dSriastradh dev_err(pci_dev_dev(dev->pdev), "Fatal error during GPU init\n");
175efa246c0Sriastradh goto out;
176efa246c0Sriastradh }
177efa246c0Sriastradh
17841ec0267Sriastradh if (amdgpu_device_supports_boco(dev) &&
17941ec0267Sriastradh (amdgpu_runtime_pm != 0)) /* enable runpm by default */
18041ec0267Sriastradh adev->runpm = true;
18141ec0267Sriastradh else if (amdgpu_device_supports_baco(dev) &&
18241ec0267Sriastradh (amdgpu_runtime_pm > 0)) /* enable runpm if runpm=1 */
18341ec0267Sriastradh adev->runpm = true;
18441ec0267Sriastradh
185efa246c0Sriastradh /* Call ACPI methods: require modeset init
186efa246c0Sriastradh * but failure is not fatal
187efa246c0Sriastradh */
188efa246c0Sriastradh if (!r) {
189efa246c0Sriastradh acpi_status = amdgpu_acpi_init(adev);
190efa246c0Sriastradh if (acpi_status)
1910d50c49dSriastradh dev_dbg(pci_dev_dev(dev->pdev),
192efa246c0Sriastradh "Error during ACPI methods call\n");
193efa246c0Sriastradh }
194efa246c0Sriastradh
19541ec0267Sriastradh if (adev->runpm) {
19641ec0267Sriastradh dev_pm_set_driver_flags(dev->dev, DPM_FLAG_NEVER_SKIP);
197efa246c0Sriastradh pm_runtime_use_autosuspend(dev->dev);
198efa246c0Sriastradh pm_runtime_set_autosuspend_delay(dev->dev, 5000);
199efa246c0Sriastradh pm_runtime_set_active(dev->dev);
200efa246c0Sriastradh pm_runtime_allow(dev->dev);
201efa246c0Sriastradh pm_runtime_mark_last_busy(dev->dev);
202efa246c0Sriastradh pm_runtime_put_autosuspend(dev->dev);
203efa246c0Sriastradh }
204efa246c0Sriastradh
205efa246c0Sriastradh out:
20641ec0267Sriastradh if (r) {
20741ec0267Sriastradh /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
208*0caae222Sriastradh if (adev->rmmio_size && adev->runpm)
20941ec0267Sriastradh pm_runtime_put_noidle(dev->dev);
210efa246c0Sriastradh amdgpu_driver_unload_kms(dev);
21141ec0267Sriastradh }
212efa246c0Sriastradh
213efa246c0Sriastradh return r;
214efa246c0Sriastradh }
215efa246c0Sriastradh
amdgpu_firmware_info(struct drm_amdgpu_info_firmware * fw_info,struct drm_amdgpu_query_fw * query_fw,struct amdgpu_device * adev)21641ec0267Sriastradh static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
21741ec0267Sriastradh struct drm_amdgpu_query_fw *query_fw,
21841ec0267Sriastradh struct amdgpu_device *adev)
21941ec0267Sriastradh {
22041ec0267Sriastradh switch (query_fw->fw_type) {
22141ec0267Sriastradh case AMDGPU_INFO_FW_VCE:
22241ec0267Sriastradh fw_info->ver = adev->vce.fw_version;
22341ec0267Sriastradh fw_info->feature = adev->vce.fb_version;
22441ec0267Sriastradh break;
22541ec0267Sriastradh case AMDGPU_INFO_FW_UVD:
22641ec0267Sriastradh fw_info->ver = adev->uvd.fw_version;
22741ec0267Sriastradh fw_info->feature = 0;
22841ec0267Sriastradh break;
22941ec0267Sriastradh case AMDGPU_INFO_FW_VCN:
23041ec0267Sriastradh fw_info->ver = adev->vcn.fw_version;
23141ec0267Sriastradh fw_info->feature = 0;
23241ec0267Sriastradh break;
23341ec0267Sriastradh case AMDGPU_INFO_FW_GMC:
23441ec0267Sriastradh fw_info->ver = adev->gmc.fw_version;
23541ec0267Sriastradh fw_info->feature = 0;
23641ec0267Sriastradh break;
23741ec0267Sriastradh case AMDGPU_INFO_FW_GFX_ME:
23841ec0267Sriastradh fw_info->ver = adev->gfx.me_fw_version;
23941ec0267Sriastradh fw_info->feature = adev->gfx.me_feature_version;
24041ec0267Sriastradh break;
24141ec0267Sriastradh case AMDGPU_INFO_FW_GFX_PFP:
24241ec0267Sriastradh fw_info->ver = adev->gfx.pfp_fw_version;
24341ec0267Sriastradh fw_info->feature = adev->gfx.pfp_feature_version;
24441ec0267Sriastradh break;
24541ec0267Sriastradh case AMDGPU_INFO_FW_GFX_CE:
24641ec0267Sriastradh fw_info->ver = adev->gfx.ce_fw_version;
24741ec0267Sriastradh fw_info->feature = adev->gfx.ce_feature_version;
24841ec0267Sriastradh break;
24941ec0267Sriastradh case AMDGPU_INFO_FW_GFX_RLC:
25041ec0267Sriastradh fw_info->ver = adev->gfx.rlc_fw_version;
25141ec0267Sriastradh fw_info->feature = adev->gfx.rlc_feature_version;
25241ec0267Sriastradh break;
25341ec0267Sriastradh case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL:
25441ec0267Sriastradh fw_info->ver = adev->gfx.rlc_srlc_fw_version;
25541ec0267Sriastradh fw_info->feature = adev->gfx.rlc_srlc_feature_version;
25641ec0267Sriastradh break;
25741ec0267Sriastradh case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM:
25841ec0267Sriastradh fw_info->ver = adev->gfx.rlc_srlg_fw_version;
25941ec0267Sriastradh fw_info->feature = adev->gfx.rlc_srlg_feature_version;
26041ec0267Sriastradh break;
26141ec0267Sriastradh case AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM:
26241ec0267Sriastradh fw_info->ver = adev->gfx.rlc_srls_fw_version;
26341ec0267Sriastradh fw_info->feature = adev->gfx.rlc_srls_feature_version;
26441ec0267Sriastradh break;
26541ec0267Sriastradh case AMDGPU_INFO_FW_GFX_MEC:
26641ec0267Sriastradh if (query_fw->index == 0) {
26741ec0267Sriastradh fw_info->ver = adev->gfx.mec_fw_version;
26841ec0267Sriastradh fw_info->feature = adev->gfx.mec_feature_version;
26941ec0267Sriastradh } else if (query_fw->index == 1) {
27041ec0267Sriastradh fw_info->ver = adev->gfx.mec2_fw_version;
27141ec0267Sriastradh fw_info->feature = adev->gfx.mec2_feature_version;
27241ec0267Sriastradh } else
27341ec0267Sriastradh return -EINVAL;
27441ec0267Sriastradh break;
27541ec0267Sriastradh case AMDGPU_INFO_FW_SMC:
27641ec0267Sriastradh fw_info->ver = adev->pm.fw_version;
27741ec0267Sriastradh fw_info->feature = 0;
27841ec0267Sriastradh break;
27941ec0267Sriastradh case AMDGPU_INFO_FW_TA:
28041ec0267Sriastradh if (query_fw->index > 1)
28141ec0267Sriastradh return -EINVAL;
28241ec0267Sriastradh if (query_fw->index == 0) {
28341ec0267Sriastradh fw_info->ver = adev->psp.ta_fw_version;
28441ec0267Sriastradh fw_info->feature = adev->psp.ta_xgmi_ucode_version;
28541ec0267Sriastradh } else {
28641ec0267Sriastradh fw_info->ver = adev->psp.ta_fw_version;
28741ec0267Sriastradh fw_info->feature = adev->psp.ta_ras_ucode_version;
28841ec0267Sriastradh }
28941ec0267Sriastradh break;
29041ec0267Sriastradh case AMDGPU_INFO_FW_SDMA:
29141ec0267Sriastradh if (query_fw->index >= adev->sdma.num_instances)
29241ec0267Sriastradh return -EINVAL;
29341ec0267Sriastradh fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
29441ec0267Sriastradh fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
29541ec0267Sriastradh break;
29641ec0267Sriastradh case AMDGPU_INFO_FW_SOS:
29741ec0267Sriastradh fw_info->ver = adev->psp.sos_fw_version;
29841ec0267Sriastradh fw_info->feature = adev->psp.sos_feature_version;
29941ec0267Sriastradh break;
30041ec0267Sriastradh case AMDGPU_INFO_FW_ASD:
30141ec0267Sriastradh fw_info->ver = adev->psp.asd_fw_version;
30241ec0267Sriastradh fw_info->feature = adev->psp.asd_feature_version;
30341ec0267Sriastradh break;
30441ec0267Sriastradh case AMDGPU_INFO_FW_DMCU:
30541ec0267Sriastradh fw_info->ver = adev->dm.dmcu_fw_version;
30641ec0267Sriastradh fw_info->feature = 0;
30741ec0267Sriastradh break;
30841ec0267Sriastradh case AMDGPU_INFO_FW_DMCUB:
30941ec0267Sriastradh fw_info->ver = adev->dm.dmcub_fw_version;
31041ec0267Sriastradh fw_info->feature = 0;
31141ec0267Sriastradh break;
31241ec0267Sriastradh default:
31341ec0267Sriastradh return -EINVAL;
31441ec0267Sriastradh }
31541ec0267Sriastradh return 0;
31641ec0267Sriastradh }
31741ec0267Sriastradh
amdgpu_hw_ip_info(struct amdgpu_device * adev,struct drm_amdgpu_info * info,struct drm_amdgpu_info_hw_ip * result)31841ec0267Sriastradh static int amdgpu_hw_ip_info(struct amdgpu_device *adev,
31941ec0267Sriastradh struct drm_amdgpu_info *info,
32041ec0267Sriastradh struct drm_amdgpu_info_hw_ip *result)
32141ec0267Sriastradh {
32241ec0267Sriastradh uint32_t ib_start_alignment = 0;
32341ec0267Sriastradh uint32_t ib_size_alignment = 0;
32441ec0267Sriastradh enum amd_ip_block_type type;
32541ec0267Sriastradh unsigned int num_rings = 0;
32641ec0267Sriastradh unsigned int i, j;
32741ec0267Sriastradh
32841ec0267Sriastradh if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
32941ec0267Sriastradh return -EINVAL;
33041ec0267Sriastradh
33141ec0267Sriastradh switch (info->query_hw_ip.type) {
33241ec0267Sriastradh case AMDGPU_HW_IP_GFX:
33341ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_GFX;
33441ec0267Sriastradh for (i = 0; i < adev->gfx.num_gfx_rings; i++)
33541ec0267Sriastradh if (adev->gfx.gfx_ring[i].sched.ready)
33641ec0267Sriastradh ++num_rings;
33741ec0267Sriastradh ib_start_alignment = 32;
33841ec0267Sriastradh ib_size_alignment = 32;
33941ec0267Sriastradh break;
34041ec0267Sriastradh case AMDGPU_HW_IP_COMPUTE:
34141ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_GFX;
34241ec0267Sriastradh for (i = 0; i < adev->gfx.num_compute_rings; i++)
34341ec0267Sriastradh if (adev->gfx.compute_ring[i].sched.ready)
34441ec0267Sriastradh ++num_rings;
34541ec0267Sriastradh ib_start_alignment = 32;
34641ec0267Sriastradh ib_size_alignment = 32;
34741ec0267Sriastradh break;
34841ec0267Sriastradh case AMDGPU_HW_IP_DMA:
34941ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_SDMA;
35041ec0267Sriastradh for (i = 0; i < adev->sdma.num_instances; i++)
35141ec0267Sriastradh if (adev->sdma.instance[i].ring.sched.ready)
35241ec0267Sriastradh ++num_rings;
35341ec0267Sriastradh ib_start_alignment = 256;
35441ec0267Sriastradh ib_size_alignment = 4;
35541ec0267Sriastradh break;
35641ec0267Sriastradh case AMDGPU_HW_IP_UVD:
35741ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_UVD;
35841ec0267Sriastradh for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
35941ec0267Sriastradh if (adev->uvd.harvest_config & (1 << i))
36041ec0267Sriastradh continue;
36141ec0267Sriastradh
36241ec0267Sriastradh if (adev->uvd.inst[i].ring.sched.ready)
36341ec0267Sriastradh ++num_rings;
36441ec0267Sriastradh }
36541ec0267Sriastradh ib_start_alignment = 64;
36641ec0267Sriastradh ib_size_alignment = 64;
36741ec0267Sriastradh break;
36841ec0267Sriastradh case AMDGPU_HW_IP_VCE:
36941ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_VCE;
37041ec0267Sriastradh for (i = 0; i < adev->vce.num_rings; i++)
37141ec0267Sriastradh if (adev->vce.ring[i].sched.ready)
37241ec0267Sriastradh ++num_rings;
37341ec0267Sriastradh ib_start_alignment = 4;
37441ec0267Sriastradh ib_size_alignment = 1;
37541ec0267Sriastradh break;
37641ec0267Sriastradh case AMDGPU_HW_IP_UVD_ENC:
37741ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_UVD;
37841ec0267Sriastradh for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
37941ec0267Sriastradh if (adev->uvd.harvest_config & (1 << i))
38041ec0267Sriastradh continue;
38141ec0267Sriastradh
38241ec0267Sriastradh for (j = 0; j < adev->uvd.num_enc_rings; j++)
38341ec0267Sriastradh if (adev->uvd.inst[i].ring_enc[j].sched.ready)
38441ec0267Sriastradh ++num_rings;
38541ec0267Sriastradh }
38641ec0267Sriastradh ib_start_alignment = 64;
38741ec0267Sriastradh ib_size_alignment = 64;
38841ec0267Sriastradh break;
38941ec0267Sriastradh case AMDGPU_HW_IP_VCN_DEC:
39041ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_VCN;
39141ec0267Sriastradh for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
39241ec0267Sriastradh if (adev->uvd.harvest_config & (1 << i))
39341ec0267Sriastradh continue;
39441ec0267Sriastradh
39541ec0267Sriastradh if (adev->vcn.inst[i].ring_dec.sched.ready)
39641ec0267Sriastradh ++num_rings;
39741ec0267Sriastradh }
39841ec0267Sriastradh ib_start_alignment = 16;
39941ec0267Sriastradh ib_size_alignment = 16;
40041ec0267Sriastradh break;
40141ec0267Sriastradh case AMDGPU_HW_IP_VCN_ENC:
40241ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_VCN;
40341ec0267Sriastradh for (i = 0; i < adev->vcn.num_vcn_inst; i++) {
40441ec0267Sriastradh if (adev->uvd.harvest_config & (1 << i))
40541ec0267Sriastradh continue;
40641ec0267Sriastradh
40741ec0267Sriastradh for (j = 0; j < adev->vcn.num_enc_rings; j++)
40841ec0267Sriastradh if (adev->vcn.inst[i].ring_enc[j].sched.ready)
40941ec0267Sriastradh ++num_rings;
41041ec0267Sriastradh }
41141ec0267Sriastradh ib_start_alignment = 64;
41241ec0267Sriastradh ib_size_alignment = 1;
41341ec0267Sriastradh break;
41441ec0267Sriastradh case AMDGPU_HW_IP_VCN_JPEG:
41541ec0267Sriastradh type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
41641ec0267Sriastradh AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
41741ec0267Sriastradh
41841ec0267Sriastradh for (i = 0; i < adev->jpeg.num_jpeg_inst; i++) {
41941ec0267Sriastradh if (adev->jpeg.harvest_config & (1 << i))
42041ec0267Sriastradh continue;
42141ec0267Sriastradh
42241ec0267Sriastradh if (adev->jpeg.inst[i].ring_dec.sched.ready)
42341ec0267Sriastradh ++num_rings;
42441ec0267Sriastradh }
42541ec0267Sriastradh ib_start_alignment = 16;
42641ec0267Sriastradh ib_size_alignment = 16;
42741ec0267Sriastradh break;
42841ec0267Sriastradh default:
42941ec0267Sriastradh return -EINVAL;
43041ec0267Sriastradh }
43141ec0267Sriastradh
43241ec0267Sriastradh for (i = 0; i < adev->num_ip_blocks; i++)
43341ec0267Sriastradh if (adev->ip_blocks[i].version->type == type &&
43441ec0267Sriastradh adev->ip_blocks[i].status.valid)
43541ec0267Sriastradh break;
43641ec0267Sriastradh
43741ec0267Sriastradh if (i == adev->num_ip_blocks)
43841ec0267Sriastradh return 0;
43941ec0267Sriastradh
44041ec0267Sriastradh num_rings = min(amdgpu_ctx_num_entities[info->query_hw_ip.type],
44141ec0267Sriastradh num_rings);
44241ec0267Sriastradh
44341ec0267Sriastradh result->hw_ip_version_major = adev->ip_blocks[i].version->major;
44441ec0267Sriastradh result->hw_ip_version_minor = adev->ip_blocks[i].version->minor;
44541ec0267Sriastradh result->capabilities_flags = 0;
44641ec0267Sriastradh result->available_rings = (1 << num_rings) - 1;
44741ec0267Sriastradh result->ib_start_alignment = ib_start_alignment;
44841ec0267Sriastradh result->ib_size_alignment = ib_size_alignment;
44941ec0267Sriastradh return 0;
45041ec0267Sriastradh }
45141ec0267Sriastradh
452efa246c0Sriastradh /*
453efa246c0Sriastradh * Userspace get information ioctl
454efa246c0Sriastradh */
455efa246c0Sriastradh /**
456efa246c0Sriastradh * amdgpu_info_ioctl - answer a device specific request.
457efa246c0Sriastradh *
458efa246c0Sriastradh * @adev: amdgpu device pointer
459efa246c0Sriastradh * @data: request object
460efa246c0Sriastradh * @filp: drm filp
461efa246c0Sriastradh *
462efa246c0Sriastradh * This function is used to pass device specific parameters to the userspace
463efa246c0Sriastradh * drivers. Examples include: pci device id, pipeline parms, tiling params,
464efa246c0Sriastradh * etc. (all asics).
465efa246c0Sriastradh * Returns 0 on success, -EINVAL on failure.
466efa246c0Sriastradh */
amdgpu_info_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)467efa246c0Sriastradh static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
468efa246c0Sriastradh {
469efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
470efa246c0Sriastradh struct drm_amdgpu_info *info = data;
471efa246c0Sriastradh struct amdgpu_mode_info *minfo = &adev->mode_info;
47241ec0267Sriastradh void __user *out = (void __user *)(uintptr_t)info->return_pointer;
473efa246c0Sriastradh uint32_t size = info->return_size;
474efa246c0Sriastradh struct drm_crtc *crtc;
475efa246c0Sriastradh uint32_t ui32 = 0;
476efa246c0Sriastradh uint64_t ui64 = 0;
477efa246c0Sriastradh int i, found;
47841ec0267Sriastradh int ui32_size = sizeof(ui32);
479efa246c0Sriastradh
480efa246c0Sriastradh if (!info->return_size || !info->return_pointer)
481efa246c0Sriastradh return -EINVAL;
482efa246c0Sriastradh
483efa246c0Sriastradh switch (info->query) {
484efa246c0Sriastradh case AMDGPU_INFO_ACCEL_WORKING:
485efa246c0Sriastradh ui32 = adev->accel_working;
486efa246c0Sriastradh return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
487efa246c0Sriastradh case AMDGPU_INFO_CRTC_FROM_ID:
488efa246c0Sriastradh for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
489efa246c0Sriastradh crtc = (struct drm_crtc *)minfo->crtcs[i];
490efa246c0Sriastradh if (crtc && crtc->base.id == info->mode_crtc.id) {
491efa246c0Sriastradh struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
492efa246c0Sriastradh ui32 = amdgpu_crtc->crtc_id;
493efa246c0Sriastradh found = 1;
494efa246c0Sriastradh break;
495efa246c0Sriastradh }
496efa246c0Sriastradh }
497efa246c0Sriastradh if (!found) {
498efa246c0Sriastradh DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
499efa246c0Sriastradh return -EINVAL;
500efa246c0Sriastradh }
501efa246c0Sriastradh return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
502efa246c0Sriastradh case AMDGPU_INFO_HW_IP_INFO: {
503efa246c0Sriastradh struct drm_amdgpu_info_hw_ip ip = {};
50441ec0267Sriastradh int ret;
505efa246c0Sriastradh
50641ec0267Sriastradh ret = amdgpu_hw_ip_info(adev, info, &ip);
50741ec0267Sriastradh if (ret)
50841ec0267Sriastradh return ret;
509efa246c0Sriastradh
51041ec0267Sriastradh ret = copy_to_user(out, &ip, min((size_t)size, sizeof(ip)));
51141ec0267Sriastradh return ret ? -EFAULT : 0;
512efa246c0Sriastradh }
513efa246c0Sriastradh case AMDGPU_INFO_HW_IP_COUNT: {
514efa246c0Sriastradh enum amd_ip_block_type type;
515efa246c0Sriastradh uint32_t count = 0;
516efa246c0Sriastradh
517efa246c0Sriastradh switch (info->query_hw_ip.type) {
518efa246c0Sriastradh case AMDGPU_HW_IP_GFX:
519efa246c0Sriastradh type = AMD_IP_BLOCK_TYPE_GFX;
520efa246c0Sriastradh break;
521efa246c0Sriastradh case AMDGPU_HW_IP_COMPUTE:
522efa246c0Sriastradh type = AMD_IP_BLOCK_TYPE_GFX;
523efa246c0Sriastradh break;
524efa246c0Sriastradh case AMDGPU_HW_IP_DMA:
525efa246c0Sriastradh type = AMD_IP_BLOCK_TYPE_SDMA;
526efa246c0Sriastradh break;
527efa246c0Sriastradh case AMDGPU_HW_IP_UVD:
528efa246c0Sriastradh type = AMD_IP_BLOCK_TYPE_UVD;
529efa246c0Sriastradh break;
530efa246c0Sriastradh case AMDGPU_HW_IP_VCE:
531efa246c0Sriastradh type = AMD_IP_BLOCK_TYPE_VCE;
532efa246c0Sriastradh break;
53341ec0267Sriastradh case AMDGPU_HW_IP_UVD_ENC:
53441ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_UVD;
53541ec0267Sriastradh break;
53641ec0267Sriastradh case AMDGPU_HW_IP_VCN_DEC:
53741ec0267Sriastradh case AMDGPU_HW_IP_VCN_ENC:
53841ec0267Sriastradh type = AMD_IP_BLOCK_TYPE_VCN;
53941ec0267Sriastradh break;
54041ec0267Sriastradh case AMDGPU_HW_IP_VCN_JPEG:
54141ec0267Sriastradh type = (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_JPEG)) ?
54241ec0267Sriastradh AMD_IP_BLOCK_TYPE_JPEG : AMD_IP_BLOCK_TYPE_VCN;
54341ec0267Sriastradh break;
544efa246c0Sriastradh default:
545efa246c0Sriastradh return -EINVAL;
546efa246c0Sriastradh }
547efa246c0Sriastradh
548efa246c0Sriastradh for (i = 0; i < adev->num_ip_blocks; i++)
54941ec0267Sriastradh if (adev->ip_blocks[i].version->type == type &&
55041ec0267Sriastradh adev->ip_blocks[i].status.valid &&
551efa246c0Sriastradh count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
552efa246c0Sriastradh count++;
553efa246c0Sriastradh
554efa246c0Sriastradh return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
555efa246c0Sriastradh }
556efa246c0Sriastradh case AMDGPU_INFO_TIMESTAMP:
55741ec0267Sriastradh ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
558efa246c0Sriastradh return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
559efa246c0Sriastradh case AMDGPU_INFO_FW_VERSION: {
560efa246c0Sriastradh struct drm_amdgpu_info_firmware fw_info;
56141ec0267Sriastradh int ret;
562efa246c0Sriastradh
563efa246c0Sriastradh /* We only support one instance of each IP block right now. */
564efa246c0Sriastradh if (info->query_fw.ip_instance != 0)
565efa246c0Sriastradh return -EINVAL;
566efa246c0Sriastradh
56741ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
56841ec0267Sriastradh if (ret)
56941ec0267Sriastradh return ret;
57041ec0267Sriastradh
571efa246c0Sriastradh return copy_to_user(out, &fw_info,
572efa246c0Sriastradh min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
573efa246c0Sriastradh }
574efa246c0Sriastradh case AMDGPU_INFO_NUM_BYTES_MOVED:
575efa246c0Sriastradh ui64 = atomic64_read(&adev->num_bytes_moved);
576efa246c0Sriastradh return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
57741ec0267Sriastradh case AMDGPU_INFO_NUM_EVICTIONS:
57841ec0267Sriastradh ui64 = atomic64_read(&adev->num_evictions);
57941ec0267Sriastradh return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
58041ec0267Sriastradh case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
58141ec0267Sriastradh ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
58241ec0267Sriastradh return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
583efa246c0Sriastradh case AMDGPU_INFO_VRAM_USAGE:
58441ec0267Sriastradh ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
585efa246c0Sriastradh return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
586efa246c0Sriastradh case AMDGPU_INFO_VIS_VRAM_USAGE:
58741ec0267Sriastradh ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
588efa246c0Sriastradh return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
589efa246c0Sriastradh case AMDGPU_INFO_GTT_USAGE:
59041ec0267Sriastradh ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
591efa246c0Sriastradh return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
592efa246c0Sriastradh case AMDGPU_INFO_GDS_CONFIG: {
593efa246c0Sriastradh struct drm_amdgpu_info_gds gds_info;
594efa246c0Sriastradh
595efa246c0Sriastradh memset(&gds_info, 0, sizeof(gds_info));
59641ec0267Sriastradh gds_info.compute_partition_size = adev->gds.gds_size;
59741ec0267Sriastradh gds_info.gds_total_size = adev->gds.gds_size;
59841ec0267Sriastradh gds_info.gws_per_compute_partition = adev->gds.gws_size;
59941ec0267Sriastradh gds_info.oa_per_compute_partition = adev->gds.oa_size;
600efa246c0Sriastradh return copy_to_user(out, &gds_info,
601efa246c0Sriastradh min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
602efa246c0Sriastradh }
603efa246c0Sriastradh case AMDGPU_INFO_VRAM_GTT: {
604efa246c0Sriastradh struct drm_amdgpu_info_vram_gtt vram_gtt;
605efa246c0Sriastradh
60641ec0267Sriastradh vram_gtt.vram_size = adev->gmc.real_vram_size -
60741ec0267Sriastradh atomic64_read(&adev->vram_pin_size) -
60841ec0267Sriastradh AMDGPU_VM_RESERVED_VRAM;
60941ec0267Sriastradh vram_gtt.vram_cpu_accessible_size =
61041ec0267Sriastradh min(adev->gmc.visible_vram_size -
61141ec0267Sriastradh atomic64_read(&adev->visible_pin_size),
61241ec0267Sriastradh vram_gtt.vram_size);
61341ec0267Sriastradh vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
61441ec0267Sriastradh vram_gtt.gtt_size *= PAGE_SIZE;
61541ec0267Sriastradh vram_gtt.gtt_size -= atomic64_read(&adev->gart_pin_size);
616efa246c0Sriastradh return copy_to_user(out, &vram_gtt,
617efa246c0Sriastradh min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
618efa246c0Sriastradh }
61941ec0267Sriastradh case AMDGPU_INFO_MEMORY: {
62041ec0267Sriastradh struct drm_amdgpu_memory_info mem;
62141ec0267Sriastradh
62241ec0267Sriastradh memset(&mem, 0, sizeof(mem));
62341ec0267Sriastradh mem.vram.total_heap_size = adev->gmc.real_vram_size;
62441ec0267Sriastradh mem.vram.usable_heap_size = adev->gmc.real_vram_size -
62541ec0267Sriastradh atomic64_read(&adev->vram_pin_size) -
62641ec0267Sriastradh AMDGPU_VM_RESERVED_VRAM;
62741ec0267Sriastradh mem.vram.heap_usage =
62841ec0267Sriastradh amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
62941ec0267Sriastradh mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
63041ec0267Sriastradh
63141ec0267Sriastradh mem.cpu_accessible_vram.total_heap_size =
63241ec0267Sriastradh adev->gmc.visible_vram_size;
63341ec0267Sriastradh mem.cpu_accessible_vram.usable_heap_size =
63441ec0267Sriastradh min(adev->gmc.visible_vram_size -
63541ec0267Sriastradh atomic64_read(&adev->visible_pin_size),
63641ec0267Sriastradh mem.vram.usable_heap_size);
63741ec0267Sriastradh mem.cpu_accessible_vram.heap_usage =
63841ec0267Sriastradh amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
63941ec0267Sriastradh mem.cpu_accessible_vram.max_allocation =
64041ec0267Sriastradh mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
64141ec0267Sriastradh
64241ec0267Sriastradh mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
64341ec0267Sriastradh mem.gtt.total_heap_size *= PAGE_SIZE;
64441ec0267Sriastradh mem.gtt.usable_heap_size = mem.gtt.total_heap_size -
64541ec0267Sriastradh atomic64_read(&adev->gart_pin_size);
64641ec0267Sriastradh mem.gtt.heap_usage =
64741ec0267Sriastradh amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
64841ec0267Sriastradh mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
64941ec0267Sriastradh
65041ec0267Sriastradh return copy_to_user(out, &mem,
65141ec0267Sriastradh min((size_t)size, sizeof(mem)))
65241ec0267Sriastradh ? -EFAULT : 0;
65341ec0267Sriastradh }
654efa246c0Sriastradh case AMDGPU_INFO_READ_MMR_REG: {
655efa246c0Sriastradh unsigned n, alloc_size;
656efa246c0Sriastradh uint32_t *regs;
657efa246c0Sriastradh unsigned se_num = (info->read_mmr_reg.instance >>
658efa246c0Sriastradh AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
659efa246c0Sriastradh AMDGPU_INFO_MMR_SE_INDEX_MASK;
660efa246c0Sriastradh unsigned sh_num = (info->read_mmr_reg.instance >>
661efa246c0Sriastradh AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
662efa246c0Sriastradh AMDGPU_INFO_MMR_SH_INDEX_MASK;
663efa246c0Sriastradh
664efa246c0Sriastradh /* set full masks if the userspace set all bits
665efa246c0Sriastradh * in the bitfields */
666efa246c0Sriastradh if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
667efa246c0Sriastradh se_num = 0xffffffff;
668efa246c0Sriastradh if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
669efa246c0Sriastradh sh_num = 0xffffffff;
670efa246c0Sriastradh
67141ec0267Sriastradh if (info->read_mmr_reg.count > 128)
67241ec0267Sriastradh return -EINVAL;
67341ec0267Sriastradh
674efa246c0Sriastradh regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
675efa246c0Sriastradh if (!regs)
676efa246c0Sriastradh return -ENOMEM;
677efa246c0Sriastradh alloc_size = info->read_mmr_reg.count * sizeof(*regs);
678efa246c0Sriastradh
67941ec0267Sriastradh amdgpu_gfx_off_ctrl(adev, false);
68041ec0267Sriastradh for (i = 0; i < info->read_mmr_reg.count; i++) {
681efa246c0Sriastradh if (amdgpu_asic_read_register(adev, se_num, sh_num,
682efa246c0Sriastradh info->read_mmr_reg.dword_offset + i,
683efa246c0Sriastradh ®s[i])) {
684efa246c0Sriastradh DRM_DEBUG_KMS("unallowed offset %#x\n",
685efa246c0Sriastradh info->read_mmr_reg.dword_offset + i);
686efa246c0Sriastradh kfree(regs);
68741ec0267Sriastradh amdgpu_gfx_off_ctrl(adev, true);
688efa246c0Sriastradh return -EFAULT;
689efa246c0Sriastradh }
69041ec0267Sriastradh }
69141ec0267Sriastradh amdgpu_gfx_off_ctrl(adev, true);
692efa246c0Sriastradh n = copy_to_user(out, regs, min(size, alloc_size));
693efa246c0Sriastradh kfree(regs);
694efa246c0Sriastradh return n ? -EFAULT : 0;
695efa246c0Sriastradh }
696efa246c0Sriastradh case AMDGPU_INFO_DEV_INFO: {
697efa246c0Sriastradh struct drm_amdgpu_info_device dev_info = {};
69841ec0267Sriastradh uint64_t vm_size;
699efa246c0Sriastradh
700efa246c0Sriastradh dev_info.device_id = dev->pdev->device;
701efa246c0Sriastradh dev_info.chip_rev = adev->rev_id;
702efa246c0Sriastradh dev_info.external_rev = adev->external_rev_id;
703efa246c0Sriastradh dev_info.pci_rev = dev->pdev->revision;
704efa246c0Sriastradh dev_info.family = adev->family;
705efa246c0Sriastradh dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
706efa246c0Sriastradh dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
707efa246c0Sriastradh /* return all clocks in KHz */
708efa246c0Sriastradh dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
709efa246c0Sriastradh if (adev->pm.dpm_enabled) {
71041ec0267Sriastradh dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
71141ec0267Sriastradh dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
712efa246c0Sriastradh } else {
71341ec0267Sriastradh dev_info.max_engine_clock = adev->clock.default_sclk * 10;
71441ec0267Sriastradh dev_info.max_memory_clock = adev->clock.default_mclk * 10;
715efa246c0Sriastradh }
716efa246c0Sriastradh dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
717efa246c0Sriastradh dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
718efa246c0Sriastradh adev->gfx.config.max_shader_engines;
719efa246c0Sriastradh dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
720efa246c0Sriastradh dev_info._pad = 0;
721efa246c0Sriastradh dev_info.ids_flags = 0;
722efa246c0Sriastradh if (adev->flags & AMD_IS_APU)
723efa246c0Sriastradh dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
72441ec0267Sriastradh if (amdgpu_mcbp || amdgpu_sriov_vf(adev))
72541ec0267Sriastradh dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
726efa246c0Sriastradh
72741ec0267Sriastradh vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
72841ec0267Sriastradh vm_size -= AMDGPU_VA_RESERVED_SIZE;
72941ec0267Sriastradh
73041ec0267Sriastradh /* Older VCE FW versions are buggy and can handle only 40bits */
73141ec0267Sriastradh if (adev->vce.fw_version &&
73241ec0267Sriastradh adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
73341ec0267Sriastradh vm_size = min(vm_size, 1ULL << 40);
73441ec0267Sriastradh
73541ec0267Sriastradh dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
73641ec0267Sriastradh dev_info.virtual_address_max =
73741ec0267Sriastradh min(vm_size, AMDGPU_GMC_HOLE_START);
73841ec0267Sriastradh
73941ec0267Sriastradh if (vm_size > AMDGPU_GMC_HOLE_START) {
74041ec0267Sriastradh dev_info.high_va_offset = AMDGPU_GMC_HOLE_END;
74141ec0267Sriastradh dev_info.high_va_max = AMDGPU_GMC_HOLE_END | vm_size;
74241ec0267Sriastradh }
74341ec0267Sriastradh dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
74441ec0267Sriastradh dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
74541ec0267Sriastradh dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
74641ec0267Sriastradh dev_info.cu_active_number = adev->gfx.cu_info.number;
74741ec0267Sriastradh dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
748efa246c0Sriastradh dev_info.ce_ram_size = adev->gfx.ce_ram_size;
74941ec0267Sriastradh memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
75041ec0267Sriastradh sizeof(adev->gfx.cu_info.ao_cu_bitmap));
75141ec0267Sriastradh memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
75241ec0267Sriastradh sizeof(adev->gfx.cu_info.bitmap));
75341ec0267Sriastradh dev_info.vram_type = adev->gmc.vram_type;
75441ec0267Sriastradh dev_info.vram_bit_width = adev->gmc.vram_width;
755efa246c0Sriastradh dev_info.vce_harvest_config = adev->vce.harvest_config;
75641ec0267Sriastradh dev_info.gc_double_offchip_lds_buf =
75741ec0267Sriastradh adev->gfx.config.double_offchip_lds_buf;
75841ec0267Sriastradh dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
75941ec0267Sriastradh dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
76041ec0267Sriastradh dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
76141ec0267Sriastradh dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
76241ec0267Sriastradh dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
76341ec0267Sriastradh dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
76441ec0267Sriastradh dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
76541ec0267Sriastradh
76641ec0267Sriastradh if (adev->family >= AMDGPU_FAMILY_NV)
76741ec0267Sriastradh dev_info.pa_sc_tile_steering_override =
76841ec0267Sriastradh adev->gfx.config.pa_sc_tile_steering_override;
76941ec0267Sriastradh
77041ec0267Sriastradh dev_info.tcc_disabled_mask = adev->gfx.config.tcc_disabled_mask;
771efa246c0Sriastradh
772efa246c0Sriastradh return copy_to_user(out, &dev_info,
773efa246c0Sriastradh min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
774efa246c0Sriastradh }
77541ec0267Sriastradh case AMDGPU_INFO_VCE_CLOCK_TABLE: {
77641ec0267Sriastradh unsigned i;
77741ec0267Sriastradh struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
77841ec0267Sriastradh struct amd_vce_state *vce_state;
77941ec0267Sriastradh
78041ec0267Sriastradh for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
78141ec0267Sriastradh vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
78241ec0267Sriastradh if (vce_state) {
78341ec0267Sriastradh vce_clk_table.entries[i].sclk = vce_state->sclk;
78441ec0267Sriastradh vce_clk_table.entries[i].mclk = vce_state->mclk;
78541ec0267Sriastradh vce_clk_table.entries[i].eclk = vce_state->evclk;
78641ec0267Sriastradh vce_clk_table.num_valid_entries++;
78741ec0267Sriastradh }
78841ec0267Sriastradh }
78941ec0267Sriastradh
79041ec0267Sriastradh return copy_to_user(out, &vce_clk_table,
79141ec0267Sriastradh min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
79241ec0267Sriastradh }
79341ec0267Sriastradh case AMDGPU_INFO_VBIOS: {
79441ec0267Sriastradh uint32_t bios_size = adev->bios_size;
79541ec0267Sriastradh
79641ec0267Sriastradh switch (info->vbios_info.type) {
79741ec0267Sriastradh case AMDGPU_INFO_VBIOS_SIZE:
79841ec0267Sriastradh return copy_to_user(out, &bios_size,
79941ec0267Sriastradh min((size_t)size, sizeof(bios_size)))
80041ec0267Sriastradh ? -EFAULT : 0;
80141ec0267Sriastradh case AMDGPU_INFO_VBIOS_IMAGE: {
80241ec0267Sriastradh uint8_t *bios;
80341ec0267Sriastradh uint32_t bios_offset = info->vbios_info.offset;
80441ec0267Sriastradh
80541ec0267Sriastradh if (bios_offset >= bios_size)
80641ec0267Sriastradh return -EINVAL;
80741ec0267Sriastradh
80841ec0267Sriastradh bios = adev->bios + bios_offset;
80941ec0267Sriastradh return copy_to_user(out, bios,
81041ec0267Sriastradh min((size_t)size, (size_t)(bios_size - bios_offset)))
81141ec0267Sriastradh ? -EFAULT : 0;
81241ec0267Sriastradh }
81341ec0267Sriastradh default:
81441ec0267Sriastradh DRM_DEBUG_KMS("Invalid request %d\n",
81541ec0267Sriastradh info->vbios_info.type);
81641ec0267Sriastradh return -EINVAL;
81741ec0267Sriastradh }
81841ec0267Sriastradh }
81941ec0267Sriastradh case AMDGPU_INFO_NUM_HANDLES: {
82041ec0267Sriastradh struct drm_amdgpu_info_num_handles handle;
82141ec0267Sriastradh
82241ec0267Sriastradh switch (info->query_hw_ip.type) {
82341ec0267Sriastradh case AMDGPU_HW_IP_UVD:
82441ec0267Sriastradh /* Starting Polaris, we support unlimited UVD handles */
82541ec0267Sriastradh if (adev->asic_type < CHIP_POLARIS10) {
82641ec0267Sriastradh handle.uvd_max_handles = adev->uvd.max_handles;
82741ec0267Sriastradh handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
82841ec0267Sriastradh
82941ec0267Sriastradh return copy_to_user(out, &handle,
83041ec0267Sriastradh min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
83141ec0267Sriastradh } else {
83241ec0267Sriastradh return -ENODATA;
83341ec0267Sriastradh }
83441ec0267Sriastradh
83541ec0267Sriastradh break;
83641ec0267Sriastradh default:
83741ec0267Sriastradh return -EINVAL;
83841ec0267Sriastradh }
83941ec0267Sriastradh }
84041ec0267Sriastradh case AMDGPU_INFO_SENSOR: {
84141ec0267Sriastradh if (!adev->pm.dpm_enabled)
84241ec0267Sriastradh return -ENOENT;
84341ec0267Sriastradh
84441ec0267Sriastradh switch (info->sensor_info.type) {
84541ec0267Sriastradh case AMDGPU_INFO_SENSOR_GFX_SCLK:
84641ec0267Sriastradh /* get sclk in Mhz */
84741ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
84841ec0267Sriastradh AMDGPU_PP_SENSOR_GFX_SCLK,
84941ec0267Sriastradh (void *)&ui32, &ui32_size)) {
85041ec0267Sriastradh return -EINVAL;
85141ec0267Sriastradh }
85241ec0267Sriastradh ui32 /= 100;
85341ec0267Sriastradh break;
85441ec0267Sriastradh case AMDGPU_INFO_SENSOR_GFX_MCLK:
85541ec0267Sriastradh /* get mclk in Mhz */
85641ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
85741ec0267Sriastradh AMDGPU_PP_SENSOR_GFX_MCLK,
85841ec0267Sriastradh (void *)&ui32, &ui32_size)) {
85941ec0267Sriastradh return -EINVAL;
86041ec0267Sriastradh }
86141ec0267Sriastradh ui32 /= 100;
86241ec0267Sriastradh break;
86341ec0267Sriastradh case AMDGPU_INFO_SENSOR_GPU_TEMP:
86441ec0267Sriastradh /* get temperature in millidegrees C */
86541ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
86641ec0267Sriastradh AMDGPU_PP_SENSOR_GPU_TEMP,
86741ec0267Sriastradh (void *)&ui32, &ui32_size)) {
86841ec0267Sriastradh return -EINVAL;
86941ec0267Sriastradh }
87041ec0267Sriastradh break;
87141ec0267Sriastradh case AMDGPU_INFO_SENSOR_GPU_LOAD:
87241ec0267Sriastradh /* get GPU load */
87341ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
87441ec0267Sriastradh AMDGPU_PP_SENSOR_GPU_LOAD,
87541ec0267Sriastradh (void *)&ui32, &ui32_size)) {
87641ec0267Sriastradh return -EINVAL;
87741ec0267Sriastradh }
87841ec0267Sriastradh break;
87941ec0267Sriastradh case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
88041ec0267Sriastradh /* get average GPU power */
88141ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
88241ec0267Sriastradh AMDGPU_PP_SENSOR_GPU_POWER,
88341ec0267Sriastradh (void *)&ui32, &ui32_size)) {
88441ec0267Sriastradh return -EINVAL;
88541ec0267Sriastradh }
88641ec0267Sriastradh ui32 >>= 8;
88741ec0267Sriastradh break;
88841ec0267Sriastradh case AMDGPU_INFO_SENSOR_VDDNB:
88941ec0267Sriastradh /* get VDDNB in millivolts */
89041ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
89141ec0267Sriastradh AMDGPU_PP_SENSOR_VDDNB,
89241ec0267Sriastradh (void *)&ui32, &ui32_size)) {
89341ec0267Sriastradh return -EINVAL;
89441ec0267Sriastradh }
89541ec0267Sriastradh break;
89641ec0267Sriastradh case AMDGPU_INFO_SENSOR_VDDGFX:
89741ec0267Sriastradh /* get VDDGFX in millivolts */
89841ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
89941ec0267Sriastradh AMDGPU_PP_SENSOR_VDDGFX,
90041ec0267Sriastradh (void *)&ui32, &ui32_size)) {
90141ec0267Sriastradh return -EINVAL;
90241ec0267Sriastradh }
90341ec0267Sriastradh break;
90441ec0267Sriastradh case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
90541ec0267Sriastradh /* get stable pstate sclk in Mhz */
90641ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
90741ec0267Sriastradh AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
90841ec0267Sriastradh (void *)&ui32, &ui32_size)) {
90941ec0267Sriastradh return -EINVAL;
91041ec0267Sriastradh }
91141ec0267Sriastradh ui32 /= 100;
91241ec0267Sriastradh break;
91341ec0267Sriastradh case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
91441ec0267Sriastradh /* get stable pstate mclk in Mhz */
91541ec0267Sriastradh if (amdgpu_dpm_read_sensor(adev,
91641ec0267Sriastradh AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
91741ec0267Sriastradh (void *)&ui32, &ui32_size)) {
91841ec0267Sriastradh return -EINVAL;
91941ec0267Sriastradh }
92041ec0267Sriastradh ui32 /= 100;
92141ec0267Sriastradh break;
92241ec0267Sriastradh default:
92341ec0267Sriastradh DRM_DEBUG_KMS("Invalid request %d\n",
92441ec0267Sriastradh info->sensor_info.type);
92541ec0267Sriastradh return -EINVAL;
92641ec0267Sriastradh }
92741ec0267Sriastradh return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
92841ec0267Sriastradh }
92941ec0267Sriastradh case AMDGPU_INFO_VRAM_LOST_COUNTER:
93041ec0267Sriastradh ui32 = atomic_read(&adev->vram_lost_counter);
93141ec0267Sriastradh return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
93241ec0267Sriastradh case AMDGPU_INFO_RAS_ENABLED_FEATURES: {
93341ec0267Sriastradh struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
93441ec0267Sriastradh uint64_t ras_mask;
93541ec0267Sriastradh
93641ec0267Sriastradh if (!ras)
93741ec0267Sriastradh return -EINVAL;
93841ec0267Sriastradh ras_mask = (uint64_t)ras->supported << 32 | ras->features;
93941ec0267Sriastradh
94041ec0267Sriastradh return copy_to_user(out, &ras_mask,
94141ec0267Sriastradh min_t(u64, size, sizeof(ras_mask))) ?
94241ec0267Sriastradh -EFAULT : 0;
94341ec0267Sriastradh }
944efa246c0Sriastradh default:
945efa246c0Sriastradh DRM_DEBUG_KMS("Invalid request %d\n", info->query);
946efa246c0Sriastradh return -EINVAL;
947efa246c0Sriastradh }
948efa246c0Sriastradh return 0;
949efa246c0Sriastradh }
950efa246c0Sriastradh
951efa246c0Sriastradh
952efa246c0Sriastradh /*
953efa246c0Sriastradh * Outdated mess for old drm with Xorg being in charge (void function now).
954efa246c0Sriastradh */
955efa246c0Sriastradh /**
956efa246c0Sriastradh * amdgpu_driver_lastclose_kms - drm callback for last close
957efa246c0Sriastradh *
958efa246c0Sriastradh * @dev: drm dev pointer
959efa246c0Sriastradh *
960efa246c0Sriastradh * Switch vga_switcheroo state after last close (all asics).
961efa246c0Sriastradh */
amdgpu_driver_lastclose_kms(struct drm_device * dev)962efa246c0Sriastradh void amdgpu_driver_lastclose_kms(struct drm_device *dev)
963efa246c0Sriastradh {
96441ec0267Sriastradh drm_fb_helper_lastclose(dev);
9650d50c49dSriastradh #ifndef __NetBSD__ /* XXX radeon vga */
966efa246c0Sriastradh vga_switcheroo_process_delayed_switch();
9670d50c49dSriastradh #endif
968efa246c0Sriastradh }
969efa246c0Sriastradh
970efa246c0Sriastradh /**
971efa246c0Sriastradh * amdgpu_driver_open_kms - drm callback for open
972efa246c0Sriastradh *
973efa246c0Sriastradh * @dev: drm dev pointer
974efa246c0Sriastradh * @file_priv: drm file
975efa246c0Sriastradh *
976efa246c0Sriastradh * On device open, init vm on cayman+ (all asics).
977efa246c0Sriastradh * Returns 0 on success, error on failure.
978efa246c0Sriastradh */
amdgpu_driver_open_kms(struct drm_device * dev,struct drm_file * file_priv)979efa246c0Sriastradh int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
980efa246c0Sriastradh {
981efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
982efa246c0Sriastradh struct amdgpu_fpriv *fpriv;
98341ec0267Sriastradh int r, pasid;
98441ec0267Sriastradh
98541ec0267Sriastradh /* Ensure IB tests are run on ring */
98641ec0267Sriastradh flush_delayed_work(&adev->delayed_init_work);
98741ec0267Sriastradh
98841ec0267Sriastradh
98941ec0267Sriastradh if (amdgpu_ras_intr_triggered()) {
99041ec0267Sriastradh DRM_ERROR("RAS Intr triggered, device disabled!!");
99141ec0267Sriastradh return -EHWPOISON;
99241ec0267Sriastradh }
993efa246c0Sriastradh
994efa246c0Sriastradh file_priv->driver_priv = NULL;
995efa246c0Sriastradh
996efa246c0Sriastradh r = pm_runtime_get_sync(dev->dev);
997efa246c0Sriastradh if (r < 0)
998efa246c0Sriastradh return r;
999efa246c0Sriastradh
1000efa246c0Sriastradh fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
100141ec0267Sriastradh if (unlikely(!fpriv)) {
100241ec0267Sriastradh r = -ENOMEM;
100341ec0267Sriastradh goto out_suspend;
100441ec0267Sriastradh }
1005efa246c0Sriastradh
100641ec0267Sriastradh pasid = amdgpu_pasid_alloc(16);
100741ec0267Sriastradh if (pasid < 0) {
100841ec0267Sriastradh dev_warn(adev->dev, "No more PASIDs available!");
100941ec0267Sriastradh pasid = 0;
101041ec0267Sriastradh }
101141ec0267Sriastradh r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
1012efa246c0Sriastradh if (r)
101341ec0267Sriastradh goto error_pasid;
101441ec0267Sriastradh
101541ec0267Sriastradh fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
101641ec0267Sriastradh if (!fpriv->prt_va) {
101741ec0267Sriastradh r = -ENOMEM;
101841ec0267Sriastradh goto error_vm;
101941ec0267Sriastradh }
102041ec0267Sriastradh
102141ec0267Sriastradh if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
102241ec0267Sriastradh uint64_t csa_addr = amdgpu_csa_vaddr(adev) & AMDGPU_GMC_HOLE_MASK;
102341ec0267Sriastradh
102441ec0267Sriastradh r = amdgpu_map_static_csa(adev, &fpriv->vm, adev->virt.csa_obj,
102541ec0267Sriastradh &fpriv->csa_va, csa_addr, AMDGPU_CSA_SIZE);
102641ec0267Sriastradh if (r)
102741ec0267Sriastradh goto error_vm;
102841ec0267Sriastradh }
1029efa246c0Sriastradh
1030efa246c0Sriastradh mutex_init(&fpriv->bo_list_lock);
1031efa246c0Sriastradh idr_init(&fpriv->bo_list_handles);
1032efa246c0Sriastradh
1033efa246c0Sriastradh amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
1034efa246c0Sriastradh
1035efa246c0Sriastradh file_priv->driver_priv = fpriv;
103641ec0267Sriastradh goto out_suspend;
1037efa246c0Sriastradh
103841ec0267Sriastradh error_vm:
103941ec0267Sriastradh amdgpu_vm_fini(adev, &fpriv->vm);
104041ec0267Sriastradh
104141ec0267Sriastradh error_pasid:
104241ec0267Sriastradh if (pasid)
104341ec0267Sriastradh amdgpu_pasid_free(pasid);
104441ec0267Sriastradh
104541ec0267Sriastradh kfree(fpriv);
104641ec0267Sriastradh
104741ec0267Sriastradh out_suspend:
1048efa246c0Sriastradh pm_runtime_mark_last_busy(dev->dev);
1049efa246c0Sriastradh pm_runtime_put_autosuspend(dev->dev);
1050efa246c0Sriastradh
1051efa246c0Sriastradh return r;
1052efa246c0Sriastradh }
1053efa246c0Sriastradh
1054efa246c0Sriastradh /**
1055efa246c0Sriastradh * amdgpu_driver_postclose_kms - drm callback for post close
1056efa246c0Sriastradh *
1057efa246c0Sriastradh * @dev: drm dev pointer
1058efa246c0Sriastradh * @file_priv: drm file
1059efa246c0Sriastradh *
1060efa246c0Sriastradh * On device post close, tear down vm on cayman+ (all asics).
1061efa246c0Sriastradh */
amdgpu_driver_postclose_kms(struct drm_device * dev,struct drm_file * file_priv)1062efa246c0Sriastradh void amdgpu_driver_postclose_kms(struct drm_device *dev,
1063efa246c0Sriastradh struct drm_file *file_priv)
1064efa246c0Sriastradh {
1065efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
1066efa246c0Sriastradh struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
1067efa246c0Sriastradh struct amdgpu_bo_list *list;
106841ec0267Sriastradh struct amdgpu_bo *pd;
106941ec0267Sriastradh unsigned int pasid;
1070efa246c0Sriastradh int handle;
1071efa246c0Sriastradh
1072efa246c0Sriastradh if (!fpriv)
1073efa246c0Sriastradh return;
1074efa246c0Sriastradh
107541ec0267Sriastradh pm_runtime_get_sync(dev->dev);
1076efa246c0Sriastradh
107741ec0267Sriastradh if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_UVD) != NULL)
107841ec0267Sriastradh amdgpu_uvd_free_handles(adev, file_priv);
107941ec0267Sriastradh if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_VCE) != NULL)
108041ec0267Sriastradh amdgpu_vce_free_handles(adev, file_priv);
108141ec0267Sriastradh
108241ec0267Sriastradh amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
108341ec0267Sriastradh
108441ec0267Sriastradh if (amdgpu_mcbp || amdgpu_sriov_vf(adev)) {
108541ec0267Sriastradh /* TODO: how to handle reserve failure */
108641ec0267Sriastradh BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
108741ec0267Sriastradh amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
108841ec0267Sriastradh fpriv->csa_va = NULL;
108941ec0267Sriastradh amdgpu_bo_unreserve(adev->virt.csa_obj);
109041ec0267Sriastradh }
109141ec0267Sriastradh
109241ec0267Sriastradh pasid = fpriv->vm.pasid;
109341ec0267Sriastradh pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);
109441ec0267Sriastradh
109541ec0267Sriastradh amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
1096efa246c0Sriastradh amdgpu_vm_fini(adev, &fpriv->vm);
1097efa246c0Sriastradh
109841ec0267Sriastradh if (pasid)
109941ec0267Sriastradh amdgpu_pasid_free_delayed(pd->tbo.base.resv, pasid);
110041ec0267Sriastradh amdgpu_bo_unref(&pd);
110141ec0267Sriastradh
1102efa246c0Sriastradh idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
110341ec0267Sriastradh amdgpu_bo_list_put(list);
1104efa246c0Sriastradh
1105efa246c0Sriastradh idr_destroy(&fpriv->bo_list_handles);
1106efa246c0Sriastradh mutex_destroy(&fpriv->bo_list_lock);
1107efa246c0Sriastradh
1108efa246c0Sriastradh kfree(fpriv);
1109efa246c0Sriastradh file_priv->driver_priv = NULL;
1110efa246c0Sriastradh
111141ec0267Sriastradh pm_runtime_mark_last_busy(dev->dev);
111241ec0267Sriastradh pm_runtime_put_autosuspend(dev->dev);
1113efa246c0Sriastradh }
1114efa246c0Sriastradh
1115efa246c0Sriastradh /*
1116efa246c0Sriastradh * VBlank related functions.
1117efa246c0Sriastradh */
1118efa246c0Sriastradh /**
1119efa246c0Sriastradh * amdgpu_get_vblank_counter_kms - get frame count
1120efa246c0Sriastradh *
1121efa246c0Sriastradh * @dev: drm dev pointer
1122efa246c0Sriastradh * @pipe: crtc to get the frame count from
1123efa246c0Sriastradh *
1124efa246c0Sriastradh * Gets the frame count on the requested crtc (all asics).
1125efa246c0Sriastradh * Returns frame count on success, -EINVAL on failure.
1126efa246c0Sriastradh */
amdgpu_get_vblank_counter_kms(struct drm_device * dev,unsigned int pipe)1127efa246c0Sriastradh u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
1128efa246c0Sriastradh {
1129efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
1130efa246c0Sriastradh int vpos, hpos, stat;
1131efa246c0Sriastradh u32 count;
1132efa246c0Sriastradh
1133efa246c0Sriastradh if (pipe >= adev->mode_info.num_crtc) {
1134efa246c0Sriastradh DRM_ERROR("Invalid crtc %u\n", pipe);
1135efa246c0Sriastradh return -EINVAL;
1136efa246c0Sriastradh }
1137efa246c0Sriastradh
1138efa246c0Sriastradh /* The hw increments its frame counter at start of vsync, not at start
1139efa246c0Sriastradh * of vblank, as is required by DRM core vblank counter handling.
1140efa246c0Sriastradh * Cook the hw count here to make it appear to the caller as if it
1141efa246c0Sriastradh * incremented at start of vblank. We measure distance to start of
1142efa246c0Sriastradh * vblank in vpos. vpos therefore will be >= 0 between start of vblank
1143efa246c0Sriastradh * and start of vsync, so vpos >= 0 means to bump the hw frame counter
1144efa246c0Sriastradh * result by 1 to give the proper appearance to caller.
1145efa246c0Sriastradh */
1146efa246c0Sriastradh if (adev->mode_info.crtcs[pipe]) {
1147efa246c0Sriastradh /* Repeat readout if needed to provide stable result if
1148efa246c0Sriastradh * we cross start of vsync during the queries.
1149efa246c0Sriastradh */
1150efa246c0Sriastradh do {
1151efa246c0Sriastradh count = amdgpu_display_vblank_get_counter(adev, pipe);
115241ec0267Sriastradh /* Ask amdgpu_display_get_crtc_scanoutpos to return
115341ec0267Sriastradh * vpos as distance to start of vblank, instead of
115441ec0267Sriastradh * regular vertical scanout pos.
1155efa246c0Sriastradh */
115641ec0267Sriastradh stat = amdgpu_display_get_crtc_scanoutpos(
1157efa246c0Sriastradh dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
1158efa246c0Sriastradh &vpos, &hpos, NULL, NULL,
1159efa246c0Sriastradh &adev->mode_info.crtcs[pipe]->base.hwmode);
1160efa246c0Sriastradh } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
1161efa246c0Sriastradh
1162efa246c0Sriastradh if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
1163efa246c0Sriastradh (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1164efa246c0Sriastradh DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1165efa246c0Sriastradh } else {
1166efa246c0Sriastradh DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1167efa246c0Sriastradh pipe, vpos);
1168efa246c0Sriastradh
1169efa246c0Sriastradh /* Bump counter if we are at >= leading edge of vblank,
1170efa246c0Sriastradh * but before vsync where vpos would turn negative and
1171efa246c0Sriastradh * the hw counter really increments.
1172efa246c0Sriastradh */
1173efa246c0Sriastradh if (vpos >= 0)
1174efa246c0Sriastradh count++;
1175efa246c0Sriastradh }
1176efa246c0Sriastradh } else {
1177efa246c0Sriastradh /* Fallback to use value as is. */
1178efa246c0Sriastradh count = amdgpu_display_vblank_get_counter(adev, pipe);
1179efa246c0Sriastradh DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1180efa246c0Sriastradh }
1181efa246c0Sriastradh
1182efa246c0Sriastradh return count;
1183efa246c0Sriastradh }
1184efa246c0Sriastradh
1185efa246c0Sriastradh /**
1186efa246c0Sriastradh * amdgpu_enable_vblank_kms - enable vblank interrupt
1187efa246c0Sriastradh *
1188efa246c0Sriastradh * @dev: drm dev pointer
1189efa246c0Sriastradh * @pipe: crtc to enable vblank interrupt for
1190efa246c0Sriastradh *
1191efa246c0Sriastradh * Enable the interrupt on the requested crtc (all asics).
1192efa246c0Sriastradh * Returns 0 on success, -EINVAL on failure.
1193efa246c0Sriastradh */
amdgpu_enable_vblank_kms(struct drm_device * dev,unsigned int pipe)1194efa246c0Sriastradh int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
1195efa246c0Sriastradh {
1196efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
119741ec0267Sriastradh int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1198efa246c0Sriastradh
1199efa246c0Sriastradh return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1200efa246c0Sriastradh }
1201efa246c0Sriastradh
1202efa246c0Sriastradh /**
1203efa246c0Sriastradh * amdgpu_disable_vblank_kms - disable vblank interrupt
1204efa246c0Sriastradh *
1205efa246c0Sriastradh * @dev: drm dev pointer
1206efa246c0Sriastradh * @pipe: crtc to disable vblank interrupt for
1207efa246c0Sriastradh *
1208efa246c0Sriastradh * Disable the interrupt on the requested crtc (all asics).
1209efa246c0Sriastradh */
amdgpu_disable_vblank_kms(struct drm_device * dev,unsigned int pipe)1210efa246c0Sriastradh void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
1211efa246c0Sriastradh {
1212efa246c0Sriastradh struct amdgpu_device *adev = dev->dev_private;
121341ec0267Sriastradh int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1214efa246c0Sriastradh
1215efa246c0Sriastradh amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1216efa246c0Sriastradh }
1217efa246c0Sriastradh
1218efa246c0Sriastradh const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
1219efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1220efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
122141ec0267Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
122241ec0267Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
1223efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
122441ec0267Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1225efa246c0Sriastradh /* KMS */
1226efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1227efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1228efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1229efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1230efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
123141ec0267Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1232efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1233efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1234efa246c0Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
123541ec0267Sriastradh DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
1236efa246c0Sriastradh };
123741ec0267Sriastradh const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
123841ec0267Sriastradh
123941ec0267Sriastradh /*
124041ec0267Sriastradh * Debugfs info
124141ec0267Sriastradh */
124241ec0267Sriastradh #if defined(CONFIG_DEBUG_FS)
124341ec0267Sriastradh
amdgpu_debugfs_firmware_info(struct seq_file * m,void * data)124441ec0267Sriastradh static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
124541ec0267Sriastradh {
124641ec0267Sriastradh struct drm_info_node *node = (struct drm_info_node *) m->private;
124741ec0267Sriastradh struct drm_device *dev = node->minor->dev;
124841ec0267Sriastradh struct amdgpu_device *adev = dev->dev_private;
124941ec0267Sriastradh struct drm_amdgpu_info_firmware fw_info;
125041ec0267Sriastradh struct drm_amdgpu_query_fw query_fw;
125141ec0267Sriastradh struct atom_context *ctx = adev->mode_info.atom_context;
125241ec0267Sriastradh int ret, i;
125341ec0267Sriastradh
125441ec0267Sriastradh /* VCE */
125541ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_VCE;
125641ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
125741ec0267Sriastradh if (ret)
125841ec0267Sriastradh return ret;
125941ec0267Sriastradh seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
126041ec0267Sriastradh fw_info.feature, fw_info.ver);
126141ec0267Sriastradh
126241ec0267Sriastradh /* UVD */
126341ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_UVD;
126441ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
126541ec0267Sriastradh if (ret)
126641ec0267Sriastradh return ret;
126741ec0267Sriastradh seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
126841ec0267Sriastradh fw_info.feature, fw_info.ver);
126941ec0267Sriastradh
127041ec0267Sriastradh /* GMC */
127141ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GMC;
127241ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
127341ec0267Sriastradh if (ret)
127441ec0267Sriastradh return ret;
127541ec0267Sriastradh seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
127641ec0267Sriastradh fw_info.feature, fw_info.ver);
127741ec0267Sriastradh
127841ec0267Sriastradh /* ME */
127941ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
128041ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
128141ec0267Sriastradh if (ret)
128241ec0267Sriastradh return ret;
128341ec0267Sriastradh seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
128441ec0267Sriastradh fw_info.feature, fw_info.ver);
128541ec0267Sriastradh
128641ec0267Sriastradh /* PFP */
128741ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
128841ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
128941ec0267Sriastradh if (ret)
129041ec0267Sriastradh return ret;
129141ec0267Sriastradh seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
129241ec0267Sriastradh fw_info.feature, fw_info.ver);
129341ec0267Sriastradh
129441ec0267Sriastradh /* CE */
129541ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
129641ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
129741ec0267Sriastradh if (ret)
129841ec0267Sriastradh return ret;
129941ec0267Sriastradh seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
130041ec0267Sriastradh fw_info.feature, fw_info.ver);
130141ec0267Sriastradh
130241ec0267Sriastradh /* RLC */
130341ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
130441ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
130541ec0267Sriastradh if (ret)
130641ec0267Sriastradh return ret;
130741ec0267Sriastradh seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
130841ec0267Sriastradh fw_info.feature, fw_info.ver);
130941ec0267Sriastradh
131041ec0267Sriastradh /* RLC SAVE RESTORE LIST CNTL */
131141ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL;
131241ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
131341ec0267Sriastradh if (ret)
131441ec0267Sriastradh return ret;
131541ec0267Sriastradh seq_printf(m, "RLC SRLC feature version: %u, firmware version: 0x%08x\n",
131641ec0267Sriastradh fw_info.feature, fw_info.ver);
131741ec0267Sriastradh
131841ec0267Sriastradh /* RLC SAVE RESTORE LIST GPM MEM */
131941ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM;
132041ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
132141ec0267Sriastradh if (ret)
132241ec0267Sriastradh return ret;
132341ec0267Sriastradh seq_printf(m, "RLC SRLG feature version: %u, firmware version: 0x%08x\n",
132441ec0267Sriastradh fw_info.feature, fw_info.ver);
132541ec0267Sriastradh
132641ec0267Sriastradh /* RLC SAVE RESTORE LIST SRM MEM */
132741ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM;
132841ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
132941ec0267Sriastradh if (ret)
133041ec0267Sriastradh return ret;
133141ec0267Sriastradh seq_printf(m, "RLC SRLS feature version: %u, firmware version: 0x%08x\n",
133241ec0267Sriastradh fw_info.feature, fw_info.ver);
133341ec0267Sriastradh
133441ec0267Sriastradh /* MEC */
133541ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
133641ec0267Sriastradh query_fw.index = 0;
133741ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
133841ec0267Sriastradh if (ret)
133941ec0267Sriastradh return ret;
134041ec0267Sriastradh seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
134141ec0267Sriastradh fw_info.feature, fw_info.ver);
134241ec0267Sriastradh
134341ec0267Sriastradh /* MEC2 */
134441ec0267Sriastradh if (adev->asic_type == CHIP_KAVERI ||
134541ec0267Sriastradh (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
134641ec0267Sriastradh query_fw.index = 1;
134741ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
134841ec0267Sriastradh if (ret)
134941ec0267Sriastradh return ret;
135041ec0267Sriastradh seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
135141ec0267Sriastradh fw_info.feature, fw_info.ver);
135241ec0267Sriastradh }
135341ec0267Sriastradh
135441ec0267Sriastradh /* PSP SOS */
135541ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_SOS;
135641ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
135741ec0267Sriastradh if (ret)
135841ec0267Sriastradh return ret;
135941ec0267Sriastradh seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
136041ec0267Sriastradh fw_info.feature, fw_info.ver);
136141ec0267Sriastradh
136241ec0267Sriastradh
136341ec0267Sriastradh /* PSP ASD */
136441ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_ASD;
136541ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
136641ec0267Sriastradh if (ret)
136741ec0267Sriastradh return ret;
136841ec0267Sriastradh seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
136941ec0267Sriastradh fw_info.feature, fw_info.ver);
137041ec0267Sriastradh
137141ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_TA;
137241ec0267Sriastradh for (i = 0; i < 2; i++) {
137341ec0267Sriastradh query_fw.index = i;
137441ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
137541ec0267Sriastradh if (ret)
137641ec0267Sriastradh continue;
137741ec0267Sriastradh seq_printf(m, "TA %s feature version: %u, firmware version: 0x%08x\n",
137841ec0267Sriastradh i ? "RAS" : "XGMI", fw_info.feature, fw_info.ver);
137941ec0267Sriastradh }
138041ec0267Sriastradh
138141ec0267Sriastradh /* SMC */
138241ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_SMC;
138341ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
138441ec0267Sriastradh if (ret)
138541ec0267Sriastradh return ret;
138641ec0267Sriastradh seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
138741ec0267Sriastradh fw_info.feature, fw_info.ver);
138841ec0267Sriastradh
138941ec0267Sriastradh /* SDMA */
139041ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
139141ec0267Sriastradh for (i = 0; i < adev->sdma.num_instances; i++) {
139241ec0267Sriastradh query_fw.index = i;
139341ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
139441ec0267Sriastradh if (ret)
139541ec0267Sriastradh return ret;
139641ec0267Sriastradh seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
139741ec0267Sriastradh i, fw_info.feature, fw_info.ver);
139841ec0267Sriastradh }
139941ec0267Sriastradh
140041ec0267Sriastradh /* VCN */
140141ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_VCN;
140241ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
140341ec0267Sriastradh if (ret)
140441ec0267Sriastradh return ret;
140541ec0267Sriastradh seq_printf(m, "VCN feature version: %u, firmware version: 0x%08x\n",
140641ec0267Sriastradh fw_info.feature, fw_info.ver);
140741ec0267Sriastradh
140841ec0267Sriastradh /* DMCU */
140941ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_DMCU;
141041ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
141141ec0267Sriastradh if (ret)
141241ec0267Sriastradh return ret;
141341ec0267Sriastradh seq_printf(m, "DMCU feature version: %u, firmware version: 0x%08x\n",
141441ec0267Sriastradh fw_info.feature, fw_info.ver);
141541ec0267Sriastradh
141641ec0267Sriastradh /* DMCUB */
141741ec0267Sriastradh query_fw.fw_type = AMDGPU_INFO_FW_DMCUB;
141841ec0267Sriastradh ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
141941ec0267Sriastradh if (ret)
142041ec0267Sriastradh return ret;
142141ec0267Sriastradh seq_printf(m, "DMCUB feature version: %u, firmware version: 0x%08x\n",
142241ec0267Sriastradh fw_info.feature, fw_info.ver);
142341ec0267Sriastradh
142441ec0267Sriastradh
142541ec0267Sriastradh seq_printf(m, "VBIOS version: %s\n", ctx->vbios_version);
142641ec0267Sriastradh
142741ec0267Sriastradh return 0;
142841ec0267Sriastradh }
142941ec0267Sriastradh
143041ec0267Sriastradh static const struct drm_info_list amdgpu_firmware_info_list[] = {
143141ec0267Sriastradh {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
143241ec0267Sriastradh };
143341ec0267Sriastradh #endif
143441ec0267Sriastradh
amdgpu_debugfs_firmware_init(struct amdgpu_device * adev)143541ec0267Sriastradh int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
143641ec0267Sriastradh {
143741ec0267Sriastradh #if defined(CONFIG_DEBUG_FS)
143841ec0267Sriastradh return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
143941ec0267Sriastradh ARRAY_SIZE(amdgpu_firmware_info_list));
144041ec0267Sriastradh #else
144141ec0267Sriastradh return 0;
144241ec0267Sriastradh #endif
144341ec0267Sriastradh }
1444