1*41ec0267Sriastradh /* $NetBSD: amdgpu_gfx.h,v 1.3 2021/12/18 23:44:58 riastradh Exp $ */
2efa246c0Sriastradh
3efa246c0Sriastradh /*
4efa246c0Sriastradh * Copyright 2014 Advanced Micro Devices, Inc.
5efa246c0Sriastradh *
6efa246c0Sriastradh * Permission is hereby granted, free of charge, to any person obtaining a
7efa246c0Sriastradh * copy of this software and associated documentation files (the "Software"),
8efa246c0Sriastradh * to deal in the Software without restriction, including without limitation
9efa246c0Sriastradh * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10efa246c0Sriastradh * and/or sell copies of the Software, and to permit persons to whom the
11efa246c0Sriastradh * Software is furnished to do so, subject to the following conditions:
12efa246c0Sriastradh *
13efa246c0Sriastradh * The above copyright notice and this permission notice shall be included in
14efa246c0Sriastradh * all copies or substantial portions of the Software.
15efa246c0Sriastradh *
16efa246c0Sriastradh * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17efa246c0Sriastradh * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18efa246c0Sriastradh * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19efa246c0Sriastradh * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20efa246c0Sriastradh * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21efa246c0Sriastradh * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22efa246c0Sriastradh * OTHER DEALINGS IN THE SOFTWARE.
23efa246c0Sriastradh *
24efa246c0Sriastradh */
25efa246c0Sriastradh
26efa246c0Sriastradh #ifndef __AMDGPU_GFX_H__
27efa246c0Sriastradh #define __AMDGPU_GFX_H__
28efa246c0Sriastradh
29*41ec0267Sriastradh /*
30*41ec0267Sriastradh * GFX stuff
31*41ec0267Sriastradh */
32*41ec0267Sriastradh #include "clearstate_defs.h"
33*41ec0267Sriastradh #include "amdgpu_ring.h"
34*41ec0267Sriastradh #include "amdgpu_rlc.h"
35*41ec0267Sriastradh
36*41ec0267Sriastradh /* GFX current status */
37*41ec0267Sriastradh #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
38*41ec0267Sriastradh #define AMDGPU_GFX_SAFE_MODE 0x00000001L
39*41ec0267Sriastradh #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
40*41ec0267Sriastradh #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
41*41ec0267Sriastradh #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
42*41ec0267Sriastradh
43*41ec0267Sriastradh #define AMDGPU_MAX_GFX_QUEUES KGD_MAX_QUEUES
44*41ec0267Sriastradh #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
45*41ec0267Sriastradh
46*41ec0267Sriastradh struct amdgpu_mec {
47*41ec0267Sriastradh struct amdgpu_bo *hpd_eop_obj;
48*41ec0267Sriastradh u64 hpd_eop_gpu_addr;
49*41ec0267Sriastradh struct amdgpu_bo *mec_fw_obj;
50*41ec0267Sriastradh u64 mec_fw_gpu_addr;
51*41ec0267Sriastradh u32 num_mec;
52*41ec0267Sriastradh u32 num_pipe_per_mec;
53*41ec0267Sriastradh u32 num_queue_per_pipe;
54*41ec0267Sriastradh void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
55*41ec0267Sriastradh
56*41ec0267Sriastradh /* These are the resources for which amdgpu takes ownership */
57*41ec0267Sriastradh DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
58*41ec0267Sriastradh };
59*41ec0267Sriastradh
60*41ec0267Sriastradh enum amdgpu_unmap_queues_action {
61*41ec0267Sriastradh PREEMPT_QUEUES = 0,
62*41ec0267Sriastradh RESET_QUEUES,
63*41ec0267Sriastradh DISABLE_PROCESS_QUEUES,
64*41ec0267Sriastradh PREEMPT_QUEUES_NO_UNMAP,
65*41ec0267Sriastradh };
66*41ec0267Sriastradh
67*41ec0267Sriastradh struct kiq_pm4_funcs {
68*41ec0267Sriastradh /* Support ASIC-specific kiq pm4 packets*/
69*41ec0267Sriastradh void (*kiq_set_resources)(struct amdgpu_ring *kiq_ring,
70*41ec0267Sriastradh uint64_t queue_mask);
71*41ec0267Sriastradh void (*kiq_map_queues)(struct amdgpu_ring *kiq_ring,
72*41ec0267Sriastradh struct amdgpu_ring *ring);
73*41ec0267Sriastradh void (*kiq_unmap_queues)(struct amdgpu_ring *kiq_ring,
74*41ec0267Sriastradh struct amdgpu_ring *ring,
75*41ec0267Sriastradh enum amdgpu_unmap_queues_action action,
76*41ec0267Sriastradh u64 gpu_addr, u64 seq);
77*41ec0267Sriastradh void (*kiq_query_status)(struct amdgpu_ring *kiq_ring,
78*41ec0267Sriastradh struct amdgpu_ring *ring,
79*41ec0267Sriastradh u64 addr,
80*41ec0267Sriastradh u64 seq);
81*41ec0267Sriastradh void (*kiq_invalidate_tlbs)(struct amdgpu_ring *kiq_ring,
82*41ec0267Sriastradh uint16_t pasid, uint32_t flush_type,
83*41ec0267Sriastradh bool all_hub);
84*41ec0267Sriastradh /* Packet sizes */
85*41ec0267Sriastradh int set_resources_size;
86*41ec0267Sriastradh int map_queues_size;
87*41ec0267Sriastradh int unmap_queues_size;
88*41ec0267Sriastradh int query_status_size;
89*41ec0267Sriastradh int invalidate_tlbs_size;
90*41ec0267Sriastradh };
91*41ec0267Sriastradh
92*41ec0267Sriastradh struct amdgpu_kiq {
93*41ec0267Sriastradh u64 eop_gpu_addr;
94*41ec0267Sriastradh struct amdgpu_bo *eop_obj;
95*41ec0267Sriastradh spinlock_t ring_lock;
96*41ec0267Sriastradh struct amdgpu_ring ring;
97*41ec0267Sriastradh struct amdgpu_irq_src irq;
98*41ec0267Sriastradh const struct kiq_pm4_funcs *pmf;
99*41ec0267Sriastradh uint32_t reg_val_offs;
100*41ec0267Sriastradh };
101*41ec0267Sriastradh
102*41ec0267Sriastradh /*
103*41ec0267Sriastradh * GPU scratch registers structures, functions & helpers
104*41ec0267Sriastradh */
105*41ec0267Sriastradh struct amdgpu_scratch {
106*41ec0267Sriastradh unsigned num_reg;
107*41ec0267Sriastradh uint32_t reg_base;
108*41ec0267Sriastradh uint32_t free_mask;
109*41ec0267Sriastradh };
110*41ec0267Sriastradh
111*41ec0267Sriastradh /*
112*41ec0267Sriastradh * GFX configurations
113*41ec0267Sriastradh */
114*41ec0267Sriastradh #define AMDGPU_GFX_MAX_SE 4
115*41ec0267Sriastradh #define AMDGPU_GFX_MAX_SH_PER_SE 2
116*41ec0267Sriastradh
117*41ec0267Sriastradh struct amdgpu_rb_config {
118*41ec0267Sriastradh uint32_t rb_backend_disable;
119*41ec0267Sriastradh uint32_t user_rb_backend_disable;
120*41ec0267Sriastradh uint32_t raster_config;
121*41ec0267Sriastradh uint32_t raster_config_1;
122*41ec0267Sriastradh };
123*41ec0267Sriastradh
124*41ec0267Sriastradh struct gb_addr_config {
125*41ec0267Sriastradh uint16_t pipe_interleave_size;
126*41ec0267Sriastradh uint8_t num_pipes;
127*41ec0267Sriastradh uint8_t max_compress_frags;
128*41ec0267Sriastradh uint8_t num_banks;
129*41ec0267Sriastradh uint8_t num_se;
130*41ec0267Sriastradh uint8_t num_rb_per_se;
131*41ec0267Sriastradh };
132*41ec0267Sriastradh
133*41ec0267Sriastradh struct amdgpu_gfx_config {
134*41ec0267Sriastradh unsigned max_shader_engines;
135*41ec0267Sriastradh unsigned max_tile_pipes;
136*41ec0267Sriastradh unsigned max_cu_per_sh;
137*41ec0267Sriastradh unsigned max_sh_per_se;
138*41ec0267Sriastradh unsigned max_backends_per_se;
139*41ec0267Sriastradh unsigned max_texture_channel_caches;
140*41ec0267Sriastradh unsigned max_gprs;
141*41ec0267Sriastradh unsigned max_gs_threads;
142*41ec0267Sriastradh unsigned max_hw_contexts;
143*41ec0267Sriastradh unsigned sc_prim_fifo_size_frontend;
144*41ec0267Sriastradh unsigned sc_prim_fifo_size_backend;
145*41ec0267Sriastradh unsigned sc_hiz_tile_fifo_size;
146*41ec0267Sriastradh unsigned sc_earlyz_tile_fifo_size;
147*41ec0267Sriastradh
148*41ec0267Sriastradh unsigned num_tile_pipes;
149*41ec0267Sriastradh unsigned backend_enable_mask;
150*41ec0267Sriastradh unsigned mem_max_burst_length_bytes;
151*41ec0267Sriastradh unsigned mem_row_size_in_kb;
152*41ec0267Sriastradh unsigned shader_engine_tile_size;
153*41ec0267Sriastradh unsigned num_gpus;
154*41ec0267Sriastradh unsigned multi_gpu_tile_size;
155*41ec0267Sriastradh unsigned mc_arb_ramcfg;
156*41ec0267Sriastradh unsigned gb_addr_config;
157*41ec0267Sriastradh unsigned num_rbs;
158*41ec0267Sriastradh unsigned gs_vgt_table_depth;
159*41ec0267Sriastradh unsigned gs_prim_buffer_depth;
160*41ec0267Sriastradh
161*41ec0267Sriastradh uint32_t tile_mode_array[32];
162*41ec0267Sriastradh uint32_t macrotile_mode_array[16];
163*41ec0267Sriastradh
164*41ec0267Sriastradh struct gb_addr_config gb_addr_config_fields;
165*41ec0267Sriastradh struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
166*41ec0267Sriastradh
167*41ec0267Sriastradh /* gfx configure feature */
168*41ec0267Sriastradh uint32_t double_offchip_lds_buf;
169*41ec0267Sriastradh /* cached value of DB_DEBUG2 */
170*41ec0267Sriastradh uint32_t db_debug2;
171*41ec0267Sriastradh /* gfx10 specific config */
172*41ec0267Sriastradh uint32_t num_sc_per_sh;
173*41ec0267Sriastradh uint32_t num_packer_per_sc;
174*41ec0267Sriastradh uint32_t pa_sc_tile_steering_override;
175*41ec0267Sriastradh uint64_t tcc_disabled_mask;
176*41ec0267Sriastradh };
177*41ec0267Sriastradh
178*41ec0267Sriastradh struct amdgpu_cu_info {
179*41ec0267Sriastradh uint32_t simd_per_cu;
180*41ec0267Sriastradh uint32_t max_waves_per_simd;
181*41ec0267Sriastradh uint32_t wave_front_size;
182*41ec0267Sriastradh uint32_t max_scratch_slots_per_cu;
183*41ec0267Sriastradh uint32_t lds_size;
184*41ec0267Sriastradh
185*41ec0267Sriastradh /* total active CU number */
186*41ec0267Sriastradh uint32_t number;
187*41ec0267Sriastradh uint32_t ao_cu_mask;
188*41ec0267Sriastradh uint32_t ao_cu_bitmap[4][4];
189*41ec0267Sriastradh uint32_t bitmap[4][4];
190*41ec0267Sriastradh };
191*41ec0267Sriastradh
192*41ec0267Sriastradh struct amdgpu_gfx_funcs {
193*41ec0267Sriastradh /* get the gpu clock counter */
194*41ec0267Sriastradh uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
195*41ec0267Sriastradh void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num,
196*41ec0267Sriastradh u32 sh_num, u32 instance);
197*41ec0267Sriastradh void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd,
198*41ec0267Sriastradh uint32_t wave, uint32_t *dst, int *no_fields);
199*41ec0267Sriastradh void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd,
200*41ec0267Sriastradh uint32_t wave, uint32_t thread, uint32_t start,
201*41ec0267Sriastradh uint32_t size, uint32_t *dst);
202*41ec0267Sriastradh void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd,
203*41ec0267Sriastradh uint32_t wave, uint32_t start, uint32_t size,
204*41ec0267Sriastradh uint32_t *dst);
205*41ec0267Sriastradh void (*select_me_pipe_q)(struct amdgpu_device *adev, u32 me, u32 pipe,
206*41ec0267Sriastradh u32 queue, u32 vmid);
207*41ec0267Sriastradh int (*ras_error_inject)(struct amdgpu_device *adev, void *inject_if);
208*41ec0267Sriastradh int (*query_ras_error_count) (struct amdgpu_device *adev, void *ras_error_status);
209*41ec0267Sriastradh };
210*41ec0267Sriastradh
211*41ec0267Sriastradh struct sq_work {
212*41ec0267Sriastradh struct work_struct work;
213*41ec0267Sriastradh unsigned ih_data;
214*41ec0267Sriastradh };
215*41ec0267Sriastradh
216*41ec0267Sriastradh struct amdgpu_pfp {
217*41ec0267Sriastradh struct amdgpu_bo *pfp_fw_obj;
218*41ec0267Sriastradh uint64_t pfp_fw_gpu_addr;
219*41ec0267Sriastradh uint32_t *pfp_fw_ptr;
220*41ec0267Sriastradh };
221*41ec0267Sriastradh
222*41ec0267Sriastradh struct amdgpu_ce {
223*41ec0267Sriastradh struct amdgpu_bo *ce_fw_obj;
224*41ec0267Sriastradh uint64_t ce_fw_gpu_addr;
225*41ec0267Sriastradh uint32_t *ce_fw_ptr;
226*41ec0267Sriastradh };
227*41ec0267Sriastradh
228*41ec0267Sriastradh struct amdgpu_me {
229*41ec0267Sriastradh struct amdgpu_bo *me_fw_obj;
230*41ec0267Sriastradh uint64_t me_fw_gpu_addr;
231*41ec0267Sriastradh uint32_t *me_fw_ptr;
232*41ec0267Sriastradh uint32_t num_me;
233*41ec0267Sriastradh uint32_t num_pipe_per_me;
234*41ec0267Sriastradh uint32_t num_queue_per_pipe;
235*41ec0267Sriastradh void *mqd_backup[AMDGPU_MAX_GFX_RINGS];
236*41ec0267Sriastradh
237*41ec0267Sriastradh /* These are the resources for which amdgpu takes ownership */
238*41ec0267Sriastradh DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_GFX_QUEUES);
239*41ec0267Sriastradh };
240*41ec0267Sriastradh
241*41ec0267Sriastradh struct amdgpu_gfx {
242*41ec0267Sriastradh struct mutex gpu_clock_mutex;
243*41ec0267Sriastradh struct amdgpu_gfx_config config;
244*41ec0267Sriastradh struct amdgpu_rlc rlc;
245*41ec0267Sriastradh struct amdgpu_pfp pfp;
246*41ec0267Sriastradh struct amdgpu_ce ce;
247*41ec0267Sriastradh struct amdgpu_me me;
248*41ec0267Sriastradh struct amdgpu_mec mec;
249*41ec0267Sriastradh struct amdgpu_kiq kiq;
250*41ec0267Sriastradh struct amdgpu_scratch scratch;
251*41ec0267Sriastradh const struct firmware *me_fw; /* ME firmware */
252*41ec0267Sriastradh uint32_t me_fw_version;
253*41ec0267Sriastradh const struct firmware *pfp_fw; /* PFP firmware */
254*41ec0267Sriastradh uint32_t pfp_fw_version;
255*41ec0267Sriastradh const struct firmware *ce_fw; /* CE firmware */
256*41ec0267Sriastradh uint32_t ce_fw_version;
257*41ec0267Sriastradh const struct firmware *rlc_fw; /* RLC firmware */
258*41ec0267Sriastradh uint32_t rlc_fw_version;
259*41ec0267Sriastradh const struct firmware *mec_fw; /* MEC firmware */
260*41ec0267Sriastradh uint32_t mec_fw_version;
261*41ec0267Sriastradh const struct firmware *mec2_fw; /* MEC2 firmware */
262*41ec0267Sriastradh uint32_t mec2_fw_version;
263*41ec0267Sriastradh uint32_t me_feature_version;
264*41ec0267Sriastradh uint32_t ce_feature_version;
265*41ec0267Sriastradh uint32_t pfp_feature_version;
266*41ec0267Sriastradh uint32_t rlc_feature_version;
267*41ec0267Sriastradh uint32_t rlc_srlc_fw_version;
268*41ec0267Sriastradh uint32_t rlc_srlc_feature_version;
269*41ec0267Sriastradh uint32_t rlc_srlg_fw_version;
270*41ec0267Sriastradh uint32_t rlc_srlg_feature_version;
271*41ec0267Sriastradh uint32_t rlc_srls_fw_version;
272*41ec0267Sriastradh uint32_t rlc_srls_feature_version;
273*41ec0267Sriastradh uint32_t mec_feature_version;
274*41ec0267Sriastradh uint32_t mec2_feature_version;
275*41ec0267Sriastradh bool mec_fw_write_wait;
276*41ec0267Sriastradh bool me_fw_write_wait;
277*41ec0267Sriastradh bool cp_fw_write_wait;
278*41ec0267Sriastradh struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
279*41ec0267Sriastradh struct drm_gpu_scheduler *gfx_sched[AMDGPU_MAX_GFX_RINGS];
280*41ec0267Sriastradh uint32_t num_gfx_sched;
281*41ec0267Sriastradh unsigned num_gfx_rings;
282*41ec0267Sriastradh struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
283*41ec0267Sriastradh struct drm_gpu_scheduler *compute_sched[AMDGPU_MAX_COMPUTE_RINGS];
284*41ec0267Sriastradh uint32_t num_compute_sched;
285*41ec0267Sriastradh unsigned num_compute_rings;
286*41ec0267Sriastradh struct amdgpu_irq_src eop_irq;
287*41ec0267Sriastradh struct amdgpu_irq_src priv_reg_irq;
288*41ec0267Sriastradh struct amdgpu_irq_src priv_inst_irq;
289*41ec0267Sriastradh struct amdgpu_irq_src cp_ecc_error_irq;
290*41ec0267Sriastradh struct amdgpu_irq_src sq_irq;
291*41ec0267Sriastradh struct sq_work sq_work;
292*41ec0267Sriastradh
293*41ec0267Sriastradh /* gfx status */
294*41ec0267Sriastradh uint32_t gfx_current_status;
295*41ec0267Sriastradh /* ce ram size*/
296*41ec0267Sriastradh unsigned ce_ram_size;
297*41ec0267Sriastradh struct amdgpu_cu_info cu_info;
298*41ec0267Sriastradh const struct amdgpu_gfx_funcs *funcs;
299*41ec0267Sriastradh
300*41ec0267Sriastradh /* reset mask */
301*41ec0267Sriastradh uint32_t grbm_soft_reset;
302*41ec0267Sriastradh uint32_t srbm_soft_reset;
303*41ec0267Sriastradh
304*41ec0267Sriastradh /* gfx off */
305*41ec0267Sriastradh bool gfx_off_state; /* true: enabled, false: disabled */
306*41ec0267Sriastradh struct mutex gfx_off_mutex;
307*41ec0267Sriastradh uint32_t gfx_off_req_count; /* default 1, enable gfx off: dec 1, disable gfx off: add 1 */
308*41ec0267Sriastradh struct delayed_work gfx_off_delay_work;
309*41ec0267Sriastradh
310*41ec0267Sriastradh /* pipe reservation */
311*41ec0267Sriastradh struct mutex pipe_reserve_mutex;
312*41ec0267Sriastradh DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
313*41ec0267Sriastradh
314*41ec0267Sriastradh /*ras */
315*41ec0267Sriastradh struct ras_common_if *ras_if;
316*41ec0267Sriastradh };
317*41ec0267Sriastradh
318*41ec0267Sriastradh #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
319*41ec0267Sriastradh #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
320*41ec0267Sriastradh #define amdgpu_gfx_select_me_pipe_q(adev, me, pipe, q, vmid) (adev)->gfx.funcs->select_me_pipe_q((adev), (me), (pipe), (q), (vmid))
321*41ec0267Sriastradh
322*41ec0267Sriastradh /**
323*41ec0267Sriastradh * amdgpu_gfx_create_bitmask - create a bitmask
324*41ec0267Sriastradh *
325*41ec0267Sriastradh * @bit_width: length of the mask
326*41ec0267Sriastradh *
327*41ec0267Sriastradh * create a variable length bit mask.
328*41ec0267Sriastradh * Returns the bitmask.
329*41ec0267Sriastradh */
amdgpu_gfx_create_bitmask(u32 bit_width)330*41ec0267Sriastradh static inline u32 amdgpu_gfx_create_bitmask(u32 bit_width)
331*41ec0267Sriastradh {
332*41ec0267Sriastradh return (u32)((1ULL << bit_width) - 1);
333*41ec0267Sriastradh }
334*41ec0267Sriastradh
335efa246c0Sriastradh int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg);
336efa246c0Sriastradh void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg);
337efa246c0Sriastradh
338*41ec0267Sriastradh void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se,
339*41ec0267Sriastradh unsigned max_sh);
340*41ec0267Sriastradh
341*41ec0267Sriastradh int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev,
342*41ec0267Sriastradh struct amdgpu_ring *ring,
343*41ec0267Sriastradh struct amdgpu_irq_src *irq);
344*41ec0267Sriastradh
345*41ec0267Sriastradh void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring);
346*41ec0267Sriastradh
347*41ec0267Sriastradh void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev);
348*41ec0267Sriastradh int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
349*41ec0267Sriastradh unsigned hpd_size);
350*41ec0267Sriastradh
351*41ec0267Sriastradh int amdgpu_gfx_mqd_sw_init(struct amdgpu_device *adev,
352*41ec0267Sriastradh unsigned mqd_size);
353*41ec0267Sriastradh void amdgpu_gfx_mqd_sw_fini(struct amdgpu_device *adev);
354*41ec0267Sriastradh int amdgpu_gfx_disable_kcq(struct amdgpu_device *adev);
355*41ec0267Sriastradh int amdgpu_gfx_enable_kcq(struct amdgpu_device *adev);
356*41ec0267Sriastradh
357*41ec0267Sriastradh void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev);
358*41ec0267Sriastradh void amdgpu_gfx_graphics_queue_acquire(struct amdgpu_device *adev);
359*41ec0267Sriastradh
360*41ec0267Sriastradh int amdgpu_gfx_mec_queue_to_bit(struct amdgpu_device *adev, int mec,
361*41ec0267Sriastradh int pipe, int queue);
362*41ec0267Sriastradh void amdgpu_gfx_bit_to_mec_queue(struct amdgpu_device *adev, int bit,
363*41ec0267Sriastradh int *mec, int *pipe, int *queue);
364*41ec0267Sriastradh bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, int mec,
365*41ec0267Sriastradh int pipe, int queue);
366*41ec0267Sriastradh int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, int me,
367*41ec0267Sriastradh int pipe, int queue);
368*41ec0267Sriastradh void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit,
369*41ec0267Sriastradh int *me, int *pipe, int *queue);
370*41ec0267Sriastradh bool amdgpu_gfx_is_me_queue_enabled(struct amdgpu_device *adev, int me,
371*41ec0267Sriastradh int pipe, int queue);
372*41ec0267Sriastradh void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable);
373*41ec0267Sriastradh int amdgpu_gfx_ras_late_init(struct amdgpu_device *adev);
374*41ec0267Sriastradh void amdgpu_gfx_ras_fini(struct amdgpu_device *adev);
375*41ec0267Sriastradh int amdgpu_gfx_process_ras_data_cb(struct amdgpu_device *adev,
376*41ec0267Sriastradh void *err_data,
377*41ec0267Sriastradh struct amdgpu_iv_entry *entry);
378*41ec0267Sriastradh int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev,
379*41ec0267Sriastradh struct amdgpu_irq_src *source,
380*41ec0267Sriastradh struct amdgpu_iv_entry *entry);
381*41ec0267Sriastradh uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg);
382*41ec0267Sriastradh void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v);
383efa246c0Sriastradh #endif
384