xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/amdgpu_gem.c (revision 0caae2224fa2e443b0194fe793325afc8e00f306)
1*0caae222Sriastradh /*	$NetBSD: amdgpu_gem.c,v 1.9 2021/12/19 12:02:39 riastradh Exp $	*/
2efa246c0Sriastradh 
3efa246c0Sriastradh /*
4efa246c0Sriastradh  * Copyright 2008 Advanced Micro Devices, Inc.
5efa246c0Sriastradh  * Copyright 2008 Red Hat Inc.
6efa246c0Sriastradh  * Copyright 2009 Jerome Glisse.
7efa246c0Sriastradh  *
8efa246c0Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
9efa246c0Sriastradh  * copy of this software and associated documentation files (the "Software"),
10efa246c0Sriastradh  * to deal in the Software without restriction, including without limitation
11efa246c0Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12efa246c0Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
13efa246c0Sriastradh  * Software is furnished to do so, subject to the following conditions:
14efa246c0Sriastradh  *
15efa246c0Sriastradh  * The above copyright notice and this permission notice shall be included in
16efa246c0Sriastradh  * all copies or substantial portions of the Software.
17efa246c0Sriastradh  *
18efa246c0Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19efa246c0Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20efa246c0Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
21efa246c0Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
22efa246c0Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23efa246c0Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
24efa246c0Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
25efa246c0Sriastradh  *
26efa246c0Sriastradh  * Authors: Dave Airlie
27efa246c0Sriastradh  *          Alex Deucher
28efa246c0Sriastradh  *          Jerome Glisse
29efa246c0Sriastradh  */
30efa246c0Sriastradh #include <sys/cdefs.h>
31*0caae222Sriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_gem.c,v 1.9 2021/12/19 12:02:39 riastradh Exp $");
32efa246c0Sriastradh 
33efa246c0Sriastradh #include <linux/ktime.h>
3441ec0267Sriastradh #include <linux/module.h>
3541ec0267Sriastradh #include <linux/pagemap.h>
3641ec0267Sriastradh #include <linux/pci.h>
3741ec0267Sriastradh 
38efa246c0Sriastradh #include <drm/amdgpu_drm.h>
3941ec0267Sriastradh #include <drm/drm_debugfs.h>
4041ec0267Sriastradh 
41efa246c0Sriastradh #include "amdgpu.h"
4241ec0267Sriastradh #include "amdgpu_display.h"
4341ec0267Sriastradh #include "amdgpu_xgmi.h"
44efa246c0Sriastradh 
451b46a69aSriastradh #include <linux/nbsd-namespace.h>
461b46a69aSriastradh 
amdgpu_gem_object_free(struct drm_gem_object * gobj)47efa246c0Sriastradh void amdgpu_gem_object_free(struct drm_gem_object *gobj)
48efa246c0Sriastradh {
49efa246c0Sriastradh 	struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
50efa246c0Sriastradh 
51efa246c0Sriastradh 	if (robj) {
52efa246c0Sriastradh 		amdgpu_mn_unregister(robj);
53efa246c0Sriastradh 		amdgpu_bo_unref(&robj);
54efa246c0Sriastradh 	}
55efa246c0Sriastradh }
56efa246c0Sriastradh 
amdgpu_gem_object_create(struct amdgpu_device * adev,unsigned long size,int alignment,u32 initial_domain,u64 flags,enum ttm_bo_type type,struct dma_resv * resv,struct drm_gem_object ** obj)57efa246c0Sriastradh int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
58efa246c0Sriastradh 			     int alignment, u32 initial_domain,
5941ec0267Sriastradh 			     u64 flags, enum ttm_bo_type type,
6041ec0267Sriastradh 			     struct dma_resv *resv,
61efa246c0Sriastradh 			     struct drm_gem_object **obj)
62efa246c0Sriastradh {
6341ec0267Sriastradh 	struct amdgpu_bo *bo;
6441ec0267Sriastradh 	struct amdgpu_bo_param bp;
65efa246c0Sriastradh 	int r;
66efa246c0Sriastradh 
6741ec0267Sriastradh 	memset(&bp, 0, sizeof(bp));
68efa246c0Sriastradh 	*obj = NULL;
69efa246c0Sriastradh 
7041ec0267Sriastradh 	bp.size = size;
7141ec0267Sriastradh 	bp.byte_align = alignment;
7241ec0267Sriastradh 	bp.type = type;
7341ec0267Sriastradh 	bp.resv = resv;
7441ec0267Sriastradh 	bp.preferred_domain = initial_domain;
75efa246c0Sriastradh retry:
7641ec0267Sriastradh 	bp.flags = flags;
7741ec0267Sriastradh 	bp.domain = initial_domain;
7841ec0267Sriastradh 	r = amdgpu_bo_create(adev, &bp, &bo);
79efa246c0Sriastradh 	if (r) {
80efa246c0Sriastradh 		if (r != -ERESTARTSYS) {
8141ec0267Sriastradh 			if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
8241ec0267Sriastradh 				flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
8341ec0267Sriastradh 				goto retry;
8441ec0267Sriastradh 			}
8541ec0267Sriastradh 
86efa246c0Sriastradh 			if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
87efa246c0Sriastradh 				initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
88efa246c0Sriastradh 				goto retry;
89efa246c0Sriastradh 			}
9041ec0267Sriastradh 			DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
91efa246c0Sriastradh 				  size, initial_domain, alignment, r);
92efa246c0Sriastradh 		}
93efa246c0Sriastradh 		return r;
94efa246c0Sriastradh 	}
9541ec0267Sriastradh 	*obj = &bo->tbo.base;
96efa246c0Sriastradh 
97efa246c0Sriastradh 	return 0;
98efa246c0Sriastradh }
99efa246c0Sriastradh 
amdgpu_gem_force_release(struct amdgpu_device * adev)10041ec0267Sriastradh void amdgpu_gem_force_release(struct amdgpu_device *adev)
101efa246c0Sriastradh {
10241ec0267Sriastradh 	struct drm_device *ddev = adev->ddev;
10341ec0267Sriastradh 	struct drm_file *file;
10441ec0267Sriastradh 
10541ec0267Sriastradh 	mutex_lock(&ddev->filelist_mutex);
10641ec0267Sriastradh 
10741ec0267Sriastradh 	list_for_each_entry(file, &ddev->filelist, lhead) {
10841ec0267Sriastradh 		struct drm_gem_object *gobj;
10941ec0267Sriastradh 		int handle;
11041ec0267Sriastradh 
11141ec0267Sriastradh 		WARN_ONCE(1, "Still active user space clients!\n");
11241ec0267Sriastradh 		spin_lock(&file->table_lock);
11341ec0267Sriastradh 		idr_for_each_entry(&file->object_idr, gobj, handle) {
11441ec0267Sriastradh 			WARN_ONCE(1, "And also active allocations!\n");
11541ec0267Sriastradh 			drm_gem_object_put_unlocked(gobj);
11641ec0267Sriastradh 		}
11741ec0267Sriastradh 		idr_destroy(&file->object_idr);
11841ec0267Sriastradh 		spin_unlock(&file->table_lock);
119efa246c0Sriastradh 	}
120efa246c0Sriastradh 
12141ec0267Sriastradh 	mutex_unlock(&ddev->filelist_mutex);
122efa246c0Sriastradh }
123efa246c0Sriastradh 
124efa246c0Sriastradh /*
125efa246c0Sriastradh  * Call from drm_gem_handle_create which appear in both new and open ioctl
126efa246c0Sriastradh  * case.
127efa246c0Sriastradh  */
amdgpu_gem_object_open(struct drm_gem_object * obj,struct drm_file * file_priv)12841ec0267Sriastradh int amdgpu_gem_object_open(struct drm_gem_object *obj,
12941ec0267Sriastradh 			   struct drm_file *file_priv)
130efa246c0Sriastradh {
13141ec0267Sriastradh 	struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
13241ec0267Sriastradh 	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
133efa246c0Sriastradh 	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
134efa246c0Sriastradh 	struct amdgpu_vm *vm = &fpriv->vm;
135efa246c0Sriastradh 	struct amdgpu_bo_va *bo_va;
136*0caae222Sriastradh #ifdef __NetBSD__
137*0caae222Sriastradh 	struct vmspace *mm;
138*0caae222Sriastradh #else
13941ec0267Sriastradh 	struct mm_struct *mm;
140*0caae222Sriastradh #endif
141efa246c0Sriastradh 	int r;
14241ec0267Sriastradh 
14341ec0267Sriastradh 	mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
144*0caae222Sriastradh #ifdef __NetBSD__
145*0caae222Sriastradh 	if (mm && mm != curproc->p_vmspace)
146*0caae222Sriastradh #else
14741ec0267Sriastradh 	if (mm && mm != current->mm)
148*0caae222Sriastradh #endif
14941ec0267Sriastradh 		return -EPERM;
15041ec0267Sriastradh 
15141ec0267Sriastradh 	if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
15241ec0267Sriastradh 	    abo->tbo.base.resv != vm->root.base.bo->tbo.base.resv)
15341ec0267Sriastradh 		return -EPERM;
15441ec0267Sriastradh 
15541ec0267Sriastradh 	r = amdgpu_bo_reserve(abo, false);
156efa246c0Sriastradh 	if (r)
157efa246c0Sriastradh 		return r;
158efa246c0Sriastradh 
15941ec0267Sriastradh 	bo_va = amdgpu_vm_bo_find(vm, abo);
160efa246c0Sriastradh 	if (!bo_va) {
16141ec0267Sriastradh 		bo_va = amdgpu_vm_bo_add(adev, vm, abo);
162efa246c0Sriastradh 	} else {
163efa246c0Sriastradh 		++bo_va->ref_count;
164efa246c0Sriastradh 	}
16541ec0267Sriastradh 	amdgpu_bo_unreserve(abo);
166efa246c0Sriastradh 	return 0;
167efa246c0Sriastradh }
168efa246c0Sriastradh 
amdgpu_gem_object_close(struct drm_gem_object * obj,struct drm_file * file_priv)169efa246c0Sriastradh void amdgpu_gem_object_close(struct drm_gem_object *obj,
170efa246c0Sriastradh 			     struct drm_file *file_priv)
171efa246c0Sriastradh {
17241ec0267Sriastradh 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
17341ec0267Sriastradh 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
174efa246c0Sriastradh 	struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
175efa246c0Sriastradh 	struct amdgpu_vm *vm = &fpriv->vm;
17641ec0267Sriastradh 
17741ec0267Sriastradh 	struct amdgpu_bo_list_entry vm_pd;
17841ec0267Sriastradh 	struct list_head list, duplicates;
17941ec0267Sriastradh 	struct ttm_validate_buffer tv;
18041ec0267Sriastradh 	struct ww_acquire_ctx ticket;
181efa246c0Sriastradh 	struct amdgpu_bo_va *bo_va;
182efa246c0Sriastradh 	int r;
18341ec0267Sriastradh 
18441ec0267Sriastradh 	INIT_LIST_HEAD(&list);
18541ec0267Sriastradh 	INIT_LIST_HEAD(&duplicates);
18641ec0267Sriastradh 
18741ec0267Sriastradh 	tv.bo = &bo->tbo;
18841ec0267Sriastradh 	tv.num_shared = 1;
18941ec0267Sriastradh 	list_add(&tv.head, &list);
19041ec0267Sriastradh 
19141ec0267Sriastradh 	amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
19241ec0267Sriastradh 
19341ec0267Sriastradh 	r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
194efa246c0Sriastradh 	if (r) {
195efa246c0Sriastradh 		dev_err(adev->dev, "leaking bo va because "
196efa246c0Sriastradh 			"we fail to reserve bo (%d)\n", r);
197efa246c0Sriastradh 		return;
198efa246c0Sriastradh 	}
19941ec0267Sriastradh 	bo_va = amdgpu_vm_bo_find(vm, bo);
20041ec0267Sriastradh 	if (bo_va && --bo_va->ref_count == 0) {
201efa246c0Sriastradh 		amdgpu_vm_bo_rmv(adev, bo_va);
20241ec0267Sriastradh 
20341ec0267Sriastradh 		if (amdgpu_vm_ready(vm)) {
20441ec0267Sriastradh 			struct dma_fence *fence = NULL;
20541ec0267Sriastradh 
20641ec0267Sriastradh 			r = amdgpu_vm_clear_freed(adev, vm, &fence);
20741ec0267Sriastradh 			if (unlikely(r)) {
20841ec0267Sriastradh 				dev_err(adev->dev, "failed to clear page "
20941ec0267Sriastradh 					"tables on GEM object close (%d)\n", r);
210efa246c0Sriastradh 			}
211efa246c0Sriastradh 
21241ec0267Sriastradh 			if (fence) {
21341ec0267Sriastradh 				amdgpu_bo_fence(bo, fence, true);
21441ec0267Sriastradh 				dma_fence_put(fence);
215efa246c0Sriastradh 			}
21641ec0267Sriastradh 		}
21741ec0267Sriastradh 	}
21841ec0267Sriastradh 	ttm_eu_backoff_reservation(&ticket, &list);
219efa246c0Sriastradh }
220efa246c0Sriastradh 
221efa246c0Sriastradh /*
222efa246c0Sriastradh  * GEM ioctls.
223efa246c0Sriastradh  */
amdgpu_gem_create_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)224efa246c0Sriastradh int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
225efa246c0Sriastradh 			    struct drm_file *filp)
226efa246c0Sriastradh {
227efa246c0Sriastradh 	struct amdgpu_device *adev = dev->dev_private;
22841ec0267Sriastradh 	struct amdgpu_fpriv *fpriv = filp->driver_priv;
22941ec0267Sriastradh 	struct amdgpu_vm *vm = &fpriv->vm;
230efa246c0Sriastradh 	union drm_amdgpu_gem_create *args = data;
23141ec0267Sriastradh 	uint64_t flags = args->in.domain_flags;
232efa246c0Sriastradh 	uint64_t size = args->in.bo_size;
23341ec0267Sriastradh 	struct dma_resv *resv = NULL;
234efa246c0Sriastradh 	struct drm_gem_object *gobj;
235efa246c0Sriastradh 	uint32_t handle;
236efa246c0Sriastradh 	int r;
237efa246c0Sriastradh 
23841ec0267Sriastradh 	/* reject invalid gem flags */
23941ec0267Sriastradh 	if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
24041ec0267Sriastradh 		      AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
24141ec0267Sriastradh 		      AMDGPU_GEM_CREATE_CPU_GTT_USWC |
24241ec0267Sriastradh 		      AMDGPU_GEM_CREATE_VRAM_CLEARED |
24341ec0267Sriastradh 		      AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
24441ec0267Sriastradh 		      AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
24541ec0267Sriastradh 
24641ec0267Sriastradh 		return -EINVAL;
24741ec0267Sriastradh 
24841ec0267Sriastradh 	/* reject invalid gem domains */
24941ec0267Sriastradh 	if (args->in.domains & ~AMDGPU_GEM_DOMAIN_MASK)
25041ec0267Sriastradh 		return -EINVAL;
25141ec0267Sriastradh 
252efa246c0Sriastradh 	/* create a gem object to contain this object in */
253efa246c0Sriastradh 	if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
254efa246c0Sriastradh 	    AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
25541ec0267Sriastradh 		if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
25641ec0267Sriastradh 			/* if gds bo is created from user space, it must be
25741ec0267Sriastradh 			 * passed to bo list
25841ec0267Sriastradh 			 */
25941ec0267Sriastradh 			DRM_ERROR("GDS bo cannot be per-vm-bo\n");
26041ec0267Sriastradh 			return -EINVAL;
261efa246c0Sriastradh 		}
26241ec0267Sriastradh 		flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
263efa246c0Sriastradh 	}
26441ec0267Sriastradh 
26541ec0267Sriastradh 	if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
26641ec0267Sriastradh 		r = amdgpu_bo_reserve(vm->root.base.bo, false);
26741ec0267Sriastradh 		if (r)
26841ec0267Sriastradh 			return r;
26941ec0267Sriastradh 
27041ec0267Sriastradh 		resv = vm->root.base.bo->tbo.base.resv;
27141ec0267Sriastradh 	}
272efa246c0Sriastradh 
273efa246c0Sriastradh 	r = amdgpu_gem_object_create(adev, size, args->in.alignment,
274efa246c0Sriastradh 				     (u32)(0xffffffff & args->in.domains),
27541ec0267Sriastradh 				     flags, ttm_bo_type_device, resv, &gobj);
27641ec0267Sriastradh 	if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
27741ec0267Sriastradh 		if (!r) {
27841ec0267Sriastradh 			struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
27941ec0267Sriastradh 
28041ec0267Sriastradh 			abo->parent = amdgpu_bo_ref(vm->root.base.bo);
28141ec0267Sriastradh 		}
28241ec0267Sriastradh 		amdgpu_bo_unreserve(vm->root.base.bo);
28341ec0267Sriastradh 	}
284efa246c0Sriastradh 	if (r)
28541ec0267Sriastradh 		return r;
286efa246c0Sriastradh 
287efa246c0Sriastradh 	r = drm_gem_handle_create(filp, gobj, &handle);
288efa246c0Sriastradh 	/* drop reference from allocate - handle holds it now */
28941ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
290efa246c0Sriastradh 	if (r)
29141ec0267Sriastradh 		return r;
292efa246c0Sriastradh 
293efa246c0Sriastradh 	memset(args, 0, sizeof(*args));
294efa246c0Sriastradh 	args->out.handle = handle;
295efa246c0Sriastradh 	return 0;
296efa246c0Sriastradh }
297efa246c0Sriastradh 
amdgpu_gem_userptr_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)298efa246c0Sriastradh int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
299efa246c0Sriastradh 			     struct drm_file *filp)
300efa246c0Sriastradh {
30141ec0267Sriastradh 	struct ttm_operation_ctx ctx = { true, false };
302efa246c0Sriastradh 	struct amdgpu_device *adev = dev->dev_private;
303efa246c0Sriastradh 	struct drm_amdgpu_gem_userptr *args = data;
304efa246c0Sriastradh 	struct drm_gem_object *gobj;
305efa246c0Sriastradh 	struct amdgpu_bo *bo;
306efa246c0Sriastradh 	uint32_t handle;
307efa246c0Sriastradh 	int r;
308efa246c0Sriastradh 
30941ec0267Sriastradh 	args->addr = untagged_addr(args->addr);
31041ec0267Sriastradh 
311efa246c0Sriastradh 	if (offset_in_page(args->addr | args->size))
312efa246c0Sriastradh 		return -EINVAL;
313efa246c0Sriastradh 
314efa246c0Sriastradh 	/* reject unknown flag values */
315efa246c0Sriastradh 	if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
316efa246c0Sriastradh 	    AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
317efa246c0Sriastradh 	    AMDGPU_GEM_USERPTR_REGISTER))
318efa246c0Sriastradh 		return -EINVAL;
319efa246c0Sriastradh 
32041ec0267Sriastradh 	if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
32141ec0267Sriastradh 	     !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
322efa246c0Sriastradh 
32341ec0267Sriastradh 		/* if we want to write to it we must install a MMU notifier */
324efa246c0Sriastradh 		return -EACCES;
325efa246c0Sriastradh 	}
326efa246c0Sriastradh 
327efa246c0Sriastradh 	/* create a gem object to contain this object in */
32841ec0267Sriastradh 	r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
32941ec0267Sriastradh 				     0, ttm_bo_type_device, NULL, &gobj);
330efa246c0Sriastradh 	if (r)
33141ec0267Sriastradh 		return r;
332efa246c0Sriastradh 
333efa246c0Sriastradh 	bo = gem_to_amdgpu_bo(gobj);
33441ec0267Sriastradh 	bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
33541ec0267Sriastradh 	bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
336efa246c0Sriastradh 	r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
337efa246c0Sriastradh 	if (r)
338efa246c0Sriastradh 		goto release_object;
339efa246c0Sriastradh 
340efa246c0Sriastradh 	if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
341efa246c0Sriastradh 		r = amdgpu_mn_register(bo, args->addr);
342efa246c0Sriastradh 		if (r)
343efa246c0Sriastradh 			goto release_object;
344efa246c0Sriastradh 	}
345efa246c0Sriastradh 
346efa246c0Sriastradh 	if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
34741ec0267Sriastradh 		r = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages);
348efa246c0Sriastradh 		if (r)
349efa246c0Sriastradh 			goto release_object;
35041ec0267Sriastradh 
35141ec0267Sriastradh 		r = amdgpu_bo_reserve(bo, true);
35241ec0267Sriastradh 		if (r)
35341ec0267Sriastradh 			goto user_pages_done;
35441ec0267Sriastradh 
35541ec0267Sriastradh 		amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
35641ec0267Sriastradh 		r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
35741ec0267Sriastradh 		amdgpu_bo_unreserve(bo);
35841ec0267Sriastradh 		if (r)
35941ec0267Sriastradh 			goto user_pages_done;
360efa246c0Sriastradh 	}
361efa246c0Sriastradh 
362efa246c0Sriastradh 	r = drm_gem_handle_create(filp, gobj, &handle);
363efa246c0Sriastradh 	if (r)
36441ec0267Sriastradh 		goto user_pages_done;
365efa246c0Sriastradh 
366efa246c0Sriastradh 	args->handle = handle;
36741ec0267Sriastradh 
36841ec0267Sriastradh user_pages_done:
36941ec0267Sriastradh 	if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE)
37041ec0267Sriastradh 		amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm);
371efa246c0Sriastradh 
372efa246c0Sriastradh release_object:
37341ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
374efa246c0Sriastradh 
375efa246c0Sriastradh 	return r;
376efa246c0Sriastradh }
377efa246c0Sriastradh 
amdgpu_mode_dumb_mmap(struct drm_file * filp,struct drm_device * dev,uint32_t handle,uint64_t * offset_p)378efa246c0Sriastradh int amdgpu_mode_dumb_mmap(struct drm_file *filp,
379efa246c0Sriastradh 			  struct drm_device *dev,
380efa246c0Sriastradh 			  uint32_t handle, uint64_t *offset_p)
381efa246c0Sriastradh {
382efa246c0Sriastradh 	struct drm_gem_object *gobj;
383efa246c0Sriastradh 	struct amdgpu_bo *robj;
384efa246c0Sriastradh 
38541ec0267Sriastradh 	gobj = drm_gem_object_lookup(filp, handle);
386efa246c0Sriastradh 	if (gobj == NULL) {
387efa246c0Sriastradh 		return -ENOENT;
388efa246c0Sriastradh 	}
389efa246c0Sriastradh 	robj = gem_to_amdgpu_bo(gobj);
39041ec0267Sriastradh 	if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
391efa246c0Sriastradh 	    (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
39241ec0267Sriastradh 		drm_gem_object_put_unlocked(gobj);
393efa246c0Sriastradh 		return -EPERM;
394efa246c0Sriastradh 	}
395efa246c0Sriastradh 	*offset_p = amdgpu_bo_mmap_offset(robj);
39641ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
397efa246c0Sriastradh 	return 0;
398efa246c0Sriastradh }
399efa246c0Sriastradh 
amdgpu_gem_mmap_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)400efa246c0Sriastradh int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
401efa246c0Sriastradh 			  struct drm_file *filp)
402efa246c0Sriastradh {
403efa246c0Sriastradh 	union drm_amdgpu_gem_mmap *args = data;
404efa246c0Sriastradh 	uint32_t handle = args->in.handle;
405efa246c0Sriastradh 	memset(args, 0, sizeof(*args));
406efa246c0Sriastradh 	return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
407efa246c0Sriastradh }
408efa246c0Sriastradh 
409efa246c0Sriastradh /**
410efa246c0Sriastradh  * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
411efa246c0Sriastradh  *
412efa246c0Sriastradh  * @timeout_ns: timeout in ns
413efa246c0Sriastradh  *
414efa246c0Sriastradh  * Calculate the timeout in jiffies from an absolute timeout in ns.
415efa246c0Sriastradh  */
amdgpu_gem_timeout(uint64_t timeout_ns)416efa246c0Sriastradh unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
417efa246c0Sriastradh {
418efa246c0Sriastradh 	unsigned long timeout_jiffies;
419efa246c0Sriastradh 	ktime_t timeout;
420efa246c0Sriastradh 
421efa246c0Sriastradh 	/* clamp timeout if it's to large */
422efa246c0Sriastradh 	if (((int64_t)timeout_ns) < 0)
423efa246c0Sriastradh 		return MAX_SCHEDULE_TIMEOUT;
424efa246c0Sriastradh 
425efa246c0Sriastradh 	timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
426efa246c0Sriastradh 	if (ktime_to_ns(timeout) < 0)
427efa246c0Sriastradh 		return 0;
428efa246c0Sriastradh 
429efa246c0Sriastradh 	timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
430efa246c0Sriastradh 	/*  clamp timeout to avoid unsigned-> signed overflow */
431efa246c0Sriastradh 	if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
432efa246c0Sriastradh 		return MAX_SCHEDULE_TIMEOUT - 1;
433efa246c0Sriastradh 
434efa246c0Sriastradh 	return timeout_jiffies;
435efa246c0Sriastradh }
436efa246c0Sriastradh 
amdgpu_gem_wait_idle_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)437efa246c0Sriastradh int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
438efa246c0Sriastradh 			      struct drm_file *filp)
439efa246c0Sriastradh {
440efa246c0Sriastradh 	union drm_amdgpu_gem_wait_idle *args = data;
441efa246c0Sriastradh 	struct drm_gem_object *gobj;
442efa246c0Sriastradh 	struct amdgpu_bo *robj;
443efa246c0Sriastradh 	uint32_t handle = args->in.handle;
444efa246c0Sriastradh 	unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
445efa246c0Sriastradh 	int r = 0;
446efa246c0Sriastradh 	long ret;
447efa246c0Sriastradh 
44841ec0267Sriastradh 	gobj = drm_gem_object_lookup(filp, handle);
449efa246c0Sriastradh 	if (gobj == NULL) {
450efa246c0Sriastradh 		return -ENOENT;
451efa246c0Sriastradh 	}
452efa246c0Sriastradh 	robj = gem_to_amdgpu_bo(gobj);
45341ec0267Sriastradh 	ret = dma_resv_wait_timeout_rcu(robj->tbo.base.resv, true, true,
45441ec0267Sriastradh 						  timeout);
455efa246c0Sriastradh 
456efa246c0Sriastradh 	/* ret == 0 means not signaled,
457efa246c0Sriastradh 	 * ret > 0 means signaled
458efa246c0Sriastradh 	 * ret < 0 means interrupted before timeout
459efa246c0Sriastradh 	 */
460efa246c0Sriastradh 	if (ret >= 0) {
461efa246c0Sriastradh 		memset(args, 0, sizeof(*args));
462efa246c0Sriastradh 		args->out.status = (ret == 0);
463efa246c0Sriastradh 	} else
464efa246c0Sriastradh 		r = ret;
465efa246c0Sriastradh 
46641ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
467efa246c0Sriastradh 	return r;
468efa246c0Sriastradh }
469efa246c0Sriastradh 
amdgpu_gem_metadata_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)470efa246c0Sriastradh int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
471efa246c0Sriastradh 				struct drm_file *filp)
472efa246c0Sriastradh {
473efa246c0Sriastradh 	struct drm_amdgpu_gem_metadata *args = data;
474efa246c0Sriastradh 	struct drm_gem_object *gobj;
475efa246c0Sriastradh 	struct amdgpu_bo *robj;
476efa246c0Sriastradh 	int r = -1;
477efa246c0Sriastradh 
478efa246c0Sriastradh 	DRM_DEBUG("%d \n", args->handle);
47941ec0267Sriastradh 	gobj = drm_gem_object_lookup(filp, args->handle);
480efa246c0Sriastradh 	if (gobj == NULL)
481efa246c0Sriastradh 		return -ENOENT;
482efa246c0Sriastradh 	robj = gem_to_amdgpu_bo(gobj);
483efa246c0Sriastradh 
484efa246c0Sriastradh 	r = amdgpu_bo_reserve(robj, false);
485efa246c0Sriastradh 	if (unlikely(r != 0))
486efa246c0Sriastradh 		goto out;
487efa246c0Sriastradh 
488efa246c0Sriastradh 	if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
489efa246c0Sriastradh 		amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
490efa246c0Sriastradh 		r = amdgpu_bo_get_metadata(robj, args->data.data,
491efa246c0Sriastradh 					   sizeof(args->data.data),
492efa246c0Sriastradh 					   &args->data.data_size_bytes,
493efa246c0Sriastradh 					   &args->data.flags);
494efa246c0Sriastradh 	} else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
495efa246c0Sriastradh 		if (args->data.data_size_bytes > sizeof(args->data.data)) {
496efa246c0Sriastradh 			r = -EINVAL;
497efa246c0Sriastradh 			goto unreserve;
498efa246c0Sriastradh 		}
499efa246c0Sriastradh 		r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
500efa246c0Sriastradh 		if (!r)
501efa246c0Sriastradh 			r = amdgpu_bo_set_metadata(robj, args->data.data,
502efa246c0Sriastradh 						   args->data.data_size_bytes,
503efa246c0Sriastradh 						   args->data.flags);
504efa246c0Sriastradh 	}
505efa246c0Sriastradh 
506efa246c0Sriastradh unreserve:
507efa246c0Sriastradh 	amdgpu_bo_unreserve(robj);
508efa246c0Sriastradh out:
50941ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
510efa246c0Sriastradh 	return r;
511efa246c0Sriastradh }
512efa246c0Sriastradh 
513efa246c0Sriastradh /**
514efa246c0Sriastradh  * amdgpu_gem_va_update_vm -update the bo_va in its VM
515efa246c0Sriastradh  *
516efa246c0Sriastradh  * @adev: amdgpu_device pointer
51741ec0267Sriastradh  * @vm: vm to update
518efa246c0Sriastradh  * @bo_va: bo_va to update
51941ec0267Sriastradh  * @operation: map, unmap or clear
520efa246c0Sriastradh  *
52141ec0267Sriastradh  * Update the bo_va directly after setting its address. Errors are not
522efa246c0Sriastradh  * vital here, so they are not reported back to userspace.
523efa246c0Sriastradh  */
amdgpu_gem_va_update_vm(struct amdgpu_device * adev,struct amdgpu_vm * vm,struct amdgpu_bo_va * bo_va,uint32_t operation)524efa246c0Sriastradh static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
52541ec0267Sriastradh 				    struct amdgpu_vm *vm,
52641ec0267Sriastradh 				    struct amdgpu_bo_va *bo_va,
52741ec0267Sriastradh 				    uint32_t operation)
528efa246c0Sriastradh {
529efa246c0Sriastradh 	int r;
530efa246c0Sriastradh 
53141ec0267Sriastradh 	if (!amdgpu_vm_ready(vm))
532efa246c0Sriastradh 		return;
533efa246c0Sriastradh 
53441ec0267Sriastradh 	r = amdgpu_vm_clear_freed(adev, vm, NULL);
535efa246c0Sriastradh 	if (r)
53641ec0267Sriastradh 		goto error;
537efa246c0Sriastradh 
53841ec0267Sriastradh 	if (operation == AMDGPU_VA_OP_MAP ||
53941ec0267Sriastradh 	    operation == AMDGPU_VA_OP_REPLACE) {
54041ec0267Sriastradh 		r = amdgpu_vm_bo_update(adev, bo_va, false);
54141ec0267Sriastradh 		if (r)
54241ec0267Sriastradh 			goto error;
543efa246c0Sriastradh 	}
544efa246c0Sriastradh 
54541ec0267Sriastradh 	r = amdgpu_vm_update_pdes(adev, vm, false);
546efa246c0Sriastradh 
54741ec0267Sriastradh error:
548efa246c0Sriastradh 	if (r && r != -ERESTARTSYS)
549efa246c0Sriastradh 		DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
550efa246c0Sriastradh }
551efa246c0Sriastradh 
55241ec0267Sriastradh /**
55341ec0267Sriastradh  * amdgpu_gem_va_map_flags - map GEM UAPI flags into hardware flags
55441ec0267Sriastradh  *
55541ec0267Sriastradh  * @adev: amdgpu_device pointer
55641ec0267Sriastradh  * @flags: GEM UAPI flags
55741ec0267Sriastradh  *
55841ec0267Sriastradh  * Returns the GEM UAPI flags mapped into hardware for the ASIC.
55941ec0267Sriastradh  */
amdgpu_gem_va_map_flags(struct amdgpu_device * adev,uint32_t flags)56041ec0267Sriastradh uint64_t amdgpu_gem_va_map_flags(struct amdgpu_device *adev, uint32_t flags)
56141ec0267Sriastradh {
56241ec0267Sriastradh 	uint64_t pte_flag = 0;
563efa246c0Sriastradh 
56441ec0267Sriastradh 	if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
56541ec0267Sriastradh 		pte_flag |= AMDGPU_PTE_EXECUTABLE;
56641ec0267Sriastradh 	if (flags & AMDGPU_VM_PAGE_READABLE)
56741ec0267Sriastradh 		pte_flag |= AMDGPU_PTE_READABLE;
56841ec0267Sriastradh 	if (flags & AMDGPU_VM_PAGE_WRITEABLE)
56941ec0267Sriastradh 		pte_flag |= AMDGPU_PTE_WRITEABLE;
57041ec0267Sriastradh 	if (flags & AMDGPU_VM_PAGE_PRT)
57141ec0267Sriastradh 		pte_flag |= AMDGPU_PTE_PRT;
57241ec0267Sriastradh 
57341ec0267Sriastradh 	if (adev->gmc.gmc_funcs->map_mtype)
57441ec0267Sriastradh 		pte_flag |= amdgpu_gmc_map_mtype(adev,
57541ec0267Sriastradh 						 flags & AMDGPU_VM_MTYPE_MASK);
57641ec0267Sriastradh 
57741ec0267Sriastradh 	return pte_flag;
57841ec0267Sriastradh }
579efa246c0Sriastradh 
amdgpu_gem_va_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)580efa246c0Sriastradh int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
581efa246c0Sriastradh 			  struct drm_file *filp)
582efa246c0Sriastradh {
58341ec0267Sriastradh 	const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
58441ec0267Sriastradh 		AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
58541ec0267Sriastradh 		AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
58641ec0267Sriastradh 	const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
58741ec0267Sriastradh 		AMDGPU_VM_PAGE_PRT;
58841ec0267Sriastradh 
589efa246c0Sriastradh 	struct drm_amdgpu_gem_va *args = data;
590efa246c0Sriastradh 	struct drm_gem_object *gobj;
591efa246c0Sriastradh 	struct amdgpu_device *adev = dev->dev_private;
592efa246c0Sriastradh 	struct amdgpu_fpriv *fpriv = filp->driver_priv;
59341ec0267Sriastradh 	struct amdgpu_bo *abo;
594efa246c0Sriastradh 	struct amdgpu_bo_va *bo_va;
59541ec0267Sriastradh 	struct amdgpu_bo_list_entry vm_pd;
59641ec0267Sriastradh 	struct ttm_validate_buffer tv;
597efa246c0Sriastradh 	struct ww_acquire_ctx ticket;
598efa246c0Sriastradh 	struct list_head list, duplicates;
59941ec0267Sriastradh 	uint64_t va_flags;
600efa246c0Sriastradh 	int r = 0;
601efa246c0Sriastradh 
602efa246c0Sriastradh 	if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
6031b98ffe3Sriastradh 		dev_dbg(pci_dev_dev(dev->pdev),
604*0caae222Sriastradh 			"va_address 0x%"PRIX64" is in reserved area 0x%"PRIX64"\n",
605*0caae222Sriastradh 			args->va_address, (uint64_t)AMDGPU_VA_RESERVED_SIZE);
606efa246c0Sriastradh 		return -EINVAL;
607efa246c0Sriastradh 	}
608efa246c0Sriastradh 
60941ec0267Sriastradh 	if (args->va_address >= AMDGPU_GMC_HOLE_START &&
61041ec0267Sriastradh 	    args->va_address < AMDGPU_GMC_HOLE_END) {
6111b98ffe3Sriastradh 		dev_dbg(pci_dev_dev(dev->pdev),
612*0caae222Sriastradh 			"va_address 0x%"PRIX64" is in VA hole 0x%"PRIX64"-0x%"PRIX64"\n",
613*0caae222Sriastradh 			args->va_address, (uint64_t)AMDGPU_GMC_HOLE_START,
614*0caae222Sriastradh 			(uint64_t)AMDGPU_GMC_HOLE_END);
61541ec0267Sriastradh 		return -EINVAL;
61641ec0267Sriastradh 	}
61741ec0267Sriastradh 
61841ec0267Sriastradh 	args->va_address &= AMDGPU_GMC_HOLE_MASK;
61941ec0267Sriastradh 
62041ec0267Sriastradh 	if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
6211b98ffe3Sriastradh 		dev_dbg(pci_dev_dev(dev->pdev), "invalid flags combination 0x%08X\n",
62241ec0267Sriastradh 			args->flags);
623efa246c0Sriastradh 		return -EINVAL;
624efa246c0Sriastradh 	}
625efa246c0Sriastradh 
626efa246c0Sriastradh 	switch (args->operation) {
627efa246c0Sriastradh 	case AMDGPU_VA_OP_MAP:
628efa246c0Sriastradh 	case AMDGPU_VA_OP_UNMAP:
62941ec0267Sriastradh 	case AMDGPU_VA_OP_CLEAR:
63041ec0267Sriastradh 	case AMDGPU_VA_OP_REPLACE:
631efa246c0Sriastradh 		break;
632efa246c0Sriastradh 	default:
6331b98ffe3Sriastradh 		dev_dbg(pci_dev_dev(dev->pdev), "unsupported operation %d\n",
634efa246c0Sriastradh 			args->operation);
635efa246c0Sriastradh 		return -EINVAL;
636efa246c0Sriastradh 	}
637efa246c0Sriastradh 
638efa246c0Sriastradh 	INIT_LIST_HEAD(&list);
639efa246c0Sriastradh 	INIT_LIST_HEAD(&duplicates);
64041ec0267Sriastradh 	if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
64141ec0267Sriastradh 	    !(args->flags & AMDGPU_VM_PAGE_PRT)) {
64241ec0267Sriastradh 		gobj = drm_gem_object_lookup(filp, args->handle);
64341ec0267Sriastradh 		if (gobj == NULL)
644efa246c0Sriastradh 			return -ENOENT;
64541ec0267Sriastradh 		abo = gem_to_amdgpu_bo(gobj);
64641ec0267Sriastradh 		tv.bo = &abo->tbo;
64741ec0267Sriastradh 		if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
64841ec0267Sriastradh 			tv.num_shared = 1;
64941ec0267Sriastradh 		else
65041ec0267Sriastradh 			tv.num_shared = 0;
65141ec0267Sriastradh 		list_add(&tv.head, &list);
65241ec0267Sriastradh 	} else {
65341ec0267Sriastradh 		gobj = NULL;
65441ec0267Sriastradh 		abo = NULL;
65541ec0267Sriastradh 	}
65641ec0267Sriastradh 
65741ec0267Sriastradh 	amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
65841ec0267Sriastradh 
65941ec0267Sriastradh 	r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
66041ec0267Sriastradh 	if (r)
66141ec0267Sriastradh 		goto error_unref;
66241ec0267Sriastradh 
66341ec0267Sriastradh 	if (abo) {
66441ec0267Sriastradh 		bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
66541ec0267Sriastradh 		if (!bo_va) {
66641ec0267Sriastradh 			r = -ENOENT;
66741ec0267Sriastradh 			goto error_backoff;
66841ec0267Sriastradh 		}
66941ec0267Sriastradh 	} else if (args->operation != AMDGPU_VA_OP_CLEAR) {
67041ec0267Sriastradh 		bo_va = fpriv->prt_va;
67141ec0267Sriastradh 	} else {
67241ec0267Sriastradh 		bo_va = NULL;
673efa246c0Sriastradh 	}
674efa246c0Sriastradh 
675efa246c0Sriastradh 	switch (args->operation) {
676efa246c0Sriastradh 	case AMDGPU_VA_OP_MAP:
67741ec0267Sriastradh 		va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
678efa246c0Sriastradh 		r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
679efa246c0Sriastradh 				     args->offset_in_bo, args->map_size,
680efa246c0Sriastradh 				     va_flags);
681efa246c0Sriastradh 		break;
682efa246c0Sriastradh 	case AMDGPU_VA_OP_UNMAP:
683efa246c0Sriastradh 		r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
684efa246c0Sriastradh 		break;
68541ec0267Sriastradh 
68641ec0267Sriastradh 	case AMDGPU_VA_OP_CLEAR:
68741ec0267Sriastradh 		r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
68841ec0267Sriastradh 						args->va_address,
68941ec0267Sriastradh 						args->map_size);
69041ec0267Sriastradh 		break;
69141ec0267Sriastradh 	case AMDGPU_VA_OP_REPLACE:
69241ec0267Sriastradh 		va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
69341ec0267Sriastradh 		r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
69441ec0267Sriastradh 					     args->offset_in_bo, args->map_size,
69541ec0267Sriastradh 					     va_flags);
69641ec0267Sriastradh 		break;
697efa246c0Sriastradh 	default:
698efa246c0Sriastradh 		break;
699efa246c0Sriastradh 	}
70041ec0267Sriastradh 	if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
70141ec0267Sriastradh 		amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va,
70241ec0267Sriastradh 					args->operation);
703efa246c0Sriastradh 
70441ec0267Sriastradh error_backoff:
70541ec0267Sriastradh 	ttm_eu_backoff_reservation(&ticket, &list);
70641ec0267Sriastradh 
70741ec0267Sriastradh error_unref:
70841ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
709efa246c0Sriastradh 	return r;
710efa246c0Sriastradh }
711efa246c0Sriastradh 
amdgpu_gem_op_ioctl(struct drm_device * dev,void * data,struct drm_file * filp)712efa246c0Sriastradh int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
713efa246c0Sriastradh 			struct drm_file *filp)
714efa246c0Sriastradh {
71541ec0267Sriastradh 	struct amdgpu_device *adev = dev->dev_private;
716efa246c0Sriastradh 	struct drm_amdgpu_gem_op *args = data;
717efa246c0Sriastradh 	struct drm_gem_object *gobj;
71841ec0267Sriastradh 	struct amdgpu_vm_bo_base *base;
719efa246c0Sriastradh 	struct amdgpu_bo *robj;
720efa246c0Sriastradh 	int r;
721efa246c0Sriastradh 
72241ec0267Sriastradh 	gobj = drm_gem_object_lookup(filp, args->handle);
723efa246c0Sriastradh 	if (gobj == NULL) {
724efa246c0Sriastradh 		return -ENOENT;
725efa246c0Sriastradh 	}
726efa246c0Sriastradh 	robj = gem_to_amdgpu_bo(gobj);
727efa246c0Sriastradh 
728efa246c0Sriastradh 	r = amdgpu_bo_reserve(robj, false);
729efa246c0Sriastradh 	if (unlikely(r))
730efa246c0Sriastradh 		goto out;
731efa246c0Sriastradh 
732efa246c0Sriastradh 	switch (args->op) {
733efa246c0Sriastradh 	case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
734efa246c0Sriastradh 		struct drm_amdgpu_gem_create_in info;
73541ec0267Sriastradh 		void __user *out = u64_to_user_ptr(args->value);
736efa246c0Sriastradh 
73741ec0267Sriastradh 		info.bo_size = robj->tbo.base.size;
738efa246c0Sriastradh 		info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
73941ec0267Sriastradh 		info.domains = robj->preferred_domains;
740efa246c0Sriastradh 		info.domain_flags = robj->flags;
741efa246c0Sriastradh 		amdgpu_bo_unreserve(robj);
742efa246c0Sriastradh 		if (copy_to_user(out, &info, sizeof(info)))
743efa246c0Sriastradh 			r = -EFAULT;
744efa246c0Sriastradh 		break;
745efa246c0Sriastradh 	}
746efa246c0Sriastradh 	case AMDGPU_GEM_OP_SET_PLACEMENT:
74741ec0267Sriastradh 		if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
74841ec0267Sriastradh 			r = -EINVAL;
74941ec0267Sriastradh 			amdgpu_bo_unreserve(robj);
75041ec0267Sriastradh 			break;
75141ec0267Sriastradh 		}
75241ec0267Sriastradh 		if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
753efa246c0Sriastradh 			r = -EPERM;
754efa246c0Sriastradh 			amdgpu_bo_unreserve(robj);
755efa246c0Sriastradh 			break;
756efa246c0Sriastradh 		}
75741ec0267Sriastradh 		for (base = robj->vm_bo; base; base = base->next)
75841ec0267Sriastradh 			if (amdgpu_xgmi_same_hive(amdgpu_ttm_adev(robj->tbo.bdev),
75941ec0267Sriastradh 				amdgpu_ttm_adev(base->vm->root.base.bo->tbo.bdev))) {
76041ec0267Sriastradh 				r = -EINVAL;
76141ec0267Sriastradh 				amdgpu_bo_unreserve(robj);
76241ec0267Sriastradh 				goto out;
76341ec0267Sriastradh 			}
76441ec0267Sriastradh 
76541ec0267Sriastradh 
76641ec0267Sriastradh 		robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
767efa246c0Sriastradh 							AMDGPU_GEM_DOMAIN_GTT |
768efa246c0Sriastradh 							AMDGPU_GEM_DOMAIN_CPU);
76941ec0267Sriastradh 		robj->allowed_domains = robj->preferred_domains;
77041ec0267Sriastradh 		if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
77141ec0267Sriastradh 			robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
77241ec0267Sriastradh 
77341ec0267Sriastradh 		if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
77441ec0267Sriastradh 			amdgpu_vm_bo_invalidate(adev, robj, true);
77541ec0267Sriastradh 
776efa246c0Sriastradh 		amdgpu_bo_unreserve(robj);
777efa246c0Sriastradh 		break;
778efa246c0Sriastradh 	default:
779efa246c0Sriastradh 		amdgpu_bo_unreserve(robj);
780efa246c0Sriastradh 		r = -EINVAL;
781efa246c0Sriastradh 	}
782efa246c0Sriastradh 
783efa246c0Sriastradh out:
78441ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
785efa246c0Sriastradh 	return r;
786efa246c0Sriastradh }
787efa246c0Sriastradh 
amdgpu_mode_dumb_create(struct drm_file * file_priv,struct drm_device * dev,struct drm_mode_create_dumb * args)788efa246c0Sriastradh int amdgpu_mode_dumb_create(struct drm_file *file_priv,
789efa246c0Sriastradh 			    struct drm_device *dev,
790efa246c0Sriastradh 			    struct drm_mode_create_dumb *args)
791efa246c0Sriastradh {
792efa246c0Sriastradh 	struct amdgpu_device *adev = dev->dev_private;
793efa246c0Sriastradh 	struct drm_gem_object *gobj;
794efa246c0Sriastradh 	uint32_t handle;
79541ec0267Sriastradh 	u64 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
79641ec0267Sriastradh 		    AMDGPU_GEM_CREATE_CPU_GTT_USWC;
79741ec0267Sriastradh 	u32 domain;
798efa246c0Sriastradh 	int r;
799efa246c0Sriastradh 
80041ec0267Sriastradh 	/*
80141ec0267Sriastradh 	 * The buffer returned from this function should be cleared, but
80241ec0267Sriastradh 	 * it can only be done if the ring is enabled or we'll fail to
80341ec0267Sriastradh 	 * create the buffer.
80441ec0267Sriastradh 	 */
80541ec0267Sriastradh 	if (adev->mman.buffer_funcs_enabled)
80641ec0267Sriastradh 		flags |= AMDGPU_GEM_CREATE_VRAM_CLEARED;
80741ec0267Sriastradh 
80841ec0267Sriastradh 	args->pitch = amdgpu_align_pitch(adev, args->width,
80941ec0267Sriastradh 					 DIV_ROUND_UP(args->bpp, 8), 0);
810efa246c0Sriastradh 	args->size = (u64)args->pitch * args->height;
811efa246c0Sriastradh 	args->size = ALIGN(args->size, PAGE_SIZE);
81241ec0267Sriastradh 	domain = amdgpu_bo_get_preferred_pin_domain(adev,
81341ec0267Sriastradh 				amdgpu_display_supported_domains(adev, flags));
81441ec0267Sriastradh 	r = amdgpu_gem_object_create(adev, args->size, 0, domain, flags,
81541ec0267Sriastradh 				     ttm_bo_type_device, NULL, &gobj);
816efa246c0Sriastradh 	if (r)
817efa246c0Sriastradh 		return -ENOMEM;
818efa246c0Sriastradh 
819efa246c0Sriastradh 	r = drm_gem_handle_create(file_priv, gobj, &handle);
820efa246c0Sriastradh 	/* drop reference from allocate - handle holds it now */
82141ec0267Sriastradh 	drm_gem_object_put_unlocked(gobj);
822efa246c0Sriastradh 	if (r) {
823efa246c0Sriastradh 		return r;
824efa246c0Sriastradh 	}
825efa246c0Sriastradh 	args->handle = handle;
826efa246c0Sriastradh 	return 0;
827efa246c0Sriastradh }
828efa246c0Sriastradh 
829efa246c0Sriastradh #if defined(CONFIG_DEBUG_FS)
830efa246c0Sriastradh 
83141ec0267Sriastradh #define amdgpu_debugfs_gem_bo_print_flag(m, bo, flag)	\
83241ec0267Sriastradh 	if (bo->flags & (AMDGPU_GEM_CREATE_ ## flag)) {	\
83341ec0267Sriastradh 		seq_printf((m), " " #flag);		\
83441ec0267Sriastradh 	}
83541ec0267Sriastradh 
amdgpu_debugfs_gem_bo_info(int id,void * ptr,void * data)83641ec0267Sriastradh static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
83741ec0267Sriastradh {
83841ec0267Sriastradh 	struct drm_gem_object *gobj = ptr;
83941ec0267Sriastradh 	struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
84041ec0267Sriastradh 	struct seq_file *m = data;
84141ec0267Sriastradh 
84241ec0267Sriastradh 	struct dma_buf_attachment *attachment;
84341ec0267Sriastradh 	struct dma_buf *dma_buf;
844efa246c0Sriastradh 	unsigned domain;
845efa246c0Sriastradh 	const char *placement;
84641ec0267Sriastradh 	unsigned pin_count;
847efa246c0Sriastradh 
84841ec0267Sriastradh 	domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
849efa246c0Sriastradh 	switch (domain) {
850efa246c0Sriastradh 	case AMDGPU_GEM_DOMAIN_VRAM:
851efa246c0Sriastradh 		placement = "VRAM";
852efa246c0Sriastradh 		break;
853efa246c0Sriastradh 	case AMDGPU_GEM_DOMAIN_GTT:
854efa246c0Sriastradh 		placement = " GTT";
855efa246c0Sriastradh 		break;
856efa246c0Sriastradh 	case AMDGPU_GEM_DOMAIN_CPU:
857efa246c0Sriastradh 	default:
858efa246c0Sriastradh 		placement = " CPU";
859efa246c0Sriastradh 		break;
860efa246c0Sriastradh 	}
86141ec0267Sriastradh 	seq_printf(m, "\t0x%08x: %12ld byte %s",
86241ec0267Sriastradh 		   id, amdgpu_bo_size(bo), placement);
86341ec0267Sriastradh 
86441ec0267Sriastradh 	pin_count = READ_ONCE(bo->pin_count);
86541ec0267Sriastradh 	if (pin_count)
86641ec0267Sriastradh 		seq_printf(m, " pin count %d", pin_count);
86741ec0267Sriastradh 
86841ec0267Sriastradh 	dma_buf = READ_ONCE(bo->tbo.base.dma_buf);
86941ec0267Sriastradh 	attachment = READ_ONCE(bo->tbo.base.import_attach);
87041ec0267Sriastradh 
87141ec0267Sriastradh 	if (attachment)
87241ec0267Sriastradh 		seq_printf(m, " imported from %p", dma_buf);
87341ec0267Sriastradh 	else if (dma_buf)
87441ec0267Sriastradh 		seq_printf(m, " exported as %p", dma_buf);
87541ec0267Sriastradh 
87641ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, CPU_ACCESS_REQUIRED);
87741ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, NO_CPU_ACCESS);
87841ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, CPU_GTT_USWC);
87941ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, VRAM_CLEARED);
88041ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, SHADOW);
88141ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, VRAM_CONTIGUOUS);
88241ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, VM_ALWAYS_VALID);
88341ec0267Sriastradh 	amdgpu_debugfs_gem_bo_print_flag(m, bo, EXPLICIT_SYNC);
88441ec0267Sriastradh 
88541ec0267Sriastradh 	seq_printf(m, "\n");
88641ec0267Sriastradh 
887efa246c0Sriastradh 	return 0;
888efa246c0Sriastradh }
889efa246c0Sriastradh 
amdgpu_debugfs_gem_info(struct seq_file * m,void * data)89041ec0267Sriastradh static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
89141ec0267Sriastradh {
89241ec0267Sriastradh 	struct drm_info_node *node = (struct drm_info_node *)m->private;
89341ec0267Sriastradh 	struct drm_device *dev = node->minor->dev;
89441ec0267Sriastradh 	struct drm_file *file;
89541ec0267Sriastradh 	int r;
89641ec0267Sriastradh 
89741ec0267Sriastradh 	r = mutex_lock_interruptible(&dev->filelist_mutex);
89841ec0267Sriastradh 	if (r)
89941ec0267Sriastradh 		return r;
90041ec0267Sriastradh 
90141ec0267Sriastradh 	list_for_each_entry(file, &dev->filelist, lhead) {
90241ec0267Sriastradh 		struct task_struct *task;
90341ec0267Sriastradh 
90441ec0267Sriastradh 		/*
90541ec0267Sriastradh 		 * Although we have a valid reference on file->pid, that does
90641ec0267Sriastradh 		 * not guarantee that the task_struct who called get_pid() is
90741ec0267Sriastradh 		 * still alive (e.g. get_pid(current) => fork() => exit()).
90841ec0267Sriastradh 		 * Therefore, we need to protect this ->comm access using RCU.
90941ec0267Sriastradh 		 */
91041ec0267Sriastradh 		rcu_read_lock();
91141ec0267Sriastradh 		task = pid_task(file->pid, PIDTYPE_PID);
91241ec0267Sriastradh 		seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
91341ec0267Sriastradh 			   task ? task->comm : "<unknown>");
91441ec0267Sriastradh 		rcu_read_unlock();
91541ec0267Sriastradh 
91641ec0267Sriastradh 		spin_lock(&file->table_lock);
91741ec0267Sriastradh 		idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
91841ec0267Sriastradh 		spin_unlock(&file->table_lock);
91941ec0267Sriastradh 	}
92041ec0267Sriastradh 
92141ec0267Sriastradh 	mutex_unlock(&dev->filelist_mutex);
92241ec0267Sriastradh 	return 0;
92341ec0267Sriastradh }
92441ec0267Sriastradh 
92541ec0267Sriastradh static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
926efa246c0Sriastradh 	{"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
927efa246c0Sriastradh };
928efa246c0Sriastradh #endif
929efa246c0Sriastradh 
amdgpu_debugfs_gem_init(struct amdgpu_device * adev)93041ec0267Sriastradh int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
931efa246c0Sriastradh {
932efa246c0Sriastradh #if defined(CONFIG_DEBUG_FS)
933efa246c0Sriastradh 	return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
934efa246c0Sriastradh #endif
935efa246c0Sriastradh 	return 0;
936efa246c0Sriastradh }
937