xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/amdgpu_gart.c (revision ec19d4d25b9b9f6a32643d67b87659e8001a02e2)
1*ec19d4d2Sriastradh /*	$NetBSD: amdgpu_gart.c,v 1.12 2024/07/01 13:27:55 riastradh Exp $	*/
2efa246c0Sriastradh 
3efa246c0Sriastradh /*
4efa246c0Sriastradh  * Copyright 2008 Advanced Micro Devices, Inc.
5efa246c0Sriastradh  * Copyright 2008 Red Hat Inc.
6efa246c0Sriastradh  * Copyright 2009 Jerome Glisse.
7efa246c0Sriastradh  *
8efa246c0Sriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
9efa246c0Sriastradh  * copy of this software and associated documentation files (the "Software"),
10efa246c0Sriastradh  * to deal in the Software without restriction, including without limitation
11efa246c0Sriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12efa246c0Sriastradh  * and/or sell copies of the Software, and to permit persons to whom the
13efa246c0Sriastradh  * Software is furnished to do so, subject to the following conditions:
14efa246c0Sriastradh  *
15efa246c0Sriastradh  * The above copyright notice and this permission notice shall be included in
16efa246c0Sriastradh  * all copies or substantial portions of the Software.
17efa246c0Sriastradh  *
18efa246c0Sriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19efa246c0Sriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20efa246c0Sriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
21efa246c0Sriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
22efa246c0Sriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23efa246c0Sriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
24efa246c0Sriastradh  * OTHER DEALINGS IN THE SOFTWARE.
25efa246c0Sriastradh  *
26efa246c0Sriastradh  * Authors: Dave Airlie
27efa246c0Sriastradh  *          Alex Deucher
28efa246c0Sriastradh  *          Jerome Glisse
29efa246c0Sriastradh  */
30efa246c0Sriastradh 
3141ec0267Sriastradh #include <sys/cdefs.h>
32*ec19d4d2Sriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_gart.c,v 1.12 2024/07/01 13:27:55 riastradh Exp $");
3341ec0267Sriastradh 
3441ec0267Sriastradh #include <linux/pci.h>
3541ec0267Sriastradh #include <linux/vmalloc.h>
3641ec0267Sriastradh 
37efa246c0Sriastradh #include <drm/amdgpu_drm.h>
3841ec0267Sriastradh #ifdef CONFIG_X86
3941ec0267Sriastradh #include <asm/set_memory.h>
4041ec0267Sriastradh #endif
41efa246c0Sriastradh #include "amdgpu.h"
42efa246c0Sriastradh 
43efa246c0Sriastradh /*
44efa246c0Sriastradh  * GART
45efa246c0Sriastradh  * The GART (Graphics Aperture Remapping Table) is an aperture
46efa246c0Sriastradh  * in the GPU's address space.  System pages can be mapped into
47efa246c0Sriastradh  * the aperture and look like contiguous pages from the GPU's
48efa246c0Sriastradh  * perspective.  A page table maps the pages in the aperture
49efa246c0Sriastradh  * to the actual backing pages in system memory.
50efa246c0Sriastradh  *
51efa246c0Sriastradh  * Radeon GPUs support both an internal GART, as described above,
52efa246c0Sriastradh  * and AGP.  AGP works similarly, but the GART table is configured
53efa246c0Sriastradh  * and maintained by the northbridge rather than the driver.
54efa246c0Sriastradh  * Radeon hw has a separate AGP aperture that is programmed to
55efa246c0Sriastradh  * point to the AGP aperture provided by the northbridge and the
56efa246c0Sriastradh  * requests are passed through to the northbridge aperture.
57efa246c0Sriastradh  * Both AGP and internal GART can be used at the same time, however
58efa246c0Sriastradh  * that is not currently supported by the driver.
59efa246c0Sriastradh  *
60efa246c0Sriastradh  * This file handles the common internal GART management.
61efa246c0Sriastradh  */
62efa246c0Sriastradh 
63efa246c0Sriastradh /*
64efa246c0Sriastradh  * Common GART table functions.
65efa246c0Sriastradh  */
6641ec0267Sriastradh 
67efa246c0Sriastradh /**
6841ec0267Sriastradh  * amdgpu_dummy_page_init - init dummy page used by the driver
69efa246c0Sriastradh  *
70efa246c0Sriastradh  * @adev: amdgpu_device pointer
71efa246c0Sriastradh  *
7241ec0267Sriastradh  * Allocate the dummy page used by the driver (all asics).
7341ec0267Sriastradh  * This dummy page is used by the driver as a filler for gart entries
7441ec0267Sriastradh  * when pages are taken out of the GART
7541ec0267Sriastradh  * Returns 0 on sucess, -ENOMEM on failure.
76efa246c0Sriastradh  */
amdgpu_gart_dummy_page_init(struct amdgpu_device * adev)7741ec0267Sriastradh static int amdgpu_gart_dummy_page_init(struct amdgpu_device *adev)
78efa246c0Sriastradh {
790d50c49dSriastradh #ifdef __NetBSD__
800d50c49dSriastradh 	int rsegs;
81b8004411Sriastradh 	void *p;
820d50c49dSriastradh 	int error;
830d50c49dSriastradh 
8441ec0267Sriastradh 	/* XXX Can this be called more than once??  */
8541ec0267Sriastradh 	if (adev->dummy_page_map != NULL)
8641ec0267Sriastradh 		return 0;
8741ec0267Sriastradh 
8841ec0267Sriastradh 	error = bus_dmamem_alloc(adev->ddev->dmat, PAGE_SIZE, PAGE_SIZE, 0,
8941ec0267Sriastradh 	    &adev->dummy_page_seg, 1, &rsegs, BUS_DMA_WAITOK);
900d50c49dSriastradh 	if (error)
910d50c49dSriastradh 		goto fail0;
920d50c49dSriastradh 	KASSERT(rsegs == 1);
93b8004411Sriastradh 	error = bus_dmamem_map(adev->ddev->dmat, &adev->dummy_page_seg, 1,
94b8004411Sriastradh 	    PAGE_SIZE, &p, BUS_DMA_WAITOK);
95b8004411Sriastradh 	if (error)
96b8004411Sriastradh 		goto fail1;
97b8004411Sriastradh 	memset(p, 0, PAGE_SIZE);
98b8004411Sriastradh 	bus_dmamem_unmap(adev->ddev->dmat, p, PAGE_SIZE);
9941ec0267Sriastradh 	error = bus_dmamap_create(adev->ddev->dmat, PAGE_SIZE, 1, PAGE_SIZE, 0,
10041ec0267Sriastradh 	    BUS_DMA_WAITOK, &adev->dummy_page_map);
1010d50c49dSriastradh 	if (error)
1020d50c49dSriastradh 		goto fail1;
10341ec0267Sriastradh 	error = bus_dmamap_load_raw(adev->ddev->dmat, adev->dummy_page_map,
10441ec0267Sriastradh 	    &adev->dummy_page_seg, 1, PAGE_SIZE, BUS_DMA_WAITOK);
1050d50c49dSriastradh 	if (error)
1060d50c49dSriastradh 		goto fail2;
1070d50c49dSriastradh 
10883944a1dSriastradh 	bus_dmamap_sync(adev->ddev->dmat, adev->dummy_page_map, 0, PAGE_SIZE,
10983944a1dSriastradh 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
11083944a1dSriastradh 
1110d50c49dSriastradh 	/* Success!  */
11241ec0267Sriastradh 	adev->dummy_page_addr = adev->dummy_page_map->dm_segs[0].ds_addr;
1130d50c49dSriastradh 	return 0;
1140d50c49dSriastradh 
11541ec0267Sriastradh fail3: __unused
11641ec0267Sriastradh 	bus_dmamap_unload(adev->ddev->dmat, adev->dummy_page_map);
11741ec0267Sriastradh fail2:	bus_dmamap_destroy(adev->ddev->dmat, adev->dummy_page_map);
11841ec0267Sriastradh fail1:	bus_dmamem_free(adev->ddev->dmat, &adev->dummy_page_seg, 1);
1190d50c49dSriastradh fail0:	KASSERT(error);
12041ec0267Sriastradh 	adev->dummy_page_map = NULL;
12141ec0267Sriastradh 	adev->dummy_page_addr = 0; /* paranoia */
1220d50c49dSriastradh 	/* XXX errno NetBSD->Linux */
1230d50c49dSriastradh 	return -error;
1240d50c49dSriastradh #else  /* __NetBSD__ */
12541ec0267Sriastradh 	struct page *dummy_page = ttm_bo_glob.dummy_read_page;
126efa246c0Sriastradh 
12741ec0267Sriastradh 	if (adev->dummy_page_addr)
12841ec0267Sriastradh 		return 0;
12941ec0267Sriastradh 	adev->dummy_page_addr = pci_map_page(adev->pdev, dummy_page, 0,
13041ec0267Sriastradh 					     PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
13141ec0267Sriastradh 	if (pci_dma_mapping_error(adev->pdev, adev->dummy_page_addr)) {
13241ec0267Sriastradh 		dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
13341ec0267Sriastradh 		adev->dummy_page_addr = 0;
134efa246c0Sriastradh 		return -ENOMEM;
135efa246c0Sriastradh 	}
136efa246c0Sriastradh 	return 0;
1370d50c49dSriastradh #endif	/* __NetBSD__ */
138efa246c0Sriastradh }
139efa246c0Sriastradh 
140efa246c0Sriastradh /**
14141ec0267Sriastradh  * amdgpu_dummy_page_fini - free dummy page used by the driver
142efa246c0Sriastradh  *
143efa246c0Sriastradh  * @adev: amdgpu_device pointer
144efa246c0Sriastradh  *
14541ec0267Sriastradh  * Frees the dummy page used by the driver (all asics).
146efa246c0Sriastradh  */
amdgpu_gart_dummy_page_fini(struct amdgpu_device * adev)14741ec0267Sriastradh static void amdgpu_gart_dummy_page_fini(struct amdgpu_device *adev)
148efa246c0Sriastradh {
14941ec0267Sriastradh 	if (!adev->dummy_page_addr)
150efa246c0Sriastradh 		return;
1510d50c49dSriastradh #ifdef __NetBSD__
15241ec0267Sriastradh 	bus_dmamap_unload(adev->ddev->dmat, adev->dummy_page_map);
15341ec0267Sriastradh 	bus_dmamap_destroy(adev->ddev->dmat, adev->dummy_page_map);
15441ec0267Sriastradh 	bus_dmamem_free(adev->ddev->dmat, &adev->dummy_page_seg, 1);
15541ec0267Sriastradh 	adev->dummy_page_map = NULL;
1560d50c49dSriastradh #else
15741ec0267Sriastradh 	pci_unmap_page(adev->pdev, adev->dummy_page_addr,
15841ec0267Sriastradh 		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
159efa246c0Sriastradh #endif
16041ec0267Sriastradh 	adev->dummy_page_addr = 0;
161efa246c0Sriastradh }
162efa246c0Sriastradh 
163efa246c0Sriastradh /**
164efa246c0Sriastradh  * amdgpu_gart_table_vram_alloc - allocate vram for gart page table
165efa246c0Sriastradh  *
166efa246c0Sriastradh  * @adev: amdgpu_device pointer
167efa246c0Sriastradh  *
168efa246c0Sriastradh  * Allocate video memory for GART page table
169efa246c0Sriastradh  * (pcie r4xx, r5xx+).  These asics require the
170efa246c0Sriastradh  * gart table to be in video memory.
171efa246c0Sriastradh  * Returns 0 for success, error for failure.
172efa246c0Sriastradh  */
amdgpu_gart_table_vram_alloc(struct amdgpu_device * adev)173efa246c0Sriastradh int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev)
174efa246c0Sriastradh {
175efa246c0Sriastradh 	int r;
176efa246c0Sriastradh 
17741ec0267Sriastradh 	if (adev->gart.bo == NULL) {
17841ec0267Sriastradh 		struct amdgpu_bo_param bp;
17941ec0267Sriastradh 
18041ec0267Sriastradh 		memset(&bp, 0, sizeof(bp));
18141ec0267Sriastradh 		bp.size = adev->gart.table_size;
18241ec0267Sriastradh 		bp.byte_align = PAGE_SIZE;
18341ec0267Sriastradh 		bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
18441ec0267Sriastradh 		bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
18541ec0267Sriastradh 			AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
18641ec0267Sriastradh 		bp.type = ttm_bo_type_kernel;
18741ec0267Sriastradh 		bp.resv = NULL;
18841ec0267Sriastradh 		r = amdgpu_bo_create(adev, &bp, &adev->gart.bo);
189efa246c0Sriastradh 		if (r) {
190efa246c0Sriastradh 			return r;
191efa246c0Sriastradh 		}
192efa246c0Sriastradh 	}
193efa246c0Sriastradh 	return 0;
194efa246c0Sriastradh }
195efa246c0Sriastradh 
196efa246c0Sriastradh /**
197efa246c0Sriastradh  * amdgpu_gart_table_vram_pin - pin gart page table in vram
198efa246c0Sriastradh  *
199efa246c0Sriastradh  * @adev: amdgpu_device pointer
200efa246c0Sriastradh  *
201efa246c0Sriastradh  * Pin the GART page table in vram so it will not be moved
202efa246c0Sriastradh  * by the memory manager (pcie r4xx, r5xx+).  These asics require the
203efa246c0Sriastradh  * gart table to be in video memory.
204efa246c0Sriastradh  * Returns 0 for success, error for failure.
205efa246c0Sriastradh  */
amdgpu_gart_table_vram_pin(struct amdgpu_device * adev)206efa246c0Sriastradh int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev)
207efa246c0Sriastradh {
208efa246c0Sriastradh 	int r;
209efa246c0Sriastradh 
21041ec0267Sriastradh 	r = amdgpu_bo_reserve(adev->gart.bo, false);
211efa246c0Sriastradh 	if (unlikely(r != 0))
212efa246c0Sriastradh 		return r;
21341ec0267Sriastradh 	r = amdgpu_bo_pin(adev->gart.bo, AMDGPU_GEM_DOMAIN_VRAM);
214efa246c0Sriastradh 	if (r) {
21541ec0267Sriastradh 		amdgpu_bo_unreserve(adev->gart.bo);
216efa246c0Sriastradh 		return r;
217efa246c0Sriastradh 	}
21841ec0267Sriastradh 	r = amdgpu_bo_kmap(adev->gart.bo, &adev->gart.ptr);
219efa246c0Sriastradh 	if (r)
22041ec0267Sriastradh 		amdgpu_bo_unpin(adev->gart.bo);
22141ec0267Sriastradh 	amdgpu_bo_unreserve(adev->gart.bo);
222efa246c0Sriastradh 	return r;
223efa246c0Sriastradh }
224efa246c0Sriastradh 
225efa246c0Sriastradh /**
226efa246c0Sriastradh  * amdgpu_gart_table_vram_unpin - unpin gart page table in vram
227efa246c0Sriastradh  *
228efa246c0Sriastradh  * @adev: amdgpu_device pointer
229efa246c0Sriastradh  *
230efa246c0Sriastradh  * Unpin the GART page table in vram (pcie r4xx, r5xx+).
231efa246c0Sriastradh  * These asics require the gart table to be in video memory.
232efa246c0Sriastradh  */
amdgpu_gart_table_vram_unpin(struct amdgpu_device * adev)233efa246c0Sriastradh void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev)
234efa246c0Sriastradh {
235efa246c0Sriastradh 	int r;
236efa246c0Sriastradh 
23741ec0267Sriastradh 	if (adev->gart.bo == NULL) {
238efa246c0Sriastradh 		return;
239efa246c0Sriastradh 	}
24041ec0267Sriastradh 	r = amdgpu_bo_reserve(adev->gart.bo, true);
241efa246c0Sriastradh 	if (likely(r == 0)) {
24241ec0267Sriastradh 		amdgpu_bo_kunmap(adev->gart.bo);
24341ec0267Sriastradh 		amdgpu_bo_unpin(adev->gart.bo);
24441ec0267Sriastradh 		amdgpu_bo_unreserve(adev->gart.bo);
245efa246c0Sriastradh 		adev->gart.ptr = NULL;
246efa246c0Sriastradh 	}
247efa246c0Sriastradh }
248efa246c0Sriastradh 
249efa246c0Sriastradh /**
250efa246c0Sriastradh  * amdgpu_gart_table_vram_free - free gart page table vram
251efa246c0Sriastradh  *
252efa246c0Sriastradh  * @adev: amdgpu_device pointer
253efa246c0Sriastradh  *
254efa246c0Sriastradh  * Free the video memory used for the GART page table
255efa246c0Sriastradh  * (pcie r4xx, r5xx+).  These asics require the gart table to
256efa246c0Sriastradh  * be in video memory.
257efa246c0Sriastradh  */
amdgpu_gart_table_vram_free(struct amdgpu_device * adev)258efa246c0Sriastradh void amdgpu_gart_table_vram_free(struct amdgpu_device *adev)
259efa246c0Sriastradh {
26041ec0267Sriastradh 	if (adev->gart.bo == NULL) {
261efa246c0Sriastradh 		return;
262efa246c0Sriastradh 	}
26341ec0267Sriastradh 	amdgpu_bo_unref(&adev->gart.bo);
264efa246c0Sriastradh }
265efa246c0Sriastradh 
2660d50c49dSriastradh #ifdef __NetBSD__
2670d50c49dSriastradh static void
amdgpu_gart_pre_update(struct amdgpu_device * adev,unsigned gpu_pgstart,unsigned gpu_npages)2680d50c49dSriastradh amdgpu_gart_pre_update(struct amdgpu_device *adev, unsigned gpu_pgstart,
2690d50c49dSriastradh     unsigned gpu_npages)
2700d50c49dSriastradh {
2710d50c49dSriastradh 
2720d50c49dSriastradh 	if (adev->gart.ag_table_map != NULL) {
2730d50c49dSriastradh 		const unsigned entsize =
2740d50c49dSriastradh 		    adev->gart.table_size / adev->gart.num_gpu_pages;
2750d50c49dSriastradh 
2760d50c49dSriastradh 		bus_dmamap_sync(adev->ddev->dmat, adev->gart.ag_table_map,
2770d50c49dSriastradh 		    gpu_pgstart*entsize, gpu_npages*entsize,
2780d50c49dSriastradh 		    BUS_DMASYNC_POSTWRITE);
2790d50c49dSriastradh 	}
2800d50c49dSriastradh }
2810d50c49dSriastradh 
2820d50c49dSriastradh static void
amdgpu_gart_post_update(struct amdgpu_device * adev,unsigned gpu_pgstart,unsigned gpu_npages)2830d50c49dSriastradh amdgpu_gart_post_update(struct amdgpu_device *adev, unsigned gpu_pgstart,
2840d50c49dSriastradh     unsigned gpu_npages)
2850d50c49dSriastradh {
2860caae222Sriastradh 	unsigned i;
2870d50c49dSriastradh 
2880d50c49dSriastradh 	if (adev->gart.ag_table_map != NULL) {
2890d50c49dSriastradh 		const unsigned entsize =
2900d50c49dSriastradh 		    adev->gart.table_size / adev->gart.num_gpu_pages;
2910d50c49dSriastradh 
2920d50c49dSriastradh 		bus_dmamap_sync(adev->ddev->dmat, adev->gart.ag_table_map,
2930d50c49dSriastradh 		    gpu_pgstart*entsize, gpu_npages*entsize,
2940d50c49dSriastradh 		    BUS_DMASYNC_PREWRITE);
2950d50c49dSriastradh 	}
2960caae222Sriastradh 	mb();			/* XXX why is bus_dmamap_sync not enough? */
2970caae222Sriastradh 	amdgpu_asic_flush_hdp(adev, NULL);
2980caae222Sriastradh 	for (i = 0; i < adev->num_vmhubs; i++)
2990caae222Sriastradh 		amdgpu_gmc_flush_gpu_tlb(adev, 0, i, 0);
3000d50c49dSriastradh }
3010d50c49dSriastradh #endif
3020d50c49dSriastradh 
303efa246c0Sriastradh /*
304efa246c0Sriastradh  * Common gart functions.
305efa246c0Sriastradh  */
3060d50c49dSriastradh #ifdef __NetBSD__
3072b73d18aSriastradh int
amdgpu_gart_unbind(struct amdgpu_device * adev,uint64_t gpu_start,unsigned npages)3080d50c49dSriastradh amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t gpu_start,
3090d50c49dSriastradh     unsigned npages)
3100d50c49dSriastradh {
3110caae222Sriastradh 	const unsigned gpu_per_cpu = AMDGPU_GPU_PAGES_IN_CPU_PAGE;
3120d50c49dSriastradh 	const unsigned gpu_npages = (npages * gpu_per_cpu);
3130d50c49dSriastradh 	const uint64_t gpu_pgstart = (gpu_start / AMDGPU_GPU_PAGE_SIZE);
3147ad0fcebSriastradh 	const uint64_t pgstart __diagused = (gpu_pgstart / gpu_per_cpu);
3150d50c49dSriastradh 	uint64_t pgno, gpu_pgno;
3160d50c49dSriastradh 	uint32_t flags = AMDGPU_PTE_SYSTEM;
3170d50c49dSriastradh 
3180d50c49dSriastradh 	KASSERT(pgstart == (gpu_start / PAGE_SIZE));
3190d50c49dSriastradh 	KASSERT(npages <= adev->gart.num_cpu_pages);
3200d50c49dSriastradh 	KASSERT(gpu_npages <= adev->gart.num_cpu_pages);
3210d50c49dSriastradh 
3220d50c49dSriastradh 	if (!adev->gart.ready) {
3230d50c49dSriastradh 		WARN(1, "trying to bind memory to uninitialized GART !\n");
3242b73d18aSriastradh 		return -EINVAL;
3250d50c49dSriastradh 	}
3260d50c49dSriastradh 
3270d50c49dSriastradh 	amdgpu_gart_pre_update(adev, gpu_pgstart, gpu_npages);
3280d50c49dSriastradh 	for (pgno = 0; pgno < npages; pgno++) {
3290caae222Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
3300d50c49dSriastradh 		adev->gart.pages[pgstart + pgno] = NULL;
3310caae222Sriastradh #endif
3320d50c49dSriastradh 
3330d50c49dSriastradh 		if (adev->gart.ptr == NULL)
3340d50c49dSriastradh 			continue;
3350d50c49dSriastradh 		for (gpu_pgno = 0; gpu_pgno < gpu_per_cpu; gpu_pgno++) {
3360caae222Sriastradh 			amdgpu_gmc_set_pte_pde(adev, adev->gart.ptr,
3370d50c49dSriastradh 			    gpu_pgstart + gpu_per_cpu*pgno + gpu_pgno,
3380caae222Sriastradh 			    adev->dummy_page_addr, flags);
3390d50c49dSriastradh 		}
3400d50c49dSriastradh 	}
3410d50c49dSriastradh 	amdgpu_gart_post_update(adev, gpu_pgstart, gpu_npages);
3422b73d18aSriastradh 
3432b73d18aSriastradh 	return 0;
3440d50c49dSriastradh }
3450d50c49dSriastradh #else  /* __NetBSD__ */
346efa246c0Sriastradh /**
347efa246c0Sriastradh  * amdgpu_gart_unbind - unbind pages from the gart page table
348efa246c0Sriastradh  *
349efa246c0Sriastradh  * @adev: amdgpu_device pointer
350efa246c0Sriastradh  * @offset: offset into the GPU's gart aperture
351efa246c0Sriastradh  * @pages: number of pages to unbind
352efa246c0Sriastradh  *
353efa246c0Sriastradh  * Unbinds the requested pages from the gart page table and
354efa246c0Sriastradh  * replaces them with the dummy page (all asics).
35541ec0267Sriastradh  * Returns 0 for success, -EINVAL for failure.
356efa246c0Sriastradh  */
amdgpu_gart_unbind(struct amdgpu_device * adev,uint64_t offset,int pages)35741ec0267Sriastradh int amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
358efa246c0Sriastradh 			int pages)
359efa246c0Sriastradh {
360efa246c0Sriastradh 	unsigned t;
361efa246c0Sriastradh 	unsigned p;
362efa246c0Sriastradh 	int i, j;
363efa246c0Sriastradh 	u64 page_base;
36441ec0267Sriastradh 	/* Starting from VEGA10, system bit must be 0 to mean invalid. */
36541ec0267Sriastradh 	uint64_t flags = 0;
366efa246c0Sriastradh 
367efa246c0Sriastradh 	if (!adev->gart.ready) {
368efa246c0Sriastradh 		WARN(1, "trying to unbind memory from uninitialized GART !\n");
36941ec0267Sriastradh 		return -EINVAL;
370efa246c0Sriastradh 	}
371efa246c0Sriastradh 
372efa246c0Sriastradh 	t = offset / AMDGPU_GPU_PAGE_SIZE;
37341ec0267Sriastradh 	p = t / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
374efa246c0Sriastradh 	for (i = 0; i < pages; i++, p++) {
37541ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
376efa246c0Sriastradh 		adev->gart.pages[p] = NULL;
37741ec0267Sriastradh #endif
37841ec0267Sriastradh 		page_base = adev->dummy_page_addr;
379efa246c0Sriastradh 		if (!adev->gart.ptr)
380efa246c0Sriastradh 			continue;
381efa246c0Sriastradh 
38241ec0267Sriastradh 		for (j = 0; j < AMDGPU_GPU_PAGES_IN_CPU_PAGE; j++, t++) {
38341ec0267Sriastradh 			amdgpu_gmc_set_pte_pde(adev, adev->gart.ptr,
384efa246c0Sriastradh 					       t, page_base, flags);
385efa246c0Sriastradh 			page_base += AMDGPU_GPU_PAGE_SIZE;
386efa246c0Sriastradh 		}
387efa246c0Sriastradh 	}
388efa246c0Sriastradh 	mb();
38941ec0267Sriastradh 	amdgpu_asic_flush_hdp(adev, NULL);
39041ec0267Sriastradh 	for (i = 0; i < adev->num_vmhubs; i++)
39141ec0267Sriastradh 		amdgpu_gmc_flush_gpu_tlb(adev, 0, i, 0);
39241ec0267Sriastradh 
39341ec0267Sriastradh 	return 0;
39441ec0267Sriastradh }
3952b73d18aSriastradh #endif	/* __NetBSD__ */
39641ec0267Sriastradh 
39741ec0267Sriastradh /**
39841ec0267Sriastradh  * amdgpu_gart_map - map dma_addresses into GART entries
39941ec0267Sriastradh  *
40041ec0267Sriastradh  * @adev: amdgpu_device pointer
40141ec0267Sriastradh  * @offset: offset into the GPU's gart aperture
40241ec0267Sriastradh  * @pages: number of pages to bind
40341ec0267Sriastradh  * @dma_addr: DMA addresses of pages
40441ec0267Sriastradh  * @flags: page table entry flags
40541ec0267Sriastradh  * @dst: CPU address of the gart table
40641ec0267Sriastradh  *
40741ec0267Sriastradh  * Map the dma_addresses into GART entries (all asics).
40841ec0267Sriastradh  * Returns 0 for success, -EINVAL for failure.
40941ec0267Sriastradh  */
4102b73d18aSriastradh #ifdef __NetBSD__
amdgpu_gart_map(struct amdgpu_device * adev,uint64_t gpu_start,unsigned npages,bus_size_t map_start,bus_dmamap_t dmamap,uint32_t flags,void * dst)4112b73d18aSriastradh int amdgpu_gart_map(struct amdgpu_device *adev, uint64_t gpu_start,
4122b73d18aSriastradh     unsigned npages, bus_size_t map_start, bus_dmamap_t dmamap, uint32_t flags,
4132b73d18aSriastradh     void *dst)
4142b73d18aSriastradh {
4152b73d18aSriastradh 	bus_size_t seg_off = 0;
4162b73d18aSriastradh 	unsigned i, j, t;
4172b73d18aSriastradh 
4182b73d18aSriastradh 	CTASSERT(AMDGPU_GPU_PAGE_SIZE <= PAGE_SIZE);
4192b73d18aSriastradh 	CTASSERT((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) == 0);
4202b73d18aSriastradh 
4212b73d18aSriastradh 	KASSERT((gpu_start & (PAGE_SIZE - 1)) == 0);
4222b73d18aSriastradh 
4232b73d18aSriastradh 	if (!adev->gart.ready) {
4242b73d18aSriastradh 		WARN(1, "trying to bind memory to uninitialized GART !\n");
4252b73d18aSriastradh 		return -EINVAL;
4262b73d18aSriastradh 	}
4272b73d18aSriastradh 
4282b73d18aSriastradh 	for (i = 0; i < dmamap->dm_nsegs; i++) {
4292b73d18aSriastradh 		KASSERT((dmamap->dm_segs[i].ds_len & (PAGE_SIZE - 1)) == 0);
4302b73d18aSriastradh 		if (map_start == 0)
4312b73d18aSriastradh 			break;
4322b73d18aSriastradh 		if (map_start < dmamap->dm_segs[i].ds_len) {
4332b73d18aSriastradh 			seg_off = map_start;
4342b73d18aSriastradh 			break;
4352b73d18aSriastradh 		}
4362b73d18aSriastradh 		map_start -= dmamap->dm_segs[i].ds_len;
4372b73d18aSriastradh 	}
4382b73d18aSriastradh 	KASSERT(i < dmamap->dm_nsegs);
4392b73d18aSriastradh 
4402b73d18aSriastradh 	t = gpu_start / AMDGPU_GPU_PAGE_SIZE;
4412b73d18aSriastradh 
4422b73d18aSriastradh 	for (i = 0; npages --> 0;) {
443*ec19d4d2Sriastradh 		for (j = 0; j < AMDGPU_GPU_PAGES_IN_CPU_PAGE; j++, t++) {
444ef7f915eSriastradh 			KASSERT(i < dmamap->dm_nsegs);
445ef7f915eSriastradh 			KASSERT(seg_off < dmamap->dm_segs[i].ds_len);
4462b73d18aSriastradh 			amdgpu_gmc_set_pte_pde(adev, dst, t,
4472b73d18aSriastradh 			    dmamap->dm_segs[i].ds_addr + seg_off, flags);
4482b73d18aSriastradh 			seg_off += AMDGPU_GPU_PAGE_SIZE;
4492b73d18aSriastradh 			if (seg_off == dmamap->dm_segs[i].ds_len) {
4502b73d18aSriastradh 				i++;
4512b73d18aSriastradh 				seg_off = 0;
4522b73d18aSriastradh 			}
4532b73d18aSriastradh 		}
4542b73d18aSriastradh 	}
4552b73d18aSriastradh 
4562b73d18aSriastradh 	return 0;
4572b73d18aSriastradh }
4582b73d18aSriastradh #else
amdgpu_gart_map(struct amdgpu_device * adev,uint64_t offset,int pages,dma_addr_t * dma_addr,uint64_t flags,void * dst)45941ec0267Sriastradh int amdgpu_gart_map(struct amdgpu_device *adev, uint64_t offset,
46041ec0267Sriastradh 		    int pages, dma_addr_t *dma_addr, uint64_t flags,
46141ec0267Sriastradh 		    void *dst)
46241ec0267Sriastradh {
46341ec0267Sriastradh 	uint64_t page_base;
46441ec0267Sriastradh 	unsigned i, j, t;
46541ec0267Sriastradh 
46641ec0267Sriastradh 	if (!adev->gart.ready) {
46741ec0267Sriastradh 		WARN(1, "trying to bind memory to uninitialized GART !\n");
46841ec0267Sriastradh 		return -EINVAL;
46941ec0267Sriastradh 	}
47041ec0267Sriastradh 
47141ec0267Sriastradh 	t = offset / AMDGPU_GPU_PAGE_SIZE;
47241ec0267Sriastradh 
47341ec0267Sriastradh 	for (i = 0; i < pages; i++) {
47441ec0267Sriastradh 		page_base = dma_addr[i];
47541ec0267Sriastradh 		for (j = 0; j < AMDGPU_GPU_PAGES_IN_CPU_PAGE; j++, t++) {
47641ec0267Sriastradh 			amdgpu_gmc_set_pte_pde(adev, dst, t, page_base, flags);
47741ec0267Sriastradh 			page_base += AMDGPU_GPU_PAGE_SIZE;
47841ec0267Sriastradh 		}
47941ec0267Sriastradh 	}
48041ec0267Sriastradh 	return 0;
481efa246c0Sriastradh }
4820d50c49dSriastradh #endif	/* __NetBSD__ */
483efa246c0Sriastradh 
4840d50c49dSriastradh #ifdef __NetBSD__
4850d50c49dSriastradh int
amdgpu_gart_bind(struct amdgpu_device * adev,uint64_t gpu_start,unsigned npages,struct page ** pages,bus_dmamap_t dmamap,uint32_t flags)4860d50c49dSriastradh amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t gpu_start,
4870d50c49dSriastradh     unsigned npages, struct page **pages, bus_dmamap_t dmamap, uint32_t flags)
4880d50c49dSriastradh {
4890caae222Sriastradh 	const unsigned gpu_per_cpu = AMDGPU_GPU_PAGES_IN_CPU_PAGE;
4900d50c49dSriastradh 	const unsigned gpu_npages = (npages * gpu_per_cpu);
4910d50c49dSriastradh 	const uint64_t gpu_pgstart = (gpu_start / AMDGPU_GPU_PAGE_SIZE);
4927ad0fcebSriastradh 	const uint64_t pgstart __diagused = (gpu_pgstart / gpu_per_cpu);
4930d50c49dSriastradh 	uint64_t pgno, gpu_pgno;
4940d50c49dSriastradh 
4950d50c49dSriastradh 	KASSERT(pgstart == (gpu_start / PAGE_SIZE));
4960d50c49dSriastradh 	KASSERT(npages == dmamap->dm_nsegs);
4970d50c49dSriastradh 	KASSERT(npages <= adev->gart.num_cpu_pages);
4980d50c49dSriastradh 	KASSERT(gpu_npages <= adev->gart.num_cpu_pages);
4990d50c49dSriastradh 
5000d50c49dSriastradh 	if (!adev->gart.ready) {
5010d50c49dSriastradh 		WARN(1, "trying to bind memory to uninitialized GART !\n");
5020d50c49dSriastradh 		return -EINVAL;
5030d50c49dSriastradh 	}
5040d50c49dSriastradh 
5050d50c49dSriastradh 	amdgpu_gart_pre_update(adev, gpu_pgstart, gpu_npages);
5060d50c49dSriastradh 	for (pgno = 0; pgno < npages; pgno++) {
5070d50c49dSriastradh 		const bus_addr_t addr = dmamap->dm_segs[pgno].ds_addr;
5080d50c49dSriastradh 
5090d50c49dSriastradh 		KASSERT(dmamap->dm_segs[pgno].ds_len == PAGE_SIZE);
5100caae222Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
5110caae222Sriastradh 		adev->gart.pages[pgstart + pgno] = NULL;
5120caae222Sriastradh #endif
5130d50c49dSriastradh 
5140d50c49dSriastradh 		if (adev->gart.ptr == NULL)
5150d50c49dSriastradh 			continue;
5160d50c49dSriastradh 
5170d50c49dSriastradh 		for (gpu_pgno = 0; gpu_pgno < gpu_per_cpu; gpu_pgno++) {
5180caae222Sriastradh 			amdgpu_gmc_set_pte_pde(adev, adev->gart.ptr,
5190d50c49dSriastradh 			    gpu_pgstart + gpu_per_cpu*pgno + gpu_pgno,
5200d50c49dSriastradh 			    addr + gpu_pgno*AMDGPU_GPU_PAGE_SIZE, flags);
5210d50c49dSriastradh 		}
5220d50c49dSriastradh 	}
5230d50c49dSriastradh 	amdgpu_gart_post_update(adev, gpu_pgstart, gpu_npages);
5240d50c49dSriastradh 
5250d50c49dSriastradh 	return 0;
5260d50c49dSriastradh }
5270d50c49dSriastradh #else  /* __NetBSD__ */
528efa246c0Sriastradh /**
529efa246c0Sriastradh  * amdgpu_gart_bind - bind pages into the gart page table
530efa246c0Sriastradh  *
531efa246c0Sriastradh  * @adev: amdgpu_device pointer
532efa246c0Sriastradh  * @offset: offset into the GPU's gart aperture
533efa246c0Sriastradh  * @pages: number of pages to bind
534efa246c0Sriastradh  * @pagelist: pages to bind
535efa246c0Sriastradh  * @dma_addr: DMA addresses of pages
53641ec0267Sriastradh  * @flags: page table entry flags
537efa246c0Sriastradh  *
538efa246c0Sriastradh  * Binds the requested pages to the gart page table
539efa246c0Sriastradh  * (all asics).
540efa246c0Sriastradh  * Returns 0 for success, -EINVAL for failure.
541efa246c0Sriastradh  */
amdgpu_gart_bind(struct amdgpu_device * adev,uint64_t offset,int pages,struct page ** pagelist,dma_addr_t * dma_addr,uint64_t flags)542efa246c0Sriastradh int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
543efa246c0Sriastradh 		     int pages, struct page **pagelist, dma_addr_t *dma_addr,
54441ec0267Sriastradh 		     uint64_t flags)
545efa246c0Sriastradh {
54641ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
54741ec0267Sriastradh 	unsigned t,p;
54841ec0267Sriastradh #endif
54941ec0267Sriastradh 	int r, i;
550efa246c0Sriastradh 
551efa246c0Sriastradh 	if (!adev->gart.ready) {
552efa246c0Sriastradh 		WARN(1, "trying to bind memory to uninitialized GART !\n");
553efa246c0Sriastradh 		return -EINVAL;
554efa246c0Sriastradh 	}
555efa246c0Sriastradh 
55641ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
557efa246c0Sriastradh 	t = offset / AMDGPU_GPU_PAGE_SIZE;
55841ec0267Sriastradh 	p = t / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
55941ec0267Sriastradh 	for (i = 0; i < pages; i++, p++)
56041ec0267Sriastradh 		adev->gart.pages[p] = pagelist ? pagelist[i] : NULL;
56141ec0267Sriastradh #endif
562efa246c0Sriastradh 
56341ec0267Sriastradh 	if (!adev->gart.ptr)
56441ec0267Sriastradh 		return 0;
56541ec0267Sriastradh 
56641ec0267Sriastradh 	r = amdgpu_gart_map(adev, offset, pages, dma_addr, flags,
56741ec0267Sriastradh 		    adev->gart.ptr);
56841ec0267Sriastradh 	if (r)
56941ec0267Sriastradh 		return r;
57041ec0267Sriastradh 
571efa246c0Sriastradh 	mb();
57241ec0267Sriastradh 	amdgpu_asic_flush_hdp(adev, NULL);
57341ec0267Sriastradh 	for (i = 0; i < adev->num_vmhubs; i++)
57441ec0267Sriastradh 		amdgpu_gmc_flush_gpu_tlb(adev, 0, i, 0);
575efa246c0Sriastradh 	return 0;
576efa246c0Sriastradh }
5770d50c49dSriastradh #endif
578efa246c0Sriastradh 
579efa246c0Sriastradh /**
580efa246c0Sriastradh  * amdgpu_gart_init - init the driver info for managing the gart
581efa246c0Sriastradh  *
582efa246c0Sriastradh  * @adev: amdgpu_device pointer
583efa246c0Sriastradh  *
584efa246c0Sriastradh  * Allocate the dummy page and init the gart driver info (all asics).
585efa246c0Sriastradh  * Returns 0 for success, error for failure.
586efa246c0Sriastradh  */
amdgpu_gart_init(struct amdgpu_device * adev)587efa246c0Sriastradh int amdgpu_gart_init(struct amdgpu_device *adev)
588efa246c0Sriastradh {
58941ec0267Sriastradh 	int r;
590efa246c0Sriastradh 
59141ec0267Sriastradh 	if (adev->dummy_page_addr)
592efa246c0Sriastradh 		return 0;
59341ec0267Sriastradh 
594efa246c0Sriastradh 	/* We need PAGE_SIZE >= AMDGPU_GPU_PAGE_SIZE */
595efa246c0Sriastradh 	if (PAGE_SIZE < AMDGPU_GPU_PAGE_SIZE) {
596efa246c0Sriastradh 		DRM_ERROR("Page size is smaller than GPU page size!\n");
597efa246c0Sriastradh 		return -EINVAL;
598efa246c0Sriastradh 	}
59941ec0267Sriastradh 	r = amdgpu_gart_dummy_page_init(adev);
600efa246c0Sriastradh 	if (r)
601efa246c0Sriastradh 		return r;
602efa246c0Sriastradh 	/* Compute table size */
60341ec0267Sriastradh 	adev->gart.num_cpu_pages = adev->gmc.gart_size / PAGE_SIZE;
60441ec0267Sriastradh 	adev->gart.num_gpu_pages = adev->gmc.gart_size / AMDGPU_GPU_PAGE_SIZE;
605efa246c0Sriastradh 	DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
606efa246c0Sriastradh 		 adev->gart.num_cpu_pages, adev->gart.num_gpu_pages);
60741ec0267Sriastradh 
60841ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
609efa246c0Sriastradh 	/* Allocate pages table */
61041ec0267Sriastradh 	adev->gart.pages = vzalloc(array_size(sizeof(void *),
61141ec0267Sriastradh 					      adev->gart.num_cpu_pages));
61241ec0267Sriastradh 	if (adev->gart.pages == NULL)
613efa246c0Sriastradh 		return -ENOMEM;
61441ec0267Sriastradh #endif
61541ec0267Sriastradh 
616efa246c0Sriastradh 	return 0;
617efa246c0Sriastradh }
618efa246c0Sriastradh 
619efa246c0Sriastradh /**
620efa246c0Sriastradh  * amdgpu_gart_fini - tear down the driver info for managing the gart
621efa246c0Sriastradh  *
622efa246c0Sriastradh  * @adev: amdgpu_device pointer
623efa246c0Sriastradh  *
624efa246c0Sriastradh  * Tear down the gart driver info and free the dummy page (all asics).
625efa246c0Sriastradh  */
amdgpu_gart_fini(struct amdgpu_device * adev)626efa246c0Sriastradh void amdgpu_gart_fini(struct amdgpu_device *adev)
627efa246c0Sriastradh {
62841ec0267Sriastradh #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
629efa246c0Sriastradh 	vfree(adev->gart.pages);
630efa246c0Sriastradh 	adev->gart.pages = NULL;
63141ec0267Sriastradh #endif
63241ec0267Sriastradh 	amdgpu_gart_dummy_page_fini(adev);
633efa246c0Sriastradh }
634