xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/amdgpu_atomfirmware.c (revision 41ec02673d281bbb3d38e6c78504ce6e30c228c1)
1*41ec0267Sriastradh /*	$NetBSD: amdgpu_atomfirmware.c,v 1.2 2021/12/18 23:44:58 riastradh Exp $	*/
24e390cabSriastradh 
34e390cabSriastradh /*
44e390cabSriastradh  * Copyright 2016 Advanced Micro Devices, Inc.
54e390cabSriastradh  *
64e390cabSriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
74e390cabSriastradh  * copy of this software and associated documentation files (the "Software"),
84e390cabSriastradh  * to deal in the Software without restriction, including without limitation
94e390cabSriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
104e390cabSriastradh  * and/or sell copies of the Software, and to permit persons to whom the
114e390cabSriastradh  * Software is furnished to do so, subject to the following conditions:
124e390cabSriastradh  *
134e390cabSriastradh  * The above copyright notice and this permission notice shall be included in
144e390cabSriastradh  * all copies or substantial portions of the Software.
154e390cabSriastradh  *
164e390cabSriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
174e390cabSriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
184e390cabSriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
194e390cabSriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
204e390cabSriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
214e390cabSriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
224e390cabSriastradh  * OTHER DEALINGS IN THE SOFTWARE.
234e390cabSriastradh  *
244e390cabSriastradh  */
254e390cabSriastradh 
264e390cabSriastradh #include <sys/cdefs.h>
27*41ec0267Sriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_atomfirmware.c,v 1.2 2021/12/18 23:44:58 riastradh Exp $");
284e390cabSriastradh 
294e390cabSriastradh #include <drm/amdgpu_drm.h>
304e390cabSriastradh #include "amdgpu.h"
314e390cabSriastradh #include "atomfirmware.h"
324e390cabSriastradh #include "amdgpu_atomfirmware.h"
334e390cabSriastradh #include "atom.h"
344e390cabSriastradh #include "atombios.h"
354e390cabSriastradh #include "soc15_hw_ip.h"
364e390cabSriastradh 
amdgpu_atomfirmware_gpu_supports_virtualization(struct amdgpu_device * adev)374e390cabSriastradh bool amdgpu_atomfirmware_gpu_supports_virtualization(struct amdgpu_device *adev)
384e390cabSriastradh {
394e390cabSriastradh 	int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
404e390cabSriastradh 						firmwareinfo);
414e390cabSriastradh 	uint16_t data_offset;
424e390cabSriastradh 
434e390cabSriastradh 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
444e390cabSriastradh 					  NULL, NULL, &data_offset)) {
454e390cabSriastradh 		struct atom_firmware_info_v3_1 *firmware_info =
464e390cabSriastradh 			(struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
474e390cabSriastradh 							   data_offset);
484e390cabSriastradh 
494e390cabSriastradh 		if (le32_to_cpu(firmware_info->firmware_capability) &
504e390cabSriastradh 		    ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION)
514e390cabSriastradh 			return true;
524e390cabSriastradh 	}
534e390cabSriastradh 	return false;
544e390cabSriastradh }
554e390cabSriastradh 
amdgpu_atomfirmware_scratch_regs_init(struct amdgpu_device * adev)564e390cabSriastradh void amdgpu_atomfirmware_scratch_regs_init(struct amdgpu_device *adev)
574e390cabSriastradh {
584e390cabSriastradh 	int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
594e390cabSriastradh 						firmwareinfo);
604e390cabSriastradh 	uint16_t data_offset;
614e390cabSriastradh 
624e390cabSriastradh 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
634e390cabSriastradh 					  NULL, NULL, &data_offset)) {
644e390cabSriastradh 		struct atom_firmware_info_v3_1 *firmware_info =
654e390cabSriastradh 			(struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
664e390cabSriastradh 							   data_offset);
674e390cabSriastradh 
684e390cabSriastradh 		adev->bios_scratch_reg_offset =
694e390cabSriastradh 			le32_to_cpu(firmware_info->bios_scratch_reg_startaddr);
704e390cabSriastradh 	}
714e390cabSriastradh }
724e390cabSriastradh 
amdgpu_atomfirmware_allocate_fb_scratch(struct amdgpu_device * adev)734e390cabSriastradh int amdgpu_atomfirmware_allocate_fb_scratch(struct amdgpu_device *adev)
744e390cabSriastradh {
754e390cabSriastradh 	struct atom_context *ctx = adev->mode_info.atom_context;
764e390cabSriastradh 	int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
774e390cabSriastradh 						vram_usagebyfirmware);
784e390cabSriastradh 	struct vram_usagebyfirmware_v2_1 *	firmware_usage;
794e390cabSriastradh 	uint32_t start_addr, size;
804e390cabSriastradh 	uint16_t data_offset;
814e390cabSriastradh 	int usage_bytes = 0;
824e390cabSriastradh 
834e390cabSriastradh 	if (amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
844e390cabSriastradh 		firmware_usage = (struct vram_usagebyfirmware_v2_1 *)(ctx->bios + data_offset);
854e390cabSriastradh 		DRM_DEBUG("atom firmware requested %08x %dkb fw %dkb drv\n",
864e390cabSriastradh 			  le32_to_cpu(firmware_usage->start_address_in_kb),
874e390cabSriastradh 			  le16_to_cpu(firmware_usage->used_by_firmware_in_kb),
884e390cabSriastradh 			  le16_to_cpu(firmware_usage->used_by_driver_in_kb));
894e390cabSriastradh 
904e390cabSriastradh 		start_addr = le32_to_cpu(firmware_usage->start_address_in_kb);
914e390cabSriastradh 		size = le16_to_cpu(firmware_usage->used_by_firmware_in_kb);
924e390cabSriastradh 
934e390cabSriastradh 		if ((uint32_t)(start_addr & ATOM_VRAM_OPERATION_FLAGS_MASK) ==
944e390cabSriastradh 			(uint32_t)(ATOM_VRAM_BLOCK_SRIOV_MSG_SHARE_RESERVATION <<
954e390cabSriastradh 			ATOM_VRAM_OPERATION_FLAGS_SHIFT)) {
964e390cabSriastradh 			/* Firmware request VRAM reservation for SR-IOV */
974e390cabSriastradh 			adev->fw_vram_usage.start_offset = (start_addr &
984e390cabSriastradh 				(~ATOM_VRAM_OPERATION_FLAGS_MASK)) << 10;
994e390cabSriastradh 			adev->fw_vram_usage.size = size << 10;
1004e390cabSriastradh 			/* Use the default scratch size */
1014e390cabSriastradh 			usage_bytes = 0;
1024e390cabSriastradh 		} else {
1034e390cabSriastradh 			usage_bytes = le16_to_cpu(firmware_usage->used_by_driver_in_kb) << 10;
1044e390cabSriastradh 		}
1054e390cabSriastradh 	}
1064e390cabSriastradh 	ctx->scratch_size_bytes = 0;
1074e390cabSriastradh 	if (usage_bytes == 0)
1084e390cabSriastradh 		usage_bytes = 20 * 1024;
1094e390cabSriastradh 	/* allocate some scratch memory */
1104e390cabSriastradh 	ctx->scratch = kzalloc(usage_bytes, GFP_KERNEL);
1114e390cabSriastradh 	if (!ctx->scratch)
1124e390cabSriastradh 		return -ENOMEM;
1134e390cabSriastradh 	ctx->scratch_size_bytes = usage_bytes;
1144e390cabSriastradh 	return 0;
1154e390cabSriastradh }
1164e390cabSriastradh 
1174e390cabSriastradh union igp_info {
1184e390cabSriastradh 	struct atom_integrated_system_info_v1_11 v11;
1194e390cabSriastradh };
1204e390cabSriastradh 
1214e390cabSriastradh union umc_info {
1224e390cabSriastradh 	struct atom_umc_info_v3_1 v31;
1234e390cabSriastradh };
1244e390cabSriastradh 
1254e390cabSriastradh union vram_info {
1264e390cabSriastradh 	struct atom_vram_info_header_v2_3 v23;
1274e390cabSriastradh 	struct atom_vram_info_header_v2_4 v24;
1284e390cabSriastradh };
1294e390cabSriastradh 
1304e390cabSriastradh union vram_module {
1314e390cabSriastradh 	struct atom_vram_module_v9 v9;
1324e390cabSriastradh 	struct atom_vram_module_v10 v10;
1334e390cabSriastradh };
1344e390cabSriastradh 
convert_atom_mem_type_to_vram_type(struct amdgpu_device * adev,int atom_mem_type)1354e390cabSriastradh static int convert_atom_mem_type_to_vram_type(struct amdgpu_device *adev,
1364e390cabSriastradh 					      int atom_mem_type)
1374e390cabSriastradh {
1384e390cabSriastradh 	int vram_type;
1394e390cabSriastradh 
1404e390cabSriastradh 	if (adev->flags & AMD_IS_APU) {
1414e390cabSriastradh 		switch (atom_mem_type) {
1424e390cabSriastradh 		case Ddr2MemType:
1434e390cabSriastradh 		case LpDdr2MemType:
1444e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_DDR2;
1454e390cabSriastradh 			break;
1464e390cabSriastradh 		case Ddr3MemType:
1474e390cabSriastradh 		case LpDdr3MemType:
1484e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_DDR3;
1494e390cabSriastradh 			break;
1504e390cabSriastradh 		case Ddr4MemType:
1514e390cabSriastradh 		case LpDdr4MemType:
1524e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_DDR4;
1534e390cabSriastradh 			break;
1544e390cabSriastradh 		default:
1554e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
1564e390cabSriastradh 			break;
1574e390cabSriastradh 		}
1584e390cabSriastradh 	} else {
1594e390cabSriastradh 		switch (atom_mem_type) {
1604e390cabSriastradh 		case ATOM_DGPU_VRAM_TYPE_GDDR5:
1614e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_GDDR5;
1624e390cabSriastradh 			break;
1634e390cabSriastradh 		case ATOM_DGPU_VRAM_TYPE_HBM2:
1644e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_HBM;
1654e390cabSriastradh 			break;
1664e390cabSriastradh 		case ATOM_DGPU_VRAM_TYPE_GDDR6:
1674e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_GDDR6;
1684e390cabSriastradh 			break;
1694e390cabSriastradh 		default:
1704e390cabSriastradh 			vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
1714e390cabSriastradh 			break;
1724e390cabSriastradh 		}
1734e390cabSriastradh 	}
1744e390cabSriastradh 
1754e390cabSriastradh 	return vram_type;
1764e390cabSriastradh }
1774e390cabSriastradh 
1784e390cabSriastradh 
1794e390cabSriastradh int
amdgpu_atomfirmware_get_vram_info(struct amdgpu_device * adev,int * vram_width,int * vram_type,int * vram_vendor)1804e390cabSriastradh amdgpu_atomfirmware_get_vram_info(struct amdgpu_device *adev,
1814e390cabSriastradh 				  int *vram_width, int *vram_type,
1824e390cabSriastradh 				  int *vram_vendor)
1834e390cabSriastradh {
1844e390cabSriastradh 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
1854e390cabSriastradh 	int index, i = 0;
1864e390cabSriastradh 	u16 data_offset, size;
1874e390cabSriastradh 	union igp_info *igp_info;
1884e390cabSriastradh 	union vram_info *vram_info;
1894e390cabSriastradh 	union vram_module *vram_module;
1904e390cabSriastradh 	u8 frev, crev;
1914e390cabSriastradh 	u8 mem_type;
1924e390cabSriastradh 	u8 mem_vendor;
1934e390cabSriastradh 	u32 mem_channel_number;
1944e390cabSriastradh 	u32 mem_channel_width;
1954e390cabSriastradh 	u32 module_id;
1964e390cabSriastradh 
1974e390cabSriastradh 	if (adev->flags & AMD_IS_APU)
1984e390cabSriastradh 		index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
1994e390cabSriastradh 						    integratedsysteminfo);
2004e390cabSriastradh 	else
2014e390cabSriastradh 		index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
2024e390cabSriastradh 						    vram_info);
2034e390cabSriastradh 
2044e390cabSriastradh 	if (amdgpu_atom_parse_data_header(mode_info->atom_context,
2054e390cabSriastradh 					  index, &size,
2064e390cabSriastradh 					  &frev, &crev, &data_offset)) {
2074e390cabSriastradh 		if (adev->flags & AMD_IS_APU) {
2084e390cabSriastradh 			igp_info = (union igp_info *)
2094e390cabSriastradh 				(mode_info->atom_context->bios + data_offset);
2104e390cabSriastradh 			switch (crev) {
2114e390cabSriastradh 			case 11:
2124e390cabSriastradh 				mem_channel_number = igp_info->v11.umachannelnumber;
2134e390cabSriastradh 				/* channel width is 64 */
2144e390cabSriastradh 				if (vram_width)
2154e390cabSriastradh 					*vram_width = mem_channel_number * 64;
2164e390cabSriastradh 				mem_type = igp_info->v11.memorytype;
2174e390cabSriastradh 				if (vram_type)
2184e390cabSriastradh 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
2194e390cabSriastradh 				break;
2204e390cabSriastradh 			default:
2214e390cabSriastradh 				return -EINVAL;
2224e390cabSriastradh 			}
2234e390cabSriastradh 		} else {
2244e390cabSriastradh 			vram_info = (union vram_info *)
2254e390cabSriastradh 				(mode_info->atom_context->bios + data_offset);
2264e390cabSriastradh 			module_id = (RREG32(adev->bios_scratch_reg_offset + 4) & 0x00ff0000) >> 16;
2274e390cabSriastradh 			switch (crev) {
2284e390cabSriastradh 			case 3:
2294e390cabSriastradh 				if (module_id > vram_info->v23.vram_module_num)
2304e390cabSriastradh 					module_id = 0;
2314e390cabSriastradh 				vram_module = (union vram_module *)vram_info->v23.vram_module;
2324e390cabSriastradh 				while (i < module_id) {
2334e390cabSriastradh 					vram_module = (union vram_module *)
2344e390cabSriastradh 						((u8 *)vram_module + vram_module->v9.vram_module_size);
2354e390cabSriastradh 					i++;
2364e390cabSriastradh 				}
2374e390cabSriastradh 				mem_type = vram_module->v9.memory_type;
2384e390cabSriastradh 				if (vram_type)
2394e390cabSriastradh 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
2404e390cabSriastradh 				mem_channel_number = vram_module->v9.channel_num;
2414e390cabSriastradh 				mem_channel_width = vram_module->v9.channel_width;
2424e390cabSriastradh 				if (vram_width)
2434e390cabSriastradh 					*vram_width = mem_channel_number * (1 << mem_channel_width);
2444e390cabSriastradh 				mem_vendor = (vram_module->v9.vender_rev_id) & 0xF;
2454e390cabSriastradh 				if (vram_vendor)
2464e390cabSriastradh 					*vram_vendor = mem_vendor;
2474e390cabSriastradh 				break;
2484e390cabSriastradh 			case 4:
2494e390cabSriastradh 				if (module_id > vram_info->v24.vram_module_num)
2504e390cabSriastradh 					module_id = 0;
2514e390cabSriastradh 				vram_module = (union vram_module *)vram_info->v24.vram_module;
2524e390cabSriastradh 				while (i < module_id) {
2534e390cabSriastradh 					vram_module = (union vram_module *)
2544e390cabSriastradh 						((u8 *)vram_module + vram_module->v10.vram_module_size);
2554e390cabSriastradh 					i++;
2564e390cabSriastradh 				}
2574e390cabSriastradh 				mem_type = vram_module->v10.memory_type;
2584e390cabSriastradh 				if (vram_type)
2594e390cabSriastradh 					*vram_type = convert_atom_mem_type_to_vram_type(adev, mem_type);
2604e390cabSriastradh 				mem_channel_number = vram_module->v10.channel_num;
2614e390cabSriastradh 				mem_channel_width = vram_module->v10.channel_width;
2624e390cabSriastradh 				if (vram_width)
2634e390cabSriastradh 					*vram_width = mem_channel_number * (1 << mem_channel_width);
2644e390cabSriastradh 				mem_vendor = (vram_module->v10.vender_rev_id) & 0xF;
2654e390cabSriastradh 				if (vram_vendor)
2664e390cabSriastradh 					*vram_vendor = mem_vendor;
2674e390cabSriastradh 				break;
2684e390cabSriastradh 			default:
2694e390cabSriastradh 				return -EINVAL;
2704e390cabSriastradh 			}
2714e390cabSriastradh 		}
2724e390cabSriastradh 
2734e390cabSriastradh 	}
2744e390cabSriastradh 
2754e390cabSriastradh 	return 0;
2764e390cabSriastradh }
2774e390cabSriastradh 
2784e390cabSriastradh /*
2794e390cabSriastradh  * Return true if vbios enabled ecc by default, if umc info table is available
2804e390cabSriastradh  * or false if ecc is not enabled or umc info table is not available
2814e390cabSriastradh  */
amdgpu_atomfirmware_mem_ecc_supported(struct amdgpu_device * adev)2824e390cabSriastradh bool amdgpu_atomfirmware_mem_ecc_supported(struct amdgpu_device *adev)
2834e390cabSriastradh {
2844e390cabSriastradh 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
2854e390cabSriastradh 	int index;
2864e390cabSriastradh 	u16 data_offset, size;
2874e390cabSriastradh 	union umc_info *umc_info;
2884e390cabSriastradh 	u8 frev, crev;
2894e390cabSriastradh 	bool ecc_default_enabled = false;
2904e390cabSriastradh 
2914e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
2924e390cabSriastradh 			umc_info);
2934e390cabSriastradh 
2944e390cabSriastradh 	if (amdgpu_atom_parse_data_header(mode_info->atom_context,
2954e390cabSriastradh 				index, &size, &frev, &crev, &data_offset)) {
2964e390cabSriastradh 		/* support umc_info 3.1+ */
2974e390cabSriastradh 		if ((frev == 3 && crev >= 1) || (frev > 3)) {
2984e390cabSriastradh 			umc_info = (union umc_info *)
2994e390cabSriastradh 				(mode_info->atom_context->bios + data_offset);
3004e390cabSriastradh 			ecc_default_enabled =
3014e390cabSriastradh 				(le32_to_cpu(umc_info->v31.umc_config) &
3024e390cabSriastradh 				 UMC_CONFIG__DEFAULT_MEM_ECC_ENABLE) ? true : false;
3034e390cabSriastradh 		}
3044e390cabSriastradh 	}
3054e390cabSriastradh 
3064e390cabSriastradh 	return ecc_default_enabled;
3074e390cabSriastradh }
3084e390cabSriastradh 
3094e390cabSriastradh union firmware_info {
3104e390cabSriastradh 	struct atom_firmware_info_v3_1 v31;
3114e390cabSriastradh };
3124e390cabSriastradh 
3134e390cabSriastradh /*
3144e390cabSriastradh  * Return true if vbios supports sram ecc or false if not
3154e390cabSriastradh  */
amdgpu_atomfirmware_sram_ecc_supported(struct amdgpu_device * adev)3164e390cabSriastradh bool amdgpu_atomfirmware_sram_ecc_supported(struct amdgpu_device *adev)
3174e390cabSriastradh {
3184e390cabSriastradh 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
3194e390cabSriastradh 	int index;
3204e390cabSriastradh 	u16 data_offset, size;
3214e390cabSriastradh 	union firmware_info *firmware_info;
3224e390cabSriastradh 	u8 frev, crev;
3234e390cabSriastradh 	bool sram_ecc_supported = false;
3244e390cabSriastradh 
3254e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
3264e390cabSriastradh 			firmwareinfo);
3274e390cabSriastradh 
3284e390cabSriastradh 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context,
3294e390cabSriastradh 				index, &size, &frev, &crev, &data_offset)) {
3304e390cabSriastradh 		/* support firmware_info 3.1 + */
3314e390cabSriastradh 		if ((frev == 3 && crev >=1) || (frev > 3)) {
3324e390cabSriastradh 			firmware_info = (union firmware_info *)
3334e390cabSriastradh 				(mode_info->atom_context->bios + data_offset);
3344e390cabSriastradh 			sram_ecc_supported =
3354e390cabSriastradh 				(le32_to_cpu(firmware_info->v31.firmware_capability) &
3364e390cabSriastradh 				 ATOM_FIRMWARE_CAP_SRAM_ECC) ? true : false;
3374e390cabSriastradh 		}
3384e390cabSriastradh 	}
3394e390cabSriastradh 
3404e390cabSriastradh 	return sram_ecc_supported;
3414e390cabSriastradh }
3424e390cabSriastradh 
3434e390cabSriastradh union smu_info {
3444e390cabSriastradh 	struct atom_smu_info_v3_1 v31;
3454e390cabSriastradh };
3464e390cabSriastradh 
amdgpu_atomfirmware_get_clock_info(struct amdgpu_device * adev)3474e390cabSriastradh int amdgpu_atomfirmware_get_clock_info(struct amdgpu_device *adev)
3484e390cabSriastradh {
3494e390cabSriastradh 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
3504e390cabSriastradh 	struct amdgpu_pll *spll = &adev->clock.spll;
3514e390cabSriastradh 	struct amdgpu_pll *mpll = &adev->clock.mpll;
3524e390cabSriastradh 	uint8_t frev, crev;
3534e390cabSriastradh 	uint16_t data_offset;
3544e390cabSriastradh 	int ret = -EINVAL, index;
3554e390cabSriastradh 
3564e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
3574e390cabSriastradh 					    firmwareinfo);
3584e390cabSriastradh 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
3594e390cabSriastradh 				   &frev, &crev, &data_offset)) {
3604e390cabSriastradh 		union firmware_info *firmware_info =
3614e390cabSriastradh 			(union firmware_info *)(mode_info->atom_context->bios +
3624e390cabSriastradh 						data_offset);
3634e390cabSriastradh 
3644e390cabSriastradh 		adev->clock.default_sclk =
3654e390cabSriastradh 			le32_to_cpu(firmware_info->v31.bootup_sclk_in10khz);
3664e390cabSriastradh 		adev->clock.default_mclk =
3674e390cabSriastradh 			le32_to_cpu(firmware_info->v31.bootup_mclk_in10khz);
3684e390cabSriastradh 
3694e390cabSriastradh 		adev->pm.current_sclk = adev->clock.default_sclk;
3704e390cabSriastradh 		adev->pm.current_mclk = adev->clock.default_mclk;
3714e390cabSriastradh 
3724e390cabSriastradh 		/* not technically a clock, but... */
3734e390cabSriastradh 		adev->mode_info.firmware_flags =
3744e390cabSriastradh 			le32_to_cpu(firmware_info->v31.firmware_capability);
3754e390cabSriastradh 
3764e390cabSriastradh 		ret = 0;
3774e390cabSriastradh 	}
3784e390cabSriastradh 
3794e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
3804e390cabSriastradh 					    smu_info);
3814e390cabSriastradh 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
3824e390cabSriastradh 				   &frev, &crev, &data_offset)) {
3834e390cabSriastradh 		union smu_info *smu_info =
3844e390cabSriastradh 			(union smu_info *)(mode_info->atom_context->bios +
3854e390cabSriastradh 					   data_offset);
3864e390cabSriastradh 
3874e390cabSriastradh 		/* system clock */
3884e390cabSriastradh 		spll->reference_freq = le32_to_cpu(smu_info->v31.core_refclk_10khz);
3894e390cabSriastradh 
3904e390cabSriastradh 		spll->reference_div = 0;
3914e390cabSriastradh 		spll->min_post_div = 1;
3924e390cabSriastradh 		spll->max_post_div = 1;
3934e390cabSriastradh 		spll->min_ref_div = 2;
3944e390cabSriastradh 		spll->max_ref_div = 0xff;
3954e390cabSriastradh 		spll->min_feedback_div = 4;
3964e390cabSriastradh 		spll->max_feedback_div = 0xff;
3974e390cabSriastradh 		spll->best_vco = 0;
3984e390cabSriastradh 
3994e390cabSriastradh 		ret = 0;
4004e390cabSriastradh 	}
4014e390cabSriastradh 
4024e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
4034e390cabSriastradh 					    umc_info);
4044e390cabSriastradh 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
4054e390cabSriastradh 				   &frev, &crev, &data_offset)) {
4064e390cabSriastradh 		union umc_info *umc_info =
4074e390cabSriastradh 			(union umc_info *)(mode_info->atom_context->bios +
4084e390cabSriastradh 					   data_offset);
4094e390cabSriastradh 
4104e390cabSriastradh 		/* memory clock */
4114e390cabSriastradh 		mpll->reference_freq = le32_to_cpu(umc_info->v31.mem_refclk_10khz);
4124e390cabSriastradh 
4134e390cabSriastradh 		mpll->reference_div = 0;
4144e390cabSriastradh 		mpll->min_post_div = 1;
4154e390cabSriastradh 		mpll->max_post_div = 1;
4164e390cabSriastradh 		mpll->min_ref_div = 2;
4174e390cabSriastradh 		mpll->max_ref_div = 0xff;
4184e390cabSriastradh 		mpll->min_feedback_div = 4;
4194e390cabSriastradh 		mpll->max_feedback_div = 0xff;
4204e390cabSriastradh 		mpll->best_vco = 0;
4214e390cabSriastradh 
4224e390cabSriastradh 		ret = 0;
4234e390cabSriastradh 	}
4244e390cabSriastradh 
4254e390cabSriastradh 	return ret;
4264e390cabSriastradh }
4274e390cabSriastradh 
4284e390cabSriastradh union gfx_info {
4294e390cabSriastradh 	struct  atom_gfx_info_v2_4 v24;
4304e390cabSriastradh };
4314e390cabSriastradh 
amdgpu_atomfirmware_get_gfx_info(struct amdgpu_device * adev)4324e390cabSriastradh int amdgpu_atomfirmware_get_gfx_info(struct amdgpu_device *adev)
4334e390cabSriastradh {
4344e390cabSriastradh 	struct amdgpu_mode_info *mode_info = &adev->mode_info;
4354e390cabSriastradh 	int index;
4364e390cabSriastradh 	uint8_t frev, crev;
4374e390cabSriastradh 	uint16_t data_offset;
4384e390cabSriastradh 
4394e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
4404e390cabSriastradh 					    gfx_info);
4414e390cabSriastradh 	if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
4424e390cabSriastradh 				   &frev, &crev, &data_offset)) {
4434e390cabSriastradh 		union gfx_info *gfx_info = (union gfx_info *)
4444e390cabSriastradh 			(mode_info->atom_context->bios + data_offset);
4454e390cabSriastradh 		switch (crev) {
4464e390cabSriastradh 		case 4:
4474e390cabSriastradh 			adev->gfx.config.max_shader_engines = gfx_info->v24.max_shader_engines;
4484e390cabSriastradh 			adev->gfx.config.max_cu_per_sh = gfx_info->v24.max_cu_per_sh;
4494e390cabSriastradh 			adev->gfx.config.max_sh_per_se = gfx_info->v24.max_sh_per_se;
4504e390cabSriastradh 			adev->gfx.config.max_backends_per_se = gfx_info->v24.max_backends_per_se;
4514e390cabSriastradh 			adev->gfx.config.max_texture_channel_caches = gfx_info->v24.max_texture_channel_caches;
4524e390cabSriastradh 			adev->gfx.config.max_gprs = le16_to_cpu(gfx_info->v24.gc_num_gprs);
4534e390cabSriastradh 			adev->gfx.config.max_gs_threads = gfx_info->v24.gc_num_max_gs_thds;
4544e390cabSriastradh 			adev->gfx.config.gs_vgt_table_depth = gfx_info->v24.gc_gs_table_depth;
4554e390cabSriastradh 			adev->gfx.config.gs_prim_buffer_depth =
4564e390cabSriastradh 				le16_to_cpu(gfx_info->v24.gc_gsprim_buff_depth);
4574e390cabSriastradh 			adev->gfx.config.double_offchip_lds_buf =
4584e390cabSriastradh 				gfx_info->v24.gc_double_offchip_lds_buffer;
4594e390cabSriastradh 			adev->gfx.cu_info.wave_front_size = le16_to_cpu(gfx_info->v24.gc_wave_size);
4604e390cabSriastradh 			adev->gfx.cu_info.max_waves_per_simd = le16_to_cpu(gfx_info->v24.gc_max_waves_per_simd);
4614e390cabSriastradh 			adev->gfx.cu_info.max_scratch_slots_per_cu = gfx_info->v24.gc_max_scratch_slots_per_cu;
4624e390cabSriastradh 			adev->gfx.cu_info.lds_size = le16_to_cpu(gfx_info->v24.gc_lds_size);
4634e390cabSriastradh 			return 0;
4644e390cabSriastradh 		default:
4654e390cabSriastradh 			return -EINVAL;
4664e390cabSriastradh 		}
4674e390cabSriastradh 
4684e390cabSriastradh 	}
4694e390cabSriastradh 	return -EINVAL;
4704e390cabSriastradh }
4714e390cabSriastradh 
4724e390cabSriastradh /*
4734e390cabSriastradh  * Check if VBIOS supports GDDR6 training data save/restore
4744e390cabSriastradh  */
gddr6_mem_train_vbios_support(struct amdgpu_device * adev)4754e390cabSriastradh static bool gddr6_mem_train_vbios_support(struct amdgpu_device *adev)
4764e390cabSriastradh {
4774e390cabSriastradh 	uint16_t data_offset;
4784e390cabSriastradh 	int index;
4794e390cabSriastradh 
4804e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
4814e390cabSriastradh 					    firmwareinfo);
4824e390cabSriastradh 	if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
4834e390cabSriastradh 					  NULL, NULL, &data_offset)) {
4844e390cabSriastradh 		struct atom_firmware_info_v3_1 *firmware_info =
4854e390cabSriastradh 			(struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
4864e390cabSriastradh 							   data_offset);
4874e390cabSriastradh 
4884e390cabSriastradh 		DRM_DEBUG("atom firmware capability:0x%08x.\n",
4894e390cabSriastradh 			  le32_to_cpu(firmware_info->firmware_capability));
4904e390cabSriastradh 
4914e390cabSriastradh 		if (le32_to_cpu(firmware_info->firmware_capability) &
4924e390cabSriastradh 		    ATOM_FIRMWARE_CAP_ENABLE_2STAGE_BIST_TRAINING)
4934e390cabSriastradh 			return true;
4944e390cabSriastradh 	}
4954e390cabSriastradh 
4964e390cabSriastradh 	return false;
4974e390cabSriastradh }
4984e390cabSriastradh 
gddr6_mem_train_support(struct amdgpu_device * adev)4994e390cabSriastradh static int gddr6_mem_train_support(struct amdgpu_device *adev)
5004e390cabSriastradh {
5014e390cabSriastradh 	int ret;
5024e390cabSriastradh 	uint32_t major, minor, revision, hw_v;
5034e390cabSriastradh 
5044e390cabSriastradh 	if (gddr6_mem_train_vbios_support(adev)) {
5054e390cabSriastradh 		amdgpu_discovery_get_ip_version(adev, MP0_HWID, &major, &minor, &revision);
5064e390cabSriastradh 		hw_v = HW_REV(major, minor, revision);
5074e390cabSriastradh 		/*
5084e390cabSriastradh 		 * treat 0 revision as a special case since register for MP0 and MMHUB is missing
5094e390cabSriastradh 		 * for some Navi10 A0, preventing driver from discovering the hwip information since
5104e390cabSriastradh 		 * none of the functions will be initialized, it should not cause any problems
5114e390cabSriastradh 		 */
5124e390cabSriastradh 		switch (hw_v) {
5134e390cabSriastradh 		case HW_REV(11, 0, 0):
5144e390cabSriastradh 		case HW_REV(11, 0, 5):
5154e390cabSriastradh 			ret = 1;
5164e390cabSriastradh 			break;
5174e390cabSriastradh 		default:
5184e390cabSriastradh 			DRM_ERROR("memory training vbios supports but psp hw(%08x)"
5194e390cabSriastradh 				  " doesn't support!\n", hw_v);
5204e390cabSriastradh 			ret = -1;
5214e390cabSriastradh 			break;
5224e390cabSriastradh 		}
5234e390cabSriastradh 	} else {
5244e390cabSriastradh 		ret = 0;
5254e390cabSriastradh 		hw_v = -1;
5264e390cabSriastradh 	}
5274e390cabSriastradh 
5284e390cabSriastradh 
5294e390cabSriastradh 	DRM_DEBUG("mp0 hw_v %08x, ret:%d.\n", hw_v, ret);
5304e390cabSriastradh 	return ret;
5314e390cabSriastradh }
5324e390cabSriastradh 
amdgpu_atomfirmware_get_mem_train_info(struct amdgpu_device * adev)5334e390cabSriastradh int amdgpu_atomfirmware_get_mem_train_info(struct amdgpu_device *adev)
5344e390cabSriastradh {
5354e390cabSriastradh 	struct atom_context *ctx = adev->mode_info.atom_context;
5364e390cabSriastradh 	int index;
5374e390cabSriastradh 	uint8_t frev, crev;
5384e390cabSriastradh 	uint16_t data_offset, size;
5394e390cabSriastradh 	int ret;
5404e390cabSriastradh 
5414e390cabSriastradh 	adev->fw_vram_usage.mem_train_support = false;
5424e390cabSriastradh 
5434e390cabSriastradh 	if (adev->asic_type != CHIP_NAVI10 &&
5444e390cabSriastradh 	    adev->asic_type != CHIP_NAVI14)
5454e390cabSriastradh 		return 0;
5464e390cabSriastradh 
5474e390cabSriastradh 	if (amdgpu_sriov_vf(adev))
5484e390cabSriastradh 		return 0;
5494e390cabSriastradh 
5504e390cabSriastradh 	ret = gddr6_mem_train_support(adev);
5514e390cabSriastradh 	if (ret == -1)
5524e390cabSriastradh 		return -EINVAL;
5534e390cabSriastradh 	else if (ret == 0)
5544e390cabSriastradh 		return 0;
5554e390cabSriastradh 
5564e390cabSriastradh 	index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
5574e390cabSriastradh 					    vram_usagebyfirmware);
5584e390cabSriastradh 	ret = amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev,
5594e390cabSriastradh 					    &data_offset);
5604e390cabSriastradh 	if (ret == 0) {
5614e390cabSriastradh 		DRM_ERROR("parse data header failed.\n");
5624e390cabSriastradh 		return -EINVAL;
5634e390cabSriastradh 	}
5644e390cabSriastradh 
5654e390cabSriastradh 	DRM_DEBUG("atom firmware common table header size:0x%04x, frev:0x%02x,"
5664e390cabSriastradh 		  " crev:0x%02x, data_offset:0x%04x.\n", size, frev, crev, data_offset);
5674e390cabSriastradh 	/* only support 2.1+ */
5684e390cabSriastradh 	if (((uint16_t)frev << 8 | crev) < 0x0201) {
5694e390cabSriastradh 		DRM_ERROR("frev:0x%02x, crev:0x%02x < 2.1 !\n", frev, crev);
5704e390cabSriastradh 		return -EINVAL;
5714e390cabSriastradh 	}
5724e390cabSriastradh 
5734e390cabSriastradh 	adev->fw_vram_usage.mem_train_support = true;
5744e390cabSriastradh 	return 0;
5754e390cabSriastradh }
576