xref: /netbsd-src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/amdgpu_acp.c (revision e4a580baf2598beeaae98d953ac7635b8700b80c)
1*e4a580baSriastradh /*	$NetBSD: amdgpu_acp.c,v 1.3 2021/12/19 10:59:01 riastradh Exp $	*/
24e390cabSriastradh 
34e390cabSriastradh /*
44e390cabSriastradh  * Copyright 2015 Advanced Micro Devices, Inc.
54e390cabSriastradh  *
64e390cabSriastradh  * Permission is hereby granted, free of charge, to any person obtaining a
74e390cabSriastradh  * copy of this software and associated documentation files (the "Software"),
84e390cabSriastradh  * to deal in the Software without restriction, including without limitation
94e390cabSriastradh  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
104e390cabSriastradh  * and/or sell copies of the Software, and to permit persons to whom the
114e390cabSriastradh  * Software is furnished to do so, subject to the following conditions:
124e390cabSriastradh  *
134e390cabSriastradh  * The above copyright notice and this permission notice shall be included in
144e390cabSriastradh  * all copies or substantial portions of the Software.
154e390cabSriastradh  *
164e390cabSriastradh  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
174e390cabSriastradh  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
184e390cabSriastradh  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
194e390cabSriastradh  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
204e390cabSriastradh  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
214e390cabSriastradh  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
224e390cabSriastradh  * OTHER DEALINGS IN THE SOFTWARE.
234e390cabSriastradh  *
244e390cabSriastradh  * Authors: AMD
254e390cabSriastradh  *
264e390cabSriastradh  */
274e390cabSriastradh 
284e390cabSriastradh #include <sys/cdefs.h>
29*e4a580baSriastradh __KERNEL_RCSID(0, "$NetBSD: amdgpu_acp.c,v 1.3 2021/12/19 10:59:01 riastradh Exp $");
304e390cabSriastradh 
314e390cabSriastradh #include <linux/irqdomain.h>
324e390cabSriastradh #include <linux/pci.h>
334e390cabSriastradh #include <linux/pm_domain.h>
344e390cabSriastradh #include <linux/platform_device.h>
354e390cabSriastradh #include <sound/designware_i2s.h>
364e390cabSriastradh #include <sound/pcm.h>
374e390cabSriastradh 
384e390cabSriastradh #include "amdgpu.h"
394e390cabSriastradh #include "atom.h"
404e390cabSriastradh #include "amdgpu_acp.h"
414e390cabSriastradh 
424e390cabSriastradh #include "acp_gfx_if.h"
434e390cabSriastradh 
444e390cabSriastradh #define ACP_TILE_ON_MASK                	0x03
454e390cabSriastradh #define ACP_TILE_OFF_MASK               	0x02
464e390cabSriastradh #define ACP_TILE_ON_RETAIN_REG_MASK     	0x1f
474e390cabSriastradh #define ACP_TILE_OFF_RETAIN_REG_MASK    	0x20
484e390cabSriastradh 
494e390cabSriastradh #define ACP_TILE_P1_MASK                	0x3e
504e390cabSriastradh #define ACP_TILE_P2_MASK                	0x3d
514e390cabSriastradh #define ACP_TILE_DSP0_MASK              	0x3b
524e390cabSriastradh #define ACP_TILE_DSP1_MASK              	0x37
534e390cabSriastradh 
544e390cabSriastradh #define ACP_TILE_DSP2_MASK              	0x2f
554e390cabSriastradh 
564e390cabSriastradh #define ACP_DMA_REGS_END			0x146c0
574e390cabSriastradh #define ACP_I2S_PLAY_REGS_START			0x14840
584e390cabSriastradh #define ACP_I2S_PLAY_REGS_END			0x148b4
594e390cabSriastradh #define ACP_I2S_CAP_REGS_START			0x148b8
604e390cabSriastradh #define ACP_I2S_CAP_REGS_END			0x1496c
614e390cabSriastradh 
624e390cabSriastradh #define ACP_I2S_COMP1_CAP_REG_OFFSET		0xac
634e390cabSriastradh #define ACP_I2S_COMP2_CAP_REG_OFFSET		0xa8
644e390cabSriastradh #define ACP_I2S_COMP1_PLAY_REG_OFFSET		0x6c
654e390cabSriastradh #define ACP_I2S_COMP2_PLAY_REG_OFFSET		0x68
664e390cabSriastradh #define ACP_BT_PLAY_REGS_START			0x14970
674e390cabSriastradh #define ACP_BT_PLAY_REGS_END			0x14a24
684e390cabSriastradh #define ACP_BT_COMP1_REG_OFFSET			0xac
694e390cabSriastradh #define ACP_BT_COMP2_REG_OFFSET			0xa8
704e390cabSriastradh 
714e390cabSriastradh #define mmACP_PGFSM_RETAIN_REG			0x51c9
724e390cabSriastradh #define mmACP_PGFSM_CONFIG_REG			0x51ca
734e390cabSriastradh #define mmACP_PGFSM_READ_REG_0			0x51cc
744e390cabSriastradh 
754e390cabSriastradh #define mmACP_MEM_SHUT_DOWN_REQ_LO		0x51f8
764e390cabSriastradh #define mmACP_MEM_SHUT_DOWN_REQ_HI		0x51f9
774e390cabSriastradh #define mmACP_MEM_SHUT_DOWN_STS_LO		0x51fa
784e390cabSriastradh #define mmACP_MEM_SHUT_DOWN_STS_HI		0x51fb
794e390cabSriastradh 
804e390cabSriastradh #define mmACP_CONTROL				0x5131
814e390cabSriastradh #define mmACP_STATUS				0x5133
824e390cabSriastradh #define mmACP_SOFT_RESET			0x5134
834e390cabSriastradh #define ACP_CONTROL__ClkEn_MASK 		0x1
844e390cabSriastradh #define ACP_SOFT_RESET__SoftResetAud_MASK 	0x100
854e390cabSriastradh #define ACP_SOFT_RESET__SoftResetAudDone_MASK	0x1000000
864e390cabSriastradh #define ACP_CLOCK_EN_TIME_OUT_VALUE		0x000000FF
874e390cabSriastradh #define ACP_SOFT_RESET_DONE_TIME_OUT_VALUE	0x000000FF
884e390cabSriastradh 
894e390cabSriastradh #define ACP_TIMEOUT_LOOP			0x000000FF
904e390cabSriastradh #define ACP_DEVS				4
914e390cabSriastradh #define ACP_SRC_ID				162
924e390cabSriastradh 
934e390cabSriastradh enum {
944e390cabSriastradh 	ACP_TILE_P1 = 0,
954e390cabSriastradh 	ACP_TILE_P2,
964e390cabSriastradh 	ACP_TILE_DSP0,
974e390cabSriastradh 	ACP_TILE_DSP1,
984e390cabSriastradh 	ACP_TILE_DSP2,
994e390cabSriastradh };
1004e390cabSriastradh 
acp_sw_init(void * handle)1014e390cabSriastradh static int acp_sw_init(void *handle)
1024e390cabSriastradh {
1034e390cabSriastradh 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1044e390cabSriastradh 
1054e390cabSriastradh 	adev->acp.parent = adev->dev;
1064e390cabSriastradh 
1074e390cabSriastradh 	adev->acp.cgs_device =
1084e390cabSriastradh 		amdgpu_cgs_create_device(adev);
1094e390cabSriastradh 	if (!adev->acp.cgs_device)
1104e390cabSriastradh 		return -EINVAL;
1114e390cabSriastradh 
1124e390cabSriastradh 	return 0;
1134e390cabSriastradh }
1144e390cabSriastradh 
acp_sw_fini(void * handle)1154e390cabSriastradh static int acp_sw_fini(void *handle)
1164e390cabSriastradh {
1174e390cabSriastradh 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1184e390cabSriastradh 
1194e390cabSriastradh 	if (adev->acp.cgs_device)
1204e390cabSriastradh 		amdgpu_cgs_destroy_device(adev->acp.cgs_device);
1214e390cabSriastradh 
1224e390cabSriastradh 	return 0;
1234e390cabSriastradh }
1244e390cabSriastradh 
125*e4a580baSriastradh #ifndef __NetBSD__		/* XXX amdgpu pm */
126*e4a580baSriastradh 
1274e390cabSriastradh struct acp_pm_domain {
1284e390cabSriastradh 	void *adev;
1294e390cabSriastradh 	struct generic_pm_domain gpd;
1304e390cabSriastradh };
1314e390cabSriastradh 
acp_poweroff(struct generic_pm_domain * genpd)1324e390cabSriastradh static int acp_poweroff(struct generic_pm_domain *genpd)
1334e390cabSriastradh {
1344e390cabSriastradh 	struct acp_pm_domain *apd;
1354e390cabSriastradh 	struct amdgpu_device *adev;
1364e390cabSriastradh 
1374e390cabSriastradh 	apd = container_of(genpd, struct acp_pm_domain, gpd);
1384e390cabSriastradh 	if (apd != NULL) {
1394e390cabSriastradh 		adev = apd->adev;
1404e390cabSriastradh 	/* call smu to POWER GATE ACP block
1414e390cabSriastradh 	 * smu will
1424e390cabSriastradh 	 * 1. turn off the acp clock
1434e390cabSriastradh 	 * 2. power off the acp tiles
1444e390cabSriastradh 	 * 3. check and enter ulv state
1454e390cabSriastradh 	 */
1464e390cabSriastradh 		if (adev->powerplay.pp_funcs &&
1474e390cabSriastradh 			adev->powerplay.pp_funcs->set_powergating_by_smu)
1484e390cabSriastradh 			amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
1494e390cabSriastradh 	}
1504e390cabSriastradh 	return 0;
1514e390cabSriastradh }
1524e390cabSriastradh 
acp_poweron(struct generic_pm_domain * genpd)1534e390cabSriastradh static int acp_poweron(struct generic_pm_domain *genpd)
1544e390cabSriastradh {
1554e390cabSriastradh 	struct acp_pm_domain *apd;
1564e390cabSriastradh 	struct amdgpu_device *adev;
1574e390cabSriastradh 
1584e390cabSriastradh 	apd = container_of(genpd, struct acp_pm_domain, gpd);
1594e390cabSriastradh 	if (apd != NULL) {
1604e390cabSriastradh 		adev = apd->adev;
1614e390cabSriastradh 	/* call smu to UNGATE ACP block
1624e390cabSriastradh 	 * smu will
1634e390cabSriastradh 	 * 1. exit ulv
1644e390cabSriastradh 	 * 2. turn on acp clock
1654e390cabSriastradh 	 * 3. power on acp tiles
1664e390cabSriastradh 	 */
1674e390cabSriastradh 		if (adev->powerplay.pp_funcs->set_powergating_by_smu)
1684e390cabSriastradh 			amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
1694e390cabSriastradh 	}
1704e390cabSriastradh 	return 0;
1714e390cabSriastradh }
1724e390cabSriastradh 
get_mfd_cell_dev(const char * device_name,int r)1734e390cabSriastradh static struct device *get_mfd_cell_dev(const char *device_name, int r)
1744e390cabSriastradh {
1754e390cabSriastradh 	char auto_dev_name[25];
1764e390cabSriastradh 	struct device *dev;
1774e390cabSriastradh 
1784e390cabSriastradh 	snprintf(auto_dev_name, sizeof(auto_dev_name),
1794e390cabSriastradh 		 "%s.%d.auto", device_name, r);
1804e390cabSriastradh 	dev = bus_find_device_by_name(&platform_bus_type, NULL, auto_dev_name);
1814e390cabSriastradh 	dev_info(dev, "device %s added to pm domain\n", auto_dev_name);
1824e390cabSriastradh 
1834e390cabSriastradh 	return dev;
1844e390cabSriastradh }
1854e390cabSriastradh 
186*e4a580baSriastradh #endif
187*e4a580baSriastradh 
1884e390cabSriastradh /**
1894e390cabSriastradh  * acp_hw_init - start and test ACP block
1904e390cabSriastradh  *
1914e390cabSriastradh  * @adev: amdgpu_device pointer
1924e390cabSriastradh  *
1934e390cabSriastradh  */
acp_hw_init(void * handle)1944e390cabSriastradh static int acp_hw_init(void *handle)
1954e390cabSriastradh {
1964e390cabSriastradh 	int r, i;
1974e390cabSriastradh 	uint64_t acp_base;
1984e390cabSriastradh 	u32 val = 0;
1994e390cabSriastradh 	u32 count = 0;
2004e390cabSriastradh 	struct device *dev;
2014e390cabSriastradh 	struct i2s_platform_data *i2s_pdata = NULL;
2024e390cabSriastradh 
2034e390cabSriastradh 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2044e390cabSriastradh 
2054e390cabSriastradh 	const struct amdgpu_ip_block *ip_block =
2064e390cabSriastradh 		amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_ACP);
2074e390cabSriastradh 
2084e390cabSriastradh 	if (!ip_block)
2094e390cabSriastradh 		return -EINVAL;
2104e390cabSriastradh 
2114e390cabSriastradh 	r = amd_acp_hw_init(adev->acp.cgs_device,
2124e390cabSriastradh 			    ip_block->version->major, ip_block->version->minor);
2134e390cabSriastradh 	/* -ENODEV means board uses AZ rather than ACP */
2144e390cabSriastradh 	if (r == -ENODEV) {
2154e390cabSriastradh 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
2164e390cabSriastradh 		return 0;
2174e390cabSriastradh 	} else if (r) {
2184e390cabSriastradh 		return r;
2194e390cabSriastradh 	}
2204e390cabSriastradh 
2214e390cabSriastradh 	if (adev->rmmio_size == 0 || adev->rmmio_size < 0x5289)
2224e390cabSriastradh 		return -EINVAL;
2234e390cabSriastradh 
2244e390cabSriastradh 	acp_base = adev->rmmio_base;
2254e390cabSriastradh 
2264e390cabSriastradh 
227*e4a580baSriastradh #ifndef __NetBSD__		/* XXX amdgpu pm */
2284e390cabSriastradh 	adev->acp.acp_genpd = kzalloc(sizeof(struct acp_pm_domain), GFP_KERNEL);
2294e390cabSriastradh 	if (adev->acp.acp_genpd == NULL)
2304e390cabSriastradh 		return -ENOMEM;
2314e390cabSriastradh 
2324e390cabSriastradh 	adev->acp.acp_genpd->gpd.name = "ACP_AUDIO";
2334e390cabSriastradh 	adev->acp.acp_genpd->gpd.power_off = acp_poweroff;
2344e390cabSriastradh 	adev->acp.acp_genpd->gpd.power_on = acp_poweron;
2354e390cabSriastradh 
2364e390cabSriastradh 
2374e390cabSriastradh 	adev->acp.acp_genpd->adev = adev;
2384e390cabSriastradh 
2394e390cabSriastradh 	pm_genpd_init(&adev->acp.acp_genpd->gpd, NULL, false);
240*e4a580baSriastradh #endif
2414e390cabSriastradh 
242*e4a580baSriastradh #ifndef __NetBSD__		/* XXX amdgpu cell */
2434e390cabSriastradh 	adev->acp.acp_cell = kcalloc(ACP_DEVS, sizeof(struct mfd_cell),
2444e390cabSriastradh 							GFP_KERNEL);
2454e390cabSriastradh 
2464e390cabSriastradh 	if (adev->acp.acp_cell == NULL) {
2474e390cabSriastradh 		r = -ENOMEM;
2484e390cabSriastradh 		goto failure;
2494e390cabSriastradh 	}
250*e4a580baSriastradh #endif
2514e390cabSriastradh 
2524e390cabSriastradh 	adev->acp.acp_res = kcalloc(5, sizeof(struct resource), GFP_KERNEL);
2534e390cabSriastradh 	if (adev->acp.acp_res == NULL) {
2544e390cabSriastradh 		r = -ENOMEM;
2554e390cabSriastradh 		goto failure;
2564e390cabSriastradh 	}
2574e390cabSriastradh 
258*e4a580baSriastradh #ifdef __NetBSD__		/* XXX amdgpu sound */
259*e4a580baSriastradh 	__USE(i2s_pdata);
260*e4a580baSriastradh #else
2614e390cabSriastradh 	i2s_pdata = kcalloc(3, sizeof(struct i2s_platform_data), GFP_KERNEL);
2624e390cabSriastradh 	if (i2s_pdata == NULL) {
2634e390cabSriastradh 		r = -ENOMEM;
2644e390cabSriastradh 		goto failure;
2654e390cabSriastradh 	}
2664e390cabSriastradh 
2674e390cabSriastradh 	switch (adev->asic_type) {
2684e390cabSriastradh 	case CHIP_STONEY:
2694e390cabSriastradh 		i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
2704e390cabSriastradh 			DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
2714e390cabSriastradh 		break;
2724e390cabSriastradh 	default:
2734e390cabSriastradh 		i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
2744e390cabSriastradh 	}
2754e390cabSriastradh 	i2s_pdata[0].cap = DWC_I2S_PLAY;
2764e390cabSriastradh 	i2s_pdata[0].snd_rates = SNDRV_PCM_RATE_8000_96000;
2774e390cabSriastradh 	i2s_pdata[0].i2s_reg_comp1 = ACP_I2S_COMP1_PLAY_REG_OFFSET;
2784e390cabSriastradh 	i2s_pdata[0].i2s_reg_comp2 = ACP_I2S_COMP2_PLAY_REG_OFFSET;
2794e390cabSriastradh 	switch (adev->asic_type) {
2804e390cabSriastradh 	case CHIP_STONEY:
2814e390cabSriastradh 		i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
2824e390cabSriastradh 			DW_I2S_QUIRK_COMP_PARAM1 |
2834e390cabSriastradh 			DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
2844e390cabSriastradh 		break;
2854e390cabSriastradh 	default:
2864e390cabSriastradh 		i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
2874e390cabSriastradh 			DW_I2S_QUIRK_COMP_PARAM1;
2884e390cabSriastradh 	}
2894e390cabSriastradh 
2904e390cabSriastradh 	i2s_pdata[1].cap = DWC_I2S_RECORD;
2914e390cabSriastradh 	i2s_pdata[1].snd_rates = SNDRV_PCM_RATE_8000_96000;
2924e390cabSriastradh 	i2s_pdata[1].i2s_reg_comp1 = ACP_I2S_COMP1_CAP_REG_OFFSET;
2934e390cabSriastradh 	i2s_pdata[1].i2s_reg_comp2 = ACP_I2S_COMP2_CAP_REG_OFFSET;
2944e390cabSriastradh 
2954e390cabSriastradh 	i2s_pdata[2].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
2964e390cabSriastradh 	switch (adev->asic_type) {
2974e390cabSriastradh 	case CHIP_STONEY:
2984e390cabSriastradh 		i2s_pdata[2].quirks |= DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
2994e390cabSriastradh 		break;
3004e390cabSriastradh 	default:
3014e390cabSriastradh 		break;
3024e390cabSriastradh 	}
3034e390cabSriastradh 
3044e390cabSriastradh 	i2s_pdata[2].cap = DWC_I2S_PLAY | DWC_I2S_RECORD;
3054e390cabSriastradh 	i2s_pdata[2].snd_rates = SNDRV_PCM_RATE_8000_96000;
3064e390cabSriastradh 	i2s_pdata[2].i2s_reg_comp1 = ACP_BT_COMP1_REG_OFFSET;
3074e390cabSriastradh 	i2s_pdata[2].i2s_reg_comp2 = ACP_BT_COMP2_REG_OFFSET;
308*e4a580baSriastradh #endif
3094e390cabSriastradh 
3104e390cabSriastradh 	adev->acp.acp_res[0].name = "acp2x_dma";
3114e390cabSriastradh 	adev->acp.acp_res[0].flags = IORESOURCE_MEM;
3124e390cabSriastradh 	adev->acp.acp_res[0].start = acp_base;
3134e390cabSriastradh 	adev->acp.acp_res[0].end = acp_base + ACP_DMA_REGS_END;
3144e390cabSriastradh 
3154e390cabSriastradh 	adev->acp.acp_res[1].name = "acp2x_dw_i2s_play";
3164e390cabSriastradh 	adev->acp.acp_res[1].flags = IORESOURCE_MEM;
3174e390cabSriastradh 	adev->acp.acp_res[1].start = acp_base + ACP_I2S_PLAY_REGS_START;
3184e390cabSriastradh 	adev->acp.acp_res[1].end = acp_base + ACP_I2S_PLAY_REGS_END;
3194e390cabSriastradh 
3204e390cabSriastradh 	adev->acp.acp_res[2].name = "acp2x_dw_i2s_cap";
3214e390cabSriastradh 	adev->acp.acp_res[2].flags = IORESOURCE_MEM;
3224e390cabSriastradh 	adev->acp.acp_res[2].start = acp_base + ACP_I2S_CAP_REGS_START;
3234e390cabSriastradh 	adev->acp.acp_res[2].end = acp_base + ACP_I2S_CAP_REGS_END;
3244e390cabSriastradh 
3254e390cabSriastradh 	adev->acp.acp_res[3].name = "acp2x_dw_bt_i2s_play_cap";
3264e390cabSriastradh 	adev->acp.acp_res[3].flags = IORESOURCE_MEM;
3274e390cabSriastradh 	adev->acp.acp_res[3].start = acp_base + ACP_BT_PLAY_REGS_START;
3284e390cabSriastradh 	adev->acp.acp_res[3].end = acp_base + ACP_BT_PLAY_REGS_END;
3294e390cabSriastradh 
3304e390cabSriastradh 	adev->acp.acp_res[4].name = "acp2x_dma_irq";
3314e390cabSriastradh 	adev->acp.acp_res[4].flags = IORESOURCE_IRQ;
3324e390cabSriastradh 	adev->acp.acp_res[4].start = amdgpu_irq_create_mapping(adev, 162);
3334e390cabSriastradh 	adev->acp.acp_res[4].end = adev->acp.acp_res[4].start;
3344e390cabSriastradh 
335*e4a580baSriastradh #ifdef __NetBSD__		/* XXX amdgpu cell */
336*e4a580baSriastradh 	__USE(dev);
337*e4a580baSriastradh 	__USE(i);
338*e4a580baSriastradh #else
3394e390cabSriastradh 	adev->acp.acp_cell[0].name = "acp_audio_dma";
3404e390cabSriastradh 	adev->acp.acp_cell[0].num_resources = 5;
3414e390cabSriastradh 	adev->acp.acp_cell[0].resources = &adev->acp.acp_res[0];
3424e390cabSriastradh 	adev->acp.acp_cell[0].platform_data = &adev->asic_type;
3434e390cabSriastradh 	adev->acp.acp_cell[0].pdata_size = sizeof(adev->asic_type);
3444e390cabSriastradh 
3454e390cabSriastradh 	adev->acp.acp_cell[1].name = "designware-i2s";
3464e390cabSriastradh 	adev->acp.acp_cell[1].num_resources = 1;
3474e390cabSriastradh 	adev->acp.acp_cell[1].resources = &adev->acp.acp_res[1];
3484e390cabSriastradh 	adev->acp.acp_cell[1].platform_data = &i2s_pdata[0];
3494e390cabSriastradh 	adev->acp.acp_cell[1].pdata_size = sizeof(struct i2s_platform_data);
3504e390cabSriastradh 
3514e390cabSriastradh 	adev->acp.acp_cell[2].name = "designware-i2s";
3524e390cabSriastradh 	adev->acp.acp_cell[2].num_resources = 1;
3534e390cabSriastradh 	adev->acp.acp_cell[2].resources = &adev->acp.acp_res[2];
3544e390cabSriastradh 	adev->acp.acp_cell[2].platform_data = &i2s_pdata[1];
3554e390cabSriastradh 	adev->acp.acp_cell[2].pdata_size = sizeof(struct i2s_platform_data);
3564e390cabSriastradh 
3574e390cabSriastradh 	adev->acp.acp_cell[3].name = "designware-i2s";
3584e390cabSriastradh 	adev->acp.acp_cell[3].num_resources = 1;
3594e390cabSriastradh 	adev->acp.acp_cell[3].resources = &adev->acp.acp_res[3];
3604e390cabSriastradh 	adev->acp.acp_cell[3].platform_data = &i2s_pdata[2];
3614e390cabSriastradh 	adev->acp.acp_cell[3].pdata_size = sizeof(struct i2s_platform_data);
3624e390cabSriastradh 
3634e390cabSriastradh 	r = mfd_add_hotplug_devices(adev->acp.parent, adev->acp.acp_cell,
3644e390cabSriastradh 								ACP_DEVS);
3654e390cabSriastradh 	if (r)
3664e390cabSriastradh 		goto failure;
3674e390cabSriastradh 
3684e390cabSriastradh 	for (i = 0; i < ACP_DEVS ; i++) {
3694e390cabSriastradh 		dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
3704e390cabSriastradh 		r = pm_genpd_add_device(&adev->acp.acp_genpd->gpd, dev);
3714e390cabSriastradh 		if (r) {
3724e390cabSriastradh 			dev_err(dev, "Failed to add dev to genpd\n");
3734e390cabSriastradh 			goto failure;
3744e390cabSriastradh 		}
3754e390cabSriastradh 	}
376*e4a580baSriastradh #endif
3774e390cabSriastradh 
3784e390cabSriastradh 	/* Assert Soft reset of ACP */
3794e390cabSriastradh 	val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
3804e390cabSriastradh 
3814e390cabSriastradh 	val |= ACP_SOFT_RESET__SoftResetAud_MASK;
3824e390cabSriastradh 	cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
3834e390cabSriastradh 
3844e390cabSriastradh 	count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
3854e390cabSriastradh 	while (true) {
3864e390cabSriastradh 		val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
3874e390cabSriastradh 		if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
3884e390cabSriastradh 		    (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
3894e390cabSriastradh 			break;
3904e390cabSriastradh 		if (--count == 0) {
391*e4a580baSriastradh 			dev_err(pci_dev_dev(adev->pdev), "Failed to reset ACP\n");
3924e390cabSriastradh 			r = -ETIMEDOUT;
3934e390cabSriastradh 			goto failure;
3944e390cabSriastradh 		}
3954e390cabSriastradh 		udelay(100);
3964e390cabSriastradh 	}
3974e390cabSriastradh 	/* Enable clock to ACP and wait until the clock is enabled */
3984e390cabSriastradh 	val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
3994e390cabSriastradh 	val = val | ACP_CONTROL__ClkEn_MASK;
4004e390cabSriastradh 	cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
4014e390cabSriastradh 
4024e390cabSriastradh 	count = ACP_CLOCK_EN_TIME_OUT_VALUE;
4034e390cabSriastradh 
4044e390cabSriastradh 	while (true) {
4054e390cabSriastradh 		val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
4064e390cabSriastradh 		if (val & (u32) 0x1)
4074e390cabSriastradh 			break;
4084e390cabSriastradh 		if (--count == 0) {
409*e4a580baSriastradh 			dev_err(pci_dev_dev(adev->pdev), "Failed to reset ACP\n");
4104e390cabSriastradh 			r = -ETIMEDOUT;
4114e390cabSriastradh 			goto failure;
4124e390cabSriastradh 		}
4134e390cabSriastradh 		udelay(100);
4144e390cabSriastradh 	}
4154e390cabSriastradh 	/* Deassert the SOFT RESET flags */
4164e390cabSriastradh 	val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
4174e390cabSriastradh 	val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
4184e390cabSriastradh 	cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
4194e390cabSriastradh 	return 0;
4204e390cabSriastradh 
4214e390cabSriastradh failure:
4224e390cabSriastradh 	kfree(i2s_pdata);
4234e390cabSriastradh 	kfree(adev->acp.acp_res);
4244e390cabSriastradh 	kfree(adev->acp.acp_cell);
4254e390cabSriastradh 	kfree(adev->acp.acp_genpd);
4264e390cabSriastradh 	return r;
4274e390cabSriastradh }
4284e390cabSriastradh 
4294e390cabSriastradh /**
4304e390cabSriastradh  * acp_hw_fini - stop the hardware block
4314e390cabSriastradh  *
4324e390cabSriastradh  * @adev: amdgpu_device pointer
4334e390cabSriastradh  *
4344e390cabSriastradh  */
acp_hw_fini(void * handle)4354e390cabSriastradh static int acp_hw_fini(void *handle)
4364e390cabSriastradh {
4374e390cabSriastradh 	int i, ret;
4384e390cabSriastradh 	u32 val = 0;
4394e390cabSriastradh 	u32 count = 0;
4404e390cabSriastradh 	struct device *dev;
4414e390cabSriastradh 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
4424e390cabSriastradh 
4434e390cabSriastradh 	/* return early if no ACP */
4444e390cabSriastradh 	if (!adev->acp.acp_genpd) {
4454e390cabSriastradh 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
4464e390cabSriastradh 		return 0;
4474e390cabSriastradh 	}
4484e390cabSriastradh 
4494e390cabSriastradh 	/* Assert Soft reset of ACP */
4504e390cabSriastradh 	val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
4514e390cabSriastradh 
4524e390cabSriastradh 	val |= ACP_SOFT_RESET__SoftResetAud_MASK;
4534e390cabSriastradh 	cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
4544e390cabSriastradh 
4554e390cabSriastradh 	count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
4564e390cabSriastradh 	while (true) {
4574e390cabSriastradh 		val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
4584e390cabSriastradh 		if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
4594e390cabSriastradh 		    (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
4604e390cabSriastradh 			break;
4614e390cabSriastradh 		if (--count == 0) {
462*e4a580baSriastradh 			dev_err(pci_dev_dev(adev->pdev), "Failed to reset ACP\n");
4634e390cabSriastradh 			return -ETIMEDOUT;
4644e390cabSriastradh 		}
4654e390cabSriastradh 		udelay(100);
4664e390cabSriastradh 	}
4674e390cabSriastradh 	/* Disable ACP clock */
4684e390cabSriastradh 	val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
4694e390cabSriastradh 	val &= ~ACP_CONTROL__ClkEn_MASK;
4704e390cabSriastradh 	cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
4714e390cabSriastradh 
4724e390cabSriastradh 	count = ACP_CLOCK_EN_TIME_OUT_VALUE;
4734e390cabSriastradh 
4744e390cabSriastradh 	while (true) {
4754e390cabSriastradh 		val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
4764e390cabSriastradh 		if (val & (u32) 0x1)
4774e390cabSriastradh 			break;
4784e390cabSriastradh 		if (--count == 0) {
479*e4a580baSriastradh 			dev_err(pci_dev_dev(adev->pdev), "Failed to reset ACP\n");
4804e390cabSriastradh 			return -ETIMEDOUT;
4814e390cabSriastradh 		}
4824e390cabSriastradh 		udelay(100);
4834e390cabSriastradh 	}
4844e390cabSriastradh 
485*e4a580baSriastradh #ifdef __NetBSD__		/* XXX amdgpu pm */
486*e4a580baSriastradh 	__USE(dev);
487*e4a580baSriastradh 	__USE(i);
488*e4a580baSriastradh 	__USE(ret);
489*e4a580baSriastradh #else
4904e390cabSriastradh 	for (i = 0; i < ACP_DEVS ; i++) {
4914e390cabSriastradh 		dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
4924e390cabSriastradh 		ret = pm_genpd_remove_device(dev);
4934e390cabSriastradh 		/* If removal fails, dont giveup and try rest */
4944e390cabSriastradh 		if (ret)
4954e390cabSriastradh 			dev_err(dev, "remove dev from genpd failed\n");
4964e390cabSriastradh 	}
4974e390cabSriastradh 
4984e390cabSriastradh 	mfd_remove_devices(adev->acp.parent);
499*e4a580baSriastradh #endif
5004e390cabSriastradh 	kfree(adev->acp.acp_res);
5014e390cabSriastradh 	kfree(adev->acp.acp_genpd);
5024e390cabSriastradh 	kfree(adev->acp.acp_cell);
5034e390cabSriastradh 
5044e390cabSriastradh 	return 0;
5054e390cabSriastradh }
5064e390cabSriastradh 
acp_suspend(void * handle)5074e390cabSriastradh static int acp_suspend(void *handle)
5084e390cabSriastradh {
5094e390cabSriastradh 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5104e390cabSriastradh 
5114e390cabSriastradh 	/* power up on suspend */
5124e390cabSriastradh 	if (!adev->acp.acp_cell)
5134e390cabSriastradh 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
5144e390cabSriastradh 	return 0;
5154e390cabSriastradh }
5164e390cabSriastradh 
acp_resume(void * handle)5174e390cabSriastradh static int acp_resume(void *handle)
5184e390cabSriastradh {
5194e390cabSriastradh 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5204e390cabSriastradh 
5214e390cabSriastradh 	/* power down again on resume */
5224e390cabSriastradh 	if (!adev->acp.acp_cell)
5234e390cabSriastradh 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
5244e390cabSriastradh 	return 0;
5254e390cabSriastradh }
5264e390cabSriastradh 
acp_early_init(void * handle)5274e390cabSriastradh static int acp_early_init(void *handle)
5284e390cabSriastradh {
5294e390cabSriastradh 	return 0;
5304e390cabSriastradh }
5314e390cabSriastradh 
acp_is_idle(void * handle)5324e390cabSriastradh static bool acp_is_idle(void *handle)
5334e390cabSriastradh {
5344e390cabSriastradh 	return true;
5354e390cabSriastradh }
5364e390cabSriastradh 
acp_wait_for_idle(void * handle)5374e390cabSriastradh static int acp_wait_for_idle(void *handle)
5384e390cabSriastradh {
5394e390cabSriastradh 	return 0;
5404e390cabSriastradh }
5414e390cabSriastradh 
acp_soft_reset(void * handle)5424e390cabSriastradh static int acp_soft_reset(void *handle)
5434e390cabSriastradh {
5444e390cabSriastradh 	return 0;
5454e390cabSriastradh }
5464e390cabSriastradh 
acp_set_clockgating_state(void * handle,enum amd_clockgating_state state)5474e390cabSriastradh static int acp_set_clockgating_state(void *handle,
5484e390cabSriastradh 				     enum amd_clockgating_state state)
5494e390cabSriastradh {
5504e390cabSriastradh 	return 0;
5514e390cabSriastradh }
5524e390cabSriastradh 
acp_set_powergating_state(void * handle,enum amd_powergating_state state)5534e390cabSriastradh static int acp_set_powergating_state(void *handle,
5544e390cabSriastradh 				     enum amd_powergating_state state)
5554e390cabSriastradh {
5564e390cabSriastradh 	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
5574e390cabSriastradh 	bool enable = (state == AMD_PG_STATE_GATE);
5584e390cabSriastradh 
5594e390cabSriastradh 	if (adev->powerplay.pp_funcs &&
5604e390cabSriastradh 		adev->powerplay.pp_funcs->set_powergating_by_smu)
5614e390cabSriastradh 		amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, enable);
5624e390cabSriastradh 
5634e390cabSriastradh 	return 0;
5644e390cabSriastradh }
5654e390cabSriastradh 
5664e390cabSriastradh static const struct amd_ip_funcs acp_ip_funcs = {
5674e390cabSriastradh 	.name = "acp_ip",
5684e390cabSriastradh 	.early_init = acp_early_init,
5694e390cabSriastradh 	.late_init = NULL,
5704e390cabSriastradh 	.sw_init = acp_sw_init,
5714e390cabSriastradh 	.sw_fini = acp_sw_fini,
5724e390cabSriastradh 	.hw_init = acp_hw_init,
5734e390cabSriastradh 	.hw_fini = acp_hw_fini,
5744e390cabSriastradh 	.suspend = acp_suspend,
5754e390cabSriastradh 	.resume = acp_resume,
5764e390cabSriastradh 	.is_idle = acp_is_idle,
5774e390cabSriastradh 	.wait_for_idle = acp_wait_for_idle,
5784e390cabSriastradh 	.soft_reset = acp_soft_reset,
5794e390cabSriastradh 	.set_clockgating_state = acp_set_clockgating_state,
5804e390cabSriastradh 	.set_powergating_state = acp_set_powergating_state,
5814e390cabSriastradh };
5824e390cabSriastradh 
5834e390cabSriastradh const struct amdgpu_ip_block_version acp_ip_block =
5844e390cabSriastradh {
5854e390cabSriastradh 	.type = AMD_IP_BLOCK_TYPE_ACP,
5864e390cabSriastradh 	.major = 2,
5874e390cabSriastradh 	.minor = 2,
5884e390cabSriastradh 	.rev = 0,
5894e390cabSriastradh 	.funcs = &acp_ip_funcs,
5904e390cabSriastradh };
591