xref: /netbsd-src/sys/dev/tc/bba.c (revision 181254a7b1bdde6873432bffef2d2decc4b5c22f)
1 /* $NetBSD: bba.c,v 1.45 2020/08/29 03:24:31 isaki Exp $ */
2 
3 /*
4  * Copyright (c) 2000 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26  * POSSIBILITY OF SUCH DAMAGE.
27  */
28 
29 /* maxine/alpha baseboard audio (bba) */
30 
31 #include <sys/cdefs.h>
32 __KERNEL_RCSID(0, "$NetBSD: bba.c,v 1.45 2020/08/29 03:24:31 isaki Exp $");
33 
34 #include <sys/param.h>
35 #include <sys/systm.h>
36 #include <sys/kernel.h>
37 #include <sys/device.h>
38 #include <sys/kmem.h>
39 
40 #include <sys/bus.h>
41 #include <machine/autoconf.h>
42 #include <sys/cpu.h>
43 
44 #include <sys/audioio.h>
45 #include <dev/audio/audio_if.h>
46 
47 #include <dev/ic/am7930reg.h>
48 #include <dev/ic/am7930var.h>
49 
50 #include <dev/tc/tcvar.h>
51 #include <dev/tc/ioasicreg.h>
52 #include <dev/tc/ioasicvar.h>
53 
54 /* include mulaw.c (not .h file) here to expand mulaw32 */
55 void audio_mulaw32_to_internal(audio_filter_arg_t *);
56 void audio_internal_to_mulaw32(audio_filter_arg_t *);
57 #define MULAW32
58 #include <dev/audio/mulaw.c>
59 
60 #ifdef AUDIO_DEBUG
61 #define DPRINTF(x)	if (am7930debug) printf x
62 #else
63 #define DPRINTF(x)
64 #endif  /* AUDIO_DEBUG */
65 
66 #define BBA_MAX_DMA_SEGMENTS	16
67 #define BBA_DMABUF_SIZE		(BBA_MAX_DMA_SEGMENTS*IOASIC_DMA_BLOCKSIZE)
68 #define BBA_DMABUF_ALIGN	IOASIC_DMA_BLOCKSIZE
69 #define BBA_DMABUF_BOUNDARY	0
70 
71 struct bba_mem {
72 	struct bba_mem *next;
73 	bus_addr_t addr;
74 	bus_size_t size;
75 	void *kva;
76 };
77 
78 struct bba_dma_state {
79 	bus_dmamap_t dmam;		/* DMA map */
80 	int active;
81 	int curseg;			/* current segment in DMA buffer */
82 	void (*intr)(void *);		/* higher-level audio handler */
83 	void *intr_arg;
84 };
85 
86 struct bba_softc {
87 	struct am7930_softc sc_am7930;		/* glue to MI code */
88 
89 	bus_space_tag_t sc_bst;			/* IOASIC bus tag/handle */
90 	bus_space_handle_t sc_bsh;
91 	bus_dma_tag_t sc_dmat;
92 	bus_space_handle_t sc_codec_bsh;	/* codec bus space handle */
93 
94 	struct bba_mem *sc_mem_head;		/* list of buffers */
95 
96 	struct bba_dma_state sc_tx_dma_state;
97 	struct bba_dma_state sc_rx_dma_state;
98 };
99 
100 static int	bba_match(device_t, cfdata_t, void *);
101 static void	bba_attach(device_t, device_t, void *);
102 
103 CFATTACH_DECL_NEW(bba, sizeof(struct bba_softc),
104     bba_match, bba_attach, NULL, NULL);
105 
106 /*
107  * Define our interface into the am7930 MI driver.
108  */
109 
110 static uint8_t	bba_codec_iread(struct am7930_softc *, int);
111 static uint16_t	bba_codec_iread16(struct am7930_softc *, int);
112 static void	bba_codec_iwrite(struct am7930_softc *, int, uint8_t);
113 static void	bba_codec_iwrite16(struct am7930_softc *, int, uint16_t);
114 static void	bba_onopen(struct am7930_softc *);
115 static void	bba_onclose(struct am7930_softc *);
116 
117 struct am7930_glue bba_glue = {
118 	bba_codec_iread,
119 	bba_codec_iwrite,
120 	bba_codec_iread16,
121 	bba_codec_iwrite16,
122 	bba_onopen,
123 	bba_onclose,
124 };
125 
126 /*
127  * Define our interface to the higher level audio driver.
128  */
129 
130 static int	bba_query_format(void *, audio_format_query_t *);
131 static int	bba_set_format(void *, int,
132 				const audio_params_t *, const audio_params_t *,
133 				audio_filter_reg_t *, audio_filter_reg_t *);
134 static int	bba_round_blocksize(void *, int, int, const audio_params_t *);
135 static int	bba_halt_output(void *);
136 static int	bba_halt_input(void *);
137 static int	bba_getdev(void *, struct audio_device *);
138 static void	*bba_allocm(void *, int, size_t);
139 static void	bba_freem(void *, void *, size_t);
140 static size_t	bba_round_buffersize(void *, int, size_t);
141 static int	bba_trigger_output(void *, void *, void *, int,
142 				   void (*)(void *), void *,
143 				   const audio_params_t *);
144 static int	bba_trigger_input(void *, void *, void *, int,
145 				  void (*)(void *), void *,
146 				  const audio_params_t *);
147 static void	bba_get_locks(void *opaque, kmutex_t **intr,
148 			      kmutex_t **thread);
149 
150 static const struct audio_hw_if sa_hw_if = {
151 	.open			= am7930_open,
152 	.close			= am7930_close,
153 	.query_format		= bba_query_format,
154 	.set_format		= bba_set_format,
155 	.round_blocksize	= bba_round_blocksize,	/* md */
156 	.commit_settings	= am7930_commit_settings,
157 	.halt_output		= bba_halt_output,	/* md */
158 	.halt_input		= bba_halt_input,	/* md */
159 	.getdev			= bba_getdev,
160 	.set_port		= am7930_set_port,
161 	.get_port		= am7930_get_port,
162 	.query_devinfo		= am7930_query_devinfo,
163 	.allocm			= bba_allocm,		/* md */
164 	.freem			= bba_freem,		/* md */
165 	.round_buffersize	= bba_round_buffersize,	/* md */
166 	.get_props		= am7930_get_props,
167 	.trigger_output		= bba_trigger_output,	/* md */
168 	.trigger_input		= bba_trigger_input,	/* md */
169 	.get_locks		= bba_get_locks,
170 };
171 
172 static struct audio_device bba_device = {
173 	"am7930",
174 	"x",
175 	"bba"
176 };
177 
178 static const struct audio_format bba_format = {
179 	.mode		= AUMODE_PLAY | AUMODE_RECORD,
180 	.encoding	= AUDIO_ENCODING_ULAW, /* XXX */
181 	.validbits	= 32,
182 	.precision	= 32,
183 	.channels	= 1,
184 	.channel_mask	= AUFMT_MONAURAL,
185 	.frequency_type	= 1,
186 	.frequency	= { 8000 },
187 };
188 
189 static int	bba_intr(void *);
190 static void	bba_reset(struct bba_softc *, int);
191 static void	bba_codec_dwrite(struct am7930_softc *, int, uint8_t);
192 static uint8_t	bba_codec_dread(struct am7930_softc *, int);
193 
194 static int
195 bba_match(device_t parent, cfdata_t cf, void *aux)
196 {
197 	struct ioasicdev_attach_args *ia;
198 
199 	ia = aux;
200 	if (strcmp(ia->iada_modname, "isdn") != 0 &&
201 	    strcmp(ia->iada_modname, "AMD79c30") != 0)
202 		return 0;
203 
204 	return 1;
205 }
206 
207 
208 static void
209 bba_attach(device_t parent, device_t self, void *aux)
210 {
211 	struct ioasicdev_attach_args *ia;
212 	struct bba_softc *sc;
213 	struct am7930_softc *asc;
214 	struct ioasic_softc *iosc = device_private(parent);
215 
216 	ia = aux;
217 	sc = device_private(self);
218 	asc = &sc->sc_am7930;
219 	asc->sc_dev = self;
220 	sc->sc_bst = iosc->sc_bst;
221 	sc->sc_bsh = iosc->sc_bsh;
222 	sc->sc_dmat = iosc->sc_dmat;
223 
224 	/* get the bus space handle for codec */
225 	if (bus_space_subregion(sc->sc_bst, sc->sc_bsh,
226 	    ia->iada_offset, 0, &sc->sc_codec_bsh)) {
227 		aprint_error_dev(self, "unable to map device\n");
228 		return;
229 	}
230 
231 	printf("\n");
232 
233 	bba_reset(sc, 1);
234 
235 	/*
236 	 * Set up glue for MI code early; we use some of it here.
237 	 */
238 	asc->sc_glue = &bba_glue;
239 
240 	/*
241 	 *  MI initialisation.  We will be doing DMA.
242 	 */
243 	am7930_init(asc, AUDIOAMD_DMA_MODE);
244 
245 	ioasic_intr_establish(parent, ia->iada_cookie, TC_IPL_NONE,
246 	    bba_intr, sc);
247 
248 	audio_attach_mi(&sa_hw_if, asc, self);
249 }
250 
251 
252 static void
253 bba_onopen(struct am7930_softc *sc)
254 {
255 }
256 
257 
258 static void
259 bba_onclose(struct am7930_softc *sc)
260 {
261 }
262 
263 
264 static void
265 bba_reset(struct bba_softc *sc, int reset)
266 {
267 	uint32_t ssr;
268 
269 	/* disable any DMA and reset the codec */
270 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
271 	ssr &= ~(IOASIC_CSR_DMAEN_ISDN_T | IOASIC_CSR_DMAEN_ISDN_R);
272 	if (reset)
273 		ssr &= ~IOASIC_CSR_ISDN_ENABLE;
274 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
275 	DELAY(10);	/* 400ns required for codec to reset */
276 
277 	/* initialise DMA pointers */
278 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR, -1);
279 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR, -1);
280 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR, -1);
281 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR, -1);
282 
283 	/* take out of reset state */
284 	if (reset) {
285 		ssr |= IOASIC_CSR_ISDN_ENABLE;
286 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
287 	}
288 }
289 
290 
291 static void *
292 bba_allocm(void *addr, int direction, size_t size)
293 {
294 	struct am7930_softc *asc;
295 	struct bba_softc *sc;
296 	bus_dma_segment_t seg;
297 	int rseg;
298 	void *kva;
299 	struct bba_mem *m;
300 	int state;
301 
302 	DPRINTF(("bba_allocm: size = %zu\n", size));
303 	asc = addr;
304 	sc = addr;
305 	state = 0;
306 
307 	if (bus_dmamem_alloc(sc->sc_dmat, size, BBA_DMABUF_ALIGN,
308 	    BBA_DMABUF_BOUNDARY, &seg, 1, &rseg, BUS_DMA_WAITOK)) {
309 		aprint_error_dev(asc->sc_dev, "can't allocate DMA buffer\n");
310 		goto bad;
311 	}
312 	state |= 1;
313 
314 	if (bus_dmamem_map(sc->sc_dmat, &seg, rseg, size,
315 	    &kva, BUS_DMA_WAITOK | BUS_DMA_COHERENT)) {
316 		aprint_error_dev(asc->sc_dev, "can't map DMA buffer\n");
317 		goto bad;
318 	}
319 	state |= 2;
320 
321 	m = kmem_alloc(sizeof(struct bba_mem), KM_SLEEP);
322 	m->addr = seg.ds_addr;
323 	m->size = seg.ds_len;
324 	m->kva = kva;
325 	m->next = sc->sc_mem_head;
326 	sc->sc_mem_head = m;
327 
328 	return (void *)kva;
329 
330 bad:
331 	if (state & 2)
332 		bus_dmamem_unmap(sc->sc_dmat, kva, size);
333 	if (state & 1)
334 		bus_dmamem_free(sc->sc_dmat, &seg, 1);
335 	return NULL;
336 }
337 
338 
339 static void
340 bba_freem(void *addr, void *ptr, size_t size)
341 {
342 	struct bba_softc *sc;
343 	struct bba_mem **mp, *m;
344 	bus_dma_segment_t seg;
345 	void *kva;
346 
347 	sc = addr;
348 	kva = (void *)addr;
349 	for (mp = &sc->sc_mem_head; *mp && (*mp)->kva != kva;
350 	    mp = &(*mp)->next)
351 		continue;
352 	m = *mp;
353 	if (m == NULL) {
354 		printf("bba_freem: freeing unallocated memory\n");
355 		return;
356 	}
357 	*mp = m->next;
358 	bus_dmamem_unmap(sc->sc_dmat, kva, m->size);
359 
360 	seg.ds_addr = m->addr;
361 	seg.ds_len = m->size;
362 	bus_dmamem_free(sc->sc_dmat, &seg, 1);
363 	kmem_free(m, sizeof(struct bba_mem));
364 }
365 
366 
367 static size_t
368 bba_round_buffersize(void *addr, int direction, size_t size)
369 {
370 
371 	DPRINTF(("bba_round_buffersize: size=%zu\n", size));
372 	return size > BBA_DMABUF_SIZE ? BBA_DMABUF_SIZE :
373 	    roundup(size, IOASIC_DMA_BLOCKSIZE);
374 }
375 
376 
377 static int
378 bba_halt_output(void *addr)
379 {
380 	struct bba_softc *sc;
381 	struct bba_dma_state *d;
382 	uint32_t ssr;
383 
384 	sc = addr;
385 	d = &sc->sc_tx_dma_state;
386 	/* disable any DMA */
387 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
388 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_T;
389 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
390 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR, -1);
391 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR, -1);
392 
393 	if (d->active) {
394 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
395 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
396 		d->active = 0;
397 	}
398 
399 	return 0;
400 }
401 
402 
403 static int
404 bba_halt_input(void *addr)
405 {
406 	struct bba_softc *sc;
407 	struct bba_dma_state *d;
408 	uint32_t ssr;
409 
410 	sc = addr;
411 	d = &sc->sc_rx_dma_state;
412 	/* disable any DMA */
413 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
414 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_R;
415 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
416 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR, -1);
417 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR, -1);
418 
419 	if (d->active) {
420 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
421 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
422 		d->active = 0;
423 	}
424 
425 	return 0;
426 }
427 
428 
429 static int
430 bba_getdev(void *addr, struct audio_device *retp)
431 {
432 
433 	*retp = bba_device;
434 	return 0;
435 }
436 
437 
438 static int
439 bba_trigger_output(void *addr, void *start, void *end, int blksize,
440 		   void (*intr)(void *), void *arg,
441 		   const audio_params_t *param)
442 {
443 	struct bba_softc *sc;
444 	struct bba_dma_state *d;
445 	uint32_t ssr;
446 	tc_addr_t phys, nphys;
447 	int state;
448 
449 	DPRINTF(("bba_trigger_output: sc=%p start=%p end=%p blksize=%d intr=%p(%p)\n",
450 	    addr, start, end, blksize, intr, arg));
451 	sc = addr;
452 	d = &sc->sc_tx_dma_state;
453 	state = 0;
454 
455 	/* disable any DMA */
456 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
457 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_T;
458 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
459 
460 	if (bus_dmamap_create(sc->sc_dmat, (char *)end - (char *)start,
461 	    BBA_MAX_DMA_SEGMENTS, IOASIC_DMA_BLOCKSIZE,
462 	    BBA_DMABUF_BOUNDARY, BUS_DMA_NOWAIT, &d->dmam)) {
463 		printf("bba_trigger_output: can't create DMA map\n");
464 		goto bad;
465 	}
466 	state |= 1;
467 
468 	if (bus_dmamap_load(sc->sc_dmat, d->dmam, start,
469 	    (char *)end - (char *)start, NULL, BUS_DMA_WRITE|BUS_DMA_NOWAIT)) {
470 		printf("bba_trigger_output: can't load DMA map\n");
471 		goto bad;
472 	}
473 	state |= 2;
474 
475 	d->intr = intr;
476 	d->intr_arg = arg;
477 	d->curseg = 1;
478 
479 	/* get physical address of buffer start */
480 	phys = (tc_addr_t)d->dmam->dm_segs[0].ds_addr;
481 	nphys = (tc_addr_t)d->dmam->dm_segs[1].ds_addr;
482 
483 	/* setup DMA pointer */
484 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_DMAPTR,
485 	    IOASIC_DMA_ADDR(phys));
486 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_X_NEXTPTR,
487 	    IOASIC_DMA_ADDR(nphys));
488 
489 	/* kick off DMA */
490 	ssr |= IOASIC_CSR_DMAEN_ISDN_T;
491 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
492 
493 	d->active = 1;
494 
495 	return 0;
496 
497 bad:
498 	if (state & 2)
499 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
500 	if (state & 1)
501 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
502 	return 1;
503 }
504 
505 
506 static int
507 bba_trigger_input(void *addr, void *start, void *end, int blksize,
508 		  void (*intr)(void *), void *arg, const audio_params_t *param)
509 {
510 	struct bba_softc *sc;
511 	struct bba_dma_state *d;
512 	tc_addr_t phys, nphys;
513 	uint32_t ssr;
514 	int state = 0;
515 
516 	DPRINTF(("bba_trigger_input: sc=%p start=%p end=%p blksize=%d intr=%p(%p)\n",
517 	    addr, start, end, blksize, intr, arg));
518 	sc = addr;
519 	d = &sc->sc_rx_dma_state;
520 	state = 0;
521 
522 	/* disable any DMA */
523 	ssr = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR);
524 	ssr &= ~IOASIC_CSR_DMAEN_ISDN_R;
525 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
526 
527 	if (bus_dmamap_create(sc->sc_dmat, (char *)end - (char *)start,
528 	    BBA_MAX_DMA_SEGMENTS, IOASIC_DMA_BLOCKSIZE,
529 	    BBA_DMABUF_BOUNDARY, BUS_DMA_NOWAIT, &d->dmam)) {
530 		printf("bba_trigger_input: can't create DMA map\n");
531 		goto bad;
532 	}
533 	state |= 1;
534 
535 	if (bus_dmamap_load(sc->sc_dmat, d->dmam, start,
536 	    (char *)end - (char *)start, NULL, BUS_DMA_READ|BUS_DMA_NOWAIT)) {
537 		printf("bba_trigger_input: can't load DMA map\n");
538 		goto bad;
539 	}
540 	state |= 2;
541 
542 	d->intr = intr;
543 	d->intr_arg = arg;
544 	d->curseg = 1;
545 
546 	/* get physical address of buffer start */
547 	phys = (tc_addr_t)d->dmam->dm_segs[0].ds_addr;
548 	nphys = (tc_addr_t)d->dmam->dm_segs[1].ds_addr;
549 
550 	/* setup DMA pointer */
551 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_DMAPTR,
552 	    IOASIC_DMA_ADDR(phys));
553 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_ISDN_R_NEXTPTR,
554 	    IOASIC_DMA_ADDR(nphys));
555 
556 	/* kick off DMA */
557 	ssr |= IOASIC_CSR_DMAEN_ISDN_R;
558 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, IOASIC_CSR, ssr);
559 
560 	d->active = 1;
561 
562 	return 0;
563 
564 bad:
565 	if (state & 2)
566 		bus_dmamap_unload(sc->sc_dmat, d->dmam);
567 	if (state & 1)
568 		bus_dmamap_destroy(sc->sc_dmat, d->dmam);
569 	return 1;
570 }
571 
572 static void
573 bba_get_locks(void *opaque, kmutex_t **intr, kmutex_t **thread)
574 {
575 	struct bba_softc *bsc = opaque;
576 	struct am7930_softc *sc = &bsc->sc_am7930;
577 
578 	*intr = &sc->sc_intr_lock;
579 	*thread = &sc->sc_lock;
580 }
581 
582 static int
583 bba_intr(void *addr)
584 {
585 	struct bba_softc *sc;
586 	struct bba_dma_state *d;
587 	tc_addr_t nphys;
588 	int mask;
589 
590 	sc = addr;
591 	mutex_enter(&sc->sc_am7930.sc_intr_lock);
592 
593 	mask = bus_space_read_4(sc->sc_bst, sc->sc_bsh, IOASIC_INTR);
594 
595 	if (mask & IOASIC_INTR_ISDN_TXLOAD) {
596 		d = &sc->sc_tx_dma_state;
597 		d->curseg = (d->curseg+1) % d->dmam->dm_nsegs;
598 		nphys = (tc_addr_t)d->dmam->dm_segs[d->curseg].ds_addr;
599 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
600 		    IOASIC_ISDN_X_NEXTPTR, IOASIC_DMA_ADDR(nphys));
601 		if (d->intr != NULL)
602 			(*d->intr)(d->intr_arg);
603 	}
604 	if (mask & IOASIC_INTR_ISDN_RXLOAD) {
605 		d = &sc->sc_rx_dma_state;
606 		d->curseg = (d->curseg+1) % d->dmam->dm_nsegs;
607 		nphys = (tc_addr_t)d->dmam->dm_segs[d->curseg].ds_addr;
608 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
609 		    IOASIC_ISDN_R_NEXTPTR, IOASIC_DMA_ADDR(nphys));
610 		if (d->intr != NULL)
611 			(*d->intr)(d->intr_arg);
612 	}
613 
614 	mutex_exit(&sc->sc_am7930.sc_intr_lock);
615 
616 	return 0;
617 }
618 
619 static int
620 bba_query_format(void *addr, audio_format_query_t *afp)
621 {
622 
623 	return audio_query_format(&bba_format, 1, afp);
624 }
625 
626 static int
627 bba_set_format(void *addr, int setmode,
628 		const audio_params_t *play, const audio_params_t *rec,
629 		audio_filter_reg_t *pfil, audio_filter_reg_t *rfil)
630 {
631 
632 	if ((setmode & AUMODE_PLAY) != 0) {
633 		pfil->codec = audio_internal_to_mulaw32;
634 	}
635 	if ((setmode & AUMODE_RECORD) != 0) {
636 		rfil->codec = audio_mulaw32_to_internal;
637 	}
638 
639 	return 0;
640 }
641 
642 static int
643 bba_round_blocksize(void *addr, int blk, int mode, const audio_params_t *param)
644 {
645 
646 	return IOASIC_DMA_BLOCKSIZE;
647 }
648 
649 
650 /* indirect write */
651 static void
652 bba_codec_iwrite(struct am7930_softc *sc, int reg, uint8_t val)
653 {
654 
655 	DPRINTF(("bba_codec_iwrite(): sc=%p, reg=%d, val=%d\n", sc, reg, val));
656 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
657 	bba_codec_dwrite(sc, AM7930_DREG_DR, val);
658 }
659 
660 
661 static void
662 bba_codec_iwrite16(struct am7930_softc *sc, int reg, uint16_t val)
663 {
664 
665 	DPRINTF(("bba_codec_iwrite16(): sc=%p, reg=%d, val=%d\n", sc, reg, val));
666 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
667 	bba_codec_dwrite(sc, AM7930_DREG_DR, val);
668 	bba_codec_dwrite(sc, AM7930_DREG_DR, val>>8);
669 }
670 
671 
672 static uint16_t
673 bba_codec_iread16(struct am7930_softc *sc, int reg)
674 {
675 	uint16_t val;
676 
677 	DPRINTF(("bba_codec_iread16(): sc=%p, reg=%d\n", sc, reg));
678 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
679 	val = bba_codec_dread(sc, AM7930_DREG_DR) << 8;
680 	val |= bba_codec_dread(sc, AM7930_DREG_DR);
681 
682 	return val;
683 }
684 
685 
686 /* indirect read */
687 static uint8_t
688 bba_codec_iread(struct am7930_softc *sc, int reg)
689 {
690 	uint8_t val;
691 
692 	DPRINTF(("bba_codec_iread(): sc=%p, reg=%d\n", sc, reg));
693 	bba_codec_dwrite(sc, AM7930_DREG_CR, reg);
694 	val = bba_codec_dread(sc, AM7930_DREG_DR);
695 
696 	DPRINTF(("read 0x%x (%d)\n", val, val));
697 
698 	return val;
699 }
700 
701 /* direct write */
702 static void
703 bba_codec_dwrite(struct am7930_softc *asc, int reg, uint8_t val)
704 {
705 	struct bba_softc *sc;
706 
707 	sc = (struct bba_softc *)asc;
708 	DPRINTF(("bba_codec_dwrite(): sc=%p, reg=%d, val=%d\n", sc, reg, val));
709 
710 #if defined(__alpha__)
711 	bus_space_write_4(sc->sc_bst, sc->sc_codec_bsh,
712 	    reg << 2, val << 8);
713 #else
714 	bus_space_write_4(sc->sc_bst, sc->sc_codec_bsh,
715 	    reg << 6, val);
716 #endif
717 }
718 
719 /* direct read */
720 static uint8_t
721 bba_codec_dread(struct am7930_softc *asc, int reg)
722 {
723 	struct bba_softc *sc;
724 
725 	sc = (struct bba_softc *)asc;
726 	DPRINTF(("bba_codec_dread(): sc=%p, reg=%d\n", sc, reg));
727 
728 #if defined(__alpha__)
729 	return ((bus_space_read_4(sc->sc_bst, sc->sc_codec_bsh,
730 		reg << 2) >> 8) & 0xff);
731 #else
732 	return (bus_space_read_4(sc->sc_bst, sc->sc_codec_bsh,
733 		reg << 6) & 0xff);
734 #endif
735 }
736