xref: /netbsd-src/sys/dev/sbus/bppreg.h (revision ce099b40997c43048fb78bd578195f81d2456523)
1*ce099b40Smartin /*	$NetBSD: bppreg.h,v 1.2 2008/04/28 20:23:57 martin Exp $ */
2f9e261c5Spk 
3f9e261c5Spk /*-
4f9e261c5Spk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
5f9e261c5Spk  * All rights reserved.
6f9e261c5Spk  *
7f9e261c5Spk  * This code is derived from software contributed to The NetBSD Foundation
8f9e261c5Spk  * by Paul Kranenburg.
9f9e261c5Spk  *
10f9e261c5Spk  * Redistribution and use in source and binary forms, with or without
11f9e261c5Spk  * modification, are permitted provided that the following conditions
12f9e261c5Spk  * are met:
13f9e261c5Spk  * 1. Redistributions of source code must retain the above copyright
14f9e261c5Spk  *    notice, this list of conditions and the following disclaimer.
15f9e261c5Spk  * 2. Redistributions in binary form must reproduce the above copyright
16f9e261c5Spk  *    notice, this list of conditions and the following disclaimer in the
17f9e261c5Spk  *    documentation and/or other materials provided with the distribution.
18f9e261c5Spk  *
19f9e261c5Spk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20f9e261c5Spk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21f9e261c5Spk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22f9e261c5Spk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23f9e261c5Spk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24f9e261c5Spk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25f9e261c5Spk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26f9e261c5Spk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27f9e261c5Spk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28f9e261c5Spk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29f9e261c5Spk  * POSSIBILITY OF SUCH DAMAGE.
30f9e261c5Spk  */
31f9e261c5Spk 
32f9e261c5Spk /* Hardware Configuration Register */
33f9e261c5Spk #define BPP_HCR_DSS_MASK	0x003f	/* Data before strobe */
34f9e261c5Spk #define BPP_HCR_DSS_SHFT	0	/*   (in Sbus clocks)*/
35f9e261c5Spk #define BPP_HCR_DSW_MASK	0x7f00	/* Data Strobe Width */
36f9e261c5Spk #define BPP_HCR_DSW_SHFT	8	/*   (in Sbus clocks)*/
37f9e261c5Spk #define BPP_HCR_TEST		0x8000	/* */
38f9e261c5Spk #define BPP_HCR_BITS		"\177\020" \
39f9e261c5Spk 				"f\0\6DSS\0f\10\7DSW\0b\17TEST\0"
40f9e261c5Spk 
41f9e261c5Spk 
42f9e261c5Spk /* Operation Configuration Register */
43f9e261c5Spk #define BPP_OCR_IDLE		0x0008	/* State machines are idle */
44f9e261c5Spk #define BPP_OCR_SRST		0x0080	/* Reset bit */
45f9e261c5Spk #define BPP_OCR_ACK_OP		0x0100	/* ACK handshake operation */
46f9e261c5Spk #define BPP_OCR_BUSY_OP		0x0200	/* BUSY handshake operation */
47f9e261c5Spk #define BPP_OCR_EN_DIAG		0x0400	/* */
48f9e261c5Spk #define BPP_OCR_ACK_DSEL	0x0800	/* ack line is bidirectional */
49f9e261c5Spk #define BPP_OCR_BUSY_DSEL	0x1000	/* busy line is bidirectional */
50f9e261c5Spk #define BPP_OCR_DS_DSEL		0x2000	/* data strobe line is bidirectional */
51f9e261c5Spk #define BPP_OCR_DATA_SRC	0x4000	/* Data source for `memory clear' */
52f9e261c5Spk #define BPP_OCR_MEM_SRC		0x8000	/* Enable `memory clear' */
53f9e261c5Spk #define BPP_OCR_BITS		"\177\020" \
54f9e261c5Spk 				"b\3IDLE\0b\7SRST\0b\10ACK_OP\0b\11BUSY_OP\0" \
55f9e261c5Spk 				"b\12EN_DIAG\0b\13ACK_DSEL\0b\14BUSY_DSEL\0" \
56f9e261c5Spk 				"b\15DS_DSEL\0b\16DATA_SRC\0b\17MEM_SRC\0"
57f9e261c5Spk /* User settable bits */
58f9e261c5Spk #define BPP_OCR_USER	\
59f9e261c5Spk 	(BPP_OCR_ACK_OP|BPP_OCR_BUSY_OP|BPP_OCR_ACK_DSEL|\
60f9e261c5Spk 	 BPP_OCR_BUSY_DSEL|BPP_OCR_DS_DSEL)
61f9e261c5Spk 
62f9e261c5Spk /* Transfer Control Register */
63f9e261c5Spk #define BPP_TCR_DS		0x01	/* Data Strobe */
64f9e261c5Spk #define BPP_TCR_ACK		0x02	/* Acknowledge */
65f9e261c5Spk #define BPP_TCR_BUSY		0x04	/* Busy */
66f9e261c5Spk #define BPP_TCR_DIR		0x08	/* Direction control */
67f9e261c5Spk #define BPP_TCR_BITS		"\177\020" \
68f9e261c5Spk 				"b\0DS\0b\1ACK\0b\2BUSY\0b\3DIR\0"
69f9e261c5Spk #define BPP_TCR_USER		(BPP_TCR_DS|BPP_TCR_ACK|BPP_TCR_BUSY)
70f9e261c5Spk 
71f9e261c5Spk /* Output Register */
72f9e261c5Spk #define BPP_OR_SLCTIN		0x01	/* Select */
73f9e261c5Spk #define BPP_OR_AFXN		0x02	/* Auto Feed */
74f9e261c5Spk #define BPP_OR_INIT		0x04	/* Initialize */
75f9e261c5Spk #define BPP_OR_BITS		"\177\020" \
76f9e261c5Spk 				"b\0SLCTIN\0b\1AFXN\0b\2INIT\0"
77f9e261c5Spk #define BPP_OR_USER		(BPP_OR_SLCTIN|BPP_OR_AFXN)
78f9e261c5Spk 
79f9e261c5Spk /* Input Register (read-only) */
80f9e261c5Spk #define BPP_IR_ERR		0x01	/* Err input pin */
81f9e261c5Spk #define BPP_IR_SLCT		0x02	/* Select input pin */
82f9e261c5Spk #define BPP_IR_PE		0x04	/* Paper Out input pin */
83f9e261c5Spk #define BPP_IR_BITS		"\177\020" \
84f9e261c5Spk 				"b\0ERR\0b\1SLCT\0b\2PE\0"
85f9e261c5Spk 
86f9e261c5Spk /* Interrupt Control Register */
87f9e261c5Spk #define BPP_ERR_IRQ_EN		0x0001	/* Error interrupt enable */
88f9e261c5Spk #define BPP_ERR_IRP		0x0002	/* ERR interrupt polarity */
89f9e261c5Spk #define BPP_SLCT_IRQ_EN		0x0004	/* Select interrupt enable */
90f9e261c5Spk #define BPP_SLCT_IRP		0x0008	/* Select interrupt polarity */
91f9e261c5Spk #define BPP_PE_IRQ_EN		0x0010	/* Paper Empty interrupt enable */
92f9e261c5Spk #define BPP_PE_IRP		0x0020	/* PE interrupt polarity */
93f9e261c5Spk #define BPP_BUSY_IRQ_EN		0x0040	/* BUSY interrupt enable */
94f9e261c5Spk #define BPP_BUSY_IRP		0x0080	/* BUSY interrupt polarity */
95f9e261c5Spk #define BPP_ACK_IRQ_EN		0x0100	/* ACK interrupt enable */
96f9e261c5Spk #define BPP_DS_IRQ_EN		0x0200	/* Data Strobe interrupt enable */
97f9e261c5Spk #define BPP_ERR_IRQ		0x0400	/* ERR interrupt pending */
98f9e261c5Spk #define BPP_SLCT_IRQ		0x0800	/* SLCT interrupt pending */
99f9e261c5Spk #define BPP_PE_IRQ		0x1000	/* PE interrupt pending */
100f9e261c5Spk #define BPP_BUSY_IRQ		0x2000	/* BUSY interrupt pending */
101f9e261c5Spk #define BPP_ACK_IRQ		0x4000	/* ACK interrupt pending */
102f9e261c5Spk #define BPP_DS_IRQ		0x8000	/* DS interrupt pending */
103f9e261c5Spk 
104f9e261c5Spk /* Define mask for each of all irq request, all polarity and all enable bits */
105f9e261c5Spk #define BPP_ALLIRQ	(BPP_ERR_IRQ|BPP_SLCT_IRQ|BPP_PE_IRQ|	\
106f9e261c5Spk 			 BPP_BUSY_IRQ|BPP_ACK_IRQ|BPP_DS_IRQ)
107f9e261c5Spk #define BPP_ALLEN	(BPP_ERR_IRQ_EN|BPP_SLCT_IRQ_EN|	\
108f9e261c5Spk 			 BPP_PE_IRQ_EN|BPP_BUSY_IRQ_EN|		\
109f9e261c5Spk 			 BPP_ACK_IRQ_EN|BPP_DS_IRQ_EN)
110f9e261c5Spk #define BPP_ALLIRP	(BPP_ERR_IRP|BPP_PE_IRP|BPP_BUSY_IRP)
111f9e261c5Spk #define BPP_IRQ_USER	BPP_ALLIRP
112f9e261c5Spk 
113f9e261c5Spk #define BPP_IRQ_BITS	"\177\020"					\
114f9e261c5Spk 			"b\0ERR_IRQ_EN\0b\1ERR_IRP\0b\2SLCT_IRQ_EN\0"	\
115f9e261c5Spk 			"b\3SLCT_IRP\0b\4PE_IRQ_EN\0b\5PE_IRP\0"	\
116f9e261c5Spk 			"b\6BUSY_IRQ_EN\0b\7BUSY_IRP\0b\10ACK_IRQ_EN\0"	\
117f9e261c5Spk 			"b\11DS_IRQ_EN\0b\12ERR_IRQ\0b\13SLCT_IRQ\0"	\
118f9e261c5Spk 			"b\14PE_IRQ\0b\15BUSY_IRQ\0b\16ACK_IRQ\0"	\
119f9e261c5Spk 			"b\17DS_IRQ\0"
120