1 /* $NetBSD: twa.c,v 1.46 2014/02/25 18:30:10 pooka Exp $ */ 2 /* $wasabi: twa.c,v 1.27 2006/07/28 18:17:21 wrstuden Exp $ */ 3 4 /*- 5 * Copyright (c) 2004 The NetBSD Foundation, Inc. 6 * All rights reserved. 7 * 8 * This code is derived from software contributed to The NetBSD Foundation 9 * by Jordan Rhody of Wasabi Systems, Inc. 10 * 11 * Redistribution and use in source and binary forms, with or without 12 * modification, are permitted provided that the following conditions 13 * are met: 14 * 1. Redistributions of source code must retain the above copyright 15 * notice, this list of conditions and the following disclaimer. 16 * 2. Redistributions in binary form must reproduce the above copyright 17 * notice, this list of conditions and the following disclaimer in the 18 * documentation and/or other materials provided with the distribution. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 * POSSIBILITY OF SUCH DAMAGE. 31 */ 32 33 /*- 34 * Copyright (c) 2003-04 3ware, Inc. 35 * Copyright (c) 2000 Michael Smith 36 * Copyright (c) 2000 BSDi 37 * All rights reserved. 38 * 39 * Redistribution and use in source and binary forms, with or without 40 * modification, are permitted provided that the following conditions 41 * are met: 42 * 1. Redistributions of source code must retain the above copyright 43 * notice, this list of conditions and the following disclaimer. 44 * 2. Redistributions in binary form must reproduce the above copyright 45 * notice, this list of conditions and the following disclaimer in the 46 * documentation and/or other materials provided with the distribution. 47 * 48 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 49 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 50 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 51 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 52 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 53 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 54 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 55 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 56 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 57 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 58 * SUCH DAMAGE. 59 * 60 * $FreeBSD: src/sys/dev/twa/twa.c,v 1.2 2004/04/02 15:09:57 des Exp $ 61 */ 62 63 /* 64 * 3ware driver for 9000 series storage controllers. 65 * 66 * Author: Vinod Kashyap 67 */ 68 69 #include <sys/cdefs.h> 70 __KERNEL_RCSID(0, "$NetBSD: twa.c,v 1.46 2014/02/25 18:30:10 pooka Exp $"); 71 72 //#define TWA_DEBUG 73 74 #include <sys/param.h> 75 #include <sys/systm.h> 76 #include <sys/kernel.h> 77 #include <sys/device.h> 78 #include <sys/queue.h> 79 #include <sys/proc.h> 80 #include <sys/bswap.h> 81 #include <sys/buf.h> 82 #include <sys/bufq.h> 83 #include <sys/endian.h> 84 #include <sys/malloc.h> 85 #include <sys/conf.h> 86 #include <sys/disk.h> 87 #include <sys/sysctl.h> 88 #include <sys/syslog.h> 89 90 #include <sys/bus.h> 91 92 #include <dev/pci/pcireg.h> 93 #include <dev/pci/pcivar.h> 94 #include <dev/pci/pcidevs.h> 95 #include <dev/pci/twareg.h> 96 #include <dev/pci/twavar.h> 97 #include <dev/pci/twaio.h> 98 99 #include <dev/scsipi/scsipi_all.h> 100 #include <dev/scsipi/scsipi_disk.h> 101 #include <dev/scsipi/scsipiconf.h> 102 #include <dev/scsipi/scsi_spc.h> 103 104 #include <dev/ldvar.h> 105 106 #include "locators.h" 107 108 #define PCI_CBIO 0x10 109 110 static int twa_fetch_aen(struct twa_softc *); 111 static void twa_aen_callback(struct twa_request *); 112 static int twa_find_aen(struct twa_softc *sc, uint16_t); 113 static uint16_t twa_enqueue_aen(struct twa_softc *sc, 114 struct twa_command_header *); 115 116 static void twa_attach(device_t, device_t, void *); 117 static void twa_shutdown(void *); 118 static int twa_init_connection(struct twa_softc *, uint16_t, uint32_t, 119 uint16_t, uint16_t, uint16_t, uint16_t, uint16_t *, 120 uint16_t *, uint16_t *, uint16_t *, uint32_t *); 121 static int twa_intr(void *); 122 static int twa_match(device_t, cfdata_t, void *); 123 static int twa_reset(struct twa_softc *); 124 125 static int twa_print(void *, const char *); 126 static int twa_soft_reset(struct twa_softc *); 127 128 static int twa_check_ctlr_state(struct twa_softc *, uint32_t); 129 static int twa_get_param(struct twa_softc *, int, int, size_t, 130 void (* callback)(struct twa_request *), 131 struct twa_param_9k **); 132 static int twa_set_param(struct twa_softc *, int, int, int, void *, 133 void (* callback)(struct twa_request *)); 134 static void twa_describe_controller(struct twa_softc *); 135 static int twa_wait_status(struct twa_softc *, uint32_t, uint32_t); 136 static int twa_done(struct twa_softc *); 137 138 extern struct cfdriver twa_cd; 139 extern uint32_t twa_fw_img_size; 140 extern uint8_t twa_fw_img[]; 141 142 CFATTACH_DECL_NEW(twa, sizeof(struct twa_softc), 143 twa_match, twa_attach, NULL, NULL); 144 145 /* FreeBSD driver revision for sysctl expected by the 3ware cli */ 146 const char twaver[] = "1.50.01.002"; 147 148 /* AEN messages. */ 149 static const struct twa_message twa_aen_table[] = { 150 {0x0000, "AEN queue empty"}, 151 {0x0001, "Controller reset occurred"}, 152 {0x0002, "Degraded unit detected"}, 153 {0x0003, "Controller error occured"}, 154 {0x0004, "Background rebuild failed"}, 155 {0x0005, "Background rebuild done"}, 156 {0x0006, "Incomplete unit detected"}, 157 {0x0007, "Background initialize done"}, 158 {0x0008, "Unclean shutdown detected"}, 159 {0x0009, "Drive timeout detected"}, 160 {0x000A, "Drive error detected"}, 161 {0x000B, "Rebuild started"}, 162 {0x000C, "Background initialize started"}, 163 {0x000D, "Entire logical unit was deleted"}, 164 {0x000E, "Background initialize failed"}, 165 {0x000F, "SMART attribute exceeded threshold"}, 166 {0x0010, "Power supply reported AC under range"}, 167 {0x0011, "Power supply reported DC out of range"}, 168 {0x0012, "Power supply reported a malfunction"}, 169 {0x0013, "Power supply predicted malfunction"}, 170 {0x0014, "Battery charge is below threshold"}, 171 {0x0015, "Fan speed is below threshold"}, 172 {0x0016, "Temperature sensor is above threshold"}, 173 {0x0017, "Power supply was removed"}, 174 {0x0018, "Power supply was inserted"}, 175 {0x0019, "Drive was removed from a bay"}, 176 {0x001A, "Drive was inserted into a bay"}, 177 {0x001B, "Drive bay cover door was opened"}, 178 {0x001C, "Drive bay cover door was closed"}, 179 {0x001D, "Product case was opened"}, 180 {0x0020, "Prepare for shutdown (power-off)"}, 181 {0x0021, "Downgrade UDMA mode to lower speed"}, 182 {0x0022, "Upgrade UDMA mode to higher speed"}, 183 {0x0023, "Sector repair completed"}, 184 {0x0024, "Sbuf memory test failed"}, 185 {0x0025, "Error flushing cached write data to disk"}, 186 {0x0026, "Drive reported data ECC error"}, 187 {0x0027, "DCB has checksum error"}, 188 {0x0028, "DCB version is unsupported"}, 189 {0x0029, "Background verify started"}, 190 {0x002A, "Background verify failed"}, 191 {0x002B, "Background verify done"}, 192 {0x002C, "Bad sector overwritten during rebuild"}, 193 {0x002D, "Source drive error occurred"}, 194 {0x002E, "Replace failed because replacement drive too small"}, 195 {0x002F, "Verify failed because array was never initialized"}, 196 {0x0030, "Unsupported ATA drive"}, 197 {0x0031, "Synchronize host/controller time"}, 198 {0x0032, "Spare capacity is inadequate for some units"}, 199 {0x0033, "Background migration started"}, 200 {0x0034, "Background migration failed"}, 201 {0x0035, "Background migration done"}, 202 {0x0036, "Verify detected and fixed data/parity mismatch"}, 203 {0x0037, "SO-DIMM incompatible"}, 204 {0x0038, "SO-DIMM not detected"}, 205 {0x0039, "Corrected Sbuf ECC error"}, 206 {0x003A, "Drive power on reset detected"}, 207 {0x003B, "Background rebuild paused"}, 208 {0x003C, "Background initialize paused"}, 209 {0x003D, "Background verify paused"}, 210 {0x003E, "Background migration paused"}, 211 {0x003F, "Corrupt flash file system detected"}, 212 {0x0040, "Flash file system repaired"}, 213 {0x0041, "Unit number assignments were lost"}, 214 {0x0042, "Error during read of primary DCB"}, 215 {0x0043, "Latent error found in backup DCB"}, 216 {0x0044, "Battery voltage is normal"}, 217 {0x0045, "Battery voltage is low"}, 218 {0x0046, "Battery voltage is high"}, 219 {0x0047, "Battery voltage is too low"}, 220 {0x0048, "Battery voltage is too high"}, 221 {0x0049, "Battery temperature is normal"}, 222 {0x004A, "Battery temperature is low"}, 223 {0x004B, "Battery temperature is high"}, 224 {0x004C, "Battery temperature is too low"}, 225 {0x004D, "Battery temperature is too high"}, 226 {0x004E, "Battery capacity test started"}, 227 {0x004F, "Cache synchronization skipped"}, 228 {0x0050, "Battery capacity test completed"}, 229 {0x0051, "Battery health check started"}, 230 {0x0052, "Battery health check completed"}, 231 {0x0053, "Battery capacity test needed"}, 232 {0x0054, "Battery charge termination voltage is at high level"}, 233 {0x0055, "Battery charging started"}, 234 {0x0056, "Battery charging completed"}, 235 {0x0057, "Battery charging fault"}, 236 {0x0058, "Battery capacity is below warning level"}, 237 {0x0059, "Battery capacity is below error level"}, 238 {0x005A, "Battery is present"}, 239 {0x005B, "Battery is not present"}, 240 {0x005C, "Battery is weak"}, 241 {0x005D, "Battery health check failed"}, 242 {0x005E, "Cache synchronized after power fail"}, 243 {0x005F, "Cache synchronization failed; some data lost"}, 244 {0x0060, "Bad cache meta data checksum"}, 245 {0x0061, "Bad cache meta data signature"}, 246 {0x0062, "Cache meta data restore failed"}, 247 {0x0063, "BBU not found after power fail"}, 248 {0x00FC, "Recovered/finished array membership update"}, 249 {0x00FD, "Handler lockup"}, 250 {0x00FE, "Retrying PCI transfer"}, 251 {0x00FF, "AEN queue is full"}, 252 {0xFFFFFFFF, NULL} 253 }; 254 255 /* AEN severity table. */ 256 static const char *twa_aen_severity_table[] = { 257 "None", 258 "ERROR", 259 "WARNING", 260 "INFO", 261 "DEBUG", 262 NULL 263 }; 264 265 #if 0 266 /* Error messages. */ 267 static const struct twa_message twa_error_table[] = { 268 {0x0100, "SGL entry contains zero data"}, 269 {0x0101, "Invalid command opcode"}, 270 {0x0102, "SGL entry has unaligned address"}, 271 {0x0103, "SGL size does not match command"}, 272 {0x0104, "SGL entry has illegal length"}, 273 {0x0105, "Command packet is not aligned"}, 274 {0x0106, "Invalid request ID"}, 275 {0x0107, "Duplicate request ID"}, 276 {0x0108, "ID not locked"}, 277 {0x0109, "LBA out of range"}, 278 {0x010A, "Logical unit not supported"}, 279 {0x010B, "Parameter table does not exist"}, 280 {0x010C, "Parameter index does not exist"}, 281 {0x010D, "Invalid field in CDB"}, 282 {0x010E, "Specified port has invalid drive"}, 283 {0x010F, "Parameter item size mismatch"}, 284 {0x0110, "Failed memory allocation"}, 285 {0x0111, "Memory request too large"}, 286 {0x0112, "Out of memory segments"}, 287 {0x0113, "Invalid address to deallocate"}, 288 {0x0114, "Out of memory"}, 289 {0x0115, "Out of heap"}, 290 {0x0120, "Double degrade"}, 291 {0x0121, "Drive not degraded"}, 292 {0x0122, "Reconstruct error"}, 293 {0x0123, "Replace not accepted"}, 294 {0x0124, "Replace drive capacity too small"}, 295 {0x0125, "Sector count not allowed"}, 296 {0x0126, "No spares left"}, 297 {0x0127, "Reconstruct error"}, 298 {0x0128, "Unit is offline"}, 299 {0x0129, "Cannot update status to DCB"}, 300 {0x0130, "Invalid stripe handle"}, 301 {0x0131, "Handle that was not locked"}, 302 {0x0132, "Handle that was not empy"}, 303 {0x0133, "Handle has different owner"}, 304 {0x0140, "IPR has parent"}, 305 {0x0150, "Illegal Pbuf address alignment"}, 306 {0x0151, "Illegal Pbuf transfer length"}, 307 {0x0152, "Illegal Sbuf address alignment"}, 308 {0x0153, "Illegal Sbuf transfer length"}, 309 {0x0160, "Command packet too large"}, 310 {0x0161, "SGL exceeds maximum length"}, 311 {0x0162, "SGL has too many entries"}, 312 {0x0170, "Insufficient resources for rebuilder"}, 313 {0x0171, "Verify error (data != parity)"}, 314 {0x0180, "Requested segment not in directory of this DCB"}, 315 {0x0181, "DCB segment has unsupported version"}, 316 {0x0182, "DCB segment has checksum error"}, 317 {0x0183, "DCB support (settings) segment invalid"}, 318 {0x0184, "DCB UDB (unit descriptor block) segment invalid"}, 319 {0x0185, "DCB GUID (globally unique identifier) segment invalid"}, 320 {0x01A0, "Could not clear Sbuf"}, 321 {0x01C0, "Flash identify failed"}, 322 {0x01C1, "Flash out of bounds"}, 323 {0x01C2, "Flash verify error"}, 324 {0x01C3, "Flash file object not found"}, 325 {0x01C4, "Flash file already present"}, 326 {0x01C5, "Flash file system full"}, 327 {0x01C6, "Flash file not present"}, 328 {0x01C7, "Flash file size error"}, 329 {0x01C8, "Bad flash file checksum"}, 330 {0x01CA, "Corrupt flash file system detected"}, 331 {0x01D0, "Invalid field in parameter list"}, 332 {0x01D1, "Parameter list length error"}, 333 {0x01D2, "Parameter item is not changeable"}, 334 {0x01D3, "Parameter item is not saveable"}, 335 {0x0200, "UDMA CRC error"}, 336 {0x0201, "Internal CRC error"}, 337 {0x0202, "Data ECC error"}, 338 {0x0203, "ADP level 1 error"}, 339 {0x0204, "Port timeout"}, 340 {0x0205, "Drive power on reset"}, 341 {0x0206, "ADP level 2 error"}, 342 {0x0207, "Soft reset failed"}, 343 {0x0208, "Drive not ready"}, 344 {0x0209, "Unclassified port error"}, 345 {0x020A, "Drive aborted command"}, 346 {0x0210, "Internal CRC error"}, 347 {0x0211, "Host PCI bus abort"}, 348 {0x0212, "Host PCI parity error"}, 349 {0x0213, "Port handler error"}, 350 {0x0214, "Token interrupt count error"}, 351 {0x0215, "Timeout waiting for PCI transfer"}, 352 {0x0216, "Corrected buffer ECC"}, 353 {0x0217, "Uncorrected buffer ECC"}, 354 {0x0230, "Unsupported command during flash recovery"}, 355 {0x0231, "Next image buffer expected"}, 356 {0x0232, "Binary image architecture incompatible"}, 357 {0x0233, "Binary image has no signature"}, 358 {0x0234, "Binary image has bad checksum"}, 359 {0x0235, "Image downloaded overflowed buffer"}, 360 {0x0240, "I2C device not found"}, 361 {0x0241, "I2C transaction aborted"}, 362 {0x0242, "SO-DIMM parameter(s) incompatible using defaults"}, 363 {0x0243, "SO-DIMM unsupported"}, 364 {0x0248, "SPI transfer status error"}, 365 {0x0249, "SPI transfer timeout error"}, 366 {0x0250, "Invalid unit descriptor size in CreateUnit"}, 367 {0x0251, "Unit descriptor size exceeds data buffer in CreateUnit"}, 368 {0x0252, "Invalid value in CreateUnit descriptor"}, 369 {0x0253, "Inadequate disk space to support descriptor in CreateUnit"}, 370 {0x0254, "Unable to create data channel for this unit descriptor"}, 371 {0x0255, "CreateUnit descriptor specifies a drive already in use"}, 372 {0x0256, "Unable to write configuration to all disks during CreateUnit"}, 373 {0x0257, "CreateUnit does not support this descriptor version"}, 374 {0x0258, "Invalid subunit for RAID 0 or 5 in CreateUnit"}, 375 {0x0259, "Too many descriptors in CreateUnit"}, 376 {0x025A, "Invalid configuration specified in CreateUnit descriptor"}, 377 {0x025B, "Invalid LBA offset specified in CreateUnit descriptor"}, 378 {0x025C, "Invalid stripelet size specified in CreateUnit descriptor"}, 379 {0x0260, "SMART attribute exceeded threshold"}, 380 {0xFFFFFFFF, NULL} 381 }; 382 #endif 383 384 struct twa_pci_identity { 385 uint32_t vendor_id; 386 uint32_t product_id; 387 const char *name; 388 }; 389 390 static const struct twa_pci_identity twa_pci_products[] = { 391 { PCI_VENDOR_3WARE, 392 PCI_PRODUCT_3WARE_9000, 393 "3ware 9000 series", 394 }, 395 { PCI_VENDOR_3WARE, 396 PCI_PRODUCT_3WARE_9550, 397 "3ware 9550SX series", 398 }, 399 { PCI_VENDOR_3WARE, 400 PCI_PRODUCT_3WARE_9650, 401 "3ware 9650SE series", 402 }, 403 { PCI_VENDOR_3WARE, 404 PCI_PRODUCT_3WARE_9690, 405 "3ware 9690 series", 406 }, 407 { 0, 408 0, 409 NULL, 410 }, 411 }; 412 413 414 static inline void 415 twa_outl(struct twa_softc *sc, int off, uint32_t val) 416 { 417 418 bus_space_write_4(sc->twa_bus_iot, sc->twa_bus_ioh, off, val); 419 bus_space_barrier(sc->twa_bus_iot, sc->twa_bus_ioh, off, 4, 420 BUS_SPACE_BARRIER_WRITE); 421 } 422 423 static inline uint32_t twa_inl(struct twa_softc *sc, int off) 424 { 425 426 bus_space_barrier(sc->twa_bus_iot, sc->twa_bus_ioh, off, 4, 427 BUS_SPACE_BARRIER_WRITE | BUS_SPACE_BARRIER_READ); 428 return (bus_space_read_4(sc->twa_bus_iot, sc->twa_bus_ioh, off)); 429 } 430 431 void 432 twa_request_wait_handler(struct twa_request *tr) 433 { 434 435 wakeup(tr); 436 } 437 438 static const struct twa_pci_identity * 439 twa_lookup(pcireg_t id) 440 { 441 const struct twa_pci_identity *entry; 442 int i; 443 444 for (i = 0; i < __arraycount(twa_pci_products); i++) { 445 entry = &twa_pci_products[i]; 446 if (entry->vendor_id == PCI_VENDOR(id) && 447 entry->product_id == PCI_PRODUCT(id)) { 448 return entry; 449 } 450 } 451 return NULL; 452 } 453 454 static int 455 twa_match(device_t parent, cfdata_t cfdata, void *aux) 456 { 457 struct pci_attach_args *pa = aux; 458 const struct twa_pci_identity *entry; 459 460 entry = twa_lookup(pa->pa_id); 461 if (entry != NULL) { 462 return 1; 463 } 464 return (0); 465 } 466 467 static const char * 468 twa_find_msg_string(const struct twa_message *table, uint16_t code) 469 { 470 int i; 471 472 for (i = 0; table[i].message != NULL; i++) 473 if (table[i].code == code) 474 return(table[i].message); 475 476 return(table[i].message); 477 } 478 479 void 480 twa_release_request(struct twa_request *tr) 481 { 482 int s; 483 struct twa_softc *sc; 484 485 sc = tr->tr_sc; 486 487 if ((tr->tr_flags & TWA_CMD_AEN) == 0) { 488 s = splbio(); 489 TAILQ_INSERT_TAIL(&tr->tr_sc->twa_free, tr, tr_link); 490 splx(s); 491 if (__predict_false((tr->tr_sc->twa_sc_flags & 492 TWA_STATE_REQUEST_WAIT) != 0)) { 493 tr->tr_sc->twa_sc_flags &= ~TWA_STATE_REQUEST_WAIT; 494 wakeup(&sc->twa_free); 495 } 496 } else 497 tr->tr_flags &= ~TWA_CMD_AEN_BUSY; 498 } 499 500 static void 501 twa_unmap_request(struct twa_request *tr) 502 { 503 struct twa_softc *sc = tr->tr_sc; 504 uint8_t cmd_status; 505 int s; 506 507 /* If the command involved data, unmap that too. */ 508 if (tr->tr_data != NULL) { 509 if (tr->tr_cmd_pkt_type & TWA_CMD_PKT_TYPE_9K) 510 cmd_status = tr->tr_command->command.cmd_pkt_9k.status; 511 else 512 cmd_status = 513 tr->tr_command->command.cmd_pkt_7k.generic.status; 514 515 if (tr->tr_flags & TWA_CMD_DATA_OUT) { 516 bus_dmamap_sync(tr->tr_sc->twa_dma_tag, tr->tr_dma_map, 517 0, tr->tr_length, BUS_DMASYNC_POSTREAD); 518 /* 519 * If we are using a bounce buffer, and we are reading 520 * data, copy the real data in. 521 */ 522 if (tr->tr_flags & TWA_CMD_DATA_COPY_NEEDED) 523 if (cmd_status == 0) 524 memcpy(tr->tr_real_data, tr->tr_data, 525 tr->tr_real_length); 526 } 527 if (tr->tr_flags & TWA_CMD_DATA_IN) 528 bus_dmamap_sync(tr->tr_sc->twa_dma_tag, tr->tr_dma_map, 529 0, tr->tr_length, BUS_DMASYNC_POSTWRITE); 530 531 bus_dmamap_unload(sc->twa_dma_tag, tr->tr_dma_map); 532 } 533 534 /* Free alignment buffer if it was used. */ 535 if (tr->tr_flags & TWA_CMD_DATA_COPY_NEEDED) { 536 s = splvm(); 537 uvm_km_kmem_free(kmem_va_arena, (vaddr_t)tr->tr_data, 538 tr->tr_length); 539 splx(s); 540 tr->tr_data = tr->tr_real_data; 541 tr->tr_length = tr->tr_real_length; 542 } 543 } 544 545 /* 546 * Function name: twa_wait_request 547 * Description: Sends down a firmware cmd, and waits for the completion, 548 * but NOT in a tight loop. 549 * 550 * Input: tr -- ptr to request pkt 551 * timeout -- max # of seconds to wait before giving up 552 * Output: None 553 * Return value: 0 -- success 554 * non-zero-- failure 555 */ 556 static int 557 twa_wait_request(struct twa_request *tr, uint32_t timeout) 558 { 559 time_t end_time; 560 struct timeval t1; 561 int s, rv; 562 563 tr->tr_flags |= TWA_CMD_SLEEP_ON_REQUEST; 564 tr->tr_callback = twa_request_wait_handler; 565 tr->tr_status = TWA_CMD_BUSY; 566 567 rv = twa_map_request(tr); 568 569 if (rv != 0) 570 return (rv); 571 572 microtime(&t1); 573 end_time = t1.tv_usec + 574 (timeout * 1000 * 100); 575 576 while (tr->tr_status != TWA_CMD_COMPLETE) { 577 rv = tr->tr_error; 578 if (rv != 0) 579 return(rv); 580 if ((rv = tsleep(tr, PRIBIO, "twawait", timeout * hz)) == 0) 581 break; 582 583 if (rv == EWOULDBLOCK) { 584 /* 585 * We will reset the controller only if the request has 586 * already been submitted, so as to not lose the 587 * request packet. If a busy request timed out, the 588 * reset will take care of freeing resources. If a 589 * pending request timed out, we will free resources 590 * for that request, right here. So, the caller is 591 * expected to NOT cleanup when ETIMEDOUT is returned. 592 */ 593 if (tr->tr_status == TWA_CMD_BUSY) 594 twa_reset(tr->tr_sc); 595 else { 596 /* Request was never submitted. Clean up. */ 597 s = splbio(); 598 TAILQ_REMOVE(&tr->tr_sc->twa_pending, tr, 599 tr_link); 600 splx(s); 601 602 twa_unmap_request(tr); 603 if (tr->tr_data) 604 free(tr->tr_data, M_DEVBUF); 605 606 twa_release_request(tr); 607 } 608 return(ETIMEDOUT); 609 } 610 /* 611 * Either the request got completed, or we were woken up by a 612 * signal. Calculate the new timeout, in case it was the 613 * latter. 614 */ 615 microtime(&t1); 616 617 timeout = (end_time - t1.tv_usec) / (1000 * 100); 618 } 619 return(rv); 620 } 621 622 /* 623 * Function name: twa_immediate_request 624 * Description: Sends down a firmware cmd, and waits for the completion 625 * in a tight loop. 626 * 627 * Input: tr -- ptr to request pkt 628 * timeout -- max # of seconds to wait before giving up 629 * Output: None 630 * Return value: 0 -- success 631 * non-zero-- failure 632 */ 633 static int 634 twa_immediate_request(struct twa_request *tr, uint32_t timeout) 635 { 636 struct timeval t1; 637 int s = 0, rv = 0; 638 639 rv = twa_map_request(tr); 640 641 if (rv != 0) 642 return(rv); 643 644 timeout = (timeout * 10000 * 10); 645 646 microtime(&t1); 647 648 timeout += t1.tv_usec; 649 650 do { 651 rv = tr->tr_error; 652 if (rv != 0) 653 return(rv); 654 s = splbio(); 655 twa_done(tr->tr_sc); 656 splx(s); 657 if (tr->tr_status == TWA_CMD_COMPLETE) 658 return(rv); 659 microtime(&t1); 660 } while (t1.tv_usec <= timeout); 661 662 /* 663 * We will reset the controller only if the request has 664 * already been submitted, so as to not lose the 665 * request packet. If a busy request timed out, the 666 * reset will take care of freeing resources. If a 667 * pending request timed out, we will free resources 668 * for that request, right here. So, the caller is 669 * expected to NOT cleanup when ETIMEDOUT is returned. 670 */ 671 rv = ETIMEDOUT; 672 673 if (tr->tr_status == TWA_CMD_BUSY) 674 twa_reset(tr->tr_sc); 675 else { 676 /* Request was never submitted. Clean up. */ 677 s = splbio(); 678 TAILQ_REMOVE(&tr->tr_sc->twa_pending, tr, tr_link); 679 splx(s); 680 twa_unmap_request(tr); 681 if (tr->tr_data) 682 free(tr->tr_data, M_DEVBUF); 683 684 twa_release_request(tr); 685 } 686 return (rv); 687 } 688 689 static int 690 twa_inquiry(struct twa_request *tr, int lunid) 691 { 692 int error; 693 struct twa_command_9k *tr_9k_cmd; 694 695 if (tr->tr_data == NULL) 696 return (ENOMEM); 697 698 memset(tr->tr_data, 0, TWA_SECTOR_SIZE); 699 700 tr->tr_length = TWA_SECTOR_SIZE; 701 tr->tr_cmd_pkt_type = TWA_CMD_PKT_TYPE_9K; 702 tr->tr_flags |= TWA_CMD_DATA_IN | TWA_CMD_DATA_OUT; 703 704 tr_9k_cmd = &tr->tr_command->command.cmd_pkt_9k; 705 706 tr_9k_cmd->command.opcode = TWA_OP_EXECUTE_SCSI_COMMAND; 707 tr_9k_cmd->unit = lunid; 708 tr_9k_cmd->request_id = tr->tr_request_id; 709 tr_9k_cmd->status = 0; 710 tr_9k_cmd->sgl_offset = 16; 711 tr_9k_cmd->sgl_entries = 1; 712 /* create the CDB here */ 713 tr_9k_cmd->cdb[0] = INQUIRY; 714 tr_9k_cmd->cdb[1] = ((lunid << 5) & 0x0e); 715 tr_9k_cmd->cdb[4] = 255; 716 717 /* XXXX setup page data no lun device 718 * it seems 9000 series does not indicate 719 * NOTPRESENT - need more investigation 720 */ 721 ((struct scsipi_inquiry_data *)tr->tr_data)->device = 722 SID_QUAL_LU_NOTPRESENT; 723 724 error = twa_immediate_request(tr, TWA_REQUEST_TIMEOUT_PERIOD); 725 if (error != 0) 726 return (error); 727 728 if (((struct scsipi_inquiry_data *)tr->tr_data)->device == 729 SID_QUAL_LU_NOTPRESENT) 730 error = 1; 731 732 return (error); 733 } 734 735 static int 736 twa_print_inquiry_data(struct twa_softc *sc, struct scsipi_inquiry_data *scsipi) 737 { 738 739 printf("%s: %s\n", device_xname(sc->twa_dv), scsipi->vendor); 740 741 return (1); 742 } 743 744 745 static uint64_t 746 twa_read_capacity(struct twa_request *tr, int lunid) 747 { 748 int error; 749 struct twa_command_9k *tr_9k_cmd; 750 uint64_t array_size = 0LL; 751 752 if (tr->tr_data == NULL) 753 return (ENOMEM); 754 755 memset(tr->tr_data, 0, TWA_SECTOR_SIZE); 756 757 tr->tr_length = TWA_SECTOR_SIZE; 758 tr->tr_cmd_pkt_type = TWA_CMD_PKT_TYPE_9K; 759 tr->tr_flags |= TWA_CMD_DATA_OUT; 760 761 tr_9k_cmd = &tr->tr_command->command.cmd_pkt_9k; 762 763 tr_9k_cmd->command.opcode = TWA_OP_EXECUTE_SCSI_COMMAND; 764 tr_9k_cmd->unit = lunid; 765 tr_9k_cmd->request_id = tr->tr_request_id; 766 tr_9k_cmd->status = 0; 767 tr_9k_cmd->sgl_offset = 16; 768 tr_9k_cmd->sgl_entries = 1; 769 /* create the CDB here */ 770 tr_9k_cmd->cdb[0] = READ_CAPACITY_16; 771 tr_9k_cmd->cdb[1] = ((lunid << 5) & 0x0e) | SRC16_SERVICE_ACTION; 772 773 error = twa_immediate_request(tr, TWA_REQUEST_TIMEOUT_PERIOD); 774 775 if (error == 0) { 776 #if BYTE_ORDER == BIG_ENDIAN 777 array_size = bswap64(_8btol( 778 ((struct scsipi_read_capacity_16_data *)tr->tr_data->addr) + 1); 779 #else 780 array_size = _8btol(((struct scsipi_read_capacity_16_data *) 781 tr->tr_data)->addr) + 1; 782 #endif 783 } 784 return (array_size); 785 } 786 787 static int 788 twa_request_sense(struct twa_request *tr, int lunid) 789 { 790 int error = 1; 791 struct twa_command_9k *tr_9k_cmd; 792 793 if (tr->tr_data == NULL) 794 return (error); 795 796 memset(tr->tr_data, 0, TWA_SECTOR_SIZE); 797 798 tr->tr_length = TWA_SECTOR_SIZE; 799 tr->tr_cmd_pkt_type = TWA_CMD_PKT_TYPE_9K; 800 tr->tr_flags |= TWA_CMD_DATA_OUT; 801 802 tr_9k_cmd = &tr->tr_command->command.cmd_pkt_9k; 803 804 tr_9k_cmd->command.opcode = TWA_OP_EXECUTE_SCSI_COMMAND; 805 tr_9k_cmd->unit = lunid; 806 tr_9k_cmd->request_id = tr->tr_request_id; 807 tr_9k_cmd->status = 0; 808 tr_9k_cmd->sgl_offset = 16; 809 tr_9k_cmd->sgl_entries = 1; 810 /* create the CDB here */ 811 tr_9k_cmd->cdb[0] = SCSI_REQUEST_SENSE; 812 tr_9k_cmd->cdb[1] = ((lunid << 5) & 0x0e); 813 tr_9k_cmd->cdb[4] = 255; 814 815 /*XXX AEN notification called in interrupt context 816 * so just queue the request. Return as quickly 817 * as possible from interrupt 818 */ 819 if ((tr->tr_flags & TWA_CMD_AEN) != 0) 820 error = twa_map_request(tr); 821 else 822 error = twa_immediate_request(tr, TWA_REQUEST_TIMEOUT_PERIOD); 823 824 return (error); 825 } 826 827 static int 828 twa_alloc_req_pkts(struct twa_softc *sc, int num_reqs) 829 { 830 struct twa_request *tr; 831 struct twa_command_packet *tc; 832 bus_dma_segment_t seg; 833 size_t max_segs, max_xfer; 834 int i, rv, rseg, size; 835 836 if ((sc->sc_units = malloc(sc->sc_nunits * 837 sizeof(struct twa_drive), M_DEVBUF, M_NOWAIT|M_ZERO)) == NULL) 838 return(ENOMEM); 839 840 if ((sc->twa_req_buf = malloc(num_reqs * sizeof(struct twa_request), 841 M_DEVBUF, M_NOWAIT)) == NULL) 842 return(ENOMEM); 843 844 size = num_reqs * sizeof(struct twa_command_packet); 845 846 /* Allocate memory for cmd pkts. */ 847 if ((rv = bus_dmamem_alloc(sc->twa_dma_tag, 848 size, PAGE_SIZE, 0, &seg, 849 1, &rseg, BUS_DMA_NOWAIT)) != 0){ 850 aprint_error_dev(sc->twa_dv, "unable to allocate " 851 "command packets, rv = %d\n", rv); 852 return (ENOMEM); 853 } 854 855 if ((rv = bus_dmamem_map(sc->twa_dma_tag, 856 &seg, rseg, size, (void **)&sc->twa_cmds, 857 BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) { 858 aprint_error_dev(sc->twa_dv, "unable to map commands, rv = %d\n", rv); 859 return (1); 860 } 861 862 if ((rv = bus_dmamap_create(sc->twa_dma_tag, 863 size, num_reqs, size, 864 0, BUS_DMA_NOWAIT, &sc->twa_cmd_map)) != 0) { 865 aprint_error_dev(sc->twa_dv, "unable to create command DMA map, " 866 "rv = %d\n", rv); 867 return (ENOMEM); 868 } 869 870 if ((rv = bus_dmamap_load(sc->twa_dma_tag, sc->twa_cmd_map, 871 sc->twa_cmds, size, NULL, 872 BUS_DMA_NOWAIT)) != 0) { 873 aprint_error_dev(sc->twa_dv, "unable to load command DMA map, " 874 "rv = %d\n", rv); 875 return (1); 876 } 877 878 if ((uintptr_t)sc->twa_cmds % TWA_ALIGNMENT) { 879 aprint_error_dev(sc->twa_dv, "DMA map memory not aligned on %d boundary\n", TWA_ALIGNMENT); 880 881 return (1); 882 } 883 tc = sc->twa_cmd_pkt_buf = (struct twa_command_packet *)sc->twa_cmds; 884 sc->twa_cmd_pkt_phys = sc->twa_cmd_map->dm_segs[0].ds_addr; 885 886 memset(sc->twa_req_buf, 0, num_reqs * sizeof(struct twa_request)); 887 memset(sc->twa_cmd_pkt_buf, 0, 888 num_reqs * sizeof(struct twa_command_packet)); 889 890 sc->sc_twa_request = sc->twa_req_buf; 891 max_segs = twa_get_maxsegs(); 892 max_xfer = twa_get_maxxfer(max_segs); 893 894 for (i = 0; i < num_reqs; i++, tc++) { 895 tr = &(sc->twa_req_buf[i]); 896 tr->tr_command = tc; 897 tr->tr_cmd_phys = sc->twa_cmd_pkt_phys + 898 (i * sizeof(struct twa_command_packet)); 899 tr->tr_request_id = i; 900 tr->tr_sc = sc; 901 902 /* 903 * Create a map for data buffers. maxsize (256 * 1024) used in 904 * bus_dma_tag_create above should suffice the bounce page needs 905 * for data buffers, since the max I/O size we support is 128KB. 906 * If we supported I/O's bigger than 256KB, we would have to 907 * create a second dma_tag, with the appropriate maxsize. 908 */ 909 if ((rv = bus_dmamap_create(sc->twa_dma_tag, 910 max_xfer, max_segs, 1, 0, BUS_DMA_NOWAIT, 911 &tr->tr_dma_map)) != 0) { 912 aprint_error_dev(sc->twa_dv, "unable to create command " 913 "DMA map, rv = %d\n", rv); 914 return (ENOMEM); 915 } 916 /* Insert request into the free queue. */ 917 if (i != 0) { 918 sc->twa_lookup[i] = tr; 919 twa_release_request(tr); 920 } else 921 tr->tr_flags |= TWA_CMD_AEN; 922 } 923 return(0); 924 } 925 926 static void 927 twa_recompute_openings(struct twa_softc *sc) 928 { 929 struct twa_drive *td; 930 int unit; 931 int openings; 932 uint64_t total_size; 933 934 total_size = 0; 935 for (unit = 0; unit < sc->sc_nunits; unit++) { 936 td = &sc->sc_units[unit]; 937 total_size += td->td_size; 938 } 939 940 for (unit = 0; unit < sc->sc_nunits; unit++) { 941 td = &sc->sc_units[unit]; 942 /* 943 * In theory, TWA_Q_LENGTH - 1 should be usable, but 944 * keep one additional ccb for internal commands. 945 * This makes the controller more reliable under load. 946 */ 947 if (total_size > 0) { 948 openings = (TWA_Q_LENGTH - 2) * td->td_size / total_size; 949 } else 950 openings = 0; 951 952 if (openings == td->td_openings) 953 continue; 954 td->td_openings = openings; 955 956 #ifdef TWA_DEBUG 957 printf("%s: unit %d openings %d\n", 958 device_xname(sc->twa_dv), unit, openings); 959 #endif 960 if (td->td_dev != NULL) 961 (*td->td_callbacks->tcb_openings)(td->td_dev, td->td_openings); 962 } 963 } 964 965 static int 966 twa_request_bus_scan(struct twa_softc *sc) 967 { 968 struct twa_drive *td; 969 struct twa_request *tr; 970 struct twa_attach_args twaa; 971 int locs[TWACF_NLOCS]; 972 int s, unit; 973 974 s = splbio(); 975 for (unit = 0; unit < sc->sc_nunits; unit++) { 976 977 if ((tr = twa_get_request(sc, 0)) == NULL) { 978 splx(s); 979 return (EIO); 980 } 981 982 tr->tr_cmd_pkt_type |= TWA_CMD_PKT_TYPE_INTERNAL; 983 984 tr->tr_data = malloc(TWA_SECTOR_SIZE, M_DEVBUF, M_NOWAIT); 985 986 if (tr->tr_data == NULL) { 987 twa_release_request(tr); 988 splx(s); 989 return (ENOMEM); 990 } 991 td = &sc->sc_units[unit]; 992 993 if (twa_inquiry(tr, unit) == 0) { 994 if (td->td_dev == NULL) { 995 twa_print_inquiry_data(sc, 996 ((struct scsipi_inquiry_data *)tr->tr_data)); 997 998 sc->sc_units[unit].td_size = 999 twa_read_capacity(tr, unit); 1000 1001 twaa.twaa_unit = unit; 1002 1003 twa_recompute_openings(sc); 1004 1005 locs[TWACF_UNIT] = unit; 1006 1007 sc->sc_units[unit].td_dev = 1008 config_found_sm_loc(sc->twa_dv, "twa", 1009 locs, &twaa, twa_print, config_stdsubmatch); 1010 } 1011 } else { 1012 if (td->td_dev != NULL) { 1013 (void) config_detach(td->td_dev, DETACH_FORCE); 1014 td->td_dev = NULL; 1015 td->td_size = 0; 1016 1017 twa_recompute_openings(sc); 1018 } 1019 } 1020 free(tr->tr_data, M_DEVBUF); 1021 1022 twa_release_request(tr); 1023 } 1024 splx(s); 1025 1026 return (0); 1027 } 1028 1029 1030 #ifdef DIAGNOSTIC 1031 static inline void 1032 twa_check_busy_q(struct twa_request *tr) 1033 { 1034 struct twa_request *rq; 1035 struct twa_softc *sc = tr->tr_sc; 1036 1037 TAILQ_FOREACH(rq, &sc->twa_busy, tr_link) { 1038 if (tr->tr_request_id == rq->tr_request_id) { 1039 panic("cannot submit same request more than once"); 1040 } else if (tr->bp == rq->bp && tr->bp != 0) { 1041 /* XXX A check for 0 for the buf ptr is needed to 1042 * guard against ioctl requests with a buf ptr of 1043 * 0 and also aen notifications. Looking for 1044 * external cmds only. 1045 */ 1046 panic("cannot submit same buf more than once"); 1047 } else { 1048 /* Empty else statement */ 1049 } 1050 } 1051 } 1052 #endif 1053 1054 static int 1055 twa_start(struct twa_request *tr) 1056 { 1057 struct twa_softc *sc = tr->tr_sc; 1058 uint32_t status_reg; 1059 int s; 1060 int error; 1061 1062 s = splbio(); 1063 1064 /* 1065 * The 9650 and 9690 have a bug in the detection of the full queue 1066 * condition. 1067 * 1068 * If a write operation has filled the queue and is directly followed 1069 * by a status read, it sometimes doesn't return the correct result. 1070 * To work around this, the upper 32bit are written first. 1071 * This effectively serialises the hardware, but does not change 1072 * the state of the queue. 1073 */ 1074 if (sc->sc_quirks & TWA_QUIRK_QUEUEFULL_BUG) { 1075 /* Write lower 32 bits of address */ 1076 TWA_WRITE_COMMAND_QUEUE_LOW(sc, tr->tr_cmd_phys + 1077 sizeof(struct twa_command_header)); 1078 } 1079 1080 /* Check to see if we can post a command. */ 1081 status_reg = twa_inl(sc, TWA_STATUS_REGISTER_OFFSET); 1082 if ((error = twa_check_ctlr_state(sc, status_reg))) 1083 goto out; 1084 1085 if (status_reg & TWA_STATUS_COMMAND_QUEUE_FULL) { 1086 if (tr->tr_status != TWA_CMD_PENDING) { 1087 tr->tr_status = TWA_CMD_PENDING; 1088 TAILQ_INSERT_TAIL(&tr->tr_sc->twa_pending, 1089 tr, tr_link); 1090 } 1091 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 1092 TWA_CONTROL_UNMASK_COMMAND_INTERRUPT); 1093 error = EBUSY; 1094 } else { 1095 bus_dmamap_sync(sc->twa_dma_tag, sc->twa_cmd_map, 1096 (char *)tr->tr_command - (char *)sc->twa_cmds, 1097 sizeof(struct twa_command_packet), 1098 BUS_DMASYNC_PREWRITE | BUS_DMASYNC_PREREAD); 1099 1100 if (sc->sc_quirks & TWA_QUIRK_QUEUEFULL_BUG) { 1101 /* 1102 * Cmd queue is not full. Post the command 1103 * by writing upper 32 bits of address. 1104 */ 1105 TWA_WRITE_COMMAND_QUEUE_HIGH(sc, tr->tr_cmd_phys + 1106 sizeof(struct twa_command_header)); 1107 } else { 1108 /* Cmd queue is not full. Post the command. */ 1109 TWA_WRITE_COMMAND_QUEUE(sc, tr->tr_cmd_phys + 1110 sizeof(struct twa_command_header)); 1111 } 1112 1113 /* Mark the request as currently being processed. */ 1114 tr->tr_status = TWA_CMD_BUSY; 1115 1116 #ifdef DIAGNOSTIC 1117 twa_check_busy_q(tr); 1118 #endif 1119 1120 /* Move the request into the busy queue. */ 1121 TAILQ_INSERT_TAIL(&tr->tr_sc->twa_busy, tr, tr_link); 1122 } 1123 out: 1124 splx(s); 1125 return(error); 1126 } 1127 1128 static int 1129 twa_drain_response_queue(struct twa_softc *sc) 1130 { 1131 uint32_t status_reg; 1132 1133 for (;;) { 1134 status_reg = twa_inl(sc, TWA_STATUS_REGISTER_OFFSET); 1135 if (twa_check_ctlr_state(sc, status_reg)) 1136 return(1); 1137 if (status_reg & TWA_STATUS_RESPONSE_QUEUE_EMPTY) 1138 return(0); /* no more response queue entries */ 1139 (void)twa_inl(sc, TWA_RESPONSE_QUEUE_OFFSET); 1140 } 1141 } 1142 1143 /* 1144 * twa_drain_response_queue_large: 1145 * 1146 * specific to the 9550 and 9650 controller to remove requests. 1147 * 1148 * Removes all requests from "large" response queue on the 9550 controller. 1149 * This procedure is called as part of the 9550 controller reset sequence. 1150 */ 1151 static int 1152 twa_drain_response_queue_large(struct twa_softc *sc, uint32_t timeout) 1153 { 1154 uint32_t start_time = 0, end_time; 1155 uint32_t response = 0; 1156 1157 if (sc->sc_product_id == PCI_PRODUCT_3WARE_9550 || 1158 sc->sc_product_id == PCI_PRODUCT_3WARE_9650 ) { 1159 start_time = 0; 1160 end_time = (timeout * TWA_MICROSECOND); 1161 1162 while ((response & 1163 TWA_9550SX_DRAIN_COMPLETE) != TWA_9550SX_DRAIN_COMPLETE) { 1164 response = twa_inl(sc, TWA_RESPONSE_QUEUE_LARGE_OFFSET); 1165 if (start_time >= end_time) 1166 return (1); 1167 DELAY(1); 1168 start_time++; 1169 } 1170 /* P-chip delay */ 1171 DELAY(500000); 1172 } 1173 return (0); 1174 } 1175 1176 static void 1177 twa_drain_busy_queue(struct twa_softc *sc) 1178 { 1179 struct twa_request *tr; 1180 1181 /* Walk the busy queue. */ 1182 1183 while ((tr = TAILQ_FIRST(&sc->twa_busy)) != NULL) { 1184 TAILQ_REMOVE(&sc->twa_busy, tr, tr_link); 1185 1186 twa_unmap_request(tr); 1187 if ((tr->tr_cmd_pkt_type & TWA_CMD_PKT_TYPE_INTERNAL) || 1188 (tr->tr_cmd_pkt_type & TWA_CMD_PKT_TYPE_IOCTL)) { 1189 /* It's an internal/ioctl request. Simply free it. */ 1190 if (tr->tr_data) 1191 free(tr->tr_data, M_DEVBUF); 1192 twa_release_request(tr); 1193 } else { 1194 /* It's a SCSI request. Complete it. */ 1195 tr->tr_command->command.cmd_pkt_9k.status = EIO; 1196 if (tr->tr_callback) 1197 tr->tr_callback(tr); 1198 } 1199 } 1200 } 1201 1202 static int 1203 twa_drain_pending_queue(struct twa_softc *sc) 1204 { 1205 struct twa_request *tr; 1206 int s, error = 0; 1207 1208 /* 1209 * Pull requests off the pending queue, and submit them. 1210 */ 1211 s = splbio(); 1212 while ((tr = TAILQ_FIRST(&sc->twa_pending)) != NULL) { 1213 TAILQ_REMOVE(&sc->twa_pending, tr, tr_link); 1214 1215 if ((error = twa_start(tr))) { 1216 if (error == EBUSY) { 1217 tr->tr_status = TWA_CMD_PENDING; 1218 1219 /* queue at the head */ 1220 TAILQ_INSERT_HEAD(&tr->tr_sc->twa_pending, 1221 tr, tr_link); 1222 error = 0; 1223 break; 1224 } else { 1225 if (tr->tr_flags & TWA_CMD_SLEEP_ON_REQUEST) { 1226 tr->tr_error = error; 1227 tr->tr_callback(tr); 1228 error = EIO; 1229 } 1230 } 1231 } 1232 } 1233 splx(s); 1234 1235 return(error); 1236 } 1237 1238 static int 1239 twa_drain_aen_queue(struct twa_softc *sc) 1240 { 1241 int s, error = 0; 1242 struct twa_request *tr; 1243 struct twa_command_header *cmd_hdr; 1244 struct timeval t1; 1245 uint32_t timeout; 1246 1247 for (;;) { 1248 if ((tr = twa_get_request(sc, 0)) == NULL) { 1249 error = EIO; 1250 break; 1251 } 1252 tr->tr_cmd_pkt_type |= TWA_CMD_PKT_TYPE_INTERNAL; 1253 tr->tr_callback = NULL; 1254 1255 tr->tr_data = malloc(TWA_SECTOR_SIZE, M_DEVBUF, M_NOWAIT); 1256 1257 if (tr->tr_data == NULL) { 1258 error = 1; 1259 goto out; 1260 } 1261 1262 if (twa_request_sense(tr, 0) != 0) { 1263 error = 1; 1264 break; 1265 } 1266 1267 timeout = (1000/*ms*/ * 100/*us*/ * TWA_REQUEST_TIMEOUT_PERIOD); 1268 1269 microtime(&t1); 1270 1271 timeout += t1.tv_usec; 1272 1273 do { 1274 s = splbio(); 1275 twa_done(tr->tr_sc); 1276 splx(s); 1277 if (tr->tr_status != TWA_CMD_BUSY) 1278 break; 1279 microtime(&t1); 1280 } while (t1.tv_usec <= timeout); 1281 1282 if (tr->tr_status != TWA_CMD_COMPLETE) { 1283 error = ETIMEDOUT; 1284 break; 1285 } 1286 1287 if ((error = tr->tr_command->command.cmd_pkt_9k.status)) 1288 break; 1289 1290 cmd_hdr = (struct twa_command_header *)(tr->tr_data); 1291 if ((cmd_hdr->status_block.error) /* aen_code */ 1292 == TWA_AEN_QUEUE_EMPTY) 1293 break; 1294 (void)twa_enqueue_aen(sc, cmd_hdr); 1295 1296 free(tr->tr_data, M_DEVBUF); 1297 twa_release_request(tr); 1298 } 1299 out: 1300 if (tr) { 1301 if (tr->tr_data) 1302 free(tr->tr_data, M_DEVBUF); 1303 1304 twa_release_request(tr); 1305 } 1306 return(error); 1307 } 1308 1309 1310 #if 0 1311 static void 1312 twa_check_response_q(struct twa_request *tr, int clear) 1313 { 1314 int j; 1315 static int i = 0; 1316 static struct twa_request *req = 0; 1317 static struct buf *hist[255]; 1318 1319 1320 if (clear) { 1321 i = 0; 1322 for (j = 0; j < 255; j++) 1323 hist[j] = 0; 1324 return; 1325 } 1326 1327 if (req == 0) 1328 req = tr; 1329 1330 if ((tr->tr_cmd_pkt_type & TWA_CMD_PKT_TYPE_EXTERNAL) != 0) { 1331 /* XXX this is bogus ! req can't be anything else but tr ! */ 1332 if (req->tr_request_id == tr->tr_request_id) 1333 panic("req id: %d on controller queue twice", 1334 tr->tr_request_id); 1335 1336 for (j = 0; j < i; j++) 1337 if (tr->bp == hist[j]) 1338 panic("req id: %d buf found twice", 1339 tr->tr_request_id); 1340 } 1341 req = tr; 1342 1343 hist[i++] = req->bp; 1344 } 1345 #endif 1346 1347 static int 1348 twa_done(struct twa_softc *sc) 1349 { 1350 union twa_response_queue rq; 1351 struct twa_request *tr; 1352 int rv = 0; 1353 uint32_t status_reg; 1354 1355 for (;;) { 1356 status_reg = twa_inl(sc, TWA_STATUS_REGISTER_OFFSET); 1357 if ((rv = twa_check_ctlr_state(sc, status_reg))) 1358 break; 1359 if (status_reg & TWA_STATUS_RESPONSE_QUEUE_EMPTY) 1360 break; 1361 /* Response queue is not empty. */ 1362 rq.value = twa_inl(sc, TWA_RESPONSE_QUEUE_OFFSET); 1363 tr = sc->sc_twa_request + rq.u.response_id; 1364 #if 0 1365 twa_check_response_q(tr, 0); 1366 #endif 1367 /* Unmap the command packet, and any associated data buffer. */ 1368 twa_unmap_request(tr); 1369 1370 tr->tr_status = TWA_CMD_COMPLETE; 1371 TAILQ_REMOVE(&tr->tr_sc->twa_busy, tr, tr_link); 1372 1373 if (tr->tr_callback) 1374 tr->tr_callback(tr); 1375 } 1376 (void)twa_drain_pending_queue(sc); 1377 1378 #if 0 1379 twa_check_response_q(NULL, 1); 1380 #endif 1381 return(rv); 1382 } 1383 1384 /* 1385 * Function name: twa_init_ctlr 1386 * Description: Establishes a logical connection with the controller. 1387 * If bundled with firmware, determines whether or not 1388 * the driver is compatible with the firmware on the 1389 * controller, before proceeding to work with it. 1390 * 1391 * Input: sc -- ptr to per ctlr structure 1392 * Output: None 1393 * Return value: 0 -- success 1394 * non-zero-- failure 1395 */ 1396 static int 1397 twa_init_ctlr(struct twa_softc *sc) 1398 { 1399 uint16_t fw_on_ctlr_srl = 0; 1400 uint16_t fw_on_ctlr_arch_id = 0; 1401 uint16_t fw_on_ctlr_branch = 0; 1402 uint16_t fw_on_ctlr_build = 0; 1403 uint32_t init_connect_result = 0; 1404 int error = 0; 1405 1406 /* Wait for the controller to become ready. */ 1407 if (twa_wait_status(sc, TWA_STATUS_MICROCONTROLLER_READY, 1408 TWA_REQUEST_TIMEOUT_PERIOD)) { 1409 return(ENXIO); 1410 } 1411 /* Drain the response queue. */ 1412 if (twa_drain_response_queue(sc)) 1413 return(1); 1414 1415 /* Establish a logical connection with the controller. */ 1416 if ((error = twa_init_connection(sc, TWA_INIT_MESSAGE_CREDITS, 1417 TWA_EXTENDED_INIT_CONNECT, TWA_CURRENT_FW_SRL, 1418 TWA_9000_ARCH_ID, TWA_CURRENT_FW_BRANCH, 1419 TWA_CURRENT_FW_BUILD, &fw_on_ctlr_srl, 1420 &fw_on_ctlr_arch_id, &fw_on_ctlr_branch, 1421 &fw_on_ctlr_build, &init_connect_result))) { 1422 return(error); 1423 } 1424 twa_drain_aen_queue(sc); 1425 1426 /* Set controller state to initialized. */ 1427 sc->twa_state &= ~TWA_STATE_SHUTDOWN; 1428 return(0); 1429 } 1430 1431 static int 1432 twa_setup(struct twa_softc *sc) 1433 { 1434 struct tw_cl_event_packet *aen_queue; 1435 uint32_t i = 0; 1436 int error = 0; 1437 1438 /* Initialize request queues. */ 1439 TAILQ_INIT(&sc->twa_free); 1440 TAILQ_INIT(&sc->twa_busy); 1441 TAILQ_INIT(&sc->twa_pending); 1442 1443 sc->twa_sc_flags = 0; 1444 1445 if (twa_alloc_req_pkts(sc, TWA_Q_LENGTH)) { 1446 1447 return(ENOMEM); 1448 } 1449 1450 /* Allocate memory for the AEN queue. */ 1451 if ((aen_queue = malloc(sizeof(struct tw_cl_event_packet) * 1452 TWA_Q_LENGTH, M_DEVBUF, M_WAITOK)) == NULL) { 1453 /* 1454 * This should not cause us to return error. We will only be 1455 * unable to support AEN's. But then, we will have to check 1456 * time and again to see if we can support AEN's, if we 1457 * continue. So, we will just return error. 1458 */ 1459 return (ENOMEM); 1460 } 1461 /* Initialize the aen queue. */ 1462 memset(aen_queue, 0, sizeof(struct tw_cl_event_packet) * TWA_Q_LENGTH); 1463 1464 for (i = 0; i < TWA_Q_LENGTH; i++) 1465 sc->twa_aen_queue[i] = &(aen_queue[i]); 1466 1467 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 1468 TWA_CONTROL_DISABLE_INTERRUPTS); 1469 1470 /* Initialize the controller. */ 1471 if ((error = twa_init_ctlr(sc))) { 1472 /* Soft reset the controller, and try one more time. */ 1473 1474 printf("%s: controller initialization failed. " 1475 "Retrying initialization\n", device_xname(sc->twa_dv)); 1476 1477 if ((error = twa_soft_reset(sc)) == 0) 1478 error = twa_init_ctlr(sc); 1479 } 1480 1481 twa_describe_controller(sc); 1482 1483 error = twa_request_bus_scan(sc); 1484 1485 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 1486 TWA_CONTROL_CLEAR_ATTENTION_INTERRUPT | 1487 TWA_CONTROL_UNMASK_RESPONSE_INTERRUPT | 1488 TWA_CONTROL_ENABLE_INTERRUPTS); 1489 1490 return (error); 1491 } 1492 1493 void *twa_sdh; 1494 1495 static void 1496 twa_attach(device_t parent, device_t self, void *aux) 1497 { 1498 struct pci_attach_args *pa; 1499 struct twa_softc *sc; 1500 pci_chipset_tag_t pc; 1501 pcireg_t csr; 1502 pci_intr_handle_t ih; 1503 const char *intrstr; 1504 const struct sysctlnode *node; 1505 const struct twa_pci_identity *entry; 1506 int i; 1507 bool use_64bit; 1508 1509 sc = device_private(self); 1510 1511 sc->twa_dv = self; 1512 1513 pa = aux; 1514 pc = pa->pa_pc; 1515 sc->pc = pa->pa_pc; 1516 sc->tag = pa->pa_tag; 1517 1518 entry = twa_lookup(pa->pa_id); 1519 pci_aprint_devinfo_fancy(pa, "RAID controller", entry->name, 1); 1520 1521 sc->sc_quirks = 0; 1522 1523 if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_9000) { 1524 sc->sc_nunits = TWA_MAX_UNITS; 1525 use_64bit = false; 1526 if (pci_mapreg_map(pa, PCI_MAPREG_START, PCI_MAPREG_TYPE_IO, 0, 1527 &sc->twa_bus_iot, &sc->twa_bus_ioh, NULL, NULL)) { 1528 aprint_error_dev(sc->twa_dv, "can't map i/o space\n"); 1529 return; 1530 } 1531 } else if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_9550) { 1532 sc->sc_nunits = TWA_MAX_UNITS; 1533 use_64bit = true; 1534 if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x08, 1535 PCI_MAPREG_MEM_TYPE_64BIT, 0, &sc->twa_bus_iot, 1536 &sc->twa_bus_ioh, NULL, NULL)) { 1537 aprint_error_dev(sc->twa_dv, "can't map mem space\n"); 1538 return; 1539 } 1540 } else if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_9650) { 1541 sc->sc_nunits = TWA_9650_MAX_UNITS; 1542 use_64bit = true; 1543 if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x08, 1544 PCI_MAPREG_MEM_TYPE_64BIT, 0, &sc->twa_bus_iot, 1545 &sc->twa_bus_ioh, NULL, NULL)) { 1546 aprint_error_dev(sc->twa_dv, "can't map mem space\n"); 1547 return; 1548 } 1549 sc->sc_quirks |= TWA_QUIRK_QUEUEFULL_BUG; 1550 } else if (PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_3WARE_9690) { 1551 sc->sc_nunits = TWA_9690_MAX_UNITS; 1552 use_64bit = true; 1553 if (pci_mapreg_map(pa, PCI_MAPREG_START + 0x08, 1554 PCI_MAPREG_MEM_TYPE_64BIT, 0, &sc->twa_bus_iot, 1555 &sc->twa_bus_ioh, NULL, NULL)) { 1556 aprint_error_dev(sc->twa_dv, "can't map mem space\n"); 1557 return; 1558 } 1559 sc->sc_quirks |= TWA_QUIRK_QUEUEFULL_BUG; 1560 } else { 1561 sc->sc_nunits = 0; 1562 use_64bit = false; 1563 aprint_error_dev(sc->twa_dv, "product id 0x%02x not recognized\n", 1564 PCI_PRODUCT(pa->pa_id)); 1565 return; 1566 } 1567 1568 if (pci_dma64_available(pa) && use_64bit) { 1569 aprint_verbose_dev(self, "64-bit DMA addressing active\n"); 1570 sc->twa_dma_tag = pa->pa_dmat64; 1571 } else { 1572 sc->twa_dma_tag = pa->pa_dmat; 1573 } 1574 1575 sc->sc_product_id = PCI_PRODUCT(pa->pa_id); 1576 /* Enable the device. */ 1577 csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG); 1578 1579 pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, 1580 csr | PCI_COMMAND_MASTER_ENABLE); 1581 1582 /* Map and establish the interrupt. */ 1583 if (pci_intr_map(pa, &ih)) { 1584 aprint_error_dev(sc->twa_dv, "can't map interrupt\n"); 1585 return; 1586 } 1587 intrstr = pci_intr_string(pc, ih); 1588 1589 sc->twa_ih = pci_intr_establish(pc, ih, IPL_BIO, twa_intr, sc); 1590 if (sc->twa_ih == NULL) { 1591 aprint_error_dev(sc->twa_dv, "can't establish interrupt%s%s\n", 1592 (intrstr) ? " at " : "", 1593 (intrstr) ? intrstr : ""); 1594 return; 1595 } 1596 1597 if (intrstr != NULL) 1598 aprint_normal_dev(sc->twa_dv, "interrupting at %s\n", 1599 intrstr); 1600 1601 twa_setup(sc); 1602 1603 if (twa_sdh == NULL) 1604 twa_sdh = shutdownhook_establish(twa_shutdown, NULL); 1605 1606 /* sysctl set-up for 3ware cli */ 1607 if (sysctl_createv(NULL, 0, NULL, &node, 1608 0, CTLTYPE_NODE, device_xname(sc->twa_dv), 1609 SYSCTL_DESCR("twa driver information"), 1610 NULL, 0, NULL, 0, 1611 CTL_HW, CTL_CREATE, CTL_EOL) != 0) { 1612 aprint_error_dev(sc->twa_dv, "could not create %s.%s sysctl node\n", 1613 "hw", 1614 device_xname(sc->twa_dv)); 1615 return; 1616 } 1617 if ((i = sysctl_createv(NULL, 0, NULL, NULL, 1618 0, CTLTYPE_STRING, "driver_version", 1619 SYSCTL_DESCR("twa driver version"), 1620 NULL, 0, __UNCONST(&twaver), 0, 1621 CTL_HW, node->sysctl_num, CTL_CREATE, CTL_EOL)) 1622 != 0) { 1623 aprint_error_dev(sc->twa_dv, "could not create %s.%s.driver_version sysctl\n", 1624 "hw", 1625 device_xname(sc->twa_dv)); 1626 return; 1627 } 1628 1629 return; 1630 } 1631 1632 static void 1633 twa_shutdown(void *arg) 1634 { 1635 extern struct cfdriver twa_cd; 1636 struct twa_softc *sc; 1637 int i, unit; 1638 1639 for (i = 0; i < twa_cd.cd_ndevs; i++) { 1640 if ((sc = device_lookup_private(&twa_cd, i)) == NULL) 1641 continue; 1642 1643 for (unit = 0; unit < sc->sc_nunits; unit++) 1644 if (sc->sc_units[unit].td_dev != NULL) 1645 (void) config_detach(sc->sc_units[unit].td_dev, 1646 DETACH_FORCE | DETACH_QUIET); 1647 1648 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 1649 TWA_CONTROL_DISABLE_INTERRUPTS); 1650 1651 /* Let the controller know that we are going down. */ 1652 (void)twa_init_connection(sc, TWA_SHUTDOWN_MESSAGE_CREDITS, 1653 0, 0, 0, 0, 0, 1654 NULL, NULL, NULL, NULL, NULL); 1655 } 1656 } 1657 1658 void 1659 twa_register_callbacks(struct twa_softc *sc, int unit, 1660 const struct twa_callbacks *tcb) 1661 { 1662 1663 sc->sc_units[unit].td_callbacks = tcb; 1664 } 1665 1666 /* 1667 * Print autoconfiguration message for a sub-device 1668 */ 1669 static int 1670 twa_print(void *aux, const char *pnp) 1671 { 1672 struct twa_attach_args *twaa; 1673 1674 twaa = aux; 1675 1676 if (pnp !=NULL) 1677 aprint_normal("block device at %s\n", pnp); 1678 aprint_normal(" unit %d\n", twaa->twaa_unit); 1679 return (UNCONF); 1680 } 1681 1682 static void 1683 twa_fillin_sgl(struct twa_sg *sgl, bus_dma_segment_t *segs, int nsegments) 1684 { 1685 int i; 1686 for (i = 0; i < nsegments; i++) { 1687 sgl[i].address = segs[i].ds_addr; 1688 sgl[i].length = (uint32_t)(segs[i].ds_len); 1689 } 1690 } 1691 1692 static int 1693 twa_submit_io(struct twa_request *tr) 1694 { 1695 int error; 1696 1697 if ((error = twa_start(tr))) { 1698 if (error == EBUSY) 1699 error = 0; /* request is in the pending queue */ 1700 else { 1701 tr->tr_error = error; 1702 } 1703 } 1704 return(error); 1705 } 1706 1707 /* 1708 * Function name: twa_setup_data_dmamap 1709 * Description: Callback of bus_dmamap_load for the buffer associated 1710 * with data. Updates the cmd pkt (size/sgl_entries 1711 * fields, as applicable) to reflect the number of sg 1712 * elements. 1713 * 1714 * Input: arg -- ptr to request pkt 1715 * segs -- ptr to a list of segment descriptors 1716 * nsegments--# of segments 1717 * error -- 0 if no errors encountered before callback, 1718 * non-zero if errors were encountered 1719 * Output: None 1720 * Return value: None 1721 */ 1722 static int 1723 twa_setup_data_dmamap(void *arg, bus_dma_segment_t *segs, int nsegments) 1724 { 1725 struct twa_request *tr = (struct twa_request *)arg; 1726 struct twa_command_packet *cmdpkt = tr->tr_command; 1727 struct twa_command_9k *cmd9k; 1728 union twa_command_7k *cmd7k; 1729 uint8_t sgl_offset; 1730 int error; 1731 1732 if (tr->tr_cmd_pkt_type & TWA_CMD_PKT_TYPE_9K) { 1733 cmd9k = &(cmdpkt->command.cmd_pkt_9k); 1734 twa_fillin_sgl(&(cmd9k->sg_list[0]), segs, nsegments); 1735 cmd9k->sgl_entries += nsegments - 1; 1736 } else { 1737 /* It's a 7000 command packet. */ 1738 cmd7k = &(cmdpkt->command.cmd_pkt_7k); 1739 if ((sgl_offset = cmdpkt->command.cmd_pkt_7k.generic.sgl_offset)) 1740 twa_fillin_sgl((struct twa_sg *) 1741 (((uint32_t *)cmd7k) + sgl_offset), 1742 segs, nsegments); 1743 /* Modify the size field, based on sg address size. */ 1744 cmd7k->generic.size += 1745 ((TWA_64BIT_ADDRESSES ? 3 : 2) * nsegments); 1746 } 1747 if (tr->tr_flags & TWA_CMD_DATA_IN) 1748 bus_dmamap_sync(tr->tr_sc->twa_dma_tag, tr->tr_dma_map, 0, 1749 tr->tr_length, BUS_DMASYNC_PREWRITE); 1750 if (tr->tr_flags & TWA_CMD_DATA_OUT) { 1751 /* 1752 * If we're using an alignment buffer, and we're 1753 * writing data, copy the real data out. 1754 */ 1755 if (tr->tr_flags & TWA_CMD_DATA_COPY_NEEDED) 1756 memcpy(tr->tr_data, tr->tr_real_data, 1757 tr->tr_real_length); 1758 bus_dmamap_sync(tr->tr_sc->twa_dma_tag, tr->tr_dma_map, 0, 1759 tr->tr_length, BUS_DMASYNC_PREREAD); 1760 } 1761 error = twa_submit_io(tr); 1762 1763 if (error) { 1764 twa_unmap_request(tr); 1765 /* 1766 * If the caller had been returned EINPROGRESS, and he has 1767 * registered a callback for handling completion, the callback 1768 * will never get called because we were unable to submit the 1769 * request. So, free up the request right here. 1770 */ 1771 if (tr->tr_callback) 1772 twa_release_request(tr); 1773 } 1774 return (error); 1775 } 1776 1777 /* 1778 * Function name: twa_map_request 1779 * Description: Maps a cmd pkt and data associated with it, into 1780 * DMA'able memory. 1781 * 1782 * Input: tr -- ptr to request pkt 1783 * Output: None 1784 * Return value: 0 -- success 1785 * non-zero-- failure 1786 */ 1787 int 1788 twa_map_request(struct twa_request *tr) 1789 { 1790 struct twa_softc *sc = tr->tr_sc; 1791 int s, rv, rc; 1792 1793 /* If the command involves data, map that too. */ 1794 if (tr->tr_data != NULL) { 1795 1796 if (((u_long)tr->tr_data & (511)) != 0) { 1797 tr->tr_flags |= TWA_CMD_DATA_COPY_NEEDED; 1798 tr->tr_real_data = tr->tr_data; 1799 tr->tr_real_length = tr->tr_length; 1800 s = splvm(); 1801 rc = uvm_km_kmem_alloc(kmem_va_arena, 1802 tr->tr_length, (VM_NOSLEEP | VM_INSTANTFIT), 1803 (vmem_addr_t *)&tr->tr_data); 1804 splx(s); 1805 1806 if (rc != 0) { 1807 tr->tr_data = tr->tr_real_data; 1808 tr->tr_length = tr->tr_real_length; 1809 return(ENOMEM); 1810 } 1811 if ((tr->tr_flags & TWA_CMD_DATA_IN) != 0) 1812 memcpy(tr->tr_data, tr->tr_real_data, 1813 tr->tr_length); 1814 } 1815 1816 /* 1817 * Map the data buffer into bus space and build the S/G list. 1818 */ 1819 rv = bus_dmamap_load(sc->twa_dma_tag, tr->tr_dma_map, 1820 tr->tr_data, tr->tr_length, NULL, 1821 BUS_DMA_NOWAIT | BUS_DMA_STREAMING); 1822 1823 if (rv != 0) { 1824 if ((tr->tr_flags & TWA_CMD_DATA_COPY_NEEDED) != 0) { 1825 s = splvm(); 1826 uvm_km_kmem_free(kmem_va_arena, 1827 (vaddr_t)tr->tr_data, 1828 tr->tr_length); 1829 splx(s); 1830 } 1831 return (rv); 1832 } 1833 1834 if ((rv = twa_setup_data_dmamap(tr, 1835 tr->tr_dma_map->dm_segs, 1836 tr->tr_dma_map->dm_nsegs))) { 1837 1838 if (tr->tr_flags & TWA_CMD_DATA_COPY_NEEDED) { 1839 s = splvm(); 1840 uvm_km_kmem_free(kmem_va_arena, (vaddr_t)tr->tr_data, 1841 tr->tr_length); 1842 splx(s); 1843 tr->tr_data = tr->tr_real_data; 1844 tr->tr_length = tr->tr_real_length; 1845 } 1846 } 1847 1848 } else 1849 if ((rv = twa_submit_io(tr))) 1850 twa_unmap_request(tr); 1851 1852 return (rv); 1853 } 1854 1855 /* 1856 * Function name: twa_intr 1857 * Description: Interrupt handler. Determines the kind of interrupt, 1858 * and calls the appropriate handler. 1859 * 1860 * Input: sc -- ptr to per ctlr structure 1861 * Output: None 1862 * Return value: None 1863 */ 1864 1865 static int 1866 twa_intr(void *arg) 1867 { 1868 int caught, s, rv; 1869 struct twa_softc *sc; 1870 uint32_t status_reg; 1871 sc = (struct twa_softc *)arg; 1872 1873 caught = 0; 1874 /* Collect current interrupt status. */ 1875 status_reg = twa_inl(sc, TWA_STATUS_REGISTER_OFFSET); 1876 if (twa_check_ctlr_state(sc, status_reg)) { 1877 caught = 1; 1878 goto bail; 1879 } 1880 /* Dispatch based on the kind of interrupt. */ 1881 if (status_reg & TWA_STATUS_HOST_INTERRUPT) { 1882 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 1883 TWA_CONTROL_CLEAR_HOST_INTERRUPT); 1884 caught = 1; 1885 } 1886 if ((status_reg & TWA_STATUS_ATTENTION_INTERRUPT) != 0) { 1887 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 1888 TWA_CONTROL_CLEAR_ATTENTION_INTERRUPT); 1889 rv = twa_fetch_aen(sc); 1890 #ifdef DIAGNOSTIC 1891 if (rv != 0) 1892 printf("%s: unable to retrieve AEN (%d)\n", 1893 device_xname(sc->twa_dv), rv); 1894 #endif 1895 caught = 1; 1896 } 1897 if (status_reg & TWA_STATUS_COMMAND_INTERRUPT) { 1898 /* Start any requests that might be in the pending queue. */ 1899 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 1900 TWA_CONTROL_MASK_COMMAND_INTERRUPT); 1901 (void)twa_drain_pending_queue(sc); 1902 caught = 1; 1903 } 1904 if (status_reg & TWA_STATUS_RESPONSE_INTERRUPT) { 1905 s = splbio(); 1906 twa_done(sc); 1907 splx(s); 1908 caught = 1; 1909 } 1910 bail: 1911 return (caught); 1912 } 1913 1914 /* 1915 * Accept an open operation on the control device. 1916 */ 1917 static int 1918 twaopen(dev_t dev, int flag, int mode, struct lwp *l) 1919 { 1920 struct twa_softc *twa; 1921 1922 if ((twa = device_lookup_private(&twa_cd, minor(dev))) == NULL) 1923 return (ENXIO); 1924 if ((twa->twa_sc_flags & TWA_STATE_OPEN) != 0) 1925 return (EBUSY); 1926 1927 twa->twa_sc_flags |= TWA_STATE_OPEN; 1928 1929 return (0); 1930 } 1931 1932 /* 1933 * Accept the last close on the control device. 1934 */ 1935 static int 1936 twaclose(dev_t dev, int flag, int mode, 1937 struct lwp *l) 1938 { 1939 struct twa_softc *twa; 1940 1941 twa = device_lookup_private(&twa_cd, minor(dev)); 1942 twa->twa_sc_flags &= ~TWA_STATE_OPEN; 1943 return (0); 1944 } 1945 1946 /* 1947 * Function name: twaioctl 1948 * Description: ioctl handler. 1949 * 1950 * Input: sc -- ptr to per ctlr structure 1951 * cmd -- ioctl cmd 1952 * buf -- ptr to buffer in kernel memory, which is 1953 * a copy of the input buffer in user-space 1954 * Output: buf -- ptr to buffer in kernel memory, which will 1955 * be copied of the output buffer in user-space 1956 * Return value: 0 -- success 1957 * non-zero-- failure 1958 */ 1959 static int 1960 twaioctl(dev_t dev, u_long cmd, void *data, int flag, 1961 struct lwp *l) 1962 { 1963 struct twa_softc *sc; 1964 struct twa_ioctl_9k *user_buf = (struct twa_ioctl_9k *)data; 1965 struct tw_cl_event_packet event_buf; 1966 struct twa_request *tr = 0; 1967 int32_t event_index = 0; 1968 int32_t start_index; 1969 int s, error = 0; 1970 1971 sc = device_lookup_private(&twa_cd, minor(dev)); 1972 1973 switch (cmd) { 1974 case TW_OSL_IOCTL_FIRMWARE_PASS_THROUGH: 1975 { 1976 struct twa_command_packet *cmdpkt; 1977 uint32_t data_buf_size_adjusted; 1978 1979 /* Get a request packet */ 1980 tr = twa_get_request_wait(sc, 0); 1981 KASSERT(tr != NULL); 1982 /* 1983 * Make sure that the data buffer sent to firmware is a 1984 * 512 byte multiple in size. 1985 */ 1986 data_buf_size_adjusted = 1987 (user_buf->twa_drvr_pkt.buffer_length + 511) & ~511; 1988 1989 if ((tr->tr_length = data_buf_size_adjusted)) { 1990 if ((tr->tr_data = malloc(data_buf_size_adjusted, 1991 M_DEVBUF, M_WAITOK)) == NULL) { 1992 error = ENOMEM; 1993 goto fw_passthru_done; 1994 } 1995 /* Copy the payload. */ 1996 if ((error = copyin((void *) (user_buf->pdata), 1997 (void *) (tr->tr_data), 1998 user_buf->twa_drvr_pkt.buffer_length)) != 0) { 1999 goto fw_passthru_done; 2000 } 2001 tr->tr_flags |= TWA_CMD_DATA_IN | TWA_CMD_DATA_OUT; 2002 } 2003 tr->tr_cmd_pkt_type |= TWA_CMD_PKT_TYPE_IOCTL; 2004 cmdpkt = tr->tr_command; 2005 2006 /* Copy the command packet. */ 2007 memcpy(cmdpkt, &(user_buf->twa_cmd_pkt), 2008 sizeof(struct twa_command_packet)); 2009 cmdpkt->command.cmd_pkt_7k.generic.request_id = 2010 tr->tr_request_id; 2011 2012 /* Send down the request, and wait for it to complete. */ 2013 if ((error = twa_wait_request(tr, TWA_REQUEST_TIMEOUT_PERIOD))) { 2014 if (error == ETIMEDOUT) 2015 break; /* clean-up done by twa_wait_request */ 2016 goto fw_passthru_done; 2017 } 2018 2019 /* Copy the command packet back into user space. */ 2020 memcpy(&user_buf->twa_cmd_pkt, cmdpkt, 2021 sizeof(struct twa_command_packet)); 2022 2023 /* If there was a payload, copy it back too. */ 2024 if (tr->tr_length) 2025 error = copyout(tr->tr_data, user_buf->pdata, 2026 user_buf->twa_drvr_pkt.buffer_length); 2027 fw_passthru_done: 2028 /* Free resources. */ 2029 if (tr->tr_data) 2030 free(tr->tr_data, M_DEVBUF); 2031 2032 if (tr) 2033 twa_release_request(tr); 2034 break; 2035 } 2036 2037 case TW_OSL_IOCTL_SCAN_BUS: 2038 twa_request_bus_scan(sc); 2039 break; 2040 2041 case TW_CL_IOCTL_GET_FIRST_EVENT: 2042 if (sc->twa_aen_queue_wrapped) { 2043 if (sc->twa_aen_queue_overflow) { 2044 /* 2045 * The aen queue has wrapped, even before some 2046 * events have been retrieved. Let the caller 2047 * know that he missed out on some AEN's. 2048 */ 2049 user_buf->twa_drvr_pkt.status = 2050 TWA_ERROR_AEN_OVERFLOW; 2051 sc->twa_aen_queue_overflow = FALSE; 2052 } else 2053 user_buf->twa_drvr_pkt.status = 0; 2054 event_index = sc->twa_aen_head; 2055 } else { 2056 if (sc->twa_aen_head == sc->twa_aen_tail) { 2057 user_buf->twa_drvr_pkt.status = 2058 TWA_ERROR_AEN_NO_EVENTS; 2059 break; 2060 } 2061 user_buf->twa_drvr_pkt.status = 0; 2062 event_index = sc->twa_aen_tail; /* = 0 */ 2063 } 2064 if ((error = copyout(sc->twa_aen_queue[event_index], 2065 user_buf->pdata, sizeof(struct tw_cl_event_packet))) != 0) 2066 (sc->twa_aen_queue[event_index])->retrieved = 2067 TWA_AEN_RETRIEVED; 2068 break; 2069 2070 case TW_CL_IOCTL_GET_LAST_EVENT: 2071 if (sc->twa_aen_queue_wrapped) { 2072 if (sc->twa_aen_queue_overflow) { 2073 /* 2074 * The aen queue has wrapped, even before some 2075 * events have been retrieved. Let the caller 2076 * know that he missed out on some AEN's. 2077 */ 2078 user_buf->twa_drvr_pkt.status = 2079 TWA_ERROR_AEN_OVERFLOW; 2080 sc->twa_aen_queue_overflow = FALSE; 2081 } else 2082 user_buf->twa_drvr_pkt.status = 0; 2083 } else { 2084 if (sc->twa_aen_head == sc->twa_aen_tail) { 2085 user_buf->twa_drvr_pkt.status = 2086 TWA_ERROR_AEN_NO_EVENTS; 2087 break; 2088 } 2089 user_buf->twa_drvr_pkt.status = 0; 2090 } 2091 event_index = 2092 (sc->twa_aen_head - 1 + TWA_Q_LENGTH) % TWA_Q_LENGTH; 2093 if ((error = copyout(sc->twa_aen_queue[event_index], 2094 user_buf->pdata, sizeof(struct tw_cl_event_packet))) != 0) 2095 (sc->twa_aen_queue[event_index])->retrieved = 2096 TWA_AEN_RETRIEVED; 2097 break; 2098 2099 case TW_CL_IOCTL_GET_NEXT_EVENT: 2100 user_buf->twa_drvr_pkt.status = 0; 2101 if (sc->twa_aen_queue_wrapped) { 2102 2103 if (sc->twa_aen_queue_overflow) { 2104 /* 2105 * The aen queue has wrapped, even before some 2106 * events have been retrieved. Let the caller 2107 * know that he missed out on some AEN's. 2108 */ 2109 user_buf->twa_drvr_pkt.status = 2110 TWA_ERROR_AEN_OVERFLOW; 2111 sc->twa_aen_queue_overflow = FALSE; 2112 } 2113 start_index = sc->twa_aen_head; 2114 } else { 2115 if (sc->twa_aen_head == sc->twa_aen_tail) { 2116 user_buf->twa_drvr_pkt.status = 2117 TWA_ERROR_AEN_NO_EVENTS; 2118 break; 2119 } 2120 start_index = sc->twa_aen_tail; /* = 0 */ 2121 } 2122 error = copyin(user_buf->pdata, &event_buf, 2123 sizeof(struct tw_cl_event_packet)); 2124 2125 event_index = (start_index + event_buf.sequence_id - 2126 (sc->twa_aen_queue[start_index])->sequence_id + 1) 2127 % TWA_Q_LENGTH; 2128 2129 if (!((sc->twa_aen_queue[event_index])->sequence_id > 2130 event_buf.sequence_id)) { 2131 if (user_buf->twa_drvr_pkt.status == 2132 TWA_ERROR_AEN_OVERFLOW) 2133 /* so we report the overflow next time */ 2134 sc->twa_aen_queue_overflow = TRUE; 2135 user_buf->twa_drvr_pkt.status = TWA_ERROR_AEN_NO_EVENTS; 2136 break; 2137 } 2138 if ((error = copyout(sc->twa_aen_queue[event_index], 2139 user_buf->pdata, sizeof(struct tw_cl_event_packet))) != 0) 2140 (sc->twa_aen_queue[event_index])->retrieved = 2141 TWA_AEN_RETRIEVED; 2142 break; 2143 2144 case TW_CL_IOCTL_GET_PREVIOUS_EVENT: 2145 user_buf->twa_drvr_pkt.status = 0; 2146 if (sc->twa_aen_queue_wrapped) { 2147 if (sc->twa_aen_queue_overflow) { 2148 /* 2149 * The aen queue has wrapped, even before some 2150 * events have been retrieved. Let the caller 2151 * know that he missed out on some AEN's. 2152 */ 2153 user_buf->twa_drvr_pkt.status = 2154 TWA_ERROR_AEN_OVERFLOW; 2155 sc->twa_aen_queue_overflow = FALSE; 2156 } 2157 start_index = sc->twa_aen_head; 2158 } else { 2159 if (sc->twa_aen_head == sc->twa_aen_tail) { 2160 user_buf->twa_drvr_pkt.status = 2161 TWA_ERROR_AEN_NO_EVENTS; 2162 break; 2163 } 2164 start_index = sc->twa_aen_tail; /* = 0 */ 2165 } 2166 if ((error = copyin(user_buf->pdata, &event_buf, 2167 sizeof(struct tw_cl_event_packet))) != 0) 2168 2169 event_index = (start_index + event_buf.sequence_id - 2170 (sc->twa_aen_queue[start_index])->sequence_id - 1) 2171 % TWA_Q_LENGTH; 2172 if (!((sc->twa_aen_queue[event_index])->sequence_id < 2173 event_buf.sequence_id)) { 2174 if (user_buf->twa_drvr_pkt.status == 2175 TWA_ERROR_AEN_OVERFLOW) 2176 /* so we report the overflow next time */ 2177 sc->twa_aen_queue_overflow = TRUE; 2178 user_buf->twa_drvr_pkt.status = 2179 TWA_ERROR_AEN_NO_EVENTS; 2180 break; 2181 } 2182 if ((error = copyout(sc->twa_aen_queue [event_index], 2183 user_buf->pdata, sizeof(struct tw_cl_event_packet))) != 0) 2184 aprint_error_dev(sc->twa_dv, "get_previous: Could not copyout to " 2185 "event_buf. error = %x\n", 2186 error); 2187 (sc->twa_aen_queue[event_index])->retrieved = TWA_AEN_RETRIEVED; 2188 break; 2189 2190 case TW_CL_IOCTL_GET_LOCK: 2191 { 2192 struct tw_cl_lock_packet twa_lock; 2193 2194 copyin(user_buf->pdata, &twa_lock, 2195 sizeof(struct tw_cl_lock_packet)); 2196 s = splbio(); 2197 if ((sc->twa_ioctl_lock.lock == TWA_LOCK_FREE) || 2198 (twa_lock.force_flag) || 2199 (time_second >= sc->twa_ioctl_lock.timeout)) { 2200 2201 sc->twa_ioctl_lock.lock = TWA_LOCK_HELD; 2202 sc->twa_ioctl_lock.timeout = time_second + 2203 (twa_lock.timeout_msec / 1000); 2204 twa_lock.time_remaining_msec = twa_lock.timeout_msec; 2205 user_buf->twa_drvr_pkt.status = 0; 2206 } else { 2207 twa_lock.time_remaining_msec = 2208 (sc->twa_ioctl_lock.timeout - time_second) * 2209 1000; 2210 user_buf->twa_drvr_pkt.status = 2211 TWA_ERROR_IOCTL_LOCK_ALREADY_HELD; 2212 } 2213 splx(s); 2214 copyout(&twa_lock, user_buf->pdata, 2215 sizeof(struct tw_cl_lock_packet)); 2216 break; 2217 } 2218 2219 case TW_CL_IOCTL_RELEASE_LOCK: 2220 s = splbio(); 2221 if (sc->twa_ioctl_lock.lock == TWA_LOCK_FREE) { 2222 user_buf->twa_drvr_pkt.status = 2223 TWA_ERROR_IOCTL_LOCK_NOT_HELD; 2224 } else { 2225 sc->twa_ioctl_lock.lock = TWA_LOCK_FREE; 2226 user_buf->twa_drvr_pkt.status = 0; 2227 } 2228 splx(s); 2229 break; 2230 2231 case TW_CL_IOCTL_GET_COMPATIBILITY_INFO: 2232 { 2233 struct tw_cl_compatibility_packet comp_pkt; 2234 2235 memcpy(comp_pkt.driver_version, TWA_DRIVER_VERSION_STRING, 2236 sizeof(TWA_DRIVER_VERSION_STRING)); 2237 comp_pkt.working_srl = sc->working_srl; 2238 comp_pkt.working_branch = sc->working_branch; 2239 comp_pkt.working_build = sc->working_build; 2240 user_buf->twa_drvr_pkt.status = 0; 2241 2242 /* Copy compatibility information to user space. */ 2243 copyout(&comp_pkt, user_buf->pdata, 2244 min(sizeof(struct tw_cl_compatibility_packet), 2245 user_buf->twa_drvr_pkt.buffer_length)); 2246 break; 2247 } 2248 2249 case TWA_IOCTL_GET_UNITNAME: /* WASABI EXTENSION */ 2250 { 2251 struct twa_unitname *tn; 2252 struct twa_drive *tdr; 2253 2254 tn = (struct twa_unitname *)data; 2255 /* XXX mutex */ 2256 if (tn->tn_unit < 0 || tn->tn_unit >= sc->sc_nunits) 2257 return (EINVAL); 2258 tdr = &sc->sc_units[tn->tn_unit]; 2259 if (tdr->td_dev == NULL) 2260 tn->tn_name[0] = '\0'; 2261 else 2262 strlcpy(tn->tn_name, device_xname(tdr->td_dev), 2263 sizeof(tn->tn_name)); 2264 return (0); 2265 } 2266 2267 default: 2268 /* Unknown opcode. */ 2269 error = ENOTTY; 2270 } 2271 2272 return(error); 2273 } 2274 2275 const struct cdevsw twa_cdevsw = { 2276 twaopen, twaclose, noread, nowrite, twaioctl, 2277 nostop, notty, nopoll, nommap, nokqfilter, D_OTHER, 2278 }; 2279 2280 /* 2281 * Function name: twa_get_param 2282 * Description: Get a firmware parameter. 2283 * 2284 * Input: sc -- ptr to per ctlr structure 2285 * table_id -- parameter table # 2286 * param_id -- index of the parameter in the table 2287 * param_size -- size of the parameter in bytes 2288 * callback -- ptr to function, if any, to be called 2289 * back on completion; NULL if no callback. 2290 * Output: None 2291 * Return value: ptr to param structure -- success 2292 * NULL -- failure 2293 */ 2294 static int 2295 twa_get_param(struct twa_softc *sc, int table_id, int param_id, 2296 size_t param_size, void (* callback)(struct twa_request *tr), 2297 struct twa_param_9k **param) 2298 { 2299 int rv = 0; 2300 struct twa_request *tr; 2301 union twa_command_7k *cmd; 2302 2303 /* Get a request packet. */ 2304 if ((tr = twa_get_request(sc, 0)) == NULL) { 2305 rv = EAGAIN; 2306 goto out; 2307 } 2308 2309 tr->tr_cmd_pkt_type |= TWA_CMD_PKT_TYPE_INTERNAL; 2310 2311 /* Allocate memory to read data into. */ 2312 if ((*param = (struct twa_param_9k *) 2313 malloc(TWA_SECTOR_SIZE, M_DEVBUF, M_NOWAIT)) == NULL) { 2314 rv = ENOMEM; 2315 goto out; 2316 } 2317 2318 memset(*param, 0, sizeof(struct twa_param_9k) - 1 + param_size); 2319 tr->tr_data = *param; 2320 tr->tr_length = TWA_SECTOR_SIZE; 2321 tr->tr_flags = TWA_CMD_DATA_IN | TWA_CMD_DATA_OUT; 2322 2323 /* Build the cmd pkt. */ 2324 cmd = &(tr->tr_command->command.cmd_pkt_7k); 2325 2326 tr->tr_command->cmd_hdr.header_desc.size_header = 128; 2327 2328 cmd->param.opcode = TWA_OP_GET_PARAM; 2329 cmd->param.sgl_offset = 2; 2330 cmd->param.size = 2; 2331 cmd->param.request_id = tr->tr_request_id; 2332 cmd->param.unit = 0; 2333 cmd->param.param_count = 1; 2334 2335 /* Specify which parameter we need. */ 2336 (*param)->table_id = table_id | TWA_9K_PARAM_DESCRIPTOR; 2337 (*param)->parameter_id = param_id; 2338 (*param)->parameter_size_bytes = param_size; 2339 2340 /* Submit the command. */ 2341 if (callback == NULL) { 2342 /* There's no call back; wait till the command completes. */ 2343 rv = twa_immediate_request(tr, TWA_REQUEST_TIMEOUT_PERIOD); 2344 2345 if (rv != 0) 2346 goto out; 2347 2348 if ((rv = cmd->param.status) != 0) { 2349 /* twa_drain_complete_queue will have done the unmapping */ 2350 goto out; 2351 } 2352 twa_release_request(tr); 2353 return (rv); 2354 } else { 2355 /* There's a call back. Simply submit the command. */ 2356 tr->tr_callback = callback; 2357 rv = twa_map_request(tr); 2358 return (rv); 2359 } 2360 out: 2361 if (tr) 2362 twa_release_request(tr); 2363 return(rv); 2364 } 2365 2366 /* 2367 * Function name: twa_set_param 2368 * Description: Set a firmware parameter. 2369 * 2370 * Input: sc -- ptr to per ctlr structure 2371 * table_id -- parameter table # 2372 * param_id -- index of the parameter in the table 2373 * param_size -- size of the parameter in bytes 2374 * callback -- ptr to function, if any, to be called 2375 * back on completion; NULL if no callback. 2376 * Output: None 2377 * Return value: 0 -- success 2378 * non-zero-- failure 2379 */ 2380 static int 2381 twa_set_param(struct twa_softc *sc, int table_id, int param_id, int param_size, 2382 void *data, void (* callback)(struct twa_request *tr)) 2383 { 2384 struct twa_request *tr; 2385 union twa_command_7k *cmd; 2386 struct twa_param_9k *param = NULL; 2387 int error = ENOMEM; 2388 2389 tr = twa_get_request(sc, 0); 2390 if (tr == NULL) 2391 return (EAGAIN); 2392 2393 tr->tr_cmd_pkt_type |= TWA_CMD_PKT_TYPE_INTERNAL; 2394 2395 /* Allocate memory to send data using. */ 2396 if ((param = (struct twa_param_9k *) 2397 malloc(TWA_SECTOR_SIZE, M_DEVBUF, M_NOWAIT)) == NULL) 2398 goto out; 2399 memset(param, 0, sizeof(struct twa_param_9k) - 1 + param_size); 2400 tr->tr_data = param; 2401 tr->tr_length = TWA_SECTOR_SIZE; 2402 tr->tr_flags = TWA_CMD_DATA_IN | TWA_CMD_DATA_OUT; 2403 2404 /* Build the cmd pkt. */ 2405 cmd = &(tr->tr_command->command.cmd_pkt_7k); 2406 2407 tr->tr_command->cmd_hdr.header_desc.size_header = 128; 2408 2409 cmd->param.opcode = TWA_OP_SET_PARAM; 2410 cmd->param.sgl_offset = 2; 2411 cmd->param.size = 2; 2412 cmd->param.request_id = tr->tr_request_id; 2413 cmd->param.unit = 0; 2414 cmd->param.param_count = 1; 2415 2416 /* Specify which parameter we want to set. */ 2417 param->table_id = table_id | TWA_9K_PARAM_DESCRIPTOR; 2418 param->parameter_id = param_id; 2419 param->parameter_size_bytes = param_size; 2420 memcpy(param->data, data, param_size); 2421 2422 /* Submit the command. */ 2423 if (callback == NULL) { 2424 /* There's no call back; wait till the command completes. */ 2425 error = twa_immediate_request(tr, TWA_REQUEST_TIMEOUT_PERIOD); 2426 if (error == ETIMEDOUT) 2427 /* clean-up done by twa_immediate_request */ 2428 return(error); 2429 if (error) 2430 goto out; 2431 if ((error = cmd->param.status)) { 2432 /* 2433 * twa_drain_complete_queue will have done the 2434 * unmapping. 2435 */ 2436 goto out; 2437 } 2438 free(param, M_DEVBUF); 2439 twa_release_request(tr); 2440 return(error); 2441 } else { 2442 /* There's a call back. Simply submit the command. */ 2443 tr->tr_callback = callback; 2444 if ((error = twa_map_request(tr))) 2445 goto out; 2446 2447 return (0); 2448 } 2449 out: 2450 if (param) 2451 free(param, M_DEVBUF); 2452 if (tr) 2453 twa_release_request(tr); 2454 return(error); 2455 } 2456 2457 /* 2458 * Function name: twa_init_connection 2459 * Description: Send init_connection cmd to firmware 2460 * 2461 * Input: sc -- ptr to per ctlr structure 2462 * message_credits -- max # of requests that we might send 2463 * down simultaneously. This will be 2464 * typically set to 256 at init-time or 2465 * after a reset, and to 1 at shutdown-time 2466 * set_features -- indicates if we intend to use 64-bit 2467 * sg, also indicates if we want to do a 2468 * basic or an extended init_connection; 2469 * 2470 * Note: The following input/output parameters are valid, only in case of an 2471 * extended init_connection: 2472 * 2473 * current_fw_srl -- srl of fw we are bundled 2474 * with, if any; 0 otherwise 2475 * current_fw_arch_id -- arch_id of fw we are bundled 2476 * with, if any; 0 otherwise 2477 * current_fw_branch -- branch # of fw we are bundled 2478 * with, if any; 0 otherwise 2479 * current_fw_build -- build # of fw we are bundled 2480 * with, if any; 0 otherwise 2481 * Output: fw_on_ctlr_srl -- srl of fw on ctlr 2482 * fw_on_ctlr_arch_id -- arch_id of fw on ctlr 2483 * fw_on_ctlr_branch -- branch # of fw on ctlr 2484 * fw_on_ctlr_build -- build # of fw on ctlr 2485 * init_connect_result -- result bitmap of fw response 2486 * Return value: 0 -- success 2487 * non-zero-- failure 2488 */ 2489 static int 2490 twa_init_connection(struct twa_softc *sc, uint16_t message_credits, 2491 uint32_t set_features, uint16_t current_fw_srl, 2492 uint16_t current_fw_arch_id, uint16_t current_fw_branch, 2493 uint16_t current_fw_build, uint16_t *fw_on_ctlr_srl, 2494 uint16_t *fw_on_ctlr_arch_id, uint16_t *fw_on_ctlr_branch, 2495 uint16_t *fw_on_ctlr_build, uint32_t *init_connect_result) 2496 { 2497 struct twa_request *tr; 2498 struct twa_command_init_connect *init_connect; 2499 int error = 1; 2500 2501 /* Get a request packet. */ 2502 if ((tr = twa_get_request(sc, 0)) == NULL) 2503 goto out; 2504 tr->tr_cmd_pkt_type |= TWA_CMD_PKT_TYPE_INTERNAL; 2505 /* Build the cmd pkt. */ 2506 init_connect = &(tr->tr_command->command.cmd_pkt_7k.init_connect); 2507 2508 tr->tr_command->cmd_hdr.header_desc.size_header = 128; 2509 2510 init_connect->opcode = TWA_OP_INIT_CONNECTION; 2511 init_connect->request_id = tr->tr_request_id; 2512 init_connect->message_credits = message_credits; 2513 init_connect->features = set_features; 2514 if (TWA_64BIT_ADDRESSES) 2515 init_connect->features |= TWA_64BIT_SG_ADDRESSES; 2516 if (set_features & TWA_EXTENDED_INIT_CONNECT) { 2517 /* 2518 * Fill in the extra fields needed for 2519 * an extended init_connect. 2520 */ 2521 init_connect->size = 6; 2522 init_connect->fw_srl = current_fw_srl; 2523 init_connect->fw_arch_id = current_fw_arch_id; 2524 init_connect->fw_branch = current_fw_branch; 2525 } else 2526 init_connect->size = 3; 2527 2528 /* Submit the command, and wait for it to complete. */ 2529 error = twa_immediate_request(tr, TWA_REQUEST_TIMEOUT_PERIOD); 2530 if (error == ETIMEDOUT) 2531 return(error); /* clean-up done by twa_immediate_request */ 2532 if (error) 2533 goto out; 2534 if ((error = init_connect->status)) { 2535 /* twa_drain_complete_queue will have done the unmapping */ 2536 goto out; 2537 } 2538 if (set_features & TWA_EXTENDED_INIT_CONNECT) { 2539 *fw_on_ctlr_srl = init_connect->fw_srl; 2540 *fw_on_ctlr_arch_id = init_connect->fw_arch_id; 2541 *fw_on_ctlr_branch = init_connect->fw_branch; 2542 *fw_on_ctlr_build = init_connect->fw_build; 2543 *init_connect_result = init_connect->result; 2544 } 2545 twa_release_request(tr); 2546 return(error); 2547 2548 out: 2549 if (tr) 2550 twa_release_request(tr); 2551 return(error); 2552 } 2553 2554 static int 2555 twa_reset(struct twa_softc *sc) 2556 { 2557 int s; 2558 int error = 0; 2559 2560 /* Set the 'in reset' flag. */ 2561 sc->twa_sc_flags |= TWA_STATE_IN_RESET; 2562 2563 /* 2564 * Disable interrupts from the controller, and mask any 2565 * accidental entry into our interrupt handler. 2566 */ 2567 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 2568 TWA_CONTROL_DISABLE_INTERRUPTS); 2569 2570 s = splbio(); 2571 2572 /* Soft reset the controller. */ 2573 if ((error = twa_soft_reset(sc))) 2574 goto out; 2575 2576 /* Re-establish logical connection with the controller. */ 2577 if ((error = twa_init_connection(sc, TWA_INIT_MESSAGE_CREDITS, 2578 0, 0, 0, 0, 0, 2579 NULL, NULL, NULL, NULL, NULL))) { 2580 goto out; 2581 } 2582 /* 2583 * Complete all requests in the complete queue; error back all requests 2584 * in the busy queue. Any internal requests will be simply freed. 2585 * Re-submit any requests in the pending queue. 2586 */ 2587 twa_drain_busy_queue(sc); 2588 2589 out: 2590 splx(s); 2591 /* 2592 * Enable interrupts, and also clear attention and response interrupts. 2593 */ 2594 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 2595 TWA_CONTROL_CLEAR_ATTENTION_INTERRUPT | 2596 TWA_CONTROL_UNMASK_RESPONSE_INTERRUPT | 2597 TWA_CONTROL_ENABLE_INTERRUPTS); 2598 2599 /* Clear the 'in reset' flag. */ 2600 sc->twa_sc_flags &= ~TWA_STATE_IN_RESET; 2601 2602 return(error); 2603 } 2604 2605 static int 2606 twa_soft_reset(struct twa_softc *sc) 2607 { 2608 uint32_t status_reg; 2609 2610 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 2611 TWA_CONTROL_ISSUE_SOFT_RESET | 2612 TWA_CONTROL_CLEAR_HOST_INTERRUPT | 2613 TWA_CONTROL_CLEAR_ATTENTION_INTERRUPT | 2614 TWA_CONTROL_MASK_COMMAND_INTERRUPT | 2615 TWA_CONTROL_MASK_RESPONSE_INTERRUPT | 2616 TWA_CONTROL_DISABLE_INTERRUPTS); 2617 2618 if (twa_drain_response_queue_large(sc, 30) != 0) { 2619 aprint_error_dev(sc->twa_dv, 2620 "response queue not empty after reset.\n"); 2621 return(1); 2622 } 2623 if (twa_wait_status(sc, TWA_STATUS_MICROCONTROLLER_READY | 2624 TWA_STATUS_ATTENTION_INTERRUPT, 30)) { 2625 aprint_error_dev(sc->twa_dv, "no attention interrupt after reset.\n"); 2626 return(1); 2627 } 2628 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 2629 TWA_CONTROL_CLEAR_ATTENTION_INTERRUPT); 2630 2631 if (twa_drain_response_queue(sc)) { 2632 aprint_error_dev(sc->twa_dv, "cannot drain response queue.\n"); 2633 return(1); 2634 } 2635 if (twa_drain_aen_queue(sc)) { 2636 aprint_error_dev(sc->twa_dv, "cannot drain AEN queue.\n"); 2637 return(1); 2638 } 2639 if (twa_find_aen(sc, TWA_AEN_SOFT_RESET)) { 2640 aprint_error_dev(sc->twa_dv, "reset not reported by controller.\n"); 2641 return(1); 2642 } 2643 status_reg = twa_inl(sc, TWA_STATUS_REGISTER_OFFSET); 2644 if (TWA_STATUS_ERRORS(status_reg) || 2645 twa_check_ctlr_state(sc, status_reg)) { 2646 aprint_error_dev(sc->twa_dv, "controller errors detected.\n"); 2647 return(1); 2648 } 2649 return(0); 2650 } 2651 2652 static int 2653 twa_wait_status(struct twa_softc *sc, uint32_t status, uint32_t timeout) 2654 { 2655 struct timeval t1; 2656 time_t end_time; 2657 uint32_t status_reg; 2658 2659 timeout = (timeout * 1000 * 100); 2660 2661 microtime(&t1); 2662 2663 end_time = t1.tv_usec + timeout; 2664 2665 do { 2666 status_reg = twa_inl(sc, TWA_STATUS_REGISTER_OFFSET); 2667 /* got the required bit(s)? */ 2668 if ((status_reg & status) == status) 2669 return(0); 2670 DELAY(100000); 2671 microtime(&t1); 2672 } while (t1.tv_usec <= end_time); 2673 2674 return(1); 2675 } 2676 2677 static int 2678 twa_fetch_aen(struct twa_softc *sc) 2679 { 2680 struct twa_request *tr; 2681 int s, error = 0; 2682 2683 s = splbio(); 2684 2685 if ((tr = twa_get_request(sc, TWA_CMD_AEN)) == NULL) { 2686 splx(s); 2687 return(EIO); 2688 } 2689 tr->tr_cmd_pkt_type |= TWA_CMD_PKT_TYPE_INTERNAL; 2690 tr->tr_callback = twa_aen_callback; 2691 tr->tr_data = malloc(TWA_SECTOR_SIZE, M_DEVBUF, M_NOWAIT); 2692 if (twa_request_sense(tr, 0) != 0) { 2693 if (tr->tr_data) 2694 free(tr->tr_data, M_DEVBUF); 2695 twa_release_request(tr); 2696 error = 1; 2697 } 2698 splx(s); 2699 2700 return(error); 2701 } 2702 2703 /* 2704 * Function name: twa_aen_callback 2705 * Description: Callback for requests to fetch AEN's. 2706 * 2707 * Input: tr -- ptr to completed request pkt 2708 * Output: None 2709 * Return value: None 2710 */ 2711 static void 2712 twa_aen_callback(struct twa_request *tr) 2713 { 2714 int i; 2715 int fetch_more_aens = 0; 2716 struct twa_softc *sc = tr->tr_sc; 2717 struct twa_command_header *cmd_hdr = 2718 (struct twa_command_header *)(tr->tr_data); 2719 struct twa_command_9k *cmd = 2720 &(tr->tr_command->command.cmd_pkt_9k); 2721 2722 if (! cmd->status) { 2723 if ((tr->tr_cmd_pkt_type & TWA_CMD_PKT_TYPE_9K) && 2724 (cmd->cdb[0] == 0x3 /* REQUEST_SENSE */)) 2725 if (twa_enqueue_aen(sc, cmd_hdr) 2726 != TWA_AEN_QUEUE_EMPTY) 2727 fetch_more_aens = 1; 2728 } else { 2729 cmd_hdr->err_specific_desc[sizeof(cmd_hdr->err_specific_desc) - 1] = '\0'; 2730 for (i = 0; i < 18; i++) 2731 printf("%x\t", tr->tr_command->cmd_hdr.sense_data[i]); 2732 2733 printf(""); /* print new line */ 2734 2735 for (i = 0; i < 128; i++) 2736 printf("%x\t", ((int8_t *)(tr->tr_data))[i]); 2737 } 2738 if (tr->tr_data) 2739 free(tr->tr_data, M_DEVBUF); 2740 twa_release_request(tr); 2741 2742 if (fetch_more_aens) 2743 twa_fetch_aen(sc); 2744 } 2745 2746 /* 2747 * Function name: twa_enqueue_aen 2748 * Description: Queues AEN's to be supplied to user-space tools on request. 2749 * 2750 * Input: sc -- ptr to per ctlr structure 2751 * cmd_hdr -- ptr to hdr of fw cmd pkt, from where the AEN 2752 * details can be retrieved. 2753 * Output: None 2754 * Return value: None 2755 */ 2756 static uint16_t 2757 twa_enqueue_aen(struct twa_softc *sc, struct twa_command_header *cmd_hdr) 2758 { 2759 int rv, s; 2760 struct tw_cl_event_packet *event; 2761 uint16_t aen_code; 2762 unsigned long sync_time; 2763 2764 s = splbio(); 2765 aen_code = cmd_hdr->status_block.error; 2766 2767 switch (aen_code) { 2768 case TWA_AEN_SYNC_TIME_WITH_HOST: 2769 2770 sync_time = (time_second - (3 * 86400)) % 604800; 2771 rv = twa_set_param(sc, TWA_PARAM_TIME_TABLE, 2772 TWA_PARAM_TIME_SchedulerTime, 4, 2773 &sync_time, twa_aen_callback); 2774 #ifdef DIAGNOSTIC 2775 if (rv != 0) 2776 aprint_error_dev(sc->twa_dv, "unable to sync time with ctlr\n"); 2777 #endif 2778 break; 2779 2780 case TWA_AEN_QUEUE_EMPTY: 2781 break; 2782 2783 default: 2784 /* Queue the event. */ 2785 event = sc->twa_aen_queue[sc->twa_aen_head]; 2786 if (event->retrieved == TWA_AEN_NOT_RETRIEVED) 2787 sc->twa_aen_queue_overflow = TRUE; 2788 event->severity = 2789 cmd_hdr->status_block.substatus_block.severity; 2790 event->time_stamp_sec = time_second; 2791 event->aen_code = aen_code; 2792 event->retrieved = TWA_AEN_NOT_RETRIEVED; 2793 event->sequence_id = ++(sc->twa_current_sequence_id); 2794 cmd_hdr->err_specific_desc[sizeof(cmd_hdr->err_specific_desc) - 1] = '\0'; 2795 event->parameter_len = strlen(cmd_hdr->err_specific_desc); 2796 memcpy(event->parameter_data, cmd_hdr->err_specific_desc, 2797 event->parameter_len); 2798 2799 if (event->severity < TWA_AEN_SEVERITY_DEBUG) { 2800 printf("%s: AEN 0x%04X: %s: %s: %s\n", 2801 device_xname(sc->twa_dv), 2802 aen_code, 2803 twa_aen_severity_table[event->severity], 2804 twa_find_msg_string(twa_aen_table, aen_code), 2805 event->parameter_data); 2806 } 2807 2808 if ((sc->twa_aen_head + 1) == TWA_Q_LENGTH) 2809 sc->twa_aen_queue_wrapped = TRUE; 2810 sc->twa_aen_head = (sc->twa_aen_head + 1) % TWA_Q_LENGTH; 2811 break; 2812 } /* switch */ 2813 splx(s); 2814 2815 return (aen_code); 2816 } 2817 2818 /* 2819 * Function name: twa_find_aen 2820 * Description: Reports whether a given AEN ever occurred. 2821 * 2822 * Input: sc -- ptr to per ctlr structure 2823 * aen_code-- AEN to look for 2824 * Output: None 2825 * Return value: 0 -- success 2826 * non-zero-- failure 2827 */ 2828 static int 2829 twa_find_aen(struct twa_softc *sc, uint16_t aen_code) 2830 { 2831 uint32_t last_index; 2832 int s; 2833 int i; 2834 2835 s = splbio(); 2836 2837 if (sc->twa_aen_queue_wrapped) 2838 last_index = sc->twa_aen_head; 2839 else 2840 last_index = 0; 2841 2842 i = sc->twa_aen_head; 2843 do { 2844 i = (i + TWA_Q_LENGTH - 1) % TWA_Q_LENGTH; 2845 if ((sc->twa_aen_queue[i])->aen_code == aen_code) { 2846 splx(s); 2847 return(0); 2848 } 2849 } while (i != last_index); 2850 2851 splx(s); 2852 return(1); 2853 } 2854 2855 static inline void 2856 twa_request_init(struct twa_request *tr, int flags) 2857 { 2858 tr->tr_data = NULL; 2859 tr->tr_real_data = NULL; 2860 tr->tr_length = 0; 2861 tr->tr_real_length = 0; 2862 tr->tr_status = TWA_CMD_SETUP;/* command is in setup phase */ 2863 tr->tr_flags = flags; 2864 tr->tr_error = 0; 2865 tr->tr_callback = NULL; 2866 tr->tr_cmd_pkt_type = 0; 2867 tr->bp = 0; 2868 2869 /* 2870 * Look at the status field in the command packet to see how 2871 * it completed the last time it was used, and zero out only 2872 * the portions that might have changed. Note that we don't 2873 * care to zero out the sglist. 2874 */ 2875 if (tr->tr_command->command.cmd_pkt_9k.status) 2876 memset(tr->tr_command, 0, 2877 sizeof(struct twa_command_header) + 28); 2878 else 2879 memset(&(tr->tr_command->command), 0, 28); 2880 } 2881 2882 struct twa_request * 2883 twa_get_request_wait(struct twa_softc *sc, int flags) 2884 { 2885 struct twa_request *tr; 2886 int s; 2887 2888 KASSERT((flags & TWA_CMD_AEN) == 0); 2889 2890 s = splbio(); 2891 while ((tr = TAILQ_FIRST(&sc->twa_free)) == NULL) { 2892 sc->twa_sc_flags |= TWA_STATE_REQUEST_WAIT; 2893 (void) tsleep(&sc->twa_free, PRIBIO, "twaccb", hz); 2894 } 2895 TAILQ_REMOVE(&sc->twa_free, tr, tr_link); 2896 2897 splx(s); 2898 2899 twa_request_init(tr, flags); 2900 2901 return(tr); 2902 } 2903 2904 struct twa_request * 2905 twa_get_request(struct twa_softc *sc, int flags) 2906 { 2907 int s; 2908 struct twa_request *tr; 2909 2910 /* Get a free request packet. */ 2911 s = splbio(); 2912 if (__predict_false((flags & TWA_CMD_AEN) != 0)) { 2913 2914 if ((sc->sc_twa_request->tr_flags & TWA_CMD_AEN_BUSY) == 0) { 2915 tr = sc->sc_twa_request; 2916 flags |= TWA_CMD_AEN_BUSY; 2917 } else { 2918 splx(s); 2919 return (NULL); 2920 } 2921 } else { 2922 if (__predict_false((tr = 2923 TAILQ_FIRST(&sc->twa_free)) == NULL)) { 2924 splx(s); 2925 return (NULL); 2926 } 2927 TAILQ_REMOVE(&sc->twa_free, tr, tr_link); 2928 } 2929 splx(s); 2930 2931 twa_request_init(tr, flags); 2932 2933 return(tr); 2934 } 2935 2936 /* 2937 * Print some information about the controller 2938 */ 2939 static void 2940 twa_describe_controller(struct twa_softc *sc) 2941 { 2942 struct twa_param_9k *p[10]; 2943 int i, rv = 0; 2944 uint32_t dsize; 2945 uint8_t ports; 2946 2947 memset(p, sizeof(struct twa_param_9k *), 10); 2948 2949 /* Get the port count. */ 2950 rv |= twa_get_param(sc, TWA_PARAM_CONTROLLER, 2951 TWA_PARAM_CONTROLLER_PortCount, 1, NULL, &p[0]); 2952 2953 /* get version strings */ 2954 rv |= twa_get_param(sc, TWA_PARAM_VERSION, TWA_PARAM_VERSION_FW, 2955 16, NULL, &p[1]); 2956 rv |= twa_get_param(sc, TWA_PARAM_VERSION, TWA_PARAM_VERSION_BIOS, 2957 16, NULL, &p[2]); 2958 rv |= twa_get_param(sc, TWA_PARAM_VERSION, TWA_PARAM_VERSION_Mon, 2959 16, NULL, &p[3]); 2960 rv |= twa_get_param(sc, TWA_PARAM_VERSION, TWA_PARAM_VERSION_PCBA, 2961 8, NULL, &p[4]); 2962 rv |= twa_get_param(sc, TWA_PARAM_VERSION, TWA_PARAM_VERSION_ATA, 2963 8, NULL, &p[5]); 2964 rv |= twa_get_param(sc, TWA_PARAM_VERSION, TWA_PARAM_VERSION_PCI, 2965 8, NULL, &p[6]); 2966 rv |= twa_get_param(sc, TWA_PARAM_DRIVESUMMARY, TWA_PARAM_DRIVESTATUS, 2967 16, NULL, &p[7]); 2968 2969 if (rv) { 2970 /* some error occurred */ 2971 aprint_error_dev(sc->twa_dv, "failed to fetch version information\n"); 2972 goto bail; 2973 } 2974 2975 ports = *(uint8_t *)(p[0]->data); 2976 2977 aprint_normal_dev(sc->twa_dv, "%d ports, Firmware %.16s, BIOS %.16s\n", 2978 ports, p[1]->data, p[2]->data); 2979 2980 aprint_verbose_dev(sc->twa_dv, "Monitor %.16s, PCB %.8s, Achip %.8s, Pchip %.8s\n", 2981 p[3]->data, p[4]->data, 2982 p[5]->data, p[6]->data); 2983 2984 for (i = 0; i < ports; i++) { 2985 2986 if ((*((char *)(p[7]->data + i)) & TWA_DRIVE_DETECTED) == 0) 2987 continue; 2988 2989 rv = twa_get_param(sc, TWA_PARAM_DRIVE_TABLE + i, 2990 TWA_PARAM_DRIVEMODELINDEX, 2991 TWA_PARAM_DRIVEMODEL_LENGTH, NULL, &p[8]); 2992 2993 if (rv != 0) { 2994 aprint_error_dev(sc->twa_dv, "unable to get drive model for port" 2995 " %d\n", i); 2996 continue; 2997 } 2998 2999 rv = twa_get_param(sc, TWA_PARAM_DRIVE_TABLE + i, 3000 TWA_PARAM_DRIVESIZEINDEX, 3001 TWA_PARAM_DRIVESIZE_LENGTH, NULL, &p[9]); 3002 3003 if (rv != 0) { 3004 aprint_error_dev(sc->twa_dv, "unable to get drive size" 3005 " for port %d\n", i); 3006 free(p[8], M_DEVBUF); 3007 continue; 3008 } 3009 3010 dsize = *(uint32_t *)(p[9]->data); 3011 3012 aprint_verbose_dev(sc->twa_dv, "port %d: %.40s %d MB\n", 3013 i, p[8]->data, dsize / 2048); 3014 3015 if (p[8]) 3016 free(p[8], M_DEVBUF); 3017 if (p[9]) 3018 free(p[9], M_DEVBUF); 3019 } 3020 bail: 3021 if (p[0]) 3022 free(p[0], M_DEVBUF); 3023 if (p[1]) 3024 free(p[1], M_DEVBUF); 3025 if (p[2]) 3026 free(p[2], M_DEVBUF); 3027 if (p[3]) 3028 free(p[3], M_DEVBUF); 3029 if (p[4]) 3030 free(p[4], M_DEVBUF); 3031 if (p[5]) 3032 free(p[5], M_DEVBUF); 3033 if (p[6]) 3034 free(p[6], M_DEVBUF); 3035 } 3036 3037 /* 3038 * Function name: twa_check_ctlr_state 3039 * Description: Makes sure that the fw status register reports a 3040 * proper status. 3041 * 3042 * Input: sc -- ptr to per ctlr structure 3043 * status_reg -- value in the status register 3044 * Output: None 3045 * Return value: 0 -- no errors 3046 * non-zero-- errors 3047 */ 3048 static int 3049 twa_check_ctlr_state(struct twa_softc *sc, uint32_t status_reg) 3050 { 3051 int result = 0; 3052 struct timeval t1; 3053 static time_t last_warning[2] = {0, 0}; 3054 3055 /* Check if the 'micro-controller ready' bit is not set. */ 3056 if ((status_reg & TWA_STATUS_EXPECTED_BITS) != 3057 TWA_STATUS_EXPECTED_BITS) { 3058 3059 microtime(&t1); 3060 3061 last_warning[0] += (5 * 1000 * 100); 3062 3063 if (t1.tv_usec > last_warning[0]) { 3064 microtime(&t1); 3065 last_warning[0] = t1.tv_usec; 3066 } 3067 result = 1; 3068 } 3069 3070 /* Check if any error bits are set. */ 3071 if ((status_reg & TWA_STATUS_UNEXPECTED_BITS) != 0) { 3072 3073 microtime(&t1); 3074 last_warning[1] += (5 * 1000 * 100); 3075 if (t1.tv_usec > last_warning[1]) { 3076 microtime(&t1); 3077 last_warning[1] = t1.tv_usec; 3078 } 3079 if (status_reg & TWA_STATUS_PCI_PARITY_ERROR_INTERRUPT) { 3080 aprint_error_dev(sc->twa_dv, "clearing PCI parity error " 3081 "re-seat/move/replace card.\n"); 3082 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 3083 TWA_CONTROL_CLEAR_PARITY_ERROR); 3084 pci_conf_write(sc->pc, sc->tag, 3085 PCI_COMMAND_STATUS_REG, 3086 TWA_PCI_CONFIG_CLEAR_PARITY_ERROR); 3087 } 3088 if (status_reg & TWA_STATUS_PCI_ABORT_INTERRUPT) { 3089 aprint_error_dev(sc->twa_dv, "clearing PCI abort\n"); 3090 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 3091 TWA_CONTROL_CLEAR_PCI_ABORT); 3092 pci_conf_write(sc->pc, sc->tag, 3093 PCI_COMMAND_STATUS_REG, 3094 TWA_PCI_CONFIG_CLEAR_PCI_ABORT); 3095 } 3096 if (status_reg & TWA_STATUS_QUEUE_ERROR_INTERRUPT) { 3097 /* 3098 * As documented by 3ware, the 9650 erroneously 3099 * flags queue errors during resets. 3100 * Just ignore them during the reset instead of 3101 * bothering the console. 3102 */ 3103 if ((sc->sc_product_id != PCI_PRODUCT_3WARE_9650) || 3104 ((sc->twa_sc_flags & TWA_STATE_IN_RESET) == 0)) { 3105 aprint_error_dev(sc->twa_dv, 3106 "clearing controller queue error\n"); 3107 } 3108 3109 twa_outl(sc, TWA_CONTROL_REGISTER_OFFSET, 3110 TWA_CONTROL_CLEAR_QUEUE_ERROR); 3111 } 3112 if (status_reg & TWA_STATUS_MICROCONTROLLER_ERROR) { 3113 aprint_error_dev(sc->twa_dv, "micro-controller error\n"); 3114 result = 1; 3115 } 3116 } 3117 return(result); 3118 } 3119