xref: /netbsd-src/sys/dev/pci/stpcide.c (revision 23c8222edbfb0f0932d88a8351d3a0cf817dfb9e)
1 /*	$NetBSD: stpcide.c,v 1.11 2004/08/21 21:46:54 nisimura Exp $	*/
2 
3 /*
4  * Copyright (c) 2003 Tohru Nishimura
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *	This product includes software developed by Tohru Nishimura.
17  * 4. The name of the author may not be used to endorse or promote products
18  *    derived from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30  */
31 
32 #include <sys/param.h>
33 #include <sys/systm.h>
34 
35 #include <dev/pci/pcivar.h>
36 #include <dev/pci/pcidevs.h>
37 #include <dev/pci/pciidereg.h>
38 #include <dev/pci/pciidevar.h>
39 
40 static void stpc_chip_map(struct pciide_softc *, struct pci_attach_args *);
41 static void stpc_setup_channel(struct ata_channel *);
42 
43 static int  stpcide_match(struct device *, struct cfdata *, void *);
44 static void stpcide_attach(struct device *, struct device *, void *);
45 
46 const struct pciide_product_desc pciide_stpc_products[] = {
47 	{ 0x0228,
48 	  0,
49 	  "STMicroelectronics STPC IDE Controller",
50 	  stpc_chip_map,
51 	},
52 	{ 0, 0, NULL, NULL },
53 };
54 
55 CFATTACH_DECL(stpcide, sizeof(struct pciide_softc),
56     stpcide_match, stpcide_attach, NULL, NULL);
57 
58 static int
59 stpcide_match(struct device *parent, struct cfdata *match, void *aux)
60 {
61 	struct pci_attach_args *pa = aux;
62 
63 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SGSTHOMSON) {
64 		if (pciide_lookup_product(pa->pa_id, pciide_stpc_products))
65 			return (2);
66 	}
67 	return (0);
68 }
69 
70 static void
71 stpcide_attach(struct device *parent, struct device *self, void *aux)
72 {
73 	struct pci_attach_args *pa = aux;
74 	struct pciide_softc *sc = (struct pciide_softc *)self;
75 
76 	pciide_common_attach(sc, pa,
77 	    pciide_lookup_product(pa->pa_id, pciide_stpc_products));
78 
79 }
80 
81 static void
82 stpc_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa)
83 {
84 	struct pciide_channel *cp;
85 	int channel;
86 	pcireg_t interface = PCI_INTERFACE(pa->pa_class);
87 	bus_size_t cmdsize, ctlsize;
88 
89 	if (pciide_chipen(sc, pa) == 0)
90 		return;
91 
92 	aprint_normal("%s: bus-master DMA support present",
93 	    sc->sc_wdcdev.sc_atac.atac_dev.dv_xname);
94 	pciide_mapreg_dma(sc, pa);
95 	aprint_normal("\n");
96 	sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DATA16 | ATAC_CAP_DATA32;
97 	if (sc->sc_dma_ok) {
98 		sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA;
99 		sc->sc_wdcdev.irqack = pciide_irqack;
100 	}
101 	sc->sc_wdcdev.sc_atac.atac_pio_cap = 4;
102 	sc->sc_wdcdev.sc_atac.atac_dma_cap = 2;
103 	sc->sc_wdcdev.sc_atac.atac_udma_cap = 0;
104 	sc->sc_wdcdev.sc_atac.atac_set_modes = stpc_setup_channel;
105 	sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray;
106 	sc->sc_wdcdev.sc_atac.atac_nchannels = PCIIDE_NUM_CHANNELS;
107 
108 	wdc_allocate_regs(&sc->sc_wdcdev);
109 
110 	for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels;
111 	     channel++) {
112 		cp = &sc->pciide_channels[channel];
113 		if (pciide_chansetup(sc, channel, interface) == 0)
114 			continue;
115 		pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize,
116 		    pciide_pci_intr);
117 	}
118 }
119 
120 /*
121  * IDE timing register (0x40, 0x42, 0x44, and 0x46) assignment.
122  * 33MHz PCI system will have;
123  *	DMA0 01-11-11
124  *	DMA1 00-01-10
125  *	DMA2 00-00-10
126  *	PIO0          111-100
127  *	PIO1          100-011
128  *	PIO2          011-010
129  *	PIO3          010-001
130  *	PIO4          000-001
131  *	MISC                  XYZW
132  */
133 static const u_int16_t dmatbl[] = { 0x7C00, 0x1800, 0x0800 };
134 static const u_int16_t piotbl[] = { 0x03C0, 0x0230, 0x01A0, 0x0110, 0x0010 };
135 
136 static void
137 stpc_setup_channel(struct ata_channel *chp)
138 {
139 	struct atac_softc *atac = chp->ch_atac;
140 	struct pciide_channel *cp = CHAN_TO_PCHAN(chp);
141 	struct pciide_softc *sc = CHAN_TO_PCIIDE(chp);
142 	int channel = chp->ch_channel;
143 	struct ata_drive_datas *drvp;
144 	u_int32_t idedma_ctl, idetim;
145 	int drive, bits[2], s;
146 
147 	/* setup DMA if needed */
148 	pciide_channel_dma_setup(cp);
149 
150 	idedma_ctl = 0;
151 	bits[0] = bits[1] = 0x7F60; /* assume PIO2/DMA0 */
152 
153 	/* Per drive settings */
154 	for (drive = 0; drive < 2; drive++) {
155 		drvp = &chp->ch_drive[drive];
156 		/* If no drive, skip */
157 		if ((drvp->drive_flags & DRIVE) == 0)
158 			continue;
159 		/* add timing values, setup DMA if needed */
160 		if ((atac->atac_cap & ATAC_CAP_DMA) &&
161 		    (drvp->drive_flags & DRIVE_DMA)) {
162 			/* use Multiword DMA */
163 			s = splbio();
164 			drvp->drive_flags &= ~DRIVE_UDMA;
165 			splx(s);
166 			idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive);
167 			bits[drive] = 0xe; /* IOCHRDY,wr/post,rd/prefetch */
168 		}
169 		else {
170 			/* PIO only */
171 			s = splbio();
172 			drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA);
173 			splx(s);
174 			bits[drive] = 0x8; /* IOCHRDY */
175 		}
176 		bits[drive] |= dmatbl[drvp->DMA_mode] | piotbl[drvp->PIO_mode];
177 	}
178 #if 0
179 	idetim = pci_conf_read(sc->sc_pc, sc->sc_tag,
180 	    (channel == 0) ? 0x40 : 0x44);
181 	aprint_normal("wdc%d: IDETIM %08x -> %08x\n",
182 	    channel, idetim, (bits[1] << 16) | bits[0]);
183 #endif
184 	idetim = (bits[1] << 16) | bits[0];
185 	pci_conf_write(sc->sc_pc, sc->sc_tag,
186 	    (channel == 0) ? 0x40 : 0x44, idetim);
187 
188 	if (idedma_ctl != 0) {
189 		/* Add software bits in status register */
190 		bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0,
191 		    idedma_ctl);
192 	}
193 }
194