xref: /netbsd-src/sys/dev/pci/siop_pci_common.c (revision b8c616269f5ebf18ab2e35cb8099d683130a177c)
1 /*	$NetBSD: siop_pci_common.c,v 1.18 2003/01/31 00:07:43 thorpej Exp $	*/
2 
3 /*
4  * Copyright (c) 2000 Manuel Bouyer.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *	This product includes software developed by Manuel Bouyer.
17  * 4. The name of the author may not be used to endorse or promote products
18  *    derived from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30  */
31 
32 /* SYM53c8xx PCI-SCSI I/O Processors driver: PCI front-end */
33 
34 #include <sys/cdefs.h>
35 __KERNEL_RCSID(0, "$NetBSD: siop_pci_common.c,v 1.18 2003/01/31 00:07:43 thorpej Exp $");
36 
37 #include <sys/param.h>
38 #include <sys/systm.h>
39 #include <sys/device.h>
40 #include <sys/malloc.h>
41 #include <sys/buf.h>
42 #include <sys/kernel.h>
43 
44 #include <machine/endian.h>
45 
46 #include <dev/pci/pcireg.h>
47 #include <dev/pci/pcivar.h>
48 #include <dev/pci/pcidevs.h>
49 
50 #include <dev/scsipi/scsipi_all.h>
51 #include <dev/scsipi/scsipiconf.h>
52 
53 #include <dev/ic/siopreg.h>
54 #include <dev/ic/siopvar_common.h>
55 #include <dev/pci/siop_pci_common.h>
56 
57 /* List (array, really :) of chips we know how to handle */
58 const struct siop_product_desc siop_products[] = {
59 	{ PCI_PRODUCT_SYMBIOS_810,
60 	0x00,
61 	"Symbios Logic 53c810 (fast scsi)",
62 	SF_PCI_RL | SF_CHIP_LS,
63 	4, 8, 3, 250, 0
64 	},
65 	{ PCI_PRODUCT_SYMBIOS_810,
66 	0x10,
67 	"Symbios Logic 53c810a (fast scsi)",
68 	SF_PCI_RL | SF_PCI_BOF | SF_CHIP_PF | SF_CHIP_LS,
69 	4, 8, 3, 250, 0
70 	},
71 	{ PCI_PRODUCT_SYMBIOS_815,
72 	0x00,
73 	"Symbios Logic 53c815 (fast scsi)",
74 	SF_PCI_RL | SF_PCI_BOF,
75 	4, 8, 3, 250, 0
76 	},
77 	{ PCI_PRODUCT_SYMBIOS_820,
78 	0x00,
79 	"Symbios Logic 53c820 (fast wide scsi)",
80 	SF_PCI_RL | SF_CHIP_LS | SF_BUS_WIDE,
81 	4, 8, 3, 250, 0
82 	},
83 	{ PCI_PRODUCT_SYMBIOS_825,
84 	0x00,
85 	"Symbios Logic 53c825 (fast wide scsi)",
86 	SF_PCI_RL | SF_PCI_BOF | SF_BUS_WIDE,
87 	4, 8, 3, 250, 0
88 	},
89 	{ PCI_PRODUCT_SYMBIOS_825,
90 	0x10,
91 	"Symbios Logic 53c825a (fast wide scsi)",
92 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
93 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
94 	SF_BUS_WIDE,
95 	7, 8, 3, 250, 4096
96 	},
97 	{ PCI_PRODUCT_SYMBIOS_860,
98 	0x00,
99 	"Symbios Logic 53c860 (ultra scsi)",
100 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
101 	SF_CHIP_PF | SF_CHIP_LS |
102 	SF_BUS_ULTRA,
103 	4, 8, 5, 125, 0
104 	},
105 	{ PCI_PRODUCT_SYMBIOS_875,
106 	0x00,
107 	"Symbios Logic 53c875 (ultra-wide scsi)",
108 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
109 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
110 	SF_BUS_ULTRA | SF_BUS_WIDE,
111 	7, 16, 5, 125, 4096
112 	},
113 	{ PCI_PRODUCT_SYMBIOS_875,
114 	0x02,
115 	"Symbios Logic 53c875 (ultra-wide scsi)",
116 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
117 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
118 	SF_CHIP_LS | SF_CHIP_10REGS |
119 	SF_BUS_ULTRA | SF_BUS_WIDE,
120 	7, 16, 5, 125, 4096
121 	},
122 	{ PCI_PRODUCT_SYMBIOS_875J,
123 	0x00,
124 	"Symbios Logic 53c875j (ultra-wide scsi)",
125 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
126 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
127 	SF_CHIP_LS | SF_CHIP_10REGS |
128 	SF_BUS_ULTRA | SF_BUS_WIDE,
129 	7, 16, 5, 125, 4096
130 	},
131 	{ PCI_PRODUCT_SYMBIOS_885,
132 	0x00,
133 	"Symbios Logic 53c885 (ultra-wide scsi)",
134 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
135 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
136 	SF_CHIP_LS | SF_CHIP_10REGS |
137 	SF_BUS_ULTRA | SF_BUS_WIDE,
138 	7, 16, 5, 125, 4096
139 	},
140 	{ PCI_PRODUCT_SYMBIOS_895,
141 	0x00,
142 	"Symbios Logic 53c895 (ultra2-wide scsi)",
143 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
144 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
145 	SF_CHIP_LS | SF_CHIP_10REGS |
146 	SF_BUS_ULTRA2 | SF_BUS_WIDE,
147 	7, 31, 7, 62, 4096
148 	},
149 	{ PCI_PRODUCT_SYMBIOS_896,
150 	0x00,
151 	"Symbios Logic 53c896 (ultra2-wide scsi)",
152 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
153 	SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
154 	SF_CHIP_LS | SF_CHIP_10REGS |
155 	SF_BUS_ULTRA2 | SF_BUS_WIDE,
156 	7, 31, 7, 62, 8192
157 	},
158 	{ PCI_PRODUCT_SYMBIOS_895A,
159 	0x00,
160 	"Symbios Logic 53c895a (ultra2-wide scsi)",
161 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
162 	SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
163 	SF_CHIP_LS | SF_CHIP_10REGS |
164 	SF_BUS_ULTRA2 | SF_BUS_WIDE,
165 	7, 31, 7, 62, 8192
166 	},
167 	{ PCI_PRODUCT_SYMBIOS_1010,
168 	0x00,
169 	"Symbios Logic 53c1010-33 rev 0 (ultra3-wide scsi)",
170 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
171 	SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
172 	SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR |
173 	SF_CHIP_GEBUG |
174 	SF_BUS_ULTRA3 | SF_BUS_WIDE,
175 	7, 31, 0, 62, 8192
176 	},
177 	{ PCI_PRODUCT_SYMBIOS_1010,
178 	0x01,
179 	"Symbios Logic 53c1010-33 (ultra3-wide scsi)",
180 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
181 	SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
182 	SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR | SF_CHIP_DT |
183 	SF_CHIP_GEBUG |
184 	SF_BUS_ULTRA3 | SF_BUS_WIDE,
185 	7, 62, 0, 62, 8192
186 	},
187 	{ PCI_PRODUCT_SYMBIOS_1010_2,
188 	0x00,
189 	"Symbios Logic 53c1010-66 (ultra3-wide scsi)",
190 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
191 	SF_CHIP_LEDC | SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM |
192 	SF_CHIP_LS | SF_CHIP_10REGS | SF_CHIP_DFBC | SF_CHIP_DBLR | SF_CHIP_DT |
193 	SF_BUS_ULTRA3 | SF_BUS_WIDE,
194 	7, 62, 0, 62, 8192
195 	},
196 	{ PCI_PRODUCT_SYMBIOS_1510D,
197 	0x00,
198 	"Symbios Logic 53c1510d (ultra2-wide scsi)",
199 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
200 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
201 	SF_CHIP_LS | SF_CHIP_10REGS |
202 	SF_BUS_ULTRA2 | SF_BUS_WIDE,
203 	7, 31, 7, 62, 4096
204 	},
205 	{ 0,
206 	0x00,
207 	NULL,
208 	0x00,
209 	0, 0, 0, 0, 0
210 	},
211 };
212 
213 const struct siop_product_desc *
214 siop_lookup_product(id, rev)
215 	u_int32_t id;
216 	int rev;
217 {
218 	const struct siop_product_desc *pp;
219 	const struct siop_product_desc *rp = NULL;
220 
221 	if (PCI_VENDOR(id) != PCI_VENDOR_SYMBIOS)
222 		return NULL;
223 
224 	for (pp = siop_products; pp->name != NULL; pp++) {
225 		if (PCI_PRODUCT(id) == pp->product && pp->revision <= rev)
226 			if (rp == NULL || pp->revision > rp->revision)
227 				rp = pp;
228 	}
229 	return rp;
230 }
231 
232 int
233 siop_pci_attach_common(pci_sc, siop_sc, pa, intr)
234 	struct siop_pci_common_softc *pci_sc;
235 	struct siop_common_softc *siop_sc;
236 	struct pci_attach_args *pa;
237 	int (*intr) __P((void*));
238 
239 {
240 	pci_chipset_tag_t pc = pa->pa_pc;
241 	pcitag_t tag = pa->pa_tag;
242 	const char *intrstr;
243 	pci_intr_handle_t intrhandle;
244 	bus_space_tag_t iot, memt;
245 	bus_space_handle_t ioh, memh;
246 	pcireg_t memtype;
247 	int memh_valid, ioh_valid;
248 	bus_addr_t ioaddr, memaddr;
249 
250 	aprint_naive(": SCSI controller\n");
251 
252 	pci_sc->sc_pp =
253 	    siop_lookup_product(pa->pa_id, PCI_REVISION(pa->pa_class));
254 	if (pci_sc->sc_pp == NULL) {
255 		aprint_error("sym: broken match/attach!!\n");
256 		return 0;
257 	}
258 	/* copy interesting infos about the chip */
259 	siop_sc->features = pci_sc->sc_pp->features;
260 #ifdef SIOP_SYMLED    /* XXX Should be a devprop! */
261 	siop_sc->features |= SF_CHIP_LED0;
262 #endif
263 	siop_sc->maxburst = pci_sc->sc_pp->maxburst;
264 	siop_sc->maxoff = pci_sc->sc_pp->maxoff;
265 	siop_sc->clock_div = pci_sc->sc_pp->clock_div;
266 	siop_sc->clock_period = pci_sc->sc_pp->clock_period;
267 	siop_sc->ram_size = pci_sc->sc_pp->ram_size;
268 
269 	siop_sc->sc_reset = siop_pci_reset;
270 	aprint_normal(": %s\n", pci_sc->sc_pp->name);
271 	pci_sc->sc_pc = pc;
272 	pci_sc->sc_tag = tag;
273 	siop_sc->sc_dmat = pa->pa_dmat;
274 
275 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, 0x14);
276 	switch (memtype) {
277 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
278 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
279 		memh_valid = (pci_mapreg_map(pa, 0x14, memtype, 0,
280 		    &memt, &memh, &memaddr, NULL) == 0);
281 		break;
282 	default:
283 		memh_valid = 0;
284 	}
285 
286 	ioh_valid = (pci_mapreg_map(pa, 0x10, PCI_MAPREG_TYPE_IO, 0,
287 	    &iot, &ioh, &ioaddr, NULL) == 0);
288 
289 	if (memh_valid) {
290 		siop_sc->sc_rt = memt;
291 		siop_sc->sc_rh = memh;
292 		siop_sc->sc_raddr = memaddr;
293 	} else if (ioh_valid) {
294 		siop_sc->sc_rt = iot;
295 		siop_sc->sc_rh = ioh;
296 		siop_sc->sc_raddr = ioaddr;
297 	} else {
298 		aprint_error("%s: unable to map device registers\n",
299 		    siop_sc->sc_dev.dv_xname);
300 		return 0;
301 	}
302 
303 	if (siop_sc->features & SF_CHIP_RAM) {
304 		int bar;
305 		switch (memtype) {
306 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
307 			bar = 0x18;
308 			break;
309 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
310 			bar = 0x1c;
311 			break;
312 		}
313 		if (pci_mapreg_map(pa, bar, memtype, 0,
314                     &siop_sc->sc_ramt, &siop_sc->sc_ramh,
315 		    &siop_sc->sc_scriptaddr, NULL) == 0) {
316 			aprint_normal("%s: using on-board RAM\n",
317 			    siop_sc->sc_dev.dv_xname);
318 		} else {
319 			aprint_error("%s: can't map on-board RAM\n",
320 			    siop_sc->sc_dev.dv_xname);
321 			siop_sc->features &= ~SF_CHIP_RAM;
322 		}
323 	}
324 
325 	if (pci_intr_map(pa, &intrhandle) != 0) {
326 		aprint_error("%s: couldn't map interrupt\n",
327 		    siop_sc->sc_dev.dv_xname);
328 		return 0;
329 	}
330 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
331 	pci_sc->sc_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
332 	    intr, siop_sc);
333 	if (pci_sc->sc_ih != NULL) {
334 		aprint_normal("%s: interrupting at %s\n",
335 		    siop_sc->sc_dev.dv_xname,
336 		    intrstr ? intrstr : "unknown interrupt");
337 	} else {
338 		aprint_error("%s: couldn't establish interrupt",
339 		    siop_sc->sc_dev.dv_xname);
340 		if (intrstr != NULL)
341 			aprint_normal(" at %s", intrstr);
342 		aprint_normal("\n");
343 		return 0;
344 	}
345 	return 1;
346 }
347 
348 void
349 siop_pci_reset(sc)
350 	struct siop_common_softc *sc;
351 {
352 	int dmode;
353 
354 	dmode = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE);
355 	if (sc->features & SF_PCI_RL)
356 		dmode |= DMODE_ERL;
357 	if (sc->features & SF_PCI_RM)
358 		dmode |= DMODE_ERMP;
359 	if (sc->features & SF_PCI_BOF)
360 		dmode |= DMODE_BOF;
361 	if (sc->features & SF_PCI_CLS)
362 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL,
363 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL) |
364 		    DCNTL_CLSE);
365 	if (sc->features & SF_PCI_WRI)
366 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3,
367 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3) |
368 		    CTEST3_WRIE);
369 	if (sc->maxburst) {
370 		int ctest5 = bus_space_read_1(sc->sc_rt, sc->sc_rh,
371 		    SIOP_CTEST5);
372 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
373 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) &
374 		    ~CTEST4_BDIS);
375 		dmode &= ~DMODE_BL_MASK;
376 		dmode |= ((sc->maxburst - 1) << DMODE_BL_SHIFT) & DMODE_BL_MASK;
377 		ctest5 &= ~CTEST5_BBCK;
378 		ctest5 |= (sc->maxburst - 1) & CTEST5_BBCK;
379 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST5, ctest5);
380 	} else {
381 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
382 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) |
383 		    CTEST4_BDIS);
384 	}
385 	bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE, dmode);
386 }
387