xref: /netbsd-src/sys/dev/pci/siop_pci_common.c (revision 5aefcfdc06931dd97e76246d2fe0302f7b3fe094)
1 /*	$NetBSD: siop_pci_common.c,v 1.5 2000/12/28 22:59:15 sommerfeld Exp $	*/
2 
3 /*
4  * Copyright (c) 2000 Manuel Bouyer.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions
8  * are met:
9  * 1. Redistributions of source code must retain the above copyright
10  *    notice, this list of conditions and the following disclaimer.
11  * 2. Redistributions in binary form must reproduce the above copyright
12  *    notice, this list of conditions and the following disclaimer in the
13  *    documentation and/or other materials provided with the distribution.
14  * 3. All advertising materials mentioning features or use of this software
15  *    must display the following acknowledgement:
16  *	This product includes software developed by Manuel Bouyer
17  * 4. The name of the author may not be used to endorse or promote products
18  *    derived from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30  */
31 
32 /* SYM53c8xx PCI-SCSI I/O Processors driver: PCI front-end */
33 
34 #include <sys/param.h>
35 #include <sys/systm.h>
36 #include <sys/device.h>
37 #include <sys/malloc.h>
38 #include <sys/buf.h>
39 #include <sys/kernel.h>
40 
41 #include <machine/endian.h>
42 
43 #include <dev/pci/pcireg.h>
44 #include <dev/pci/pcivar.h>
45 #include <dev/pci/pcidevs.h>
46 
47 #include <dev/scsipi/scsipi_all.h>
48 #include <dev/scsipi/scsipiconf.h>
49 
50 #include <dev/ic/siopreg.h>
51 #include <dev/ic/siopvar.h>
52 #include <dev/pci/siop_pci_common.h>
53 
54 /* List (array, really :) of chips we know how to handle */
55 const struct siop_product_desc siop_products[] = {
56 	{ PCI_PRODUCT_SYMBIOS_810,
57 	0x00,
58 	"Symbios Logic 53c810 (fast scsi)",
59 	SF_PCI_RL | SF_CHIP_LS,
60 	4, 8, 3, 250, 0
61 	},
62 	{ PCI_PRODUCT_SYMBIOS_810,
63 	0x10,
64 	"Symbios Logic 53c810a (fast scsi)",
65 	SF_PCI_RL | SF_PCI_BOF | SF_CHIP_PF | SF_CHIP_LS,
66 	4, 8, 3, 250, 0
67 	},
68 	{ PCI_PRODUCT_SYMBIOS_815,
69 	0x00,
70 	"Symbios Logic 53c815 (fast scsi)",
71 	SF_PCI_RL | SF_PCI_BOF,
72 	4, 8, 3, 250, 0
73 	},
74 	{ PCI_PRODUCT_SYMBIOS_820,
75 	0x00,
76 	"Symbios Logic 53c820 (fast wide scsi)",
77 	SF_PCI_RL | SF_CHIP_LS | SF_BUS_WIDE,
78 	4, 8, 3, 250, 0
79 	},
80 	{ PCI_PRODUCT_SYMBIOS_825,
81 	0x00,
82 	"Symbios Logic 53c825 (fast wide scsi)",
83 	SF_PCI_RL | SF_PCI_BOF | SF_BUS_WIDE,
84 	4, 8, 3, 250, 0
85 	},
86 	{ PCI_PRODUCT_SYMBIOS_825,
87 	0x10,
88 	"Symbios Logic 53c825a (fast wide scsi)",
89 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
90 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
91 	SF_BUS_WIDE,
92 	7, 8, 3, 250, 4096
93 	},
94 	{ PCI_PRODUCT_SYMBIOS_860,
95 	0x00,
96 	"Symbios Logic 53c860 (ultra scsi)",
97 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
98 	SF_CHIP_PF | SF_CHIP_LS |
99 	SF_BUS_ULTRA,
100 	4, 8, 5, 125, 0
101 	},
102 	{ PCI_PRODUCT_SYMBIOS_875,
103 	0x00,
104 	"Symbios Logic 53c875 (ultra-wide scsi)",
105 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
106 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_LS | SF_CHIP_10REGS |
107 	SF_BUS_ULTRA | SF_BUS_WIDE,
108 	7, 16, 5, 125, 4096
109 	},
110 	{ PCI_PRODUCT_SYMBIOS_875,
111 	0x02,
112 	"Symbios Logic 53c875 (ultra-wide scsi)",
113 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
114 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
115 	SF_CHIP_LS | SF_CHIP_10REGS |
116 	SF_BUS_ULTRA | SF_BUS_WIDE,
117 	7, 16, 5, 125, 4096
118 	},
119 	{ PCI_PRODUCT_SYMBIOS_875J,
120 	0x00,
121 	"Symbios Logic 53c875j (ultra-wide scsi)",
122 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
123 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
124 	SF_CHIP_LS | SF_CHIP_10REGS |
125 	SF_BUS_ULTRA | SF_BUS_WIDE,
126 	7, 16, 5, 125, 4096
127 	},
128 	{ PCI_PRODUCT_SYMBIOS_885,
129 	0x00,
130 	"Symbios Logic 53c885 (ultra-wide scsi)",
131 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
132 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_DBLR |
133 	SF_CHIP_LS | SF_CHIP_10REGS |
134 	SF_BUS_ULTRA | SF_BUS_WIDE,
135 	7, 16, 5, 125, 4096
136 	},
137 	{ PCI_PRODUCT_SYMBIOS_895,
138 	0x00,
139 	"Symbios Logic 53c895 (ultra2-wide scsi)",
140 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
141 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
142 	SF_CHIP_LS | SF_CHIP_10REGS |
143 	SF_BUS_ULTRA2 | SF_BUS_WIDE,
144 	7, 31, 7, 62, 4096
145 	},
146 	{ PCI_PRODUCT_SYMBIOS_896,
147 	0x00,
148 	"Symbios Logic 53c896 (ultra2-wide scsi)",
149 	SF_PCI_RL | SF_PCI_CLS | SF_PCI_WRI | SF_PCI_RM |
150 	SF_CHIP_FIFO | SF_CHIP_PF | SF_CHIP_RAM | SF_CHIP_QUAD |
151 	SF_CHIP_LS | SF_CHIP_10REGS |
152 	SF_BUS_ULTRA2 | SF_BUS_WIDE,
153 	7, 31, 7, 62, 8192
154 	},
155 	{ 0,
156 	0x00,
157 	NULL,
158 	0x00,
159 	0, 0, 0, 0, 0
160 	},
161 };
162 
163 const struct siop_product_desc *
164 siop_lookup_product(id, rev)
165 	u_int32_t id;
166 	int rev;
167 {
168 	const struct siop_product_desc *pp;
169 	const struct siop_product_desc *rp = NULL;
170 
171 	if (PCI_VENDOR(id) != PCI_VENDOR_SYMBIOS)
172 		return NULL;
173 
174 	for (pp = siop_products; pp->name != NULL; pp++) {
175 		if (PCI_PRODUCT(id) == pp->product && pp->revision <= rev)
176 			if (rp == NULL || pp->revision > rp->revision)
177 				rp = pp;
178 	}
179 	return rp;
180 }
181 
182 int
183 siop_pci_attach_common(sc, pa)
184 	struct siop_pci_softc *sc;
185 	struct pci_attach_args *pa;
186 {
187 	pci_chipset_tag_t pc = pa->pa_pc;
188 	pcitag_t tag = pa->pa_tag;
189 	const char *intrstr;
190 	pci_intr_handle_t intrhandle;
191 	bus_space_tag_t iot, memt;
192 	bus_space_handle_t ioh, memh;
193 	pcireg_t memtype;
194 	int memh_valid, ioh_valid;
195 	bus_addr_t ioaddr, memaddr;
196 
197 	sc->sc_pp = siop_lookup_product(pa->pa_id, PCI_REVISION(pa->pa_class));
198 	if (sc->sc_pp == NULL) {
199 		printf("sym: broken match/attach!!\n");
200 		return 0;
201 	}
202 	/* copy interesting infos about the chip */
203 	sc->siop.features = sc->sc_pp->features;
204 	sc->siop.maxburst = sc->sc_pp->maxburst;
205 	sc->siop.maxoff = sc->sc_pp->maxoff;
206 	sc->siop.clock_div = sc->sc_pp->clock_div;
207 	sc->siop.clock_period = sc->sc_pp->clock_period;
208 	sc->siop.ram_size = sc->sc_pp->ram_size;
209 
210 	sc->siop.sc_reset = siop_pci_reset;
211 	printf(": %s\n", sc->sc_pp->name);
212 	sc->sc_pc = pc;
213 	sc->sc_tag = tag;
214 	sc->siop.sc_dmat = pa->pa_dmat;
215 
216 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, 0x14);
217 	switch (memtype) {
218 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
219 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
220 		memh_valid = (pci_mapreg_map(pa, 0x14, memtype, 0,
221 		    &memt, &memh, &memaddr, NULL) == 0);
222 		break;
223 	default:
224 		memh_valid = 0;
225 	}
226 
227 	ioh_valid = (pci_mapreg_map(pa, 0x10, PCI_MAPREG_TYPE_IO, 0,
228 	    &iot, &ioh, &ioaddr, NULL) == 0);
229 
230 	if (memh_valid) {
231 		sc->siop.sc_rt = memt;
232 		sc->siop.sc_rh = memh;
233 		sc->siop.sc_raddr = memaddr;
234 	} else if (ioh_valid) {
235 		sc->siop.sc_rt = iot;
236 		sc->siop.sc_rh = ioh;
237 		sc->siop.sc_raddr = ioaddr;
238 	} else {
239 		printf("%s: unable to map device registers\n",
240 		    sc->siop.sc_dev.dv_xname);
241 		return 0;
242 	}
243 
244 	if (sc->siop.features & SF_CHIP_RAM) {
245 		int bar;
246 		switch (memtype) {
247 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
248 			bar = 0x18;
249 			break;
250 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
251 			bar = 0x1c;
252 			break;
253 		}
254 		if (pci_mapreg_map(pa, bar, memtype, 0,
255                     &sc->siop.sc_ramt, &sc->siop.sc_ramh,
256 		    &sc->siop.sc_scriptaddr, NULL) == 0) {
257 			printf("%s: using on-board RAM\n",
258 			    sc->siop.sc_dev.dv_xname);
259 		} else {
260 			printf("%s: can't map on-board RAM\n",
261 			    sc->siop.sc_dev.dv_xname);
262 			sc->siop.features &= ~SF_CHIP_RAM;
263 		}
264 	}
265 
266 	if (pci_intr_map(pa, &intrhandle) != 0) {
267 		printf("%s: couldn't map interrupt\n",
268 		    sc->siop.sc_dev.dv_xname);
269 		return 0;
270 	}
271 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
272 	sc->sc_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_BIO,
273 	    siop_intr, &sc->siop);
274 	if (sc->sc_ih != NULL) {
275 		printf("%s: interrupting at %s\n",
276 		    sc->siop.sc_dev.dv_xname,
277 		    intrstr ? intrstr : "unknown interrupt");
278 	} else {
279 		printf("%s: couldn't establish interrupt",
280 		    sc->siop.sc_dev.dv_xname);
281 		if (intrstr != NULL)
282 			printf(" at %s", intrstr);
283 		printf("\n");
284 		return 0;
285 	}
286 	return 1;
287 }
288 
289 void
290 siop_pci_reset(sc)
291 	struct siop_softc *sc;
292 {
293 	int dmode;
294 
295 	dmode = bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE);
296 	if (sc->features & SF_PCI_RL)
297 		dmode |= DMODE_ERL;
298 	if (sc->features & SF_PCI_RM)
299 		dmode |= DMODE_ERMP;
300 	if (sc->features & SF_PCI_BOF)
301 		dmode |= DMODE_BOF;
302 	if (sc->features & SF_PCI_CLS)
303 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL,
304 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_DCNTL) |
305 		    DCNTL_CLSE);
306 	if (sc->features & SF_PCI_WRI)
307 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3,
308 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST3) |
309 		    CTEST3_WRIE);
310 	if (sc->maxburst) {
311 		int ctest5 = bus_space_read_1(sc->sc_rt, sc->sc_rh,
312 		    SIOP_CTEST5);
313 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
314 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) &
315 		    ~CTEST4_BDIS);
316 		dmode &= ~DMODE_BL_MASK;
317 		dmode |= ((sc->maxburst - 1) << DMODE_BL_SHIFT) & DMODE_BL_MASK;
318 		ctest5 &= ~CTEST5_BBCK;
319 		ctest5 |= (sc->maxburst - 1) & CTEST5_BBCK;
320 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST5, ctest5);
321 	} else {
322 		bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4,
323 		    bus_space_read_1(sc->sc_rt, sc->sc_rh, SIOP_CTEST4) |
324 		    CTEST4_BDIS);
325 	}
326 	bus_space_write_1(sc->sc_rt, sc->sc_rh, SIOP_DMODE, dmode);
327 }
328