1 /* $NetBSD: rccide.c,v 1.18 2008/03/18 20:46:37 cube Exp $ */ 2 3 /* 4 * Copyright (c) 2003 By Noon Software, Inc. All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 3. The names of the authors may not be used to endorse or promote products 15 * derived from this software without specific prior written permission. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR 18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 19 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 20 * IN NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT, 21 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 22 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 26 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 */ 28 29 #include <sys/cdefs.h> 30 __KERNEL_RCSID(0, "$NetBSD: rccide.c,v 1.18 2008/03/18 20:46:37 cube Exp $"); 31 32 #include <sys/param.h> 33 #include <sys/systm.h> 34 35 #include <dev/pci/pcivar.h> 36 #include <dev/pci/pcidevs.h> 37 #include <dev/pci/pciidereg.h> 38 #include <dev/pci/pciidevar.h> 39 40 static void serverworks_chip_map(struct pciide_softc *, 41 struct pci_attach_args *); 42 static void serverworks_setup_channel(struct ata_channel *); 43 static int serverworks_pci_intr(void *); 44 static int serverworkscsb6_pci_intr(void *); 45 46 static int rccide_match(device_t, cfdata_t, void *); 47 static void rccide_attach(device_t, device_t, void *); 48 49 CFATTACH_DECL_NEW(rccide, sizeof(struct pciide_softc), 50 rccide_match, rccide_attach, NULL, NULL); 51 52 static const struct pciide_product_desc pciide_serverworks_products[] = { 53 { PCI_PRODUCT_SERVERWORKS_OSB4_IDE, 54 0, 55 "ServerWorks OSB4 IDE Controller", 56 serverworks_chip_map, 57 }, 58 { PCI_PRODUCT_SERVERWORKS_CSB5_IDE, 59 0, 60 "ServerWorks CSB5 IDE Controller", 61 serverworks_chip_map, 62 }, 63 { PCI_PRODUCT_SERVERWORKS_CSB6_IDE, 64 0, 65 "ServerWorks CSB6 RAID/IDE Controller", 66 serverworks_chip_map, 67 }, 68 { PCI_PRODUCT_SERVERWORKS_CSB6_RAID, 69 0, 70 "ServerWorks CSB6 RAID/IDE Controller", 71 serverworks_chip_map, 72 }, 73 { PCI_PRODUCT_SERVERWORKS_HT1000_IDE, 74 0, 75 "ServerWorks HT-1000 IDE Controller", 76 serverworks_chip_map, 77 }, 78 { 0, 79 0, 80 NULL, 81 NULL, 82 } 83 }; 84 85 static int 86 rccide_match(device_t parent, cfdata_t match, void *aux) 87 { 88 struct pci_attach_args *pa = aux; 89 90 if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_SERVERWORKS && 91 PCI_CLASS(pa->pa_class) == PCI_CLASS_MASS_STORAGE && 92 PCI_SUBCLASS(pa->pa_class) == PCI_SUBCLASS_MASS_STORAGE_IDE) { 93 if (pciide_lookup_product(pa->pa_id, 94 pciide_serverworks_products)) 95 return (2); 96 } 97 return (0); 98 } 99 100 static void 101 rccide_attach(device_t parent, device_t self, void *aux) 102 { 103 struct pci_attach_args *pa = aux; 104 struct pciide_softc *sc = device_private(self); 105 106 sc->sc_wdcdev.sc_atac.atac_dev = self; 107 108 pciide_common_attach(sc, pa, 109 pciide_lookup_product(pa->pa_id, pciide_serverworks_products)); 110 } 111 112 static void 113 serverworks_chip_map(struct pciide_softc *sc, struct pci_attach_args *pa) 114 { 115 struct pciide_channel *cp; 116 pcireg_t interface = PCI_INTERFACE(pa->pa_class); 117 pcitag_t pcib_tag; 118 int channel; 119 bus_size_t cmdsize, ctlsize; 120 121 if (pciide_chipen(sc, pa) == 0) 122 return; 123 124 aprint_verbose_dev(sc->sc_wdcdev.sc_atac.atac_dev, 125 "bus-master DMA support present"); 126 pciide_mapreg_dma(sc, pa); 127 aprint_verbose("\n"); 128 sc->sc_wdcdev.sc_atac.atac_cap = ATAC_CAP_DATA16 | ATAC_CAP_DATA32; 129 130 if (sc->sc_dma_ok) { 131 sc->sc_wdcdev.sc_atac.atac_cap |= ATAC_CAP_DMA | ATAC_CAP_UDMA; 132 sc->sc_wdcdev.irqack = pciide_irqack; 133 } 134 sc->sc_wdcdev.sc_atac.atac_pio_cap = 4; 135 sc->sc_wdcdev.sc_atac.atac_dma_cap = 2; 136 switch (sc->sc_pp->ide_product) { 137 case PCI_PRODUCT_SERVERWORKS_OSB4_IDE: 138 sc->sc_wdcdev.sc_atac.atac_udma_cap = 2; 139 break; 140 case PCI_PRODUCT_SERVERWORKS_CSB5_IDE: 141 if (PCI_REVISION(pa->pa_class) < 0x92) 142 sc->sc_wdcdev.sc_atac.atac_udma_cap = 4; 143 else 144 sc->sc_wdcdev.sc_atac.atac_udma_cap = 5; 145 break; 146 case PCI_PRODUCT_SERVERWORKS_CSB6_IDE: 147 case PCI_PRODUCT_SERVERWORKS_CSB6_RAID: 148 case PCI_PRODUCT_SERVERWORKS_HT1000_IDE: 149 sc->sc_wdcdev.sc_atac.atac_udma_cap = 5; 150 break; 151 } 152 153 sc->sc_wdcdev.sc_atac.atac_set_modes = serverworks_setup_channel; 154 sc->sc_wdcdev.sc_atac.atac_channels = sc->wdc_chanarray; 155 sc->sc_wdcdev.sc_atac.atac_nchannels = 2; 156 157 wdc_allocate_regs(&sc->sc_wdcdev); 158 159 for (channel = 0; channel < sc->sc_wdcdev.sc_atac.atac_nchannels; 160 channel++) { 161 cp = &sc->pciide_channels[channel]; 162 if (pciide_chansetup(sc, channel, interface) == 0) 163 continue; 164 switch (sc->sc_pp->ide_product) { 165 case PCI_PRODUCT_SERVERWORKS_CSB6_IDE: 166 case PCI_PRODUCT_SERVERWORKS_CSB6_RAID: 167 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, 168 serverworkscsb6_pci_intr); 169 break; 170 default: 171 pciide_mapchan(pa, cp, interface, &cmdsize, &ctlsize, 172 serverworks_pci_intr); 173 } 174 } 175 176 pcib_tag = pci_make_tag(pa->pa_pc, pa->pa_bus, pa->pa_device, 0); 177 pci_conf_write(pa->pa_pc, pcib_tag, 0x64, 178 (pci_conf_read(pa->pa_pc, pcib_tag, 0x64) & ~0x2000) | 0x4000); 179 } 180 181 static void 182 serverworks_setup_channel(struct ata_channel *chp) 183 { 184 struct ata_drive_datas *drvp; 185 struct atac_softc *atac = chp->ch_atac; 186 struct pciide_channel *cp = CHAN_TO_PCHAN(chp); 187 struct pciide_softc *sc = CHAN_TO_PCIIDE(chp); 188 int channel = chp->ch_channel; 189 int drive, unit, s; 190 u_int32_t pio_time, dma_time, pio_mode, udma_mode; 191 u_int32_t idedma_ctl; 192 static const u_int8_t pio_modes[5] = {0x5d, 0x47, 0x34, 0x22, 0x20}; 193 static const u_int8_t dma_modes[3] = {0x77, 0x21, 0x20}; 194 195 /* setup DMA if needed */ 196 pciide_channel_dma_setup(cp); 197 198 pio_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x40); 199 dma_time = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x44); 200 pio_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x48); 201 udma_mode = pci_conf_read(sc->sc_pc, sc->sc_tag, 0x54); 202 203 pio_time &= ~(0xffff << (16 * channel)); 204 dma_time &= ~(0xffff << (16 * channel)); 205 pio_mode &= ~(0xff << (8 * channel + 16)); 206 udma_mode &= ~(0xff << (8 * channel + 16)); 207 udma_mode &= ~(3 << (2 * channel)); 208 209 idedma_ctl = 0; 210 211 /* Per drive settings */ 212 for (drive = 0; drive < 2; drive++) { 213 drvp = &chp->ch_drive[drive]; 214 /* If no drive, skip */ 215 if ((drvp->drive_flags & DRIVE) == 0) 216 continue; 217 unit = drive + 2 * channel; 218 /* add timing values, setup DMA if needed */ 219 pio_time |= pio_modes[drvp->PIO_mode] << (8 * (unit^1)); 220 pio_mode |= drvp->PIO_mode << (4 * unit + 16); 221 if ((atac->atac_cap & ATAC_CAP_UDMA) && 222 (drvp->drive_flags & DRIVE_UDMA)) { 223 /* use Ultra/DMA, check for 80-pin cable */ 224 if (drvp->UDMA_mode > 2 && 225 (PCI_PRODUCT(pci_conf_read(sc->sc_pc, sc->sc_tag, 226 PCI_SUBSYS_ID_REG)) 227 & (1 << (14 + channel))) == 0) 228 drvp->UDMA_mode = 2; 229 dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1)); 230 udma_mode |= drvp->UDMA_mode << (4 * unit + 16); 231 udma_mode |= 1 << unit; 232 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 233 } else if ((atac->atac_cap & ATAC_CAP_DMA) && 234 (drvp->drive_flags & DRIVE_DMA)) { 235 /* use Multiword DMA */ 236 s = splbio(); 237 drvp->drive_flags &= ~DRIVE_UDMA; 238 splx(s); 239 dma_time |= dma_modes[drvp->DMA_mode] << (8 * (unit^1)); 240 idedma_ctl |= IDEDMA_CTL_DRV_DMA(drive); 241 } else { 242 /* PIO only */ 243 s = splbio(); 244 drvp->drive_flags &= ~(DRIVE_UDMA | DRIVE_DMA); 245 splx(s); 246 } 247 } 248 249 pci_conf_write(sc->sc_pc, sc->sc_tag, 0x40, pio_time); 250 pci_conf_write(sc->sc_pc, sc->sc_tag, 0x44, dma_time); 251 if (sc->sc_pp->ide_product != PCI_PRODUCT_SERVERWORKS_OSB4_IDE) 252 pci_conf_write(sc->sc_pc, sc->sc_tag, 0x48, pio_mode); 253 pci_conf_write(sc->sc_pc, sc->sc_tag, 0x54, udma_mode); 254 255 if (idedma_ctl != 0) { 256 /* Add software bits in status register */ 257 bus_space_write_1(sc->sc_dma_iot, cp->dma_iohs[IDEDMA_CTL], 0, 258 idedma_ctl); 259 } 260 } 261 262 static int 263 serverworks_pci_intr(arg) 264 void *arg; 265 { 266 struct pciide_softc *sc = arg; 267 struct pciide_channel *cp; 268 struct ata_channel *wdc_cp; 269 int rv = 0; 270 int dmastat, i, crv; 271 272 for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) { 273 cp = &sc->pciide_channels[i]; 274 dmastat = bus_space_read_1(sc->sc_dma_iot, 275 cp->dma_iohs[IDEDMA_CTL], 0); 276 if ((dmastat & (IDEDMA_CTL_ACT | IDEDMA_CTL_INTR)) != 277 IDEDMA_CTL_INTR) 278 continue; 279 wdc_cp = &cp->ata_channel; 280 crv = wdcintr(wdc_cp); 281 if (crv == 0) { 282 aprint_error("%s:%d: bogus intr\n", 283 device_xname(sc->sc_wdcdev.sc_atac.atac_dev), i); 284 bus_space_write_1(sc->sc_dma_iot, 285 cp->dma_iohs[IDEDMA_CTL], 0, dmastat); 286 } else 287 rv = 1; 288 } 289 return rv; 290 } 291 292 static int 293 serverworkscsb6_pci_intr(arg) 294 void *arg; 295 { 296 struct pciide_softc *sc = arg; 297 struct pciide_channel *cp; 298 struct ata_channel *wdc_cp; 299 int rv = 0; 300 int i, crv; 301 302 for (i = 0; i < sc->sc_wdcdev.sc_atac.atac_nchannels; i++) { 303 cp = &sc->pciide_channels[i]; 304 wdc_cp = &cp->ata_channel; 305 /* 306 * The CSB6 doesn't assert IDEDMA_CTL_INTR for non-DMA commands. 307 * Until we find a way to know if the controller posted an 308 * interrupt, always call wdcintr(), which will try to guess 309 * if the interrupt was for us or not (and checks 310 * IDEDMA_CTL_INTR for DMA commands only). 311 */ 312 crv = wdcintr(wdc_cp); 313 if (crv != 0) 314 rv = 1; 315 } 316 return rv; 317 } 318